

# ER\_R4B1 Product Advisory

October 15, 1998

## Rage 128 Rev A13 Errata & Branding

The RAGE 128 VR and RAGE 128 GL represent ATI's latest high performance 128-bit graphics and multimedia accelerators. The RAGE 128 VR supports a 64-bit memory interface, while the RAGE 128 GL supports a 128-bit memory interface. Devices at the A13 revision level are engineering samples, and are provided for evaluation only. The A13 is not a production part. Note that the A13 revision level is extracted from the last three digits of the ATI part number. This product advisory describes the errata and the branding information for the A13 revision. The errata applies equally to the VR and GL variants of the RAGE 128.

| # | Errata Description                                                                                                                                                                                                                                                                    | Workaround and Implications                                                                                                                                                                                                                 | Fix Schedule                                                                                                                                                               |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Screen corruption may be visible due to<br>a write operation failure in the pixel<br>cache. This is due to a sensitivity within<br>the pixel cache resulting from potential<br>Pchan/Nchan transistor mismatches<br>(process variations).                                             | This sensitivity in the A13 is reduced by decreasing the operating frequency and/or increasing the core voltage. However, some A13 samples do function properly at nominal voltages and up to 80-90MHz engine clock.                        | The pixel cache errata has<br>been fixed in the Rage128<br>A21 by decreasing the size<br>of the Nchan transistors of<br>the storage cells to make<br>them switch properly. |
| 2 | Cross allocation of resources between<br>different requestors (i.e., host/2d/3d/)<br>within the pixel cache can result in<br>deadlocks and hangs.                                                                                                                                     | Temporary software workarounds have<br>been implemented to do various checking<br>and purging/flushing of the pixel cache in<br>order to avoid potential deadlocks.<br>Some of these software workarounds have<br>an impact on performance. | Deadlock conditions have<br>been isolated, and the<br>pixel cache control logic<br>has been fixed in the<br>Rage128 A21.                                                   |
| 3 | Low Vil threshold voltage on AGP and<br>GPIO pads. Depending on the amount<br>of noise and ground bounce in the<br>system, artifacts can occur on the<br>overlay/tvout (GPIO) interface. Corrupt<br>data/operation on the AGP/PCI<br>interface could potentially result in a<br>hang. | By temporarily increasing the core voltage<br>from 2.5 to 2.8v with A13, Vil is<br>increased which in turn reduces sensitivity<br>to ground bounce at the chip IO level.                                                                    | The Vil for the AGP/PCI<br>and GPIO pads has been<br>re-adjusted in the Rage128<br>A21 to provide a higher<br>noise immunity.                                              |
| 4 | The DP_WRITE_MASK<br>function/register affects the Z-plane.<br>This can cause a failure in one of the<br>OpenGL CDRS conformance tests.                                                                                                                                               | Workaround under investigation                                                                                                                                                                                                              | This has been fixed in the<br>Rage128 A21.<br>DP_WRITE _MASK does<br>not affect the Z plane.                                                                               |

| 5 | The Rage 128 requires a 128 MB of<br>memory aperture which needs to be<br>allocated by the system. In some cases,<br>the system can not allocate this amount<br>of aperture (which is actually due to<br>errors within the system bios). | Reducing the aperture requirement of the<br>system to 64 MB (option available through<br>the CMOS settings of some systems) or by<br>getting a system bios upgrade are possible<br>workarounds.                                                              | The Rage 128 memory<br>aperture requirement<br>visible to the system has<br>been reduced to 64 MB in<br>the Rage128 A21                                                                      |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6 | In 33MHz PCI implementations, the<br>PCI 66MHz capability bit is set to 1.<br>This should not cause any problems.<br>However, according to the PCI spec, it<br>may result in a warning being issued by<br>the system.                    | No workaround - this errata should not cause any problems.                                                                                                                                                                                                   | This has been fixed in the<br>Rage 128 A21                                                                                                                                                   |
| 7 | The nandtree IO test structure does not<br>work properly. This is due to the fact<br>that the PU control pins of the IO pads<br>require a higher than standard drive<br>strength in order to be driven and<br>switched properly.         | By temporarily increasing the core supply<br>voltage (around 3v) and decreasing the IO<br>supply voltage (around 2v) the nandtree IO<br>test structure can be made to work (this is<br>not a practical workaround, it just proves<br>the failure mechanism). | This has been fixed in the<br>Rage 128 A21 by<br>implementing buffers with<br>appropriate strength to<br>drive the IO pads PU ctrl<br>pins.                                                  |
| 8 | An inefficiency in the A13 memory<br>arbitration/sequencing logic has been<br>identified.                                                                                                                                                | There are no bugs or failures caused by this errata.                                                                                                                                                                                                         | The implementation of<br>this logic has been<br>corrected in the Rage128<br>A21 in order to optimize<br>the memory bandwidth<br>utilization and therefore<br>further improve<br>performance. |

## **Branding Summary for Revision A13**

### RAGE 128 VR

272 BGA package



## RAGE 128 GL

328 BGA package



#### Document Revision History

The document revisions are tracked by the last digit in the document number. As modifications are made, the trailing digit is incremented. The listing below identifies the document number, date of release, and the changes made.

ER\_R4B1 October 15, 1998, Initial release of the A13 errata and branding advisory.

Please contact your field applications engineer or technical representative if you have any questions about this advisory.