# PLUG AND PLAY ISA CONTROLLER

DATA SHEET

# FEATURES

- Provides Plug and Play compatibility for ISA add-in cards
- Conforms to Plug and Play ISA specification v1.0a
- Provides interface to serial EEPROM with read and write capability for storage of card and resource requirements descriptors, default setup parameters and user-defined data
- Auto-configuration and optional activation at power-up using default parameters stored in EEPROM allows use of card in non-PnP environment or where otherwise required
- · Configurable to support 1, 2 or 4 logical devices
- Supports the following resources
  - Four interrupt inputs with programmable polarity steered to any four of eight interrupt channels on the ISA bus
  - Four I/O mapped chip select outputs, f{A0-A15}
  - Two memory mapped chip select outputs, f{A0-A23}, or two device DMA channels steered to any two of five DMA channels on the ISA bus
- Generates /IOCS16 and /MEMCS16 control signals
- · Can be used in non-Plug and Play environment
- 5 volt power supply
- 80-pin, 14mm x 20mm, 0.8mm lead pitch plastic quad flat package

# BENEFITS

- Single chip configurable for a wide range of applications
- Enables rapid time to market for Plug and Play products
  - Don't have to wait until an ASSP with integrated PnP is available
  - Don't have to respin a proprietary ASIC to incorporate PnP capability
- Adds Plug and Play functionality to existing board designs with a minimum of hardware and software re-engineering

- Reduces costs of customer support by reducing or totally eliminating installation-related problems
- Eliminates jumpers, switches and corresponding decoding logic
- Eliminates the need for special hardware and software related to proprietary schemes for software configuration

# **GENERAL DESCRIPTION**

The MB86703 Plug and Play ISA Controller (PPIC) is a single-chip solution offering all the hardware resources required to build ISA cards compliant with the Plug and Play ISA Specification v1.0a. An external serial EEPROM stores card resource requirements information and can also store additional userdefined data, such as an Ethernet ID or manufacturing traceability information. Configuration information provided by the Plug and Play software is stored in registers as defined in the specification. The MB86703 performs all I/O and memory address decoding as well as interrupt and DMA request routing. Stored configuration information is decoded to properly route interrupt and DMA requests. Users may direct card DMA to any of five DMA channels on the ISA bus and interrupts to any of eight interrupt channels on the ISA bus.

The MB86703 operates in two basic modes:

- DMA Mode: In this mode the device supports interrupts, I/O chip selects and DMA requests
- MEMORY Mode: In this mode the device supports interrupts and I/O and memory chip selects

Within each basic mode there are four submodes, designated as submodes 0, 1, 2 and 3, supporting 1, 2, 2 and 4 logical devices respectively. In each submode, the supported resources are allocated amongst the available logical devices as detailed later in this document.

The MB86703 is fabricated using a low-power CMOS process and is available in an 80-pin plastic quad flat package.

MARCH 1996

TSU

# SUMMARY OF BASIC CAPABILITIES

| RESOURCE                                                                    | CAPABILITIES                                                                        |
|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Logical Devices                                                             | 1, 2 or 4                                                                           |
| Interrupts<br>Number<br>Levels Supported                                    | 4<br>3, 4, 5, 7, 10, 11, 12, 15                                                     |
| <b>DMA Channels*</b><br>Number<br>Levels Supported                          | 2<br>0, 3, 5, 6, 7                                                                  |
| I/O Chip Selects<br>Number<br>Address Decode<br>Window Size<br>Base Address | 4<br>16 bits<br>2, 4, 8, 16, 32, 64 or 128 bytes<br>Any multiple of the window size |
| Memory Chip Selects*<br>Number<br>Decode<br>Window Size<br>Base Address     | 2<br>24 bits<br>Specified as upper limit<br>Any multiple of 256 bytes               |

\* The MB86703 supports either two memory chip select outputs or two device DMA channels depending on mode

#### **PIN ASSIGNMENT**

| PIN<br>NO. | PIN NAME<br>(1) | TYPE<br>(1, 2) | OTHER<br>(3) | PIN<br>NO. | PIN NAME<br>(1) | TYPE<br>(1, 2) | OTHER<br>(3) |
|------------|-----------------|----------------|--------------|------------|-----------------|----------------|--------------|
| 1          | GND             | -              | -            | 41         | GND             | -              | -            |
| 2          | /MEMCS16{DREQ7} | O 24           | Note 4       | 42         | INTB            | I              | PD           |
| 3          | /IOCS16         | 08             | OD           | 43         | INTC            | I              | PD           |
| 4          | SA0             | I              | -            | 44         | INTD            | I              | PD           |
| 5          | SA1             | I              | -            | 45         | IRQ7            | O 12           | -            |
| 6          | SA2             | I              | -            | 46         | IRQ5            | O 12           | -            |
| 7          | SA3             | I              | -            | 47         | IRQ4            | O 12           | -            |
| 8          | SA4             | I              | -            | 48         | IRQ3            | O 12           | -            |
| 9          | SA5             | I              | -            | 49         | IRQ10           | O 12           | -            |
| 10         | SA6             | I              | -            | 50         | IRQ11           | O 12           | -            |
| 11         | SA7             | I              | -            | 51         | IRQ12           | O 12           | -            |
| 12         | SA8             | I              | -            | 52         | IRQ15           | O 12           | -            |
| 13         | SA9             | I              | -            | 53         | ACTENA          | I              | PU           |
| 14         | SA10            | I              | -            | 54         | SD0             | I/O 24         | -            |
| 15         | SA11            | I              | -            | 55         | SD1             | I/O 24         | -            |
| 16         | SA12            | I              | -            | 56         | GND             | -              | -            |
| 17         | SA13            | I              | -            | 57         | SD2             | I/O 24         | -            |
| 18         | SA14            | I              | -            | 58         | SD3             | I/O 24         | -            |
| 19         | SA15            | I              | -            | 59         | SD4             | I/O 24         | -            |
| 20         | VDD             | -              | -            | 60         | VDD             | -              | -            |
| 21         | GND             | -              | -            | 61         | GND             | -              | -            |
| 22         | IOCHRDY         | O 24           | OD           | 62         | SD5             | I/O 24         | -            |
| 23         | /IOCSA          | O 4            | -            | 63         | SD6             | I/O 24         | -            |
| 24         | /IOCSB          | O 4            | -            | 64         | SD7             | I/O 24         | -            |
| 25         | /IOCSC          | 04             | -            | 65         | GND             | -              | -            |
| 26         | /IOCSD          | O 4            | -            | 66         | SK              | O 4            | -            |
| 27         | /MCSA{DRQA}     | O 4 {I}        | PD           | 67         | EEPCS           | O 4            | -            |
| 28         | /REFRESH{DRQB}  | I              | PD           | 68         | DI              | O 4            | -            |
| 29         | /MCSB{/DACKA}   | O 4            | -            | 69         | DO              | I              | PU           |
| 30         | GND             | -              | -            | 70         | VDD             | -              | -            |
| 31         | CLK             | I              | -            | 71         | BALE{/DACK7}    | I              | -            |
| 32         | NC{/DACKB}      | {O 4}          | -            | 72         | GND             | -              | -            |
| 33         | /IOR            | I              | -            | 73         | LA17{DREQ0}     | l {O 24}       | -            |
| 34         | /IOW            | I              | -            | 74         | LA18{/DACK0}    | I              | -            |
| 35         | AEN             | 1              | -            | 75         | LA19{DREQ3}     | I {O 24}       | -            |
| 36         | RESET_DRV       | I              | PD           | 76         | LA20{/DACK3}    | I              | -            |
| 37         | /RESET          | O 4            | -            | 77         | LA21{DREQ5}     | I {O 24}       | -            |
| 38         | RDY             | I              | -            | 78         | LA22{/DACK5}    | I              | -            |
| 39         | INTA            | I              | PD           | 79         | LA23{DREQ6}     | I {O 24}       | -            |
| 40         | VDD             | -              | -            | 80         | SA16{/DACK6}    | I              | -            |

#### NOTES

(1) Pin names enclosed in brackets indicate pin function in DMA mode. If not in brackets the function is the same in both modes.

(1) Fin names enclosed in brackets indicate pin function in Divid mode. In form brackets the factors of the factors of the factors of the factors indicates indicates indicates indicates input pull-up. PD indicates input pull-down. OD indicates open-drain output.
(4) Open drain output in MEMORY mode.

# **ORDERING CODE**

80-pin Plastic Flat Package

## MB86703PF

# **BLOCK DIAGRAM**



# LOGIC CONVENTION

Unless otherwise noted, a positive logic (active high) convention is assumed throughout this document, whereby the presence at a pin of a higher, more positive voltage (nominally 5VDC) causes assertion of the signal. A preceding slash, e.g., /RESET, indicates that the signal is asserted in a low state (nominally 0 volts). Whenever a signal is separated into numbered bits, e.g., SD7, SD6, ..., SD0, the family of bits may also be shown collectively, e.g., as SD<7:0>.

Some pins have different functions in MEMORY mode and in DMA mode. For those pins, the function in DMA mode is enclosed in brackets. Dual function pins are categorized based on their function in MEMORY mode in the tables below.

# SIGNAL DESCRIPTIONS

## **ISA Bus Interface Signals**

| PIN<br>NUMBER              | SYMBOL                                                   | ТҮРЕ   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |
|----------------------------|----------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 36                         | RESET_DRV                                                | I      | <b>CHIP RESET</b> : Resets the chip and initializes internal registers and logic. When this signal is asserted, the MB86703 enters the <i>Wait for Key</i> state.                                                                                                                                                                                  |
| 19-4                       | SA<15:0>                                                 | I      | <b>SYSTEM ADDRESS</b> : Inputs are connected to the corresponding signals from the system bus.                                                                                                                                                                                                                                                     |
| 80                         | SA16{/DACK6}                                             | I      | <b>SYSTEM ADDRESS 16{DMA ACKNOWLEDGE 6}:</b> In MEMORY mode, an address input connected to the corresponding signal from the ISA bus. In DMA mode, an active low signal from the ISA bus indicating that a DMA acknowledge cycle is in progress.                                                                                                   |
| 73<br>75<br>77<br>79       | LA17{DREQ0}<br>LA19{DREQ3}<br>LA21{DREQ5}<br>LA23{DREQ6} | I {O } | <b>LATCHED ADDRESS{DMA REQUEST}:</b> In MEMORY mode,<br>address inputs connected to the corresponding signal from the ISA<br>bus. In DMA mode, outputs indicating that the peripheral device is<br>ready to transfer data. Used for both read and write operations. Pins<br>not configured as outputs are maintained in the three-state condition. |
| 74<br>76<br>78             | LA18{/DACK0}<br>LA20{/DACK3}<br>LA22{/DACK5}             | I      | <b>LATCHED ADDRESS{DMA ACKNOWLEDGE}:</b> In MEMORY mode, address inputs connected to the corresponding signals from the ISA bus. In DMA mode, active low signals from the ISA bus indicating that a DMA acknowledge cycle is in progress.                                                                                                          |
| 71                         | BALE{/DACK7}                                             | I      | <b>BUS ADDRESS LATCH ENABLE{DMA ACKNOWLEDGE 7}:</b> In<br>MEMORY mode, an active high input signal driven by the platform CPU<br>to indicate when the address and AEN signals are valid. In DMA mode,<br>an active low signal from the ISA bus indicating that a DMA<br>acknowledge cycle is in progress.                                          |
| 64-62, 59-<br>57, 55, 54   | SD<7:0>                                                  | I/O    | <b>SYSTEM DATA</b> : All data, command and status transfers take place over this bus.                                                                                                                                                                                                                                                              |
| 33                         | /IOR                                                     | I      | I/O READ: Active low signal from the system bus which indicates that the current bus cycle is an I/O read operation.                                                                                                                                                                                                                               |
| 34                         | /IOW                                                     | I      | I/O WRITE: Active low signal from the system bus which indicates that the current bus cycle is an I/O write operation.                                                                                                                                                                                                                             |
| 35                         | AEN                                                      | Ι      | <b>ADDRESS ENABLE</b> : Input signal from the system bus. When low, indicates that an I/O slave may respond to addresses and I/O commands on the system bus.                                                                                                                                                                                       |
| 45<br>46-48<br>49-51<br>52 | IRQ7,<br>IRQ5-3,<br>IRQ10-12                             | 0      | <b>INTERRUPT REQUEST</b> : Output to the system bus which indicates that the controller chip is requesting an interrupt. Pins not configured as outputs are in the three-state condition.                                                                                                                                                          |

# ISA Bus Interface Signals (continued)

| PIN<br>NUMBER | SYMBOL              | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22            | IOCHRDY             | 0    | I/O CHANNEL READY: Open drain output to the system bus which when high indicates that the addressed I/O device is ready for the bus transaction. The output is driven low when negated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 31            | CLK                 | I    | <b>CLOCK:</b> A free-running clock used to control internal timing operations. A possible source is OSC, the 14.3 MHz ISA bus clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3             | /IOCS16             | 0    | I/O CHIP SELECT 16: Asserted (low) to indicate that the addressed I/O window (/IOCSA, /IOCSB, /IOCSC or /IOCSD) supports 16-bit data transfers. The user controls whether this signal is asserted or not asserted for a specific chip select through values stored in the EEPROM. See Table 12, EEPROM addresses 0x00D, 0x010, 0x013 and 0x016.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2             | /MEMCS16<br>{DREQ7} | 0    | <ul> <li>MEMORY CHIP SELECT 16{DREQ7}: In MEMORY mode, asserted (low) to indicate that the addressed memory window supports 16-bit data transfers. This signal will be asserted for a specific address through values stored in the Plug and Play standard registers.</li> <li>/MEMCS16 will be asserted for any assertion of /MCSA if bit 1 of register 0x42 of logical device 0 is programmed to a '1' by the Plug and Play configuration software. It will also be asserted for any assertion of /MCSB under the following conditions:</li> <li>In submodes 0 and 1, if bit 1 of register 0x4A of logical device 0 is set to a '1' by the Plug and Play configuration software.</li> <li>In submodes 2 and 3, if bit 1 of register 0x42 of logical device 1 is set to a '1' by the Plug and Play configuration software.</li> <li>Note that the assertion of /MEMCS16 is based only on the comparison of the LA&lt;23:17&gt; signal lines against the corresponding upper and lower address values programmed for the two chip select lies. The entire 128K address block(s) within which the chip select lies. The entire block must be all 8 bits or all 16 bits. Problems may arise if only a portion of the block is associated with the 16-bit resource and another portion with an 8-bit resource. This output is open drain when negated. In DMA mode, this pin is an an ouput indicating that the peripheral device is ready to transfer data. Used for both read and write operations. If not configured as an output the pin is maintained in the three-state condition.</li> </ul> |
| 28            | /REFRESH<br>{DRQB}  | I    | <b>REFRESH CYCLE{ DMA REQUEST B}:</b> In MEMORY mode this pin<br>is an active low input which indicates that a refresh cycle is in progress<br>on the platform. Memory chip select outputs are not generated while<br>this input is asserted. In DMA mode, it is an active high input which is<br>asserted to indicate that the device is requesting bus ownership to<br>transfer data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# **EEPROM Bus Interface Signals**

| PIN<br>NUMBER | SYMBOL | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 68            | DI     | 0    | <b>EEPROM DATA IN</b> : Serial data to the EEPROM from the MB86703. This pin remains in three-state mode while the MB86703 is in <i>Wait for Key</i> state, except while the default values are being downloaded from the EEPROM at power-on reset.                                                                                                                                         |
| 66            | SK     | 0    | <b>EEPROM SHIFT CLOCK</b> : Signal generated by the MB86703 to shift data in and out of the EEPROM. This pin remains in three-state mode while the MB86703 is in <i>Wait for Key</i> state, except while the default values are being downloaded from the EEPROM at power-on reset.                                                                                                         |
| 67            | EEPCS  | 0    | <b>EEPROM CHIP SELECT</b> : A high signal selects the EEPROM for read and write operations. This pin remains in three-state mode while the MB86703 is in <i>Wait for Key</i> state, except while the default values are being downloaded from the EEPROM at power-on reset.                                                                                                                 |
| 69            | DO     | I    | <b>EEPROM DATA OUT</b> : Serial data from the EEPROM to the MB86703. Forcing this input to ground during RESET_DRV places the MB86703 in 'NEC Mode'. This changes the addresses of the ADDRESS and WRITE_DATA ports to 0x0259 and 0x0A59, respectively, to provide compatibility with NEC98 series computers. When not in NEC Mode, the port addresses are 0x0279 and 0x0A79, respectively. |

# **Device Interface Signals**

| PIN<br>NUMBER                       | SYMBOL                               | ТҮРЕ  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------|--------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23<br>24<br>25<br>26                | /IOCSA<br>/IOCSB<br>/IOCSC<br>/IOCSD | 0     | I/O CHIP SELECTS: These active low outputs are assigned to different logical devices depending on the sub-mode in which the MB86703 is operating. Can be used by any device that requires I/O space                                                                                                                                                                                                                                                                                                                                                       |
| 27                                  | /MCSA<br>{DRQA}                      | O {I} | <b>MEMORY CHIP SELECT A{DMA REQUEST A}:</b> This pin is always assigned to logical device 0 in any submode. In MEMORY mode, it is an active low output which can be used by any device that requires memory space. In DMA mode, it is an active high input which is asserted to indicate that the device is requesting bus ownership to transfer data.                                                                                                                                                                                                    |
| 29                                  | /MCSB<br>{/DACKA}                    | 0     | <b>MEMORY CHIP SELECT B{DMA ACKNOWLEDGE A}:</b> This pin is assigned to different logical devices depending on the sub-mode in which the MB86703 is operating. In MEMORY mode, it is an active low output which can be used by any device that requires memory space. In DMA mode, it is an active low output which indicates that the platform is ready to proceed with the requested DMA cycle. It is produced in response to receipt of /DACKn from the system bus.                                                                                    |
| 32                                  | NC{/<br>DACKB}                       | {O}   | <b>NO CONNECT{DMA ACKNOWLEDGE B}:</b> Not used in MEMORY mode.<br>In DMA mode, this is an active low output which indicates that the platform is ready to proceed with the requested DMA cycle. It is produced in response to receipt of /DACKn from the system bus.                                                                                                                                                                                                                                                                                      |
| 39<br>42<br>43<br>44                | INTA<br>INTB<br>INTC<br>INTD         | I     | <b>INTERRUPT REQUESTS:</b> Inputs from the I/O controller which indicate that it is requesting an interrupt. These inputs are assigned to different logical devices depending on the submode in which the MB86703 is operating. The inputs can be programmed to be active high or active low. See Table 12, EEPROM addresses 0x017, 0x018, 0x019 and 0x01A.                                                                                                                                                                                               |
| 53                                  | ACTENA                               | I     | ACTIVATE ENABLE: This pin, when asserted, causes the Activate bit in PnP register 0x30 for each logical device to be set or reset on power up depending on the value of the corresponding Activate bit in the EEPROM, address 0x01B. If the ACTENA pin is negated, the values in the EEPROM are ignored and the logical devices are not activated at power up or software reset. The state of the pin has no effect on the ability of software to set the Activate bit(s) in the 0x30 registers for each logical device during the configuration process. |
| 38                                  | RDY                                  | I     | <b>READY</b> : Input from the I/O device which goes low at the beginning of a read or write cycle and is set high when the peripheral controller is ready to complete the requested transaction.                                                                                                                                                                                                                                                                                                                                                          |
| 37                                  | /RESET                               | 0     | <b>BOARD RESET</b> : An active low output to the board produced in response to receipt of RESET_DRV on the ISA bus or if a reset command is issued by writing a "0x07" to the Configuration Control Register, 0x02.                                                                                                                                                                                                                                                                                                                                       |
| 1, 21, 30,<br>41, 56, 61,<br>65, 72 | GND                                  | -     | GROUND: Signal and power ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 20, 40, 60,<br>70                   | VDD                                  | -     | POWER SUPPLY: +5 volts 5%.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

## FUNCTIONAL OVERVIEW

The MB86703 is a generic Plug and Play device which when attached to ISA compatible controllers enables them to operate in the Plug and Play environment. In the Plug and Play environment users may plug peripheral cards such as LAN cards, graphics adapters or hard-disk controllers into their machines and system software configures each card automatically at powerup time. The need for configuration jumpers and switches on the adapter card is eliminated and installation of cards becomes more user friendly.

The MB86703 is based on the Plug and Play ISA Specification v1.0a and meets all ISA timing specifications as well.

The Plug and Play concept is built around the following four states: (1) *Wait for Key* (2) *Sleep* (3) *Isolation* and (4) *Configuration*. At power up, the cards begin in the *Wait for Key* state, awaiting the initiation key with outputs disabled. Once the initiation key is received, the *Sleep* state begins. The card remains in the *Sleep* state until it receives a Wake[CSN] command with the parameter data set to zero upon which the *Isolation* state is entered. After the card is isolated, it receives a unique Card Select Number (CSN). Once the CSN is written, the card moves into the *Configuration* state and its resources are read. All cards in a system follow the same procedure until their resource requirements are known.

Note: The following sections provide a brief overview of the Plug and Play configuration process. Please refer to the Plug and Play ISA specification for additional information.

# Plug and Play Card Configuration Sequence

The MB86703 contains all the hardware resources required to allow the card to be identified and auto-configured by the Plug and Play software resident in the host system.

The auto configuration process consists of the following steps:

- All Plug and Play ISA cards are placed in the Sleep state.
- All Plug and Play ISA cards are isolated one at a time.
- As each card is isolated, assign a handle and read the card's resource data structure.
- After the resource requirements and capabilities are determined for all cards, the handle is used to place the card in *Configuration* state and assign conflict free resources to each card.
- All Plug and Play ISA cards are activated and removed from *Configuration* state.

The Plug and Play software uses three 8-bit I/O ports to execute a set of commands that identify and config-

ure devices. A sequence of data writes to one of the ports, referred to as the initiation key, is used to enable the Plug and Play logic on all cards in the system.

Because all Plug and Play cards can respond to the same I/O port addresses, an isolation mechanism is required for the Plug and Play software to address each card independently. During *Isolation*, an isolation protocol is used to read a unique identifier on each card to isolate one Plug and Play card at a time. Following *Isolation*, the Plug and Play software assigns each card a handle (CSN) which is used to address that unique Plug and Play card. The software then reads the resource data structure which describes the resources supported and those requested by functions on the card.

When all resource capabilities and demands of the cards are known, the process of resource arbitration is invoked to determine resource allocation to each ISA card. A conflict detection mechanism is invoked to insure that resources assigned are not in conflict with standard ISA cards. Then, using the previously assigned handle, each Plug and Play card is placed in the *Configuration* state and the card is configured with the allocated resources through the Plug and Play standard registers. If the resources will be supported. The resource data structure will inform the arbiter that the requested resources cannot be assigned to other Plug and Play cards in the system.

The command set also supports the ability to activate or deactivate the functions on the card.

Once the configuration is completed, Plug and Play cards are removed from the *Configuration* state and placed in normal system operation mode. To enter the *Configuration* state again, the initiation key must be reissued. This process prevents accidental erasure of the configuration information.

#### State Summary

The Plug and Play logic is quiescent on power up (*Wait for Key* state) and must be enabled by software. A predefined series of writes to the ADDRESS port places the Plug and Play logic into *Sleep* state. This is referred to as the initiation key. The write sequence is decoded by on-chip logic, and if the proper series of I/O writes is detected, the auto-configuration ports are enabled. If the data does not match, the internal logic is reinitialized and the chip remains in the *Wait for Key* state.

On the MB86703 there exists an 8-bit register called the Card Select Number (CSN) register (0x06) used to select one or more ISA cards when those cards are in certain states. The CSN mechanism allows a wide variety of devices to manage their configuration and control. The CSN register is set to 0x00 on all cards on power up. Once a card has been isolated, the CSN on that card is assigned a unique value which enables the Plug and Play software to select this card later in the configuration process, without going through the protocol again.

The four Plug and Play states (see Figure 1) are summarized as follows:

- Wait for Key Upon power-up reset and Wait for Key commands, all cards enter this state. No commands are active in this state until the initiation key is detected on the ISA bus. It is the default state for Plug and Play cards during normal system operation. After configuration and activation, software should return all cards to this state. While in the Wait for Key state, cards do not respond to any access to their auto-configuration ports until the initiation key is detected. All ISA accesses from the Plug and Play interface to the cards are ignored.
- *Sleep* Plug and Play cards wait for a Wake[CSN] command in this state. Based on the write data and the value of the CSN on each card, this command will selectively enable one or more cards to the *Isolation* or *Configuration* states. To exit this state, the value of the write data bits[7:0] of the Wake[CSN] command must match the card's CSN. If the write data for Wake[CSN] is zero, then all cards that have not been assigned a CSN will enter the *Isolation* state. If the write data for the Wake[CSN] command is nonzero, then the one card whose assigned CSN matches the parameter of the Wake[CSN] command will enter the *Configuration* state.
- Isolation The first time the cards enter the Isolation state, it is necessary to set the READ DATA port address using the Set RD DATA port command. Seventy-two pairs of reads are performed to the Serial Isolation register to isolate a card. If the checksum read from the card is valid, then one card has been isolated. The isolated card remains in the Isolation state. All other cards which have failed the isolation protocol will return to the Sleep state. The isolated card is assigned a unique value called the Card Select Number (CSN) and transitions to the Configuration state. The Wake[0] command causes the card to transition back to the Sleep state and all cards with a CSN value of zero to transition to the Isolation state. This entire process is repeated until all Plug and Play cards are detected.
- Configuration -In this state, the card responds to all configuration commands including reading the card's resource configuration information and programming the card's resource selections. Only one card may be in this state at a time.



#### Figure 1. Plug and Play Configuration Process States

#### Notes:

- 1. CSN = Card Select Number.
- 2. RESET\_DRV causes a state transition from the current state to *Wait for Key* and sets all CSNs to zero. All logical devices are set to their power-up configuration values.
- 3. The *Wait for Key* command causes a state transition from the current state to *Wait for Key*.

# **Auto-Configuration Ports**

Three 8-bit ports are used by the software to access the configuration space on each Plug and Play ISA card. The ports are listed in Table 1. These registers are used by the Plug and Play software to issue commands, check status, access the resource data information, and configure the Plug and Play hardware. The ports have been chosen to avoid conflicts in the installed base of ISA functions, while at the same time minimizing the number of ports needed in the ISA I/O space.

#### **Table 1. Auto-Configuration Ports**

| PORT NAME  | LOCATION                                 | TYPE       |
|------------|------------------------------------------|------------|
| ADDRESS    | 0x0279 <sup>(1)</sup>                    | Write-only |
| WRITE_DATA | 0x0A79 <sup>(2)</sup>                    | Write-only |
| READ_DATA  | Relocatable in range<br>0x0203 to 0x03FF | Read-only  |

#### Notes:

- 1. Address is 0x0259 if the MB86703 is in NEC mode.
- 2. Address is 0x0A59 if the MB86703 is in NEC mode.

The three auto-configuration ports use a 12-bit ISA address decode. The ADDRESS and WRITE\_DATA ports are located at fixed addresses. The WRITE\_DATA port is located at an address alias of the ADDRESS port. The READ\_DATA port, which is the only readable auto-configuration port, is relocatable within the I/O range from 0x0203 to 0x03FF. The address of the READ\_DATA port is assigned by the system software and is set by writing the proper value to Plug and Play control register 0x00 (Set RD\_DATA Port command). The isolation protocol verifies that the location selected for the READ\_DATA port is free of conflict.

The Plug and Play registers within the MB86703 are accessed by writing the address of the desired register to the ADDRESS port, followed by a read of data from the READ\_DATA port or a write of data to the WRITE\_DATA port. A write to the ADDRESS port may be followed by any number of WRITE\_DATA or READ\_DATA accesses to the same register location without the need to write to the ADDRESS port before each access.

# **Obtaining The Device Configuration**

The driver or other application software requires a mechanism to determine the configuration information in order to communicate with the card. An Application Programming Interface (API) exists to provide the required data. Called the Plug and Play Configuration Manager API, it is documented in the "Plug and Play Device Driver Developer's Guide" (Intel Publication Number 485473-001) or equivalent documentation provided by the supplier of the Plug and Play system software. Also see "Plug and Play Device Driver Interface for Microsoft Windows 3.1 and MS-DOS" (available on the Plug and Play forum on CompuServe).

The API requires only two calls to retrieve configuration:

- **CM\_GetVersion** verifies the presence of the Configuration Manager.
- **CM\_GetConfig** retrieves the configuration information from an indexed, system wide table. This information includes READ\_DATA port address, Card Select Number (CSN) and resource allocation for each configured device.

The Configuration Manager also provides a Configuration Access (CA) support interface. Two calls associated with this interface of particular interest are:

- **CA\_GetVersion** verifies the presence of the Configuration Access support interface.
- CA\_PnPISA\_Get\_Resource\_Data retrieves the resource data stored in the EEPROM connected to the MB86703 and can be used to obtain the data stored in the "Vendor Defined" resource data types.

## **MB86703 DETAILED DESCRIPTION**

## **Operating Modes**

The MB86703 features several operating modes that permit it to be used in a variety of environments and applications.

#### **BUS MODES**

The MB86703 operates in one of two bus modes:

**ISA Mode:** In this mode the addresses of the ADDRESS and WRITE\_DATA ports are 0x0279 and 0x0A79, respectively.

**NEC Mode:** In this mode the addresses of the ADDRESS and WRITE\_DATA ports are 0x0259 and 0x0A59, respectively, to provide compatibility with NEC PC98-series computers.

The ISA Mode is the normal operating mode. The NEC Mode is entered by forcing the DO input to ground during RESET\_DRV.

#### **RESOURCE MODES**

The MB86703 operates in one of two resource modes:

**DMA Mode:** In this mode the device supports interrupts, I/O chip selects and DMA requests.

**Memory Mode:** In this mode the device supports interrupts and I/O and memory chip selects.

For each of the two resource modes there are four submodes. Each submode supports different numbers of logical devices, as per the table below, and allocates the supported resources amongst the logical devices in different ways. See Table 2 and Figures 2 and 3.

| SUBMODE<br>NUMBER | NUMBER OF<br>LOGICAL DEVICES |
|-------------------|------------------------------|
| 0                 | One                          |
| 1                 | Тwo                          |
| 2                 | Тwo                          |
| 3                 | Four                         |

| Table 2. | MB86703 Submodes and Resource Assignments |  |
|----------|-------------------------------------------|--|
|----------|-------------------------------------------|--|

| SUBMODE/<br>LOGICAL<br>DEVICE # | DI<br>CHAN | MA<br>INELS* | MEM<br>CH<br>SELE | IORY<br>IIP<br>CTS* | I/         | O CHIP     | SELECT     | S          |          | INTER    | RUPTS       |             |
|---------------------------------|------------|--------------|-------------------|---------------------|------------|------------|------------|------------|----------|----------|-------------|-------------|
| CARD SIDE<br>I/O PINS<br>>      | DMA<br>A   | DMA<br>B     | /MCS<br>A         | /MCS<br>B           | /IOCS<br>A | /IOCS<br>B | /IOCS<br>C | /IOCS<br>D | INT<br>A | INT<br>B | INT<br>C    | INT<br>D    |
| 0/LD0                           | DMA0       | DMA1         | /MCS0             | /MCS1               | /IOCS0     | /IOCS1     | /IOCS2     | /IOCS3     | INT0     | INT1     | NOT<br>USED | NOT<br>USED |
| 1/LD0                           | DMA0       | DMA1         | /MCS0             | /MCS1               | /IOCS0     | /IOCS1     |            |            | INT0     | INT1     |             |             |
| 1/LD1                           |            |              |                   |                     |            |            | /IOCS0     | /IOCS1     |          |          | INT0        | INT1        |
| 2/LD0                           | DMA0       |              | /MCS0             |                     | /IOCS0     | /IOCS1     |            |            | INT0     | INT1     |             |             |
| 2/LD1                           |            | DMA0         |                   | /MCS0               |            |            | /IOCS0     | /IOCS1     |          |          | INT0        | INT1        |
| 3/LD0                           | DMA0       |              | /MCS0             |                     | /IOCS0     |            |            |            | INT0     |          |             |             |
| 3/LD1                           |            | DMA0         |                   | /MCS0               |            | /IOCS0     |            |            |          | INT0     |             |             |
| 3/LD2                           |            |              |                   |                     |            |            | /IOCS0     |            |          |          | INT0        |             |
| 3/LD3                           |            |              |                   |                     |            |            |            | /IOCS0     |          |          |             | INT0        |

\* The MB86703 supports either DMAs or memory chip selects, depending on mode.



Figure 2. MB86703 Resource Assignments in MEMORY Mode



Figure 3. MB86703 Resource Assignments in DMA Mode

## Registers

Operation of the MB86703 is controlled by values written into registers within the device, while other registers provide device status. The register set consists of a combination of Plug and Play standard registers and vendor defined registers. Tables 3 and 4 are maps of the user-accessible internal registers implemented in the MB86703 for MEMORY and DMA modes, respectively. In this table, a "Y" in the STD column indicates that this is a standard PnP register and is

described in the Plug and Play ISA specification (Appendix A). The table also provides default values and defines, for each Plug and Play state, the type of access available. Exceptions to the specification are detailed in Table 5. Vendor-defined registers contained in the MB86703 are described in Tables 6 to 8.

|       |       |                             | - |   | SUBMO | DE/LOGIC |   | CE (NOTE | <del>,</del> |   |           |        | ACCESS | AV STATE  |        |
|-------|-------|-----------------------------|---|---|-------|----------|---|----------|--------------|---|-----------|--------|--------|-----------|--------|
|       | C ULO | ELINCTION                   |   | 2 | ž     |          | - |          |              | 2 |           | WTAVEV |        |           |        |
|       |       |                             | 3 | Ľ | 3     | 3        |   | 3        |              | 3 |           | WIANET | SLEET  | ISUL<br>2 | CONFIG |
| 0X00  | >     | Set READ_DATA Port          |   |   |       |          | × |          |              |   | UNDEFINED |        |        | ×         |        |
| 0x01  | ≻     | Serial Isolation            |   |   |       |          | × |          |              |   | 0×00      |        |        | В         |        |
| 0x02  | ≻     | Configuration Control       |   |   |       |          | × |          |              |   | 00×0      |        | ×      | A         | ×      |
| 0x03  | ≻     | Wake [CSN]                  |   |   |       |          | × |          |              |   | 0×00      |        | 8      | ×         | ×      |
| 0x04  | ≻     | Resource Data               |   |   |       |          | × |          |              |   | UNDEFINED |        |        |           | н      |
| 0x05  | ≻     | Status                      |   |   |       |          | × |          |              |   | UNDEFINED |        |        |           | н      |
| 0x06  | ≻     | Card Select Number          |   |   |       |          | × |          |              |   | 0×00      |        |        | N         | н      |
| 0x07  | ≻     | Logical Device Number       |   |   |       |          | × |          |              |   | 0×00      |        |        |           | R/W    |
| 0x22  | z     | EEPROM Write Enable         |   |   |       |          | × |          |              |   | UNDEFINED |        |        |           | Ν      |
| 0x23  | z     | EEPROM Write Data Low       |   |   |       |          | × |          |              |   | 0×00      |        |        |           | Μ      |
| 0x24  | z     | EEPROM Write Data High      |   |   |       |          | × |          |              |   | 0×00      |        |        |           | Ν      |
| 0x25  | z     | PnP State                   |   |   |       |          | × |          |              |   | 0×00      |        |        |           | ж      |
| 0x26  | z     | EEPROM Command              |   |   |       |          | × |          |              |   | 0×00      |        |        |           | M      |
| 0×30  | ≻     | Activate                    | × | × | ×     | ×        | × | ×        | ×            | × | NOTE 2    |        |        |           | R/W    |
| 0x31  | ≻     | I/O Range Check             | × | × | ×     | ×        | × | ×        | ×            | × | EEPROM    |        |        |           | R/W    |
| 0x40  | ≻     | Mem. Base Address 0 [23:16] | × | × |       | ×        | × | ×        |              |   | EEPROM    |        |        |           | R/W    |
| 0x41  | ≻     | Mem. Base Address 0 [15:8]  | × | × |       | ×        | × | ×        |              |   | EEPROM    |        |        |           | R/W    |
| 0x42  | ≻     | Memory Control 0            | × | × |       | ×        | × | ×        |              |   | EEPROM    |        |        |           | R/W    |
| 0x43  | ≻     | Mem. Upper Limit 0 [23:16]  | × | × |       | ×        | × | ×        |              |   | EEPROM    |        |        |           | R/W    |
| 0x44  | ≻     | Mem. Upper Limit 0 [15:8]   | × | × |       | ×        | × | ×        |              |   | EEPROM    |        |        |           | R/W    |
| 0x48  | ≻     | Mem. Base Address 1 [23:16] | × | × |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x49  | ≻     | Mem. Base Address 1 [15:8]  | × | × |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x4A  | ≻     | Memory Control 1            | × | × |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x4B  | ≻     | Mem. Upper Limit 1 [23:16]  | × | × |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x4C  | ≻     | Mem. Upper Limit 1 [15:8]   | × | × |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0×60  | ≻     | I/O Base Address 0 [15:8]   | × | × | ×     | ×        | × | ×        | ×            | × | EEPROM    |        |        |           | R/W    |
| 0x61  | ≻     | I/O Base Address 0 [7:0]    | × | × | ×     | ×        | × | ×        | ×            | × | EEPROM    |        |        |           | R/W    |
| 0x62  | ≻     | I/O Base Address 1 [15:8]   | × | × | ×     | ×        | × |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x63  | ≻     | I/O Base Address 1 [7:0]    | × | × | ×     | ×        | × |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x64  | ≻     | I/O Base Address 2 [15:8]   | × |   |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x65  | ≻     | I/O Base Address 2 [7:0]    | × |   |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x66  | ≻     | I/O Base Address 3 [15:8]   | × |   |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x67  | ≻     | I/O Base Address 3 [7:0]    | × |   |       |          |   |          |              |   | EEPROM    |        |        |           | R/W    |
| 0×70  | ≻     | Interrupt Request Level 0   | × | × | ×     | ×        | × | ×        | ×            | × | EEPROM    |        |        |           | R/W    |
| 0x71  | ≻     | Interrupt Request Type 0    | × | × | ×     | ×        | × | ×        | ×            | × | EEPROM    |        |        |           | R/W    |
| 0x72  | Y     | Interrupt Request Level 1   | × | × | ×     | ×        | × |          |              |   | EEPROM    |        |        |           | R/W    |
| 0x73  | ۲     | Interrupt Request Type 1    | × | × | ×     | ×        | × |          |              |   | EEPROM    |        |        |           | R/W    |
| datae |       |                             |   |   |       |          |   |          |              |   |           |        |        |           |        |

Table 3. MB86703 Registers in MEMORY Mode

14

**Notes** 1. An 'X' indicates that the register exists for that submode/logical device 2. Default value = (Corresponding bit in EEPROM 0x01B) AND (ACTENA)

|         |          | CONFIG   |                   |                | ×                    | ×         | щ           | щ       | æ                 | R/W                 | N                  | N                    | M                     | æ        | ×             | R/W    | R/W           | R/W                     | R/W                    | R/W                     | R/W                    | R/W                     | R/W                    | R/W                     | R/W                    | R/W                    | R/W                   | R/W                    | R/W                   | R/W         | DAM         |
|---------|----------|----------|-------------------|----------------|----------------------|-----------|-------------|---------|-------------------|---------------------|--------------------|----------------------|-----------------------|----------|---------------|--------|---------------|-------------------------|------------------------|-------------------------|------------------------|-------------------------|------------------------|-------------------------|------------------------|------------------------|-----------------------|------------------------|-----------------------|-------------|-------------|
|         | Y STATE  | ISOL     | Μ                 | В              | M                    | M         |             |         | N                 |                     |                    |                      |                       |          |               |        |               |                         |                        |                         |                        |                         |                        |                         |                        |                        |                       |                        |                       |             |             |
|         | ACCESS B | SLEEP    |                   |                | ×                    | ×         |             |         |                   |                     |                    |                      |                       |          |               |        |               |                         |                        |                         |                        |                         |                        |                         |                        |                        |                       |                        |                       |             |             |
|         |          | VT4KEY   |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               |        |               |                         |                        |                         |                        |                         |                        |                         |                        |                        |                       |                        |                       |             |             |
|         | L L      |          | ED                |                |                      |           | ĒD          | ED      |                   |                     | ED                 |                      |                       |          |               | 0      | ×             | Z                       | Σ                      | ×                       | ×                      | Σ                       | Z                      | z                       | ×                      | ×                      | Σ                     | Z                      | Σ                     | Σ           |             |
|         | DEFAUL   | VALUE    | UNDEFIN           | 0×00           | 0×00                 | 0×00      | UNDEFIN     | UNDEFIN | 0×00              | 00×00               | UNDEFIN            | 00×00                | 00×00                 | 00×00    | 0×00          | NOTE 2 | EEPRO         | EEPRO                   | EEPRO                  | EEPRO                   | EEPRO                  | EEPRO                   | EEPRO                  | EEPRO                   | EEPRO                  | EEPRO                  | EEPRO                 | EEPRO                  | EEPRO                 | EEPRO       |             |
|         |          | LD3      |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               | ×      | ×             | ×                       | ×                      |                         |                        |                         |                        |                         |                        | ×                      | ×                     |                        |                       | ×           |             |
|         | e        | LD2      |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               | ×      | ×             | ×                       | ×                      |                         |                        |                         |                        |                         |                        | ×                      | ×                     |                        |                       | ×           |             |
| NOTE 1) |          | LD1      |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               | ×      | ×             | ×                       | ×                      |                         |                        |                         |                        |                         |                        | ×                      | ×                     |                        |                       | ×           |             |
|         |          | LD0      |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               | ×      | ×             | ×                       | ×                      |                         |                        |                         |                        |                         |                        | ×                      | ×                     |                        |                       | ×           |             |
|         | 5        | LD1      | ×                 | ×              | ×                    | ×         | ×           | ×       | ×                 | ×                   | ×                  | ×                    | ×                     | ×        | ×             | ×      | ×             | ×                       | ×                      | ×                       | ×                      |                         |                        |                         |                        | ×                      | ×                     | ×                      | ×                     | ×           |             |
| ODE/LO  |          | LD0      |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               | ×      | ×             | ×                       | ×                      | ×                       | ×                      |                         |                        |                         |                        | ×                      | ×                     | ×                      | ×                     | ×           |             |
| SUBM    | -        | LD1      |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               | ×      | ×             | ×                       | ×                      | ×                       | ×                      |                         |                        |                         |                        | ×                      | ×                     | ×                      | ×                     |             |             |
|         |          | LD0      |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               | ×      | ×             | ×                       | ×                      | ×                       | ×                      |                         |                        |                         |                        | ×                      | ×                     | ×                      | ×                     | ×           | >           |
|         | 0        | LD0      |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               | ×      | ×             | ×                       | ×                      | ×                       | ×                      | ×                       | ×                      | ×                       | ×                      | ×                      | ×                     | ×                      | ×                     | ×           | >           |
|         |          |          |                   |                |                      |           |             |         |                   |                     |                    |                      |                       |          |               |        |               |                         |                        |                         |                        |                         |                        |                         |                        |                        |                       |                        |                       |             |             |
|         |          | FUNCTION | it READ_DATA Port | rial Isolation | Infiguration Control | ake [CSN] | source Data | atus    | ard Select Number | gical Device Number | EPROM Write Enable | EPROM Write Data Low | EPROM Write Data High | IP State | EPROM Command | tivate | ) Range Check | ) Base Address 0 [15:8] | ) Base Address 0 [7:0] | ) Base Address 1 [15:8] | ) Base Address 1 [7:0] | ) Base Address 2 [15:8] | ) Base Address 2 [7:0] | ) Base Address 3 [15:8] | ) Base Address 3 [7:0] | errupt Request Level 0 | errupt Request Type 0 | errupt Request Level 1 | errupt Request Type 1 | A Channel 0 | A Chonnel 1 |
|         |          | 5        | ў                 | ,<br>х         | ŏ                    | Ň         | Ť           | ชี      | ŏ                 | Ľ                   | Ш                  | Ш                    | Ш                     | ۲.       | Ш             | Ac     | <u>Ч</u>      | У<br>И                  | 2<br>Z                 | <u>У</u>                | У<br>И                 | Ŋ                       | У<br>И                 | ¥                       | N<br>N                 | Ш                      | Int                   | 坦                      | Ш                     | ā           | Ź           |
|         |          | STD      | Y                 | ≻              | ≻                    | ≻         | ≻           | >       | >                 | 7                   | z                  | z                    | z                     | z        | z             | ≻      | ≻             | >                       | ≻                      | ≻                       | >                      | ≻                       | >                      | >                       | >                      | ≻                      | ≻                     | >                      | ≻                     | 7           | >           |
|         |          | REG      | 00X0              | 0x01           | 0x02                 | 0x03      | 0x04        | 0x05    | 0x06              | 0x07                | 0x22               | 0x23                 | 0x24                  | 0x25     | 0x26          | 0X30   | 0x31          | 0x60                    | 0x61                   | 0x62                    | 0x63                   | 0x64                    | 0x65                   | 0x66                    | 0x67                   | 0X70                   | 0x71                  | 0x72                   | 0x73                  | 0x74        | 0~75        |

Table 4. MB86703 Registers in DMA Mode

Notes

An 'X' indicates that the register exists for that submode/logical device
 Default value = (Corresponding bit in EEPROM 0x01B) AND (ACTENA)

As previously described, the registers are accessed for read and write operations via the ADDRESS, WRITE\_DATA and READ\_DATA auto-configuration ports (see Table 1). The ADDRESS and WRITE\_DATA ports have defined ISA addresses.

In a PnP system, the READ\_PORT address is normally assigned by the PnP system software during *Isolation*. In that environment, the address of the READ\_DATA port can be determined by using the CM\_GetConfig call to the Configuration Manager as previously described. In a non-PnP system, the READ\_DATA port address will have been assigned by the configuration utility used to configure the card, and can be determined as appropriate for that software.

# Table 5. MB86703 Standard PnP Register Exceptions

| ADD           | EXCEPTION                                                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x71,<br>0x73 | Bit<0> does not perform any function.<br>The type of interrupt (level or edge)<br>cannot be controlled by the MB86703<br>and will depend entirely on the type of<br>input signal supplied at the INT inputs. |
| 0x42,<br>0x4A | The MB86703 supports only the<br>'upper limit' method of specifying the<br>memory chip select range. Thus, bit 0<br>of these registers is read only and is<br>internally set to a '1'.                       |

#### Table 6. EEPROM Write Enable/Write Disable (0x22)

| BIT   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                              |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <0>   | Setting this bit to a "1" enables writes<br>to the serial EEPROM, clearing it<br>disables such writes. After setting or<br>clearing this bit, a 0x00 command<br>must be issued to the EEPROM<br>Command Register to transfer the<br>enable/disable command to the<br>EEPROM. The EEPROM will remain<br>write enabled (or disabled) until<br>another enable/disable command is<br>issued. |
| <7:1> | Not implemented.                                                                                                                                                                                                                                                                                                                                                                         |

#### Table 7. EEPROM Write Data Low (0x23)

| BIT   | DESCRIPTION                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------|
| <7:0> | The lower byte of the word which is to be written into the EEPROM at the next EEPROM write operation. |

#### Table 8. EEPROM Write Data High (0x24)

| BIT   | DESCRIPTION                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------|
| <7:0> | The upper byte of the word which is to be written into the EEPROM at the next EEPROM write operation. |

## Table 9. MB86703 PnP State (0x25)

| BIT   | DESCRIPTION                                                                          |
|-------|--------------------------------------------------------------------------------------|
| <0>   | 0 = Not in the <i>Wait for Key</i> state.<br>1 = In the <i>Wait for Key</i> state.   |
| <1>   | 0 = Not in the <i>Sleep</i> state.<br>1 = In the <i>Sleep</i> state.                 |
| <2>   | 0 = Not in the <i>Isolation</i> state.<br>1 = In the <i>Isolation</i> state.         |
| <3>   | 0 = Not in the <i>Configuration</i> state.<br>1 = In the <i>Configuration</i> state. |
| <4>   | 0 = DMA mode<br>1 = Memory mode                                                      |
| <6:5> | Submode                                                                              |
| <7>   | Not used. '0' when read.                                                             |

## Table 10. EEPROM Command (0x26)

| BIT   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                    |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <7:0> | Writing 0x00 into this register causes<br>a write enable/disable command to be<br>sent to the serial EEPROM. Register<br>0x22 must be set/cleared before this<br>command is issued. See Table 6.                                                                                                                                                                               |
|       | Writing a 0x01 into this register<br>initiates an EEPROM write cycle,<br>causing the contents of registers 0x23<br>and 0x24 to be written into the<br>EEPROM. The EEPROM must have<br>been write enabled before this<br>command is issued.                                                                                                                                     |
|       | Writing 0x03 into this register causes<br>the EEPROM read pointer to be reset<br>to point at the first word of the<br>EEPROM, address 0x000.<br><b>CAUTION:</b> If this command is<br>invoked, the current EEPROM read<br>pointer address is overwitten, and<br>subsequent operations may be<br>incorrect. The MB86703 should be<br>reset before resuming normal<br>operation. |

#### **CONTROL REGISTER SUMMARY**

Plug and Play cards respond to commands written to Plug and Play registers as well as certain ISA bus conditions. These commands are summarized below:

RESET\_DRV - This is the ISA bus reset signal. Upon detection of this signal, the Plug and Play card enters the *Wait for Key* state and all CSNs are reset to 0x00. Default values are loaded from non-volatile memory to the configuration registers. A logical device becomes active at reset if the /ACTENA pin is asserted (low) and the corresponding Activate bit in the EEPROM, address 0x01B, is set. If the /ACTENA pin is negated, the values in the EEPROM are ignored and the logical devices are not activated at power-up reset. The state of the pin has no effect on the ability of software to set or reset each logical device's Activate register (0x30) during the configuration process.

Note: The software must delay 1 msec after RESET\_DRV before accessing the auto-configuration ports.

- Config Control Register The Config Control Register enables assertions of three independent commands which are activated by writing a "1" to their corresponding register bits. These bits are automatically reset to "0" by the hardware after the commands execute.
  - Reset command The Reset command is sent to the Plug and Play cards by writing a value of 0x01 to the Config Control register. All Plug and Play cards in any state, except those in *Wait for Key*, respond to this command. This command performs a reset function on all logical devices. This resets the contents of configuration registers to their default state. The configuration registers for all logical devices are loaded with their power up values from non-volatile memory. The READ\_DATA port, CSN and Plug and Play state are preserved.
  - Wait for Key command The Wait for Key command is sent to the Plug and Play cards by writing a value of 0x02 to the Config Control register. All Plug and Play cards in any state will respond to this command. The CSNs are preserved and no logical device status is changed.
  - Reset CSN command The Reset CSN command is sent to the Plug and Play cards by writing the value of 0x04 to the Config Control register. All Plug and Play cards in any state except *Wait for Key* will reset their CSN to 0x00.
  - Writing 0x07 to the Config Control Register is

equivalent to a RESET\_DRV event.

Note: The software must delay for 1 ms after the Reset command before accessing the auto-configuration ports.

• Set RD\_DATA Port Command - This command is used in the *Isolation* state and sets the address of the READ\_DATA port. Write data bits [7:0] are used as ISA I/O bus address bits [09:02]. The ISA bus address bits [1:0] are fixed at binary "11". The ISA bus address bits [15:10] are fixed at binary "000000".

Note: After a RESET\_DRV or Reset CSN command, this register is considered uninitialized and must be reinitialized.

- Serial Isolation Register A read from the Serial Isolation Register causes Plug and Play cards in the *Isolation* state to respond to the ISA bus read cycle.
- Card Select Number A Card Select Number is uniquely assigned to each Plug and Play card when the card has been isolated and is the only card in the *Isolation* state. An unidentified card is assigned a value of zero. Valid Card Select Numbers for identified ISA cards range from 1 to 255 and must be assigned sequentially starting from 1. The Card Select Number is used to select a card via the Wake[CSN] command. The Card Select Number on all ISA cards is set to zero on a RESET\_DRV or Reset CSN command. The CSN is never set to zero using the CSN register.
- Wake[CSN] Command This command is used to bring ISA cards in the Sleep state into either the Isolation state or the Configuration state. A Wake[CSN] command with a parameter of zero will force all cards without a CSN to enter the Isolation state. A Wake[CSN] command with a parameter other than zero will force a card with a matching CSN to enter the Configuration state. Any card in the Isolation or Configuration state that receives a Wake[CSN] command with a parameter that does not match its CSN will transition to the Sleep state. All Plug and Play cards function as if their 72-bit serial identifier and their resource data come from a single serial device. The pointer to this data is reset to the beginning whenever a card receives a Wake[CSN] command that has a nonzero CSN value.
- Resource Data Register One byte of resource data from the Plug and Play card is returned upon a read of this register when in the *Configuration* state. This data is always returned byte sequentially and the Status register must be read to confirm that resource data is available before

the register can be read.

- Status register Bit [0] of the status register indicates that the next byte of resource data is available to be read. If this bit is one, then data is available, otherwise resource data is not yet available. The Plug and Play software will poll this location until bit [0] is set, then the next data byte from the Resource Data register is read.
- Logical Device Number Register This register is used to select the logical device on which the configuration commands to follow will operate.
- I/O Range Check Register This register allows the Plug and Play software to determine if another card conflicts with the I/O port range that has been assigned to a logical device. The I/O range check works by having all I/O ranges that would be used by a logical device return 0x55 then 0xAA on I/O read commands. The Plug and Play software performs reads to all the ports that would be used by the logical device and verifies that the correct data is returned. If a conflict is detected, then the Plug and Play software relocates the I/O range of the logical devices a new location. Setting bit [1] of this register enables the I/O range check logic. Setting bit [0] forces the logical device to respond to I/O reads within its assigned I/O range with the value 0x55. If bit [0] is cleared, then the logical device responds to reads within its assigned I/O range with the value of 0xAA. This function operates only when bit [0] of the Activate register is not set.
- Activate register The Activate register is a read/ write register that is used to activate a logical device. An active logical device responds to all ISA bus cycles as allowed by its normal operation. Bit [0] is the activate bit. If it is set to "1" then the logical device is active, otherwise it is inactive.

## EEPROM

The MB86703 interfaces to the serial EEPROM through a four-wire interface as described in the Signal Descriptions section of this data sheet. The EEPROM is an industry standard 93C56 or equivalent, a 2048-bit device which is internally organized as 128 words by 16 bits (the 256 word device in this family can also be used).

It should be noted that the data is internally stored in the EEPROM in a bit-reversed format. That is, the least significant bit of the lower byte of data is stored in the most significant bit of the EEPROM word, while the most significant bit of the upper byte of data is stored in the least significant bit of the EEPROM word, as shown in the example below. This rearrangement of data is not important if the EEPROM is programmed via the MB86703, but must be considered if the EEPROM is programmed by other means.

| DATA UPPER BYTE |   |   |   |   |   |   |   | DATA LOWER BYTE |   |   |   |   |   |   |   |
|-----------------|---|---|---|---|---|---|---|-----------------|---|---|---|---|---|---|---|
| 1               | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0               | 1 | 0 | 1 | 1 | 0 | 1 | 0 |

|   | DATA IN EEPROM |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---|----------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 1              | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |

#### **EEPROM MEMORY MAP**

The memory map of the EEPROM is shown in Table 11. Upon reset, an internal pointer to the EEPROM is initialized to address the first word of the EEPROM and the default configuration values (0x000 - 0x01B) are read and automatically loaded into the appropriate registers, as detailed in Table 12. In the Isolation state, an additional nine bytes (0x1C - 0x24, the Plug and Play Serial Identifier) are read from the EEPROM and loaded into an internal shift register for use during the card identification and isolation process. At this point, the internal pointer is pointing to the first byte of the card's resource data structure. 0x25. When the card enters the Configuration state in response to the card winning the serial isolation protocol and having a CSN assigned, the resource data will be read and used as an input to the resource allocation process performed by the system software. If the card enters the Configuration state directly in response to the Wake[CSN] command, the nine byte serial identifier must be read first before the card's resource data is accessed because the pointer to the serial EEPROM is reset to 0x1C in response to the Wake[CSN] command where the CSN matches the card's CSN and does not equal zero.

#### Table 11. EEPROM Memory Map

| BYTE ADDRESS | CONTENTS                                                                                                                                                              |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x000        | Default values for                                                                                                                                                    |
|              | configuration registers.                                                                                                                                              |
| 0x01B        | See Table 12.                                                                                                                                                         |
| 0x01C        | Serial Identifier                                                                                                                                                     |
|              | See Plug and Play Specification                                                                                                                                       |
|              | v1.0a, Table 2 and Section 6.1:                                                                                                                                       |
| 0x024        | Vendor ID<br>Serial Number                                                                                                                                            |
| 0,024        |                                                                                                                                                                       |
| 0x025        | Resource Data.<br>See Plug and Play Specification<br>v1.0a, Section 6.1:                                                                                              |
|              | PnP Version Number<br>Identifier String<br>Logical Device ID <sup>(3)</sup><br>Resource Data <sup>(3)</sup><br>Optional Vendor Defined Data <sup>(1)</sup><br>End Tag |
| UX1FF        | Optional vendor Defined Data <sup>(2)</sup>                                                                                                                           |

Notes:

- 1. Vendor defined data inserted as part of the Resource data must use standard formats per sections 6.2.2.10 and 6.2.3.4 of the PnP specification.
- 2. Vendor defined data inserted following the End Tag may use any format.
- 3. Repeated for each logical device.

#### Table 12. Default Register Values in EEPROM

| ВУТЕ    | CONTENTS                                                                                             |                                                                                                                                     |  |  |  |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| ADDRESS | MEMORY MODE                                                                                          | DMA MODE                                                                                                                            |  |  |  |  |  |  |  |  |  |
| 0x000   | Bit <0>: 0 = DMA Mode, 1 = Memory Mode<br>Bits <2:1>: = Submode, 00= 0, 01 = 1, 10 = 2,              | 11 = 3                                                                                                                              |  |  |  |  |  |  |  |  |  |
| 0x001   | MCSA: Mem Base Add [15:8]                                                                            | not used                                                                                                                            |  |  |  |  |  |  |  |  |  |
| 0x002   | MCSA: Mem Base Add [23:16]                                                                           | not used                                                                                                                            |  |  |  |  |  |  |  |  |  |
| 0x003   | MCSA:<br>Bit <0>: Not used<br>Bit <1>: 8/16 (Memory Control)<br>Bit <2>: AEN in Decode, 0 = N, 1 = Y | DMAA:Bits <6:4>: DMA Channel A $000 = 0$ $100 = no DMA$ $001 = not valid$ $101 = 5$ $010 = not valid$ $110 = 6$ $011 = 3$ $111 = 7$ |  |  |  |  |  |  |  |  |  |
| 0x004   | MCSA: Mem High Add [15:8]                                                                            | not used                                                                                                                            |  |  |  |  |  |  |  |  |  |
| 0x005   | MCSA: Mem High Add [23:16]                                                                           | not used                                                                                                                            |  |  |  |  |  |  |  |  |  |
| 0x006   | MCSB: Mem Base Add [15:8]                                                                            | not used                                                                                                                            |  |  |  |  |  |  |  |  |  |
| 0x007   | MCSB: Mem Base Add [23:16]                                                                           | not used                                                                                                                            |  |  |  |  |  |  |  |  |  |

| ВУТЕ              | CONTENTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                  |  |  |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| ADDRESS           | MEMORY MODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DMA MODE                                                                                                         |  |  |  |  |  |  |  |  |  |
| 0x008             | MCSB:<br>Bit <0>: Not used<br>Bit <1>: 8/16 (Memory Control)<br>Bit <2>: AEN in Decode, 0 = N, 1 = Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DMAB:<br>Bits <6:4>: DMA Channel B<br>See 0x003 above                                                            |  |  |  |  |  |  |  |  |  |
| 0x009             | MCSB: Mem High Add [15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | not used                                                                                                         |  |  |  |  |  |  |  |  |  |
| 0x00A             | MCSB: Mem High Add [23:16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | not used                                                                                                         |  |  |  |  |  |  |  |  |  |
| 0x00B             | IOCSA: I/O Base Add [7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x00C             | IOCSA: I/O Base Add [15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x00D             | IOCSA:<br>Bit <0>: Assert /IOCS16, 0 = N, 1 = Y<br>Bits <3:1>: Range in bytes<br>000 = 2 010 = 8 100 = 32<br>001 = 4 011 = 16 101 = 64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2 110 = 128<br>111 = not valid                                                                                   |  |  |  |  |  |  |  |  |  |
| 0x00E             | IOCSB: I/O Base Add [7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x00F             | IOCSB: I/O Base Add [15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x010             | IOCSB:<br>See 0x00D above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x011             | IOCSC: I/O Base Add [7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x012             | IOCSC: I/O Base Add [15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x013             | IOCSC:<br>See 0x00D above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x014             | IOCSD: I/O Base Add [7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x015             | IOCSD: I/O Base Add [15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x016             | IOCSD:<br>See 0x00D above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                  |  |  |  |  |  |  |  |  |  |
| 0x017<br>(note 1) | Interrupt Request A:<br>Bits <3:0> = ISA Bus Interrupt Level<br>0000 = no IRQ 1000 = not valid<br>0001 = not valid 1001 = not valid<br>0010 = not valid 1010 = 10<br>0011 = 3 1011 = 11<br>0100 = 4 1100 = 12<br>0101 = 5 1101 = not valid<br>0110 = not valid 1110 = not valid<br>0111 = 7 1111 = 15<br>Bits <5:4> = ISA Bus Interrupt Output Type<br>00 = low, edge 10 = high, edge<br>01 = low, level 11 = high, level<br>(Note: Interrupt output type will be a fur<br>not perform any internal function but si<br>of input supplied, edge or level.)<br>Bit <6>: Input Polarity<br>0 = input is active HIGH 1 = input is active to the single state | nction of input type and bit <6> value. Bit 4 does<br>hould be programmed to correspond to the type<br>ctive LOW |  |  |  |  |  |  |  |  |  |

## Table 12. Default Register Values in EEPROM (continued)

| Table 12. | Default Register | Values in | EEPROM | (continued) |
|-----------|------------------|-----------|--------|-------------|
|-----------|------------------|-----------|--------|-------------|

| BYTE              | CONTENTS                                                                                                  |                   |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------|-------------------|--|--|--|
| ADDRESS           | MEMORY MODE                                                                                               | DMA MODE          |  |  |  |
| 0x018<br>(note 1) | Interrupt Request B:<br>See 0x017 above                                                                   |                   |  |  |  |
| 0x019<br>(note 1) | Interrupt Request C:<br>See 0x017 above                                                                   |                   |  |  |  |
| 0x01A<br>(note 1) | Interrupt Request D:<br>See 0x017 above                                                                   |                   |  |  |  |
| 0x01B             | Activate:<br>Bits <3:0>: Logical Devices 3, 2, 1, 0 respecti<br>Note: Enabled/Disabled by state of ACTENA | vely<br>input pin |  |  |  |

Notes:

1. Each interrupt must be programmed to a unique value if it is used.

#### **READING DATA FROM THE EEPROM**

In order to read the contents of the EEPROM, the MB86703 must be placed into the *Configuration State*. The flow chart in Figure 4 outlines the process. Data is read sequentially from the Resource Data Register, one byte at a time, starting at address 0x000. Note that the Status Register must be polled before each read of the Resource Data Register to assure that the data from the EEPROM has been obtained and is ready to be read.

**CAUTION:** The process of resetting the EEPROM read data pointer to address 0x000 by writing 0x03 into PnP register 0x26 overwrites the current EEPROM read pointer value. Subsequent operations may be incorrect if the MB86703 is not reset before resuming normal operation.



Figure 4. Reading Data from the EEPROM

#### WRITING DATA TO THE EEPROM

In order to write data into the EEPROM, the MB86703 must be placed into the *Configuration State*. The MB86703 contains a write address pointer which is set to point to address 0x000 in the EEPROM upon reset. Note that this pointer is separate from the read address pointer and is not affected by any EEPROM data read operations.

The flow chart in Figure 5 outlines the EEPROM write process. First, the EEPROM is write enabled. Data is then written sequentially, one word at a time, starting from address 0x000. As a final step, a Write Disable command is sent to the EEPROM to protect the data from any inadvertent writes. Note that a timeout equal to or longer than the specified EEPROM write cycle time (typically 10 ms) is required after the write command for each word of data.

#### SHARING THE EEPROM WITH OTHER DEVICES

The EEPROM input and output pins are three-stated when the MB86703 is in the *Wait for Key* state, except during power-on reset while the MB86703 reads the default configuration register and other initialization values. Since the device can be placed into this state except during the identification and configuration process, this allows other devices on the card to access the EEPROM during other periods. Any space not used for the initialization data required by the MB86703 and the device resource data (see Table 11) can be used by other devices on the card.



Figure 5. Writing Data into the EEPROM

## **APPLICATIONS**

Figures 6 and 7 illustrate typical applications of the MB86703.

In Figure 6, the chip is combined with Fujitsu's MB86964 Ethernet controller with Twisted Pair transceiver to form a highly integrated Plug and Play ready Ethernet adapter card. The MB86964 uses one I/O chip select and one interrupt. A memory chip select is used to address the boot PROM or flash memory.

A high-speed serial line to Ethernet bridge application is illustrated in Figure 7. In this application the MB86703 is programmed to support four logical devices (three are used) and to support DMA channel configuration. Logical Device 0 provides interrupt, DMA and I/O chip select support for the USART controller. Logical Devices 1 and 2 provide interrupt and I/O chip select support for the modem and MB86964 Ethernet controller. By assigning separate logical devices to each function, each can be activated or deactivated independently and the driver can be partitioned into separate modules, allowing each to be written and debugged independent of the others.



#### Figure 6. Typical MB86703 Application -Ethernet Controller



Figure 7. Typical MB86703 Application -Serial Line to Ethernet Bridge

# SPECIFICATIONS

# **DC Characteristics**

All Specifications are Valid Over the Recommended Operating Conditions Unless Otherwise Noted.

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER DESCRIPTION | MIN  | МАХ                   | UNITS |
|------------------|-----------------------|------|-----------------------|-------|
| V <sub>DD</sub>  | Supply Voltage        | -0.3 | 6.0                   | V     |
| V <sub>IN</sub>  | Input Voltage         | -0.3 | V <sub>DD</sub> + 0.3 | V     |
| V <sub>OUT</sub> | Output Voltage        | -0.3 | V <sub>DD</sub> + 0.3 | V     |
| T <sub>STG</sub> | Storage Temperature   | -40  | +125                  | °C    |

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL          | PARAMETER DESCRIPTION    | MIN  | ТҮР | MAX  | UNITS |
|-----------------|--------------------------|------|-----|------|-------|
| V <sub>DD</sub> | Supply Voltage           | 4.75 |     | 5.25 | V     |
| V <sub>IH</sub> | High Level Input Voltage | 2.4  |     |      | V     |
| V <sub>IL</sub> | Low Level Input Voltage  |      |     | 0.4  | V     |
| T <sub>A</sub>  | Operating Temperature    | 0    |     | +70  | °C    |

#### **DC CHARACTERISTICS**

| SYMBOL                          | PARAMETER DESCRIPTION       | CONDITION              | MINIMUM | TYPICAL | MAXIMUM         | UNIT |
|---------------------------------|-----------------------------|------------------------|---------|---------|-----------------|------|
| V <sub>IL</sub>                 | Low Level Input Voltage     |                        |         |         | 0.8             | V    |
| V <sub>IH</sub>                 | High Level Input Voltage    |                        | 2.2     |         | V <sub>DD</sub> | V    |
| V <sub>OL1</sub> <sup>(1)</sup> | Low Level Output Voltage    | $I_{OL} = 4mA$         | 0       |         | 0.4             | V    |
| V <sub>OH1</sub> <sup>(1)</sup> | High Level Output Voltage   | I <sub>OH</sub> = -2mA | 4.0     |         | V <sub>DD</sub> | V    |
| V <sub>OL2</sub> <sup>(2)</sup> | Low Level Output Voltage    | I <sub>OL</sub> = 8mA  | 0       |         | 0.4             | V    |
| V <sub>OL3</sub> <sup>(3)</sup> | Low Level Output Voltage    | I <sub>OL</sub> = 12mA | 0       |         | 0.4             | V    |
| V <sub>OH3</sub> <sup>(3)</sup> | High Level Output Voltage   | I <sub>OH</sub> = -4mA | 4.0     |         | V <sub>DD</sub> | V    |
| V <sub>OL4</sub> <sup>(4)</sup> | Low Level Output Voltage    | I <sub>OL</sub> = 24mA | 0       |         | 0.4             | V    |
| V <sub>OH4</sub> <sup>(4)</sup> | High Level Output Voltage   | I <sub>OH</sub> = -8mA | 4.0     |         | V <sub>DD</sub> | V    |
| ΙL                              | Input Leakage Current       |                        | -10     |         | 10              | uA   |
| I <sub>CCS</sub>                | Static Power Supply Current |                        |         |         | 100             | uA   |
| I <sub>CCA</sub>                | Active Power Supply Current |                        |         |         | 60              | mA   |

Notes:

1. Applies to O 4 type outputs. See Pin Assignment Table.

2. Applies to O 8 type outputs. See Pin Assignment Table.

3. Applies to O 12 type outputs. See Pin Assignment Table.

4. Applies to O 24 and I/O 24 type outputs. See Pin Assignment Table.

## **AC Characteristics**

All Specifications are Valid Over the Recommended Operating Conditions Unless Otherwise Noted.

## Table 13. CLK Timing



| SYMBOL | PARAMETER DESCRIPTION | MINIMUM | TYPICAL | MAXIMUM | UNITS |
|--------|-----------------------|---------|---------|---------|-------|
| t1     | CLK clock period      | 66.7    | 120     | 166.7   | ns    |

## Table 14. Internal Register Read Cycle



| SYMBOL | PARAMETER DESCRIPTION                   | MINIMUM | TYPICAL | MAXIMUM | UNITS |
|--------|-----------------------------------------|---------|---------|---------|-------|
| t1     | AEN low, SA<16:0> valid to /IOR low     | 89      |         |         | ns    |
| t2     | /IOR high to AEN high, SA<16:0> invalid | 40      |         |         | ns    |
| t3     | /IOR low to SD<7:0> valid               |         | 7       | 20      | ns    |
| t4     | /IOR high to SD<7:0>                    | 3       | 7       |         | ns    |
| t5     | /IOR low time                           | 4       |         |         | CLKs  |

## Table 15. Internal Register Write Cycle



| SYMBOL | PARAMETER DESCRIPTION                   | MINIMUM | TYPICAL | MAXIMUM | UNITS |
|--------|-----------------------------------------|---------|---------|---------|-------|
| t1     | AEN low, SA<16:0> valid to /IOW low     | 89      |         |         | ns    |
| t2     | /IOW high to AEN high, SA<16:0> invalid | 40      |         |         | ns    |
| t3     | /IOW low to SD<7:0> valid               | -4      |         |         | ns    |
| t4     | /IOW high to SD<7:0> invalid            | 0       |         |         | ns    |
| t5     | /IOW low time                           | 4       |         |         | CLKs  |

## Table 16. I/O Chip Select Generation Cycle



| SYMBOL | PARAMETER DESCRIPTION                                                             | MINIMUM | TYPICAL | MAXIMUM | UNITS |
|--------|-----------------------------------------------------------------------------------|---------|---------|---------|-------|
| t1     | AEN low, SA<16:0> valid to /IOCS16 low                                            |         |         | 28      | ns    |
| t2     | AEN high, SA<16:0> invalid to /IOCS16<br>high (depends on pull-up resistor value) | 3       | 7       |         | ns    |
| t3     | AEN low, SA<16:0> valid to /IOCSn low                                             |         | 11      | 28      | ns    |
| t4     | AEN high, SA<16:0> invalid to /IOCSn high                                         | 3       | 7       |         | ns    |



## Table 17. Memory Chip Select Generation Cycle (Memory Mode Only)

Note: /MCSn generation is conditional by AEN low only if EEPROM 0x003<2> or 0x008<2> is programmed to a "1".

| SYMBOL | PARAMETER DESCRIPTION                                                     | MINIMUM | TYPICAL | MAXIMUM | UN |
|--------|---------------------------------------------------------------------------|---------|---------|---------|----|
| t1     | BALE pulse width                                                          | 48      |         |         | ns |
| t2     | BALE low to LA<23:17> invalid                                             | 15      |         |         | ns |
| t3     | AEN low, LA<23:17> valid to SA<16:0> valid                                | 0       |         |         | ns |
| t4     | LA<23:17> valid to /MEMCS16 low                                           |         | 8       | 18      | ns |
| t5     | LA<23:17> invalid to /MEMCS16 high<br>(depends on pull-up resistor value) | 3       | 8       |         | ns |
| t6     | SA<16:0> valid to /MCSn low                                               |         | 12      | 30      | ns |
| t7     | AEN high, SA<16:0> invalid to /MCSn high                                  | 3       | 10      |         | ns |

## Table 18. RESET\_DRV Timing



| SYMBOL | PARAMETER DESCRIPTION                                                    | MINIMUM | TYPICAL | MAXIMUM | UNITS |
|--------|--------------------------------------------------------------------------|---------|---------|---------|-------|
| t1     | RESET_DRV pulse width                                                    | 4       |         |         | CLKs  |
| t2     | RESET_DRV low to first /IOR or /IOW low for an internal MB86703 register | 1,000   |         |         | us    |
| t3     | /RESET output pulse width                                                |         | 8816    |         | CLKs  |

## Table 19. IOCHRDY Timing



| SYMBOL | PARAMETER DESCRIPTION                                          | MINIMUM | TYPICAL | MAXIMUM | UNITS |
|--------|----------------------------------------------------------------|---------|---------|---------|-------|
| t1     | READY low to IOCHRDY low                                       |         | 8       | 16      | ns    |
| t2     | READY high to IOCHRDY high (depends on pull-up resistor value) |         | 8       | 16      | ns    |



# NOTES:

All rights reserved. This publication contains information considered proprietary by Fujitsu Limited and Fujitsu Microelectronics, Inc. (collectively "Fujitsu"). No part of this document may be copied or reproduced in any form or by any means or transferred to any third party without the prior written consent of Fujitsu Microelectronics, Inc.

Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Consequently, complete information sufficient for design purposes is not necessarily given.

Fujitsu Limited and its subsidiaries reserve the right to change products or specifications without notice. Fujitsu advises its customers to obtain the latest version of device specification to verify, before placing orders, that the information being relied upon by the customer is current.

The information contained in this document does not convey any license under copyrights, mask work rights, patent rights or trademarks claimed or owned by Fujitsu Limited or its subsidiaries. Fujitsu assumes no liability for Fujitsu applications assistance, customer's product design, or infringement of patents arising from use of this publication or other Fujitsu proprietary information in creating semiconductor devices, modules, printed circuit board assemblies and/or other assemblies for a user's system design. Nor does Fujitsu warrant or represent any patent right, copyright, or other intellectual property right covering or relating to information herein or to Fujitsu semiconductor devices might be or are used.

Fujitsu Microelectronics, Inc.'s products are not authorized for use in life-support devices or systems. Life support devices or systems are devices or systems that are:

1. Intended for surgical implant into the human body.

2. Designed to support or sustain life, and when properly used according to label instructions, can reasonably be expected to cause significant injury to the user in the event of failure.

The information contained in this document has been carefully checked and is believed to be entirely accurate. However, Fujitsu Limited and Fujitsu Microelectronics, Inc. assume no responsibility for inaccuracies.

This document is published by the marketing department of Fujitsu Microelectronics, Inc., 3545 North First Street, San Jose, California, U.S.A. 95134-1804.

Copyright © 1995, Fujitsu Microelectronics, Inc.

Visit our web site for the latest information:

# http://www.fujitsumicro.com

## **Customer Response Center:**

For semiconductor products, flat panel displays, and PC cards in the U.S., Canada and Mexico, please contact the Fujitsu Microelectronics Customer Response Center (CRC). The CRC provides a single point of contact for resolving customer issues and answering technical questions.

- Web: Click on Tech Support in the FMI home page, then submit our form
- **Tel:** Telephone: 1-800-866-8608 Monday through Friday, 7AM to 5PM PST Outside the U.S.A, Canada and Mexico call: 010-1-408-922-9000 and ask for the Customer Response Center. (*Note: Country Code may vary*)
- **Fax:** (408) 922-9179
- E-Mail: fmicrc@fmi.fujitsu.com

CP-PNP-DS-20032-3/96

FMI DOCUMENT CONTROL # 05868-001 Rev 01