2920 ASSEMBLY LANGUAGE MANUAL

Manual Order Number 9800987-01
Additional copies of this manual or other Intel literature may be obtained from:

Literature Department
Intel Corporation
3065 Bowers Avenue
Santa Clara, CA 95051

The information in this document is subject to change without notice.

Intel Corporation makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Intel Corporation assumes no responsibility for any errors that may appear in this document. Intel Corporation makes no commitment to update nor to keep current the information contained in this document.

Intel Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Intel product. No other circuit patent licenses are implied.

Intel software products are copyrighted by and shall remain the property of Intel Corporation. Use, duplication or disclosure is subject to restrictions stated in Intel's software license, or as defined in ASPR 7-104.9(a)(9).

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Intel Corporation.

The following are trademarks of Intel Corporation and may be used only to describe Intel products:

i
ICE
iCS
Inteile
Intelevision
Intellec
ISBC
Library Manager
MCS
Megachassis
Micromap
Multibus
Multimodule
PROMPT
PROMware
RDX
UPI
μScope

and the combination of ICE, iCS, ISBC, MCS, or RMX and a numerical suffix.

All mnemonics copyright © Intel Corporation 1979.
The assembler translates 2920 mnemonics (such as ADD or L02 or IN3) into machine code. At the same time, it produces an object file and a listing file showing each source line and the generated code, plus any detected errors. Its object output may be used by the PROM programmers and the 2920 Simulator.

The minimum hardware configuration to run the AS2920 Assembler is as follows:

- INTELLEC or INTELLEC-II with 32K random access memory (RAM)
- Teletypewriter, CRT, or equivalent for console input and output
- Single diskette drive unit

If a line printer is available, it can be used for large-volume or hard-copy output.

The AS2920 Assembler uses the ISIS-II keyboard and disk input/output functions. You may wish to refer to other documents containing valuable information about this supervisor, the Intellec system and the other software used on it. These include:

- Intellec Operator’s Manual 9800129
- INTELLEC/DOS Diskette Operating System 9800206
- ISIS-II System User’s Guide 9800306

Reader’s Guide

The tutorial and reference formats necessarily require repetitive information. In reading this manual for the first time, you might first skim Chapters 1 and 4. They will familiarize you with the general setup of the language and the simpler applications of general interest. When you begin to have questions about particular instructions, you can look them up in Chapter 3.

Chapter 2 gives the detailed rules of this assembly language. Chapter 5 discusses the controls you may use either when you invoke the Assembler or on control lines embedded in your source file. The Appendices discuss other specialized issues around the language or the part.
# CONTENTS

## CHAPTER 1
INTRODUCTIONS

<table>
<thead>
<tr>
<th>Capability, Feature, and Functional Elements</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Basic 2902 Operation</td>
<td>1-1</td>
</tr>
<tr>
<td>Clocks</td>
<td>1-1</td>
</tr>
<tr>
<td>Minimum Hardware Requirements</td>
<td>1-1</td>
</tr>
<tr>
<td>Overview of Functional Elements</td>
<td>1-2</td>
</tr>
<tr>
<td>Basic 2902 Performance Parameters and Limits</td>
<td>1-3</td>
</tr>
</tbody>
</table>

What is a Program? An Assembler? Assembly Language? Overview of 2902 Assembly Language Keywords

<table>
<thead>
<tr>
<th>A Closer Look at the Functional Elements</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROM Section</td>
<td>1-10</td>
</tr>
<tr>
<td>PROM RUN Mode</td>
<td>1-10</td>
</tr>
<tr>
<td>Arithmetic Unit and Memory</td>
<td>1-11</td>
</tr>
<tr>
<td>The Storage and Constant Arrays</td>
<td>1-12</td>
</tr>
<tr>
<td>Scaler</td>
<td>1-13</td>
</tr>
<tr>
<td>The ALU</td>
<td>1-14</td>
</tr>
<tr>
<td>Conditional Arithmetic Operations</td>
<td>1-14</td>
</tr>
<tr>
<td>The Analog Section</td>
<td>1-16</td>
</tr>
</tbody>
</table>

## CHAPTER 2
2920 ASSEMBLY LANGUAGE ELEMENTS

<table>
<thead>
<tr>
<th>Introduction</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Characters</td>
<td>2-1</td>
</tr>
<tr>
<td>Delimiters</td>
<td>2-2</td>
</tr>
<tr>
<td>Symbols</td>
<td>2-2</td>
</tr>
<tr>
<td>Statements</td>
<td>2-3</td>
</tr>
<tr>
<td>Label Field</td>
<td>2-5</td>
</tr>
<tr>
<td>Opcode Field</td>
<td>2-5</td>
</tr>
<tr>
<td>Operand Fields</td>
<td>2-5</td>
</tr>
<tr>
<td>Comment Field</td>
<td>2-5</td>
</tr>
</tbody>
</table>

## CHAPTER 3
INSTRUCTION SET

<table>
<thead>
<tr>
<th>How to Use This Chapter</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timing Information</td>
<td>3-1</td>
</tr>
<tr>
<td>ABA Absolute Value and Add</td>
<td>3-1</td>
</tr>
<tr>
<td>ABS Absolute Value</td>
<td>3-2</td>
</tr>
<tr>
<td>ADD Addition</td>
<td>3-2</td>
</tr>
<tr>
<td>AND Logical Conjunction</td>
<td>3-3</td>
</tr>
</tbody>
</table>

## CHAPTER 4
PROGRAMMING TECHNIQUES—SOME SOLVED PROBLEMS

<table>
<thead>
<tr>
<th>Elementary Arithmetic</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Overflow Considerations and Scaling</td>
<td>4-1</td>
</tr>
<tr>
<td>Two Methods</td>
<td>4-1</td>
</tr>
<tr>
<td>Addition and Subtraction</td>
<td>4-1</td>
</tr>
<tr>
<td>Multiplication and Division</td>
<td>4-2</td>
</tr>
<tr>
<td>Multiplication by a Constant</td>
<td>4-2</td>
</tr>
<tr>
<td>Multiplication of the Form ( Y = C \times Y )</td>
<td>4-3</td>
</tr>
<tr>
<td>Multiplication by a Variable</td>
<td>4-4</td>
</tr>
<tr>
<td>Division by a Variable</td>
<td>4-5</td>
</tr>
<tr>
<td>Designing Filters with the 2920</td>
<td>4-6</td>
</tr>
<tr>
<td>Simulating Single Real Poles</td>
<td>4-7</td>
</tr>
<tr>
<td>Design Example 1</td>
<td>4-8</td>
</tr>
<tr>
<td>Further Optimization for Single Poles</td>
<td>4-9</td>
</tr>
<tr>
<td>Simulating Complex Conjugate Pole Pairs</td>
<td>4-9</td>
</tr>
<tr>
<td>Design Example 2</td>
<td>4-11</td>
</tr>
<tr>
<td>Overflow Considerations</td>
<td>4-12</td>
</tr>
<tr>
<td>Simulation of Rectifiers</td>
<td>4-12</td>
</tr>
<tr>
<td>Simulation of Limiters</td>
<td>4-12</td>
</tr>
<tr>
<td>Other Signal Processing and Logic Functions</td>
<td>4-13</td>
</tr>
</tbody>
</table>

## CHAPTER 5
CONTROLS

<table>
<thead>
<tr>
<th>Introduction</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Semantic Description</td>
<td>5-1</td>
</tr>
<tr>
<td>Control Records</td>
<td>5-3</td>
</tr>
</tbody>
</table>
APPENDIX A
EXAMPLE OF LISTING FORMAT

APPENDIX B
KEYWORDS, INSTRUCTIONS, IOCODES, AND DIRECTIVES

APPENDIX C
HEXADECIMAL OBJECT FILE FORMAT

APPENDIX D
POWERS OF TWO

APPENDIX E
TABLE OF ASCII CHARACTER CODES

APPENDIX F
BIT PATTERNS OF THE 2920 ASSEMBLY LANGUAGE MNEMONICS

APPENDIX G
ERROR HANDLING AND REPORTING

APPENDIX H
SYNTAX OF 2920 ASSEMBLY LANGUAGE

APPENDIX I
TWO’S COMPLEMENT DATA HANDLING IN THE 2920

APPENDIX J
DISCUSSION OF CARRY AND OVERFLOW CONDITIONS
Capabilities, Features, and Functional Elements

The 2920 can perform a variety of analog signal processing functions by using digital techniques. Such 2920 programs may realize, by simulation, a collection of major analog modules and their interconnections. A program is executed repeatedly and continuously, thereby imitating the behavior of the analog system on a sampled basis.

Examples of such functions include simple to complex filters, oscillators, limiters, rectifiers, modulators, non-linear functions, correlations, and logical operations, among many others. Several such functions can be achieved using a single 2920 chip, and if additional capability is required for extremely complex designs, additional 2920s can be cascaded together.

The major elements of the chip include:
1. an arithmetic processor
2. a scratch-pad random-access memory (RAM)
3. a digital-to-analog and analog/digital conversion unit (DAC)
4. a user-programmable and erasable PROM

The chip is realized in an n-channel MOS technology, and is supplied in an 28-lead dual-inline package.

The analog/digital conversion system provides four analog inputs and eight analog outputs, with built-in sample-and-hold. Inputs and outputs may be used for logic levels if desired.

Basic 2920 Operation

The 2920 implements the analog functions by simulating them in real time. Digital processing guarantees stability, accuracy, and reproducibility of results. Amplitude stability is determined by that of an external voltage reference, and frequency stability is determined by that of the clock used to operate the device.

Clocks

Clock sources for the 2920 may be derived from an externally generated pulse train, or by connecting an external crystal to the device. The crystal or clock frequency is four times the instruction rate. An instruction rate clock is provided by the 2920 as a TTL output. Other TTL inputs and outputs are available to you for greater flexibility in applications using the 2920.

Minimum Hardware Requirements

In simple applications you may need only to provide power supplies (including the reference voltage), a crystal, and a sample capacitor. Some applications may require simple analog anti-aliasing filters at the inputs and/or outputs.
Overview of Functional Elements

Figure 1-1 shows a block diagram of the 2920. In the figure, the 2920 has been divided into three major sections: the PROM, the arithmetic unit with memory, and an analog section.

The PROM section of the 2920 includes an instruction clock generator and program sequence counter. Signals from the clock generator and PROM control the other two sections.

The arithmetic section includes a 40 word by 25-bit random access memory (RAM) with two ports, and an arithmetic and logic unit (ALU). One of the two inputs to the ALU is passed through a scaler or barrel shifter. The arithmetic section executes commands from PROM, thereby performing digital simulation of analog functions in real time.

The analog section performs analog to digital (A/D) and digital to analog (D/A) conversions upon commands from the PROM section. The analog section includes:
- an input multiplexer (4 inputs),
- an input sample-and-hold circuit,
- a digital to analog converter (DAC),
- a comparator, and
- an output multiplexer with 8 output sample-and-hold circuits.

The analog section also has a special register called the DAR (for digital/analog register), which acts as a link between the arithmetic and analog sections.

Figure 1-1. Block Diagram of 2920 Signal Processor
Figure 1-2 shows the labels used for pinouts while running a program in the 2920. Several pins perform different functions during programming than during normal operation.

![Figure 1-2. Run Mode Pin Configuration](image)

The numeric conventions used in the 2920 are covered in more detail in Appendices I and J.

**Basic 2920 Performance Parameters and Limits**

The limits to 2920 capabilities are established by the size of the on-chip PROM and RAM, the speed and capability of the processor, and the resolution of the A/D and D/A converters.

A program for the 2920 consists of a series of basic 2920 instructions which are executed sequentially at a fixed rate. The program allows no internal jumps, and is therefore of fixed length and execution time.

A sample interval is the time between samples of the same input channel. Normally, one pass through a program establishes a sample interval, i.e. input/output operations usually take place once per program pass. Similarly, the functions implemented by the sequence of instructions usually occur once per sample interval. However, the signal on a given input channel may be sampled more than once during a single pass through the program. In this case, sample interval is determined by multiplying the instruction-clock-period by the number of instructions between input samples.

The number of functions which can be realized with a single 2920 is established by the amount of PROM provided and the number of RAM words on the chip. For example, a typical digital filter requires at least one RAM word per pole or two per complex conjugate pole pair. Thus the RAM limits the number of poles to less than 40, or less than 20 complex conjugate pairs. The number of PROM words needed to realize a complex conjugate pole pair is variable, but has a typical value of approximately 10. Therefore, PROM capacity also limits the number of conjugate pole pairs to less than 20.
What is a Program? An Assembler? Assembly Language?

A program is a sequence of instructions intended for execution by a particular computer. In the beginning, computers speak only binary, that is, they obey instructions coded as sequences of ones and zeros like 111 000000 000100 1101 0001. Humans tend to find such "sentences" difficult to deal with and error-prone. We usually prefer symbols more familiar, or at least easier to remember (more mnemonic).

An assembler is a program usually supplied by a manufacturer to create the needed strings of ones and zeros from "words" you write in the special (assembly) language. Such a program bridges the gap by translating the more human-like languages into the computer's binary tongue. For example

\[ \text{LDA ZETA,GAMMA,LO1,IN1} \]

is an instruction you would code in the 2920 Assembly Language to produce the binary string given above. Each separate abbreviation in the instruction is called a "mnemonic" because it is easier to remember than its binary meaning. This instruction could be read as saying

"take whatever number is in the location named GAMMA, shift it left one bit position, and then load the location named ZETA with the resulting number. While you're at it, sample input-channel-1."

If the location named GAMMA contains the number 1/4, the location named ZETA will be filled with the number 1/2. Shifting a binary number left one binary position effectively multiplies by 2, just as shifting a decimal number left one decimal position effectively multiplies by ten (decimal 1234 shifted one position becomes 12340). This will all be covered in more detail later.

Thus most programs are written in a language different from the codes used directly by the computer. Such a language requires translation into those codes. The translator for an assembly language is called an assembler.

A program that needs translation before the computer can execute it is called a source program. The assembler performs various functions on the source program to create an "object program," the thing that the computer actually executes. The assembler also creates several reports enabling you, as programmer, to evaluate, modify, or use this object program.

Overview of 2920 Assembly Language Keywords

The assembly language for the 2920 is simple. Table 1-1 lists the symbols used in its instructions. Naturally, a detailed discussion of the assembly language is the major content of this whole manual. The next few paragraphs are merely a quick, condensed overview, which may facilitate your assimilation of the details given in later sections.
As shown in Section 1 of Table 1-1, there are eight basic arithmetic and logic commands. Section 2 shows the analog codes. "IN" is used for input, "OUT" for output. "CVT" stands for converting a sampled analog input into a digital number, one bit at a time. "CND" means conditional use of an arithmetic instruction, depending on testing a specified bit. The 16 built-in constants shown in Section 3 run from $-8/8$ (KM8) to $+7/8$ (KP7).

There are 16 separate shift codes shown in Section 4, which permit scaling (multiplying) by powers of 2. The codes run from R13, meaning $2^{-13}$, up to L02, meaning $2^{2}$. The R and L stand for shifts to the right and left, respectively.
You would use the additional keywords named in Section 5 of the Table to direct certain assembler operations, or to qualify certain of your instructions. Every symbol in Table 1-1 is explained in this manual.

The portion of a 2920 program shown below illustrates where certain types of symbols typically appear in the fields of an instruction:

```
SUB OSe,KP4,R12,IN3  ; OSC exemplifies a user symbol for some variable
ADD DAR,OSe,R00,IN3  ; variable
ADD OSC,KP4,L01,CNDS
```

A Closer Look at the 2920 Language

The Assembly Language must be able to generate all the possible legal binary strings, but still be easier to use than binary itself. To this end, instructions are created out of a limited number of predefined symbols, strung together in a predefined structure (instruction). User-defined symbols can be used to name locations containing variables (data, in RAM) or instructions (in ROM).

Each part of an instruction is called a field, and only certain symbols are permitted in specific fields. Fields are separated by something called a delimiter, such as a sequence of one or more blanks, a comma, a semicolon, or a colon.

A field can be (for example) an indicated operation like ADD or an operand like XX or YY in the instruction

```
ADD XX,YY
```

which would add the contents of the location named YY into the contents of the location named XX.

Opcodes, Labels, and Operands

A 2920 instruction can have up to seven fields. They are called, from left to right: label, opcode, destination operand, source operand, shiftcode, iocode, and comment fields.

ADD is an example of what is allowed in the opcode field. The field containing XX is called the destination field; that containing YY is called the source field. There is an optional label field, giving a name to the location of the instruction itself. If used, a label always appears as the first field on the left, immediately followed by a colon.

Thus, if you wanted to code an add instruction to put the sum of VARIABLE11 and VARIABLE22 into VARIABLE22, and name that instruction SUM, it would look like this:

```
SUM:   ADD VARIABLE22,VARIABLE11
```

This instruction has four fields: the label, opcode, destination, and source fields. Note that since the 2920 instruction set contains no branch instructions, the label SUM is only useful in debugging, when it can be accessed by the Simulator.
Shift Codes

The two remaining fields, before an optional comment, are called the shiftcode and the iocode. If you omit coding them explicitly, the assembler supplies a default automatically, as explained below. The shiftcode affects the source operand only, shifting it left or right so many bits (or none) before the opcode is performed. As mentioned above, this "scaling" has the effect of multiplying the source operand (only) by 2 to the power of the shiftcode. Thus, to add half of VARIABLE11 into VARIABLE22, you could write

\[ \text{SUM: ADD VARIABLE22, VARIABLE11, R01} \]

Iocodes

The optional iocode can direct the 2920 to perform one of four functions:

1. sample an input channel
2. put a sample out to an output channel
3. convert from the input sample into the DAR
4. make the execution of an arithmetic opcode execution conditional on some specified bit of the DAR.

These iocode operations occur simultaneously with the arithmetic operations, such as ADD, because they use a different part of the 2920. Arithmetic instructions use the ALU, arithmetic logic unit. Iocode operations use the analog control decoder (see Figure 1.1).

Here are some examples of the four iocode possibilities:

1. To sample input-channel-3 at the same time as doing the ADD above, you simply code its name into the iocode field, as follows:
   \[ \text{SUM: ADD VARIABLE22, VARIABLE11, R01, IN3} \]
   If no arithmetic operation is currently needed or planned to go on simultaneously, you could simply code
   \[ \text{IN3} \]
   and the assembler would automatically fill in the other fields with
   \[ \text{LDA 0, 0, R00} \]
   which is the ALU no-operation code (which also clears the carry flag), thus creating the instruction
   \[ \text{LDA 0, 0, R00, IN3} \]
   which does nothing but sample input-channel-3 (and clear the carry).

2. To output to channel 5, you could append OUT5 to an arithmetic instruction, e.g.
   \[ \text{SUM: ADD VARIABLE22, VARIABLE11, R01, OUT5} \]
   or code it alone
   \[ \text{OUT5} \]
   with the result in either case that the contents of the DAR are converted to an output voltage applied to channel 5. (As in 1 above, the latter form will also clear the carry due to the use of the default LDA instruction.)
3. Analog to digital conversions of input samples are performed one bit at a time into the DAR using the 9 CVT codes:

\[
\begin{align*}
\text{LDA} & \quad \text{DAR,KP0;} \quad \text{initialize DAR to zero.} \\
\text{CVTS} & \quad ; \quad \text{convert sign bit} \\
\text{CVT7} & \quad ; \quad \text{convert bit 7 (most-significant-bit)} \\
\text{CVT6} & \quad ; \quad \text{convert bit 6} \\
\text{CVT5} & \\
\text{CVT4} & \\
\text{CVT3} & \\
\text{CVT2} & \\
\text{CVT1} & \\
\text{CVT0} & ; \quad \text{convert bit 0 (least-significant-bit)}
\end{align*}
\]

In actual practice, each cycle of conversion must allow time for the DAC to settle, which is achieved by inserting NOP (no-operation) iocodes after all but the last CVT (or by putting the CVT iocodes only on every other sequential instruction).

\[
\begin{align*}
\text{LDA} & \quad \text{DAR,KP0;} \quad \text{initialize DAR to zero.} \\
\text{CVTS} & \\
\text{NOP} & \\
\text{CVT7} & \quad \text{NOP} \\
\text{NOP} & \quad \text{NOP} \\
\text{CVT6} & \\
\text{NOP} & \quad \text{NOP} \\
\text{CVT5} & \\
\text{NOP} & \quad \text{NOP} \\
\text{CVT4} & \\
\text{NOP} & \quad \text{NOP} \\
\text{CVT3} & \\
\text{NOP} & \quad \text{NOP} \\
\text{CVT2} & \\
\text{NOP} & \\
\text{CVT1} & \\
\text{NOP} & \quad \text{NOP} \\
\text{CVT0} & 
\end{align*}
\]

This sequence could also be used as the iocodes on any 18 arithmetic instructions in order, providing the DAR was not altered by any of them. (Since this sequence changes the DAR, you should also not be relying on it to retain any value from prior work.) The result will be a digital value in the DAR representing the amplitude of the input signal as a fraction of the reference voltage.

4. The conditional iocode, CND, uses the result of testing a specified bit of the DAR to allow, cancel or change the operation of its associated arithmetic instruction (LDA, ADD, or SUB). The bit is specified by the fourth character of the iocode, as it was in the CVT iocodes above (0 is least significant bit):

\[
\text{SUM:} \quad \text{ADD VARIABLE22,VARIABLE11,R01,CNDS}
\]

In this example, if the sign bit of the DAR is 0, the add will not occur; if the sign bit of the DAR is 1, the add will occur. This is similarly true if the opcode were LDA:

\[
\text{LDA VARIABLE22,VARIABLE11,R01,CNDS}
\]

This will fill variable22 with half the contents of variable11 only if the sign bit of the DAR is 1. If it is 0, the operation does not take place (though it does take time).

The case of SUB is slightly more complicated and will be dealt with in Chapter 3.
Basic Program Flow

Figure 1-3a shows the flow diagram for a typical 2920 application. The program has no beginning or end, but repeatedly performs the same set of calculations at a constant rate.

In Figure 1-3a, the input/calculate/output sequence is shown in series. However, there may be some parallelism in actual programs because the input/output operations may execute in parallel with some arithmetic. As an example of an extreme case of parallelism, consider the 2920 programmed to perform two independent operations, each of which takes less than half of the 2920 capacity. The flow chart can be as shown in Figure 1-3b. In actuality, the two loops execute simultaneously and in synchronism, with the I/O functions of one loop being executed while the second is performing computation.

Assembler Functions and Controls

The assembler translates 2920 mnemonics (such as ADD or L02 or IN3) into machine code. At the same time, it produces an object file and a listing file showing each source line and the generated code, plus any detected errors. Its object output may be used by the PROM programmers and the 2920 Simulator.

You can control the operations of the assembler with respect to most of its functions. This control may be exercised in the command invoking the assembler, or in control lines embedded in the source program.

The individual functions of this assembler are:

1. Symbol Table Management: keeping track of all symbols and their values and automatically assigning RAM locations to variable names as they are encountered.
2. Location Counter Management: keeping track of locations available for instructions and assigning locations for each instruction assembled.
3. Instruction Assembly: translating mnemonic opcodes and operands into their machine language equivalents.
4. Control and Directive Processing: noting and executing all controls, e.g. assembly listing and object output control, and directives such as symbol definition. This includes controls given as part of the invocation command.

5. Assembler Output Generation: creating the assembly listing, object code file, and error diagnostics.

The complete set of controls is given in Chapter 5. You may specify whether or not you want an output listing printed, the length and width of listing pages, the desired title on it, whether you want an object file generated, and whether or not you want symbol table and/or debugging information (for use by the Simulator) generated with it.

If you do not specify any options, then certain default assumptions are used, as follows:

that you DO want a listing, sent to a file with the same basic name as your source file (called, say, PROG.SRC) but with “LST” as the qualifying “extent”, e.g. PROG.LST;

that the listing should be divided into numbered pages of 66 lines, each up to 120 characters long;

that you do want an object program created, and sent to a file named like the source but with a qualifying extent of “.HEX”, e.g. PROG.HEX;

and that the symbol table should be put out to the listing but not to the object file.

These defaults correspond in order to the following option choices:

```
LIST
PRINT(filename.LST)
PAGING
PAGELENGTH(66)
PAGEWIDTH(120)
OBJECT(filename.HEX)
SYMBOLS
NODEBUG
```

A Closer Look at the Functional Elements

PROM Section

The PROM Section contains 4608 bits of user programmable and erasable read-only memory. In normal operation of the 2920, i.e., in RUN mode, it is arranged as 192 words of 24 bits each. Each word corresponds to one 2920 instruction. (During programming, each 24-bit word is treated as six 4-bit nibbles; i.e., in PROGRAM mode the PROM appears as 1152 words of four bits each. Each six nibbles appear on a separate line of the hexadecimal object-file-listing as shown in Appendix E.)

PROM RUN Mode

During RUN mode the PROM section acts as the system controller. Each 24-bit control word contains bit patterns that determine the operations to be performed by the analog and arithmetic sections.
Ignoring labels and comments, the control word in RUN mode can be viewed as five fields, of which one controls the analog section and the remaining four control the arithmetic section. The four arithmetic section control fields include the two 6-bit fields which identify RAM operands, plus a 4-bit scaler control field and a 3-bit ALU control field (operation code or opcode).

In RUN mode, PROM word addresses are numbered from 0 to 191. In normal operation all locations are accessed in sequence and no program jumps are allowed. The PROM returns to location 0 upon completion of execution of the command in word 191, or when an EOP instruction is encountered in the analog control instruction field. The EOP feature allows the program to be terminated at the end of a user’s program shorter than 192 words. Placement of the EOP is explained below.

The PROM may be thought of as a crystal- or clock-controlled cycle generator as it determines the sampling frequency of the analog signals. If an input is sampled once per program pass, the sampling frequency is \(1/NT\) where \(N\) is the number of words (instructions) in the program and \(T\) is the time required to execute one instruction.

The PROM fetch/execute cycle is pipelined four deep, meaning that the next four instructions are being fetched while the previously fetched instructions are being executed. Although otherwise invisible to the user, this technique makes it necessary to require that the EOP instruction be inserted in a word with an address divisible by four, e.g. 0, 4,...,188. The EOP does not take effect until the three following instructions are executed because those three are already fetched.

**Arithmetic Unit and Memory**

A block diagram of this subsystem is shown in Figure 1-4. This subsystem consists of three major elements: a RAM storage array, a scaler, and an arithmetic and logic unit (ALU).

![Figure 1-4. ALU Block Diagram](image)

Data within this structure are processed using 25-bit two's complement arithmetic, although at certain locations larger or smaller words may be found. (Two's complement representation of data is explained in Appendix I.) It is most convenient to consider an imaginary binary point just to the right of the highest order (i.e. sign) bit of each word. Thus the normal range of any variable \(x\) is considered to be

\[-1.0 < x < 1.0\]

and the smallest resolvable change, delta, in any variable is given by

\[\Delta = 2^{-24} = 5.96*10^{-8}\]
Each of the elements making up this portion of the 2920 receives command or address information from the PROM. The storage array receives two 6-bit address fields, the scaler receives a 4-bit control field, and the ALU receives a 3-bit control field.

The Storage Array and the Constant Array

The storage array consists of a random access memory, with two ports, organized as 40 words of 25 bits each. Each port is independently controlled from the PROM by a 6-bit control field.

These 6 bits enable operand addresses from 0 up to 63, since 2 to the 6th allows for 64 possible addresses. However, only 40 of these refer to actual RAM locations. The remaining possibilities are used to refer to an array of constants, and to an input/output register (the DAR) which serves to link the arithmetic and analog/digital conversion sections of the 2920.

The two ports are called “A” and “B.” The A port is read-only. Data read from it are passed, through the scaler, to one input of the ALU, as the source operand. The B port passes data to the second ALU input, and receives the ALU results; as the destination operand.

The constant array consists of 16 “pseudo-locations” in the RAM address field. These constants should be accessed only from the A port, i.e., only as a source operand. A warning is issued if they are referenced as destination operands, and they remain unaffected. The least significant four bits of the “address” are directly translated to the high-order four bits of the data field, with the remaining data bits equivalent to zeroes. Consequently, each unscaled constant is some number of eighths, from -8/8, -7/8, ..., up to +6/8, +7/8. A much wider range of constants is actually available, because the selected constant passes through the scaler, and can thus be modified as explained below. Figure 1-5 shows the “address” mapping for constants.

---

**Figure 1-5. Address Mapping for Constants**
Table 1-2. Constant Codes

<table>
<thead>
<tr>
<th>CONSTANT MNEMONIC</th>
<th>UNSCALED VALUE</th>
<th>CONSTANT MNEMONIC</th>
<th>UNSCALED VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>KP0</td>
<td>0</td>
<td>KM1</td>
<td>- .125</td>
</tr>
<tr>
<td>KP1</td>
<td>+ .125</td>
<td>KM2</td>
<td>- .250</td>
</tr>
<tr>
<td>KP2</td>
<td>+ .250</td>
<td>KM3</td>
<td>- .375</td>
</tr>
<tr>
<td>KP3</td>
<td>+ .375</td>
<td>KM4</td>
<td>- .500</td>
</tr>
<tr>
<td>KP4</td>
<td>+ .500</td>
<td>KM5</td>
<td>- .625</td>
</tr>
<tr>
<td>KP5</td>
<td>+ .625</td>
<td>KM6</td>
<td>- .750</td>
</tr>
<tr>
<td>KP6</td>
<td>+ .750</td>
<td>KM7</td>
<td>- .875</td>
</tr>
<tr>
<td>KP7</td>
<td>+ .875</td>
<td>KM8</td>
<td>- 1.0</td>
</tr>
</tbody>
</table>

The DAR can be used as a source or a destination operand. It is a digital to analog register and an analog to digital register. It is nine bits wide, occupying the nine most significant bit positions of a word whose other bits are set to ones in order to correct for A/D conversion offset.

The DAR output is also tied directly to the digital to analog converter (DAC) inputs. The DAR is used as a successive-approximation register for analog to digital conversion, under control of the analog function instruction fields (CVT icodes) explained above and in later chapters. Each bit position of the DAR can also be tested by the ALU for conditional arithmetic operations using the CND icodes.

Scaler

The scaler is an arithmetic barrel shifter located between the A port of the RAM and the ALU. Values read from the A port can be shifted left or right. The shifts can be a maximum of two positions to the left and a maximum of thirteen positions right. Left shifts fill with zeroes at the right; right shifts fill with the sign bit at the left.

Table 1-3. Scaler Codes and Operations

<table>
<thead>
<tr>
<th>SCALER CODE</th>
<th>BIT VALUES</th>
<th>EQUIVALENT MULTIPLIER</th>
<th>OPERATION</th>
<th>SCALER CODE</th>
<th>BIT VALUES</th>
<th>EQUIVALENT MULTIPLIER</th>
</tr>
</thead>
<tbody>
<tr>
<td>L02</td>
<td>1110</td>
<td>$2^3 = 4.0$</td>
<td>&quot;A&quot;*x$2^3$</td>
<td>R06</td>
<td>0101</td>
<td>$2^{8} = 0.015625$</td>
</tr>
<tr>
<td>L01</td>
<td>1101</td>
<td>$2^2 = 2.0$</td>
<td>&quot;A&quot;*x$2^2$</td>
<td>R07</td>
<td>0110</td>
<td>$2^{-2} = 0.0078125$</td>
</tr>
<tr>
<td>R00</td>
<td>1111</td>
<td>$2^0 = 1.0$</td>
<td>&quot;A&quot;*x$2^0$</td>
<td>R08</td>
<td>0111</td>
<td>$2^8 = 0.00390625$</td>
</tr>
<tr>
<td>R01</td>
<td>0000</td>
<td>$2^1 = 0.5$</td>
<td>&quot;A&quot;*x$2^1$</td>
<td>R09</td>
<td>1000</td>
<td>$2^9 = 0.001953125$</td>
</tr>
<tr>
<td>R02</td>
<td>0001</td>
<td>$2^2 = 0.25$</td>
<td></td>
<td>R10</td>
<td>1001</td>
<td>$2^{10} = 0.0009765625$</td>
</tr>
<tr>
<td>R03</td>
<td>0010</td>
<td>$2^3 = 0.125$</td>
<td></td>
<td>R11</td>
<td>1010</td>
<td>$2^{11} = 0.00048828125$</td>
</tr>
<tr>
<td>R04</td>
<td>0011</td>
<td>$2^4 = 0.0625$</td>
<td></td>
<td>R12</td>
<td>1011</td>
<td>$2^{12} = 0.000244140625$</td>
</tr>
<tr>
<td>R05</td>
<td>0100</td>
<td>$2^5 = 0.03125$</td>
<td></td>
<td>R13</td>
<td>1100</td>
<td>$2^{-13} = 0.0001220703125$</td>
</tr>
</tbody>
</table>

As explained above, these arithmetic shifts are equivalent to multiplication of the A port value by a power of two, where the number of positions shifted is the power.

The scaler is controlled by a 4-bit wide control field from the PROM, as shown in Table 1-3. Note that left shifts may produce numbers which are too large to fit within a 25-bit field. The handling of such large numbers is described in the ALU section below.
The ALU

The Arithmetic Logic Unit calculates a 25-bit result from its A and B operands (source and destination) based on an operation code from the PROM. The 25-bit result is written back into the B (destination) memory location at the end of the instruction cycle.

The ALU uses extended precision to allow calculation of the correct result even when receiving left-shifted operands from the scaler. If the computed result \( Y \) exceeds the bounds

\[-1.0 < Y < 1.0\]

an overflow condition is indicated. When overflow limiting is enabled, this condition causes the result to be replaced with the legal value closest to the desired result, i.e. with \(-1\) if the computed value was negative, and with +1.0 if the result was positive.

In binary these extreme values appear as

\[
\begin{align*}
0111 & 000 & 000 & 000 & 000 & 000 & 000 & 000 \\
0111 & 111 & 111 & 111 & 111 & 111 & 111 & 111 (=1.0^*, \text{or } 1-2^{24})
\end{align*}
\]

respectively. This overflow situation characteristic is useful for realizing certain non-linear functions such as limiters, and is beneficial to the stability of filters. The OF pin tells you that an overflow is occurring on the current operation (cycle). This output is active low and open-drain. In the case where overflow is not enabled, each binary number is extended to 28-bit precision by extending the sign bit to the left. The calculation is done and the low 25 bits are written back to the destination.

The operations performed by the ALU are summarized in Table 1-4. Although most of them are self-explanatory, you may find the following details useful at this point.

Absolute value (ABS) and absolute add (ABA) convert the "A" operand (source) to its absolute value before performing any calculations. Load A (LDA) and ABS are treated as arithmetic operations by the ALU, meaning that the source is added to zero and then replaces the "B" operand (destination). This causes the correct handling of those overflows caused by left shift operations.

The operation LIM sets the result to positive or negative full scale, based on the "A" port sign bit, behaving much like a forced overflow. However, the overflow flag will not indicate overflow for a LIM unless the given source operand and shift-code would produce an overflow in an LDA operation.

The constant source codes allow you to select constants for arithmetic operations. The procedure is described in the section on the storage array of the ALU and memory. Table 1-2 above lists the mnemonics and corresponding unscaled value of each constant. Each value is passed through the scaler, and so may be multiplied by a value \(2^k\), where \(k\) runs from +2 to -13. The scaler codes and equivalent multiplier values are shown in Table 1-3.

Conditional Arithmetic Operations

In addition to the basic operations described in Table 1-4, some ALU functions may execute conditionally. Certain codes in the analog/digital control field (io-code) cause the execution of the arithmetic operation to be conditional on a selected bit, usually of the DAR. The conditional instructions are tabulated in Table 1-4b.
As discussed above under IOCODES for ADD and LDA, the conditional field code selects a bit of the DAR, using its value to determine how the instruction is to be executed. For conditional subtract, the bit actually used is the carry from the previous result. In this case the selected bit of the DAR is set equal to the carry from the current instruction. This is discussed further in Chapter 4 and Appendices I and J.

Conditional additions are used to multiply one variable by a second, as discussed in Chapter 4. The multiplier is loaded into the DAR, and the multiplicand is added conditionally to the partial product.

Conditional subtraction is used to divide one positive variable by another, using a non-restoring division algorithm. The divisor is conditionally subtracted from the dividend, and quotient bits are assembled in the DAR.

Conditional operations may also be useful for performing logic, also shown in Chapter 4. Table 1-5 summarizes the properties of the arithmetic section.

Table 1-4. Memory—ALU Instruction Opcodes

<table>
<thead>
<tr>
<th>ALU</th>
<th>MNEM</th>
<th>OPERATION*</th>
<th>DESCRIPTION/COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>2 1 0</td>
<td>0 0 0</td>
<td>XOR</td>
<td>B + (A · 2^k) → B</td>
</tr>
<tr>
<td>0 0 1</td>
<td>AND</td>
<td>B(A · 2^k) → B</td>
<td></td>
</tr>
<tr>
<td>0 1 0</td>
<td>LIM</td>
<td>+1** → B if A &gt; 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>−1 → B if A &lt; 0</td>
<td></td>
</tr>
<tr>
<td>0 1 1</td>
<td>ABS</td>
<td>0 + A · 2^k → B</td>
<td>Absolute Value</td>
</tr>
<tr>
<td>1 0 0</td>
<td>ABA</td>
<td>B + A · 2^k → B</td>
<td>Absolute Value and Add</td>
</tr>
<tr>
<td>1 0 1</td>
<td>SUB</td>
<td>B − A · 2^k → B</td>
<td></td>
</tr>
<tr>
<td>1 1 0</td>
<td>ADD</td>
<td>B + A · 2^k → B</td>
<td></td>
</tr>
<tr>
<td>1 1 1</td>
<td>LDA</td>
<td>0 + A · 2^k → B</td>
<td></td>
</tr>
</tbody>
</table>

*Note—k is the value selected by the shift code, −13 ≤ k ≤ +2  
**Note—the largest positive value (1−2−24) is stored.

b. Conditional Arithmetic Operations

ALU Functions made Conditional by selected codes in the Analog Control Field.

<table>
<thead>
<tr>
<th>ALU FUNCTION</th>
<th>BIT TESTED</th>
<th>IF TESTED BIT = 0</th>
<th>IF TESTED BIT = 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD (110)</td>
<td>DAR (n)</td>
<td>NO-OP(B + 0 → B)</td>
<td>ADD (B + A · 2^k → B)</td>
</tr>
<tr>
<td>LDA (111)</td>
<td>DAR (n)</td>
<td>NO-OP(B + 0 → B)</td>
<td>LDA (0 + A · 2^k → B)</td>
</tr>
<tr>
<td>SUB (101)</td>
<td>PREV cy</td>
<td>ADD(B + A · 2^k → B)</td>
<td>SUB(B - A · 2^k → B)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>cy → DAR(n)</td>
<td>cy → DAR(n)</td>
</tr>
</tbody>
</table>

Note—DAR(n) represents a bit of the DAR, as selected by the conditional operand in the analog control field. For ADD and LDA, the selected bit is tested. For SUB, the selected bit is altered by being set to the carry output of the highest order position of the ALU; and the conditional operation is based on a test of the carry resulting from the previous ALU operation.
### Table 1-5. Memory—ALU Section Summary

<p>| | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>ALU result bit width</td>
<td>25 bits</td>
</tr>
<tr>
<td>Number System</td>
<td>2’s complement</td>
</tr>
<tr>
<td>Operand A</td>
<td>Read Only Memory Port A, Scaled by shifter, 28 bits wide, Read Port B, Unscaled, 25 bits expanded to 28 bit equivalent</td>
</tr>
<tr>
<td>ALU instruction field width</td>
<td>3 bits</td>
</tr>
<tr>
<td>Scaler instruction field width</td>
<td>4 bits</td>
</tr>
<tr>
<td>“A” and “B” port address field width</td>
<td>6 bits each</td>
</tr>
<tr>
<td>Ancillary Instructions</td>
<td>Conditional arithmetic, op codes are part of analog control field</td>
</tr>
<tr>
<td>Digital-Analog-Register</td>
<td>“A” port, Adr40, Read Only, 9 MSBs, 16 LSB’s are extended sign. “B” port, same as “A” port but read-write.</td>
</tr>
<tr>
<td>Constant Register</td>
<td>“A” port only, low 4 bits of adr. field placed in 4 MSB’s of 25-bit width. Low 21 LSB’s fill as 0’s.</td>
</tr>
<tr>
<td>Scaler Range</td>
<td>$2^2$ (left 2) to $2^{-13}$ (right, 13).</td>
</tr>
</tbody>
</table>

### The Analog Section

Figure 1-6 shows a detailed block diagram of the 2920’s analog section, which provides four analog input channels and eight analog output channels. It includes circuitry for analog-to-digital conversion by successive approximation, and the sample- and holds for both input values and output values.
All operations of this section are controlled by a five-bit control field, the iocode. It can be conceptually divided into two subfields: a two-bit function selector and a three-bit modifier field. Table 1-6 summarizes the analog section operations. Giving the most-significant-bits first, the function select bits are designated ADFl and ADFO; the modifier bits are ADK2, ADK1, and ADKO.

The basic analog functions are as follows:

Execution of one or more "IN" instructions provides a sample of one of the input leads. You may have to execute several such instructions in sequence due to the time constants of the sample capacitor charging circuit.

The sample is converted to its digital equivalent by a series of "CVT" instructions in descending order. The digital equivalent is produced in the DAR, which may then be read by the arithmetic section.

Calculation results in the DAR may be delivered to an output pin via an "OUT" instruction.

Input and output sample rates are determined by the frequency of execution of input/conversion sequences and output instructions, respectively.

The input channel multiplexer consists of four analog switches which directly connect a common external sampling capacitor to the input terminals. The size of this capacitor affects both the time constant of the sampling circuit and also the offset voltage, due to the charge coupled through the sampling switches. The value of sample capacitor is usually that value which will result in an offset voltage in the order of 1/2 least significant bit.

Note that the sample capacitor is shared among all inputs. Its selection must be based on the most stringent combination of input parameters.

The analog to digital conversion system uses successive approximation via a binary search routine under program control. Using the CVTS and CVT(K) iocodes in descending sequence puts a 9-bit digital representation of an input sample into the DAR.

The DAR is a two's-complement binary register, nine bits long. When DAR values are delivered to the DAC, they are converted to sign magnitude format via a one's complement operation (see Appendix I). This leads to a potential 1 least significant bit offset during A/D conversion, and a half least significant bit offset during D/A conversion. To compensate for the A/D offset, values read from the DAR have all bits (save the high-order nine) set to ones.

Each CVT cycle sets the selected bit of the DAR to a value derived from the comparator, and also sets the next lower bit to a logic 1. Each cycle must allow the DAC to settle, so at least one NOP iocode is needed between each pair of successive CVT instructions.

Some applications, such as sampling of logic inputs, may not require a full conversion sequence. You may use a partial conversion sequence, with the understanding that the partially converted value undergoes the transformation meant to correct a full 9-bit conversion.

Each of the 2920's eight analog output channels includes an individual sample-and-hold circuit demultiplexed from a common, buffered DAC output.
There are several factors which affect the nature of the output waveform. Writing to the DAR, i.e. using the DAR as the destination, automatically activates anti-crosstalk circuitry in the buffer amplifier. An "OUT" operation should not appear in an instruction which writes to the DAR. For the most error-free output, the first "OUT" instruction should appear only after the time needed for the amplifier to settle; that is, it should be delayed by several instructions after the one which writes into the DAR. Acquisition time of the output sample-and-hold is typically longer than the instruction cycle, so that a sequence of several "OUT" instructions will usually be necessary.

Table 1-6. Analog Instruction Opcodes

<table>
<thead>
<tr>
<th>CODE</th>
<th>MNEM</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 0</td>
<td>IN (k), ADK=0-3</td>
<td>Acquire input k</td>
</tr>
<tr>
<td>0 0</td>
<td>NOP , ADK=4</td>
<td>No operation</td>
</tr>
<tr>
<td>0 0</td>
<td>EOP , ADK=5</td>
<td>Return PROM to Location 0</td>
</tr>
<tr>
<td>0 0</td>
<td>CVTS , ADK=6</td>
<td>Convert Sign Position (MSB)</td>
</tr>
<tr>
<td>0 0</td>
<td>CNDS , ADK=7</td>
<td>Conditional Arith. of Sign Bit (MSB)</td>
</tr>
<tr>
<td>1 0</td>
<td>CVT (k), ADK=0-7</td>
<td>A to D convert bit k*</td>
</tr>
<tr>
<td>0 1</td>
<td>OUT (k), ADK=0-7</td>
<td>Output Channel k</td>
</tr>
<tr>
<td>1 1</td>
<td>CNDS (k), ADK=0-7</td>
<td>Cond. Arith., Test DAR bit k*</td>
</tr>
</tbody>
</table>

b. Code Assignment and Mnemonics

<table>
<thead>
<tr>
<th>ADK</th>
<th>ADF 1,0=</th>
</tr>
</thead>
<tbody>
<tr>
<td>2 1 0 00 01 10 11</td>
<td></td>
</tr>
<tr>
<td>0 0 0</td>
<td>IN0</td>
</tr>
<tr>
<td>0 0 1</td>
<td>IN1</td>
</tr>
<tr>
<td>0 1 0</td>
<td>IN2</td>
</tr>
<tr>
<td>0 1 1</td>
<td>IN3</td>
</tr>
<tr>
<td>1 0 0</td>
<td>NOP</td>
</tr>
<tr>
<td>1 0 1</td>
<td>EOP</td>
</tr>
<tr>
<td>1 1 0</td>
<td>CVTS</td>
</tr>
<tr>
<td>1 1 1</td>
<td>CNDS</td>
</tr>
</tbody>
</table>

*Note—The DAR bits are designated S, 7, 6, ..., 0, where S is the sign bit, 7 the next most significant bit, etc. Conversion of bit k consists of setting bit k to a value determined by the comparator, and bit k-1 equal to a logic 1.
Introduction

You write 2920 programs in a symbolic language, using selected mnemonics to represent the desired contents of the various control fields. Table 1-1 showed the various mnemonic representations for commands, which will be further explained in this chapter.

In addition to command mnemonics, you may assign symbolic names to locations in the RAM, so long as the reserved words are not used. Table 2-1 and Appendix B list the words reserved by the 2920 Assembler.

Symbolic names for RAM variables must start with a question mark (?), an at-sign (@), an underline (—), or an alphabetic character (A-Z). Characters after the first may be these or numerals. Names may have up to 31 alphanumeric characters. No spaces, punctuation, or any other characters may be used within a name. After 31 contiguous legal characters in a name, additional characters are flagged as errors.

Except for comments and Assembler controls, explained below, each statement corresponds to one 2920 PROM word. Statements may be labeled, but the 2920 allows no jumps except the EOP. Thus you normally label statements solely as a prospective aid during the simulation, debugging, testing, and optimization phases of program development.

Chapter 1 provided examples of typical contents for each field that may appear in a 2920 statement:

- an optional label,
- an ALU operation,
- the destination address,
- the source address,
- an optional scaler control code (shiftcode),
- an optional analog control command (iocode),

in that order, left to right. The current chapter will provide the detailed rules for constructing legal names and statements.

All PROM word statements and commands end in a carriage-return (CR) and linefeed (LF) pair, which delineates statements. The ISIS-II Editor automatically appends the LF when you hit CR. Comments, which must begin with a semicolon, may be coded prior to this CR. They are useful in explaining the intended results of each part of a program, and may appear alone on a line.

Here is an example of an instruction using all seven fields:

<table>
<thead>
<tr>
<th>Label</th>
<th>Opcode</th>
<th>Dst,Src,Shift,Iocode</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOAD:</td>
<td>LDA</td>
<td>YYY,XXX,R02,NOP</td>
<td>Move XXX/4 to YYY. (CR)</td>
</tr>
</tbody>
</table>

This statement means fetch the contents of the RAM location symbolically named XXX, shift the value right two bit positions, and store the result in the RAM location symbolically named YYY. NOP iocode means no I/O operation is done.

If XXX and YYY have not appeared earlier, then the Assembler reserves a RAM location for each, and the names "XXX" and "YYY" are entered into the symbol table with the value of their respective addresses.
Characters

The alphabet and numerals are legal in assembly language source statements.

AaBbCcDdEeFfGgHhIiJjKkLlMmNnOoPpQqRrSsTtUuVvWwXx
YyZz0123456789

Although the Assembler converts lower-case to upper case for internal processing, the listing of your input shows the character as you typed it originally. Thus to the Assembler Xyy is identical to XYY.

In addition, the following special characters are recognized as legal in certain contexts:

<table>
<thead>
<tr>
<th>CHARACTER</th>
<th>COMMON NAME</th>
<th>USAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>,</td>
<td>comma</td>
<td>separates operands, shiftcode, and locode</td>
</tr>
<tr>
<td>:</td>
<td>colon</td>
<td>must immediately follow last character of label</td>
</tr>
<tr>
<td>@</td>
<td>commercial at-sign</td>
<td>valid character of name</td>
</tr>
<tr>
<td>?</td>
<td>question mark</td>
<td>valid character of name</td>
</tr>
<tr>
<td>space</td>
<td>blank</td>
<td>separates label, opcode, and first operand field</td>
</tr>
<tr>
<td>_</td>
<td>underscore</td>
<td>valid character of name</td>
</tr>
<tr>
<td>;</td>
<td>semicolon</td>
<td>must be first character of comment</td>
</tr>
<tr>
<td>CR</td>
<td>carriage return</td>
<td>statement terminator</td>
</tr>
<tr>
<td>LF</td>
<td>line feed</td>
<td>must appear only following a CR — otherwise an error</td>
</tr>
<tr>
<td>HT</td>
<td>horizontal tab</td>
<td>separator, same as space</td>
</tr>
<tr>
<td>$</td>
<td>dollar sign</td>
<td>for control options (e.g., LIST, TITLE, or EJECT) when appearing within the source lines of a program file, $ must be first character on the line</td>
</tr>
</tbody>
</table>
|           |             | in user-symbols, a non-first character used to space words in a long name, the $ ignored by the assembler, for example, LAST$DAR$SAVED

All null and RUBOUT characters are ignored upon input. All other characters, or characters in an inappropriate place, are flagged as errors. However, in a comment field, any ASCII character may be used.

Delimiters

Certain characters are used to define the end of a statement or a field or a component of a field. These can be called "separating characters," "terminators," or "delimiters." The six characters—space, comma, CR, HT, semicolon, and colon—do this, as described above.
Symbols

There are two kinds of symbols: reserved symbols and user symbols.

Reserved symbols, as mentioned in Chapter 1, cover the predefined opcodes, directives, registers, special field bit patterns, and special data memory locations. You may not redefine any of these. They are repeated here from Chapter 1, and appear in Appendix B for easy reference.

Table 2-1. Reserved Symbols

<table>
<thead>
<tr>
<th>Section 1: Arithmetic Operation Codes</th>
</tr>
</thead>
<tbody>
<tr>
<td>ABA</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Section 2: Analog Control Codes</th>
</tr>
</thead>
<tbody>
<tr>
<td>CNDS</td>
</tr>
<tr>
<td>CND7</td>
</tr>
<tr>
<td>CND6</td>
</tr>
<tr>
<td>CND5</td>
</tr>
<tr>
<td>CND4</td>
</tr>
<tr>
<td>CND3</td>
</tr>
<tr>
<td>CND2</td>
</tr>
<tr>
<td>CND1</td>
</tr>
<tr>
<td>CND0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Section 3: Constant Source Codes and the DAR</th>
</tr>
</thead>
<tbody>
<tr>
<td>KM1</td>
</tr>
<tr>
<td>KP0</td>
</tr>
<tr>
<td>DAR</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Section 4: Scaler Control Codes</th>
</tr>
</thead>
<tbody>
<tr>
<td>R00</td>
</tr>
<tr>
<td>R0</td>
</tr>
<tr>
<td>L01</td>
</tr>
<tr>
<td>L1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Section 5: Assembler Commands and Modifiers</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEBUG</td>
</tr>
<tr>
<td>NODEBUG</td>
</tr>
<tr>
<td>PAGELENGTH( )</td>
</tr>
<tr>
<td>EJECT</td>
</tr>
<tr>
<td>NOLIST</td>
</tr>
</tbody>
</table>
User-created symbols refer to instruction locations or data locations by name. You must refer to RAM variables symbolically. You may not specify absolute locations. Instead, locations are automatically allocated whenever variable names are first encountered. No declaration of variables is needed or allowed. These symbols are defined by the Assembler, i.e. given an address, the first time they appear, as discussed in the following three cases:

1. in the label field of a statement (see below)
2. in the right-hand side of an EQU statement (see Chapter 3) or as a source or destination
3. in the left-hand side of an EQU statement.

• In case (1) the value of the symbol is the address of the instruction, which is the value of the location counter when the instruction is assembled. These symbols can only be accessed with the 2920 Simulator.

• In case (2), if the symbol is not already defined, the Assembler automatically allocates a RAM location and enters that address as the value of the symbol in the symbol table. One previously unused location is reserved for each symbol so defined.

The assembler keeps a RAM location counter incremented each time a symbol is created in this manner. This counter starts with 0 and is allowed to increment indefinitely. A warning is issued, however, each time a user-symbol with address-value greater than 39 is used, although the assignment is made and code is generated anyway. Note that assignment of user symbols continues in sequence to 63, and then wraps around to 0,1,2, etc. Warnings will continue to be issued.

• In case (3), the symbol is given the value of an already created symbol, namely the one on the right of the EQU. If the symbol on the right-hand side had not yet been defined, it is defined first per case (2). This usage establishes an equivalence of variables and can be used to conserve RAM space by reusing “scratch” variables.

Reserved symbols cannot be used as user-created symbols. Attempts to do so will cause a “multiply-defined symbol” error message. Attempts to recreate a user-created symbol will also cause this error message, i.e. using the same symbol more than once on the left side of an EQU.

**Statements**

A statement is composed of one or more fields, identified by their order of appearance and by specific terminating characters. However, certain fields may not appear alone, i.e. a shiftcode, a source, or a destination. The statement is free-form, allowing any number of blanks and/or horizontal tabs to separate fields. A comma must be used to separate the operands. No continuation lines are allowed: the entire statement must appear before the CR.

Certain default constructions are supplied when specific fields are omitted or appear alone:

1. If the shift code is omitted, then the Assembler inserts a shift code “R00,” i.e. no shift.
2. If the iocode is omitted, then the Assembler inserts a NOP, i.e. no iocode operation.
3. If only the iocode appears, then the Assembler inserts LDA 0,0,R00; in effect, no ALU operation (0 means loc. 0). (This also clears the carry flag.)
Thus you need not explicitly code a no-shift and no-I/O-operation. Similarly, if you need ONLY the iocode, you need not explicitly code a no-arithmetic-operation.

If an instruction is incorrectly formed for any reason, then no code is produced and no location is reserved. An appropriate error message is placed in the list file.

**Label Field**

A label names a ROM location intended to contain an instruction. It is a user-created symbol, and must be unique within the first 31 characters. (Characters after 31 are flagged as errors.) It is assigned the value of the ROM location counter, and this address is entered into the symbol table as the value of the symbol. There is no way to use these labels within the assembler, but they can be useful in testing and debugging via the 2920 Simulator. A label may not have the same name as a variable.

A label is optional. If used, it must be immediately followed by a colon and at least one blank or HT. Once used, it can not be used again as a label or a variable in the same program without causing an error.

**Opcode Field**

This field must contain the mnemonic ALU operation code for a machine instruction. It specifies the 2920 instruction to be generated by the Assembler and the ALU action to be performed on the operands which appear in the operand field. A blank or HT must be used to separate the opcode from the operands or a label.

**Operand Fields**

The destination and source operands appear in these fields, in that order, separated by a comma. They must be symbolic names. They are followed by the (optional) shiftcode and the iocode, also separated by commas when present.

The destination operand is intended to be written to, and should therefore correspond to the DAR or to a RAM address not greater than 40. The source operand may refer to any of the 64 RAM locations, including the DAR or the constant registers. An error message is issued if you use a source address above 63.

**Comment Field**

This optional field may contain text descriptive of the statement or the program. Comments are ignored by the Assembler but echoed to the assembly listing as part of the source statement.

The comment field must begin with a semicolon, and is terminated by a carriage return. Any ASCII character may appear in the comment field except a CR or LF. The comment may appear alone on a source line.
How to Use This Chapter

This chapter is a dictionary of 2920 instructions. The instruction descriptions, including opcodes and iocodes, are listed alphabetically for quick reference. However, the Assembler controls are not listed here, but appear instead in Chapter 5.

This reference format necessarily requires repetitive information. If you are reading this manual for the first time, you might skim this chapter or skip it at first, reading instead Chapters 1 and 4. They will familiarize you with the general setup of the language and the simpler applications of general interest. When you begin to have questions about particular instructions, look them up in this chapter.

Timing Information

The instruction descriptions in this manual do not explicitly state execution timings. The clock frequency used in your system will determine the operating speed of your processor. The maximum sample rate for a full length program is found by dividing the maximum clock rate by 768, which represents 192 instructions at four clock cycles per instructions.

To realize higher sample rates, either shorter programs must be used, or multiple copies of the appropriate program segments must be contained in the PROM.

The external clock or crystal frequency and the length of the program establishes the system sample rate as explained in Chapter 1.

ABA Absolute Value and Add

The absolute value of the source, after any shifting, is added to the destination. The CND iocode affects overflow limiting logic if used with this instruction.

Examples:

GAINER:      ABA DEST_4,SOURCE_1

This will take the absolute value of the contents of SOURCE_1 and add that to the value in DEST_4, placing the result in DEST_4.

DOUBLER:     ABA DEST_3,SOURCE_1,L01

This will double the value from SOURCE_1 by a left shift one position, then take the absolute value of that result and add it into DEST_3.

ABA DEST_55,SOURCE_1,L02,CNDS

After shifting the value from SOURCE_1 left two positions, effectively multiplying it by four, this command will add the absolute value of that result into DEST_55.

When a CND iocode is used on this instruction, the limiting effect of overflow detection is turned off. It will be turned on again when an XOR instruction with any CND iocode is encountered, or when an EOP is encountered.

The normal standard carry and overflow apply to ABA, as explained in Appendix J.
**ABS  Absolute Value**

This instruction takes the absolute value of the source operand, after any shifting, and stores it in the destination. If the source was positive, the destination becomes identical to the source. If it was negative, the destination is the “negative” of the source, that is, of same magnitude and opposite sign. The Assembler issues a warning if this instruction is used with a “CND” iocode but there is no effect on execution.

**Examples:**

```
AMPLITUDE: ABS DEST_7,SOURCE_1
```

This instruction places the absolute value of SOURCE_1 into DEST_7. If SOURCE_1 were 0.0000 0001, DEST_7 would become 0.0000 0001. If SOURCE_1 were 1.1111 1111, DEST_7 would become 0.0000 0001.

```
HALFAMP: ABS DEST_7,SOURCE_1,R01
```

This command shifts the value from SOURCE_1 to the right 1 position, effectively halving that value, and then places the absolute value of this result into DEST_7.

```
NONO: ABS DEST_7,SOURCE_1,CND4
```

A warning will be issued due to the use of the CND iocode on this command, but the execution is unaffected.

ABS never has a carry; it clears the carry flag to zero. A left-shift could cause overflow.

**ADD  Addition**

After any shifting of the source operand, this instruction forms the sum of the source and the destination operands. The result is stored in the destination. The instruction will have no effect on the destination if the iocode CND(K) is specified and the corresponding bit of the DAR, i.e. DAR(k), is zero.

**Examples:**

```
SUM_1: ADD DEST_5,SOURCE_1
```

The sum of the contents of SOURCE_1 and DEST_5 will be placed in DEST_5.

```
SUM_2: ADD DEST_5,SOURCE_1,R01
```

The shiftcode R01 will shift the value from SOURCE_1 right one position, effectively halving it. This result will be added into the current contents of DEST_5.

```
SUMMA: ADD DEST_ZETA,SOURCE_XI,L02,CND4
```

The value from SOURCE_XI will be shifted left 2 positions, effectively multiplying it by four. This result will be added to the value currently in DEST_ZETA, with the final sum stored in DEST_ZETA. These operations will be performed only if bit four of the DAR is 1. If that bit is zero, no operation will take place.

The normal standard carry and overflow apply, as explained in Appendix J.
**AND  Logical Conjunction**

After any shifting of the source operand, this instruction performs the logical AND of that shifted value with the value from the destination, and stores the result in the destination. The Assembler issues a warning if this instruction is used with a CND iocode, but there is no effect on execution.

**Examples:**

**ANDER:** \( \text{AND} \ \text{DEST}_1, \text{SOURCE}_2 \)

The value from \( \text{SOURCE}_2 \) will be ANDed against the value from \( \text{DEST}_1 \), with the result of this logical operation placed into \( \text{DEST}_1 \).

\[ \text{AND} \ \text{DEST}_1, \text{SOURCE}_2, \text{R03} \]

After shifting the value from \( \text{SOURCE}_2 \) to the right three positions, this instruction will AND the result against the value from \( \text{DEST}_1 \), storing the result of this logical operation back into \( \text{DEST}_1 \). The effect depends on the sign bit of \( \text{SOURCE}_2 \), since right shifting fills from the left with whatever the sign bit was, 1 if negative, 0 if positive.

**ENDER:** \( \text{AND} \ \text{DEST}_1, \text{SOURCE}_2, \text{L2}, \text{CND7} \)

A warning will be issued due to the use of a CND iocode on this instruction. The value from \( \text{SOURCE}_2 \) would be shifted left two positions, filling the two vacated bit positions with zeroes, and then that result would be ANDed against the value from \( \text{DEST}_1 \). The AND result is stored back into \( \text{DEST}_1 \).

The normal standard carry and overflow apply, as explained in Appendix J.

**CNDS, CND7, CND6, CND5, CND4, CND3, CND2, CND1, CND0 locodes for Conditional Operations**

Each of these iocodes refers to a single bit, either a bit of the DAR or the carry bit. CNDS means conditional on the sign bit; the others refer to specific bit positions in the DAR. CND0 refers to the least significant bit.

If the tested bit is a 1, the operation is performed as written. If the tested bit is a 0, the operation is either not performed at all or is altered. Only three ALU opcodes are affected: ADD, LDA, and SUB.

**Add Conditional**

\[ \text{ADD} \ \text{DEST}_1, \text{SOURCE}_1, \text{CNDS} \]

If the sign bit of the DAR is 1, this instruction will add the contents of \( \text{SOURCE}_1 \) to the contents of \( \text{DEST}_1 \) and store the result in \( \text{DEST}_1 \).

If the sign bit of the DAR is 0, then the sum of \( \text{DEST}_1 \) with zero is placed into \( \text{DEST}_1 \), i.e. no change except that the carry flag is cleared.
Load Conditional

LDA DEST_ONE, SOURCE_ONE, R2, CND5

If bit five of the DAR is 1, this instruction will get the value of SOURCE_ONE, shift it right two positions to create 1/4 the value, and put it into DEST_ONE, writing over whatever value was formerly there.

If bit five is 0, the effect is the same as with the conditional add.

Subtract Conditional

SUB DEST_ONE, SOURCE_ONE, CND0

Conditional subtract is a special operation, requiring information about the previous carry situation.

If the carry resulting from the previous ALU operation is a 1, then the subtraction indicated is performed, i.e., the value from SOURCE_ONE is subtracted from the value in DEST_ONE, and the result is written into DEST_ONE.

If the carry resulting from the prior ALU operation is 0, then the operands are added instead of being subtracted, i.e., the value from SOURCE_ONE is added to the value from DEST_ONE, and the sum is written into DEST_ONE.

The above instruction will set the first bit of the DAR, DAR(0), to the carry output of the highest order position of the ALU. Then, depending on the carry resulting from the previous ALU operation, it will perform either an addition or a subtraction.

A detailed discussion of subtraction appears in Chapters 2 and 4.

IN ALL INSTRUCTIONS, THE ABSENCE OF A SHIFTCODE CAUSES THE USE OF THE DEFAULT R00; i.e., no shift. If a shiftdown is coded, it is performed prior to the indicated operation. This means the source operand is shifted before it is added to or loaded into or subtracted from the destination operand.

The normal standard carry and overflow apply, as explained in Appendix J. LDA, however, never has a carry.

CVTS, CVT7, CVT6, CVT5, CVT4, CVT3, CVT2, CVT1, CVT0
A/D Conversion Iocodes

In order to convert to a digital value from an input sample value in the sample-and-hold for input, each of these Iocodes will set the named bit of the DAR (e.g., bit 7 for CVT7) to 1 or 0 based on that input value. Each CVT also sets the next lower bit (e.g., bit 6 for CVT7) to 1 as part of the conversion process. The process uses the comparator and the reference voltage (VREF) to decide the sign and the fraction of VREF which represents the input sample. As mentioned briefly in Chapter 1, it is necessary to allow the DAC to settle between each cycle of conversion. This is achieved by inserting NOP icodes after all but the last CVT, or placing CVT icodes only on every other ALU instruction.
Either column causes the conversion of an input sample into a digital value in the DAR. If the left column is coded, the Assembler supplies the default arithmetic-no-operation coding of

```
LDA 0,0,R00
```

The right column takes advantage of the parallel processing capability of the 2920 to compute some arithmetic function of the values in locations named DET, LST, NXT, and SIC while the conversion process is going on. It then stores the converted value from the DAR into SIC for further processing. The DAR could then be used to output the computed value in LST or NXT.

**END  Terminating Assembly**

This command is properly termed a directive to the Assembler rather than an instruction, since it does not cause code to be generated. When the Assembler sees the first END in a source program/file, it terminates its scan of the source program and proceeds to finish all Assembler functions and outputs. There should be only one END per program and it should be the last source line of the program. It must have no name, label, operands, or comment.

```
END
```

**EOP  End of Program (Iocode)**

EOP signals the end-of-program condition, causing a transfer back to the instruction in location zero. This iocode must be on/in a location whose address is a multiple of four, or a warning is issued. The 2920 instruction words are pipelined in groups of four. If any of the three locations following the EOP do not contain assembled code, they are padded with NOP instructions, and a warning is issued.

The EOP does not terminate assembly. Only the END or an end-of-file condition does this. The Assembler will continue to process statements after the EOP, but only the next three will be executed by the 2920.

```
EOP ; begin fetching locations 0-3 while executing this and the next three instructions.
```

or

```
LDA SRC,DAR,R01,EOP
```

Overflow limiting is turned on by the execution of an EOP and thus is enabled during the last four instructions of the program.

*1*If a program with a misplaced EOP is executed, the results are unpredictable.*
**EQU Equate—Creating a Synonym for a Single Location (Address)**

This command is properly termed a directive to the Assembler rather than an instruction, since it does not cause code to be generated.

The general form of the EQU statement is

```
name_1     EQU     name_2
```

The symbol "name_1" is created and assigned the symbol table value (address) of "name_2." It may appear on the left-hand side of an EQU only once.

If "name_2" has not been defined prior to this command, i.e. this is its first appearance also, then "name_2" is defined first. After "name_2" has a value, the EQU creates "name_1" as a synonym for that value in the symbol table.

If "name_1" had been defined earlier, an error message would be issued for attempting to use that symbol for more than one location.

EQU can be used to economize RAM space usage: "scratch" variables can be reused, although care must be taken to ensure that such variables are not changed to serve one purpose while they are relied upon for another purpose.

**IN0, IN1, IN2, IN3 Input locodes**

You use these iocodes to obtain an input sample from one of the four input channels. It is generally necessary to use a sequence of several INs in order to obtain a reliable sample. The number of INs is a function of the capacitor.

As explained in Chapter 1, the sample capacitor is shared among all inputs and is chosen as a compromise between rapid sampling and offset voltage. Suppose the capacitor selected has been determined to adequate accuracy. The assembly language instructions might appear as either of the examples below:

```
IN3          or, say,
IN3          LDA   NXT,LST,R01,IN3
IN3          ADD   NXT,DET,IN3
IN3          ADD   NXT,SIC,R02,IN3
IN3          SUB   NXT,LST,R03,IN3
```

As with all the iocodes, INs may appear alone or appended to instructions.

**LDA Load Source to Destination**

This instruction writes into the specified destination the value of the source operand after any shifting. If a CND iocode was specified on the LDA instruction, then the LDA will be executed only if the DAR bit specified by the CND iocode is 1. If the specified DAR bit is 0, the LDA executes as an ADD of the source operand with zero, effectively a NOP (no-operation) except that carry is cleared.

```
LDA   DEST_TWO,SOURCE_TWO,R01
```

This instruction writes into DEST_TWO half the value from SOURCE_TWO because that value is right-shifted one bit position before the LDA gets it.
LDA  DEST_TWO,SOURCE_TWO,R3,CND4

This instruction will operate as a NOP if bit four of the DAR is 0. If that bit is a one, then DEST_TWO will be filled with one eighth the value from SOURCE_TWO, due to the right shift three positions specified by the shiftcode R03.

LDA always clears the carry. A left-shift could cause overflow.

**LIM  Load Destination with Source Limit**

This instruction loads one of two extreme values into the destination, based on the sign of the source operand. If the source is positive or zero, the destination gets a plus 1 (0.111111111111111111111111). If the source is negative, the destination gets a minus 1 (1.000000000000000000000000).

The Assembler issues a warning if this instruction is used with a shiftcode or with a CND iocode, but there is no effect on execution.

LIM  DEST_ONE,SOURCE_ONE

The contents of DEST_ONE will be -1.0 or +1.0 depending on whether SOURCE_ONE is negative or not, respectively (zero being non-negative).

LIM  DEST_ONE,SOURCE_ONE,CNDS

A warning will be issued due to the use of the iocode CNDS. Other iocodes would be allowed. The LIM is unaffected by the CNDS.

LIM  DEST_ONE,SOURCE_ONE,R12,IN2

A warning will be issued because a shiftcode has no effect on a LIM. Input-line-2 will be sampled. DEST_ONE will be written with -1.0 if SOURCE_ONE is negative, +1.0 if zero or positive.

The normal standard carry and overflow apply, as explained in Appendix J. LIM sets the carry to 0, and can have an overflow only via a left shift.

**NOP  No-Operation, Instruction or iocode**

As an instruction, NOP means

LDA  0,0,R00,NOP; no effect but to clear the carry

As an iocode, NOP means no-operation for the analog section of the 2920 chip.

**OUT0, OUT1, OUT2, OUT3, OUT4, OUT5, OUT6, OUT7 Output iocodes**

These iocodes cause the value in the DAR to be converted to analog and output to the specified channel.

As explained briefly in Chapter 1, the acquisition time of the output sample-and-hold is important in determining how many successive OUT iocodes should be used. The technique is to divide the acquisition time by the time it takes to execute each instruction, i.e., by one-fourth the external clock rate.

An OUT iocode should be delayed after the DAR is written, because the amplifier activated by a write to the DAR takes some time to settle. This usually represents
several successive instructions. Writing to the DAR (using DAR as the destination) automatically activates anti-crosstalk circuitry in the buffer amplifier, and then activates the amplifier. An OUT iocode should not be coded onto such a write, but delayed until the amplifier settles.

LDA DAR,DEST_TWO
SUB DEST_TWO, NXT, R01, NOP
SUB DEST_TWO, NXT, R04, NOP
ADD DEST_TWO, SIC, R01, NOP
SUB DEST_TWO, SIC, R04, NOP
NOP
LDA LST, DEST_TWO, OUT1
OUT1
OUT1

Here the first instruction shown writes the value from DEST_TWO into the DAR. The next five icodes are NOP. In the last two source lines, coding only an iocode causes the Assembler to supply a NOP for the ALU, namely LDA 0,0,R00. This is also true of the 6th line.

**SUB  Subtraction**

This instruction subtracts the value in the source operand (after any shifting), from the value in the destination operand. Subtraction is done by adding the one’s complement of the source and forcing a carry input at the lowest-order bit. See Appendix I.

If a conditional iocode is specified, then the previous carry is tested. If that carry was a 1, the SUB instruction operates as a subtraction. If it was a 0, the instruction operates as an addition. The carry produced by the SUB operation is stored in the DAR bit specified by the conditional iocode.

SUB DEST_TWO, SOURCE_ONE

Here the value from SOURCE_ONE is subtracted from the value in DEST_TWO, writing the result into DEST_TWO. No test of a prior carry was done.

SUB DEST_TWO, SOURCE_ONE, CNDS

Here the DAR sign bit will get the carry from this operation. The prior carry will determine whether this instruction is executed as a subtraction or an addition.

The normal standard carry and overflow apply, as explained in Appendix J.

**XOR  Exclusive OR Instruction**

This instruction forms the exclusive OR of the source (after any shifting) with the destination, and stores the result in the destination. A CND iocode will affect overflow limiting logic if used with this instruction. Exclusive OR gives a 1 in each bit position where only one of the two values has a 1, and gives a 0 in those bit positions where both have ones or both have zeroes.

XOR DEST_ONE, SOURCE_ONE

This will form the exclusive OR of the values in these two operands, and the result will be written into DEST_ONE.

XOR DEST_ONE, SOURCE_ONE, CNDS ; overflow affected

The exclusive OR will be formed as before, but the overflow limiting on overflow detection will be turned on.

XOR is implemented as an ADD with no carries. See Appendix J for further discussion of carry and overflow for XOR.
Elementary Arithmetic

Overflow Considerations and Scaling

Whenever doing arithmetic with the 2920, you should consider the impact of scaling the variables. If variables are improperly scaled, either quantization noise will be added to the signal or overflow saturation can result. These effects are similar to those encountered in analog systems, where use of poorly chosen signal levels can lead to poor signal-to-noise ratios or amplifier overload distortions.

During certain 2920 operations, such as multiplying by a constant, intermediate values may be larger than the final result. If these intermediate values are large enough to produce overflow saturation, undesirable non-linearities may result.

As a rule, you should estimate signal levels throughout your system, and scale so as to maintain the largest levels without exciting overflow. Some calculation sequences are less prone to overflows than others.

Two Methods

One way to achieve this is to order all instructions so that only the last step involves values large enough to produce overflow. In some cases, there may be more than one large term being summed, so that this method is not always possible. A second method consists of computing a submultiple of the desired value, which is then increased at the end of the sequence, possibly by loading or adding a shifted version to itself. The most likely submultiples are 1/2, 1/3, 1/4, or 1/5, because the multiplications necessary to restore the proper value are easily done in one microinstruction.

Addition and Subtraction

The basic arithmetic instructions of the 2920 allow you to add, subtract, or replace one variable with another in a single instruction. For example,

\[
\text{ADD} \quad \text{YYY,XXX}
\]

adds the value stored in the RAM location labeled XXX to the value in the RAM location labeled YYY, storing the result in YYY. No scaler code is specified, thus invoking the default of R00, a right-shift of zero.

Similarly, the value to be added or subtracted can be scaled by a power of two in a single instruction, e.g.,

\[
\text{SUB} \quad \text{YYY,XXX,R02}
\]

causes one fourth of the value in XXX to be subtracted from the variable YYY. The equivalent FORTRAN language statements for the two operations above would be

\[
\text{YYY} = \text{YYY} + \text{XXX}
\]

\[
\text{YYY} = \text{YYY} - (0.25 * \text{XXX})
\]
respectively. In general, the 2920 instruction set makes it easy to implement the equivalent of the FORTRAN statement

\[ YYY = YYY + (C \times XXX) \]

where \( C \) is an arbitrary constant. The next section describes some general rules for achieving this result.

**Multiplication and Division**

**Multiplication by a Constant**

The number of 2920 steps required to perform the above operation depends on the value of \( C \). Any value \( C \) can be expressed as an expression consisting of sums and differences of powers of 2, using positive and negative powers. Once a constant is expressed this way, the equivalent to \( YYY = YYY + C \times XXX \) can be easily converted to 2920 code.

Consider a value of \( C = 1.875 \). This value could be expressed in several different ways, e.g.,

\[
1.875 = 1.0 + 0.5 + 0.25 + 0.125 = 2^0 + 2^{-1} + 2^{-2} + 2^{-3} \\
1.875 = 2.0 - 0.125 = 2^1 - 2^{-3}
\]

The first expression could be easily derived from the binary representation of 1.875, i.e., 1.111. However, the second expression uses fewer terms, which will result in the use of fewer 2920 PROM words.

Using the second form, a FORTRAN-like expression for \( YYY \) becomes

\[ YYY = YYY + 2^1 \times XXX - 2^{-3} \times XXX \]

which could be written as two sequential FORTRAN-like statements,

\[
YYY = YYY + 2^1 \times XXX \\
YYY = YYY - 2^{-3} \times XXX
\]

These statements are directly convertible to 2920 code:

```
ADD YYY,XXX,L01
SUB YYY,XXX,R03
```

The sequence of operations can sometimes be found by inspecting a binary representation of the constant \( C \). For example, consider

\( C = 1.88184 = 1.1110000111 \) in binary

\( C \) might be represented by

\[ C = 2^0 + 2^{-1} + 2^{-2} + 2^{-3} + 2^{-8} + 2^{-9} + 2^{-10} \]

which would take seven steps, or more simply

\[ C = 2^1 - 2^{-3} + 2^{-7} - 2^{-10} \]

which takes only four steps in 2920 coding, as follows:

```
ADD YYY,XXX,L01
SUB YYY,XXX,R03
ADD YYY,XXX,R07
SUB YYY,XXX,R10
```
An Algorithm for Multiplication by a Constant

Multiplication by a constant usually requires fewer 2920 instructions than multiplication by a variable, which will be covered in a later section. A technique is shown below for deriving the expression that represents the constant you want.

1. Let \( C \) be the value desired for the constant, and let \( V \) represent the result of estimating \( C \) with a series of sums and differences of powers of 2. Initially \( V = 0 \).
2. Define an error \( \text{ERR} = C - V \), representing the difference between the desired value and the current estimate.
3. Choose \( T \), a power of 2, which is closest to \( \text{ERR} \) and minimizes the absolute difference, i.e., with least \( |T - \text{ERR}| \).
4. Let \( V = V + T \), and compute a new \( \text{ERR} \) as in step 2. If it is small enough, you're done, and \( C \) is now expressed as powers of two, in \( V \). If not, repeat steps 3 and 4 until it is.

For example, suppose you need a \( C = -0.65 \), within a tolerance of ± 0.01. The steps of the algorithm are as follows:

Initially \( V_0 = 0 \) and \( \text{ERR}_0 = -0.65 \)

Step 1: \( T_1 = -2^{-1} \) or \(-0.5\); \( V_1 = -0.5 \) and \( \text{ERR}_1 = -0.150 \)
Step 2: \( T_2 = -2^{-3} \) or \(-0.125 \) (the closest power of 2 to \(-0.15\));
so \( V_2 = -0.625 \) and \( \text{ERR}_2 = -0.025 \) (i.e., \( C = -0.65 \) \(-(-0.625)\))

Step 3: \( T_3 = -2^{-5} \) or \(-0.03125 \); \( V_3 = -0.65625 \); \( \text{ERR}_3 = +0.00625 \)

At Step 3, the error value has fallen within the specified bounds. \( V \) may be expressed as \( V = -2^{-1} - 2^{-3} - 2^{-5} \). Therefore \( YYY = YYY - C * XXX \) may be approximated by the following 2920 code:

```
SUB YYY,XXX,R01
SUB YYY,XXX,R03
SUB YYY,XXX,R05
```

If the form \( YYY = C * XXX \) is desired (instead of \( YYY = YYY + C * XXX \)), then \( YYY \) can be initialized to zero by either of these two instructions:

```
LDA YYY,KPO
SUB YYY,YYY
```

If there is an ADD later in a sequence beginning with a SUB, the order of operations can sometimes be rearranged to place the ADD first, where it can be replaced by an LDA. This can avoid the need for the initialization to zero.

Multiplication of the Form \( Y = C * Y \)

To achieve this form, the sequence

```
W = C * Y
Y = W
```

could be used, or the coefficient \( C \) may be factored into a sequence of terms \( T \) of the form \( 2^k \) or \( 1 + 2^k \) or \( 1 - 2^k \). The factoring can follow an algorithm similar to the one above, such that the value \( V \) is updated by \( B = V * T \), with \( V \) set initially to 1.0. The \( T \)s are chosen to minimize the error at each step. Each factor (term) corresponds to one 2920 instruction.
Example:

Generate $YYY = C \cdot YYY$ for $C = -1$.

Note that $-1 = 1 - 2^1$. Then the 2920 operation

```assembly
SUB YYY,YYY,L01
```

performs the desired operation.

Generate $YYY = C \cdot YYY$ for $C = 0.145$ within 0.001

Initially $V_0 = 1.0$

Step 1: $T_1 = 2^3 = 0.125; V_1 = 0.125; ERR_1 = 0.020$
Step 2: $T_2 = 1 + 2^3 = 1.125; V_2 = 0.140625; ERR_2 = 0.004375$
Step 3: $T_3 = 1 + 2^5 = 1.03125; V_3 = 0.145020; ERR_3 = 0.00002$

Therefore, $Y = C \cdot Y$ for $C = 0.145$ within 0.001 can be generated by the 2920 sequence

```assembly
LDA YYY,YYY,R03
ADD YYY,YYY,R03
ADD YYY,YYY,R05
```

These algorithms may be implemented by computer, allowing you to painlessly examine several approaches. Hybrid algorithms can produce the closest approximation in the fewest instructions.

### Multiplication by a Variable

Multiplication of one variable by another can be done using the conditional ADD instruction. Equivalents to the FORTRAN statements

- $Y = W \cdot X$
- $Y = Y + W \cdot X$
- $Y = Y + W \cdot X \cdot 2^n$

may be derived, where $Y$, $W$, and $X$ are variables and $n$ (if used) is a fixed constant integer. Multiplication is easiest if one of the variables, say $W$, is limited to nine bits of precision.

Consider $Y = W \cdot X$, where $W$ is the multiplier, $X$ the multiplicand, and $Y$ the product. Several steps are required. The intermediate values of $Y$ are called partial products.

You load $W$ into the DAR and conditionally ADD $X$, suitably shifted, to the partial product $Y$, the conditional add tests bits in the DAR. The following example may help to clarify how this is done.
Consider multiplying the binary values \( W = 0.1011 \) and \( X = 0.1101 \). The sequence is as follows:

<p>| | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0.00000</td>
<td>multiplicand times 1st multiplier bit</td>
</tr>
<tr>
<td>0.01101</td>
<td>1st partial product = 0.1 * 0.1101</td>
</tr>
<tr>
<td>0.00000</td>
<td>multiplicand times 2nd multiplier bit</td>
</tr>
<tr>
<td>0.01101</td>
<td>2nd partial product = 0.10 * 0.1101</td>
</tr>
<tr>
<td>0.0001101</td>
<td>multiplicand times 3rd multiplier bit</td>
</tr>
<tr>
<td>0.1000001</td>
<td>3rd partial product = 0.101 * 0.1101</td>
</tr>
<tr>
<td>0.00001101</td>
<td>multiplicand times 4th multiplier bit</td>
</tr>
<tr>
<td>0.1000111</td>
<td>final product = 0.1011 * 0.1101</td>
</tr>
</tbody>
</table>

If the multiplier's sign is negative, an additional step must be included, assigning the weight \(-1\) to the multiplier's sign by adding the negative of the multiplicand. Thus the 2920 code to achieve \( Y = W \times X \) for a 9-bit multiply is:

```
SUB YYY,YYY,R00
LDA DAR,WWW,R00 ; multiplier to DAR
ADD YYY,XXX,R01,CND7 ; multiply by 1st bit
ADD YYY,XXX,R02,CND6 ; multiply by 2nd bit, etc.
ADD YYY,XXX,R03,CND5
ADD YYY,XXX,R04,CND4
ADD YYY,XXX,R05,CND3
ADD YYY,XXX,R06,CND2
ADD YYY,XXX,R07,CND1
ADD YYY,XXX,R08,CND0
SUB XXX,XXX,L01 ; complement XXX
ADD YYY,XXX,R00,CNDS ; test multiplier sign
```

If more bits of multiplier precision are required, the high order bits of the multiplier may be masked off, and the remaining bits shifted left and loaded to the DAR. The masking operation is necessary to prevent overflow saturation.

The last two steps above can be eliminated if the multiplier is known to be positive. The first step must be eliminated if the operation is of the form:

\[ \dot{Y} = Y + W \times X \]

**Division by a Variable**

Division of a variable by a constant can be done by using the inverse of the constant as a multiplier. However, to divide a variable by another variable you must use the conditional subtract. If you use negative variables, you can compute the sign using XOR, and do the division with the absolute magnitudes.

The sequence conditionally subtracts the divisor from the dividend, assembling the quotient in the DAR. You should scale the source operand in the first instruction, which is an unconditional subtraction, to produce a negative result.
Consider dividing 0.100 by 0.111

\[
\begin{array}{c|c|c}
\text{CY} & 0.1000000 & \text{initial subtract} \\
& -0.111 & \\
& 1.1010000 & \text{first carry, partial remainder} \\
& + .0111 & \text{1st conditional subtract (adds)} \\
\text{CY} & 0.0001000 & \\
& - .00111 & \\
& 1.11011 & \text{second carry, partial remainder} \\
& + .000111 & \text{2nd conditional subtract (adds)} \\
\text{CY} & 0.0000111 & \\
& - .0000111 & \\
& 1.111101 & \text{third carry, partial remainder} \\
& + .0000111 & \text{3rd conditional subtract (adds)} \\
\text{CY} & 0.0000001 & \\
& - .00000111 & \\
& 1.1111101 & \text{fourth carry, partial remainder} \\
\end{array}
\]

The quotient so far = 0.10010

The full sequence for a four quadrant divide \((Y=X/W)\) is shown below. This division only works if the quotient is less than 1, i.e., if \(X < W\). It is accurate to seven binary places.

\begin{verbatim}
LDA TMP,W,R13
XOR TMP,X,R13
ABS X,X,R00
ABS W,W,R00
SUB X,W,R00
SUB X,W,R01,CND7
SUB X,W,R02,CND6
SUB X,W,R03,CND5
SUB X,W,R04,CND4
SUB X,W,R05,CND3
SUB X,W,R06,CND2
SUB X,W,R07,CND1
SUB X,W,R08,CND0
XOR TMP,DAR,R13
\end{verbatim}

Note that the first two and last operations are used to save and restore the sign of the result. The quotient is available in the DAR.

If greater precision is needed, you can save the contents of the DAR before restoring the sign, clear the DAR, and continue the conditional subtractions after restoring the carry value. (The carry should always equal the complement of the sign of the partial remainder.) Restoration of carry can be done by adding and then subtracting the divisor, appropriately shifted, from the partial remainder.

### Designing Filters With the 2920

Many analog signal processing applications involve filtering of the signals. This filtering function can be simulated on a sampled basis using digital calculations. Most analog filters can be characterized by the locations of their poles and zeroes. They can be realized as a cascade of sections, each of which realizes a subset of the poles and zeroes. Similarly, sampled filters can be characterized by their pole and zero locations. Simple transformations exist for translating between a continuous filter and its sampled counterpart. The behavior of the sampled counterpart will be similar to the original continuous filter except for frequencies approaching or exceeding half the sample rate. Thus if your signal is band-limited to a frequency \(f_{\text{max}}\), then you need to sample at \(2f_{\text{max}}\).
To design a filter using the 2920, you first determine the sample rate and the locations of the poles and zeroes of the filter. Given this list, you design one filter section to realize each real pole, and one for each complex conjugate pole pair. Most zeroes will be realized by adding them to one of the pole sections.

The gain of each section is determined, and inputs are scaled according to the needs of the design. The two types of filter sections are described below. It is assumed that the poles and zeroes location for the equivalent continuous analog filter have been determined.

Much of the design of such sections consists of picking values for B and G (see below) which best meet design goals yet which are easily realized in 2920 code. The two following examples illustrate the procedures involved.

**Simulating Single Real Poles**

Figure 4-1 shows a circuit which realizes a single real pole. A buffer amplifier is included to eliminate effects of loading. Proper choice of resistor, capacitor, and buffer amplifier gain determine the pole frequency and the stage gain characteristic.

Figure 4-2 shows a block diagram of an equivalent sampled realization. The block labeled $Z^1$ represents a unit delay, i.e., a delay equivalent to one sample interval or one 2920 program pass. The blocks labeled $X$ represent multiplications, in each case by a constant. The block labeled $\Sigma$ is an adder.

![Figure 4-1. Continuous Realization of a Single Real Pole](image)

![Figure 4-2. Sampled Realization of a Single Real Pole](image)

The FORTRAN statements to implement Figure 4-2 would be as follows:

\[
\begin{align*}
Y_1 &= Y_0 \\
Y_0 &= B \cdot Y_1 + G \cdot X
\end{align*}
\]

These would be converted to 2920 statements as shown above in the section on arithmetic.
For example, if you have determined the $B = 0.9922 (=0.11111110$ in binary) and $G = 0.0078125 (=0.0000010$ in binary), the 2920 instructions could be generated as follows:

```
LDA Y1,Y0,R00
LDA Y0,Y1,R00; Y0 = 1.0 * Y1
SUB Y0,Y1,R07; Y0 = B * Y1
ADD Y0,X,R07; Y0 = B * Y1 + G * X
```

The comments indicate how the new value of $Y0$ is being generated. However, in this special case, the first two instructions are superfluous, and could in most cases be omitted.

**Design Example 1**

For a sample interval of 76.8 microseconds, realize a single-pole filter with a time constant $(R*C)$ of 1.50 milliseconds ±1%, and DC gain of 1.00 ±1%.

The limits on $B$ can be found from evaluating $B = e^{-T/RC}$ for the range 1.485 to 1.515, i.e., within the 1% tolerance $(0.015)$ specified for $RC$: $1.485 \leq RC \leq 1.515$. Then $-T/RC$, using milliseconds for both, becomes $-76.8/1485$ to $-76.8/1515$, and $B$ is thus in the range $0.94960$ to $0.95057$. Expressed in binary, $0.1111001100011000 \leq B \leq 0.1111001101011000$. The central value is $B=0.95009$ or $0.111100110111001$ in binary.

Any value in the specified range may be chosen and still meet the design criteria. If you choose a value of $B=0.1111001101$, rounding up, this meets the criteria and can be realized in five steps: $B = 2^0 - 2^{-4} + 2^{-6} - 2^{-8} + 2^{-10}$. This can be seen as follows:

```
.1111 = 1.0 - 0.0001, or $2^0 - 2^{-4}$
```

```
and
```

```
0.0000 0111 = 0.0000 0100 - 0.0000 0001, or $2^{-6} - 2^{-8}$
```

In decimal this value is $0.950195$. The effective time constant for this value of $B$ can be derived as follows:

```
in B = -T/RC
RC = -T/lnB = -76.8/ln(0.950195) = -76.8/-0.05108805 =
1503.2869 microseconds, or 1.5033 milliseconds.
```

From the DC gain equation above,

```
DC Gain = G/(1-B)
```

note that $G = (1-B) \pm 1\%$. Given the value for $B$ above, the range of acceptable values for $G$ is 0.0504 to 0.04943, with a target value of 0.049805. Expressed in binary,

```
0.0000 1100 1010 < G < 0.0000 1000 1110, with a target of 0.0000 1100 1100.
```

This target value can be realized as easily as any of the others, in four steps:

```
G = 2^{-4} - 2^{-6} + 2^{-8} - 2^{-10}
```
With the two constants evaluated, the 2920 code is readily generated. Prior to evaluating the final 2920 code, you should consider overflow possibilities. If the input values are suitably limited, overflow can be made impossible. In other cases, a proper sequence of instructions can at least limit overflow to the last instruction, so that saturation occurs only if the final value is too large. In the code generated below, terms have been ordered to prevent overflow from occurring on any but the last line.

The following sequence realizes the single pole section above. Comments show the contribution of instruction sequences.

```
LDA Y1,Y0,R00          ; Y1 = Y0
LDA Y0,X,R04
SUB Y0,X,R06
ADD Y0,X,R08
SUB Y0,X,R10          ; Y0 = G * X
ADD Y0,Y1,R04
SUB Y0,Y1,R08
ADD Y0,Y1,R10
ADD Y0,Y1,R00          ; Y0 = G * X + B * Y1
```

Further Optimization for Single Poles

Some single pole stages could eliminate the first two LDA operations above by computing B * Y0 in place. If B can be expressed as a product of terms of the form 1 + 2^k or 1-2^k, then B * Y0 can be computed using only the variable Y0. As an example, using the same problem statement and range for B from the example above, an acceptable value for B may be expressed as follows:

\[ B = (1-2^4) \cdot (1 + 2^6) \cdot (1-2^8) = 0.05029 \]

The value for G computed above is still adequate, G=2^{-4} - 2^{-6} + 2^{-8} - 2^{-10}. The 2920 code for this problem now becomes:

```
SUB Y0,Y0,R04
ADD Y0,Y0,R06
SUB Y0,Y0,R09          ; Y0 is now replaced with B*Y0
ADD Y0,X,R04
SUB Y0,X,R06
ADD Y0,X,R08
SUB Y0,X,R10          ; Y0 now equals G*X + B*Y0
```

One RAM location and three PROM words have been saved.

Simulating Complex Conjugate Pole Pairs

Figure 4-3 shows an RLC circuit which realizes a complex conjugate pole pair, while Figure 4-5 shows a sampled realization of the type used with the 2920. Again the blocks labeled X are multipliers, those labeled Z^{-1} are unit (one sample interval) delays, and the block labeled \( \Sigma \) is an adder. Coefficients B1 and B2 control the frequency parameters and \( G \) adjusts the overall gain.
Figure 4-4 shows the frequency response of this type of stage. The choice of parameter values determines both the frequency at which the gain peaks, and the height of sharpness of that peak.

\[ Q = \frac{1}{2} R \sqrt{\frac{C}{L}} \]

The FORTRAN equations for a complex conjugate pole pair section are:

\[ Y2 = Y1 \]
\[ Y1 = Y0 \]
\[ Y0 = B1 \cdot Y1 + B2 \cdot Y2 - G \cdot X \]
Once the coefficients of the third equation are found, the equations can be converted to 2920 code using the procedures described above. Thus the major portion of the design task still consists of finding values for the coefficients which meet the design requirements, yet take the minimum number of 2920 steps to realize.

**Design Example 2**

For a sample interval of 76.8 microseconds, realize a resonance at 1000 Hz ±0.5% with a Q in the range 75≤Q≤100. The peak gain should be 1.0 ±10%.

A complex conjugate pair of s plane poles at s=−a+jb and −a−jb has an impulse response which rings at a frequency f= b/2π, and a value for Q given by Q=b/2a.

Thus bT = 0.48255 ±0.0024 and, at bT = 0.48255, aT falls in the range 0.002412 (Q=100) ≤aT≤ 0.003217 (Q=75). Using B2= −e−2at, we can express the negative of B2 in binary as follows:

0.1111 1100 1011 <−B2 < 0.1111 1110 1100

A value which falls in this range and can be expressed in only three powers of two is

−B2 = 0.1111 11101 = 2^9 − 2^−7 + 2^−9 = 0.99414

Once B2 is established, B1 may be found using the relationships e−aT= −B2, and B1 = 2*cos(bT)*e−aT. In binary, 1.1100 0100 11 ≤ B1 ≤ 1.1100 00110. A suitable value for B1 is given by B1 = 1.1100 01 = 2^1 − 2^2 + 2^5 = 1.7656.

To test the values of B1 and B2 chosen, the resonant frequency and Q may be calculated: f_r = 1001.8, Q = 82.

Maximum gain =G_m =1/((1-e−2at)* 1-cos(bT)).

Substituting in the equations for maximum gain gives f_m =1001.8, and maximum gain G_m as

G_m = G/0.002724

To meet the problem gain constraints, a value of G given by

G = 2^8 − 2^10 = 0.00293

is adequate.

The corresponding 2920 code can be written from the evaluations of the coefficients:

LDA Y2,Y1,R00   ; Y2 = Y1
LDA Y1,Y0,R00   ; Y1 = Y0
LDA Y1,Y0,L01
SUB Y0,Y1,R02
ADD Y0,Y1,R06   ; Y0 = B1*Y1
SUB Y0,Y2,R00
ADD Y0,Y2,R07
SUB Y0,Y2,R09   ; Y0 = B1*Y1 + B2*Y2
ADD Y0,X,R03
SUB Y0,X,R10    ; Y0 = B1*Y1 + B2*Y2 + G*X

The comments show how the values are built up from the sequences of 2920 instructions.
Overflow Considerations

If the inputs are scaled so that overflows in the calculation of Y0 are possible, a reordering of the terms may be necessary. At the third step above, a value of Y1 > 0.5 would produce overflow. Reordering the steps to add the 2*Y1 term last might reduce overflow probability. An alternate step would be to reduce the gain at the filter input and boost the filter output to compensate.

A variation on this method (gain reduction and boosting), is to generate a fraction of Y0 then boost the value of Y0 when shifting it into Y1. (The boost occurs on the next program pass). The fraction will usually be 1/2 or 1/4, and is accomplished by modifying the shift codes of all terms contributing to the Y0 calculation.

Simulation of Rectifiers

The absolute magnitude function, \( Y = |X| \), can be realized with a single 2920 instruction (ABS). This function behaves as an idealized full-wave rectifier. The add absolute function (ABA) is useful for combining full-wave rectification with input to a filter.

Half-wave rectifiers can be realized using the equation \( y = \frac{x + |x|}{2} \). The corresponding 2920 code for this operation is:

```
LDA Y,X,R01 ; Y = X/2
ABA Y,X,R01 ; Y = X/2 + ABS(X)/2
```

Other rectification characteristics may be simulated using piece-wise linear approximations, multiplication, or division.

Simulation of Limiters

Limiters may be realized in three ways using the 2920: via the LIM function, via overflow, or by calculations using absolute magnitudes (ABS, ABA).

The LIM function produces an ideal threshold logic element. Even the smallest signal forces a full positive or negative output.

In some systems, signals below some level should not be allowed to excite limiting. These systems require a transfer characteristic similar to that shown in Figure 4-6, where signals with amplitude below the threshold “a” do not produce full scale output. This type of limiter characteristic can be realized using overflow saturation or with the use of absolute magnitude functions.

![Figure 4-6. Limiter Transfer Characteristic](image)
To use overflow saturation to implement such a limiter, the value X is loaded to Y with a left shift code, after which Y may be loaded or added to itself with additional left shifts. Consider this sequence:

```
LDA Y,X,L02 ; Y = 4*X
ADD Y,Y,L02 ; Y = 5*4*X = 20*X
```

The effect is to generate a value of Y which is 20 times X. If X exceeds a value of 0.05, Y will be held to +1.0, or if X \(-0.05\), Y will take the value \(-1\). Thus the characteristic realized is that of Figure 4-6 with \(a=0.05\), and \(L=1.0\).

Another realization can be based on the equation

\[
y = |x + a| - |x - a|
\]

which realizes the same shape curve as that of Figure 4-6, with a value of \(L=2a\). This form generally takes more steps than the overflow saturation method, but allows greater freedom in setting parameters. The 2920 code might appear as follows, where \(A\) represents the limiter threshold and \(T\) is a location used only for intermediate calculations:

```
LDA T,X,R00
ADD T,A,R00 ; X + A in T
ABS Y,T,R00 ; Y = ABS(X + A)
SUB T,A,L01 ; X - A in T
ABS T,T,R00 ; ABS(X - A) in T
SUB Y,T,R00 ; Y = ABS(X + A) - ABS(X - A)
```

**Other Signal Processing and Logic Functions**

Many other signal processing functions can be performed by the 2920. Relaxation and gain controlled oscillators, and adaptive filters, are discussed in a 2920 Application Note.

Modulators can be realized using multiplication of a variable representing the carrier by a variable representing the modulating waveform. Automatic Gain Control (AGC) can be realized by dividing the signal by a level derived from signal magnitude.

Correlation functions involve delays, products, and filtering. The delay achievable is limited by the number of RAM words provided, but two or more samples may be packed in a word to increase the achievable delay. The AND operation is used as a mask to aid in unpacking such words.

Logical operations can be performed using the logical functions AND and XOR, by conditional arithmetic, or by using threshold logic, i.e., summation combined with the LIM function. In some cases, several logical variables can be stored in one RAM word.
Introduction

Since this Assembler uses the ISIS keyboard and file capabilities, ISIS must be loaded before invoking the Assembler. The full procedure for this is given in the ISIS manual named in the Preface. Once ISIS is present, you can enter the Editor to key-in the source text of your Assembler program. After developing and editing your program into a form ready to test, you can invoke the Assembler as described below.

The 2920 Assembler may be resident on the ISIS system diskette or on a non-system diskette. You load the assembler by entering a command that names the assembler and specifies the source file. You may also name the list and object files, but you don't have to. Control options may also be specified as part of the command.

After the assembler goes into execution, all assembler operations specified are performed without further intervention. If the invocation line has an error, the error is reported and you must retype the commands. You may use upper or lower case indiscriminately. The assembler converts all to upper case except for echoing back what you wrote.

Examples:

-AS2920 PROG.SRC

(After an ISIS prompt, shown here as a dash, you type the command to get the assembler to assemble your source program, which is in a file here called PROG.SRC. An assembly listing and object code file will be output to PROG.LST and PROG.HEX respectively. In addition, a symbol table listing will be supplied, and the symbol table debugging output to the object file is suppressed. These defaults are automatic when you do not specify any controls. It is exactly as if you had typed (on one line only)

-AS2920 PROG.SRC PRINT (PROG.LST) LIST OBJECT (PROG.HEX) SYMBOLS
  NODEBUG PAGING PAGewidth(120) PAGElength(66)

All but the last two options have opposites beginning with NO, like NODEBUG, whose opposite (however) is DEBUG. So you can say NOPRINT, NOLIST, NOOBJECT, NOSYMBOLS, or NOPAGING.

All such control options (except PRINT or NOPRINT) may be specified on the invocation line or on control lines (described below). If any control option is specified on the invocation line and also on a control line, the invocation specification takes priority and remains in effect. When a control is specified in different ways on the invocation line itself, the rightmost specification is used. (PRINT or NOPRINT can only appear on the invocation line.)

After running the one assembler pass and completing assembly listing and object output, the assembler outputs a sign-off message and summary:

ASSEMBLY COMPLETE
ERRORS = XXXX
WARNINGS = XXXX
RAMSIZE = XXXX
ROMSIZE = XXXX
Semantic Description

PRINT
You get a list-file named like your source file, but with an extension of .LST, e.g. PROG.LST.

PRINT(filename.ext)
You get a listing, put out to the file you name, using names that fit the ISIS rules, e.g. :F1:MYNEW.LST or :F0:TRYTWO.FIX or :PR: or :TO:

LIST
You get a listing of the code generated for each source line, sent to the list-file.

OBJECT(filename.ext)
You get executable code put to the file you specify.

DEBUG
If OBJECT is specified, the symbol table is output to the object file.

SYMBOLS
Symbol table is output to the list file.

PAGING
Assembler will break the listing into pages with header lines on each.

EJECT
Spaces are skipped to the next top-of-form if paging is specified.

TITLE('...')
The character string specified (within the required parentheses and single-quotes) is printed on the second line of a page header. Strings of more than 64 characters are truncated to the first 64.

NOPRINT
The list-file is suppressed.

NOLIST
The list file will contain only error messages and a summary of the assembly. (Unless use of the NOPRINT option has suppressed the list-file completely.)

NOOBJECT
No object code is created.

NODEBUG
Symbol table is not output to the object file. This is the default.

NOSYMBOLS
Symbol table not listed.

NOPAGING
No page breaks and no header lines after page 1.
PAGEWIDTH(number)

The number you supply specifies the maximum line width in characters, for listing output. It must be between 72 and 132; the default is 120. If you give a number outside these limits, the nearest limit will be used. If a listing line exceeds the pagewidth specified and is less than 133, it will be "wrapped around," with continuation beginning in column 20. Characters beyond column 132 will be truncated and lost.

PAGELENGTH(number)

This specifies the total number of lines per listing page. You have to count three blank lines at both top and bottom, and any header lines. The minimum pagelength is 15. The default is 66. Specified pagelengths are maintained by issuing a form feed to reach the top of the next page.

As implied by the discussion of the invocation line and defaults there, the following are used if no specification of an option is made:

PRINT(filename.LST)
LIST
OBJECT(filename.HEX)
NODEBUG
SYMBOLS
PAGING
PAGEWIDTH(120)
PAGELENGTH(66)

Control Records

A control record is a line in the source file which specifies any number of control options. Those contradicting a specification on the invocation line will cause an error message to be issued, and the new specification to be ignored, except for LIST, NOLIST, EJECT, or TITLE. A control line must begin with a dollar sign ($) and may have several options in it, separated by blanks. Commas are flagged as errors. If a control line has an error in it, the erroneous control setting and those to its right will be ignored. A control record containing PRINT or NOPRINT will be flagged as an error and ignored. If an option is not specified on the invocation line or any control line, its default is used.

Control records specifying LIST, NOLIST, EJECT, or TITLE may appear anywhere in the source file. The other control options allowed on control lines must appear before any source lines.

Example:

$EJECT TITLE ('FIRST TRY FILTER') LIST
The following example shows the format of the listing output from an assembly, including error flags. The resulting hexadecimal object code is also shown. (These program-sections were designed to exercise all the execution-conflict error messages. They do not comprise a meaningful program.)

```
*ISIS-II 2920 ASSEMBLER V1.0*

ASSEMBLER INVOKED BY: FO:AS2920 EXECON.SRC

LINE   LOC OBJECT SOURCE STATEMENT
1       ; TEST ALL KNOWN 2920 EXECUTION CONFLICTS.
2       ; OUT FOLLOWS DAR AS DST.
3       0 4044EF LDA DAR. RAM0
E  6  1 2000EF OUTO
7       2 4000EF NOP
8       9 3000FB SUB RAM1, RAM2, CHD0
E 12   4 9000EF OUT1
13      5 4000EF NOP
14      15 ; CVT FOLLOWS A CVT.
16      17 6 0100EF CVTO
E 18   7 1100EF CVT1
19      8 4000EF NOP
20      21 ; CVT FOLLOWS DAR AS DST.
22      23 9 4044EF LDA DAR. RAM0
E 24   10 0100EF CVTO
25      11 4000EF NOP
26      27 ; CVT FOLLOWS CMD SUB.
28      29 12 8300FB SUB RAM1, RAM2, CHD0
E 30   13 1100EF CVT1
31      14 4000EF NOP
32      33 ; CVT FOLLOWS A CVT.
34      35 15 0100EF CVTO
E 36   16 1100EF CVT1
37      17 4000EF NOP
38      39 ; CVT FOLLOWS IN.
40      41 18 0000EF INO
E 42   19 1100EF CVT1
43      20 4000EF NOP
44      45 ; CHD USED WITH AND, LIM, OR ABS.
46      47 21 F700E3 AND RAM2, RAM3, CHD7
E 48   22 4000EF NOP
49      23 E700F5 LIM RAM3, RAM2, CHD4
50      24 4000EF NOP
E 51   25 D000E7 ABS RAM2, RAM8, CHD5
52      26 4000EF NOP
```
Example of Listing Format

2920 Assembly Language

LINE LOC OBJECT SOURCE STATEMENT

1: TEST ALL KNOWN 2920 EXECUTION CONFLICTS.
2
3: OUT FOLLOWS DAR AS DST.
4
5: 0 4044EF LDA DAR, RAMO
E 6: 1 8000EF OUTO
7: 2 4000EF NOP
8
9: : OUT FOLLOWS CMD SUB.
10
11: 3 8300FB SUB RAM1, RAM2, CMD0
E 12: 4 9000EF OUT1
13: 5 4000EF NOP
14
15: : CVT FOLLOWS A CVT.
16
17: 6 0100EF CVTO
E 18: 7 1100EF CVTI
19: 8 4000EF NOP
20
21: : CVT FOLLOWS DAR AS DST.
22
23: 9 4044EF LDA DAR, RAMO
E 24: 10 0100EF CVTO
25: 11 4000EF NOP
26
27: : CVT FOLLOWS CMD SUB.
28
29: 12 8300FB SUB RAM1, RAM2, CMD0
E 30: 13 1100EF CVTI
31: 14 4000EF NOP
32
33: : CVT FOLLOWS A CVT.
34
35: 15 0100EF CVTO
E 36: 16 1100EF CVTI
37: 17 4000EF NOP
38
39: : CVT FOLLOWS IN.
40
41: 18 0000EF INO
E 42: 19 1100EF CVTI
43: 20 4000EF NOP
44
45: : CMD USED WITH AND, LIM, OR ABS.
46
47: 21 F708EF AND RAM2, RAM3, CMD7
E 48: 22 4000EF NOP
49
50: 23 E700EF LIM RAM3, RAM2, CMD6
E 51: 24 4000EF NOP
52
53: 25 D000EF ABS RAM2, RAM8, CMD5
E 54: 26 4000EF NOP
55
56: : LIM WITH SHIFT CODE (OTHER THAN R00)
57
58: 27 460014 LIM RAM3, RAM2, R01
E 59: 28 4000EF NOP
60
61: : CMD SUB AND DAR AS DST.
62
63: 29 4600F5 LIM RAM3, RAM2, R00
E 64: 30 4000EF NOP
65
66: : CVT AND DAR AS DST.
67
68: 31 014CEB SUB DAR, RAM1, CMD0
E 69: 32 4000EF NOP
70
71: : CVT AND DAR AS DST.
72
73: 33 0144EF LDA DAR, RAMO, CVTO
B 74: 34 5000EF E0P
75
2920 Assembly Language Example of Listing Format

ISIS-II 2920 ASSEMBLER V1.0

LINE LOC OBJECT SOURCE STATEMENT

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>RAM0</td>
<td>0</td>
</tr>
<tr>
<td>RAM1</td>
<td>1</td>
</tr>
<tr>
<td>RAM2</td>
<td>2</td>
</tr>
<tr>
<td>RAM3</td>
<td>3</td>
</tr>
<tr>
<td>RAM4</td>
<td>4</td>
</tr>
</tbody>
</table>

ASSEMBLY COMPLETE
ERRORS = 0
WARNINGS = 17
RAMSIZE = 5
ROMSIZE = 38

A-3
Section 1: Arithmetic Operation Codes

<table>
<thead>
<tr>
<th>Code</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>ABA</td>
<td>ADD</td>
</tr>
<tr>
<td>ABS</td>
<td>AND</td>
</tr>
<tr>
<td>ADD</td>
<td>LDA</td>
</tr>
<tr>
<td>AND</td>
<td>LIM</td>
</tr>
<tr>
<td>LDA</td>
<td>SUB</td>
</tr>
<tr>
<td>LIM</td>
<td>XOR</td>
</tr>
</tbody>
</table>

Section 2: Analog Control Codes and Digital/Analog Register

<table>
<thead>
<tr>
<th>Code</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>CNDS</td>
<td>CVTS</td>
</tr>
<tr>
<td>CND7</td>
<td>EOP</td>
</tr>
<tr>
<td>CND6</td>
<td>IN0</td>
</tr>
<tr>
<td>CND5</td>
<td>NOP</td>
</tr>
<tr>
<td>CND4</td>
<td>OUT0</td>
</tr>
<tr>
<td>CND3</td>
<td>IN1</td>
</tr>
<tr>
<td>CND2</td>
<td>OUT1</td>
</tr>
<tr>
<td>CND1</td>
<td>IN2</td>
</tr>
<tr>
<td>CND0</td>
<td>OUT2</td>
</tr>
</tbody>
</table>

Section 3: Constant Source Codes

<table>
<thead>
<tr>
<th>Code</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>KM1</td>
<td>KM2</td>
</tr>
<tr>
<td>KM3</td>
<td>KM4</td>
</tr>
<tr>
<td>KM5</td>
<td>KM6</td>
</tr>
<tr>
<td>KM7</td>
<td>KM8</td>
</tr>
<tr>
<td>KPO</td>
<td>KP1</td>
</tr>
<tr>
<td>KP2</td>
<td>KP3</td>
</tr>
<tr>
<td>KP4</td>
<td>KP5</td>
</tr>
<tr>
<td>KP6</td>
<td>KP7</td>
</tr>
</tbody>
</table>

Section 4: Scaler Control Codes

<table>
<thead>
<tr>
<th>Code</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>RO0</td>
<td>R02</td>
</tr>
<tr>
<td>R01</td>
<td>R03</td>
</tr>
<tr>
<td>R0</td>
<td>R04</td>
</tr>
<tr>
<td>R03</td>
<td>R05</td>
</tr>
<tr>
<td>R06</td>
<td>R07</td>
</tr>
<tr>
<td>R08</td>
<td>R09</td>
</tr>
<tr>
<td>R09</td>
<td>R10</td>
</tr>
<tr>
<td>R10</td>
<td>R11</td>
</tr>
<tr>
<td>R11</td>
<td>R12</td>
</tr>
<tr>
<td>R12</td>
<td>R13</td>
</tr>
<tr>
<td>L01</td>
<td>L02</td>
</tr>
</tbody>
</table>

Section 5: Assembler Commands and Modifiers

<table>
<thead>
<tr>
<th>Command</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEBUG</td>
<td>Node debug</td>
</tr>
<tr>
<td>NODEBUG</td>
<td>End</td>
</tr>
<tr>
<td>EQU</td>
<td>No object</td>
</tr>
<tr>
<td>NOOBJECT</td>
<td>Paging</td>
</tr>
<tr>
<td>NOPAGING</td>
<td>Symbols</td>
</tr>
<tr>
<td>NOSYMBOLES</td>
<td>Page length</td>
</tr>
<tr>
<td>PAGELENGTH</td>
<td>Page width</td>
</tr>
<tr>
<td>PRINT</td>
<td>Title</td>
</tr>
<tr>
<td>NPRINT</td>
<td>Title(&quot;&quot;)</td>
</tr>
<tr>
<td>EJECT</td>
<td>Exit</td>
</tr>
<tr>
<td>NLIST</td>
<td>List</td>
</tr>
</tbody>
</table>
All user programs loaded via the SM2920 module must conform to Intel's standard for hexadecimal object files, partly because the language translators generate only hexadecimal code. The hexadecimal object code file generated by the AS2920 assembler contains the contents of program memory which would result from loading the assembled source program. The code is formatted in hexadecimal bytes of data. The file contains the ASCII representation of the hexadecimal bytes of data. The object code itself is preceded by a symbol table. These two parts may be loaded or saved together or separately.

The symbol table is a series of records, terminated by a dollar sign. Each record contains three fields separated by one or more ASCII spaces:

- a number field (not used by SM2920)
- a label field containing the ASCII representation of a source program symbol, and
- an address field containing the hexadecimal address assigned to the symbol by the language translator.

The symbol table is terminated by a record whose first nonblank character is a dollar sign.

The object code generated by the language translator follows the symbol table. The object code has records. Each of these records or physical lines is six logical fields of varying length in characters or frames:

- FIELD 0: RECORD MARK (FRAME 0 IS ALWAYS ':')
- FIELD 1: RECORD LENGTH (FRAMES 1 AND 2)
- FIELD 2: LOAD ADDRESS FIELD (FRAMES 3, 4, 5 AND 6)
- FIELD 3: RECORD TYPE (FRAMES 7 AND 8)
- FIELD 4: DATA (FRAMES 9 TO 9+2*RECORD LENGTH-1)
- FIELD 5: CHECKSUM (FRAMES 'DATA FIELD' + AND 'DATA FIELD' +2)

For an example of the object file format see the sample program in Appendix A.

Object Code Output Format

The format of the object code is a series of records, each containing its record length, type, memory load address, checksum, and data. The figure following shows a typical output file in hexadecimal format.

- RECORD MARK
- RECORD LENGTH
- STARTING LOAD ADDRESS
- RECORD TYPE
- DATA
- CHECKSUM

- 10000007A2F577B2F5F132100003E1159D21282
- 1000000E3E1F579174F7817477D176F7C176775
- 0D00200F13DC20C00B77C1F577D1F5FC96A
- 00000001

(Because record length equals 0 and record type equals 01, this record specifies end-of-file.)
## APPENDIX D
### POWERS OF TWO

#### POWERS OF TWO

\[ 2^n \]

<table>
<thead>
<tr>
<th>( n )</th>
<th>( 2^n )</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>2</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>8</td>
</tr>
<tr>
<td>4</td>
<td>16</td>
</tr>
<tr>
<td>5</td>
<td>32</td>
</tr>
<tr>
<td>6</td>
<td>64</td>
</tr>
<tr>
<td>7</td>
<td>128</td>
</tr>
<tr>
<td>8</td>
<td>256</td>
</tr>
<tr>
<td>9</td>
<td>512</td>
</tr>
<tr>
<td>10</td>
<td>1024</td>
</tr>
<tr>
<td>11</td>
<td>2048</td>
</tr>
<tr>
<td>12</td>
<td>4096</td>
</tr>
<tr>
<td>13</td>
<td>8192</td>
</tr>
<tr>
<td>14</td>
<td>16384</td>
</tr>
<tr>
<td>15</td>
<td>32768</td>
</tr>
<tr>
<td>16</td>
<td>65536</td>
</tr>
<tr>
<td>17</td>
<td>131072</td>
</tr>
<tr>
<td>18</td>
<td>262144</td>
</tr>
<tr>
<td>19</td>
<td>524288</td>
</tr>
<tr>
<td>20</td>
<td>1048576</td>
</tr>
</tbody>
</table>

#### POWERS OF TWO

<table>
<thead>
<tr>
<th>( n )</th>
<th>( 2^n )</th>
</tr>
</thead>
<tbody>
<tr>
<td>21</td>
<td>2097152</td>
</tr>
<tr>
<td>22</td>
<td>4194304</td>
</tr>
<tr>
<td>23</td>
<td>8388608</td>
</tr>
<tr>
<td>24</td>
<td>16777216</td>
</tr>
<tr>
<td>25</td>
<td>33554432</td>
</tr>
<tr>
<td>26</td>
<td>67108864</td>
</tr>
<tr>
<td>27</td>
<td>134217728</td>
</tr>
<tr>
<td>28</td>
<td>268435456</td>
</tr>
<tr>
<td>29</td>
<td>536870912</td>
</tr>
<tr>
<td>30</td>
<td>1073741824</td>
</tr>
<tr>
<td>31</td>
<td>2147483648</td>
</tr>
<tr>
<td>32</td>
<td>4294967296</td>
</tr>
<tr>
<td>33</td>
<td>8589934592</td>
</tr>
<tr>
<td>34</td>
<td>17179869144</td>
</tr>
<tr>
<td>35</td>
<td>34359738368</td>
</tr>
<tr>
<td>36</td>
<td>68719476736</td>
</tr>
<tr>
<td>37</td>
<td>137428953472</td>
</tr>
<tr>
<td>38</td>
<td>274857906944</td>
</tr>
<tr>
<td>39</td>
<td>549715813888</td>
</tr>
<tr>
<td>40</td>
<td>1099431627776</td>
</tr>
<tr>
<td>41</td>
<td>2198863255552</td>
</tr>
<tr>
<td>42</td>
<td>4397726511104</td>
</tr>
<tr>
<td>43</td>
<td>8795453022208</td>
</tr>
<tr>
<td>44</td>
<td>1759090644416</td>
</tr>
<tr>
<td>45</td>
<td>3518181288320</td>
</tr>
<tr>
<td>46</td>
<td>7036362576640</td>
</tr>
<tr>
<td>47</td>
<td>1407272515328</td>
</tr>
<tr>
<td>48</td>
<td>2814749767104</td>
</tr>
<tr>
<td>49</td>
<td>5629499534720</td>
</tr>
<tr>
<td>50</td>
<td>1125999069424</td>
</tr>
<tr>
<td>51</td>
<td>2251998138848</td>
</tr>
<tr>
<td>52</td>
<td>4503996277696</td>
</tr>
<tr>
<td>53</td>
<td>9007992555392</td>
</tr>
<tr>
<td>54</td>
<td>1801598510976</td>
</tr>
<tr>
<td>55</td>
<td>3603197021952</td>
</tr>
<tr>
<td>56</td>
<td>7206394043904</td>
</tr>
<tr>
<td>57</td>
<td>1441278808780</td>
</tr>
<tr>
<td>58</td>
<td>2882557617560</td>
</tr>
<tr>
<td>59</td>
<td>5765115235120</td>
</tr>
</tbody>
</table>

#### APPENDIX D

**POWERS OF TWO**

\[ 2^n \]

<table>
<thead>
<tr>
<th>( n )</th>
<th>( 2^n )</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>2</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>8</td>
</tr>
<tr>
<td>4</td>
<td>16</td>
</tr>
<tr>
<td>5</td>
<td>32</td>
</tr>
<tr>
<td>6</td>
<td>64</td>
</tr>
<tr>
<td>7</td>
<td>128</td>
</tr>
<tr>
<td>8</td>
<td>256</td>
</tr>
<tr>
<td>9</td>
<td>512</td>
</tr>
<tr>
<td>10</td>
<td>1024</td>
</tr>
<tr>
<td>11</td>
<td>2048</td>
</tr>
<tr>
<td>12</td>
<td>4096</td>
</tr>
<tr>
<td>13</td>
<td>8192</td>
</tr>
<tr>
<td>14</td>
<td>16384</td>
</tr>
<tr>
<td>15</td>
<td>32768</td>
</tr>
<tr>
<td>16</td>
<td>65536</td>
</tr>
<tr>
<td>17</td>
<td>131072</td>
</tr>
<tr>
<td>18</td>
<td>262144</td>
</tr>
<tr>
<td>19</td>
<td>524288</td>
</tr>
<tr>
<td>20</td>
<td>1048576</td>
</tr>
</tbody>
</table>

#### APPENDIX D

**POWERS OF TWO**

\[ 2^n \]

<table>
<thead>
<tr>
<th>( n )</th>
<th>( 2^n )</th>
</tr>
</thead>
<tbody>
<tr>
<td>21</td>
<td>2097152</td>
</tr>
<tr>
<td>22</td>
<td>4194304</td>
</tr>
<tr>
<td>23</td>
<td>8388608</td>
</tr>
<tr>
<td>24</td>
<td>16777216</td>
</tr>
<tr>
<td>25</td>
<td>33554432</td>
</tr>
<tr>
<td>26</td>
<td>67108864</td>
</tr>
<tr>
<td>27</td>
<td>134217728</td>
</tr>
<tr>
<td>28</td>
<td>268435456</td>
</tr>
<tr>
<td>29</td>
<td>536870912</td>
</tr>
<tr>
<td>30</td>
<td>1073741824</td>
</tr>
<tr>
<td>31</td>
<td>2147483648</td>
</tr>
<tr>
<td>32</td>
<td>4294967296</td>
</tr>
<tr>
<td>33</td>
<td>8589934592</td>
</tr>
<tr>
<td>34</td>
<td>17179869144</td>
</tr>
<tr>
<td>35</td>
<td>34359738368</td>
</tr>
<tr>
<td>36</td>
<td>68719476736</td>
</tr>
<tr>
<td>37</td>
<td>137428953472</td>
</tr>
<tr>
<td>38</td>
<td>274857906944</td>
</tr>
<tr>
<td>39</td>
<td>549715813888</td>
</tr>
<tr>
<td>40</td>
<td>1099431627776</td>
</tr>
<tr>
<td>41</td>
<td>2198863255552</td>
</tr>
<tr>
<td>42</td>
<td>4397726511104</td>
</tr>
<tr>
<td>43</td>
<td>8795453022208</td>
</tr>
<tr>
<td>44</td>
<td>1759090644416</td>
</tr>
<tr>
<td>45</td>
<td>3518181288320</td>
</tr>
<tr>
<td>46</td>
<td>7036362576640</td>
</tr>
<tr>
<td>47</td>
<td>1407272515328</td>
</tr>
<tr>
<td>48</td>
<td>2814749767104</td>
</tr>
<tr>
<td>49</td>
<td>5629499534720</td>
</tr>
<tr>
<td>50</td>
<td>1125999069424</td>
</tr>
<tr>
<td>51</td>
<td>2251998138848</td>
</tr>
<tr>
<td>52</td>
<td>4503996277696</td>
</tr>
<tr>
<td>53</td>
<td>9007992555392</td>
</tr>
<tr>
<td>54</td>
<td>1801598510976</td>
</tr>
<tr>
<td>55</td>
<td>3603197021952</td>
</tr>
<tr>
<td>56</td>
<td>7206394043904</td>
</tr>
<tr>
<td>57</td>
<td>1441278808780</td>
</tr>
<tr>
<td>58</td>
<td>2882557617560</td>
</tr>
<tr>
<td>59</td>
<td>5765115235120</td>
</tr>
</tbody>
</table>
APPENDIX E

TABLE OF ASCII CHARACTER CODES

ASCII CODES

The 2920 assembler uses the seven bit ASCII code, with the high-order eighth bit (parity bit) always reset.

<table>
<thead>
<tr>
<th>GRAPHIC OR ASCII CONTROL (HEXADECIMAL)</th>
<th>GRAPHIC OR ASCII CONTROL (HEXADECIMAL)</th>
<th>GRAPHIC OR ASCII CONTROL (HEXADECIMAL)</th>
</tr>
</thead>
<tbody>
<tr>
<td>NUL</td>
<td>+</td>
<td>V</td>
</tr>
<tr>
<td>SOH</td>
<td>.</td>
<td>W</td>
</tr>
<tr>
<td>STX</td>
<td>-</td>
<td>X</td>
</tr>
<tr>
<td>ETX</td>
<td>.</td>
<td>Y</td>
</tr>
<tr>
<td>EOT</td>
<td>/</td>
<td>Z</td>
</tr>
<tr>
<td>ENQ</td>
<td>0</td>
<td>[</td>
</tr>
<tr>
<td>ACK</td>
<td>1</td>
<td>\</td>
</tr>
<tr>
<td>BEL</td>
<td>2</td>
<td>]</td>
</tr>
<tr>
<td>BS</td>
<td>3</td>
<td>A</td>
</tr>
<tr>
<td>HT</td>
<td>4</td>
<td>B</td>
</tr>
<tr>
<td>LF</td>
<td>5</td>
<td>C</td>
</tr>
<tr>
<td>VT</td>
<td>6</td>
<td>D</td>
</tr>
<tr>
<td>FF</td>
<td>7</td>
<td>E</td>
</tr>
<tr>
<td>CR</td>
<td>8</td>
<td>F</td>
</tr>
<tr>
<td>SO</td>
<td>9</td>
<td>G</td>
</tr>
<tr>
<td>SI</td>
<td>;</td>
<td>H</td>
</tr>
<tr>
<td>DLE</td>
<td>:</td>
<td>I</td>
</tr>
<tr>
<td>DC1 (X-ON)</td>
<td>&lt;</td>
<td>J</td>
</tr>
<tr>
<td>DC2 (TAPE)</td>
<td>=</td>
<td>K</td>
</tr>
<tr>
<td>DC3 (X-OFF)</td>
<td>&gt;</td>
<td>L</td>
</tr>
<tr>
<td>DC4 (TAPE)</td>
<td>?</td>
<td>M</td>
</tr>
<tr>
<td>NAK</td>
<td>@</td>
<td>N</td>
</tr>
<tr>
<td>SYN</td>
<td>#</td>
<td>O</td>
</tr>
<tr>
<td>ETB</td>
<td>$</td>
<td>p</td>
</tr>
<tr>
<td>CAN</td>
<td>%</td>
<td>q</td>
</tr>
<tr>
<td>EM</td>
<td>&amp;</td>
<td>r</td>
</tr>
<tr>
<td>SUB</td>
<td>'</td>
<td>s</td>
</tr>
<tr>
<td>ESC</td>
<td>&quot;</td>
<td>t</td>
</tr>
<tr>
<td>FS</td>
<td>!</td>
<td>u</td>
</tr>
<tr>
<td>GS</td>
<td>&quot;</td>
<td>v</td>
</tr>
<tr>
<td>RS</td>
<td>$</td>
<td>w</td>
</tr>
<tr>
<td>US</td>
<td>%</td>
<td>x</td>
</tr>
<tr>
<td>SP</td>
<td>&amp;</td>
<td>y</td>
</tr>
<tr>
<td>!</td>
<td>#</td>
<td>z</td>
</tr>
<tr>
<td>&quot;</td>
<td>$</td>
<td>{</td>
</tr>
<tr>
<td>&quot;</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>#</td>
<td>&amp;</td>
<td>}</td>
</tr>
<tr>
<td>$</td>
<td>'</td>
<td>~</td>
</tr>
<tr>
<td>%</td>
<td>(</td>
<td>DEL (RUB OUT)</td>
</tr>
<tr>
<td>&amp;</td>
<td>)</td>
<td>7</td>
</tr>
<tr>
<td>’</td>
<td>)</td>
<td>7E</td>
</tr>
<tr>
<td>&quot;</td>
<td>*</td>
<td>7F</td>
</tr>
</tbody>
</table>

E-1
Instruction Field Bit Assignments

The instruction word for the 2920 is 24 bits long and is divided into six four-bit nibbles:

<table>
<thead>
<tr>
<th>Nibble</th>
<th>MSB</th>
<th>LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>ADF0</td>
<td>ADK2</td>
</tr>
<tr>
<td>1</td>
<td>A2</td>
<td>B1</td>
</tr>
<tr>
<td>2</td>
<td>A4</td>
<td>B3</td>
</tr>
<tr>
<td>3</td>
<td>A0</td>
<td>B5</td>
</tr>
<tr>
<td>4</td>
<td>S2</td>
<td>S1</td>
</tr>
<tr>
<td>5</td>
<td>L2</td>
<td>L1</td>
</tr>
</tbody>
</table>

where L0 - L2 is the opcode,
A0 - A5 is the source address,
B0 - B5 is the destination address,
S0 - S3 is the shiftcode,
ADF1 - ADF2 is the iocode.

Opcode Field

<table>
<thead>
<tr>
<th>L2</th>
<th>L1</th>
<th>L0</th>
<th>Mnemonic</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>XOR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>001</td>
<td>AND</td>
<td></td>
<td></td>
</tr>
<tr>
<td>010</td>
<td>LIM</td>
<td></td>
<td></td>
</tr>
<tr>
<td>011</td>
<td>ABS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>100</td>
<td>ABA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>101</td>
<td>SUB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>110</td>
<td>ADD</td>
<td></td>
<td></td>
</tr>
<tr>
<td>111</td>
<td>LDA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Source and Destination Fields

The destination operand is a six-bit address pointing into RAM. Each address bit is located as follows:

<table>
<thead>
<tr>
<th>ADDR BIT</th>
<th>0 (LSB)</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5 (MSB)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>B0</td>
<td>B1</td>
<td>B2</td>
<td>B3</td>
<td>B4</td>
<td>B5</td>
</tr>
</tbody>
</table>
The source operand is also a six-bit address pointing into RAM. Each address bit is located as follows:

<table>
<thead>
<tr>
<th>ADDR BIT</th>
<th>0 (LSB)</th>
<th>A0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>A1</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>A2</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>A3</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>A4</td>
<td></td>
</tr>
<tr>
<td>5 (MSB)</td>
<td>A5</td>
<td></td>
</tr>
</tbody>
</table>

**Shift Code Field**

<table>
<thead>
<tr>
<th>S0</th>
<th>S1</th>
<th>S2</th>
<th>S3</th>
<th>Mnemonic</th>
</tr>
</thead>
<tbody>
<tr>
<td>1100</td>
<td>R13</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1011</td>
<td>R12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1010</td>
<td>R11</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1001</td>
<td>R10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1000</td>
<td>R09</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0111</td>
<td>R08</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0110</td>
<td>R07</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0101</td>
<td>R06</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0100</td>
<td>R05</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0011</td>
<td>R04</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0010</td>
<td>R03</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0001</td>
<td>R02</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0000</td>
<td>R01</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1101</td>
<td>L01</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1110</td>
<td>L02</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1111</td>
<td>R00</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Input/Output Code Field**

The iocode is located in bits 23-19 and is encoded in the following manner:

<table>
<thead>
<tr>
<th>ADF0</th>
<th>ADF1/ADK0</th>
<th>ADK1</th>
<th>ADK2</th>
<th>Mnemonic</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>000-111</td>
<td>000-111</td>
<td>000-111</td>
<td>CVT0—CVT 7</td>
</tr>
<tr>
<td>01</td>
<td>000-111</td>
<td>000-111</td>
<td>000-111</td>
<td>OUT0—OUT 7</td>
</tr>
<tr>
<td>11</td>
<td>000-111</td>
<td>000-111</td>
<td>000-111</td>
<td>CND0—CND 7</td>
</tr>
</tbody>
</table>
Command Language and Run-Time Errors

**COMMAND SYNTAX ERROR**
This message means one of the following conditions has been directed: illegal syntax, missing or illegal delimiter use, or a missing required parameter.

**PREMATURE EOF**
An end-of-file was encountered before an END directive. This is an unrecoverable error condition, causing the Assembler to terminate abnormally.

Syntax Errors, Control Record Errors, and Semantic Warnings

These errors are indicated by single letter codes which appear on the same line of the listing as the source line in which they were found. When multiple errors are detected in a single source line, only the first error is reported. A summary of syntax errors is output to the console and list devices.

- **C** An illegal control option or placement.
- **I** Illegal ASCII character; possibly a missing linefeed after a carriage-return.
- **M** Multiple definition of symbols, which must be unique in the first 31 characters.
- **O** Illegal operation code or operand.
- **S** Invalid syntax, usually due to invalid or missing opcode.

**Semantic Warning Flags:**

- **B** Boundary error. EOP does not fall on legal address, i.e., a multiple of four.
- **E** Execution conflict: e.g., a CVT on or immediately after using the DAR as a destination, or right after an input; or a conditional subtract with the DAR as a destination; or an attempt to use a conditional iocode on an AND, LIM, or ABS, or an attempt to use LIM with a shiftcode other than R0.
- **P** Pad insertion, putting NOPs after the EOP.
- **V** Illegal value specified for an operand with a limited range.
The following is a formal definition of the language accepted by the 2920 Assembler. Upper-case character strings in this description represent terminal symbols used exactly as shown. Lower-case strings represent metalinguistic variables which are either defined here or self-evident. Punctuation shown after the string ::=, e.g. commas, must be used as and where shown. Blanks shown between variables or terminals, e.g. in the EQU directive, are needed as separators.

```
program ::= stmt_list end_stmt
stmt_list ::= stmt / stmt_list stmt
stmt ::= basic_stmt nl
nl ::= CR / comment CR
basic_stmt ::= optional_label machine_inst / assemb_directive / empty
optional_label ::= name: / empty
machine_inst ::= opcode dest,src optional_shiftcode optional_iocode
  / iocode
optional_shiftcode ::= ,shiftcode / empty
optional_iocode ::= ,iocode / empty
assemb_directive ::= name EQU name
opcode ::= XOR / AND / LIM / ABS / ABA / SUB / ADD / LDA
shiftcode ::= R00 / R01 / R02 / R03 ... / R13 / L01 / L02 / R1 / R2 / R3 ... / R9
  / L1 / L2
iocode ::= IN0 / IN1 / IN2 / NOP / EOP / CVTS / CVT7 / CVT6 / CVT5 ... /
  ... / CVT0 / CNDS / CND7 / CND6 ... / CND0
dest ::= name
src ::= name
name ::= letter / special_char / name letter / name special_char
  / name decimal_digit
special_char ::= @ / ? / __
comment ::= ; / ; ascii_characters
letter ::= A / B / C / D / E / F / G / H / I / J / K / L / M / N / O / P / Q /
  R / S / T / U / V / W / X / Y / Z
decimal_digit ::= 0 / 1 / 2 / 3 / 4 / 5 / 6 / 7 / 8 / 9
end_stmt ::= END
```

Notes: The slash means you may choose among the items separated. "Empty" means the entry can be omitted entirely. Terminal symbols shown in upper case are also accepted from the keyboard in lower-case.
Data in the 2920 are stored using a two's complement binary form. Using this form, the highest order bit indicates the sign of the value, with this bit being zero (0) for positive and zero values, and one (1) for negative values. If the intended value is positive, the remaining bits correspond to that value, independent of the sign bit. If the intended value is negative, then the remaining bits correspond to the number (one minus that value).

A convention used with the 2920 places an imaginary binary point just to the right of the highest order (25th) bit, as shown below:

\[ 1.011010111001111110000100 \]

Each bit to the right of the binary point has a positive fractional weight associated with it, the first having the value \(2^{-1} = \frac{1}{2}\), the second \(2^{-2} = \frac{1}{4}\), and so on. If \(x\) is the number represented by the bits to the right of the binary point, then \(0 < x < 1.0\). If \(s\) represents the sign bit (0 for non-negative values, 1 for negative), then the full 25-bit number represents the value \(-s + x\).

Two's complement arithmetic is used because it allows relatively simple hardware realizations of arithmetic functions. Addition in two's complement follows normal binary addition rules, and can be realized using standard adder building blocks. If two numbers of like sign bit are added and the sign bit of the result differs from that of the original operands, the result is too large in magnitude to be contained within the allotted number of bits. In this case an "overflow" is said to have occurred.

Subtraction in two's complement arithmetic may be done by adding the two's complement of the subtrahend. The two's complement of a number is formed by first taking the one's complement and then adding a 1 in the lowest order position. The one's complement is formed by complementing all bits in place, i.e., replacing all original zeroes with ones, and all original ones with zeroes. (Note that the number \(-1.0\) has no valid two's complement in the 25-bit number system used.) In practice, subtraction is accomplished by adding the one's complement, and forcing a carry input into the lowest order adder stage—which is equivalent to adding a 1 in the lowest order position.

Using two's complement arithmetic therefore simplifies addition and subtraction as compared with sign/magnitude representation in that no sign bit testing of either operand is necessary to set up for addition or subtraction. Only one set of adders is needed because the conversion from one's complement to two's complement can be achieved within the adder.

Multiplication and division by powers of two corresponds to shifts left or right respectively. When shifting left, the low order bit is filled with zeroes and when shifting right, the high order bit is filled with the sign bit. To extend precision to the left, the sign bit is extended into each added position before any shift operations are done. The sign bit behaves as if it extends to the left on to infinity. Overflow corresponds to the case where the recorded sign bit does not correspond to the sign bit at infinity.

In the 2920, arithmetic is performed with a left extension to a total of 28 bits, adequate to perform any 2920 operation without possibility of overflow. Thus the highest order bit corresponds to the sign bit at infinity. If the storable portion of the result (low 25-bits) does not correspond to the correct result, an overflow is
Two’s Complement Data Handling in the 2920

indicated, and if overflow limiting is enabled, the 25-bit value stored is the positive extremum (if the correct sign bit was 0) or the negative extremum (if the correct sign bit was 1).

\[
\text{positive extremum} = 0.1111\ 1111\ 1111\ 1111\ 1111 = \text{approx. } +1.0 \\
\text{negative extremum} = 1.0000\ 0000\ 0000\ 0000\ 0000 = -1.0
\]

In two’s complement arithmetic, multiplication can be performed in a manner similar to that used for positive binary numbers. However, because the sign bit has a negative rather than a positive weight, some additional corrections are needed.

Multiplication in the 2920 may be achieved using the conditional add, with the multiplier being loaded into the DAR, and the multiplicand being conditionally added to the (partial) product. Because adds in the 2920 provide for sign extension during shifting, a positive multiplier can produce a correct product without any further correction, shown in the examples below.

\[
\begin{align*}
1111.11 &\quad (-\frac{1}{16}) \\
x 0000.11 &\quad (+\frac{3}{16}) \\
\ldots1111.111 &\quad \\
\ldots1111.1111 &\quad \\
\ldots1111.1101 &\quad = -1 + 13/16 = -3/16
\end{align*}
\]

Note that in each case, the sign bit was extended to the left in the partial products. The example shown above is drawn in a manner different from that used in grade school arithmetic classes. The somewhat different display results from noting that each bit of the multiplier to the right of the binary point has a weight equal to some negative power of 2, i.e., is equivalent to a right shift of one or more positions.

\[
\begin{align*}
0.1100 &\quad (3/4) \\
x 0.1101 &\quad (13/16) \\
0000.01100 &\quad \\
0000.001100 &\quad \\
0000.000000 &\quad \\
0000.00001101 &\quad \\
0000.10011101 &\quad
\end{align*}
\]

Thus if the multiplication is done starting at the binary point of the multiplier, and running through the multiplier from left to right, the binary point can be maintained (and aligned) for each partial product. Each bit of the multiplier corresponds to a possible addition of the multiplicand, shifted to the right by one or more positions, to the product. If the multiplier bit is a 1, the addition takes place, otherwise it does not take place.

If the sign bit of the multiplier is non-zero, because this bit has a negative weight the multiplicand should be subtracted from the product. In the 2920 this function is achieved by complementing the multiplicand, and conditionally adding the resulting complement to the product based on the sign bit of the multiplier.

Division tends to be complex in two’s complement arithmetic, and so may be simplified by extracting the signs of the operands, performing the division using only the magnitudes of the dividend and divisor. The quotient is converted to the proper sign based on the extracted signs.

Restoring binary division is performed using a series of test subtractions of the divisor from the dividend, with the original value restored if the result becomes negative. The sequence of test subtractions proceeds from left to right, with each successful subtraction (one leaving a positive difference, thus not requiring restora-
tion) reducing the magnitude of the dividend. The locations of the successful subtractions are noted by ones, those unsuccessful by zeroes, in the DAR.

Restoration of the dividend corresponds to adding the divisor back to the dividend. Because this operation is followed by a test subtraction with the divisor shifted one position further right, the restoration/test subtraction sequence can be replaced by a single addition of the divisor after it is shifted to the right. (As a right shift is equivalent to a multiply by 1/2, the first sequence is $+d - d/2 = d/2$; the second operation is $+d/2$.)

In the 2920, the conditional subtract operation is used to perform this non-restoring divide algorithm. For any arithmetic operation, the high order carry from the extended arithmetic is saved for possible testing by the conditional subtract instruction. This carry has the same value as the sign of the result generating it, i.e., 1 for negative, 0 for non-negative numbers. The conditional subtract performs the addition or subtraction required by the previous result (i.e., carry), and then stores the new result of the operation in a designated location (bit) of the DAR as selected by the condition code used.
The detailed ramifications of carry and overflow are discussed in this appendix. The tables show the three major forms and the possible cases in each.

Overflow occurs when ALU operations produce numbers outside the legal range of $-1.0 \leq X \leq +1.0$.

Normal standard carry logic applies to the ALU instructions ADD, SUB, ABA, LIM, AND. For the instructions XOR, ABS, and LDA, the carry logic includes additional considerations.

**Normal Carry and Overflow**

The 2920 standard representation of data is a signed 25-bit binary fraction. Positive data can be considered simply 24-bit fractions with a sign bit, e.g., 0.100000000000000000000000 means $+1/2$. Negative data have a sign bit of 1 with the remaining 24 bits representing the two's complement of the value, i.e., one minus that value. An example:


However, the capability to shift left two positions makes it necessary to allow for a 26th and 27th bit for the sign. A 28th bit is necessary to preserve the sign in the case of carry information if two numbers are left-shifted and then added.

Therefore, the 2920 logic carries 28 bits, four bits to the left of the imaginary binary point and 24 bits to its right:


$ssss.bbbb bbbb bbbb bbbb bbbb bbbb$

If the source operand is to be negated during an instruction, then before the indicated operation is carried out, the one's complement of the source is formed by complementing all its bits and setting the carry-in bit to one. This happens in three circumstances: in taking the absolute value of a negative number, in an unconditional subtraction, or in a conditional subtraction when the prior carry was 0.)

Standard carry, then, is propagated to the left, beginning at the least-significant (right-most) bit and continuing into the sign bits if necessary. Carry into the sign bits may mean an overflow condition, since in overflow the four sign bits become unequal. The leftmost bit of the source operand always retains the original sign even if shifting occurs.

Normal practice is to keep the numbers scaled between $-1.0$ and $+1.0$, such that the arithmetic operations do not create values outside this range. If out-of-range values do result, this is an overflow situation.

Conditional icodes do not affect carry and overflow for standard-carry instructions (except conditional subtract). The calculation acts as if a straight add were being done: if a carry into the sign bit occurs, then the carry flag is set. (Subtraction is performed as an add after taking the two's complement of the source operand and setting carry-in to 1.)
LIM produces a $+1.0$ or a $-1.0$ using the sign of the source only, and sets the carry to 0. Overflow for LIM depends on whether a left-shift occurred. When overflow limiting is enabled and an overflow condition occurs on an ADD, ABS, or ABA instruction, the result is limited, i.e., becomes $-1.0$ or $+1.0$ (This never applies to AND.)

**Nonstandard Carry and Overflow**

There are three instructions in this group: ABS, LDA, and XOR.

For ABS and LDA, carry is set to 0. The implicit value of the destination is initially forced to zero. Overflow limiting is on. There can be overflow only if the source was left shifted, possibly making the four sign bits unequal.

A conditional iocode on an LDA can turn the instruction into a no-operation if the bit tested in the DAR is 0. Conditional iocodes on an ABS instruction get a warning (only) from the Assembler.

The case of XOR is complicated by the potential of left shifts. The table shows these extra cases. Use of a conditional iocode on an XOR causes overflow limiting to be turned on. (So does an EOP. ABA with a conditional iocode turns it off.) Limiting will occur if overflow limiting is enabled.
### Table of Carry and Overflow Cases

<table>
<thead>
<tr>
<th>OPER.</th>
<th>SIGN OF DESTINATION CONTENTS</th>
<th>SIGN OF SOURCE CONTENTS</th>
<th>CARRY BIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD</td>
<td>positive, positive</td>
<td>positive</td>
<td>0</td>
</tr>
<tr>
<td>ADD</td>
<td>negative, negative</td>
<td>negative</td>
<td>1</td>
</tr>
<tr>
<td>ADD</td>
<td>positive, negative</td>
<td>negative</td>
<td>***</td>
</tr>
<tr>
<td>ADD</td>
<td>negative, positive</td>
<td>positive</td>
<td>***</td>
</tr>
</tbody>
</table>

#### SUB

| SUB   | positive, positive            | positive                | ***       |
| SUB   | negative, negative            | negative                | ***       |
| SUB   | positive, negative            | positive                | 1         |

#### ABA

| ABA   | positive, positive            | positive                | 0         |
| ABA   | negative, negative            | negative                | 1         |
| ABA   | positive, negative            | positive                | 0         |
| ABA   | negative, positive            | positive                | ***       |

#### XOR

| XOR   | positive, positive            | positive                | 0         |
| XOR   | negative, negative            | negative                | 1         |
| XOR   | positive, negative            | positive                | 0         |
| XOR   | negative, positive            | positive                | 0         |

<table>
<thead>
<tr>
<th>OVERFLOW BIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>1</td>
</tr>
</tbody>
</table>

(*** means "if the result is positive, carry is set to 1; otherwise, 0")
ABA, 1-14, 1-15, 3-1, 4-12
ABS, 1-14, 1-15, 3-2, 4-12
absolute
locations, 2-4
value instruction, see ABS
value and add instruction, see ABA
A/D, 1-2, 1-17
ADD, 1-15, 3-2, 3-6, 3-8, 4-1
conditional, 1-15, 3-3, 1-2
two's complement, Appendix J
addresses, 1-11, 1-12, 2-1, 2-4, 3-6
bit assignments, Appendix F
wraparound, 2-4
ADF bits, 1-17, 1-18, Appendix F
ADK bits, 1-17, 1-18, Appendix F
ALU, 1-2, 1-14
analog
control field, see iocode
inputs, 1-1, 1-5, 3-6
outputs, 1-1, 3-7
section, 1-2, 1-16
AND, 1-15, 3-3, 4-13
anti-aliasing
filters, 1-1
applications, 1-1, Chapter 4
arithmetic
elementary, 4-1, Appendix I
error tolerance, 4-3
logic unit, 1-14
section, 1-2, 1-11
terms into 2920 code, 4-2, 4-3, 4-8, 4-9
ASCII, Appendix E
see also ISIS E
assembler
controls, 1-9, Chapter 5
defined, 1-4
files, 1-9
functions, 1-9
invocation, 5-1
reports, 1-4
assembly
language-defined, 1-4
language-elements, 1-6, Chapter 2
termination, see END
at-sign, 2-1
barrel shifter see scaler
binary, 1-4
decimal fraction, Appendix I
patterns for mnemonics, Appendix F
point, 1-11, Appendix I
search, 1-13, 1-16, 1-17
blanks, 1-6, 2-2, 2-4, 5-3
capabilities, 1-1
capacitor
constraints, 1-17
effect on I/O sequences, 1-17, 3-6
carriage-return, 2-1, 2-2
carry
and overflow, Appendix J
effect on cond. subtr., 1-15, 3-8
flag, 1-7, 2-4, 3-6
out, 4-6, 1-3
tables, Appendix J
channels, 1-1, 3-6, 3-7
characters, 2-2
special, 2-2
clock, 1-1
frequency, 1-1, 3-1
instruction, 1-1, 3-7
sources, 1-1
CND iocodes, 1-18, 3-1 to 3-3, 3-6
code
generated by assembler, Preface, 2-4
object, Preface
source, 2-2, 2-4, 2-5
used by computer, 1-4
colon, 1-6, 2-2, 2-5
comma, 1-6, 2-2, 2-4
comments
field, 2-5
comparator, 1-2, 1-17
conditional
iocodes, 1-5, 1-7, 1-13, 3-3
operations, 1-14, 1-15, 3-2 to 3-4, 1-2, 1-3
configuration, Preface
constants, 1-5, 1-12 to 1-14, 1-16, 2-5
converted to 2920 code, 4-2, 4-3
continuation lines, 2-4
clock
lines, 1-9, 1-10, 5-3
options, 5-1, 5-3
word, 1-10
convert iocodes, see CVT

crosstalk, 1-18
CVT iocodes, 1-5, 1-7, 1-13, 1-17, 1-18, 3-4
cycle, 1-14, 1-17
conversion, see CVT
generator, 1-11

D/A, 1-2, 1-17
DAC, 1-1, 1-2, 1-13, 1-17, 3-4
DAR, 1-2, 1-12 to 1-18, 2-5, 3-2 to 3-8, 4-4 to 4-6, Appendix I
DEBUG, 5-1, 5-2
debugging
labels, 2-5
symbol table, 5-1
default, 1-7, 2-4
ALU operation, 1-7, 2-4, 3-5
assembler controls, 5-1 to 5-3
iocode, 1-7, 2-4
shiftcode, 1-7, 2-4
delimiters, 1-6, 2-2
destination, 1-12, 2-4
digital/analog register, 1-2, (see DAR)
division, 4-5
by subtracting and restoring, 1-2
non-restoring, 1-15
two's complement, Appendix I
dollar sign, 2-2, 5-3

EJECT, 2-2, 5-1, 5-2
END, 3-5
division, 4-5
by subtracting and restoring, 1-2
non-restoring, 1-15
two's complement, Appendix I
dollar sign, 2-2, 5-3

EJECT, 2-2, 5-1, 5-2
END, 3-5
end-of-program
for assembler, see END
for 2920 program, see EOP
EOP, 1-11, 1-18, 3-1, 3-5
EQU, 2-4, 3-6
errors, Preface, 5-1
execution conflict examples, Appendix A
messages, 2-4, 2-5, Appendix G
tolerance in arithmetic, 4-3
to list file, 5-2
example, Appendix A
exclusive-or instruction, see XOR
execution-conflict errors
example, Appendix A
list, Appendix G
extension
filename, 1-10, 5-1, 5-2
of sign, Appendices I, J
features, 1-1
fetch, 1-11
fields, 1-6, 1-11, 2-2, 2-4, 2-5
(comment also)
bit assignments, Appendix F
comment
destination
iocode
label
opcode
shiftcode
source
files, Preface, 1-9
listing, 1-10, 2-5, Appendix A
object, Appendices A, C
source, 1-4, 5-1
filter
adaptive, 4-13
continuous, 4-6
designing, 4-6, 4-9
poles and zeroes, 4-6
sampled, 4-6
section, 4-7
stability, 1-14
time constant, 4-8
typical memory required, 1-3
FORTRAN
equivalent 2920 statements, 4-1 to 4-10
fraction
binary, Appendix I
-al weight per bit, Appendix I
function
analog, realized by 2920, 1-1, 1-14, 4-13
-al elements, 1-1
overview, 1-2
closer look, 1-10
correlation, 4-13
implemented by program, 1-3
iocode, 1-7

limit on 2920 realizations, 1-3
performed by assembler, 1-9

gain, 4-7, 4-8
control, automatic, 4-13

HEX, 1-10
hexadecimal
object file format, Appendix C
horizontal tab, 2-2, 2-4

IN iocodes, 1-5, 1-17, 1-18, 3-6
input
channels, 1-1
multiplexor, 1-2, 1-17
/output operations, 1-3
sample, 1-3, 3-4
instruction, 1-6, Chapter 3
clock, 1-1, 1-2
-period, 1-3
detail on every, Chapter 3
detail, 1-4
field bit assignments, Appendix F
invocation line, 5-1
iocode, 1-7, 1-17, 2-1, 2-4, Chapter 3,
Appendix F
ISIS, Preface, 2-1, 5-1
jumps, 1-3, 1-11, 2-1
reEOP, 3-5
keyword, 1-4, 2-3, Appendix B
KM constants, 1-5
KP constants, 1-5
label, 1-6, 2-1, 2-4, 2-5
language
detailed rules, Chapter 2
general setup, 1-4, 1-6
LDA, 1-4, 1-14, 1-15, 3-6
conditional, 1-15, 3-4, 3-6
LIM, 1-14, 1-15, 3-7, 4-12, 4-13
limit instruction, see LIM
Limiters, 1-14, 4-12
limiting, (see also overflow)
threshold, 4-12, 4-13
line
continuation, 2-4
control, 5-1, 5-3
feed, 2-1, 2-2
input, 2-4
invocation, 5-1, 5-3
LIST, 1-10, 2-2, Chapter 5
listing
example, Appendix A
file, Preface, 1-10, 2-5
load instruction, see LDA
location counter, 1-9, 2-4
logic levels, 4-12
LST, 1-10, 5-1 to 5-3

masking, 4-5, 4-13 (see also AND)
memory, 1-11
mnemonic, Preface, 1-4, 1-9, 2-1
bit patterns, Appendix F
multiplexer
  input, 1-2, 1-17
output, 1-2
multiplication, 1-15, 4-2 to 4-4, Appendix I
name, 2-1, 3-6
nibbles, 1-10, Appendix F
NODEBUG, 1-10, Chapter 5
NOLIST, Chapter 5
NOOBJECT, Chapter 5
NOP, 1-8, 1-18, 2-1, 2-4, 3-4 to 3-7
NOSYMBOLS, Chapter 5
OBJECT, 1-10, Chapter 5
object
code,
  -example, Appendix A
file, Preface
output, Preface, Appendix C
program, 1-4
Of pin, 1-14
one's complement, 1-17, Appendix I
opcodes, 1-6, 1-9, 2-5, Appendix F
operand, 1-6, 1-9, 2-5
address, 1-12
destination, 1-6, 2-5
source, 1-6, 2-5
operation
  basic, 1-1
  indicated, 1-6
  simultaneous, 1-7
  sequence, 4-1, 4-2, 4-3
options, assembler
control, 5-1
default, 5-1
oscillators, 4-13
OUT0, OUT1,...OUT7, 1-5, 1-17, 1-18, 3-7
overflow, Appendix J
ABA, 3-1
ABS, 1-14
considerations, 4-1, 4-8, 4-12
detection, 1-13, Appendices I, J
EOP, 3-1, 3-5
LDA, 1-14
LIM, 1-14
limiting enabled/disabled, 1-14, 3-1, J-2
scaling, 4-1
XOR, 3-1, 3-8
PAGELENGTH, 1-10, Chapter 5
PAGING, 1-10, Chapter 5
PAGEWIDTH, Chapter 5
parallelism, 1-7, 1-9, 3-5
partial product, 4-4, 1-2
partial remainder, 4-6
performance
limits, 1-3
parameters, 1-3
pinouts, 1-3
pipeline, 1-11
pole
  complex conjugate pair, 1-3, 4-9
  memory needed per, 1-3
  single real, 1-3, 4-6, 4-7
ports
input/output see channels
storage array, 1-2, 1-12, 1-16
PRINT, 1-10, Chapter 5
processing
digital
  advantages, 1-1
  further functions, 4-13
program, 1-3, 1-4
  copies, 3-1
  flow, 1-9
  object, 1-4
  pass, 1-3, 1-11, 3-1, 4-7
  source, 1-4
PROM, 1-1, 1-2
  RUN mode, 1-10
  section, 1-10
quantization noise, 4-1
question mark, 2-1, 2-2
RAM (random access memory), 1-1, 1-2, 1-6
Rectifiers, 4-12
reference voltage, 1-1, 1-16, 3-4
ROM (read-only memory), 1-6, 2-5
Run shiftcodes, 1-5, 1-13
RUBOUT character, see ISIS manual
re editing
sample
  frequency, 1-11, 4-6
  input, 1-4, 1-7, 3-4, 3-6
  interval, 1-3, 4-7, 4-8
  output, 1-7, 1-18
  rates, 1-17, 3-1, 4-6, 4-7
  sample-and-hold, 1-2, 1-16 to 1-18, 3-7
  scaler, 1-2, 1-12, 1-13
  scaling, 1-5, 1-7
semicolon, 1-6, 2-2, 2-5
sequence, see operation
shift
  code, 1-5, 1-7, 2-1, 2-4, Appendix F
  ing, 1-4, 3-3, 3-4, Appendix I
  sign
  bit, 1-11
  extended, Appendices I, J
  extraction via XOR, 4-5, 4-6, 1-2
  interpretation in two's comp, Appendix I
Simulator, 1-6, 2-1, 2-4, 2-5
simultaneous operation, 1-7, 1-9, 3-5
source
  be with you always
  code, 2-2, 2-4, 2-5
  file, 5-1
  line, Preface, 2-5
  operand, 2-4, 2-5
  program, 1-4
special character, 2-2, (see also by name)
startup
  requirements, 1-1
  statements, 2-2, 2-4
storage array, 1-12
SUB (subtract), 1-15, 3-8, 4-1
  conditional, 1-15, 3-4, 3-8, 1-2, 1-3
  two's complement, Appendix I
successive approximation, 1-13, 1-16, 1-17
SYMBOLS, 1-10, Chapter 5
symbols, 1-6, 2-3
generating
reserved, 2-3, 2-4
table, 1-9, 2-1, 2-4, 2-5, 3-6
user-created, 2-1, 2-4, 2-5

synonyms
for RAM location names, see EQU
syntax
for individual instructions, Chapter 3
formal, Appendix H

terms see arithmetic
testing
bits, 3-3
programs, see Simulator
time constant for filter, 4-8
timing, 1-1, 1-3, 3-1
TITLE, 2-2, 5-2, 5-3
translation, 1-4
TTL
inputs, 1-1
outputs, 1-1
clock, 1-1
two's complement, 1-11, 1-17, Appendix I

underline, 2-1

variable, 1-11, 2-4, 2-5
division by, 4-5
multiplying by, 4-4
range, 1-11
scaling, 4-1
scratch, 2-4, 3-6
smallest change in, 1-11
voltage
offset, 1-17
output, 1-7
reference, 1-1, 1-16, 3-4

wraparound, 2-4

XOR (exclusive or), 1-15, 3-8, 4-5, 4-6, 4-13

zeroes, 4-6, 4-7
REQUEST FOR READER’S COMMENTS

The Microcomputer Division Technical Publications Department attempts to provide documents that meet the needs of all Intel product users. This form lets you participate directly in the documentation process.

Please restrict your comments to the usability, accuracy, readability, organization, and completeness of this document.

1. Please specify by page any errors you found in this manual.

__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________

2. Does the document cover the information you expected or required? Please make suggestions for improvement.

__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________

3. Is this the right type of document for your needs? Is it at the right level? What other types of documents are needed?

__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________

4. Did you have any difficulty understanding descriptions or wording? Where?

__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________
__________________________________________________________________________________________________________________________________________

5. Please rate this document on a scale of 1 to 10 with 10 being the best rating. ____________

NAME __________________________________________ DATE __________________________

TITLE __________________________________________

COMPANY NAME/DEPARTMENT __________________________

ADDRESS __________________________________________

CITY __________________________ STATE __________ ZIP CODE __________

Please check here if you require a written reply. □
WE'D LIKE YOUR COMMENTS ...

This document is one of a series describing Intel products. Your comments on the back of this form will help us produce better manuals. Each reply will be carefully reviewed by the responsible person. All comments and suggestions become the property of Intel Corporation.