LITERATURE

To order Intel literature or obtain literature pricing information in the U.S. and Canada call or write Intel Literature Sales. In Europe and other international locations, please contact your local sales office or distributor.

INTEL LITERATURE SALES
P.O. Box 7641
Mt. Prospect, IL 60056-7641

In the U.S. and Canada call toll free
(800) 548-4725
This 800 number is for external customers only.

CURRENT HANDBOOKS

Product line handbooks contain data sheets, application notes, article reprints and other design information. All handbooks can be ordered individually, and most are available in a pre-packaged set in the U.S. and Canada.

<table>
<thead>
<tr>
<th>Title</th>
<th>Intel Order Number</th>
<th>ISBN</th>
</tr>
</thead>
<tbody>
<tr>
<td>SET OF FOURTEEN HANDBOOKS</td>
<td>231003</td>
<td>N/A</td>
</tr>
<tr>
<td>(Available in U.S. and Canada)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

CONTENTS LISTED BELOW FOR INDIVIDUAL ORDERING:

<table>
<thead>
<tr>
<th>Title</th>
<th>Intel Order Number</th>
<th>ISBN</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONNECTIVITY</td>
<td>231658</td>
<td>1-55512-202-7</td>
</tr>
<tr>
<td>EMBEDDED MICROCONTROLLERS</td>
<td>270646</td>
<td>1-55512-203-5</td>
</tr>
<tr>
<td>EMBEDDED MICROPROCESSORS</td>
<td>272396</td>
<td>1-55512-204-3</td>
</tr>
<tr>
<td>FLASH MEMORY (2 volume set)</td>
<td>210830</td>
<td>1-55512-214-0</td>
</tr>
<tr>
<td>MICROPROCESSORS, VOL. 1: Intel386® 80286 &amp; 8086 MICROPROCESSORS</td>
<td>230843</td>
<td>1-55512-196-9</td>
</tr>
<tr>
<td>MICROPROCESSORS, VOL. 2: Intel486® MICROPROCESSORS</td>
<td>241731</td>
<td>1-55512-197-7</td>
</tr>
<tr>
<td>MICROPROCESSORS, VOL. 3: PENTIUM® PROCESSORS</td>
<td>241732</td>
<td>1-55512-198-5</td>
</tr>
<tr>
<td>i750®, i860®, i960® PROCESSORS AND RELATED PRODUCTS</td>
<td>272084</td>
<td>1-55512-217-5</td>
</tr>
<tr>
<td>OEM BOARDS, SYSTEMS &amp; SOFTWARE</td>
<td>280407</td>
<td>1-55512-201-9</td>
</tr>
<tr>
<td>PACKAGING</td>
<td>240800</td>
<td>1-55512-208-6</td>
</tr>
<tr>
<td>PERIPHERAL COMPONENTS</td>
<td>296467</td>
<td>1-55512-207-8</td>
</tr>
<tr>
<td>PRODUCT OVERVIEW</td>
<td>210846</td>
<td>N/A</td>
</tr>
<tr>
<td>PROGRAMMABLE LOGIC</td>
<td>296083</td>
<td>1-55512-206-X</td>
</tr>
<tr>
<td>NETWORKING</td>
<td>297360</td>
<td>1-55512-220-5</td>
</tr>
</tbody>
</table>

ADDITIONAL LITERATURE:
(Not included in handbook set)

<table>
<thead>
<tr>
<th>Title</th>
<th>Intel Order Number</th>
<th>ISBN</th>
</tr>
</thead>
<tbody>
<tr>
<td>AUTOMOTIVE PRODUCTS</td>
<td>231792</td>
<td>1-55512-212-4</td>
</tr>
<tr>
<td>COMPONENTS QUALITY/RELIABILITY</td>
<td>210997</td>
<td>1-55512-132-2</td>
</tr>
<tr>
<td>CUSTOMER LITERATURE GUIDE</td>
<td>210620</td>
<td>N/A</td>
</tr>
<tr>
<td>EMBEDDED APPLICATIONS (1993/94)</td>
<td>270648</td>
<td>1-55512-179-9</td>
</tr>
<tr>
<td>INTERNATIONAL LITERATURE GUIDE</td>
<td>E00029</td>
<td>N/A</td>
</tr>
<tr>
<td>(Available in Europe only)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MILITARY AND SPECIAL PRODUCTS (2 volume set)</td>
<td>210461</td>
<td>1-55512-213-2</td>
</tr>
<tr>
<td>SYSTEMS QUALITY/RELIABILITY</td>
<td>231762</td>
<td>1-55512-046-6</td>
</tr>
</tbody>
</table>
# U.S. and CANADA LITERATURE ORDER FORM

**NAME:** ____________________________________________

**COMPANY:** ____________________________________________

**ADDRESS:** ____________________________________________

**CITY:** _________________________ **STATE:** ______ **ZIP:** ______

**COUNTRY:** _________________________

**PHONE NO.:** (________)

### ORDER FORM

<table>
<thead>
<tr>
<th>ORDER NO.</th>
<th>TITLE</th>
<th>QTY.</th>
<th>PRICE</th>
<th>TOTAL</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Subtotal _________________________

Must Add Your Local Sales Tax _________________________

Postage _________________________

Total _________________________

Include postage:
Must add 15% of Subtotal to cover U.S. and Canada postage. (20% all other.)

Pay by check, money order, or include company purchase order with this form ($200 minimum). We also accept VISA, MasterCard or American Express. Make payment to Intel Literature Sales. Allow 2-3 weeks for delivery.

☐ VISA  ☐ MasterCard  ☐ American Express  Expiration Date _________________________

Account No. _________________________

Signature _________________________

**Mail To:** Intel Literature Sales
P.O. Box 7641
Mt. Prospect, IL 60056-7641

**International Customers** outside the U.S. and Canada should use the International order form on the next page or contact their local Sales Office or Distributor.

For phone orders in the U.S. and Canada, call Toll Free: (800) 548-4725 or FAX to (708) 296-3699. Please print clearly in ink to expedite your order.

Prices good until 12/31/94.

Source HB
INTERNATIONAL LITERATURE ORDER FORM

NAME: ________________________________
COMPANY: ________________________________
ADDRESS: __________________________________
CITY: _____________________ STATE: ___________ ZIP: ___________
COUNTRY: ________________________________
PHONE NO.: ( )

<table>
<thead>
<tr>
<th>ORDER NO.</th>
<th>TITLE</th>
<th>QTY.</th>
<th>PRICE</th>
<th>TOTAL</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Subtotal: ____________

Must Add Your Local Sales Tax ____________

Total: ____________

PAYMENT

Cheques should be made payable to your local Intel Sales Office (see inside back cover).

Other forms of payment may be available in your country. Please contact the Literature Coordinator at your local Intel Sales Office for details.

The completed form should be marked to the attention of the LITERATURE COORDINATOR and returned to your local Intel Sales Office.
Founded in 1968 to pursue the integration of large numbers of transistors onto tiny silicon chips, Intel's history has been marked by a remarkable number of scientific breakthroughs and innovations. In 1971, Intel introduced the 4004, the first microprocessor. Containing 2300 transistors, this first commercially-available computer on a chip is considered primitive compared with today's million-plus transistor products.

Innovations such as the microprocessor, the erasable programmable read-only memory (EPROM) and the dynamic random access memory (DRAM) revolutionized electronics by making integrated circuits the mainstay of both consumer and business computing products.

Over the last two and a half decades, Intel's business has evolved and today the company's focus is on delivering an extensive line of component, module and system-level building block products to the computer industry. The company's product line covers a broad spectrum, and includes microprocessors, flash memory, microcontrollers, a broad line of PC enhancement and local area network products, multimedia technology products, and massively parallel supercomputers. Intel's 32-bit X86 architecture, represented by the Intel386™ and Intel486™ microprocessor families, are the de facto standard of modern business computing and installed in millions of PCs worldwide.

Intel has over 25,000 employees located in offices and manufacturing facilities around the world. Today, Intel is the largest semiconductor company in the United States and the second largest in the world.
Intel Corporation makes no warranty for the use of its products and assumes no responsibility for any errors which may appear in this document nor does it make a commitment to update the information contained herein.

Intel retains the right to make changes to these specifications at any time, without notice.

Contact your local Intel sales office or your distributor to obtain the latest specifications before placing your product order.

MDS is an ordering code only and is not used as a product name or trademark of Intel Corporation.

Intel Corporation and Intel's FASTPATH are not affiliated with Kinetics, a division of Excelan, Inc. or its FASTPATH trademark or products.

*Other brands and names are the property of their respective owners.

Additional copies of this document or other Intel literature may be obtained from:

Intel Corporation
Literature Sales
P.O. Box 7641
Mt. Prospect, IL 60056-7641

or call 1-800-879-4683

©INTEL CORPORATION, 1993
### TABLE OF CONTENTS

**CHAPTER 1**
INTRODUCTION TO THE
Intel® 80486™ MICROPROCESSOR FAMILY

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1</td>
<td>1-2</td>
</tr>
<tr>
<td>1.1.1 Part I—Application Programming</td>
<td>1-3</td>
</tr>
<tr>
<td>1.1.2 Part II—System Programming</td>
<td>1-3</td>
</tr>
<tr>
<td>1.1.3 Part III—Numeric Processing</td>
<td>1-4</td>
</tr>
<tr>
<td>1.1.4 Part IV—Compatibility</td>
<td>1-5</td>
</tr>
<tr>
<td>1.1.5 Part V—Instruction Set</td>
<td>1-6</td>
</tr>
<tr>
<td>1.1.6 Appendices</td>
<td>1-6</td>
</tr>
<tr>
<td>1.2 RELATED LITERATURE</td>
<td>1-6</td>
</tr>
<tr>
<td>1.3 NOTATIONAL CONVENTIONS</td>
<td>1-7</td>
</tr>
<tr>
<td>1.3.1 Bit and Byte Order</td>
<td>1-7</td>
</tr>
<tr>
<td>1.3.2 Undefined Bits and Software Compatibility</td>
<td>1-8</td>
</tr>
<tr>
<td>1.3.3 Instruction Operands</td>
<td>1-8</td>
</tr>
<tr>
<td>1.3.4 Hexadecimal Numbers</td>
<td>1-9</td>
</tr>
<tr>
<td>1.3.5 Segmented Addressing</td>
<td>1-9</td>
</tr>
<tr>
<td>1.3.6 Exceptions</td>
<td>1-9</td>
</tr>
</tbody>
</table>

**PART I—APPLICATION PROGRAMMING**

**CHAPTER 2**
BASIC PROGRAMMING MODEL

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.1</td>
<td>2-1</td>
</tr>
<tr>
<td>2.1.1 Unsegmented or &quot;Flat&quot; Model</td>
<td>2-3</td>
</tr>
<tr>
<td>2.1.2 Segmented Model</td>
<td>2-3</td>
</tr>
<tr>
<td>2.2 DATA TYPES</td>
<td>2-3</td>
</tr>
<tr>
<td>2.3 REGISTERS</td>
<td>2-8</td>
</tr>
<tr>
<td>2.3.1 General Registers</td>
<td>2-8</td>
</tr>
<tr>
<td>2.3.2 Segment Registers</td>
<td>2-10</td>
</tr>
<tr>
<td>2.3.3 Stack Implementation</td>
<td>2-12</td>
</tr>
<tr>
<td>2.3.4 Flags Register</td>
<td>2-13</td>
</tr>
<tr>
<td>2.3.4.1 STATUS FLAGS</td>
<td>2-13</td>
</tr>
<tr>
<td>2.3.4.2 CONTROL FLAG</td>
<td>2-13</td>
</tr>
<tr>
<td>2.3.4.3 INSTRUCTION POINTER</td>
<td>2-14</td>
</tr>
<tr>
<td>2.4 INSTRUCTION FORMAT</td>
<td>2-14</td>
</tr>
<tr>
<td>2.5 OPERAND SELECTION</td>
<td>2-15</td>
</tr>
<tr>
<td>2.5.1 Immediate Operands</td>
<td>2-17</td>
</tr>
<tr>
<td>2.5.2 Register Operands</td>
<td>2-18</td>
</tr>
<tr>
<td>2.5.3 Memory Operands</td>
<td>2-18</td>
</tr>
<tr>
<td>2.5.3.1 SEGMENT SELECTION</td>
<td>2-19</td>
</tr>
<tr>
<td>2.5.3.2 EFFECTIVE-ADDRESS COMPUTATION</td>
<td>2-19</td>
</tr>
<tr>
<td>2.6 INTERRUPTS AND EXCEPTIONS</td>
<td>2-20</td>
</tr>
</tbody>
</table>

**CHAPTER 3**
APPLICATION PROGRAMMING

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.1</td>
<td>3-1</td>
</tr>
<tr>
<td>3.1.1 General-Purpose Data Movement Instructions</td>
<td>3-1</td>
</tr>
<tr>
<td>3.1.2 Stack Manipulation Instructions</td>
<td>3-2</td>
</tr>
<tr>
<td>3.1.3 Type Conversion Instructions</td>
<td>3-4</td>
</tr>
</tbody>
</table>
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.2 BINARY ARITHMETIC INSTRUCTIONS</td>
<td>3-6</td>
</tr>
<tr>
<td>3.2.1 Addition and Subtraction Instructions</td>
<td>3-7</td>
</tr>
<tr>
<td>3.2.2 Comparison and Sign Change Instruction</td>
<td>3-8</td>
</tr>
<tr>
<td>3.2.3 Multiplication Instructions</td>
<td>3-8</td>
</tr>
<tr>
<td>3.2.4 Division Instructions</td>
<td>3-9</td>
</tr>
<tr>
<td>3.3 DECIMAL ARITHMETIC INSTRUCTIONS</td>
<td>3-10</td>
</tr>
<tr>
<td>3.3.1 Packed BCD Adjustment Instructions</td>
<td>3-10</td>
</tr>
<tr>
<td>3.3.2 Unpacked BCD Adjustment Instructions</td>
<td>3-10</td>
</tr>
<tr>
<td>3.4 LOGICAL INSTRUCTIONS</td>
<td>3-11</td>
</tr>
<tr>
<td>3.4.1 Boolean and Modify Instructions</td>
<td>3-11</td>
</tr>
<tr>
<td>3.4.2 Bit Test and Modify Instructions</td>
<td>3-12</td>
</tr>
<tr>
<td>3.4.3 Bit Scan Instructions</td>
<td>3-12</td>
</tr>
<tr>
<td>3.4.4 Shift and Rotate Instructions</td>
<td>3-13</td>
</tr>
<tr>
<td>3.4.4.1 SHIFT INSTRUCTIONS</td>
<td>3-13</td>
</tr>
<tr>
<td>3.4.4.2 DOUBLE-SHIFT INSTRUCTIONS</td>
<td>3-14</td>
</tr>
<tr>
<td>3.4.4.3 ROTATE INSTRUCTIONS</td>
<td>3-16</td>
</tr>
<tr>
<td>3.4.4.4 FAST “bit bit” USING DOUBLE-SHIFT INSTRUCTIONS</td>
<td>3-19</td>
</tr>
<tr>
<td>3.4.4.5 FAST BIT STRING INSERT AND EXTRACT</td>
<td>3-20</td>
</tr>
<tr>
<td>3.4.5 Byte-Set-On-Condition Instructions</td>
<td>3-23</td>
</tr>
<tr>
<td>3.4.6 Test Instruction</td>
<td>3-23</td>
</tr>
<tr>
<td>3.5 CONTROL TRANSFER INSTRUCTIONS</td>
<td>3-23</td>
</tr>
<tr>
<td>3.5.1 Unconditional Transfer Instructions</td>
<td>3-23</td>
</tr>
<tr>
<td>3.5.1.1 JUMP INSTRUCTION</td>
<td>3-23</td>
</tr>
<tr>
<td>3.5.1.2 CALL INSTRUCTIONS</td>
<td>3-24</td>
</tr>
<tr>
<td>3.5.1.3 RETURN AND RETURN-FROM-INTERRUPT INSTRUCTIONS</td>
<td>3-24</td>
</tr>
<tr>
<td>3.5.2 Conditional Transfer Instructions</td>
<td>3-25</td>
</tr>
<tr>
<td>3.5.2.1 CONDITIONAL JUMP INSTRUCTIONS</td>
<td>3-25</td>
</tr>
<tr>
<td>3.5.2.2 LOOP INSTRUCTIONS</td>
<td>3-26</td>
</tr>
<tr>
<td>3.5.2.3 EXECUTING A LOOP OR REPEAT ZERO TIMES</td>
<td>3-26</td>
</tr>
<tr>
<td>3.5.3 Software Interrupts</td>
<td>3-27</td>
</tr>
<tr>
<td>3.6 STRING OPERATIONS</td>
<td>3-27</td>
</tr>
<tr>
<td>3.6.1 Repeat Prefixes</td>
<td>3-28</td>
</tr>
<tr>
<td>3.6.2 Indexing and Direction Flag Control</td>
<td>3-29</td>
</tr>
<tr>
<td>3.6.3 String Instructions</td>
<td>3-30</td>
</tr>
<tr>
<td>3.7 INSTRUCTIONS FOR BLOCK-STRUCTURED LANGUAGES</td>
<td>3-30</td>
</tr>
<tr>
<td>3.8 FLAG CONTROL INSTRUCTIONS</td>
<td>3-37</td>
</tr>
<tr>
<td>3.8.1 Carry and Direction Flag Control Instructions</td>
<td>3-37</td>
</tr>
<tr>
<td>3.8.2 Flag Transfer Instructions</td>
<td>3-37</td>
</tr>
<tr>
<td>3.9 NUMERIC INSTRUCTIONS</td>
<td>3-39</td>
</tr>
<tr>
<td>3.10 SEGMENT REGISTER INSTRUCTIONS</td>
<td>3-39</td>
</tr>
<tr>
<td>3.10.1 Segment-Register Transfer Instructions</td>
<td>3-40</td>
</tr>
<tr>
<td>3.10.2 Far Control Transfer Instructions</td>
<td>3-40</td>
</tr>
<tr>
<td>3.10.3 Data Pointer Instructions</td>
<td>3-40</td>
</tr>
<tr>
<td>3.11 MISCELLANEOUS INSTRUCTIONS</td>
<td>3-41</td>
</tr>
<tr>
<td>3.11.1 CPU_ID Detection Code</td>
<td>3-41</td>
</tr>
<tr>
<td>3.11.2 Address Calculation Instruction</td>
<td>3-46</td>
</tr>
<tr>
<td>3.11.3 No-Operation Instruction</td>
<td>3-46</td>
</tr>
<tr>
<td>3.11.4 Translate Instruction</td>
<td>3-46</td>
</tr>
<tr>
<td>3.11.5 Byte Swap Instruction</td>
<td>3-46</td>
</tr>
<tr>
<td>3.11.6 Exchange-and-Add Instruction</td>
<td>3-47</td>
</tr>
<tr>
<td>3.11.7 Compare-and-Exchange Instruction</td>
<td>3-47</td>
</tr>
</tbody>
</table>
### TABLE OF CONTENTS

#### PART II—SYSTEM PROGRAMMING

<table>
<thead>
<tr>
<th>CHAPTER 4</th>
<th>SYSTEM ARCHITECTURE</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.1 SYSTEM REGISTERS</td>
<td>..............................................................</td>
<td>4-1</td>
</tr>
<tr>
<td>4.1.1 System Flags</td>
<td>..............................................................</td>
<td>4-2</td>
</tr>
<tr>
<td>4.1.2 Memory-Management Registers</td>
<td>..............................................................</td>
<td>4-4</td>
</tr>
<tr>
<td>4.1.3 Control Registers</td>
<td>..............................................................</td>
<td>4-5</td>
</tr>
<tr>
<td>4.1.4 Debug Registers</td>
<td>..............................................................</td>
<td>4-8</td>
</tr>
<tr>
<td>4.1.5 Test Registers</td>
<td>..............................................................</td>
<td>4-8</td>
</tr>
<tr>
<td>4.2 SYSTEM INSTRUCTIONS</td>
<td>..............................................................</td>
<td>4-9</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CHAPTER 5</th>
<th>MEMORY MANAGEMENT</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>5.1 SELECTING A SEGMENTATION MODEL</td>
<td>..............................................................</td>
<td>5-3</td>
</tr>
<tr>
<td>5.1.1 Flat Model</td>
<td>..............................................................</td>
<td>5-3</td>
</tr>
<tr>
<td>5.1.2 Protected Flat Model</td>
<td>..............................................................</td>
<td>5-4</td>
</tr>
<tr>
<td>5.1.3 Multi-Segment Model</td>
<td>..............................................................</td>
<td>5-4</td>
</tr>
<tr>
<td>5.2 SEGMENT TRANSLATION</td>
<td>..............................................................</td>
<td>5-5</td>
</tr>
<tr>
<td>5.2.1 Segment Registers</td>
<td>..............................................................</td>
<td>5-7</td>
</tr>
<tr>
<td>5.2.2 Segment Selectors</td>
<td>..............................................................</td>
<td>5-8</td>
</tr>
<tr>
<td>5.2.3 Segment Descriptors</td>
<td>..............................................................</td>
<td>5-10</td>
</tr>
<tr>
<td>5.2.4 Segment Descriptor Tables</td>
<td>..............................................................</td>
<td>5-15</td>
</tr>
<tr>
<td>5.2.5 Descriptor Table Base Registers</td>
<td>..............................................................</td>
<td>5-16</td>
</tr>
<tr>
<td>5.3 Page Translation</td>
<td>..............................................................</td>
<td>5-17</td>
</tr>
<tr>
<td>5.3.1 PG Bit Enables Paging</td>
<td>..............................................................</td>
<td>5-18</td>
</tr>
<tr>
<td>5.3.2 Linear Address</td>
<td>..............................................................</td>
<td>5-18</td>
</tr>
<tr>
<td>5.3.3 Page Tables</td>
<td>..............................................................</td>
<td>5-19</td>
</tr>
<tr>
<td>5.3.4 Page-Table Entries</td>
<td>..............................................................</td>
<td>5-20</td>
</tr>
<tr>
<td>5.3.4.1 PAGE FRAME ADDRESS</td>
<td>..............................................................</td>
<td>5-20</td>
</tr>
<tr>
<td>5.3.4.2 PRESENT BIT</td>
<td>..............................................................</td>
<td>5-20</td>
</tr>
<tr>
<td>5.3.4.3 ACCESSED AND DIRTY BITS</td>
<td>..............................................................</td>
<td>5-21</td>
</tr>
<tr>
<td>5.3.4.4 READ/WRITE AND USER/SUPERVISOR BITS</td>
<td>..............................................................</td>
<td>5-22</td>
</tr>
<tr>
<td>5.3.4.5 PAGE-LEVEL CACHE CONTROL BITS</td>
<td>..............................................................</td>
<td>5-22</td>
</tr>
<tr>
<td>5.3.5 Translation Lookaside Buffer</td>
<td>..............................................................</td>
<td>5-22</td>
</tr>
<tr>
<td>5.4 COMBINING SEGMENT AND PAGE TRANSLATION</td>
<td>..............................................................</td>
<td>5-23</td>
</tr>
<tr>
<td>5.4.1 Flat Model</td>
<td>..............................................................</td>
<td>5-23</td>
</tr>
<tr>
<td>5.4.2 Segments Spanning Several Pages</td>
<td>..............................................................</td>
<td>5-24</td>
</tr>
<tr>
<td>5.4.3 Pages Spanning Several Segments</td>
<td>..............................................................</td>
<td>5-24</td>
</tr>
<tr>
<td>5.4.4 Non-Aligned Page and Segment Boundaries</td>
<td>..............................................................</td>
<td>5-24</td>
</tr>
<tr>
<td>5.4.5 Aligned Page and Segment Boundaries</td>
<td>..............................................................</td>
<td>5-24</td>
</tr>
<tr>
<td>5.4.6 Page-Table Per Segment</td>
<td>..............................................................</td>
<td>5-24</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CHAPTER 6</th>
<th>PROTECTION</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>6.1 SEGMENT-LEVEL PROTECTION</td>
<td>..............................................................</td>
<td>6-1</td>
</tr>
<tr>
<td>6.2 SEGMENT DESCRIPTORS AND PROTECTION</td>
<td>..............................................................</td>
<td>6-2</td>
</tr>
<tr>
<td>6.2.1 Type Checking</td>
<td>..............................................................</td>
<td>6-3</td>
</tr>
<tr>
<td>6.2.2 Limit Checking</td>
<td>..............................................................</td>
<td>6-4</td>
</tr>
<tr>
<td>6.2.3 Privilege Levels</td>
<td>..............................................................</td>
<td>6-5</td>
</tr>
<tr>
<td>6.3 RESTRICTING ACCESS TO DATA</td>
<td>..............................................................</td>
<td>6-7</td>
</tr>
<tr>
<td>6.3.1 Accessing Data in Code Segments</td>
<td>..............................................................</td>
<td>6-8</td>
</tr>
<tr>
<td>6.4 RESTRICTING CONTROL TRANSFERS</td>
<td>..............................................................</td>
<td>6-9</td>
</tr>
<tr>
<td>6.5 GATE DESCRIPTORS</td>
<td>..............................................................</td>
<td>6-11</td>
</tr>
</tbody>
</table>
TABLE OF CONTENTS

6.5.1 Stack Switching ......................................................... 6-13
6.5.2 Returning from a Procedure ........................................ 6-17
6.6 INSTRUCTIONS RESERVED FOR THE OPERATING SYSTEM ........................................... 6-19
6.6.1 Privileged Instructions ............................................... 6-19
6.6.2 Sensitive Instructions ............................................... 6-19
6.7 INSTRUCTIONS FOR POINTER VALIDATION ......................................................... 6-20
6.7.1 Descriptor Validation ............................................... 6-21
6.7.2 Pointer Integrity and RPL ........................................... 6-22
6.8 PAGE-LEVEL PROTECTION .............................................. 6-22
6.8.1 Page-Table Entries Hold Protection Parameters ................. 6-23
6.8.1.1 RESTRICTING ADDRESSABLE DOMAIN .................. 6-23
6.8.1.2 TYPE CHECKING .................................................. 6-24
6.8.2 Combining Protection of Both Levels of Page Tables ............ 6-24
6.8.3 Overrides to Page Protection ........................................ 6-24
6.9 COMBINING PAGE AND SEGMENT PROTECTION ....................... 6-25

CHAPTER 7
MULTITASKING
7.1 TASK STATE SEGMENT .................................................... 7-2
7.2 TSS DESCRIPTOR ........................................................... 7-4
7.3 TASK REGISTER ............................................................. 7-5
7.4 TASK GATE DESCRIPTOR ................................................ 7-5
7.5 TASK SWITCHING ......................................................... 7-8
7.6 TASK LINKING ............................................................... 7-10
7.6.1 Busy Bit Prevents Loops ............................................. 7-10
7.6.2 Modifying Task Linkages ............................................ 7-13
7.7 TASK ADDRESS SPACE .................................................. 7-13
7.7.1 Task Linear-to-Physical Space Mapping .......................... 7-14
7.7.2 Task Logical Address Space ........................................ 7-14

CHAPTER 8
INPUT/OUTPUT
8.1 I/O ADDRESSING .......................................................... 8-1
8.1.1 I/O Address Space ..................................................... 8-2
8.1.2 Memory-Mapped I/O .................................................. 8-3
8.2 I/O INSTRUCTIONS ........................................................ 8-4
8.2.1 Register I/O Instructions ............................................ 8-4
8.2.2 Block I/O Instructions ................................................ 8-5
8.3 PROTECTION AND I/O .................................................... 8-6
8.3.1 I/O Privilege Level ..................................................... 8-6
8.3.2 I/O Permission Bit Map ............................................... 8-7

CHAPTER 9
EXCEPTIONS AND INTERRUPTS
9.1 EXCEPTION AND INTERRUPT VECTORS ............................... 9-1
9.2 INSTRUCTION RESTART ............................................... 9-2
9.3 ENABLING AND DISABLING INTERRUPTS ............................ 9-3
9.3.1 NMI Masks Further NMIs ........................................... 9-3
9.3.2 IF Masks INTR ......................................................... 9-3
9.3.3 RF Masks Debug Faults ............................................... 9-4
9.3.4 MOV or POP to SS Masks Some Exceptions and Interrupts ......................... 9-4
9.4 PRIORITY AMONG SIMULTANEOUS EXCEPTIONS AND INTERRUPTS ......................................... 9-5
9.5 INTERRUPT DESCRIPTOR TABLE ...................................... 9-5
TABLE OF CONTENTS

9.6 IDT DESCRIPTORS ........................................... 9-7
9.7 INTERRUPT TASKS AND INTERRUPT PROCEDURES ........................................... 9-7
9.7.1 Interrupt Procedures ........................................... 9-7
9.7.1.1 STACK OF INTERRUPT PROCEDURE ........................................... 9-10
9.7.1.2 RETURNING FROM AN INTERRUPT PROCEDURE ........................................... 9-11
9.7.1.3 FLAG USAGE BY INTERRUPT PROCEDURE ........................................... 9-11
9.7.1.4 PROTECTION IN INTERRUPT PROCEDURES ........................................... 9-11
9.7.2 Interrupt Tasks ........................................... 9-12
9.8 ERROR CODE ........................................... 9-13
9.9 EXCEPTION CONDITIONS ........................................... 9-14
9.9.1 Interrupt 0—Divide Error ........................................... 9-14
9.9.2 Interrupt 1—Debug Exceptions ........................................... 9-14
9.9.3 Interrupt 3—Breakpoint ........................................... 9-15
9.9.4 Interrupt 4—Overflow ........................................... 9-15
9.9.5 Interrupt 5—Bounds Check ........................................... 9-15
9.9.6 Interrupt 6—Invalid Opcode ........................................... 9-15
9.9.7 Interrupt 7—Device Not Available ........................................... 9-16
9.9.8 Interrupt 8—Double Fault ........................................... 9-17
9.9.9 Interrupt 9—(Intel reserved. Do not use.) ........................................... 9-18
9.9.10 Interrupt 10—Invalid TSS ........................................... 9-18
9.9.11 Interrupt 11—Segment Not Present ........................................... 9-19
9.9.12 Interrupt 12—Stack Exception ........................................... 9-20
9.9.13 Interrupt 13—General Protection ........................................... 9-20
9.9.14 Interrupt 14—Page Fault ........................................... 9-21
9.9.14.1 PAGE FAULT DURING TASK SWITCH ........................................... 9-23
9.9.14.2 PAGE FAULT WITH INCONSISTENT STACK POINTER ........................................... 9-23
9.9.15 Interrupt 16—Floating-Point Error ........................................... 9-24
9.9.16 Interrupt 17—Alignment Check ........................................... 9-24
9.10 EXCEPTION SUMMARY ........................................... 9-25
9.11 ERROR CODE SUMMARY ........................................... 9-25

CHAPTER 10
INITIALIZATION ........................................... 10-1
10.1 PROCESSOR STATE AFTER RESET ........................................... 10-1
10.2 Intel486 SX MICROPROCESSOR/Intel487 SX MATH COPROCESSOR
INITIALIZATION ........................................... 10-3
10.3 SOFTWARE INITIALIZATION IN REAL-ADDRESS MODE ........................................... 10-5
10.3.1 System Tables ........................................... 10-5
10.3.2 NMI Interrupt ........................................... 10-5
10.3.3 First Instruction ........................................... 10-5
10.3.4 Enabling Caching ........................................... 10-5
10.4 SWITCHING TO PROTECTED MODE ........................................... 10-6
10.4.1 System Tables ........................................... 10-6
10.4.2 NMI Interrupt ........................................... 10-6
10.4.3 PE Bit ........................................... 10-6
10.5 SOFTWARE INITIALIZATION IN PROTECTED MODE ........................................... 10-6
10.5.1 Segmentation ........................................... 10-7
10.5.2 Paging ........................................... 10-7
10.5.3 Tasks ........................................... 10-7
10.6 TLB TESTING ........................................... 10-8
10.6.1 Structure of the TLB ........................................... 10-8
10.6.2 Test Registers ........................................... 10-9
10.6.3 Test Operations ........................................... 10-11

xi
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>10.7 CACHE TESTING</td>
<td>10-12</td>
</tr>
<tr>
<td>10.7.1 Structure of the Cache</td>
<td>10-12</td>
</tr>
<tr>
<td>10.7.2 Test Registers</td>
<td>10-13</td>
</tr>
<tr>
<td>10.7.3 Test Operations</td>
<td>10-15</td>
</tr>
<tr>
<td>10.8 INITIALIZATION EXAMPLE</td>
<td>10-16</td>
</tr>
<tr>
<td>CHAPTER 11 DEBUGGING</td>
<td></td>
</tr>
<tr>
<td>11.1 DEBUGGING SUPPORT</td>
<td>11-1</td>
</tr>
<tr>
<td>11.2 DEBUG REGISTERS</td>
<td>11-2</td>
</tr>
<tr>
<td>11.2.1 Debug Address Registers (DR0-DR3)</td>
<td>11-2</td>
</tr>
<tr>
<td>11.2.2 Debug Control Register (DR7)</td>
<td>11-2</td>
</tr>
<tr>
<td>11.2.3 Debug Status Register (DR6)</td>
<td>11-4</td>
</tr>
<tr>
<td>11.2.4 Breakpoint Field Recognition</td>
<td>11-5</td>
</tr>
<tr>
<td>11.3 DEBUG EXCEPTIONS</td>
<td>11-6</td>
</tr>
<tr>
<td>11.3.1 Interrupt 1 – Debug Exceptions</td>
<td>11-6</td>
</tr>
<tr>
<td>11.3.1.1 INSTRUCTION-BREAKPOINT FAULT</td>
<td>11-6</td>
</tr>
<tr>
<td>11.3.1.2 DATA-BREAKPOINT TRAP</td>
<td>11-7</td>
</tr>
<tr>
<td>11.3.1.3 GENERAL-DETECT FAULT</td>
<td>11-7</td>
</tr>
<tr>
<td>11.3.1.4 SINGLE-STEP TRAP</td>
<td>11-8</td>
</tr>
<tr>
<td>11.3.1.5 TASK-SWITCH TRAP</td>
<td>11-8</td>
</tr>
<tr>
<td>11.3.2 Interrupt 3 – Breakpoint Instruction</td>
<td>11-8</td>
</tr>
<tr>
<td>CHAPTER 12 CACHING</td>
<td></td>
</tr>
<tr>
<td>12.1 INTRODUCTION TO CACHING</td>
<td>12-1</td>
</tr>
<tr>
<td>12.2 OPERATION OF THE INTERNAL CACHE</td>
<td>12-2</td>
</tr>
<tr>
<td>12.2.1 Cache Disabling Bits</td>
<td>12-2</td>
</tr>
<tr>
<td>12.2.2 Cache Management Instructions</td>
<td>12-3</td>
</tr>
<tr>
<td>12.2.3 Self-Modifying Code</td>
<td>12-3</td>
</tr>
<tr>
<td>12.3 PAGE-LEVEL CACHE MANAGEMENT</td>
<td>12-3</td>
</tr>
<tr>
<td>12.3.1 Cache Management Bits</td>
<td>12-4</td>
</tr>
<tr>
<td>12.3.1.1 PCD BIT</td>
<td>12-4</td>
</tr>
<tr>
<td>12.3.1.2 PWT BIT</td>
<td>12-4</td>
</tr>
<tr>
<td>CHAPTER 13 MULTIPROCESSING</td>
<td></td>
</tr>
<tr>
<td>13.1 LOCKED AND PSEUDO-LOCKED BUS CYCLES</td>
<td>13-1</td>
</tr>
<tr>
<td>13.1.1 LOCK Prefix and the LOCK# Signal</td>
<td>13-2</td>
</tr>
<tr>
<td>13.1.2 Automatic Locking</td>
<td>13-3</td>
</tr>
<tr>
<td>13.1.3 Pseudo-Locking</td>
<td>13-3</td>
</tr>
<tr>
<td>PART III – NUMERIC PROCESSING</td>
<td></td>
</tr>
<tr>
<td>CHAPTER 14 INTRODUCTION TO NUMERIC APPLICATIONS</td>
<td></td>
</tr>
<tr>
<td>14.1 HISTORY</td>
<td>14-1</td>
</tr>
<tr>
<td>14.2 PERFORMANCE</td>
<td>14-2</td>
</tr>
<tr>
<td>14.3 EASE OF USE</td>
<td>14-3</td>
</tr>
<tr>
<td>14.4 APPLICATIONS</td>
<td>14-4</td>
</tr>
<tr>
<td>14.5 PROGRAMMING INTERFACE</td>
<td>14-5</td>
</tr>
</tbody>
</table>
CHAPTER 15
ARCHITECTURE OF THE FLOATING-POINT UNIT

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.1 NUMERICAL REGISTERS</td>
<td>15-1</td>
</tr>
<tr>
<td>15.1.1 The FPU Register Stack</td>
<td>15-1</td>
</tr>
<tr>
<td>15.1.2 The FPU Status Word</td>
<td>15-2</td>
</tr>
<tr>
<td>15.1.3 Control Word</td>
<td>15-5</td>
</tr>
<tr>
<td>15.1.4 The FPU Tag Word</td>
<td>15-6</td>
</tr>
<tr>
<td>15.1.5 Opcode Field of Last Instruction</td>
<td>15-7</td>
</tr>
<tr>
<td>15.1.6 The Numeric Instruction and Data Pointers</td>
<td>15-8</td>
</tr>
<tr>
<td>15.2 COMPUTATION FUNDAMENTALS</td>
<td>15-9</td>
</tr>
<tr>
<td>15.2.1 Number System</td>
<td>15-10</td>
</tr>
<tr>
<td>15.2.2 Data Types and Formats</td>
<td>15-12</td>
</tr>
<tr>
<td>15.2.2.1 BINARY INTEGERS</td>
<td>15-13</td>
</tr>
<tr>
<td>15.2.2.2 DECIMAL INTEGERS</td>
<td>15-13</td>
</tr>
<tr>
<td>15.2.2.3 REAL NUMBERS</td>
<td>15-13</td>
</tr>
<tr>
<td>15.2.3 Rounding Control</td>
<td>15-16</td>
</tr>
<tr>
<td>15.2.4 Precision Control</td>
<td>15-17</td>
</tr>
</tbody>
</table>

CHAPTER 16
SPECIAL COMPUTATIONAL SITUATIONS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>16.1 SPECIAL NUMERIC VALUES</td>
<td>16-1</td>
</tr>
<tr>
<td>16.1.1 Denormal Real Numbers</td>
<td>16-1</td>
</tr>
<tr>
<td>16.1.1.1 DENORMALS AND GRADUAL UNDERFLOW</td>
<td>16-4</td>
</tr>
<tr>
<td>16.1.2 Zeros</td>
<td>16-6</td>
</tr>
<tr>
<td>16.1.3 Infinity</td>
<td>16-8</td>
</tr>
<tr>
<td>16.1.4 NaN (Not-a-Number)</td>
<td>16-8</td>
</tr>
<tr>
<td>16.1.4.1 SIGNALING NaNs</td>
<td>16-10</td>
</tr>
<tr>
<td>16.1.4.2 QUIET NaNs</td>
<td>16-11</td>
</tr>
<tr>
<td>16.1.5 Indefinite</td>
<td>16-12</td>
</tr>
<tr>
<td>16.1.6 Encoding of Data Types</td>
<td>16-13</td>
</tr>
<tr>
<td>16.1.7 Unsupported Formats</td>
<td>16-13</td>
</tr>
<tr>
<td>16.2 NUMERIC EXCEPTIONS</td>
<td>16-18</td>
</tr>
<tr>
<td>16.2.1 Handling Numeric Exceptions</td>
<td>16-19</td>
</tr>
<tr>
<td>16.2.1.1 AUTOMATIC EXCEPTION HANDLING</td>
<td>16-19</td>
</tr>
<tr>
<td>16.2.1.2 SOFTWARE EXCEPTION HANDLING</td>
<td>16-20</td>
</tr>
<tr>
<td>16.2.2 Invalid Operation</td>
<td>16-21</td>
</tr>
<tr>
<td>16.2.2.1 STACK EXCEPTION</td>
<td>16-21</td>
</tr>
<tr>
<td>16.2.2.2 INVALID ARITHMETIC OPERATION</td>
<td>16-22</td>
</tr>
<tr>
<td>16.2.3 Division by Zero</td>
<td>16-22</td>
</tr>
<tr>
<td>16.2.4 Denormal Operand</td>
<td>16-23</td>
</tr>
<tr>
<td>16.2.5 Numeric Overflow and Underflow</td>
<td>16-24</td>
</tr>
<tr>
<td>16.2.5.1 OVERFLOW</td>
<td>16-24</td>
</tr>
<tr>
<td>16.2.5.2 UNDERFLOW</td>
<td>16-26</td>
</tr>
<tr>
<td>16.2.6 Inexact (Precision)</td>
<td>16-27</td>
</tr>
<tr>
<td>16.2.7 Exception Priority</td>
<td>16-27</td>
</tr>
<tr>
<td>16.2.8 Standard Underflow/Overflow Exception Handler</td>
<td>16-28</td>
</tr>
</tbody>
</table>

CHAPTER 17
FLOATING-POINT INSTRUCTION SET

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>17.1 SOURCE AND DESTINATION OPERANDS</td>
<td>17-1</td>
</tr>
<tr>
<td>17.2 DATA TRANSFER INSTRUCTIONS</td>
<td>17-2</td>
</tr>
<tr>
<td>17.3 NONTRANSCENDENTAL INSTRUCTIONS</td>
<td>17-2</td>
</tr>
<tr>
<td>17.4 COMPARISON INSTRUCTIONS</td>
<td>17-4</td>
</tr>
</tbody>
</table>
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Chapter</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>17.5</td>
<td>TRANSCENDENTAL INSTRUCTIONS</td>
<td>17-5</td>
</tr>
<tr>
<td>17.6</td>
<td>CONSTANT INSTRUCTIONS</td>
<td>17-6</td>
</tr>
<tr>
<td>17.7</td>
<td>CONTROL INSTRUCTIONS</td>
<td>17-7</td>
</tr>
</tbody>
</table>

## CHAPTER 18

### NUMERIC APPLICATIONS

18.1 | PROGRAMMING FACILITIES | 18-1 |
18.1.1 | High-Level Languages | 18-1 |
18.1.2 | C Programs | 18-1 |
18.1.3 | PL/M-386/486 | 18-2 |
18.1.4 | ASM386/486 | 18-4 |
18.1.4.1 | DEFINING DATA | 18-4 |
18.1.4.2 | RECORDS AND STRUCTURES | 18-5 |
18.1.4.3 | Addressing Methods | 18-6 |
18.1.5 | Comparative Programming Example | 18-7 |
18.2 | CONCURRENT PROCESSING | 18-12 |
18.2.1 | Managing Concurrency | 18-12 |
18.2.1.1 | INCORRECT EXCEPTION SYNCHRONIZATION | 18-13 |
18.2.1.2 | PROPER EXCEPTION SYNCHRONIZATION | 18-14 |

## CHAPTER 19

### SYSTEM-LEVEL CONSIDERATIONS

19.1 | ARCHITECTURE | 19-1 |
19.1.1 | Independent of Addressing Mode | 19-1 |
19.2 | PROCESSOR INITIALIZATION AND CONTROL | 19-1 |
19.2.1 | System Initialization | 19-2 |
19.2.2 | Configuring the Numerics Environment | 19-2 |
19.2.3 | Initializing the FPU | 19-2 |
19.2.3.1 | Intel486 DX CPU SOFTWARE EMULATION | 19-3 |
19.2.3.2 | Intel486 SX CPU SOFTWARE EMULATION PROCEDURE | 19-3 |
19.2.4 | Handling Numerics Exceptions | 19-4 |
19.2.5 | Simultaneous Exception Response | 19-5 |
19.2.6 | Exception Recovery Examples | 19-5 |

## CHAPTER 20

### NUMERIC PROGRAMMING EXAMPLES

20.1 | CONDITIONAL BRANCHING EXAMPLE | 20-1 |
20.2 | EXCEPTION HANDLING EXAMPLES | 20-2 |
20.3 | FLOATING-POINT TO ASCII CONVERSION EXAMPLES | 20-7 |
20.3.1 | Function Partitioning | 20-7 |
20.3.2 | Exception Considerations | 20-7 |
20.3.3 | Special Instructions | 20-21 |
20.3.4 | Description of Operation | 20-21 |
20.3.5 | Scaling the Value | 20-22 |
20.3.5.1 | INACCURACY IN SCALING | 20-22 |
20.3.5.2 | AVOIDING UNDERFLOW AND OVERFLOW | 20-23 |
20.3.5.3 | FINAL ADJUSTMENTS | 20-23 |
20.3.6 | Output Format | 20-23 |
20.4 | TRIGONOMETRIC CALCULATION EXAMPLES | 20-23 |
### TABLE OF CONTENTS

#### PART IV—COMPATIBILITY

**CHAPTER 21**
EXECUTING 286 AND Intel386 DX OR SX CPU PROGRAMS

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>21.1 TWO WAYS TO RUN 286 CPU TASKS</td>
<td>21-2</td>
</tr>
<tr>
<td>21.2 DIFFERENCES FROM 286 CPU</td>
<td>21-2</td>
</tr>
<tr>
<td>21.2.1 Wraparound of 286 Processor 24-Bit Physical Address Space</td>
<td>21-2</td>
</tr>
<tr>
<td>21.2.2 Reserved Word of Segment Descriptor</td>
<td>21-2</td>
</tr>
<tr>
<td>21.2.3 New Segment Descriptor Type Codes</td>
<td>21-3</td>
</tr>
<tr>
<td>21.2.4 Restricted Semantics of LOCK Prefix</td>
<td>21-3</td>
</tr>
<tr>
<td>21.2.5 Additional Exceptions</td>
<td>21-3</td>
</tr>
<tr>
<td>21.3 DIFFERENCES FROM Intel386 CPU</td>
<td>21-4</td>
</tr>
<tr>
<td>21.3.1 New Flag</td>
<td>21-4</td>
</tr>
<tr>
<td>21.3.2 New Exception</td>
<td>21-4</td>
</tr>
<tr>
<td>21.3.3 New Instructions</td>
<td>21-4</td>
</tr>
<tr>
<td>21.3.4 New Control Register Bits</td>
<td>21-5</td>
</tr>
<tr>
<td>21.3.5 New Page-Table Entry Bits</td>
<td>21-5</td>
</tr>
<tr>
<td>21.3.6 Changes in Segment Descriptor Loads</td>
<td>21-5</td>
</tr>
</tbody>
</table>

**CHAPTER 22**
REAL-ADDRESS MODE

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>22.1 ADDRESS TRANSLATION</td>
<td>22-1</td>
</tr>
<tr>
<td>22.2 REGISTERS AND INSTRUCTIONS</td>
<td>22-2</td>
</tr>
<tr>
<td>22.3 INTERRUPT AND EXCEPTION HANDLING</td>
<td>22-3</td>
</tr>
<tr>
<td>22.4 ENTERING AND LEAVING REAL-ADDRESS MODE</td>
<td>22-4</td>
</tr>
<tr>
<td>22.4.1 Switching to Protected Mode</td>
<td>22-4</td>
</tr>
<tr>
<td>22.5 SWITCHING BACK TO REAL-ADDRESS MODE</td>
<td>22-4</td>
</tr>
<tr>
<td>22.6 REAL-ADDRESS MODE EXCEPTIONS</td>
<td>22-5</td>
</tr>
<tr>
<td>22.7 DIFFERENCES FROM 8086 CPU</td>
<td>22-5</td>
</tr>
<tr>
<td>22.8 DIFFERENCES FROM 286 CPU IN REAL-ADDRESS MODE</td>
<td>22-9</td>
</tr>
<tr>
<td>22.8.1 Bus Lock</td>
<td>22-10</td>
</tr>
<tr>
<td>22.8.2 Location of First Instruction</td>
<td>22-10</td>
</tr>
<tr>
<td>22.8.3 Initial Values of General Registers</td>
<td>22-10</td>
</tr>
<tr>
<td>22.8.4 Bus Hold</td>
<td>22-11</td>
</tr>
<tr>
<td>22.8.5 Math Coprocessor Differences</td>
<td>22-11</td>
</tr>
<tr>
<td>22.9 DIFFERENCES FROM Intel386 DX CPU IN REAL-ADDRESS MODE</td>
<td>22-11</td>
</tr>
<tr>
<td>22.10 PROCESSOR DETECTION CODE</td>
<td>22-11</td>
</tr>
</tbody>
</table>

**CHAPTER 23**
VIRTUAL-8086 MODE

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>23.1 EXECUTING 8086 CPU CODE</td>
<td>23-1</td>
</tr>
<tr>
<td>23.1.1 Registers and Instructions</td>
<td>23-1</td>
</tr>
<tr>
<td>23.1.2 Address Translation</td>
<td>23-2</td>
</tr>
<tr>
<td>23.2 STRUCTURE OF A VIRTUAL-8086 TASK</td>
<td>23-3</td>
</tr>
<tr>
<td>23.2.1 Paging for Virtual-8086 Tasks</td>
<td>23-4</td>
</tr>
<tr>
<td>23.2.2 Protection within a Virtual-8086 Task</td>
<td>23-5</td>
</tr>
<tr>
<td>23.3 ENTERING AND LEAVING VIRTUAL-8086 Mode</td>
<td>23-5</td>
</tr>
<tr>
<td>23.3.1 Transitions Through Task Switches</td>
<td>23-6</td>
</tr>
<tr>
<td>23.3.2 Transitions Through Trap Gates and Interrupt Gates</td>
<td>23-7</td>
</tr>
<tr>
<td>23.4 ADDITIONAL SENSITIVE INSTRUCTIONS</td>
<td>23-8</td>
</tr>
<tr>
<td>23.4.1 Emulating 8086 Operating System Calls</td>
<td>23-9</td>
</tr>
<tr>
<td>23.4.2 Emulating the Interrupt-Enable Flag</td>
<td>23-9</td>
</tr>
<tr>
<td>23.5 VIRTUAL I/O</td>
<td>23-9</td>
</tr>
<tr>
<td>23.5.1 I/O-Mapped I/O</td>
<td>23-10</td>
</tr>
</tbody>
</table>
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>26.2.2.10 VIRTUAL-8086 MODE EXCEPTIONS</td>
<td>26-17</td>
</tr>
<tr>
<td>AAA</td>
<td>26-18</td>
</tr>
<tr>
<td>AAD</td>
<td>26-19</td>
</tr>
<tr>
<td>AAM</td>
<td>26-20</td>
</tr>
<tr>
<td>AAS</td>
<td>26-21</td>
</tr>
<tr>
<td>ADC</td>
<td>26-22</td>
</tr>
<tr>
<td>ADD</td>
<td>26-24</td>
</tr>
<tr>
<td>AND</td>
<td>26-26</td>
</tr>
<tr>
<td>ARPL</td>
<td>26-27</td>
</tr>
<tr>
<td>BOUND</td>
<td>26-29</td>
</tr>
<tr>
<td>BSF</td>
<td>26-31</td>
</tr>
<tr>
<td>BSR</td>
<td>26-33</td>
</tr>
<tr>
<td>BSWAP</td>
<td>26-35</td>
</tr>
<tr>
<td>BT</td>
<td>26-36</td>
</tr>
<tr>
<td>BTC</td>
<td>26-38</td>
</tr>
<tr>
<td>BTR</td>
<td>26-40</td>
</tr>
<tr>
<td>BTS</td>
<td>26-42</td>
</tr>
<tr>
<td>CALL</td>
<td>26-44</td>
</tr>
<tr>
<td>CBW/CWDE</td>
<td>26-51</td>
</tr>
<tr>
<td>CLC</td>
<td>26-52</td>
</tr>
<tr>
<td>CLD</td>
<td>26-53</td>
</tr>
<tr>
<td>CLI</td>
<td>26-54</td>
</tr>
<tr>
<td>CLTS</td>
<td>26-55</td>
</tr>
<tr>
<td>CMC</td>
<td>26-56</td>
</tr>
<tr>
<td>CMP</td>
<td>26-57</td>
</tr>
<tr>
<td>CMPS/CMPSB/CMPSW/CMPSD</td>
<td>26-59</td>
</tr>
<tr>
<td>CMPXCHG</td>
<td>26-62</td>
</tr>
<tr>
<td>CWD/CDQ</td>
<td>26-64</td>
</tr>
<tr>
<td>DAA</td>
<td>26-65</td>
</tr>
<tr>
<td>DAS</td>
<td>26-66</td>
</tr>
<tr>
<td>DEC</td>
<td>26-67</td>
</tr>
<tr>
<td>DIV</td>
<td>26-68</td>
</tr>
<tr>
<td>ENTER</td>
<td>26-70</td>
</tr>
<tr>
<td>F2XM1</td>
<td>26-72</td>
</tr>
<tr>
<td>FABS</td>
<td>26-74</td>
</tr>
<tr>
<td>FADD/FADDP/FIADD</td>
<td>26-75</td>
</tr>
<tr>
<td>FBLD</td>
<td>26-77</td>
</tr>
<tr>
<td>FBSTP</td>
<td>26-79</td>
</tr>
<tr>
<td>FCHS</td>
<td>26-80</td>
</tr>
<tr>
<td>FCMLEX/FNCLEX</td>
<td>26-81</td>
</tr>
<tr>
<td>FCOM/FCOMP/FCOMPP</td>
<td>26-82</td>
</tr>
<tr>
<td>FCOS</td>
<td>26-84</td>
</tr>
<tr>
<td>FDECSTP</td>
<td>26-86</td>
</tr>
<tr>
<td>FDIV/FDIVP/FDIV</td>
<td>26-87</td>
</tr>
<tr>
<td>FDIVR/FDIVPR/FDIVVR</td>
<td>26-89</td>
</tr>
<tr>
<td>FFREE</td>
<td>26-91</td>
</tr>
<tr>
<td>FICOM/FICOMP</td>
<td>26-92</td>
</tr>
<tr>
<td>FILD</td>
<td>26-94</td>
</tr>
<tr>
<td>FINCSTP</td>
<td>26-96</td>
</tr>
<tr>
<td>FINIT/FNINIT</td>
<td>26-97</td>
</tr>
<tr>
<td>FIST/FISTP</td>
<td>26-99</td>
</tr>
<tr>
<td>FLD</td>
<td>26-101</td>
</tr>
<tr>
<td>Instruction</td>
<td>Page</td>
</tr>
<tr>
<td>-----------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>FLD1/FLDL2T/FLDL2E/</td>
<td>26-103</td>
</tr>
<tr>
<td>FLDP/FLDLG2/FLDIN2/FLDZ</td>
<td>26-105</td>
</tr>
<tr>
<td>FLDCW</td>
<td>26-107</td>
</tr>
<tr>
<td>FLDENV</td>
<td>26-109</td>
</tr>
<tr>
<td>FMUL/FMULP/FIMUL</td>
<td>26-111</td>
</tr>
<tr>
<td>FNOP</td>
<td>26-112</td>
</tr>
<tr>
<td>FPATAN</td>
<td>26-113</td>
</tr>
<tr>
<td>FPREM</td>
<td>26-115</td>
</tr>
<tr>
<td>FPREM1</td>
<td>26-117</td>
</tr>
<tr>
<td>FRNDINT</td>
<td>26-119</td>
</tr>
<tr>
<td>FROTR</td>
<td>26-120</td>
</tr>
<tr>
<td>FSAVE/FNSAVE</td>
<td>26-122</td>
</tr>
<tr>
<td>FSMP</td>
<td>26-124</td>
</tr>
<tr>
<td>FST/FSTP</td>
<td>26-125</td>
</tr>
<tr>
<td>FSINCOS</td>
<td>26-127</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-129</td>
</tr>
<tr>
<td>INVD</td>
<td>26-130</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-132</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-133</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-135</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-137</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-139</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-141</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-143</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-145</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-146</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-148</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-150</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-152</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-154</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-156</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-157</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-159</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-161</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-163</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-164</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-166</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-171</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-172</td>
</tr>
<tr>
<td>FSQRT</td>
<td>26-173</td>
</tr>
<tr>
<td>JCC</td>
<td>26-178</td>
</tr>
<tr>
<td>JCC</td>
<td>26-182</td>
</tr>
<tr>
<td>JCC</td>
<td>26-187</td>
</tr>
<tr>
<td>JCC</td>
<td>26-188</td>
</tr>
<tr>
<td>JCC</td>
<td>26-190</td>
</tr>
<tr>
<td>JCC</td>
<td>26-192</td>
</tr>
<tr>
<td>LGDT/LIDT</td>
<td>26-193</td>
</tr>
<tr>
<td>LGDT/LIDT</td>
<td>26-195</td>
</tr>
<tr>
<td>LGDT/LIDT</td>
<td>26-198</td>
</tr>
<tr>
<td>LMSW</td>
<td>26-200</td>
</tr>
<tr>
<td>LMSW</td>
<td>26-201</td>
</tr>
<tr>
<td>LMSW</td>
<td>26-203</td>
</tr>
<tr>
<td>Instruction</td>
<td>Page</td>
</tr>
<tr>
<td>---------------------------</td>
<td>-------</td>
</tr>
<tr>
<td>LOOP/LOOPcond</td>
<td>26-205</td>
</tr>
<tr>
<td>LSL</td>
<td>26-207</td>
</tr>
<tr>
<td>LTR</td>
<td>26-209</td>
</tr>
<tr>
<td>MOV</td>
<td>26-210</td>
</tr>
<tr>
<td>MOVZ</td>
<td>26-212</td>
</tr>
<tr>
<td>MOVSB/MOVSW/MOVSD</td>
<td>26-214</td>
</tr>
<tr>
<td>MOVSX</td>
<td>26-216</td>
</tr>
<tr>
<td>MOVZX</td>
<td>26-217</td>
</tr>
<tr>
<td>MUL</td>
<td>26-218</td>
</tr>
<tr>
<td>NEG</td>
<td>26-220</td>
</tr>
<tr>
<td>NOF</td>
<td>26-221</td>
</tr>
<tr>
<td>NOT</td>
<td>26-222</td>
</tr>
<tr>
<td>OR</td>
<td>26-223</td>
</tr>
<tr>
<td>OUT</td>
<td>26-225</td>
</tr>
<tr>
<td>OUTS/OUTSB/OUTSW/OUTSD</td>
<td>26-227</td>
</tr>
<tr>
<td>POP</td>
<td>26-230</td>
</tr>
<tr>
<td>POPA/POPAD</td>
<td>26-233</td>
</tr>
<tr>
<td>POPF/POPFD</td>
<td>26-235</td>
</tr>
<tr>
<td>PUSH</td>
<td>26-236</td>
</tr>
<tr>
<td>PUSHA/PUSHAD</td>
<td>26-238</td>
</tr>
<tr>
<td>PUSHF/PUSHFD</td>
<td>26-240</td>
</tr>
<tr>
<td>RCL/RCR/ROL/ROR</td>
<td>26-241</td>
</tr>
<tr>
<td>REP/REPE/REPZ/REPNE/REPNZ</td>
<td>26-244</td>
</tr>
<tr>
<td>RET</td>
<td>26-247</td>
</tr>
<tr>
<td>SAHF</td>
<td>26-251</td>
</tr>
<tr>
<td>SAL/SAR/SHL/SHR</td>
<td>26-252</td>
</tr>
<tr>
<td>SBB</td>
<td>26-255</td>
</tr>
<tr>
<td>SCAS/SCASB/SCASW/SCASD</td>
<td>26-257</td>
</tr>
<tr>
<td>SETcc</td>
<td>26-259</td>
</tr>
<tr>
<td>SGDT/SIDT</td>
<td>26-261</td>
</tr>
<tr>
<td>SHLD</td>
<td>26-263</td>
</tr>
<tr>
<td>SHRD</td>
<td>26-265</td>
</tr>
<tr>
<td>SLDT</td>
<td>26-267</td>
</tr>
<tr>
<td>SMSW</td>
<td>26-268</td>
</tr>
<tr>
<td>STC</td>
<td>26-269</td>
</tr>
<tr>
<td>STD</td>
<td>26-270</td>
</tr>
<tr>
<td>STI</td>
<td>26-271</td>
</tr>
<tr>
<td>STOS/STOSB/STOSW/STOSD</td>
<td>26-272</td>
</tr>
<tr>
<td>STR</td>
<td>26-274</td>
</tr>
<tr>
<td>SUB</td>
<td>26-275</td>
</tr>
<tr>
<td>TEST</td>
<td>26-277</td>
</tr>
<tr>
<td>VERR, VERW</td>
<td>26-278</td>
</tr>
<tr>
<td>WAIT</td>
<td>26-280</td>
</tr>
<tr>
<td>WBINVD</td>
<td>26-281</td>
</tr>
<tr>
<td>XADD</td>
<td>26-282</td>
</tr>
<tr>
<td>XCHG</td>
<td>26-284</td>
</tr>
<tr>
<td>XLAT/XLATB</td>
<td>26-285</td>
</tr>
<tr>
<td>XOR</td>
<td>26-287</td>
</tr>
<tr>
<td>Figure</td>
<td>Title</td>
</tr>
<tr>
<td>--------</td>
<td>-----------------------------------------------------------------------</td>
</tr>
<tr>
<td>3-8</td>
<td>SAR Instruction</td>
</tr>
<tr>
<td>3-9</td>
<td>SHLD Instruction</td>
</tr>
<tr>
<td>3-10</td>
<td>SHRD Instruction</td>
</tr>
<tr>
<td>3-11</td>
<td>ROL Instruction</td>
</tr>
<tr>
<td>3-12</td>
<td>ROR Instruction</td>
</tr>
<tr>
<td>3-13</td>
<td>RCL Instruction</td>
</tr>
<tr>
<td>3-14</td>
<td>RCR Instruction</td>
</tr>
<tr>
<td>3-15</td>
<td>Formal Definition of the ENTER Instruction</td>
</tr>
<tr>
<td>3-16</td>
<td>Nested Procedures</td>
</tr>
<tr>
<td>3-17</td>
<td>Stack Frame After Entering MAIN</td>
</tr>
<tr>
<td>3-18</td>
<td>Stack Frame After Entering PROCEDURE A</td>
</tr>
<tr>
<td>3-19</td>
<td>Stack Frame After Entering PROCEDURE B</td>
</tr>
<tr>
<td>3-20</td>
<td>Stack Frame After Entering PROCEDURE C</td>
</tr>
<tr>
<td>3-21</td>
<td>Low Byte of EFLAGS Register</td>
</tr>
<tr>
<td>3-22</td>
<td>Flags Used with PUSHF and POPF</td>
</tr>
<tr>
<td>3-23</td>
<td>CPU.ID, MCP.ID Detection Code</td>
</tr>
<tr>
<td>3-24</td>
<td>ASCII Arithmetic Using BSWAP</td>
</tr>
<tr>
<td>4-1</td>
<td>System Flags</td>
</tr>
<tr>
<td>4-2</td>
<td>Memory Management Registers</td>
</tr>
<tr>
<td>4-3</td>
<td>Control Registers</td>
</tr>
<tr>
<td>4-4</td>
<td>Debug Registers</td>
</tr>
<tr>
<td>4-5</td>
<td>Test Registers</td>
</tr>
<tr>
<td>5-1</td>
<td>Flat Model</td>
</tr>
<tr>
<td>5-2</td>
<td>Protected Flat Model</td>
</tr>
<tr>
<td>5-3</td>
<td>Multi-Segment Model</td>
</tr>
<tr>
<td>5-4</td>
<td>TI Bit Selects Descriptor Table</td>
</tr>
<tr>
<td>5-5</td>
<td>Segment Translation</td>
</tr>
<tr>
<td>5-6</td>
<td>Segment Registers</td>
</tr>
<tr>
<td>5-7</td>
<td>Segment Selector</td>
</tr>
<tr>
<td>5-8</td>
<td>Segment Descriptors</td>
</tr>
<tr>
<td>5-9</td>
<td>Segment Descriptor (Segment Not Present)</td>
</tr>
<tr>
<td>5-10</td>
<td>Descriptor Tables</td>
</tr>
<tr>
<td>5-11</td>
<td>Pseudo-Descriptor Format</td>
</tr>
<tr>
<td>5-12</td>
<td>Format of a Linear Address</td>
</tr>
<tr>
<td>5-13</td>
<td>Page Translation</td>
</tr>
<tr>
<td>5-14</td>
<td>Format of a Page Table Entry</td>
</tr>
<tr>
<td>5-15</td>
<td>Format of a Page Table Entry for a Not-Present Page</td>
</tr>
<tr>
<td>5-16</td>
<td>Combined Segment and Page Address Translation</td>
</tr>
<tr>
<td>5-17</td>
<td>Each Segment Can Have Its Own Page Table</td>
</tr>
<tr>
<td>6-1</td>
<td>Descriptor Fields Used for Protection</td>
</tr>
<tr>
<td>6-2</td>
<td>Protection Rings</td>
</tr>
<tr>
<td>6-3</td>
<td>Privilege Check for Data Access</td>
</tr>
<tr>
<td>6-4</td>
<td>Privilege Check for Control Transfer Without Gate</td>
</tr>
<tr>
<td>6-5</td>
<td>Call Gate</td>
</tr>
<tr>
<td>6-6</td>
<td>Call Gate Mechanism</td>
</tr>
<tr>
<td>6-7</td>
<td>Privilege Check for Control Transfer with Call Gate</td>
</tr>
<tr>
<td>6-8</td>
<td>Initial Stack Pointers in a TSS</td>
</tr>
<tr>
<td>6-9</td>
<td>Stack Frame During Interlevel Call</td>
</tr>
<tr>
<td>6-10</td>
<td>Protection Fields of a Page Table Entry</td>
</tr>
<tr>
<td>7-1</td>
<td>Task State Segment</td>
</tr>
</tbody>
</table>
### TABLE OF CONTENTS

#### Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>7-2</td>
<td>TSS Descriptor</td>
<td>7-4</td>
</tr>
<tr>
<td>7-3</td>
<td>TR Register</td>
<td>7-6</td>
</tr>
<tr>
<td>7-4</td>
<td>Task Gate Descriptor</td>
<td>7-7</td>
</tr>
<tr>
<td>7-5</td>
<td>Task Gates Reference Tasks</td>
<td>7-8</td>
</tr>
<tr>
<td>7-6</td>
<td>Nested Tasks</td>
<td>7-12</td>
</tr>
<tr>
<td>7-7</td>
<td>Overlapping Linear-to-Physical Mappings</td>
<td>7-15</td>
</tr>
<tr>
<td>8-1</td>
<td>Memory-Mapped I/O</td>
<td>8-3</td>
</tr>
<tr>
<td>8-2</td>
<td>I/O Permission Bit Map</td>
<td>8-7</td>
</tr>
<tr>
<td>9-1</td>
<td>IDTR Register Locates IDT in Memory</td>
<td>9-6</td>
</tr>
<tr>
<td>9-2</td>
<td>IDT Gate Descriptors</td>
<td>9-8</td>
</tr>
<tr>
<td>9-3</td>
<td>Interrupt Procedure Call</td>
<td>9-9</td>
</tr>
<tr>
<td>9-4</td>
<td>Stack Frame After Exception or Interrupt</td>
<td>9-10</td>
</tr>
<tr>
<td>9-5</td>
<td>Interrupt Task Switch</td>
<td>9-12</td>
</tr>
<tr>
<td>9-6</td>
<td>Error Code</td>
<td>9-13</td>
</tr>
<tr>
<td>9-7</td>
<td>Page Fault Error Code</td>
<td>9-22</td>
</tr>
<tr>
<td>10-1</td>
<td>Contents of the EDX Register After Reset</td>
<td>10-2</td>
</tr>
<tr>
<td>10-2</td>
<td>Contents of the CRO Register After Reset</td>
<td>10-2</td>
</tr>
<tr>
<td>10-3</td>
<td>TLB Structure</td>
<td>10-9</td>
</tr>
<tr>
<td>10-4</td>
<td>TLB Test Registers</td>
<td>10-10</td>
</tr>
<tr>
<td>10-5</td>
<td>Cache Structure</td>
<td>10-13</td>
</tr>
<tr>
<td>10-6</td>
<td>Cache Test Registers</td>
<td>10-14</td>
</tr>
<tr>
<td>11-1</td>
<td>Debug Registers</td>
<td>11-3</td>
</tr>
<tr>
<td>14-1</td>
<td>Evolution and Performance of Numeric Processors</td>
<td>14-2</td>
</tr>
<tr>
<td>15-1</td>
<td>Intel486™ FPU Register Set</td>
<td>15-2</td>
</tr>
<tr>
<td>15-2</td>
<td>Intel486™ FPU Status Word</td>
<td>15-3</td>
</tr>
<tr>
<td>15-3</td>
<td>Intel486™ FPU Control Word Format</td>
<td>15-6</td>
</tr>
<tr>
<td>15-4</td>
<td>Tag Word Format</td>
<td>15-7</td>
</tr>
<tr>
<td>15-5</td>
<td>Opcode Field</td>
<td>15-7</td>
</tr>
<tr>
<td>15-6</td>
<td>Protected Mode Numeric Instruction and Data Pointer Image in Memory, 32-Bit Format</td>
<td>15-8</td>
</tr>
<tr>
<td>15-7</td>
<td>Real Mode Numeric Instruction and Data Pointer Image in Memory, 32-Bit Format</td>
<td>15-9</td>
</tr>
<tr>
<td>15-8</td>
<td>Protected Mode Numeric Instruction and Data Pointer Image in Memory, 16-Bit Format</td>
<td>15-9</td>
</tr>
<tr>
<td>15-9</td>
<td>Real Mode Numeric Instruction and Data Pointer Image in Memory, 16-Bit Format</td>
<td>15-10</td>
</tr>
<tr>
<td>15-10</td>
<td>Double-Precision Number System</td>
<td>15-11</td>
</tr>
<tr>
<td>15-11</td>
<td>Numerical Data Formats</td>
<td>15-12</td>
</tr>
<tr>
<td>16-1</td>
<td>Floating-Point System with Denormals</td>
<td>16-5</td>
</tr>
<tr>
<td>16-2</td>
<td>Floating-Point System without Denormals</td>
<td>16-5</td>
</tr>
<tr>
<td>16-3</td>
<td>Arithmetic Example Using Infinity</td>
<td>16-20</td>
</tr>
<tr>
<td>16-4</td>
<td>Coprocessor Detection Code</td>
<td>16-24</td>
</tr>
<tr>
<td>18-1</td>
<td>Sample C-386/486 Program</td>
<td>18-2</td>
</tr>
<tr>
<td>18-2</td>
<td>Sample Numeric Constants</td>
<td>18-5</td>
</tr>
<tr>
<td>18-3</td>
<td>Status Word Record Definition</td>
<td>18-6</td>
</tr>
<tr>
<td>18-4</td>
<td>Structure Definition</td>
<td>18-6</td>
</tr>
<tr>
<td>18-5</td>
<td>Sample PL/M-386/486 Program</td>
<td>18-8</td>
</tr>
<tr>
<td>18-6</td>
<td>Sample ASM386/486 Program</td>
<td>18-9</td>
</tr>
<tr>
<td>18-7</td>
<td>Instructions and Register Stack</td>
<td>18-11</td>
</tr>
</tbody>
</table>
## Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>18-8</td>
<td>Exception Synchronization Examples</td>
<td>18-14</td>
</tr>
<tr>
<td>20-1</td>
<td>Conditional Branching for Compares</td>
<td>20-2</td>
</tr>
<tr>
<td>20-2</td>
<td>Conditional Branching for FXAM</td>
<td>20-3</td>
</tr>
<tr>
<td>20-3</td>
<td>Full-State Exception Handler</td>
<td>20-4</td>
</tr>
<tr>
<td>20-4</td>
<td>Reduced-Latency Exception Handler</td>
<td>20-5</td>
</tr>
<tr>
<td>20-5</td>
<td>Reentrant Exception Handler</td>
<td>20-6</td>
</tr>
<tr>
<td>20-6</td>
<td>Floating-Point to ASCII Conversion Routine</td>
<td>20-8</td>
</tr>
<tr>
<td>20-7</td>
<td>Relationships Between Adjacent Joints</td>
<td>20-24</td>
</tr>
<tr>
<td>20-8</td>
<td>Robot Arm Kinematics Example</td>
<td>20-26</td>
</tr>
<tr>
<td>22-1</td>
<td>8086 Address Translation</td>
<td>22-2</td>
</tr>
<tr>
<td>22-2</td>
<td>Real-Address Detection Code</td>
<td>22-12</td>
</tr>
<tr>
<td>23-1</td>
<td>8086 Address Translation</td>
<td>23-3</td>
</tr>
<tr>
<td>23-2</td>
<td>Entering and Leaving Virtual-8086 Mode</td>
<td>23-5</td>
</tr>
<tr>
<td>23-3</td>
<td>Privilege Level 0 Stack After Interrupt in Virtual-8086 Mode</td>
<td>23-7</td>
</tr>
<tr>
<td>24-1</td>
<td>Stack After Far 16- and 32-Bit Calls</td>
<td>24-5</td>
</tr>
<tr>
<td>26-1</td>
<td>Intel486™ Processor Instruction Format</td>
<td>26-2</td>
</tr>
<tr>
<td>26-2</td>
<td>ModRM and SIB Byte Formats</td>
<td>26-4</td>
</tr>
<tr>
<td>26-3</td>
<td>Bit Offset for BIT[EAX, 21]</td>
<td>26-15</td>
</tr>
<tr>
<td>26-4</td>
<td>Memory Bit Indexing</td>
<td>26-16</td>
</tr>
</tbody>
</table>

## Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2-1</td>
<td>Register Names</td>
<td>2-8</td>
</tr>
<tr>
<td>2-2</td>
<td>Status Flags</td>
<td>2-14</td>
</tr>
<tr>
<td>2-3</td>
<td>Default Segment Selection Rules</td>
<td>2-20</td>
</tr>
<tr>
<td>2-4</td>
<td>Exceptions and Interrupts</td>
<td>2-24</td>
</tr>
<tr>
<td>3-1</td>
<td>Operands for Division</td>
<td>3-9</td>
</tr>
<tr>
<td>3-2</td>
<td>Bit Test and Modify Instructions</td>
<td>3-12</td>
</tr>
<tr>
<td>3-3</td>
<td>Conditional Jump Instructions</td>
<td>3-25</td>
</tr>
<tr>
<td>3-4</td>
<td>Repeat Instructions</td>
<td>3-29</td>
</tr>
<tr>
<td>3-5</td>
<td>Flag Control Instructions</td>
<td>3-37</td>
</tr>
<tr>
<td>5-1</td>
<td>Application Segment Types</td>
<td>5-12</td>
</tr>
<tr>
<td>6-1</td>
<td>System Segment and Gate Types</td>
<td>6-4</td>
</tr>
<tr>
<td>6-2</td>
<td>Interlevel Return Checks</td>
<td>6-18</td>
</tr>
<tr>
<td>6-3</td>
<td>Valid Descriptor Types for LSL Instruction</td>
<td>6-21</td>
</tr>
<tr>
<td>6-4</td>
<td>Combined Page Directory and Page Table Protection</td>
<td>6-25</td>
</tr>
<tr>
<td>7-1</td>
<td>Checks Made during a Task Switch</td>
<td>7-11</td>
</tr>
<tr>
<td>7-2</td>
<td>Effect of a Task Switch on Busy, NT, and Link Fields</td>
<td>7-12</td>
</tr>
<tr>
<td>9-1</td>
<td>Exception and Interrupt Vectors</td>
<td>9-2</td>
</tr>
<tr>
<td>9-2</td>
<td>Priority Among Simultaneous Exceptions and Interrupts</td>
<td>9-5</td>
</tr>
<tr>
<td>9-3</td>
<td>Intel Reserved Opcodes</td>
<td>9-16</td>
</tr>
<tr>
<td>9-4</td>
<td>Interrupt and Exceptions Classes</td>
<td>9-17</td>
</tr>
<tr>
<td>9-5</td>
<td>Invalid TSS Conditions</td>
<td>9-18</td>
</tr>
<tr>
<td>9-6</td>
<td>Alignment Requirements by Data Type</td>
<td>9-24</td>
</tr>
<tr>
<td>9-7</td>
<td>Exception Summary</td>
<td>9-26</td>
</tr>
<tr>
<td>9-8</td>
<td>Error Code Summary</td>
<td>9-27</td>
</tr>
</tbody>
</table>
## Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>10-1</td>
<td>Processor State Following Power-Up</td>
<td>10-3</td>
</tr>
<tr>
<td>10-2</td>
<td>Recommended Values of the FP Related Bits for Intel486™ SX Microprocessor/Intel487™ SX Math CoProcessor System</td>
<td>10-4</td>
</tr>
<tr>
<td>10-3</td>
<td>EM and MP Bits Interpretations</td>
<td>10-4</td>
</tr>
<tr>
<td>10-4</td>
<td>Meaning of Bit Pairs in the TR6 Register</td>
<td>10-10</td>
</tr>
<tr>
<td>10-5</td>
<td>Encoding of Cache Test Control Bits</td>
<td>10-15</td>
</tr>
<tr>
<td>11-1</td>
<td>Breakpointing Examples</td>
<td>11-5</td>
</tr>
<tr>
<td>11-2</td>
<td>Debug Exception Conditions</td>
<td>11-6</td>
</tr>
<tr>
<td>12-1</td>
<td>Cache Operating Modes</td>
<td>12-3</td>
</tr>
<tr>
<td>14-1</td>
<td>Numeric Processing Speed Comparisons</td>
<td>14-2</td>
</tr>
<tr>
<td>14-2</td>
<td>Numeric Data Types</td>
<td>14-6</td>
</tr>
<tr>
<td>14-3</td>
<td>Principal Numeric Instructions</td>
<td>14-7</td>
</tr>
<tr>
<td>15-1</td>
<td>Condition Code Interpretation</td>
<td>15-4</td>
</tr>
<tr>
<td>15-2</td>
<td>Correspondence Between FPU and IU Flag Bits</td>
<td>15-5</td>
</tr>
<tr>
<td>15-3</td>
<td>Summary of Format Parameters</td>
<td>15-14</td>
</tr>
<tr>
<td>15-4</td>
<td>Real Number Notation</td>
<td>15-14</td>
</tr>
<tr>
<td>15-5</td>
<td>Rounding Modes</td>
<td>15-16</td>
</tr>
<tr>
<td>16-1</td>
<td>Arithmetic and Nonarithmetic Instructions</td>
<td>16-2</td>
</tr>
<tr>
<td>16-2</td>
<td>Denormalized Values</td>
<td>16-3</td>
</tr>
<tr>
<td>16-3</td>
<td>Zero Operands and Results</td>
<td>16-6</td>
</tr>
<tr>
<td>16-4</td>
<td>Infinity Operands and Results</td>
<td>16-9</td>
</tr>
<tr>
<td>16-5</td>
<td>Rules for Generating QNaNs</td>
<td>16-12</td>
</tr>
<tr>
<td>16-6</td>
<td>Binary Integer Encodings</td>
<td>16-14</td>
</tr>
<tr>
<td>16-7</td>
<td>Packed Decimal Encodings</td>
<td>16-15</td>
</tr>
<tr>
<td>16-8</td>
<td>Single and Double Real Encodings</td>
<td>16-16</td>
</tr>
<tr>
<td>16-9</td>
<td>Extended Real Encodings</td>
<td>16-17</td>
</tr>
<tr>
<td>16-10</td>
<td>Unsupported Formats</td>
<td>16-18</td>
</tr>
<tr>
<td>16-11</td>
<td>Masked Response to Invalid Operations</td>
<td>16-22</td>
</tr>
<tr>
<td>16-12</td>
<td>Masked Overflow Results</td>
<td>16-25</td>
</tr>
<tr>
<td>17-1</td>
<td>Data Transfer Instructions</td>
<td>17-2</td>
</tr>
<tr>
<td>17-2</td>
<td>Nontranscendental Instructions (Besides Basic Arithmetic)</td>
<td>17-3</td>
</tr>
<tr>
<td>17-3</td>
<td>Basic Arithmetic Instructions and Operands</td>
<td>17-3</td>
</tr>
<tr>
<td>17-4</td>
<td>Comparison Instructions</td>
<td>17-4</td>
</tr>
<tr>
<td>17-5</td>
<td>TEST Constants for Conditional Branching</td>
<td>17-5</td>
</tr>
<tr>
<td>17-6</td>
<td>Transcendental Instructions</td>
<td>17-6</td>
</tr>
<tr>
<td>17-7</td>
<td>Constant Instructions</td>
<td>17-7</td>
</tr>
<tr>
<td>17-8</td>
<td>Control Instructions</td>
<td>17-7</td>
</tr>
<tr>
<td>18-1</td>
<td>PL/M-386/486 Built-In Procedures</td>
<td>18-3</td>
</tr>
<tr>
<td>18-2</td>
<td>ASM386/486 Storage Allocation Directives</td>
<td>18-4</td>
</tr>
<tr>
<td>18-3</td>
<td>Addressing Method Examples</td>
<td>18-7</td>
</tr>
<tr>
<td>19-1</td>
<td>FPU State Following Initialization</td>
<td>19-3</td>
</tr>
<tr>
<td>22-1</td>
<td>Exceptions and Interrupts</td>
<td>22-6</td>
</tr>
<tr>
<td>22-2</td>
<td>New Intel486™ CPU Exceptions</td>
<td>22-9</td>
</tr>
<tr>
<td>26-1</td>
<td>Effective Size Attributes</td>
<td>26-2</td>
</tr>
<tr>
<td>26-2</td>
<td>16-Bit Addressing Forms with the ModR/M Byte</td>
<td>26-5</td>
</tr>
<tr>
<td>26-3</td>
<td>32-Bit Addressing Forms with the ModR/M Byte</td>
<td>26-6</td>
</tr>
<tr>
<td>26-4</td>
<td>32-Bit Addressing Forms with the SIB Byte</td>
<td>26-7</td>
</tr>
<tr>
<td>26-5</td>
<td>Task Switch Times for Exceptions</td>
<td>26-12</td>
</tr>
<tr>
<td>26-6</td>
<td>Exceptions</td>
<td>26-17</td>
</tr>
</tbody>
</table>
Introduction to the Intel486™ Microprocessor Family
CHAPTER 1
INTRODUCTION TO THE
Intel486™ MICROPROCESSOR FAMILY

The Intel486 microprocessors offer the highest performance for DOS, OS/2, Windows and UNIX System V/386 applications. The Intel486 microprocessor family currently includes the Intel486 SX CPU (and Intel487™ SX Math CoProcessor), Intel486 DX CPU, and the Intel486 DX2 CPU. These processors are 100% binary compatible with one another and with the Intel386™ family of microprocessors. Throughout this text, these members are collectively referred to as the “Intel486 processor.” The high integration Intel486 processors maintain binary compatibility with previous members of the x86 architectural family. The instruction set microarchitecture has been reimplemented using RISC design techniques such that frequently used instructions execute in one cycle. An 8-Kbyte unified code and data cache combined with the high bandwidth, burstable data bus allow this performance level to be sustained, providing a significant performance advantage without additional system complexity.

New features enhance multiprocessing systems. New instructions speed manipulation of memory-based semaphores. On-chip hardware ensures cache consistency and provides hooks for multi-level caching.

The built-in self-test extensively tests on-chip logic, cache memory and the on-chip paging translation cache. Debug features include breakpoint traps on code execution and data accesses.

Features of the Intel486 processor include:

- Full binary compatibility with Intel386 DX CPU, Intel386 SX CPU, Intel386 SL, 376™ embedded processor, 80286, 8086, and 8088 processors.
- Execution unit designed to execute frequently-used instructions in one clock cycle.
- 32-bit integer processor for performing arithmetic and logical operations.
- Internal or coprocessor floating-point unit (Intel486 FPU) for supporting the 32-, 64-, and 80-bit formats specified in IEEE standard 754 (object-code compatible with Intel387™ DX and Intel387 SX math coprocessors).
- Internal 8-Kbyte cache memory, which provides fast access to recently-used instructions and data.
- Bus control signals for maintaining cache consistency in multiprocessor systems.
- Segmentation, a form of memory management for creating independent, protected address spaces.
- Paging, a form of memory management which provides access to data structures larger than the available memory space by keeping them partly in memory and partly on disk.
- Restartable instructions that allow a program to be restarted following an exception (necessary for supporting demand-paged virtual memory).
- Pipelined instruction execution overlaps the interpretation of different instructions.
- Debugging registers for hardware support of instruction and data breakpoints.
The Intel486 processors are object-code compatible with four other Intel386 processors:

- Intel386 DX Processor (32-bit data bus) — A cost-effective form for high-end personal computers and mid-range workstations.

- Intel386 SX Processor (16-bit data bus) — The Intel386 processor adapted for mid-range personal computers, which are sensitive to the higher system cost of a 32-bit bus.

- Intel386 SL Processor (16-bit data bus) — A high integration, static Intel386 microprocessor with ISA peripheral subsystem and power management.

- 376 Embedded Processor (16-bit data bus) — A reduced form of the Intel386 processor optimized for embedded applications, such as process controllers. The 376 processor lacks the paging and 8086-compatibility features provided in the Intel486 processor. The 376 processor is available in a surface-mount plastic package, which provides the lowest cost and smallest form factor for any implementation of the Intel386 processor.

The operating mode of the Intel486 processor determines which instructions and architectural features are accessible. The Intel486 processor has three modes for running programs:

- Protected mode uses the native 32-bit instruction set of the processor. In this mode all instructions and architectural features are available.

- Real-address mode (also called “real mode”) emulates the programming environment of the 8086 processor, with a few extensions (such as the ability to break out of this mode). Reset initialization places the processor into real mode.

- Virtual-8086 mode (also called “V86 mode”) is another form of 8086 emulation mode. Unlike real-address mode, virtual-8086 mode is compatible with protection and memory-management. The processor can enter virtual-8086 mode from protected mode to run a program written for the 8086 processor, then leave virtual-8086 mode and re-enter protected mode to continue a program which uses the 32-bit instruction set.

1.1 ORGANIZATION OF THIS MANUAL

This book presents the architecture of the Intel486 processor in five parts:

- Part I — Application Programming
- Part II — System Programming
- Part III — Numeric Processing
- Part IV — Compatibility
- Part V — Instruction Set
- Appendices
These divisions are determined by the architecture and by the ways programmers use this book. The first three parts are explanatory, showing the purpose of architectural features, developing terminology and concepts, and describing instructions as they relate to specific purposes or to specific architectural features. The remaining parts are reference material for programmers developing software for the Intel486 processor.

The first four parts cover the operating modes and protection mechanism of the Intel486 processor. The distinction between application programming and system programming is related to the protection mechanism of the Intel486 processor. One purpose of protection is to prevent applications from interfering with the operating system. For this reason, certain registers and instructions are inaccessible to application programs. The features discussed in Part I and Part III are those which are accessible to applications; the features in Part II are available only to programs running with special privileges, or programs running on systems where the protection mechanism is not used.

The features available to application programs in protected mode and to all programs in virtual-8086 mode are the same. These features are described in Part I and Part III of this book. The additional features available to system programs in protected mode are described in Part II. Part IV describes real-address mode and virtual-8086 mode, as well as how to run a mix of 16-bit and 32-bit programs.

1.1.1 Part I—Application Programming

This part presents the features used by most application programmers. It does not include features used in numeric applications, which are discussed in Part III.

Chapter 2—Basic Programming Model: Introduces the models of memory organization. Defines the data types. Presents the register set used by applications. Introduces the stack. Explains string operations. Defines the parts of an instruction. Explains address calculations. Introduces interrupts and exceptions as they apply to application programming.

Chapter 3—Application Programming: Surveys the instructions commonly used for application programming. Considers instructions in functionally related groups; for example, string instructions are considered in one section, while control-transfer instructions are considered in another. Explains the concepts behind the instructions. Details of individual instructions are deferred until Part IV, the instruction-set reference.

1.1.2 Part II—System Programming

This part presents the features used by operating systems, device drivers, debuggers, and other software which support application programs. Some additional information relevant to systems programming is presented in Part III.
Chapter 4—System Architecture: Describes the features of the Intel486 processor used by system programmers. Introduces the registers and data structures of the Intel486 processor which are not discussed in Part I or Part III. Introduces the system-oriented instructions in the context of the registers and data structures they support. References the chapters in which each register, data structure, and instruction is discussed in more detail.

Chapter 5—Memory Management: Presents details of the data structures, registers, and instructions which support segmentation. Explains how system designers can choose between an unsegmented (“flat”) model of memory organization and a model with segmentation.

Chapter 6—Protection: Discusses protection as it applies to segments. Explains the implementation of privilege rules, stack switching, pointer validation, user and supervisor modes. Protection aspects of multitasking are deferred until the following chapter.

Chapter 7—Multitasking: Explains how the hardware of the Intel486 processor supports multitasking with context-switching operations and intertask protection.

Chapter 8—Input/Output: Describes the I/O features of the Intel486 processor, including I/O instructions, protection as it relates to I/O, and the I/O permission bit map.

Chapter 9—Exceptions and Interrupts: Explains the basic interrupt mechanisms of the Intel486 processor. Shows how interrupts and exceptions relate to protection. Discusses all possible exceptions, listing causes and including information needed to handle and recover from each exception.

Chapter 10—Initialization: Defines the condition of the processor after reset initialization. Explains how to set up registers, flags, and data structures. Shows how to test the on-chip cache and the translation lookaside buffer. Contains an example of an initialization program.

Chapter 11—Debugging: Tells how to use the debugging registers of the Intel486 processor.

Chapter 12—Caching: Explains the general concept of caching and the specific mechanisms used by the internal cache on the Intel486 processor.

Chapter 13—Multiprocessing: Explains the instructions and flags which support multiple processors with shared memory.

1.1.3 Part III—Numeric Processing

This part explains the floating-point arithmetic features of the Intel486 microprocessor family. These features are an object-code compatible implementation of the features provided by the Intel387 DX or SX math coprocessor used with the Intel386 DX or SX processor.
Chapter 14—Introduction to Numeric Applications: Gives an overview of the floating-point unit and reviews the concepts of numerical computation.

Chapter 15—Architecture of the Floating-Point Unit: Presents the floating-point registers and data types available to both applications and systems programmers.

Chapter 16—Special Computational Situations: Discusses the special values that can be represented in the real formats of the Intel486 processor—denormal numbers, zeros, infinities, NaNs (Not a Number)—as well as the numerical exceptions. This chapter should be read thoroughly by systems programmers, but can be skimmed by applications programmers. Many of these special situations may never arise in applications programs.

Chapter 17—Floating-Point Instruction Set: Surveys the instructions commonly used for numeric processing. Details of individual instructions are deferred until Part V, the instruction-set reference.

Chapter 18—Numeric Applications: Describes the Intel486 processor's floating-point arithmetic facilities. Gives short programming examples in both assembly language and high-level languages.

Chapter 19—System-Level Considerations: Provides information of interest to systems software writers.

Chapter 20—Numeric Programming Examples: Provides detailed examples of assembly-language numeric programming with the Intel486 processor, including conditional branching, conversion between floating-point values and their ASCII representations, and use of trigonometric functions.

1.1.4 Part IV—Compatibility

This part explains the features of the architecture which support programs written for earlier Intel processors. The native mode of execution is an upward-compatible superset of the environment of the 286 and Intel386 processors. All three execution modes have support for 16-bit programming: 16-bit operations can be performed in protected mode using the operand-size prefix, programs written for the 8086 processor or the real mode of the 286 processor can run in real mode on the Intel386 DX or SX processor, and a virtual machine monitor can be used to emulate real mode using virtual-8086 mode, even while multitasking with 32-bit programs.

Chapter 21—Executing 286 and Intel386 DX or SX CPU Programs: Explains the programming differences between the 286 and Intel486 processors, and between the Intel386 DX and SX and Intel486 processors.

Chapter 22—Real-Address Mode: Explains the real mode of the Intel486 processor. In this mode, the Intel486 processor appears as a fast real-mode 286 or Intel386 processor or a fast 8086 processor enhanced with additional instructions.
Chapter 23 — Virtual-8086 Mode: Describes how the Intel486 processor supports execution of one or more 8086, 8088, 80186 or 80188 programs in an Intel486 processor protected-mode environment.

Chapter 24 — Mixing 16-Bit and 32-Bit Code: Explains how the Intel486 processor can mix 16-bit and 32-bit modules within the same program or task. Any particular module can use both 16-bit and 32-bit operands and addresses.

Chapter 25 — Compatibility with 8087, Intel287, and Intel387 Math CoProcessors: Compares the floating-point unit of the Intel486 processors with the arithmetic of the numerics coprocessors used with earlier Intel processors.

1.1.5 Part V — Instruction Set

Parts I, II, and III present the general features of the instruction set as they relate to specific aspects of the architecture. Part V presents the instructions in alphabetical order, with the detail needed by assembly language programmers and programmers of debuggers, compilers, operating systems, etc. Instruction descriptions include an algorithmic description of operations, effect of flag settings, effect on flag settings, effect of operand- and address-size attributes, and exceptions which may be generated.

1.1.6 Appendices

The appendices present tables of encodings and other details in a format designed for quick reference by programmers.

1.2 RELATED LITERATURE

The following books contain additional material related to Intel processors:

Intel386™ Processor Hardware Reference Manual, Order Number 231732
Intel386™ Processor System Software Writer's Guide, Order Number 231499
Intel386™ High-Performance 32-Bit CHMOS Microprocessor with Integrated Memory Management, Order Number 231630
376™ Embedded Processor Programmer's Reference Manual, Order Number 240314
Intel386™ DX Processor Programmer's Reference Manual, Order Number 230985
Intel386™ SX Processor Programmer's Reference Manual, Order Number 240331
80387 Programmer's Reference Manual, Order Number 231917
376™ High-Performance 32-Bit Embedded Processor, Order Number 240182
Intel386™ SX Microprocessor, Order Number 240187
50-MHz Intel486™ DX CPU-Cache Chip Set Hardware Reference Manual, Order Number 241172
50-MHz Intel486™ DX CPU-Cache Module Hardware Reference Manual, Order Number 241091
Microprocessor and Peripheral Handbook (vol. 1), Order Number 230843
The Intel486™ Microprocessor Hardware Reference Manual is the companion of this book for use by hardware designers. It contains information which may be useful to programmers, especially system programmers. Order Number 240552

The Intel486™ Microprocessor Data Book (Order Number 240440), Intel486™ DX2 Microprocessor Data Book (Order Number 241245-001), and Intel486™ SX CPU/Intel487™ SX Math CoProcessor Data Book (Order Number 240950-002) contains the latest information regarding device parameters (voltage levels, bus cycle timing, priority of simultaneous exceptions and interrupts, etc.).

The Intel486™ Microprocessor Product Brief Book describes many related products commonly used with Intel486 CPU. Order Number 240459

1.3 NOTATIONAL CONVENTIONS

This manual uses special notation for data-structure formats, for symbolic representation of instructions, and for hexadecimal numbers. A review of this notation makes the manual easier to read.

1.3.1 Bit and Byte Order

In illustrations of data structures in memory, smaller addresses appear toward the bottom of the figure; addresses increase toward the top. Bit positions are numbered from right to left. The numerical value of a set bit is equal to two raised to the power of the bit position. The Intel486 processor is a "little endian" machine; this means the bytes of a word are numbered starting from the least significant byte. Figure 1-1 illustrates these conventions.

![Figure 1-1. Bit and Byte Order](240486i1-1)
Numbers are usually expressed in decimal notation (base 10). When hexadecimal (base 16) numbers are used, they are indicated by an ‘H’ suffix.

1.3.2 Undefined Bits and Software Compatibility

In many register and memory layout descriptions, certain bits are marked as reserved. When bits are marked as undefined or reserved, it is essential for compatibility with future processors that software treat these bits as having a future, though unknown, effect. Software should follow these guidelines in dealing with reserved bits:

- Do not depend on the states of any reserved bits when testing the values of registers which contain such bits. Mask out the reserved bits before testing.
- Do not depend on the states of any reserved bits when storing to memory or to a register.
- Do not depend on the ability to retain information written into any reserved bits.
- When loading a register, always load the reserved bits with the values indicated in the documentation, if any, or reload them with values previously stored from the same register.

**NOTE**

*Depending upon the values of reserved register bits will make software dependent upon the unspecified manner in which the Intel486 processor handles these bits. Depending upon reserved values risks incompatibility with future processors. AVOID ANY SOFTWARE DEPENDENCE UPON THE STATE OF RESERVED Intel486 PROCESSOR REGISTER BITS.*

1.3.3 Instruction Operands

When instructions are represented symbolically, a subset of the assembly language for the Intel486 processor is used. In this subset, an instruction has the following format:

```
label: mnemonic argument1, argument2, argument3
```

where:

- A *label* is an identifier which is followed by a colon.
- A *mnemonic* is a reserved name for a class of instruction opcodes which have the same function.
- The operands *argument1, argument2, and argument3* are optional. There may be from zero to three operands, depending on the opcode. When present, they take the form of either literals or identifiers for data items. Operand identifiers are either reserved names of registers or are assumed to be assigned to data items declared in another part of the program (which may not be shown in the example).
When two operands are present in an arithmetic or logical instruction, the right operand is the source and the left operand is the destination. Some assembly languages put the source and destination in reverse order.

For example:

LOADREG: MOV EAX, SUBTOTAL

In this example LOADREG is a label, MOV is the mnemonic identifier of an opcode, EAX is the destination operand, and SUBTOTAL is the source operand.

1.3.4 Hexadecimal Numbers

Base 16 numbers are represented by a string of hexadecimal digits followed by the character H. A hexadecimal digit is a character from the set (0, 1, 2, 3, 4, 5, 6, 7, 8, 9, A, B, C, D, E, F). A leading zero is added if the number would otherwise begin with one of the digits A-F. For example, 0FH is equivalent to the decimal number 15.

1.3.5 Segmented Addressing

The Intel486 processor uses byte addressing. This means memory is organized and accessed as a sequence of bytes. Whether one or more bytes are being accessed, a byte number is used to address memory. The memory which can be addressed with this number is called an address space.

The Intel486 processor also supports segmented addressing. This is a form of addressing where a program may have many independent address spaces, called segments. For example, a program can keep its code (instructions) and stack in separate segments. Code addresses would always refer to the code space, and stack addresses would always refer to the stack space. An example of the notation used to show segmented addresses is shown below.

CS:EIP

This example refers to a byte within the code segment. The byte number is held in the EIP register.

1.3.6 Exceptions

An exception is an event which occurs when an instruction causes an error. For example, an attempt to divide by zero generates an exception. There are several different types of exceptions, and some of these types may provide error codes. An error code reports additional information about the error. Error codes are produced only for some exceptions. An example of the notation used to show an exception and error code is shown below.

#PF(fault code)
This example refers to a page-fault exception under conditions where an error code naming a type of fault is reported. Under some conditions, exceptions which produce error codes may not be able to report an accurate code. In this case, the error code is zero, as shown below.

#PF(0)
Part I
Application Programming
Basic Programming Model
CHAPTER 2
BASIC PROGRAMMING MODEL

This chapter describes the application programming environment (except for the floating-point features) as seen by assembly-language programmers. The chapter introduces the architectural features which directly affect the design and implementation of application programs. Floating-point applications are described separately in Part III.

The basic programming model consists of these parts:

- Memory organization
- Data types
- Registers
- Instruction format
- Operand selection
- Interrupts and exceptions

Note that input/output is not included as part of the basic programming model. System designers may choose to make I/O instructions available to applications or may choose to reserve these functions for the operating system. For this reason, the I/O features of the Intel486 processor are discussed in Part II.

This chapter contains a section for each feature of the architecture normally visible to applications.

2.1 MEMORY ORGANIZATION

The memory on the bus of an Intel486 processor is called physical memory. It is organized as a sequence of 8-bit bytes. Each byte is assigned a unique address, called a physical address, which ranges from zero to a maximum of $2^{32}-1$ (4 gigabytes). Memory management is a hardware mechanism for making reliable and efficient use of memory. When memory management is used, programs do not directly address physical memory. Programs address a memory model, called virtual memory.

Memory management consists of segmentation and paging. Segmentation is a mechanism for providing multiple, independent address spaces. Paging is a mechanism to support a model of a large address space in RAM using a small amount of RAM and some disk storage. Either or both of these mechanisms may be used. An address issued by a program is a logical address. Segmentation hardware translates a logical address into an address for a continuous, unsegmented address space, called a linear address. Paging hardware translates a linear address into a physical address.

Memory may appear as a single, addressable space like physical memory. Or, it may appear as one or more independent memory spaces, called segments. Segments can be assigned specifically for holding a program's code (instructions), data, or stack. In fact, a single program may have up to 16,383 segments of different sizes and kinds. Segments
can be used to increase the reliability of programs and systems. For example, a program's stack can be put into a different segment than its code to prevent the stack from growing into the code space and overwriting instructions with data.

Whether or not multiple segments are used, logical addresses are translated into linear addresses by treating the address as an offset into a segment. Each segment has a segment descriptor, which holds its base address and size limit. If the offset does not exceed the limit, and no other condition exists which would prevent reading the segment, the offset and base address are added together to form the linear address.

The linear address produced by segmentation is used directly as the physical address if bit 31 of the CR0 register is clear (the CR0 register is discussed in Chapter 4). This register bit controls whether paging is used or not used. If the bit is set, the paging hardware is used to translate the linear address into the physical address.

The paging hardware gives another level of organization to memory. It breaks the linear address space into fixed blocks of 4K bytes, called pages. The logical address space is mapped into the linear address space, which is mapped into some number of pages. A page may be in memory or on disk. When a logical address is issued, it is translated into an address for a page in memory, or an exception is issued. An exception gives the operating system a chance to read the page from disk and update the page mapping. The program which generated the exception then can be restarted without generating an exception.

If multiple segments are used, they are part of the programming environment seen by application programmers. If paging is used, it is normally invisible to the application programmer. It only becomes visible when there is an interaction between the application program and the paging algorithm used by the operating system. When all of the pages in memory are used, the operating system uses its paging algorithm to decide which memory pages should be sent to disk. All paging algorithms (except random algorithms) have some kind of worst-case behavior which may be exercised by some kinds of application programs.

The architecture of the Intel486 processor gives designers the freedom to choose a different memory model for each program, even when more than one program is running at the same time. The model of memory organization can range between the following extremes:

- A "flat" address space where the code, stack, and data spaces are mapped to the same linear addresses. To the greatest extent possible, this eliminates segmentation by allowing any type of memory reference to access any type of data.
- A segmented address space with separate segments for the code, data, and stack spaces. As many as 16,383 linear address spaces of up to 4 gigabytes each can be used.

Both models can provide memory protection. Models intermediate between these extremes also can be chosen. The reasons for choosing a particular memory model and the manner in which system programmers implement a model are discussed in Part II—System Programming.
2.1.1 Unsegmented or "Flat" Model

The simplest memory model is the flat model. Although there isn’t a mode bit or control register which turns off the segmentation mechanism, the same effect can be achieved by mapping all segments to the same linear addresses. This will cause all memory operations to refer to the same memory space.

In a flat model, segments may cover the entire 4 gigabyte range of physical addresses, or they may cover only those addresses which are mapped to physical memory. The advantage of the smaller address space is it provides a minimum level of hardware protection against software bugs; an exception will occur if any logical address refers to an address for which no memory exists.

2.1.2 Segmented Model

In a segmented model of memory organization, the logical address space consists of as many as 16,383 segments of up to 4 gigabytes each, or a total as large as 2^{46} bytes (64 terabytes). The processor maps this 64 terabyte logical address space onto the physical address space (up to 4 gigabytes) by the address translation mechanism described in Chapter 5. Application programmers may ignore the details of this mapping. The advantage of the segmented model is that offsets within each address space are separately checked and access to each segment can be individually controlled.

A pointer into a segmented address space consists of two parts (see Figure 2-1).

1. A segment selector, which is a 16-bit field which identifies a segment.
2. An offset, which is a 32-bit byte address within a segment.

The processor uses the segment selector to find the linear address of the beginning of the segment, called the base address. Programs access memory using fixed offsets from this base address, so an object-code module may be loaded into memory and run without changing the addresses it uses (dynamic linking). The size of a segment is defined by the programmer, so a segment can be exactly the size of the module it contains.

2.2 DATA TYPES

Bytes, words, and doublewords are the principal data types (see Figure 2-2). A byte is eight bits. The bits are numbered 0 through 7, bit 0 being the least significant bit (LSB).

A word is two bytes occupying any two consecutive addresses. A word contains 16 bits. The bits of a word are numbered from 0 through 15, bit 0 again being the least significant bit. The byte containing bit 0 of the word is called the low byte; the byte containing bit 15 is called the high byte. On the Intel486 processor, the low byte is stored in the byte with the lower address. The address of the low byte also is the address of the word. The address of the high byte is used only when the upper half of the word is being accessed separately from the lower half.
A doubleword is four bytes occupying any four consecutive addresses. A doubleword contains 32 bits. The bits of a doubleword are numbered from 0 through 31, bit 0 again being the least significant bit. The word containing bit 0 of the doubleword is called the *low word*; the word containing bit 31 is called the *high word*. The low word is stored in the two bytes with the lower addresses. The address of the lowest byte is the address of the doubleword. The higher addresses are used only when the upper word is being accessed separately from the lower word, or when individual bytes are being accessed. Figure 2-3 illustrates the arrangement of bytes within words and doublewords.

Note that words do not need to be aligned at even-numbered addresses and doublewords do not need to be aligned at addresses evenly divisible by four. This allows maximum flexibility in data structures (e.g., records containing mixed byte, word, and doubleword items) and efficiency in memory utilization. Because the Intel486 processor has a 32-bit data bus, communication between processor and memory takes place as
Figure 2-2. Fundamental Data Types

Figure 2-3. Bytes, Words, and Doublewords in Memory
doubleword transfers aligned to addresses evenly divisible by four; the processor converts doubleword transfers aligned to other addresses into multiple transfers. These unaligned operations reduce speed by requiring extra bus cycles. For maximum speed, data structures (especially stacks) should be designed so, whenever possible, word operands are aligned to even addresses and doubleword operands are aligned to addresses evenly divisible by four.

Although bytes, words, and doublewords are the fundamental types of operands, the processor also supports additional interpretations of these operands. Specialized instructions recognize the following data types (shown in Figure 2-4):

- **Integer**: A signed binary number held in a 32-bit doubleword, 16-bit word, or 8-bit byte. All operations assume a two's complement representation. The sign bit is located in bit 7 in a byte, bit 15 in a word, and bit 31 in a doubleword. The sign bit is set for negative integers, clear for positive integers and zero. The value of an 8-bit integer is from $-128$ to $+127$; a 16-bit integer from $-32,768$ to $+32,767$; a 32-bit integer from $-2^{31}$ to $+2^{31} - 1$.

- **Ordinal**: An unsigned binary number contained in a 32-bit doubleword, 16-bit word, or 8-bit byte. The value of an 8-bit ordinal is from 0 to 255; a 16-bit ordinal from 0 to 65,535; a 32-bit ordinal from 0 to $2^{32} - 1$.

- **Near Pointer**: A 32-bit logical address. A near pointer is an offset within a segment. Near pointers are used for all pointers in a flat memory model, or for references within a segment in a segmented model.

- **Far Pointer**: A 48-bit logical address consisting of a 16-bit segment selector and a 32-bit offset. Far pointers are used in a segmented memory model to access other segments.

- **String**: A contiguous sequence of bytes, words, or doublewords. A string may contain from zero to $2^{32} - 1$ bytes (4 gigabytes).

- **Bit field**: A contiguous sequence of bits. A bit field may begin at any bit position of any byte and may contain up to 32 bits.

- **Bit string**: A contiguous sequence of bits. A bit string may begin at any bit position of any byte and may contain up to $2^{32} - 1$ bits.

- **BCD**: A representation of a binary-coded decimal (BCD) digit in the range 0 through 9. Unpacked decimal numbers are stored as unsigned byte quantities. One digit is stored in each byte. The magnitude of the number is the binary value of the low-order half-byte; values 0 to 9 are valid and are interpreted as the value of a digit. The high-order half-byte must be zero during multiplication and division; it may contain any value during addition and subtraction.

- **Packed BCD**: A representation of binary-coded decimal digits, each in the range 0 to 9. One digit is stored in each half-byte, two digits in each byte. The digit in bits 4 to 7 is more significant than the digit in bits 0 to 3. Values 0 to 9 are valid for a digit.

- **Floating-Point Types**: For a discussion of the data types used by floating-point instructions, see Chapter 15.
Figure 2-4. Data Types
2.3 REGISTERS

The Intel486 processor contains sixteen registers which may be used by an application programmer. As Figure 2-5 shows, these registers may be grouped as:

1. General registers. These eight 32-bit registers are free for use by the programmer.

2. Segment registers. These registers hold segment selectors associated with different forms of memory access. For example, there are separate segment registers for access to code and stack space. These six registers determine, at any given time, which segments of memory are currently available.

3. Status and control registers. These registers report and allow modification of the state of the Intel486 processor.

2.3.1 General Registers

The general registers are the 32-bit registers EAX, EBX, ECX, EDX, EBP, ESP, ESI, and EDI. These registers are used to hold operands for logical and arithmetic operations. They also may be used to hold operands for address calculations (except the ESP register cannot be used as an index operand). The names of these registers are derived from the names of the general registers on the 8086 processor, the AX, BX, CX, DX, BP, SP, SI, and DI registers. As Table 2-1 shows, the low 16 bits of the general registers can be referenced using these names.

Each byte of the 16-bit registers AX, BX, CX, and DX also have other names. The byte registers are named AH, BH, CH, and DH (high bytes) and AL, BL, CL, and DL (low bytes).

<table>
<thead>
<tr>
<th>Table 2-1. Register Names</th>
</tr>
</thead>
<tbody>
<tr>
<td>8-Bit</td>
</tr>
<tr>
<td>AL</td>
</tr>
<tr>
<td>AH</td>
</tr>
<tr>
<td>BL</td>
</tr>
<tr>
<td>BH</td>
</tr>
<tr>
<td>CL</td>
</tr>
<tr>
<td>CH</td>
</tr>
<tr>
<td>DL</td>
</tr>
<tr>
<td>DH</td>
</tr>
</tbody>
</table>
### General Registers

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>23</th>
<th>15</th>
<th>7</th>
<th>0</th>
<th>16-BIT</th>
<th>32-BIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Segment Registers

<table>
<thead>
<tr>
<th></th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ES</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GS</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Status and Control Registers

<table>
<thead>
<tr>
<th></th>
<th></th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EFLAGS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EIP</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---

**Figure 2-5. Application Register Set**

2-9
All of the general-purpose registers are available for address calculations and for the results of most arithmetic and logical operations; however, a few instructions assign specific registers to hold operands. For example, string instructions use the contents of the ECX, ESI, and EDI registers as operands. By assigning specific registers for these functions, the instruction set can be encoded more compactly. The instructions using specific registers include: double-precision multiply and divide, I/O, strings, translate; loop, variable shift and rotate, and stack operations.

### 2.3.2 Segment Registers

Segmentation gives system designers the flexibility to choose among various models of memory organization. Implementation of memory models is the subject of Part II—System Programming.

The segment registers contain 16-bit segment selectors, which index into tables in memory. The tables hold the base address for each segment, as well as other information regarding memory access. An unsegmented model is created by mapping each segment to the same place in physical memory, as shown in Figure 2-6.

At any instant, up to six segments of memory are immediately available. The segment registers CS, DS, SS, ES, FS, and GS hold the segment selectors for these six segments. Each register is associated with a particular kind of memory access (code, data, or stack). Each register specifies a segment, from among the segments used by the program, which is used for its kind of access (see Figure 2-7). Other segments can be used by loading their segment selectors into the segment registers.

![Figure 2-6. An Unsegmented Memory](2404862-6)
The segment containing the instructions being executed is called the code segment. Its segment selector is held in the CS register. The Intel486 processor fetches instructions from the code segment, using the contents of the EIP register as an offset into the segment. The CS register is loaded as the result of interrupts, exceptions, and instructions which transfer control between segments (e.g., the CALL, IRET and JMP instructions).

Before a procedure is called, a region of memory needs to be allocated for a stack. The stack is used to hold the return address, parameters passed by the calling routine, and temporary variables allocated by the procedure. All stack operations use the SS register to find the stack segment. Unlike the CS register, the SS register can be loaded explicitly, which permits application programs to set up stacks.

The DS, ES, FS, and GS registers allow as many as four data segments to be available simultaneously. Four data segments give efficient and secure access to different types of data structures. For example, separate data segments can be created for the data structures of the current module, data exported from a higher-level module, a dynamically-created data structure, and data shared with another program. If a bug causes a program to run wild, the segmentation mechanism can limit the damage to only those segments allocated to the program. An operand within a data segment is addressed by specifying its offset either in an instruction or a general register.
Depending on the structure of data (i.e., the way data is partitioned into segments), a program may require access to more than four data segments. To access additional segments, the DS, ES, FS, and GS registers can be loaded by an application program during execution. The only requirement is to load the appropriate segment register before accessing data in its segment.

A base address is kept for each segment. To address data within a segment, a 32-bit offset is added to the segment’s base address. Once a segment is selected (by loading the segment selector into a segment register), an instruction only needs to specify the offset. Simple rules define which segment register is used to form an address when only an offset is specified.

2.3.3 Stack Implementation

Stack operations are supported by three registers:

1. **Stack Segment (SS) Register**: Stacks reside in memory. The number of stacks in a system is limited only by the maximum number of segments. A stack may be up to 4 gigabytes long, the maximum size of a segment on the Intel486 processor. One stack is available at a time—the stack whose segment selector is held in the SS register. This is the current stack, often referred to simply as “the” stack. The SS register is used automatically by the processor for all stack operations.

2. **Stack Pointer (ESP) Register**: The ESP register holds an offset to the top-of-stack (TOS) in the current stack segment. It is used by PUSH and POP operations, subroutine calls and returns, exceptions, and interrupts. When an item is pushed onto the stack (see Figure 2-8), the processor decrements the ESP register, then writes the item at the new TOS. When an item is popped off the stack, the processor copies it from the TOS, then increments the ESP register. In other words, the stack grows **down** in memory toward lesser addresses.

3. **Stack-Frame Base Pointer (EBP) Register**: The EBP register typically is used to access data structures passed on the stack. For example, on entering a subroutine the stack contains the return address and some number of data structures passed to the subroutine. The subroutine adds to the stack whenever it needs to create space for temporary local variables. As a result, the stack pointer moves around as temporary variables are pushed and popped. If the stack pointer is copied into the base pointer before anything is pushed on the stack, the base pointer can be used to reference data structures with fixed offsets. If this is not done, the offset to access a particular data structure would change whenever a temporary variable is allocated or de-allocated.

When the EBP register is used to address memory, the current stack segment is selected (i.e., the SS segment). Because the stack segment does not have to be specified, instruction encoding is more compact. The EBP register also can be used to address other segments.

Instructions, such as the ENTER and LEAVE instructions, are provided which automatically set up the EBP register for convenient access to variables.
2.3.4 Flags Register

Condition codes (e.g., carry, sign, overflow) and mode bits are kept in a 32-bit register named EFLAGS. Figure 2-9 defines the bits within this register. The flags control certain operations and indicate the status of the Intel486 processor.

The flags may be considered in three groups: status flags, control flags, and system flags. Discussion of the system flags occurs in Part II.

2.3.4.1 STATUS FLAGS

The status flags of the EFLAGS register report the kind of result produced from the execution of arithmetic instructions. The MOV instruction does not affect these flags. Conditional jumps and subroutine calls allow a program to sense the state of the status flags and respond to them. For example, when the counter controlling a loop is decremented to zero, the state of the ZF flag changes, and this change can be used to suppress the conditional jump to the start of the loop.

The status flags are shown in Table 2-2.

2.3.4.2 CONTROL FLAG

The control flag DF of the EFLAGS register controls string instructions.

DF (Direction Flag, bit 10)
Setting the DF flag causes string instructions to auto-decrement, that is, to process strings from high addresses to low addresses. Clearing the DF flag causes string instructions to auto-increment, or to process strings from low addresses to high addresses.

### 2.3.4.3 INSTRUCTION POINTER

The instruction pointer (EIP) register contains the offset in the current code segment for the next instruction to execute. The instruction pointer is not directly available to the
programmer; it is controlled implicitly by control-transfer instructions (jumps, returns, etc.), interrupts, and exceptions.

The EIP register is advanced from one instruction boundary to the next. Because of instruction prefetching, it is only an approximate indication of the bus activity which loads instructions into the processor.

The Intel486 processor does not fetch single instructions. The processor prefetches aligned 128-bit blocks of instruction code in advance of instruction execution. (An aligned 128-bit block begins at an address which is clear in its low four bits.) These blocks are fetched without regard to the boundaries between instructions. By the time an instruction starts to execute, it already has been loaded into the processor and decoded. This is a performance feature, because it allows instruction execution to be overlapped with instruction prefetch and decode.

When a jump or call is executed, the processor prefetches the entire aligned block containing the destination address. Instructions which have been prefetched or decoded are discarded. If a prefetch would generate an exception, such as a prefetch beyond the end of the code segment, the exception is not reported until the execution of an instruction containing at least one exception-generating byte. If the instruction is discarded, no exception is generated.

In real mode prefetching may cause the processor to access addresses not anticipated by programmers. In protected mode exceptions are correctly reported when these addresses are executed. There may not be hardware mechanisms which account for real mode behavior of the processor. For example, if a system does not return the RDY# signal (the signal which terminates a bus cycle) for bus cycles to unimplemented addresses, prefetching must be prevented from referencing these addresses. If a system implements parity checking, prefetching must be prevented from accessing addresses beyond the end of parity-protected memory. (Alternatively, RDY# can be returned even for bus cycles to unimplemented addresses, and parity errors can be ignored on prefetches beyond the end of parity-protected memory.)

Prefetching can be kept from referencing a particular address by placing enough distance between the address and the last executable byte. For example, to keep prefetching away from addresses in the block from 10000H to 1000FH, the last executable byte should be no closer than OFFEEH. This places one free byte followed by one free, aligned, 128-bit block between the last byte of the last instruction and the address which must not be referenced. The prefetching behavior of the Intel486 processor is implementation-dependent; future Intel products may have different prefetching behavior.

2.4 INSTRUCTION FORMAT

The information encoded in an instruction includes a specification of the operation to be performed, the type of the operands to be manipulated, and the location of these operands. If an operand is located in memory, the instruction also must select, explicitly or implicitly, the segment which contains the operand.
An instruction may have various parts and formats. The exact format of instructions is shown in Appendix A; the parts of an instruction are described below. Of these parts, only the opcode is always present. The other parts may or may not be present, depending on the operation involved and the location and type of the operands. The parts of an instruction, in order of occurrence, are listed below:

- **Prefixes**: one or more bytes preceding an instruction which modify the operation of the instruction. The following prefixes can be used by application programs:
  1. **Segment override**—explicitly specifies which segment register an instruction should use, instead of the default segment register.
  2. **Address size**—switches between 16- and 32-bit addressing. Either size can be the default; this prefix selects the non-default size.
  3. **Operand size**—switches between 16- and 32-bit data size. Either size can be the default; this prefix selects the non-default size.
  4. **Repeat**—used with a string instruction to cause the instruction to be repeated for each element of the string.

- **Opcode**: specifies the operation performed by the instruction. Some operations have several different opcodes, each specifying a different form of the operation.

- **Register specifier**: an instruction may specify one or two register operands. Register specifiers occur either in the same byte as the opcode or in the same byte as the addressing-mode specifier.

- **Addressing-mode specifier**: when present, specifies whether an operand is a register or memory location; if in memory, specifies whether a displacement, a base register, an index register, and scaling are to be used.

- **SIB (scale, index, base) byte**: when the addressing-mode specifier indicates an index register will be used to calculate the address of an operand, a SIB byte is included in the instruction to encode the base register, the index register, and a scaling factor.

- **Displacement**: when the addressing-mode specifier indicates a displacement will be used to compute the address of an operand, the displacement is encoded in the instruction. A displacement is a signed integer of 32, 16, or 8 bits. The 8-bit form is used in the common case when the displacement is sufficiently small. The processor extends an 8-bit displacement to 16 or 32 bits, taking into account the sign.

- **Immediate operand**: when present, directly provides the value of an operand. Immediate operands may be bytes, words, or doublewords. In cases where an 8-bit immediate operand is used with a 16- or 32-bit operand, the processor extends the eight-bit operand to an integer of the same sign and magnitude in the larger size. In the same way, a 16-bit operand is extended to 32-bits.
2.5 OPERAND SELECTION

An instruction acts on zero or more operands. An example of a zero-operand instruction is the NOP instruction (no operation). An operand can be held in any of these places:

- In the instruction itself (an immediate operand).
- In a register (in the case of 32-bit operands, EAX, EBX, ECX, EDX, ESI, EDI, ESP, or EBP; in the case of 16-bit operands AX, BX, CX, DX, SI, DI, SP, or BP; in the case of 8-bit operands AH, AL, BH, BL, CH, CL, DH, or DL; the segment registers; or the EFLAGS register for flag operations). Use of 16-bit register operands requires use of the 16-bit operand size prefix (a byte with the value 67H preceding the instruction).
- In memory.
- At an I/O port.

Access to operands is very fast. Register and immediate operands are available on-chip—the latter because they are prefetched as part of interpreting the instruction. Memory operands residing in the on-chip cache can be accessed just as fast.

Of the instructions which have operands, some specify operands implicitly; others specify operands explicitly; still others use a combination of both. For example:

Implicit operand: AAM

By definition, AAM (ASCII adjust for multiplication) operates on the contents of the AX register.

Explicit operand: XCHG EAX, EBX

The operands to be exchanged are encoded in the instruction with the opcode.

Implicit and explicit operands: PUSH COUNTER

The memory variable COUNTER (the explicit operand) is copied to the top of the stack (the implicit operand).

Note that most instructions have implicit operands. All arithmetic instructions, for example, update the EFLAGS register.

An instruction can explicitly reference one or two operands. Two-operand instructions, such as MOV, ADD, and XOR, generally overwrite one of the two participating operands with the result. This is the difference between the source operand (the one unaffected by the operation) and the destination operand (the one overwritten by the result).
For most instructions, one of the two explicitly specified operands—either the source or the destination—can be either in a register or in memory. The other operand must be in a register or it must be an immediate source operand. This puts the explicit two-operand instructions into the following groups:

- Register to register
- Register to memory
- Memory to register
- Immediate to register
- Immediate to memory

Certain string instructions and stack manipulation instructions, however, transfer data from memory to memory. Both operands of some string instructions are in memory and are specified implicitly. Push and pop stack operations allow transfer between memory operands and the memory-based stack.

Several three-operand instructions are provided, such as the IMUL, SHRD, and SHLD instructions. Two of the three operands are specified explicitly, as for the two-operand instructions, while a third is taken from the ECX register or supplied as an immediate. Other three-operand instructions, such as the string instructions when used with a repeat prefix, take all their operands from registers.

### 2.5.1 Immediate Operands

Certain instructions use data from the instruction itself as one (and sometimes two) of the operands. Such an operand is called an *immediate* operand. It may be a byte, word, or doubleword. For example:

```asm
SHR PATTERN, 2
```

One byte of the instruction holds the value 2, the number of bits by which to shift the variable PATTERN.

```asm
TEST PATTERN, 0FFFF00FFH
```

A doubleword of the instruction holds the mask which is used to test the variable PATTERN.

```asm
IMUL CX, MEMWORD, 3
```

A word in memory is multiplied by an immediate 3 and stored into the CX register.

All arithmetic instructions (except divide) allow the source operand to be an immediate value. When the destination is the EAX or AL register, the instruction encoding is one byte shorter than with the other general registers.
2.5.2 Register Operands

Operands may be located in one of the 32-bit general registers (EAX, EBX, ECX, EDX, ESI,EDI, ESP, or EBP), in one of the 16-bit general registers (AX, BX, CX, DX, SI, DI, SP, or BP), or in one of the 8-bit general registers (AH, BH, CH, DH, AL, BL, CL, or DL).

The Intel486 processor has instructions for referencing the segment registers (CS, DS, ES, SS, FS, and GS). These instructions are used by application programs only if system designers have chosen a segmented memory model.

The Intel486 processor also has instructions for changing the state of individual flags in the EFLAGS register. Instructions have been provided for setting and clearing flags which often need to be accessed. The other flags, which are not accessed so often, can be changed by pushing the contents of the EFLAGS register on the stack, making changes to it while it’s on the stack, and popping it back into the register.

2.5.3 Memory Operands

Instructions with explicit operands in memory must reference the segment containing the operand and the offset from the beginning of the segment to the operand. Segments are specified using a segment-override prefix, which is a byte placed at the beginning of an instruction. If no segment is specified, simple rules assign the segment by default. The offset is specified in one of the following ways:

1. Most instructions which access memory contain a byte for specifying the addressing method of the operand. The byte, called the \textit{modR/M} byte, comes after the opcode and specifies whether the operand is in a register or in memory. If the operand is in memory, the address is calculated from a segment register and any of the following values: a base register, an index register, a scaling factor, and a displacement. When an index register is used, the \textit{modR/M} byte also is followed by another byte to specify the index register and scaling factor. This form of addressing is the most flexible.

2. A few instructions use implied address modes:

\begin{itemize}
  \item A MOV instruction with the AL or EAX register as either source or destination can address memory with a doubleword encoded in the instruction. This special form of the MOV instruction allows no base register, index register, or scaling factor to be used. This form is one byte shorter than the general-purpose form.
  \item String operations address memory in the DS segment using the ESI register, (the MOVS, CMPS, OUTS, and LODS instructions) or using the ES segment and EDI register (the MOVS, CMPS, INS, SCAS, and STOS instructions).
  \item Stack operations address memory in the SS segment using the ESP register (the PUSH, POP, PUSHA, PUSHAD, POPA, POPAD, PUSHF, PUSHFD, POPF, POPFD, CALL, LEAVE, RET, IRET, and IRETD instructions, exceptions, and interrupts).
\end{itemize}
### 2.5.3.1 SEGMENT SELECTION

Explicit specification of a segment is optional. If a segment is not specified using a segment-override prefix, the processor automatically chooses a segment according to the rules of Table 2-3. (If a flat model of memory organization is used, the rules for selecting segments are not apparent to application programs.)

Different kinds of memory access have different default segments. Data operands usually use the main data segment (the DS segment). However, the ESP and EBP registers are used for addressing the stack, so when either register is used, the stack segment (the SS segment) is selected.

Segment-override prefixes are provided for each of the segment registers. Only the following special cases have a default segment selection which is not affected by a segment-override prefix:
- Destination strings in string instructions use the ES segment
- Destination of a push or source of a pop uses the SS segment
- Instruction fetches use the CS segment

### 2.5.3.2 EFFECTIVE-ADDRESS COMPUTATION

The modR/M byte provides the most flexible form of addressing. Instructions which have a modR/M byte after the opcode are the most common in the instruction set. For memory operands specified by a modR/M byte, the offset within the selected segment is the sum of three components:
- A displacement
- A base register
- An index register (the index register may be multiplied by a factor of 2, 4, or 8)

#### Table 2-3. Default Segment Selection Rules

<table>
<thead>
<tr>
<th>Type of Reference</th>
<th>Segment Used</th>
<th>Default Selection Rule</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Register Used</td>
<td></td>
</tr>
<tr>
<td>Instructions</td>
<td>Code</td>
<td>Automatic with instruction fetch.</td>
</tr>
<tr>
<td>Stack</td>
<td>Stack</td>
<td>All stack pushes and pops. Any memory reference which uses ESP or EBP as a base register.</td>
</tr>
<tr>
<td>Local Data</td>
<td>Data</td>
<td>All data references except when relative to stack or string destination.</td>
</tr>
<tr>
<td>Destination Strings</td>
<td>E-Space</td>
<td>Destination of string instructions.</td>
</tr>
<tr>
<td></td>
<td>ES register</td>
<td></td>
</tr>
</tbody>
</table>

2-20
The offset which results from adding these components is called an effective address. Each of these components may have either a positive or negative value. Figure 2-10 illustrates the full set of possibilities for modR/M addressing.

The displacement component, because it is encoded in the instruction, is useful for relative addressing by fixed amounts, such as:

- Location of simple scalar operands.
- Beginning of a statically allocated array.
- Offset to a field within a record.

The base and index components have similar functions. Both use the same set of general registers. Both can be used for addressing which changes during program execution, such as:

- Location of procedure parameters and local variables on the stack.
- The beginning of one record among several occurrences of the same record type or in an array of records.
- The beginning of one dimension of multiple dimension array.
- The beginning of a dynamically allocated array.

The uses of general registers as base or index components differ in the following respects:

- The ESP register cannot be used as an index register.
- When the ESP or EBP register is used as the base, the SS segment is the default selection. In all other cases, the DS segment is the default selection.

The scaling factor permits efficient indexing into an array when the array elements are 2, 4, or 8 bytes. The scaling of the index register is done in hardware at the time the address is evaluated. This eliminates an extra shift or multiply instruction.

\[
\text{SEGMENT} + \text{BASE} + (\text{INDEX} \times \text{SCALE}) + \text{DISPLACEMENT}
\]

<table>
<thead>
<tr>
<th>SEGMENT</th>
<th>BASE</th>
<th>INDEX * SCALE</th>
<th>DISPLACEMENT</th>
</tr>
</thead>
<tbody>
<tr>
<td>CS</td>
<td>EAX, EDX</td>
<td>1</td>
<td>NO DISPLACEMENT</td>
</tr>
<tr>
<td>SS</td>
<td>ECX, EDX</td>
<td>2</td>
<td>8-BIT DISPLACEMENT</td>
</tr>
<tr>
<td>DS</td>
<td>ESP, EBX</td>
<td>4</td>
<td>32-BIT DISPLACEMENT</td>
</tr>
<tr>
<td>FS</td>
<td>ESI, EDI</td>
<td>8</td>
<td></td>
</tr>
</tbody>
</table>

**Figure 2-10. Effective Address Computation**
The base, index, and displacement components may be used in any combination; any of these components may be null. A scale factor can be used only when an index also is used. Each possible combination is useful for data structures commonly used by programmers in high-level languages and assembly language. Suggested uses for some combinations of address components are described below.

**DISPLACEMENT**

The displacement alone indicates the offset of the operand. This form of addressing is used to access a statically allocated scalar operand. A byte, word, or doubleword displacement can be used.

**BASE**

The offset to the operand is specified indirectly in one of the general registers, as for “based” variables.

**BASE + DISPLACEMENT**

A register and a displacement can be used together for two distinct purposes:

1. Index into static array when the element size is not 2, 4, or 8 bytes. The displacement component encodes the offset of the beginning of the array. The register holds the results of a calculation to determine the offset to a specific element within the array.

2. Access a field of a record. The base register holds the address of the beginning of the record, while the displacement is an offset to the field.

An important special case of this combination is access to parameters in a procedure activation record. A procedure activation record is the stack frame created when a subroutine is entered. In this case, the EBP register is the best choice for the base register, because it automatically selects the stack segment. This is a compact encoding for this common function.

**INDEX * SCALE** + **DISPLACEMENT**

This combination is an efficient way to index into a static array when the element size is 2, 4, or 8 bytes. The displacement addresses the beginning of the array, the index register holds the subscript of the desired array element, and the processor automatically converts the subscript into an index by applying the scaling factor.

**BASE + INDEX + DISPLACEMENT**

Two registers used together support either a two-dimensional array (the displacement holds the address of the beginning of the array) or one of several instances of an array of records (the displacement is an offset to a field within the record).
BASE + (INDEX * SCALE) + DISPLACEMENT

This combination provides efficient indexing of a two-dimensional array when the elements of the array are 2, 4, or 8 bytes in size.

2.6 INTERRUPTS AND EXCEPTIONS

The Intel486 processor has two mechanisms for interrupting program execution:

1. Exceptions are synchronous events which are responses of the processor to certain conditions detected during the execution of an instruction.

2. Interrupts are asynchronous events typically triggered by external devices needing attention.

Interrupts and exceptions are alike in that both cause the processor to temporarily suspend the program being run in order to run a program of higher priority. The major distinction between these two kinds of interrupts is their origin. An exception is always reproducible by re-executing the program which caused the exception, while an interrupt can have a complex, timing-dependent relationship with programs.

Application programmers normally are not concerned with handling exceptions or interrupts. The operating system, monitor, or device driver handles them. More information on interrupts for system programmers may be found in Chapter 9. Certain kinds of exceptions, however, are relevant to application programming, and many operating systems give application programs the opportunity to service these exceptions. However, the operating system defines the interface between the application program and the exception mechanism of the Intel486 processor. Table 2-4 lists the interrupts and exceptions.

- A divide-error exception results when the DIV or IDIV instruction is executed with a zero denominator or when the quotient is too large for the destination operand. (See Chapter 3 for more information on the DIV and IDIV instructions.)
- A debug exception may be sent back to an application program if it results from the TF (trap) flag.
- A breakpoint exception results when an INT3 instruction is executed. This instruction is used by some debuggers to stop program execution at specific points.
- An overflow exception results when the INTO instruction is executed and the OF (overflow) flag is set. See Chapter 3 for a discussion of the INTO instruction.
- A bounds-check exception results when the BOUND instruction is executed with an array index which falls outside the bounds of the array. See Chapter 3 for a discussion of the BOUND instruction.
- The device-not-available exception occurs whenever the processor encounters an escape instruction and either the TS (task switched) or the EM (emulate coprocessor) bit of the CR0 control register is set.
### Table 2-4. Exceptions and Interrupts

<table>
<thead>
<tr>
<th>Vector Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Divide Error</td>
</tr>
<tr>
<td>1</td>
<td>Debugger Call</td>
</tr>
<tr>
<td>2</td>
<td>NMI Interrupt</td>
</tr>
<tr>
<td>3</td>
<td>Breakpoint</td>
</tr>
<tr>
<td>4</td>
<td>INTO-detected Overflow</td>
</tr>
<tr>
<td>5</td>
<td>BOUND Range Exceeded</td>
</tr>
<tr>
<td>6</td>
<td>Invalid Opcode</td>
</tr>
<tr>
<td>7</td>
<td>Device Not Available</td>
</tr>
<tr>
<td>8</td>
<td>Double Fault</td>
</tr>
<tr>
<td>9</td>
<td>(Intel reserved. Do not use. Not used by Intel486™ CPU.)</td>
</tr>
<tr>
<td>10</td>
<td>Invalid Task State Segment</td>
</tr>
<tr>
<td>11</td>
<td>Segment Not Present</td>
</tr>
<tr>
<td>12</td>
<td>Stack Exception</td>
</tr>
<tr>
<td>13</td>
<td>General Protection</td>
</tr>
<tr>
<td>14</td>
<td>Page Fault</td>
</tr>
<tr>
<td>15</td>
<td>(Intel reserved. Do not use.)</td>
</tr>
<tr>
<td>16</td>
<td>Floating-Point Error</td>
</tr>
<tr>
<td>17</td>
<td>Alignment Check</td>
</tr>
<tr>
<td>18-31</td>
<td>(Intel reserved. Do not use.)</td>
</tr>
<tr>
<td>32-255</td>
<td>Maskable Interrupts</td>
</tr>
</tbody>
</table>

- An alignment-check exception is generated for unaligned memory operations in user mode (privilege level 3), provided both AM and AC are set. Memory operations at supervisor mode (privilege levels 0, 1, and 2), or memory operations which default to supervisor mode, do not generate this exception.

The INT instruction generates an interrupt whenever it is executed; the processor treats this interrupt as an exception. Its effects (and the effects of all other exceptions) are determined by exception handler routines in the application program or the operating system. The INT instruction itself is discussed in Chapter 3. See Chapter 9 for a more complete description of exceptions.

Exceptions caused by segmentation and paging are handled differently than interrupts. Normally, the contents of the program counter (EIP register) are saved on the stack when an exception or interrupt is generated. But exceptions resulting from segmentation and paging restore the contents of some processor registers to their state before interpretation of the instruction began. The saved contents of the program counter address the instruction which caused the exception, rather than the instruction after it. This lets the operating system fix the exception-generating condition and restart the program which generated the exception. This mechanism is completely transparent to the program.
CHAPTER 3
APPLICATION PROGRAMMING

This chapter is an overview of the integer instructions which programmers can use to write application software for the Intel486 processor. The instructions are grouped by categories of related functions. (Additional application instructions for operating on floating-point operands are described in Part III.)

The instructions not discussed in this chapter or Part III normally are used only by operating-system programmers. Part II describes these system-level instructions.

These instruction descriptions are for the Intel486 processor in protected mode. The instruction set in this mode is a 32-bit superset of the instruction set used in Intel 16-bit processors. In real-address mode or virtual-8086 mode, the Intel486 processor appears to have the architecture of a fast, enhanced 8086 processor with instruction set extensions. See Chapters 21, 22, 23, 24 and 25 for more information about running the 16-bit instruction set. All of the instructions described in this chapter are available in all modes.

The instruction set descriptions in Chapter 26 contain more detailed information on all instructions, including encoding, operation, timing, effect on flags, and exceptions which may be generated.

3.1 DATA MOVEMENT INSTRUCTIONS

These instructions provide convenient methods for moving bytes, words, or doublewords between memory and the processor registers. They come in three types:

1. General-purpose data movement instructions.
2. Stack manipulation instructions.
3. Type-conversion instructions.

3.1.1 General-Purpose Data Movement Instructions

MOV (Move) transfers a byte, word, or doubleword from the source operand to the destination operand. The MOV instruction is useful for transferring data along any of these paths:

- To a register from memory.
- To memory from a register.
- Between general registers.
- Immediate data to a register.
- Immediate data to memory.
The MOV instruction cannot move from memory to memory or from a segment register to a segment register. Memory-to-memory moves can be performed, however, by the string move instruction MOV.S. A special form of the MOV instruction is provided for transferring data between the AL or EAX registers and a location in memory specified by a 32-bit offset encoded in the instruction. This form of the instruction does not allow a segment override, index register, or scaling factor to be used. The encoding of this form is one byte shorter than the encoding of the general-purpose MOV instruction. A similar encoding is provided for moving an 8-, 16-, or 32-bit immediately into any of the general registers.

**XCHG (Exchange)** swaps the contents of two operands. This instruction takes the place of three MOV instructions. It does not require a temporary location to save the contents of one operand while the other is being loaded. The XCHG instruction is especially useful for implementing semaphores or similar data structures for process synchronization.

The XCHG instruction can swap two byte operands, two word operands, or two double-word operands. The operands for the XCHG instruction may be two register operands, or a register operand and a memory operand. When used with a memory operand, XCHG automatically activates the LOCK signal. (See Chapter 13 for more information on bus locking.)

### 3.1.2 Stack Manipulation Instructions

**PUSH (Push)** decrements the stack pointer (ESP register), then copies the source operand to the top of stack (see Figure 3-1). The PUSH instruction often is used to place parameters on the stack before calling a procedure. Inside a procedure, it can be used to reserve space on the stack for temporary variables. The PUSH instruction operates on

![Figure 3-1. PUSH Instruction](image-url)
memory operands, immediate operands, and register operands (including segment registers). A special form of the PUSH instruction is available for pushing a 32-bit general register on the stack. This form has an encoding which is one byte shorter than the general-purpose form.

**PUSHA (Push All Registers)** saves the contents of the eight general registers on the stack (see Figure 3-2). This instruction simplifies procedure calls by reducing the number of instructions required to save the contents of the general registers. The processor pushes the general registers on the stack in the following order: EAX, ECX, EDX, EBX, the initial value of ESP before EAX was pushed, EBP, ESI, and EDI. The effect of the PUSHA instruction is reversed using the POPA instruction.

**POP (Pop)** transfers the word or doubleword at the current top of stack (indicated by the ESP register) to the destination operand, and then increments the ESP register to point to the new top of stack. See Figure 3-3. POP moves information from the stack to a general register, segment register, or to memory. A special form of the POP instruction is available for popping a doubleword from the stack to a general register. This form has an encoding which is one byte shorter than the general-purpose form.

![Figure 3-2. PUSHA Instruction](24048663-2)
**APPLICATION PROGRAMMING**

**Figure 3-3. POP Instruction**

**POPA (Pop All Registers)** pops the data saved on the stack by PUSHA into the general registers, except for the ESP register. The ESP register is restored by the action of reading the stack (popping). See Figure 3-4.

### 3.1.3 Type Conversion Instructions

The type conversion instructions convert bytes into words, words into doublewords, and doublewords into 64-bit quantities (called *quadwords*). These instructions are especially useful for converting signed integers, because they automatically fill the extra bits of the larger item with the value of the sign bit of the smaller item. This results in an integer of the same sign and magnitude, but a larger format. This kind of conversion, shown in Figure 3-5, is called *sign extension*.

There are two kinds of type conversion instructions:

- The CWD, CDQ, CBW, and CWDE instructions which only operate on data in the EAX register.
- The MOVsx and MOVZX instructions, which permit one operand to be in a general register while letting the other operand be in memory or a register.

**CWD (Convert Word to Doubleword)** and **CDQ (Convert Doubleword to Quad-Word)** double the size of the source operand. The CWD instruction copies the sign (bit 15) of the word in the AX register into every bit position in the DX register. The CDQ instruction copies the sign (bit 31) of the doubleword in the EAX register into every bit position in the EDX register. The CWD instruction can be used to produce a doubleword dividend from a word before a word division, and the CDQ instruction can be used to produce a quadword dividend from a doubleword before doubleword division.
Figure 3-4. POPA Instruction

Figure 3-5. Sign Extension
CBW (Convert Byte to Word) copies the sign (bit 7) of the byte in the AL register into every bit position in the AX register.

CWDE (Convert Word to Doubleword Extended) copies the sign (bit 15) of the word in the AX register into every bit position in the EAX register.

MOVSX (Move with Sign Extension) extends an 8-bit value to a 16-bit value or an 8- or 16-bit value to 32-bit value by using the value of the sign to fill empty positions.

MOVZX (Move with Zero Extension) extends an 8-bit value to a 16-bit value or an 8- or 16-bit value to 32-bit value by clearing the empty bit positions.

3.2 BINARY ARITHMETIC INSTRUCTIONS

The arithmetic instructions of the Intel486 processor operate on numeric data encoded in binary. Operations include the add, subtract, multiply, and divide as well as increment, decrement, compare, and change sign (negate). Both signed and unsigned binary integers are supported. The binary arithmetic instructions may also be used as steps in arithmetic on decimal integers. Source operands can be immediate values, general registers, or memory. Destination operands can be general registers or memory (except when the source operand is in memory). The basic arithmetic instructions have special forms for using an immediate value as the source operand and the AL or EAX registers as the destination operand. These forms are one byte shorter than the general-purpose arithmetic instructions.

The arithmetic instructions update the ZF, CF, SF, and OF flags to report the kind of result which was produced. The kind of instruction used to test the flags depends on whether the data is being interpreted as signed or unsigned. The CF flag contains information relevant to unsigned integers; the SF and OF flags contain information relevant to signed integers. The ZF flag is relevant to both signed and unsigned integers; the ZF flag is set when all bits of the result are clear.

Arithmetic instructions operate on 8-, 16-, or 32-bit data. The flags are updated to reflect the size of the operation. For example, an 8-bit ADD instruction sets the CF flag if the sum of the operands exceeds 255 (decimal).

If the integer is unsigned, the CF flag may be tested after one of these arithmetic operations to determine whether the operation required a carry or borrow to be propagated to the next stage of the operation. The CF flag is set if a carry occurs (addition instructions ADD, ADC, AAA, and DAA) or borrow occurs (subtraction instructions SUB, SBB, AAS, DAS, CMP, and NEG).

The INC and DEC instructions do not change the state of the CF flag. This allows the instructions to be used to update counters used for loop control without changing the reported state of arithmetic results. To test the arithmetic state of the counter, the ZF flag can be tested to detect loop termination, or the ADD and SUB instructions can be used to update the value held by the counter.
The SF and OF flags support signed integer arithmetic. The SF flag has the value of the sign bit of the result. The most significant bit (MSB) of the magnitude of a signed integer is the bit next to the sign—bit 6 of a byte, bit 14 of a word, or bit 30 of a doubleword. The OF flag is set in either of these cases:

- A carry was generated from the MSB into the sign bit but no carry was generated out of the sign bit (addition instructions ADD, ADC, INC, AAA, and DAA). In other words, the result was greater than the greatest positive number which could be represented in two’s complement form.

- A carry was generated from the sign bit into the MSB but no carry was generated into the sign bit (subtraction instructions SUB, SBB, DEC, AAS, DAS, CMP, and NEG). In other words, the result was smaller than the smallest negative number which could be represented in two’s complement form.

These status flags are tested by either kind of conditional instruction: Jcc (jump on condition cc) or SETcc (byte set on condition).

### 3.2.1 Addition and Subtraction Instructions

**ADD (Add Integers)** replaces the destination operand with the sum of the source and destination operands. The OF, SF, ZF, AF, PF, and CF flags are affected.

**ADC (Add Integers with Carry)** replaces the destination operand with the sum of the source and destination operands, plus 1 if the CF flag is set. If the CF flag is clear, the ADC instruction performs the same operation as the ADD instruction. An ADC instruction is used to propagate carry when adding numbers in stages, for example when using 32-bit ADD instructions to sum quadword operands. The OF, SF, ZF, AF, PF, and CF flags are affected.

**INC (Increment)** adds 1 to the destination operand. The INC instruction preserves the state of the CF flag. This allows the use of INC instructions to update counters in loops without disturbing the status flags resulting from an arithmetic operation used for loop control. The ZF flag can be used to detect when carry would have occurred. Use an ADD instruction with an immediate value of 1 to perform an increment which updates the CF flag. A one-byte form of this instruction is available when the operand is a general register. The OF, SF, ZF, AF, and PF flags are affected.

**SUB (Subtract Integers)** subtracts the source operand from the destination operand and replaces the destination operand with the result. If a borrow is required, the CF flag is set. The operands may be signed or unsigned bytes, words, or doublewords. The OF, SF, ZF, AF, PF, and CF flags are affected.

**SBB (Subtract Integers with Borrow)** subtracts the source operand from the destination operand and replaces the destination operand with the result, minus 1 if the CF flag is set. If the CF flag is clear, the SBB instruction performs the same operation as the SUB instruction. An SBB instruction is used to propagate borrow when subtracting numbers in stages, for example when using 32-bit SUB instructions to subtract one quadword operand from another. The OF, SF, ZF, AF, PF, and CF flags are affected.
DEC (Decrement) subtracts 1 from the destination operand. The DEC instruction preserves the state of the CF flag. This allows the use of the DEC instruction to update counters in loops without disturbing the status flags resulting from an arithmetic operation used for loop control. Use a SUB instruction with an immediate value of 1 to perform a decrement which updates the CF flag. A one-byte form of this instruction is available when the operand is a general register. The OF, SF, ZF, AF, and PF flags are affected.

3.2.2 Comparison and Sign Change Instruction

CMP (Compare) subtracts the source operand from the destination operand. It updates the OF, SF, ZF, AF, PF, and CF flags, but does not modify the source or destination operands. A subsequent Jcc or SETcc instruction can test the flags.

NEG (Negate) subtracts a signed integer operand from zero. The effect of the NEG instruction is to change the sign of a two's complement operand while keeping its magnitude. The OF, SF, ZF, AF, PF, and CF flags are affected.

3.2.3 Multiplication Instructions

The Intel486 processor has separate multiply instructions for unsigned and signed operands. The MUL instruction operates on unsigned integers, while the IMUL instruction operates on signed integers as well as unsigned.

MUL (Unsigned Integer Multiply) performs an unsigned multiplication of the source operand and the AL, AX, or EAX register. If the source is a byte, the processor multiplies it by the value held in the AL register and returns the double-length result in the AH and AL registers. If the source operand is a word, the processor multiplies it by the value held in the AX register and returns the double-length result in the DX and AX registers. If the source operand is a doubleword, the processor multiplies it by the value held in the EAX register and returns the quadword result in the EDX and EAX registers. The MUL instruction sets the CF and OF flags when the upper half of the result is non-zero; otherwise, the flags are cleared. The state of the SF, ZF, AF, and PF flags is undefined.

IMUL (Signed Integer Multiply) performs a signed multiplication operation. The IMUL instruction has three forms:

1. A one-operand form. The operand may be a byte, word, or doubleword located in memory or in a general register. This instruction uses the EAX and EDX registers as implicit operands in the same way as the MUL instruction.

2. A two-operand form. One of the source operands is in a general register while the other may be in a general register or memory. The result replaces the general-register operand.

3. A three-operand form; two are source operands and one is the destination. One of the source operands is an immediate value supplied by the instruction; the second may be in memory or in a general register. The result is stored in a general register.
The immediate operand is a two's complement signed integer. If the immediate operand is a byte, the processor automatically sign-extends it to the size of the second operand before performing the multiplication.

The three forms are similar in most respects:
- The length of the product is calculated to twice the length of the operands.
- The CF and OF flags are set when significant bits are carried into the upper half of the result. The CF and OF flags are cleared when the upper half of the result is the sign-extension of the lower half. The state of the SF, ZF, AF, and PF flags is undefined.

However, forms 2 and 3 differ because the product is truncated to the length of the operands before it is stored in the destination register. Because of this truncation, the OF flag should be tested to ensure that no significant bits are lost. (For ways to test the OF flag, see the JO, INTO, and PUSHF instructions.)

Forms 2 and 3 of IMUL also may be used with unsigned operands because, whether the operands are signed or unsigned, the lower half of the product is the same. The CF and OF flags, however, cannot be used to determine if the upper half of the result is non-zero.

### 3.2.4 Division Instructions

The Intel486 processor has separate division instructions for unsigned and signed operands. The DIV instruction operates on unsigned integers, while the IDIV instruction operates on both signed and unsigned integers. In either case, a divide-error exception is generated if the divisor is zero or if the quotient is too large for the AL, AX, or EAX register.

**DIV (Unsigned Integer Divide)** performs an unsigned division of the AL, AX, or EAX register by the source operand. The dividend (the accumulator) is twice the size of the divisor (the source operand); the quotient and remainder have the same size as the divisor, as shown in Table 3-1.

Non-integral results are truncated toward 0. The remainder is always smaller than the divisor. For unsigned byte division, the largest quotient is 255. For unsigned word division, the largest quotient is 65,535. For unsigned doubleword division the largest quotient is \(2^{32} - 1\). The state of the OF, SF; ZF, AF, PF, and CF flags is undefined.

<table>
<thead>
<tr>
<th>Operand Size (Divisor)</th>
<th>Dividend</th>
<th>Quotient</th>
<th>Remainder</th>
</tr>
</thead>
<tbody>
<tr>
<td>Byte</td>
<td>AX register</td>
<td>AL register</td>
<td>AH register</td>
</tr>
<tr>
<td>Word</td>
<td>DX and AX</td>
<td>AX register</td>
<td>DX register</td>
</tr>
<tr>
<td>Doubleword</td>
<td>EDX and EAX</td>
<td>EAX register</td>
<td>EDX register</td>
</tr>
</tbody>
</table>
IDIV (Signed Integer Divide) performs a signed division of the accumulator by the source operand. The IDIV instruction uses the same registers as the DIV instruction.

For signed byte division, the maximum positive quotient is +127, and the minimum negative quotient is –128. For signed word division, the maximum positive quotient is +32,767, and the minimum negative quotient is –32,768. For signed doubleword division the maximum positive quotient is \(2^{32} - 1\), the minimum negative quotient is \(-2^{31}\). Non-integral results are truncated towards 0. The remainder always has the same sign as the dividend and is less than the divisor in magnitude. The state of the OF, SF, ZF, AF, PF, and CF flags is undefined.

### 3.3 DECIMAL ARITHMETIC INSTRUCTIONS

Decimal arithmetic is performed by combining the binary arithmetic instructions (already discussed in the prior section) with the decimal arithmetic instructions. The decimal arithmetic instructions are used in one of the following ways:

- To adjust the results of a previous binary arithmetic operation to produce a valid packed or unpacked decimal result.
- To adjust the inputs to a subsequent binary arithmetic operation so that the operation will produce a valid packed or unpacked decimal result. These instructions operate only on the AL or AH registers. Most use the AF flag.

#### 3.3.1 Packed BCD Adjustment Instructions

DAA (Decimal Adjust after Addition) adjusts the result of adding two valid packed decimal operands in the AL register. A DAA instruction must follow the addition of two pairs of packed decimal numbers (one digit in each half-byte) to obtain a pair of valid packed decimal digits as results. The CF flag is set if a carry occurs. The SF, ZF, AF, PF, and CF flags are affected. The state of the OF flag is undefined.

DAS (Decimal Adjust after Subtraction) adjusts the result of subtracting two valid packed decimal operands in the AL register. A DAS instruction must always follow the subtraction of one pair of packed decimal numbers (one digit in each half-byte) from another to obtain a pair of valid packed decimal digits as results. The CF flag is set if a borrow is needed. The SF, ZF, AF, PF, and CF flags are affected. The state of the OF flag is undefined.

#### 3.3.2 Unpacked BCD Adjustment Instructions

AAA (ASCII Adjust after Addition) changes the contents of the AL register to a valid unpacked decimal number, and clears the upper 4 bits. An AAA instruction must follow the addition of two unpacked decimal operands in the AL register. The CF flag is set and the contents of the AH register are incremented if a carry occurs. The AF and CF flags are affected. The state of the OF, SF, ZF, and PF flags is undefined.
AAS (ASCII Adjust after Subtraction) changes the contents of the AL register to a valid unpacked decimal number, and clears the upper 4 bits. An AAS instruction must follow the subtraction of one unpacked decimal operand from another in the AL register. The CF flag is set and the contents of the AH register are decremented if a borrow is needed. The AF and CF flags are affected. The state of the OF, SF, ZF, and PF flags is undefined.

AAM (ASCII Adjust after Multiplication) corrects the result of a multiplication of two valid unpacked decimal numbers. An AAM instruction must follow the multiplication of two decimal numbers to produce a valid decimal result. The upper digit is left in the AH register, the lower digit in the AL register. The SF, ZF, and PF flags are affected. The state of the AF, OF, and CF flags is undefined.

AAD (ASCII Adjust before Division) modifies the numerator in the AH and AL registers to prepare for the division of two valid unpacked decimal operands, so that the quotient produced by the division will be a valid unpacked decimal number. The AH register should contain the upper digit and the AL register should contain the lower digit. This instruction adjusts the value and places the result in the AL register. The AH register will be clear. The SF, ZF, and PF flags are affected. The state of the AF, OF, and CF flags is undefined.

3.4 LOGICAL INSTRUCTIONS

The logical instructions have two operands. Source operands can be immediate values, general registers, or memory. Destination operands can be general registers or memory (except when the source operand is in memory). The logical instructions modify the state of the flags. Short forms of the instructions are available when an immediate source operand is applied to a destination operand in the AL or EAX registers. The group of logical instructions includes:

- Boolean operation instructions.
- Bit test and modify instructions.
- Bit scan instructions.
- Rotate and shift instructions.
- Byte set on condition.

3.4.1 Boolean Operation Instructions

The logical operations are performed by the AND, OR, XOR, and NOT instructions.

NOT (Not) inverts the bits in the specified operand to form a one’s complement of the operand. The NOT instruction is a unary operation which uses a single operand in a register or memory. NOT has no effect on the flags.
The AND, OR, and XOR instructions perform the standard logical operations "and," "or," and "exclusive or." These instructions can use the following combinations of operands:

- Two register operands.
- A general register operand with a memory operand.
- An immediate operand with either a general register operand or a memory operand.

The AND, OR, and XOR instructions clear the OF and CF flags, leave the AF flag undefined, and update the SF, ZF, and PF flags.

### 3.4.2 Bit Test and Modify Instructions

This group of instructions operates on a single bit which can be in memory or in a general register. The location of the bit is specified as an offset from the low end of the operand. The value of the offset either may be given by an immediate byte in the instruction or may be contained in a general register.

These instructions first assign the value of the selected bit to the CF flag. Then a new value is assigned to the selected bit, as determined by the operation. The state of the OF, SF, ZF, AF, and PF flags is undefined. Table 3-2 defines these instructions.

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Effect on CF Flag</th>
<th>Effect on Selected Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>BT (Bit Test)</td>
<td>CF flag ← Selected Bit</td>
<td>no effect</td>
</tr>
<tr>
<td>BTS (Bit Test and Set)</td>
<td>CF flag ← Selected Bit</td>
<td>Selected Bit ← 1</td>
</tr>
<tr>
<td>BTR (Bit Test and Reset)</td>
<td>CF flag ← Selected Bit</td>
<td>Selected Bit ← 0</td>
</tr>
<tr>
<td>BTC (Bit Test and Complement)</td>
<td>CF flag ← Selected Bit</td>
<td>Selected Bit ← (Selected Bit)</td>
</tr>
</tbody>
</table>

### 3.4.3 Bit Scan Instructions

These instructions scan a word or doubleword for a set bit and store the bit index (an integer representing the bit position) of the first set bit into a register. The bit string being scanned may be in a register or in memory. The ZF flag is set if the entire word is clear, otherwise the ZF flag is cleared. In the former case, the value of the destination register is left undefined. The state of the OF, SF, AF, PF, and CF flags is undefined.

**BSF (Bit Scan Forward)** scans low-to-high (from bit 0 toward the upper bit positions).

**BSR (Bit Scan Reverse)** scans high-to-low (from the uppermost bit toward bit 0).
3.4.4 Shift and Rotate Instructions

The shift and rotate instructions rearrange the bits within an operand.

These instructions fall into the following classes:

- Shift instructions.
- Double shift instructions.
- Rotate instructions.

3.4.4.1 SHIFT INSTRUCTIONS

Shift instructions apply an arithmetic or logical shift to bytes, words, and doublewords. An arithmetic shift right copies the sign bit into empty bit positions on the upper end of the operand, while a logical shift right fills high order empty bit positions with zeros. An arithmetic shift is a fast way to perform a simple calculation. For example, an arithmetic shift right by one bit position divides an integer by two. A logical shift right divides an unsigned integer or a positive integer, but a signed negative integer loses its sign bit.

The arithmetic and logical shift right instructions, SAR and SHR, differ only in their treatment of the bit positions emptied by shifting the contents of the operand. Note that there is no difference between an arithmetic shift left and a logical shift left. Two names, SAL and SHL, are supported for this instruction in the assembler.

A count specifies the number of bit positions to shift an operand. Bits can be shifted up to 31 places. A shift instruction can give the count in any of three ways. One form of shift instruction always shifts by one bit position. The second form gives the count as an immediate operand. The third form gives the count as the value contained in the CL register. This last form allows the count to be a result from a calculation. Only the low five bits of the CL register are used.

When the number of bit positions to shift is zero, no flags are affected. Otherwise, the CF flag is left with the value of the last bit shifted out of the operand. In a single-bit shift, the OF flag is set if the value of the uppermost bit (sign bit) was changed by the operation. Otherwise, the OF flag is cleared. After a shift of more than one bit position, the state of the OF flag is undefined. On a shift of one or more bit positions, the SF, ZF, PF, and CF flags are affected, and the state of the AF flag is undefined.

**SAL (Shift Arithmetic Left)** shifts the destination byte, word, or doubleword operand left by one bit position or by the number of bits specified in the count operand (an immediate value or a value contained in the CL register). Empty bit positions are cleared. See Figure 3-6.

**SHL (Shift Logical Left)** is another name for the SAL instruction. It is supported in the assembler.
SHR (Shift Logical Right) shifts the destination byte, word, or doubleword operand right by one bit position or by the number of bits specified in the count operand (an immediate value or a value contained in the CL register). Empty bit positions are cleared. See Figure 3-7.

SAR (Shift Arithmetic Right) shifts the destination byte, word, or doubleword operand to the right by one bit position or by the number of bits specified in the count operand (an immediate value or a value contained in the CL register). The sign of the operand is preserved by clearing empty bit positions if the operand is positive, or setting the empty bits if the operand is negative. See Figure 3-8.

Even though this instruction can be used to divide integers by an integer power of two, the type of division is not the same as that produced by the IDIV instruction. The quotient from the IDIV instruction is rounded toward zero, whereas the “quotient” of the SAR instruction is rounded toward negative infinity. This difference is apparent only for negative numbers. For example, when the IDIV instruction is used to divide −9 by 4, the result is −2 with a remainder of −1. If the SAR instruction is used to shift −9 right by two bits, the result is −3. The “remainder” of this kind of division is +13; however, the SAR instruction stores only the high-order bit of the remainder (in the CF flag).

### 3.4.4.2 DOUBLE-SHIFT INSTRUCTIONS

These instructions provide the basic operations needed to implement operations on long unaligned bit strings. The double shifts operate either on word or doubleword operands, as follows:

- Take two word operands and produce a one-word result (32-bit shift).
- Take two doubleword operands and produce a doubleword result (64-bit shift).
INITIAL STATE:

OPERAND
10001000100010001000100010001111

CF
X

AFTER 1-BIT SHR INSTRUCTION:

0 → 010001000100010001000100010001111

1

AFTER 10-BIT SHR INSTRUCTION:

0 → 000000000001000100010001000100010

2404863-7

Figure 3-7. SHR Instruction

INITIAL STATE (POSITIVE OPERAND):

OPERAND
010001000100010001000100010001111

CF
X

AFTER 1-BIT SAR INSTRUCTION:

00100010001000100010001000100011

1

INITIAL STATE (NEGATIVE OPERAND):

OPERAND
110001000100010001000100010001111

CF
X

AFTER 1-BIT SAR INSTRUCTION

11100010001000100010001000100011

1

2404863-8

Figure 3-8. SAR Instruction
Of the two operands, the source operand must be in a register while the destination operand may be in a register or in memory. The number of bits to be shifted is specified either in the CL register or in an immediate byte in the instruction. Bits shifted out of the source operand fill empty bit positions in the destination operand, which also is shifted. Only the destination operand is stored.

When the number of bit positions to shift is zero, no flags are affected. Otherwise, the CF flag is set to the value of the last bit shifted out of the destination operand, and the SF, ZF, and PF flags are affected. On a shift of one bit position, the OF flag is set if the sign of the operand changed, otherwise it is cleared. For shifts of more than one bit position, the state of the OF flag is undefined. For shifts of one or more bit positions, the state of AF flag is undefined.

**SHLD (Shift Left Double)** shifts bits of the destination operand to the left, while filling empty bit positions with bits shifted out of the source operand (see Figure 3-9). The result is stored back into the destination operand. The source operand is not modified.

**SHRD (Shift Right Double)** shifts bits of the destination operand to the right, while filling empty bit positions with bits shifted out of the source operand (see Figure 3-10). The result is stored back into the destination operand. The source operand is not modified.

### 3.4.4.3 ROTATE INSTRUCTIONS

Rotate instructions apply a circular permutation to bytes, words, and doublewords. Bits rotated out of one end of an operand enter through the other end. Unlike a shift, no bits are emptied during a rotation.

![Figure 3-9. SHLD Instruction](image-url)
Rotate instructions use only the CF and OF flags. The CF flag may act as an extension of the operand in two of the rotate instructions, allowing a bit to be isolated and then tested by a conditional jump instruction (JC or JNC). The CF flag always contains the value of the last bit rotated out of the operand, even if the instruction does not use the CF flag as an extension of the operand. The state of the SF, ZF, AF, and PF flags is not affected.

In a single-bit rotation, the OF flag is set if the operation changes the uppermost bit (sign bit) of the destination operand. If the sign bit retains its original value, the OF flag is cleared. After a rotate of more than one bit position, the value of the OF flag is undefined.

**ROL (Rotate Left)** rotates the byte, word, or doubleword destination operand left by one bit position or by the number of bits specified in the count operand (an immediate value or a value contained in the CL register). For each bit position of the rotation, the bit which exits from the left of the operand returns at the right. See Figure 3-11.

**ROR (Rotate Right)** rotates the byte, word, or doubleword destination operand right by one bit position or by the number of bits specified in the count operand (an immediate value or a value contained in the CL register). For each bit position of the rotation, the bit which exits from the right of the operand returns at the left. See Figure 3-12.

**RCL (Rotate Through Carry Left)** rotates bits in the byte, word, or doubleword destination operand left by one bit position or by the number of bits specified in the count operand (an immediate value or a value contained in the CL register).

This instruction differs from ROL in that it treats the CF flag as a one-bit extension on the upper end of the destination operand. Each bit which exits from the left side of the operand moves into the CF flag. At the same time, the bit in the CF flag enters the right side. See Figure 3-13.
RCR (Rotate Through Carry Right) rotates bits in the byte, word, or doubleword destination operand right by one bit position or by the number of bits specified in the count operand (an immediate value or a value contained in the CL register).

This instruction differs from ROR in that it treats CF as a one-bit extension on the lower end of the destination operand. Each bit which exits from the right side of the operand moves into the CF flag. At the same time, the bit in the CF flag enters the left side. See Figure 3-14.
3.4.4.4 FAST "bit blt" USING DOUBLE-SHIFT INSTRUCTIONS

One purpose of the double shift instructions is to implement a bit string move, with arbitrary misalignment of the bit strings. This is called a "bit blt" (BIT BLock Transfer). A simple example is to move a bit string from an arbitrary offset into a doubleword-aligned byte string. A left-to-right string is moved 32 bits at a time if a double shift is used inside the move loop.

```assembly
    MOV ESI,SrcAddr
    MOV EDI,DestAddr
    MOV EBX,WordCnt
    MOV CL,RelOffset ; relative offset Dest-Src
    MOV EDX,[ESI] ; load first word of source
    ADD ESI,4 ; bump source address
BltLoop:
    LODS ; new low order part in EAX
    SHLD EDX,EAX,CL ; EDX overwritten with aligned stuff
    XCHG EDX,EAX ; Swap high and low words
    STOS ; Write out next aligned chunk
    DEC EBX ; Decrement loop count
    JNZ BltLoop
```

This loop is simple, yet allows the data to be moved in 32-bit chunks for the highest possible performance. Without a double shift, the best which can be achieved is 16 bits per loop iteration by using a 32-bit shift, and replacing the XCHG instruction with a ROR instruction by 16 to swap the high and low words of registers. A more general loop than shown above would require some extra masking on the first doubleword moved (before the main loop), and on the last doubleword moved (after the main loop), but would have the same 32-bits per loop iteration as the code above.
3.4.4.5 FAST BIT STRING INSERT AND EXTRACT

The double shift instructions also make possible:

- Fast insertion of a bit string from a register into an arbitrary bit location in a larger bit string in memory, without disturbing the bits on either side of the inserted bits
- Fast extraction of a bit string into a register from an arbitrary bit location in a larger bit string in memory, without disturbing the bits on either side of the extracted bits

The following coded examples illustrate bit insertion and extraction under various conditions:

1. Bit String Insertion into Memory (when the bit string is 1-25 bits long, i.e., spans four bytes or less):

   ; Insert a right-justified bit string from a register into a bit string in memory.
   ;
   ; Assumptions:
   ; 1. The base of the string array is doubleword aligned.
   ; 2. The length of the bit string is an immediate value and the bit offset is held in a register.
   ;
   ; The ESI register holds the right-justified bit string to be inserted.
   ; The EDI register holds the bit offset of the start of the substring.
   ; The EAX register and ECX are also used.
   ;
   MOV ECX, EDI ; save original offset
   SHR EDI, 3 ; divide offset by 8 (byte addr)
   AND CL, 7H ; get low three bits of offset
   MOV EAX, [EDI]strg_base ; move string dword into EAX
   ROR EAX, CL ; right justify old bit field
   SHRD EAX, ESI, length ; bring in new bits
   ROL EAX, length ; right justify new bit field
   ROL EAX, CL ; bring to final position
   MOV [EDI]strg_base, EAX ; replace doubleword in memory

2. Bit String Insertion into Memory (when the bit string is 1-31 bits long, i.e., spans five bytes or less):

   ; Insert a right-justified bit string from a register into a bit string in memory.
   ;
   ; Assumptions:
   ; 1. The base of the string array is doubleword aligned.
   ; 2. The length of the bit string is an immediate value and the bit offset is held in a register.
   ;
   ; The ESI register holds the right-justified bit string to be inserted.
   ;
   MOV ECX, EDI ; save original offset
   SHR EDI, 3 ; divide offset by 8 (byte addr)
   AND CL, 7H ; get low three bits of offset
   MOV EAX, [EDI]strg_base ; move string dword into EAX
   ROR EAX, CL ; right justify old bit field
   SHRD EAX, ESI, length ; bring in new bits
   ROL EAX, length ; right justify new bit field
   ROL EAX, CL ; bring to final position
   MOV [EDI]strg_base, EAX ; replace doubleword in memory
; The EDI register holds the bit offset of the start of the substring.
; The EAX, EBX, ECX, and EDI registers also are used.

MOV ECX,EDI ; temp storage for offset
SHR EDI,5 ; divide offset by 32 (dwords)
SHL EDI,2 ; multiply by 4 (byte address)
AND CL,1FH ; get low five bits of offset
MOV EAX,[EDI]strg_base ; move low string dword into EAX
MOV EDX,[EDI]strg_base+4 ; other string dword into EDX
MOV EBX,EAX ; temp storage for part of string
SHRD EAX,EDX,CL ; shift by offset within dword
SHRD EAX,EBX,CL ; shift by offset within dword
SHRD EAX,ESI,length ; bring in new bits
ROL EAX,length ; right justify new bit field
MOV EBX,EAX ; temp storage for string
SHLD EAX,EDX,CL ; shift by offset within word
SHLD EDX,EBX,CL ; shift by offset within word
MOV [EDI]strg_base,EAX ; replace dword in memory
MOV [EDI]strg_base+4,EDX ; replace dword in memory

3. Bit String Insertion into Memory (when the bit string is exactly 32 bits long, i.e., spans four or five bytes):

; Insert right-justified bit string from a register into a bit string in memory.

; Assumptions:
; 1. The base of the string array is doubleword aligned.
; 2. The length of the bit string is 32 bits
; and the bit offset is held in a register.
; The EDI register holds the 32-bit string to be inserted.
; The EDI register holds the bit offset to the start of the substring.
; The EAX, EBX, ECX, and EDI registers also are used.

MOV EDX,EDI ; save original offset
SHR EDI,5 ; divide offset by 32 (dwords)
SHL EDI,2 ; multiply by 4 (byte address)
AND CL,1FH ; isolate low five bits of offset
MOV EAX,[EDI]strg_base ; move low string dword into EAX
MOV EDX,[EDI]strg_base+4 ; other string dword into EDX
MOV EBX,EAX ; temp storage for part of string
SHRD EAX,EDX,CL ; shift by offset within dword
SHRD EAX,EBX,CL ; shift by offset within dword
MOV EBX,ESI ; move 32-bit field into position
MOV EBX,EAX ; temp storage for part of string
SHLD EAX,EDX ; shift by offset within word
SHLD EDX,EBX ; shift by offset within word
4. Bit String Extraction from Memory (when the bit string is 1-25 bits long, i.e., spans four bytes or less):

; Extract a right-justified bit string into a register from a bit string in memory.

; Assumptions:
; 1) The base of the string array is doubleword aligned.
; 2) The length of the bit string is an immediate value and the bit offset is held in a register.
; 3) The EAX register holds the right-justified, zero-padded bit string that was extracted.
; 4) The EDI register holds the bit offset of the start of the substring.
; 5) The EDI, and ECX registers also are used.

MOV ECX,EDI ; temp storage for offset
SHR EDI,3 ; divide offset by 8 (byte addr)
AND CL,7H ; get low three bits of offset
MOV EAX, [EDI]strg_base ; move string dword into EAX
SHR EAX,CL ; shift by offset within dword
AND EAX,mask ; extracted bit field in EAX

5. Bit String Extraction from Memory (when bit string is 1-32 bits long, i.e., spans five bytes or less):

; Extract a right-justified bit string into a register from a bit string in memory.

; Assumptions:
; 1) The base of the string array is doubleword aligned.
; 2) The length of the bit string is an immediate value and the bit offset is held in a register.
; 3) The EAX register holds the right-justified, zero-padded bit string that was extracted.
; 4) The EDI register holds the bit offset of the start of the substring.
; 5) The EAX, EBX, and ECX registers also are used.

MOV ECX,EDI ; temp storage for offset
SHR EDI,5 ; divide offset by 32 (dwords)
SHL EDI,2 ; multiply by 4 (byte address)
AND CL,1FH ; get low five bits of offset in
MOV EAX, [EDI]strg_base ; move low string dword into EAX
MOV EAX, [EDI]strg_base +4 ; other string dword into EDX
SHR EAX,EDX,CL ; shift right by offset in dword
AND EAX,mask ; extracted bit field in EAX
3.4.5 Byte-Set-On-Condition Instructions

This group of instructions sets a byte to the value of zero or one, depending on any of the 16 conditions defined by the status flags. The byte may be in a register or in memory. These instructions are especially useful for implementing Boolean expressions in high-level languages such as Pascal.

Some languages represent a logical one as an integer with all bits set. This can be done by using the SETcc instruction with the mutually exclusive condition, then decrementing the result.

SETcc (Set Byte on Condition cc) loads the value 1 into a byte if condition cc is true; clears the byte otherwise. See Appendix D for a definition of the possible conditions.

3.4.6 Test Instruction

TEST (Test) performs the logical "and" of the two operands, clears the OF and CF flags, leaves the AF flag undefined, and updates the SF, ZF, and PF flags. The flags can be tested by conditional control transfer instructions or the byte-set-on-condition instructions. The operands may be bytes, words, or doublewords.

The difference between the TEST and AND instructions is the TEST instruction does not alter the destination operand. The difference between the TEST and BT instructions is the TEST instruction can test the value of multiple bits in one operation, while the BT instruction tests a single bit.

3.5 CONTROL TRANSFER INSTRUCTIONS

The Intel486 processor provides both conditional and unconditional control transfer instructions to direct the flow of execution. Conditional transfers are executed only for certain combinations of the state of the flags. Unconditional control transfers are always executed.

3.5.1 Unconditional Transfer Instructions

The JMP, CALL, RET, INT and IRET instructions transfer execution to a destination in a code segment. The destination can be within the same code segment (near transfer) or in a different code segment (far transfer). The forms of these instructions which transfer execution to other segments are discussed in a later section of this chapter. If the model of memory organization used in a particular application does not make segments visible to application programmers, far transfers will not be used.

3.5.1.1 JUMP INSTRUCTION

JMP (Jump) unconditionally transfers execution to the destination. The JMP instruction is a one-way transfer of execution; it does not save a return address on the stack.
The JMP instruction transfers execution from the current routine to a different routine. The address of the routine is specified in the instruction, in a register, or in memory. The location of the address determines whether it is interpreted as a relative address or an absolute address.

**Relative Address.** A relative jump uses a displacement (immediate mode constant used for address calculation) held in the instruction. The displacement is signed and variable-length (byte or doubleword). The destination address is formed by adding the displacement to the address held in the EIP register. The EIP register then contains the address of the next instruction to be executed.

**Absolute Address.** An absolute jump is used with a 32-bit segment offset in either of the following ways:

1. The program can jump to an address in a general register. This 32-bit value is copied into the EIP register and execution continues.
2. The destination address can be a memory operand specified using the standard addressing modes. The operand is copied into the EIP register and execution continues.

### 3.5.1.2 CALL INSTRUCTIONS

**CALL (Call Procedure)** transfers execution and saves the address of the instruction following the CALL instruction for later use by a RET (Return) instruction. CALL pushes the current contents of the EIP register on the stack. The RET instruction in the called procedure uses this address to transfer execution back to the calling program.

CALL instructions, like JMP instructions, have relative and absolute forms.

Indirect CALL instructions specify an absolute address in one of the following ways:

1. The program can jump to an address in a general register. This 32-bit value is copied into the EIP register, the return address is pushed on the stack, and execution continues.
2. The destination address can be a memory operand specified using the standard addressing modes. The operand is copied into the EIP register, the return address is pushed on the stack, and execution continues.

### 3.5.1.3 RETURN AND RETURN-FROM-INTERRUPT INSTRUCTIONS

**RET (Return From Procedure)** terminates a procedure and transfers execution to the instruction following the CALL instruction which originally invoked the procedure. The RET instruction restores the contents of the EIP register which were pushed on the stack when the procedure was called.

The RET instructions have an optional immediate operand. When present, this constant is added to the contents of the ESP register, which has the effect of removing any parameters pushed on the stack before the procedure call.
IRET (Return From Interrupt) returns control to an interrupted procedure. The IRET instruction differs from the RET instruction in that it also restores the EFLAGS register from the stack. The contents of the EFLAGS register are stored on the stack when an interrupt occurs.

3.5.2 Conditional Transfer Instructions

The conditional transfer instructions are jumps which transfer execution if the states in the EFLAGS register match conditions specified in the instruction.

3.5.2.1 CONDITIONAL JUMP INSTRUCTIONS

Table 3-3 shows the mnemonics for the jump instructions. The instructions listed as pairs are alternate names for the same instruction. The assembler provides these names for greater clarity in program listings.

A form of the conditional jump instructions is available which uses a displacement added to the contents of the EIP register if the specified condition is true. The displacement may be a byte or doubleword. The displacement is signed; it can be used to jump forward or backward.

<table>
<thead>
<tr>
<th>Table 3-3. Conditional Jump Instructions</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Unsigned Conditional Jumps</strong></td>
</tr>
<tr>
<td>Mnemonic</td>
</tr>
<tr>
<td>JA/JNBE</td>
</tr>
<tr>
<td>JAE/JNB</td>
</tr>
<tr>
<td>JB/JNAE</td>
</tr>
<tr>
<td>JBE/JNA</td>
</tr>
<tr>
<td>JC</td>
</tr>
<tr>
<td>JE/JZ</td>
</tr>
<tr>
<td>JNC</td>
</tr>
<tr>
<td>JNE/JNZ</td>
</tr>
<tr>
<td>JNP/JPO</td>
</tr>
<tr>
<td>JP/JPE</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Signed Conditional Jumps</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mnemonic</td>
</tr>
<tr>
<td>JG/JNLE</td>
</tr>
<tr>
<td>JGE/JNL</td>
</tr>
<tr>
<td>JL/JNGE</td>
</tr>
<tr>
<td>JLE/JNG</td>
</tr>
<tr>
<td>JNO</td>
</tr>
<tr>
<td>JNS</td>
</tr>
<tr>
<td>JO</td>
</tr>
<tr>
<td>JS</td>
</tr>
</tbody>
</table>
3.5.2.2 LOOP INSTRUCTIONS

The loop instructions are conditional jumps which use a value placed in the ECX register as a count for the number of times to run a loop. All loop instructions decrement the contents of the ECX register on each reposition and terminate when zero is reached. Four of the five loop instructions accept the ZF flag as a condition for terminating the loop before the count reaches zero.

LOOP (Loop While ECX Not Zero) is a conditional jump instruction which decrements the contents of the ECX register before testing for the loop-terminating condition. If contents of the ECX register are non-zero, the program jumps to the destination specified in the instruction. The LOOP instruction causes the execution of a block of code to be repeated until the count reaches zero. When zero is reached, execution is transferred to the instruction immediately following the LOOP instruction. If the value in the ECX register is zero when the instruction is first called, the count is pre-decremented to $0xFFFFFFFFH$ and the LOOP runs $2^{32}$ times.

LOOPE (Loop While Equal) and LOOPZ (Loop While Zero) are synonyms for the same instruction. These instructions are conditional jumps which decrement the contents of the ECX register before testing for the loop-terminating condition. If the contents of the ECX register are non-zero and the ZF flag is set, the program jumps to the destination specified in the instruction. When zero is reached or the ZF flag is clear, execution is transferred to the instruction immediately following the LOOPE/LOOPZ instruction.

LOOPNE (Loop While Not Equal) and LOOPNZ (Loop While Not Zero) are synonyms for the same instruction. These instructions are conditional jumps which decrement the contents of the ECX register before testing for the loop-terminating condition. If the contents of the ECX register are non-zero and the ZF flag is clear, the program jumps to the destination specified in the instruction. When zero is reached or the ZF flag is set, execution is transferred to the instruction immediately following the LOOPE/LOOPZ instruction.

3.5.2.3 EXECUTING A LOOP OR REPEAT ZERO TIMES

JECXZ (Jump if ECX Zero) jumps to the destination specified in the instruction if the ECX register holds a value of zero. The JECXZ instruction is used in combination with the LOOP instruction and with the string scan and compare instructions. Because these instructions decrement the contents of the ECX register before testing for zero, a loop will run $2^{32}$ times if the loop is entered with a zero value in the ECX register. The JECXZ instruction is used to create loops which fall through without executing when the initial value is zero. A JECXZ instruction at the beginning of a loop can be used to jump out of the loop if the count is zero. When used with repeated string scan and compare instructions, the JECXZ instruction can determine whether the loop terminated due to the count or due to satisfaction of the scan or compare conditions.
3.5.3 Software Interrupts

The INT, INTO, and BOUND instructions allow the programmer to specify a transfer of execution to an exception or interrupt handler.

INTn (Software Interrupt) calls the handler specified by an interrupt vector encoded in the instruction. The INT instruction may specify any interrupt type. This instruction is used to support multiple types of software interrupts or to test the operation of interrupt service routines. The interrupt service routine terminates with an IRET instruction, which returns execution to the instruction following the INT instruction.

INTO (Interrupt on Overflow) calls the handler for the overflow exception, if the OF flag is set. If the flag is clear, execution continues without calling the handler. The OF flag is set by arithmetic, logical, and string instructions. This instruction supports the use of software interrupts for handling error conditions, such as arithmetic overflow.

BOUND (Detect Value Out of Range) compares the signed value held in a general register against an upper and lower limit. The handler for the bounds-check exception is called if the value held in the register is less than the lower bound or greater than the upper bound. This instruction supports the use of software interrupts for bounds checking, such as checking an array index to make sure it falls within the range defined for the array.

The BOUND instruction has two operands. The first operand specifies the general register being tested. The second operand is the base address of two words or doublewords at adjacent locations in memory. The lower limit is the word or doubleword with the lower address; the upper limit has the higher address. The BOUND instruction assumes that the upper limit and lower limit are in adjacent memory locations. These limit values cannot be register operands; if they are, an invalid-opcode exception occurs.

The upper and lower limits of an array can reside just before the array itself. This puts the array bounds at a constant offset from the beginning of the array. Because the address of the array already will be present in a register, this practice avoids extra bus cycles to obtain the effective address of the array bounds.

3.6 STRING OPERATIONS

String operations manipulate large data structures in memory, such as alphanumeric character strings. See also the section on I/O for information about the string I/O instructions (also known as block I/O instructions).
The string operations are made by putting string instructions (which execute only one iteration of an operation) together with other features of the instruction set, such as repeat prefixes. The string instructions are:

- MOV - Move String
- CMP - Compare string
- SC - Scan string
- LOD - Load string
- STO - Store string

After a string instruction executes, the string source and destination registers point to the next elements in their strings. These registers automatically increment or decrement their contents by the number of bytes occupied by each string element. A string element can be a byte, word, or doubleword. The string registers are:

- ESI - Source index register
- EDI - Destination index register

String operations can begin at higher addresses and work toward lower ones, or they can begin at lower addresses and work toward higher ones. The direction is controlled by:

- DF - Direction flag

If the DF flag is clear, the registers are incremented. If the flag is set, the registers are decremented. These instructions set and clear the flag:

- STD - Set direction flag instruction
- CLD - Clear direction flag instruction

To operate on more than one element of a string, a repeat prefix must be used, such as:

- REP - Repeat while the ECX register not zero
- REPE/REPZ - Repeat while the ECX register not zero and the ZF flag is set
- REPNE/REPNZ - Repeat while the ECX register not zero and the ZF flag is clear

Exceptions or interrupts which occur during a string instruction leave the registers in a state which allows the string instruction to be restarted. The source and destination registers point to the next string elements, the EIP register points to the string instruction, and the ECX register has the value it held following the last successful iteration. All that is necessary to restart the operation is to service the interrupt or fix the source of the exception, then execute an IRET instruction.

### 3.6.1 Repeat Prefixes

The repeat prefixes REP (Repeat While ECX Not Zero), REPE/REPZ (Repeat While Equal/Zero), and REPNE/REPNZ (Repeat While Not Equal/Not Zero) specify repeated operation of a string instruction. This form of iteration allows string operations to proceed much faster than would be possible with a software loop.
When a string instruction has a repeat prefix, the operation executes until one of the termination conditions specified by the prefix is satisfied.

For each repetition of the instruction, the string operation may be suspended by an exception or interrupt. After the exception or interrupt has been serviced, the string operation can restart where it left off. This mechanism allows long string operations to proceed without affecting the interrupt response time of the system.

All three prefixes shown in Table 3-4 cause the instruction to repeat until the ECX register is decremented to zero, if no other termination condition is satisfied. The repeat prefixes differ in their other termination condition. The REP prefix has no other termination condition. The REPE/REPZ and REPNE/REPNZ prefixes are used exclusively with the SCAS (Scan String) and CMPS (Compare String) instructions. The REPE/REPZ prefix terminates if the ZF flag is clear. The REPNE/REPNZ prefix terminates if the ZF flag is set. The ZF flag does not require initialization before execution of a repeated string instruction, because both the SCAS and CMPS instructions affect the ZF flag according to the results of the comparisons they make.

### 3.6.2 Indexing and Direction Flag Control

Although the general registers are completely interchangeable under most conditions, the string instructions require the use of two specific registers. The source and destination strings are in memory addressed by the ESI and EDI registers. The ESI register points to source operands. By default, the ESI register is used with the DS segment register. A segment-override prefix allows the ESI register to be used with the CS, SS, ES, FS, or GS segment registers. The EDI register points to destination operands. It uses the segment indicated by the ES segment register; no segment override is allowed. The use of two different segment registers in one instruction permits operations between strings in different segments.

When ESI and EDI are used in string instructions, they automatically are incremented or decremented after each iteration. String operations can begin at higher addresses and work toward lower ones, or they can begin at lower addresses and work toward higher ones. The direction is controlled by the DF flag. If the flag is clear, the registers are incremented. If the flag is set, the registers are decremented. The STD and CLD instructions set and clear this flag. Programmers should always put a known value in the DF flag before using a string instruction.

<table>
<thead>
<tr>
<th>Repeat Prefix</th>
<th>Termination Condition 1</th>
<th>Termination Condition 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>REP</td>
<td>ECX = 0</td>
<td>none</td>
</tr>
<tr>
<td>REPE/REPZ</td>
<td>ECX = 0</td>
<td>ZF = 0</td>
</tr>
<tr>
<td>REPNE/REPNZ</td>
<td>ECX = 0</td>
<td>ZF = 1</td>
</tr>
</tbody>
</table>
3.6.3 String Instructions

**MOVS (Move String)** moves the string element addressed by the ESI register to the location addressed by the EDI register. The MOVSB instruction moves bytes, the MOVSW instruction moves words, and the MOVSD instruction moves doublewords. The MOVS instruction, when accompanied by the REP prefix, operates as a memory-to-memory block transfer. To set up this operation, the program must initialize the ECX, ESI, and EDI registers. The ECX register specifies the number of elements in the block.

**CMPS (Compare Strings)** subtracts the destination string element from the source string element and updates the AF, SF, PF, CF and OF flags. Neither string element is written back to memory. If the string elements are equal, the ZF flag is set; otherwise, it is cleared. CMPSB compares bytes, CMPSW compares words, and CMPSD compares doublewords.

**SCAS (Scan String)** subtracts the destination string element from the EAX, AX, or AL register (depending on operand length) and updates the AF, SF, PF, CF and OF flags. The string and the register are not modified. If the values are equal, the ZF flag is set; otherwise, it is cleared. The SCASB instruction scans bytes; the SCASW instruction scans words; the SCASD instruction scans doublewords.

When the REPE/REPZ or REPNE/REPNZ prefix modifies either the SCAS or CMPS instructions, the loop which is formed is terminated by the loop counter or the effect the SCAS or CMPS instruction has on the ZF flag.

**LODS (Load String)** places the source string element addressed by the ESI register into the EAX register for doubleword strings, into the AX register for word strings, or into the AL register for byte strings. This instruction usually is used in a loop, where other instructions process each element of the string as they appear in the register.

**STOS (Store String)** places the source string element from the EAX, AX, or AL register into the string addressed by the EDI register. This instruction usually is used in a loop, where it writes to memory the result of processing a string element read from memory with the LODS instruction. A REP STOS instruction is the fastest way to initialize a large block of memory.

3.7 INSTRUCTIONS FOR BLOCK-STRUCTURED LANGUAGES

These instructions provide machine-language support for implementing block-structured languages, such as C and Pascal. They include ENTER and LEAVE, which simplify procedure entry and exit in compiler-generated code. They support a structure of pointers and local variables on the stack called a stack frame.

**ENTER (Enter Procedure)** creates a stack frame compatible with the scope rules of block-structured languages. In these languages, a procedure has access to its own variables and some number of other variables defined elsewhere in the program. The scope
of a procedure is the set of variables to which it has access. The rules for scope vary among languages; they may be based on the nesting of procedures, the division of the program into separately-compiled files, or some other modularization scheme.

The ENTER instruction has two operands. The first specifies the number of bytes to be reserved on the stack for dynamic storage in the procedure being entered. Dynamic storage is the memory allocated for variables created when the procedure is called, also known as automatic variables. The second parameter is the lexical nesting level (from 0 to 31) of the procedure. The nesting level is the depth of a procedure in the hierarchy of a block-structured program. The lexical level has no particular relationship to either the protection privilege level or to the I/O privilege level.

The lexical nesting level determines the number of stack frame pointers to copy into the new stack frame from the preceding frame. A stack frame pointer is a doubleword used to access the variables of a procedure. The set of stack frame pointers used by a procedure to access the variables of other procedures is called the display. The first doubleword in the display is a pointer to the previous stack frame. This pointer is used by a LEAVE instruction to undo the effect of an ENTER instruction by discarding the current stack frame.

**Example:** ENTER 2048, 3

Allocates 2K bytes of dynamic storage on the stack and sets up pointers to two previous stack frames in the stack frame for this procedure.

After the ENTER instruction creates the display for a procedure, it allocates the dynamic (automatic) local variables for the procedure by decrementing the contents of the ESP register by the number of bytes specified in the first parameter. This new value in the ESP register serves as the initial top-of-stack for all PUSH and POP operations within the procedure.

To allow a procedure to address its display, the ENTER instruction leaves the EBP register pointing to the first doubleword in the display. Because stacks grow down, this is actually the doubleword with the highest address in the display. Data manipulation instructions which specify the EBP register as a base register automatically address locations within the stack segment instead of the data segment.

The ENTER instruction can be used in two ways: nested and non-nested. If the lexical level is 0, the non-nested form is used. The non-nested form pushes the contents of the EBP register on the stack, copies the contents of the ESP register into the EBP register, and subtracts the first operand from the contents of the ESP register to allocate dynamic storage. The non-nested form differs from the nested form in that no stack frame pointers are copied. The nested form of the ENTER instruction occurs when the second parameter (lexical level) is not zero.

Figure 3-15 shows the formal definition of the ENTER instruction. STORAGE is the number of bytes of dynamic storage to allocate for local variables, and LEVEL is the lexical nesting level.
The main procedure (in which all other procedures are nested) operates at the highest lexical level, level 1. The first procedure it calls operates at the next deeper lexical level, level 2. A level 2 procedure can access the variables of the main program, which are at fixed locations specified by the compiler. In the case of level 1, the ENTER instruction allocates only the requested dynamic storage on the stack because there is no previous display to copy.

A procedure which calls another procedure at a lower lexical level gives the called procedure access to the variables of the caller. The ENTER instruction provides this access by placing a pointer to the calling procedure’s stack frame in the display.

A procedure which calls another procedure at the same lexical level should not give access to its variables. In this case, the ENTER instruction copies only that part of the display from the calling procedure which refers to previously nested procedures operating at higher lexical levels. The new stack frame does not include the pointer for addressing the calling procedure’s stack frame.

The ENTER instruction treats a re-entrant procedure as a call to a procedure at the same lexical level. In this case, each succeeding iteration of the re-entrant procedure can address only its own variables and the variables of the procedures within which it is nested. A re-entrant procedure always can address its own variables; it does not require pointers to the stack frames of previous iterations.

By copying only the stack frame pointers of procedures at higher lexical levels, the ENTER instruction makes certain that procedures access only those variables of higher lexical levels, not those at parallel lexical levels (see Figure 3-16).
Block-structured languages can use the lexical levels defined by ENTER to control access to the variables of nested procedures. In the figure, for example, if PROCEDURE A calls PROCEDURE B which, in turn, calls PROCEDURE C, then PROCEDURE C will have access to the variables of MAIN and PROCEDURE A, but not those of PROCEDURE B because they are at the same lexical level. The following definition describes the access to variables for the nested procedures in the figure.

1. MAIN has variables at fixed locations.
2. PROCEDURE A can access only the variables of MAIN.
3. PROCEDURE B can access only the variables of PROCEDURE A and MAIN. PROCEDURE B cannot access the variables of PROCEDURE C or PROCEDURE D.
4. PROCEDURE C can access only the variables of PROCEDURE A and MAIN. PROCEDURE C cannot access the variables of PROCEDURE B or PROCEDURE D.
5. PROCEDURE D can access the variables of PROCEDURE C, PROCEDURE A, and MAIN. PROCEDURE D cannot access the variables of PROCEDURE B.

In the following diagram, an ENTER instruction at the beginning of the MAIN program creates three doublewords of dynamic storage for MAIN, but copies no pointers from other stack frames (See Figure 3-17). The first doubleword in the display holds a copy of the last value in the EBP register before the ENTER instruction was executed. The second doubleword (which, because stacks grow down, is stored at a lower address)
Figure 3-17. Stack Frame After Entering MAIN

holds a copy of the contents of the EBP register following the ENTER instruction. After the instruction is executed, the EBP register points to the first doubleword pushed on the stack, and the ESP register points to the last doubleword in the stack frame.

When MAIN calls PROCEDURE A, the ENTER instruction creates a new display (see Figure 3-18). The first doubleword is the last value held in MAIN's EBP register. The second doubleword is a pointer to MAIN's stack frame which is copied from the second doubleword in MAIN's display. This happens to be another copy of the last value held in MAIN's EBP register. PROCEDURE A can access variables in MAIN because MAIN is at level 1. Therefore the base address for the dynamic storage used in MAIN is the current address in the EBP register, plus four bytes to account for the saved contents of MAIN's EBP register. All dynamic variables for MAIN are at fixed, positive offsets from this value.

When PROCEDURE A calls PROCEDURE B, the ENTER instruction creates a new display (See Figure 3-19). The first doubleword holds a copy of the last value in PROCEDURE A's EBP register. The second and third doublewords are copies of the two stack frame pointers in PROCEDURE A's display. PROCEDURE B can access variables in PROCEDURE A and MAIN by using the stack frame pointers in its display.

When PROCEDURE B calls PROCEDURE C, the ENTER instruction creates a new display for PROCEDURE C (See Figure 3-20). The first doubleword holds a copy of the last value in PROCEDURE B's EBP register. This is used by the LEAVE instruction to restore PROCEDURE B's stack frame. The second and third doublewords are copies of the two stack frame pointers in PROCEDURE A's display. If PROCEDURE C were at the next deeper lexical level from PROCEDURE B, a fourth doubleword would be copied, which would be the stack frame pointer to PROCEDURE B's local variables.
Figure 3-18. Stack Frame After Entering PROCEDURE A

Figure 3-19. Stack Frame After Entering PROCEDURE B
Note that PROCEDURE B and PROCEDURE C are at the same level, so PROCEDURE C is not intended to access PROCEDURE B's variables. This does not mean that PROCEDURE C is completely isolated from PROCEDURE B; PROCEDURE C is called by PROCEDURE B, so the pointer to the returning stack frame is a pointer to PROCEDURE B's stack frame. In addition, PROCEDURE B can pass parameters to PROCEDURE C either on the stack or through variables global to both procedures (i.e., variables in the scope of both procedures).

**LEAVE (Leave Procedure)** reverses the action of the previous ENTER instruction. The LEAVE instruction does not have any operands. The LEAVE instruction copies the contents of the EBP register into the ESP register to release all stack space allocated to
the procedure. Then the LEAVE instruction restores the old value of the EBP register from the stack. This simultaneously restores the ESP register to its original value. A subsequent RET instruction then can remove any arguments and the return address pushed on the stack by the calling program for use by the procedure.

3.8 FLAG CONTROL INSTRUCTIONS

The flag control instructions change the state of bits in the EFLAGS register, as shown in Table 3-5.

3.8.1 Carry and Direction Flag Control Instructions

The carry flag instructions are useful with instructions like the rotate-with-carry instructions RCL and RCR. They can initialize the carry flag, CF, to a known state before execution of an instruction which copies the flag into an operand.

The direction flag control instructions set or clear the direction flag, DF, which controls the direction of string processing. If the DF flag is clear, the processor increments the string index registers, ESI and EDI, after each iteration of a string instruction. If the DF flag is set, the processor decrements these index registers.

3.8.2 Flag Transfer Instructions

Though specific instructions exist to alter the CF and DF flags, there is no direct method of altering the other application-oriented flags. The flag transfer instructions allow a program to change the state of the other flag bits using the bit manipulation instructions once these flags have been moved to the stack or the AH register.

The LAHF and SAHF instructions deal with five of the status flags, which are used primarily by the arithmetic and logical instructions.

LAHF (Load AH from Flags) copies the SF, ZF, AF, PF, and CF flags to the AH register bits 7, 6, 4, 2, and 0, respectively (see Figure 3-21). The contents of the remaining bits 5, 3, and 1 are left undefined. The contents of the EFLAGS register remain unchanged.

SAHF (Store AH into Flags) copies bits 7, 6, 4, 2, and 0 from the AH register into the SF, ZF, AF, PF, and CF flags, respectively (see Figure 3-21).

Table 3-5. Flag Control Instructions

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Effect</th>
</tr>
</thead>
<tbody>
<tr>
<td>STC (Set Carry Flag)</td>
<td>CF ← 1</td>
</tr>
<tr>
<td>CLC (Clear Carry Flag)</td>
<td>CF ← 0</td>
</tr>
<tr>
<td>CMC (Complement Carry Flag)</td>
<td>CF ← ¬ (CF)</td>
</tr>
<tr>
<td>CLD (Clear Direction Flag)</td>
<td>DF ← 0</td>
</tr>
<tr>
<td>STD (Set Direction Flag)</td>
<td>DF ← 1</td>
</tr>
</tbody>
</table>
The PUSHF and POPF instructions are not only useful for storing the flags in memory where they can be examined and modified, but also are useful for preserving the state of the EFLAGS register while executing a subroutine.

**PUSHF (Push Flags)** pushes the lower word of the EFLAGS register onto the stack (see Figure 3-22). The PUSHFD instruction pushes the entire EFLAGS register onto the stack (the RF flag reads as clear, however).

**POPF (Pop Flags)** pops a word from the stack into the EFLAGS register. Only bits 14, 11, 10, 8, 7, 6, 4, 2, and 0 are affected with all uses of this instruction. If the privilege level of the current code segment is 0 (most privileged), the IOPL bits (bits 13 and 12) also are affected. If the I/O privilege level (IOPL) is 0, the IF flag (bit 9) also is affected. The POPFD instruction pops a doubleword into the EFLAGS register, and it can change the state of the AC bit (bit 18) as well as the bits affected by a POPF instruction.
3.9 NUMERIC INSTRUCTIONS

The Intel486 processor includes hardware and instructions for high-precision numeric operations on a variety of numeric data types, including 80-bit extended real and 64-bit long integer. Arithmetic, comparison, transcendental, and data transfer instructions are available. Frequently-used constants are also provided, to enhance the speed of numeric calculations.

The numeric instructions are embedded in the instruction stream of the Intel486 processor, as though they were being executed by a single device having both integer and floating-point capabilities. But the floating-point unit of the Intel486 CPU actually works in parallel with the integer unit, resulting in higher performance.

Refer to Section 10.2 to confirm the presence of an Intel486 floating point unit.

Part III of this manual, Chapters 14-18, describe the numeric instructions in more detail.

3.10 SEGMENT REGISTER INSTRUCTIONS

There are several distinct types of instructions which use segment registers. They are grouped together here because, if system designers choose an unsegmented model of memory organization, none of these instructions are used. The instructions which deal with segment registers are:

1. Segment-register transfer instructions.

   MOV SegReg, ...
   MOV ..., SegReg
   PUSH SegReg
   POP SegReg

2. Control transfers to another executable segment.

   JMP far
   CALL far
   RET far

3. Data pointer instructions.

   LDS reg, 48-bit memory operand
   LES reg, 48-bit memory operand
   LFS reg, 48-bit memory operand
   LGS reg, 48-bit memory operand
   LSS reg, 48-bit memory operand

4. Note that the following interrupt-related instructions also are used in unsegmented systems. Although they can transfer execution between segments when segmentation is used, this is transparent to the application programmer.

   INT n
   INTO
   BOUND
   IRET
3.10.1 Segment-Register Transfer Instructions

Forms of the MOV, POP, and PUSH instructions also are used to load and store segment registers. These forms operate like the general-register forms, except that one operand is a segment register. The MOV instruction cannot copy the contents of a segment register into another segment register.

The POP and MOV instructions cannot place a value in the CS register (code segment); only the far control-transfer instructions affect the CS register. When the destination is the SS register (stack segment), interrupts are disabled until after the next instruction.

On the Intel386 DX processor, loading a segment register always results in locked read and write cycles to set the Accessed bit. On the Intel486 processor, locked cycles are generated only if the Accessed bit is not already set.

No 16-bit operand size prefix is needed when transferring data between a segment register and a 32-bit general register.

3.10.2 Far Control Transfer Instructions

The far control-transfer instructions transfer execution to a destination in another segment by replacing the contents of the CS register. The destination is specified by a far pointer, which is a 16-bit segment selector and a 32-bit offset into the segment. The far pointer can be an immediate operand or an operand in memory.

**Far CALL.** An intersegment CALL instruction places the values held in the EIP and CS registers on the stack.

**Far RET.** An intersegment RET instruction restores the values of the CS and EIP registers from the stack.

3.10.3 Data Pointer Instructions

The data pointer instructions load a far pointer into the processor registers. A far pointer consists of a 16-bit segment selector, which is loaded into a segment register, and a 32-bit offset into the segment, which is loaded into a general register.

**LDS (Load Pointer Using DS)** copies a far pointer from the source operand into the DS register and a general register. The source operand must be a memory operand, and the destination operand must be a general register.

**Example:** LDS ESI, STRING_X
APPLICATION PROGRAMMING

Loads the DS register with the segment selector for the segment addressed by STRING.X, and loads the offset within the segment to STRING.X into the ESI register. Specifying the ESI register as the destination operand is a convenient way to prepare for a string operation, when the source string is not in the current data segment.

**LES (Load Pointer Using ES)** has the same effect as the LDS instruction, except the segment selector is loaded into the ES register rather than the DS register.

**Example:** `LES EDI, DESTINATION.X`

Loads the ES register with the segment selector for the segment addressed by DESTINATION.X, and loads the offset within the segment to DESTINATION.X into the EDI register. This instruction is a convenient way to select a destination for string operation if the desired location is not in the current E-data segment.

**LFS (Load Pointer Using FS)** has the same effect as the LDS instruction, except the FS register receives the segment selector rather than the DS register.

**LGS (Load Pointer Using GS)** has the same effect as the LDS instruction, except the GS register receives the segment selector rather than the DS register.

**LSS (Load Pointer Using SS)** has the same effect as the LDS instruction, except the SS register receives the segment selector rather than the DS register. This instruction is especially important, because it allows the two registers which identify the stack (the SS and ESP registers) to be changed in one uninterruptible operation. Unlike the other instructions which can load the SS register, interrupts are not inhibited at the end of the LSS instruction. The other instructions, such as POP SS, turn off interrupts to permit the following instruction to load the ESP register without an intervening interrupt. Since both the SS and ESP registers can be loaded by the LSS instruction, there is no need to disable or re-enable interrupts.

### 3.11 MISCELLANEOUS INSTRUCTIONS

The following instructions do not fit in any of the previous categories, but are no less important.

The BSWAP, XADD, and CMPXCHG instructions are not available on Intel386 DX or SX microprocessors. An Intel386 CPU can perform the same operations in multiple instructions. To use these instructions, always include functionally-equivalent code for Intel386 CPUs. Use the code in Figure 3-23 to determine whether these instructions can be used.

The INVD and WBINVD instructions cannot be implemented on earlier processors due to the introduction of on-chip cache on the Intel486 CPU. Use the code in Figure 3-23 for detecting an Intel486 processor at runtime.
### Application Programming

**CPUID**

<table>
<thead>
<tr>
<th>DOSSEG</th>
<th>small</th>
</tr>
</thead>
<tbody>
<tr>
<td>model stack</td>
<td>100h</td>
</tr>
<tr>
<td>.data fp_status dw</td>
<td></td>
</tr>
<tr>
<td>id_mess db</td>
<td>&quot;This system has a$&quot;</td>
</tr>
<tr>
<td>fp_8087 db</td>
<td>&quot;and an 8087 math coprocessor$&quot;</td>
</tr>
<tr>
<td>fp_80287 db</td>
<td>&quot;and an Intel$&quot; math coprocessor$&quot;</td>
</tr>
<tr>
<td>fp_80387 db</td>
<td>&quot;and an Intel$&quot; math coprocessor$&quot;</td>
</tr>
<tr>
<td>c8066b db</td>
<td>&quot;80686/8068 microprocessors$&quot;</td>
</tr>
<tr>
<td>c286 db</td>
<td>&quot;80286 microprocessors$&quot;</td>
</tr>
<tr>
<td>c386 db</td>
<td>&quot;Intel$&quot; microprocessors$&quot;</td>
</tr>
<tr>
<td>c486 db</td>
<td>&quot;Intel$&quot; SX microprocessor/Intel$&quot; SX math coprocessor$&quot;</td>
</tr>
<tr>
<td>c486nfp db</td>
<td>&quot;Intel$&quot; SX microprocessors$&quot;</td>
</tr>
<tr>
<td>period db</td>
<td>&quot;.$,13,10</td>
</tr>
<tr>
<td>present_86 db</td>
<td>0</td>
</tr>
<tr>
<td>present_286 db</td>
<td>0</td>
</tr>
<tr>
<td>present_386 db</td>
<td>0</td>
</tr>
<tr>
<td>present_486 db</td>
<td>0</td>
</tr>
</tbody>
</table>

The purpose of this code is to allow the user the ability to identify the processor and coprocessor that is currently in the system. The algorithm of the program is to first determine the processor id. When that is accomplished, the program continues to then identify whether a coprocessor exists in the system. If a coprocessor or integrated coprocessor exists, the program will identify the coprocessor id. If one does not exist, the program then terminates.

```assembly
.code
start:  
    mov ax, @data
    mov ds, ax ; set segment register
    mov dx, offset id_mess ; print header message
    mov ah, 9h
    int 21h
```

*Figure 3-23. CPU_ID, MCP_ID Detection Code*
8086 check

Bits 12-15 are always set on the 8086 processor.

```
pushf
pop bx
mov ax, 0ffh
and ax, bx
push ax
popf
pushf
pop ax
and ax, 0f000h
cmp ax, 0f000h
mov dx, offset c886
mov preset_86, 1
je check_fpu
```

80286 CPU Check

Bits 12-15 are always clear on the 80286 processor.

```
or bx, 0f000h
push bx
popf
pushf
pop ax
and ax, 0f000h
mov dx, offset c286
mov present_26b, 0
mov present_28b, 1
jz check_fpu
```

Intel386 CPU check

The AC bit, bit #18, is a new bit introduced in the EFLAGS register on the Intel486 DX CPU to generate alignment faults. This bit can be set on the Intel486 DX CPU, but not on the Intel386 CPU.

```
mov bx, sp
and sp, not 3
pushf
```

Figure 3-23. CPU ID, MCP ID Detection Code (Contd.)
APPLICATION PROGRAMMING

```
int e

pushf
pop ax
xor ax,cx
mov dx, offset
mov presenL286, 9
mov presenL386, 1
je check_fpu

486 DX CPU and 486 DX CPU w/o FPU checking

mov dx, offset, c486nfp
mov presenL386, 9
presenL486, 1

Co-processor checking begins here for the 8086/286/Intel386 CPUs.
The algorithm is to determine whether or not the floating-point
status and control words can be written to, the correct coprocessor
is then determined depending on the processor id. Coprocessor checks
are first performed for an 8086, 286 and an Intel486 DX CPU. If the
coprocessor id is still undetermined, the system must contain an Intel386
CPU. The Intel386 CPU may work with either an Intel287 or an Intel387 math coprocessor.

infinity of the coprocessor must be checked to determine the correct
coprocessor id.

check_fpu:

fninit ; check for 8087/Intel287/Intel387
Math coprocessors
mov fp_status, 5a5ah ; initialize temp word to non-zero value
fnstsw fp_status ; save FP status word
mov ax, fp_status ; check FP status word
cmp al, 0 ; see if correct status with
; written
jne print_one ; jump if not Valid, no NPX
; installed
fnstcw fp_status ; save FP control word
mov ax, fp_status ; check FP control word
and ax, 103fh ; see if selected parts looks OK
cmp ax, 3fh ; check that ones and zeroes
; correctly read
jne print_one ; jump if not Valid, no NPX installed
cmp present_486, 1 ; check if Intel486 CPU flag is on
je is_486 ; if so, jump to print Intel486 CPU message
jmp not_486 ; else continue with Intel386 CPU checking

is_486
mov dx, offset ; store Intel486 CPU message
c486
jmp print_one
```

Figure 3-23. CPU.ID, MCP.ID Detection Code (Contd.)
Figure 3-23. CPU_ID, MCP_ID Detection Code (Contd.)
3.11.1 CPU_ID Detection Code

The CPU identification assembly code (Figure 3-23) will determine for the user which Intel microprocessor is installed, and if an Intel math coprocessor is present. If an Intel486 microprocessor is installed, the program will determine if the CPU has an integrated floating-point unit (FPU). Refer to Section 10.2 and 19.2.3 to guarantee proper configuration of the Intel486 microprocessor (with and without FPU). Please understand that only these code sequences have been validated by Intel to detect CPU_ID, math coprocessor function, and initialize accordingly. Any other approach may produce unpredictable results in future processors.

3.11.2 Address Calculation Instruction

LEA (Load Effective Address) puts the 32-bit offset to a source operand in memory (rather than its contents) into the destination operand. The source operand must be in memory, and the destination operand must be a general register. This instruction is especially useful for initializing the ESI or EDI registers before the execution of string instructions or initializing the EBX register before an XLAT instruction. The LEA instruction can perform any indexing or scaling which may be needed.

Example: LEA EBX, EBCDIC_TABLE

Causes the processor to place the address of the starting location of the table labeled EBCDIC_TABLE into EBX.

3.11.3 No-Operation Instruction

NOP (No Operation) occupies a byte of code space. When executed, it increments the EIP register to point at the next instruction, but affects nothing else.

3.11.4 Translate Instruction

XLATB (Translate) replaces the contents of the AL register with a byte read from a translation table in memory. The contents of the AL register are interpreted as an unsigned index into this table, with the contents of the EBX register used as the base address. The XLAT instruction does the same operation and loads its result into the same register, but it gets the byte operand from memory. This function is used to convert character codes from one alphabet into another. For example, an ASCII code could be used to look up its EBCDIC equivalent.

3.11.5 Byte Swap Instruction

BSWAP (Byte Swap) reverses the byte order in a 32-bit register operand. Bit positions 7..0 are exchanged with 31..24, and bit positions 15..8 are exchanged with 23..16. This instruction is useful for converting between "big-endian" and "little-endian" data formats. Executing this instruction twice in a row leaves the register in the same value as
before. This instruction also speeds execution of decimal arithmetic by operating on four
digits at a time as shown in Figure 3-24. See introduction for Section 3.11 regarding
Intel386 processors when using BSWAP.

3.11.6 Exchange-and-Add Instruction

XADD (Exchange and Add) takes two operands: a source operand in a register and a
destination operand in a register or memory. The source operand is replaced with the
destination operand, and the destination operand is replaced with the sum of the source
and destination operands. The flags reflect the result of the addition. This instruction
can be combined with LOCK in a multiprocessing system to allow multiple processors to
execute one do loop. See introduction for Section 3.11 regarding Intel386 processors
when using XADD.

3.11.7 Compare-and-Exchange Instruction

CMPXCHG (Compare and Exchange) takes three operands: a source operand in a reg­
ister, a destination operand in a register or memory, and the accumulator (i.e., the AL,
AX, or EAX register, depending on operand size). If the values in the destination oper­
and and the accumulator are equal, the destination operand is replaced with the source
operand. Otherwise, the original value of the destination operand is loaded into the
accumulator. The flags reflect the result which would have been obtained by subtracting
the destination operand from the accumulator. The ZF flag is set if the values in the
destination operand and the accumulator were equal, otherwise it is cleared.

The CMPXCHG instruction is useful for testing and modifying semaphores. It performs
a check to see if a semaphore is free. If the semaphore is free it is marked allocated,
otherwise it gets the ID of the current owner. This is all done in one uninterruptible
operation. In a single processor system, it eliminates the need to switch to level 0 to
disable interrupts to execute multiple instructions. For multiple processor systems,
CMPXCHG can be combined with LOCK to perform all bus cycles atomically. See
introduction for Section 3.11 regarding Intel386 processors when using CMPXCHG.
$title('ASCII Add/Subtract With BSWAP')

name ASCII_arith

code segment er public use32

; Add a string of 4 ASCII decimal digits together.
; The upper nibble MUST be 3.
; DS:[ESI] points at operand 1
; DS:[EBX] points at operand 2
; DS:[EDI] points at the destination

add10 proc near

; Perform ASCII add using BSWAP instruction on i486 CPU.

mov eax,[esi] ; Get low four digits of first operand
bswap eax ; Put into big-endian form
add eax,96969696H ; Adjust for addition so carries work
mov ecx,[ebx] ; Get low four digits of second operand
bswap ecx ; Put into big-endian form
add eax,ecx ; Do the add with inter-digit carry
rcr ch,1 ; Save the carry flag
mov edx,eax ; Save the value
and edx,0F0F0F0FH ; Extract upper nibble
sub edx,eax ; Zero out upper nibble of each byte
shr eax,4 ; Prepare for fixup
and eax,0A0A0A0AH ; If non-zero upper nibble then form
10 as adjustment value to lower nibble
add eax,edx ; Form adjusted lower nibble value
or eax,30303030H ; upper nibbles may be 1 from adjustment
bswap eax ; Convert back to ASCII
mov [edi],eax ; Back to little-endian
rcl ch,1 ; Set destination
ret

add10 endp

; Subtract a string of 4 ASCII decimal digits together.
; The upper nibble must be 3.
; DS:[ESI] points at operand 1
; DS:[EBX] points at operand 2 [ESI]-[EBX]
; DS:[EDI] points at the destination

sub10 proc near

; Perform ASCII subtract using BSWAP instruction on i486 CPU.

;
mov eax,[esi] ; Get low four digits of first operand
bswap eax ; Put into big-endian form
mov ecx,[ebx] ; Get low four digits of second operand
bswap ecx ; Put into big endian form
sub eax,ecx ; Do the subtract with inter-digit borrow
rcr ch,1 ; Save the carry flag
mov edx,eax ; Save the value
and eax,0F0F0F0F0H ; Extract upper nibble, F if borrow happened
sub edx,eax ; Zero out upper nibble of each byte
shr eax,4 ; Prepare for fixup
and eax,0A0A0A0AH ; If non-zero upper nibble then form
add eax,edx ; 10 as adjustment value to lower nibble
or eax,30303030H ; Form adjusted lower nibble value
bswap eax ; upper nibbles may be 1 from adjustment
mov [edi],eax ; Convert back to ASCII
rcl ch,1 ; Back to little-endian
ret ; Restore borrow

Figure 3-24. ASCII Arithmetic Using BSWAP (Contd.)
Part II
System Programming
System Architecture
CHAPTER 4
SYSTEM ARCHITECTURE

Many of the architectural features of the Intel486 processor are used only by system programmers. This chapter presents an overview of these features. Application programmers may need to read this chapter, and the following chapters which describe the use of these features, in order to understand the hardware facilities used by system programmers to create a reliable and secure environment for application programs. The system-level architecture also supports powerful debugging features which application programmers may wish to use during program development.

The system-level features of the architecture include:

- Memory Management
- Protection
- Multitasking
- Input/Output
- Exceptions and Interrupts
- Initialization
- Coprocessing and Multiprocessing
- Debugging
- Cache Management

These features are supported by registers and instructions, all of which are introduced in the following sections. The purpose of this chapter is not to explain each feature in detail, but rather to place the remaining chapters of Part II in perspective. When a register or instruction is mentioned, it is accompanied by an explanation or a reference to a following chapter.

4.1 SYSTEM REGISTERS

The registers intended for use by system programmers fall into these categories:

- EFLAGS Register
- Memory-Management Registers
- Control Registers
- Debug Registers
- Test Registers

The system registers control the execution environment of application programs. Most systems restrict access to these facilities by application programs (although systems can be built where all programs run at the most privileged level, in which case application programs are allowed to modify these facilities).
4.1.1 System Flags

The system flags of the EFLAGS register control I/O, maskable interrupts, debugging, task switching, and the virtual-8086 mode. An application program should ignore these flags, and should not attempt to change their state. In most systems, an attempt to change the state of a system flag by an application program results in an exception. These flags are shown in Figure 4-1.

AC (Alignment Check Mode, bit 18)

Setting the AC flag and the AM bit in the CR0 register enables alignment checking on memory references. An alignment-check exception is generated when reference is made to an unaligned operand, such as a word at an odd byte address or a doubleword at an address which is not an integral multiple of four. Alignment-check exceptions are generated only in user mode (privilege level 3). Memory references which default to privilege level 0, such as segment descriptor loads, do not generate this exception even when caused by a memory reference in user-mode.

The alignment check interrupt can be used to check alignment of data. This is useful when exchanging data with other processors like i860™ 64-bit microprocessor which require all data to be aligned. The alignment check interrupt can also be used by interpreters to flag some pointers as special by misaligning the pointer. This eliminates overhead of checking each pointer and only handles the special pointer when used.

Figure 4-1. System Flags
VM (Virtual-8086 Mode, bit 17)

Setting the VM flag places the processor in virtual-8086 mode, which is an emulation of the programming environment of an 8086 processor. See Chapter 23 for more information.

RF (Resume Flag, bit 16)

The RF flag temporarily disables debug exceptions so that an instruction can be restarted after a debug exception without immediately causing another debug exception. When the debugger is entered, this flag allows it to run normally rather than recursively calling itself until the stack overflows. The RF flag is not affected by the POPF, POPFD or IRET instructions. See Chapter 9 and Chapter 11 for details.

NT (Nested Task, bit 14)

The processor uses the nested task flag to control chaining of interrupted and called tasks. The NT flag affects the operation of the IRET instruction. The NT flag is affected by the POPF, POPFD, and IRET instructions. Improper changes to the state of this flag can generate unexpected exceptions in application programs. See Chapter 7 and Chapter 9 for more information on nested tasks.

IOPL (I/O Privilege Level, bits 12 and 13)

The I/O privilege level is used by the protection mechanism to control access to the I/O address space. The privilege level of the code segment currently executing (CPL) and the IOPL determine whether this field can be modified by the POPF, POPFD, and IRET instructions. See Chapter 8 for more information.

IF (Interrupt-Enable Flag, bit 9)

Setting the IF flag puts the processor in a mode in which it responds to maskable interrupt requests (INTR interrupts). Clearing the IF flag disables these interrupts. The IF flag has no effect on either exceptions or nonmaskable interrupts (NMI interrupts). The CPL and IOPL determine whether this field can be modified by the CLI, STI, POPF, POPFD, and IRET instructions. See Chapter 9 for more details about interrupts.

TF (Trap Flag, bit 8)

Setting the TF flag puts the processor into single-step mode for debugging. In this mode, the processor generates a debug exception after each instruction, which allows a program to be inspected as it executes each instruction. Single-stepping is just one of several debugging features of the Intel486 processor. If an application program sets the TF flag using the POPF, POPFD, or IRET instructions, a debug exception is generated. See Chapter 9 and Chapter 11 for more information.
4.1.2 Memory-Management Registers

Four registers of the Intel486 processor specify the location of the data structures which control segmented memory management, as shown in Figure 4-2. Special instructions are provided for loading and storing these registers. The GDTR and IDTR registers may be loaded with instructions which get a six-byte block of data from memory. The LDTR and TR registers may be loaded with instructions which take a 16-bit segment selector as an operand. The remaining bytes of these registers are then loaded automatically by the processor from the descriptor referenced by the operand.

Most systems will protect the instructions which load memory-management registers from use by application programs (although a system in which no protection is used is possible).

GDTR Global Descriptor Table Register

This register holds the 32-bit base address and 16-bit segment limit for the global descriptor table (GDT). When a reference is made to data in memory, a segment selector is used to find a segment descriptor in the GDT or LDT. A segment descriptor contains the base address for a segment. See Chapter 5 for an explanation of segmentation.

LDTR Local Descriptor Table Register

This register holds the 32-bit base address, 16-bit segment limit, and 16-bit segment selector for the local descriptor table (LDT). The segment which contains the LDT has a segment descriptor in the GDT. There is no segment selector for the GDT. When a reference is made to data in memory, a segment selector is used to find a segment descriptor in the GDT or LDT. A segment descriptor contains the base address for a segment. See Chapter 5 for an explanation of segmentation.
IDTR Interrupt Descriptor Table Register

This register holds the 32-bit base address and 16-bit segment limit for the interrupt descriptor table (IDT). When an interrupt occurs, the interrupt vector is used as an index to get a gate descriptor from this table. The gate descriptor contains a pointer used to start up the interrupt handler. See Chapter 9 for details of the interrupt mechanism.

TR Task Register

This register holds the 32-bit base address, 16-bit segment limit, descriptor attributes, and 16-bit segment selector for the task currently being executed. It references a task state segment (TSS) descriptor in the global descriptor table. See Chapter 7 for a description of the multitasking features of the Intel486 processor.

4.1.3 Control Registers

Figure 4-3 shows the format of the control registers CR0, CR1, CR2, and CR3. Most systems prevent application programs from loading the control registers (although an unprotected system would allow this). Application programs can read this register to determine if a numerics coprocessor is present. Forms of the MOV instruction allow the register to be loaded from or stored in general registers. For example:

```
MOV EAX, CR0
MOV CR3, EBX
```

The CR0 register contains system control flags, which control modes or indicate states which apply generally to the processor, rather than to the execution of an individual task. A program should not attempt to change any of the reserved bit positions. Reserved bits should always be set to the value previously read.

![Figure 4-3. Control Registers](image-url)
The LMSW instruction can only modify the lower 16 bits of CR0.

PG (Paging, bit 31)

This bit enables paging when set and disables paging when clear. See Chapter 5 for more information about paging. See Chapter 10 for information on how to enable paging.

When an exception is generated during paging, the CR2 register has the 32-bit linear address which caused the exception. See Chapter 9 for more information about handling exceptions generated during paging (page faults).

When paging is used, the CR3 register has the 20 most-significant bits of the address of the page directory (the first-level page table). The CR3 register is also known as the page-directory base register (PDBR). Note that the page directory must be aligned to a page boundary, so the low 12 bits of the register are ignored. Unlike the Intel386 DX processor, the Intel486 processor assigns functions to two of these bits. These are:

PCD (Page-Level Cache Disable, bit 4 of CR3)

The state of this bit is driven on the PCD pin during bus cycles which are not paged, such as interrupt acknowledge cycles, when paging is enabled. It is driven during all bus cycles when paging is not enabled. The PCD pin is used to control caching in an external cache on a cycle-by-cycle basis.

PWT (Page-Level Writes Transparent, bit 3 of CR3)

The state of this bit is driven on the PWT pin during bus cycles which are not paged, such as interrupt acknowledge cycles, when paging is enabled. It is driven during all bus cycles when paging is not enabled. The PWT pin is used to control write-through in an external cache on a cycle-by-cycle basis.

CD (Cache Disable, bit 30)

This bit enables the internal cache when clear and disables the cache when set. Cache misses do not cause cache line fills when the bit is set. Note that cache hits are not disabled; to completely disable the cache, the cache must be flushed. See Chapter 12 for information on caching.

NW (Not Write-through, bit 29)

This bit enables write-throughs and cache invalidation cycles when clear and disables invalidation cycles and write-throughs which hit in the cache when set. See Chapter 12 for information on caching. Disabling write-throughs can allow stale data to appear in the cache.
AM (Alignment Mask, bit 18)

This bit allows alignment checking when set and disables alignment checking when clear. Alignment checking is performed only when the AM bit is set, the AC flag is set, and the CPL is 3 (user mode).

WP (Write Protect, bit 16)

When set, this bit write-protects user-level pages against supervisor-level writes. When this bit is clear, read-only user-level pages can be written by a supervisor process. This feature is useful for implementing the copy-on-write method of creating a new process (forking) used by some operating systems, such as UNIX.

NE (Numeric Error, bit 5)

This bit enables the standard mechanism for reporting floating-point numeric errors when set. When NE is clear and the IGNNE# input is active, numeric errors are ignored. When the NE bit is clear and the IGNNE# input is inactive, a numeric error causes the processor to stop and wait for an interrupt. The interrupt is generated by using the FERR# pin to drive an input to the interrupt controller (the FERR# pin emulates the ERROR# pin of the Intel287™ and Intel387 DX coprocessors). The NE bit, IGNNE# pin, and FERR# pin are used with external logic to implement PC-style error reporting.

ET (Extension Type, bit 4)

This bit is one to indicate support of Intel387 DX math coprocessor instructions (Intel reserved).

TS (Task Switched, bit 3)

The processor sets the TS bit with every task switch and tests it when interpreting floating-point arithmetic instructions. This bit allows delaying save/restore of numeric content until the numeric data is actually used. The CLTS instruction will clear this bit.

EM (Emulation, bit 2)

When the EM bit is set, execution of a numeric instruction generates the coprocessor-not-available exception. The EM bit must be set in the Intel486 SX microprocessor.

MP (Math Present, bit 1)

On the 286 and Intel386 DX processors, the MP bit controls the function of the WAIT instruction, which is used to synchronize with a coprocessor. When running 286 and Intel386 DX programs on processors with the Intel486 FPU, this bit should be set. The MP bit should be reset in the Intel486 SX CPU.
PE (Protection Enable, bit 0)

Setting the PE bit enables segment-level protection. See Chapter 6 for more information about protection. See Chapter 10 and Chapter 22 for information on how to enable paging.

### 4.1.4 Debug Registers

The debug registers bring advanced debugging abilities to the Intel 486 processor, including data breakpoints and the ability to set instruction breakpoints without modifying code segments (useful in debugging ROM-based software). Only programs executing at the highest privilege level can access these registers. See Chapter 11 for a complete description of their formats and use. The debug registers are shown in Figure 4-4.

### 4.1.5 Test Registers

The test registers are not a formal part of the architecture. They are an implementation-dependent facility provided for testing the translation lookaside buffer (TLB) and the cache. See Chapter 10 for a complete description of their formats and use. The test registers are shown in Figure 4-5.

![Figure 4-4. Debug Registers](image-url)
4.2 SYSTEM INSTRUCTIONS

System instructions deal with functions such as:

1. Verification of pointer parameters (see Chapter 6):

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARPL</td>
<td>Adjust RPL</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>LAR</td>
<td>Load Access Rights</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>LSL</td>
<td>Load Segment Limit</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>VERR</td>
<td>Verify for Reading</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>VERW</td>
<td>Verify for Writing</td>
<td>Yes</td>
<td>No</td>
</tr>
</tbody>
</table>
2. Addressing descriptor tables (see Chapter 5):

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>LLDT</td>
<td>Load LDT Register</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>SLDT</td>
<td>Store LDT Register</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>LGDT</td>
<td>Load GDT Register</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>SGDT</td>
<td>Store GDT Register</td>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

3. Multitasking (see Chapter 7):

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTR</td>
<td>Load Task Register</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>STR</td>
<td>Store Task Register</td>
<td>Yes</td>
<td>No</td>
</tr>
</tbody>
</table>

4. Floating-Point Numerics (see Part III):

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLTS</td>
<td>Clear TS bit in CR0</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>ESC</td>
<td>Escape Instructions</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>WAIT</td>
<td>Wait Until Coprocessor Not Busy</td>
<td>Yes</td>
<td>No</td>
</tr>
</tbody>
</table>

5. Input and Output (see Chapter 8):

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN</td>
<td>Input</td>
<td>Yes</td>
<td>Can be</td>
</tr>
<tr>
<td>OUT</td>
<td>Output</td>
<td>Yes</td>
<td>Can be</td>
</tr>
<tr>
<td>INS</td>
<td>Input String</td>
<td>Yes</td>
<td>Can be</td>
</tr>
<tr>
<td>OUTS</td>
<td>Output String</td>
<td>Yes</td>
<td>Can be</td>
</tr>
</tbody>
</table>

6. Interrupt control (see Chapter 9):

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLI</td>
<td>Clear IF flag</td>
<td>Can be</td>
<td>Can be</td>
</tr>
<tr>
<td>STI</td>
<td>Store IF flag</td>
<td>Can be</td>
<td>Can be</td>
</tr>
<tr>
<td>LIDT</td>
<td>Load IDT Register</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>S1DT</td>
<td>Store IDT Register</td>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>
7. Debugging (see Chapter 11):

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>MOV</td>
<td>Load and store debug registers</td>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

8. Cache Management:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>INVD</td>
<td>Invalidate cache, No write-back</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>WBINVD</td>
<td>Invalidate cache, with write-back</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>INVLPG</td>
<td>Invalidate TLB entry</td>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

9. System Control:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Useful to Application?</th>
<th>Protected from Application?</th>
</tr>
</thead>
<tbody>
<tr>
<td>SMSW</td>
<td>Store MSW</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>LMSW</td>
<td>Load MSW</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>MOV</td>
<td>Load And Store Control Register</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>HLT</td>
<td>Halt Processor</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>LOCK</td>
<td>Bus Lock</td>
<td>No</td>
<td>Can Be</td>
</tr>
</tbody>
</table>

The SMSW and LMSW instructions are provided for compatibility with the 286 processor. A program for the Intel486 processor should not use these instructions. A program should access the Control Registers using forms of the MOV instruction. The LMSW instruction does not affect the PG, CD, NW, AM, WP, NE or ET bits, and it cannot be used to clear the PE bit.

The HLT instruction stops the processor until an enabled interrupt or RESET signal is received. (Note that the NMI interrupt is always enabled.) A special bus cycle is generated by the processor to indicate halt mode has been entered. Hardware may respond to this signal in a number of ways. An indicator light on the front panel may be turned on. An NMI interrupt for recording diagnostic information may be generated. Reset initialization may be invoked. Software designers may need to be aware of the response of hardware to halt mode.

The LOCK instruction prefix is used to invoke a locked (atomic) read-modify-write operation when modifying a memory operand. The LOCK# signal is asserted and the processor does not respond to requests for bus control during a locked operation. This mechanism is used to allow reliable communications between processors in multiprocessor systems.

In addition to the chapters mentioned above, detailed information about each of these instructions can be found in the instruction reference chapter, Chapter 26.
Memory Management
CHAPTER 5
MEMORY MANAGEMENT

Memory management is a hardware mechanism which lets operating systems create simplified environments for running programs. For example, when several programs are running at the same time, they must each be given an independent address space. If they all had to share the same address space, each would have to perform difficult and time-consuming checks to avoid interfering with the others.

Memory management consists of segmentation and paging. Segmentation is used to give each program several independent, protected address spaces. Paging is used to support an environment where large address spaces are simulated using a small amount of RAM and some disk storage. System designers may choose to use either or both of these mechanisms. When several programs are running at the same time, either mechanism can be used to protect programs against interference from other programs.

Segmentation allows memory to be completely unstructured and simple, like the memory model of an 8-bit processor, or highly structured with address translation and protection. The memory management features apply to units called segments. Each segment is an independent, protected address space. Access to segments is controlled by data which describes its size, the privilege level required to access it, the kinds of memory references which can be made to it (instruction fetch, stack push or pop, read operation, write operation, etc.), and whether it is present in memory.

Segmentation is used to control memory access, which is useful for catching bugs during program development and for increasing the reliability of the final product. It also is used to simplify the linkage of object code modules. There is no reason to write position-independent code when full use is made of the segmentation mechanism, because all memory references can be made relative to the base addresses of a module’s code and data segments. Segmentation can be used to create ROM-based software modules, in which fixed addresses (fixed, in the sense that they cannot be changed) are offsets from a segment’s base address. Different software systems can have the ROM modules at different physical addresses because the segmentation mechanism will direct all memory references to the right place.

In a simple memory architecture, all addresses refer to the same address space. This is the memory model used by 8-bit microprocessors, such as the 8080 processor, where the logical address is the physical address. The Intel486 processor can be used in this way by mapping all segments into the same address space and keeping paging disabled. This might be done where an older design is being updated to 32-bit technology without also adopting the new architectural features.

An application also could make partial use of segmentation. A frequent cause of software failures is the growth of the stack into the instruction code or data of a program. Segmentation can be used to prevent this. The stack can be put in an address space separate from the address space for either code or data. Stack addresses always would
refer to the memory in the stack segment, while data addresses always would refer to memory in the data segment. The stack segment would have a maximum size enforced by hardware. Any attempt to grow the stack beyond this size would generate an exception.

A complex system of programs may make full use of segmentation. For example, a system in which programs share data in real time can have precise control of access to that data. Program bugs appear as exceptions generated when a program makes improper access. This is useful as an aid to debugging during program development, and it also may be used to trigger error-recovery procedures in systems delivered to the end user.

Segmentation hardware translates a segmented (logical) address into an address for a continuous, unsegmented address space, called a linear address. If paging is enabled, paging hardware translates a linear address into a physical address. If paging is not enabled, the linear address is used as the physical address. The physical address appears on the address bus coming out of the processor.

Paging is a mechanism used to simulate a large, unsegmented address space using a small, fragmented address space and some disk storage. Paging provides access to data structures larger than the available memory space by keeping them partly in memory and partly on disk.

Paging is applied to units of 4K bytes called pages. When a program attempts to access a page which is on disk, the program is interrupted in a special way. Unlike other exceptions and interrupts, an exception generated due to address translation restores the contents of the processor registers to values which allow the exception-generating instruction to be re-executed. This special treatment is called instruction restart. It allows the operating system to read the page from disk, update the mapping of linear addresses to physical addresses for that page, and restart the program. This process is transparent to the program.

If an operating system never sets bit 31 of the CR0 register (the PG bit), the paging mechanism will never be enabled. Linear addresses will be used as physical addresses. This might be done where a design using a 16-bit processor is being updated to use a 32-bit processor. An operating system written for a 16-bit processor does not use paging because the size of its address space is so small (64K bytes) that it is more efficient to swap entire segments between RAM and disk, rather than individual pages.

Paging would be enabled for operating systems which can support demand-paged virtual memory, such as UNIX. Paging is transparent to application software, so an operating system intended to support application programs written for 16-bit processors may run those programs with paging enabled. Unlike paging, segmentation is not transparent to application programs. Programs which use segmentation must be run with the segments they were designed to use.
5.1 SELECTING A SEGMENTATION MODEL

A model for the segmentation of memory is chosen on the basis of reliability and performance. For example, a system which has several programs sharing data in real time would get maximum performance from a model which checks memory references in hardware. This would be a multi-segment model.

At the other extreme, a system which has just one program may get higher performance from an unsegmented or "flat" model. The elimination of "far" pointers and segment-override prefixes reduces code size and increases execution speed. Context switching is faster, because the contents of the segment registers no longer have to be saved or restored.

Some of the benefits of segmentation also can be provided by paging. For example, data can be shared by mapping the same pages onto the address space of each program.

5.1.1 Flat Model

The simplest model is the flat model. In this model, all segments are mapped to the entire physical address space. A segment offset can refer to either code or data areas. To the greatest extent possible, this model removes the segmentation mechanism from the architecture seen by either the system designer or the application programmer. This might be done for a programming environment like UNIX, which supports paging but does not support segmentation.

A segment is defined by a segment descriptor. At least two segment descriptors must be created for a flat model, one for code references and one for data references. Both descriptors have the same base address value. Whenever memory is accessed, the contents of one of the segment registers are used to select a segment descriptor. The segment descriptor provides the base address of the segment and its limit, as well as access control information (see Figure 5-1).

![Figure 5-1. Flat Model](image_url)
MEMORY MANAGEMENT

ROM usually is put at the top of the physical address space, because the processor begins execution at 0FFFFFFF0H. RAM is placed at the bottom of the address space because the initial base address for the DS data segment after reset initialization is 0.

For a flat model, each descriptor has a base address of 0 and a segment limit of 4 gigabytes. By setting the segment limit to 4 gigabytes, the segmentation mechanism is kept from generating exceptions for memory references which fall outside of a segment. Exceptions could still be generated by the paging or segmentation protection mechanisms, but these also can be removed from the memory model.

5.1.2 Protected Flat Model

The protected flat model is like the flat model, except the segment limits are set to include only the range of addresses for which memory actually exists. A general-protection exception will be generated on any attempt to access unimplemented memory. This might be used for systems in which the paging mechanism is disabled, because it provides a minimum level of hardware protection against some kinds of program bugs.

In this model, the segmentation hardware prevents programs from addressing non-existent memory locations. The consequences of being allowed access to these memory locations are hardware-dependent. For example, if the processor does not receive a READY# signal (the signal used to acknowledge and terminate a bus cycle), the bus cycle does not terminate and program execution stops.

Although no program should make an attempt to access these memory locations, an attempt may occur as a result of program bugs. Without hardware checking of addresses, it is possible that a bug could suddenly stop program execution. With hardware checking, programs fail in a controlled way. A diagnostic message can appear and recovery procedures can be attempted.

An example of a protected flat model is shown in Figure 5-2. Here, segment descriptors have been set up to cover only those ranges of memory which exist. A code and a data segment cover the EPROM and DRAM of physical memory. The code segment limit can be optionally set to allow access to DRAM area. The data segment limit must be set to the sum of EPROM and DRAM sizes. If memory-mapped I/O is used, it can be addressed just beyond the end of DRAM area.

5.1.3 Multi-Segment Model

The most sophisticated model is the multi-segment model. Here, the full capabilities of the segmentation mechanism are used. Each program is given its own table of segment descriptors, and its own segments. The segments can be completely private to the program, or they can be shared with specific other programs. Access between programs and particular segments can be individually controlled.
Up to six segments can be ready for immediate use. These are the segments which have segment selectors loaded in the segment registers. Other segments are accessed by loading their segment selectors into the segment registers (see Figure 5-3).

Each segment is a separate address space. Even though they may be placed in adjacent blocks of physical memory, the segmentation mechanism prevents access to the contents of one segment by reading beyond the end of another. Every memory operation is checked against the limit specified for the segment it uses. An attempt to address memory beyond the end of the segment generates a general-protection exception.

The segmentation mechanism only enforces the address range specified in the segment descriptor. It is the responsibility of the operating system to allocate separate address ranges to each segment. There may be situations in which it is desirable to have segments which share the same range of addresses. For example, a system may have both code and data stored in a ROM. A code segment descriptor would be used when the ROM is accessed for instruction fetches. A data segment descriptor would be used when the ROM is accessed as data.

### 5.2 SEGMENT TRANSLATION

A logical address consists of the 16-bit segment selector for its segment and a 32-bit offset into the segment. A logical address is translated into a linear address by adding the offset to the base address of the segment. The base address comes from the segment descriptor, a data structure in memory which provides the size and location of a segment, as well as access control information. The segment descriptor comes from one of two tables, the global descriptor table (GDT) or the local descriptor table (LDT). There is
one GDT for all programs in the system, and one LDT for each separate program being run. If the operating system allows, different programs can share the same LDT. The system also may be set up with no LDTs; all programs will then use the GDT.

Every logical address is associated with a segment (even if the system maps all segments into the same linear address space). Although a program may have thousands of segments, only six may be available for immediate use. These are the six segments whose segment selectors are loaded in the processor. The segment selector holds information used to translate the logical address into the corresponding linear address.

Separate segment registers exist in the processor for each kind of memory reference (code space, stack space, and data spaces). They hold the segment selectors for the segments currently in use. Access to other segments requires loading a segment register using a form of the MOV instruction. Up to four data spaces may be available at the same time, thus providing a total of six segment registers.
When a segment selector is loaded, the base address, segment limit, and access control information also are loaded into the segment register. The processor does not reference the descriptor tables again until another segment selector is loaded. The information saved in the processor allows it to translate addresses without making extra bus cycles. In systems in which multiple processors have access to the same descriptor tables, it is the responsibility of software to reload the segment registers when the descriptor tables are modified. If this is not done, an old segment descriptor cached in a segment register might be used after its memory-resident version has been modified.

The segment selector contains a 13-bit index into one of the descriptor tables. The index is scaled by eight (the number of bytes in a segment descriptor) and added to the 32-bit base address of the descriptor table. The base address comes from either the global descriptor table register (GDTR) or the local descriptor table register (LDTR). These registers hold the linear address of the beginning of the descriptor tables. A bit in the segment selector specifies which table to use, as shown in Figure 5-4.

The translated address is the linear address, as shown in Figure 5-5. If paging is not used, it is also the physical address. If paging is used, a second level of address translation produces the physical address. This translation is described in Section 5.3.

5.2.1 Segment Registers

Each kind of memory reference is associated with a segment register. Code, data, and stack references each access the segments specified by the contents of their segment registers. More segments can be made available by loading their segment selectors into these registers during program execution.

Every segment register has a “visible” part and an “invisible” part, as shown in Figure 5-6. There are forms of the MOV instruction to load the visible part of these segment registers. The invisible part is loaded by the processor.

The operations which load these registers are instructions for application programs (described in Chapter 3). There are two kinds of these instructions:

1. Direct load instructions such as the MOV, POP, LDS, LSS, LGS, and LFS instructions. These instructions explicitly reference the segment registers.

2. Implied load instructions such as the far pointer versions of the CALL and JMP instructions. These instructions change the contents of the CS register as an incidental part of their function.

When these instructions are used, the visible part of the segment register is loaded with a segment selector. The processor automatically fetches the base address, limit, type, and other information from the descriptor table and loads the invisible part of the segment register.

Because most instructions refer to segments whose selectors already have been loaded into segment registers, the processor can add the logical-address offset to the segment base address with no performance penalty.
5.2.2 Segment Selectors

A segment selector points to the information which defines a segment, called a segment descriptor. A program may have more segments than the six whose segment selectors occupy segment registers. When this is true, the program uses forms of the MOV instruction to change the contents of these registers when it needs to access a new segment.

A segment selector identifies a segment descriptor by specifying a descriptor table and a descriptor within that table. Segment selectors are visible to application programs as a
part of a pointer variable, but the values of selectors are usually assigned or modified by link editors or linking loaders, not application programs. Figure 5-7 shows the format of a segment selector.

**Index:** Selects one of 8192 descriptors in a descriptor table. The processor multiplies the index value by 8 (the number of bytes in a segment descriptor) and adds the result to the base address of the descriptor table (from the GDTR or LDTR register).

**Table Indicator bit:** Specifies the descriptor table to use. A clear bit selects the GDT; a set bit selects the current LDT.

**Requester Privilege Level:** When this field contains a privilege level having a greater value (i.e., less privileged) than the program, it overrides the program’s privilege level. When a program uses a less privileged segment selector, memory accesses take place at the lesser privilege level. This is used to guard against a security violation in which a less privileged program uses a more privileged program to access protected data.
For example, system utilities or device drivers must run with a high level of privilege in order to access protected facilities such as the control registers of peripheral interfaces. But they must not interfere with other protected facilities, even if a request to do so is received from a less privileged program. If a program requested reading a sector of disk into memory occupied by a more privileged program, such as the operating system, the RPL can be used to generate a general-protection exception when the less privileged segment selector is used. This exception occurs even though the program using the segment selector would have a sufficient privilege level to perform the operation on its own.

Because the first entry of the GDT is not used by the processor, a selector which has an index of 0 and a table indicator of 0 (i.e., a selector which points to the first entry of the GDT) is used as a “null selector.” The processor does not generate an exception when a segment register (other than the CS or SS registers) is loaded with a null selector. It does, however, generate an exception when a segment register holding a null selector is used to access memory. This feature can be used to initialize unused segment registers.

### 5.2.3 Segment Descriptors

A segment descriptor is a data structure in memory which provides the processor with the size and location of a segment, as well as control and status information. Descriptors typically are created by compilers, linkers, loaders, or the operating system, but not application programs. Figure 5-8 illustrates the two general descriptor formats. The system segment descriptor is described more fully in Chapter 6. All types of segment descriptors take one of these formats.

**Base:** Defines the location of the segment within the 4 gigabyte physical address space. The processor puts together the three base address fields to form a single 32-bit value. Segment base values should be aligned to 16 byte boundaries to allow programs to maximize performance by aligning code/data on 16 byte boundaries.

**Granularity bit:** Turns on scaling of the Limit field by a factor of 4096 \((2^{12})\). When the bit is clear, the segment limit is interpreted in units of one byte; when set, the segment limit is interpreted in units of 4K bytes (one page). Note that the twelve least significant
Facsimile of text:

**Figure 5-8. Segment Descriptors**

Bits of the address are not tested when scaling is used. For example, a limit of 0 with the Granularity bit set results in valid offsets from 0 to 4095. Also note that only the Limit field is affected. The base address remains byte granular.

**Limit**: Defines the size of the segment. The processor puts together the two limit fields to form a 20-bit value. The processor interprets the limit in one of two ways, depending on the setting of the Granularity bit:

1. If the Granularity bit is clear, the Limit has a value from 1 byte to 1 megabyte, in increments of 1 byte.
2. If the Granularity bit is set, the Limit has a value from 4 kilobytes to 4 gigabytes, in increments of 4K bytes.
For most segments, a logical address may have an offset ranging from 0 to the limit. Other offsets generate exceptions. Expand-down segments reverse the sense of the Limit field; they may be addressed with any offset except those from 0 to the limit (see the Type field, below). This is done to allow segments to be created in which increasing the value held in the Limit field allocates new memory at the bottom of the segment’s address space, rather than at the top. Expand-down segments are intended to hold stacks, but it is not necessary to use them. If a stack is going to be put in a segment which does not need to change size, it can be a normal data segment.

**S bit:** Determines whether a given segment is a system segment or a code or data segment. If the S bit is set, then the segment is either a code or a data segment. If it is clear, then the segment is a system segment.

**D bit:** The code segment D bit indicates the default length for operands and effective addresses. If the D bit is set, then 32-bit operands and 32-bit effective addressing modes are assumed. If it is clear, then 16-bit operands and addressing modes are assumed.

**Type:** The interpretation of this field depends on whether the segment descriptor is for an application segment or a system segment. System segments have a slightly different descriptor format, discussed in Chapter 6. The Type field of a memory descriptor specifies the kind of access which may be made to a segment, and its direction of growth (see Table 5-1).

<table>
<thead>
<tr>
<th>Number</th>
<th>E</th>
<th>W</th>
<th>A</th>
<th>Descriptor Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Data</td>
<td>Read-Only</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Data</td>
<td>Read-Only, accessed</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Data</td>
<td>Read/Write</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Data</td>
<td>Read/Write, accessed</td>
</tr>
<tr>
<td>4</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Data</td>
<td>Read-Only, expand-down</td>
</tr>
<tr>
<td>5</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Data</td>
<td>Read-Only, expand-down, accessed</td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Data</td>
<td>Read/Write, expand-down</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Data</td>
<td>Read/Write, expand-down, accessed</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Number</th>
<th>C</th>
<th>R</th>
<th>A</th>
<th>Descriptor Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Code</td>
<td>Execute-Only</td>
</tr>
<tr>
<td>9</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Code</td>
<td>Execute-Only, accessed</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Code</td>
<td>Execute/Read</td>
</tr>
<tr>
<td>11</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Code</td>
<td>Execute/Read, accessed</td>
</tr>
<tr>
<td>12</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Code</td>
<td>Execute-Only, conforming</td>
</tr>
<tr>
<td>13</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Code</td>
<td>Execute-Only, conforming, accessed</td>
</tr>
<tr>
<td>14</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Code</td>
<td>Execute/Read-Only, conforming</td>
</tr>
<tr>
<td>15</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Code</td>
<td>Execute/Read-Only, conforming, accessed</td>
</tr>
</tbody>
</table>
For data segments, the three lowest bits of the type field can be interpreted as expand-down (E), write enable (W), and accessed (A). For code segments, the three lowest bits of the type field can be interpreted as conforming (C), read enable (R), and accessed (A).

Data segments can be read-only or read/write. Stack segments are data segments which must be read/write. Loading the SS register with a segment selector for any other type of segment generates a general-protection exception. If the stack segment needs to be able to change size, it can be an expand-down data segment. The meaning of the segment limit is reversed for an expand-down segment. While an offset in the range from 0 to the segment limit is valid for other kinds of segments (outside this range a general-protection exception is generated), in an expand-down segment these offsets are the ones which generate exceptions. The valid offsets in an expand-down segment are those which generate exceptions in the other kinds of segments. Expand-up segments must be addressed by offsets which are equal or less than the segment limit. Offsets into expand-down segments always must be greater than the segment limit. This interpretation of the segment limit causes memory space to be allocated at the bottom of the segment when the segment limit is decreased, which is correct for stack segments because they grow toward lower addresses. If the stack is given a segment which does not change size, it does not need to be an expand-down segment.

Code segments can be execute-only or execute/read. An execute/read segment might be used, for example, when constants have been placed with instruction code in a ROM. In this case, the constants can be read either by using an instruction with a CS override prefix or by placing a segment selector for the code segment in a segment register for a data segment.

Code segments can be either conforming or non-conforming. A transfer of execution into a more privileged conforming segment keeps the current privilege level. A transfer into a non-conforming segment at a different privilege level results in a general-protection exception, unless a task gate is used (see Chapter 6 for a discussion of multitasking). System utilities which do not access protected facilities, such as data-conversion functions (e.g., EBCDIC/ASCII translation, Huffman encoding/decoding, math library) and some types of exceptions (e.g., Divide Error, INTO-detected overflow, and BOUND range exceeded) may be loaded in conforming code segments.

The Type field also reports whether the segment has been accessed. Segment descriptors initially report a segment as having been accessed. If the Type field then is set to a value for a segment which has not been accessed, the processor restores the value if the segment is accessed. By clearing and testing the low bit of the Type field, software can monitor segment usage (the low bit of the Type field also is called the Accessed bit).

For example, a program development system might clear all of the Accessed bits for the segments of an application. If the application crashes, the states of these bits can be used to generate a map of all the segments accessed by the application. Unlike the breakpoints provided by the debugging mechanism (Chapter 11), the usage information applies to segments rather than physical addresses.
The processor may update the Type field when a segment is accessed, even if the access is a read cycle. If the descriptor tables have been put in ROM, it may be necessary for hardware to prevent the ROM from being enabled onto the data bus during a write cycle. It also may be necessary to return the READY# signal to the processor when a write cycle to ROM occurs, otherwise the cycle does not terminate. These features of the hardware design are necessary for using ROM-based descriptor tables with the Intel386 DX processor, which always sets the Accessed bit when a segment descriptor is loaded. The Intel486 processor, however, only sets the Accessed bit if it is not already set. Writes to descriptor tables in ROM can be avoided by setting the Accessed bits in every descriptor.

**DPL (Descriptor Privilege Level):** Defines the privilege level of the segment. This is used to control access to the segment, using the protection mechanism described in Chapter 6.

**Segment-Present bit:** If this bit is clear, the processor generates a segment-not-present exception when a selector for the descriptor is loaded into a segment register. This is used to detect access to segments which have become unavailable. A segment can become unavailable when the system needs to create free memory. Items in memory, such as character fonts or device drivers, which currently are not being used are de-allocated. An item is de-allocated by marking the segment “not present” (this is done by clearing the Segment-Present bit). The memory occupied by the segment then can be put to another use. The next time the de-allocated item is needed, the segment-not-present exception will indicate the segment needs to be loaded into memory. When this kind of memory management is provided in a manner invisible to application programs, it is called virtual memory. A system may maintain a total amount of virtual memory far larger than physical memory by keeping only a few segments present in physical memory at any one time.

Figure 5-9 shows the format of a descriptor when the Segment-Present bit is clear. When this bit is clear, the operating system is free to use the locations marked Available to store its own data, such as information regarding the whereabouts of the missing segment.
5.2.4 Segment Descriptor Tables

A segment descriptor table is an array of segment descriptors. There are two kinds of descriptor tables:

- The global descriptor table (GDT)
- The local descriptor tables (LDT)

There is one GDT for all tasks, and an LDT for each task being run. A descriptor table is an array of segment descriptors, as shown in Figure 5-10. A descriptor table is variable in length and may contain up to 8192 \(2^{13}\) descriptors. The first descriptor in the GDT is not used by the processor. A segment selector to this “null descriptor” does not generate an exception when loaded into a segment register, but it always generates an exception when loaded into a segment register.
exception when an attempt is made to access memory using the descriptor. By initializing the segment registers with this segment selector, accidental reference to unused segment registers can be guaranteed to generate an exception.

5.2.5 Descriptor Table Base Registers

The processor finds the global descriptor table (GDT) and interrupt descriptor table (IDT) using the GDTR and IDTR registers. These registers hold 32-bit base addresses for tables in the linear address space. They also hold 16-bit limit values for the size of these tables. When the registers are loaded or stored, a 48-bit “pseudo-descriptor” is accessed in memory, as shown in Figure 5-11. The GDT and IDT should be aligned on a 16 byte boundary to maximize performance due to cache line fills.

The limit value is expressed in bytes. As with segments, the limit value is added to the base address to get the address of the last valid byte. A limit value of 0 results in exactly one valid byte. Because segment descriptors are always eight bytes, the limit should always be one less than an integral multiple of eight (i.e., 8N – 1). The LGDT and SGDT instructions read and write the GDTR register; the LIDT and SIDT instructions read and write the IDTR register.

A third descriptor table is the local descriptor table (LDT). It is identified using a 16-bit segment selector held in the LDTR register. The LLDT and SLDT instructions read and write the segment selector in the LDTR register. The LDTR register also holds the base address and limit for the LDT, but these are loaded automatically by the processor from the segment descriptor for the LDT. The LDT should be aligned on a 16 byte boundary to maximize performance due to cache line fills.

Alignment check faults may be generated by storing a pseudo-descriptor in user mode (privilege level 3). User-mode programs normally do not store pseudo-descriptors, but the possibility of generating an alignment check fault in this way can be avoided by placing the pseudo-descriptor at an odd word address (i.e., an address which is 2 MOD 4). This causes the processor to store an aligned word, followed by an aligned doubleword.

![Figure 5-11. Pseudo-Descriptor Format](2404865-11)
5.3 Page Translation

A linear address is a 32-bit address into a uniform, unsegmented address space. This address space may be a large physical address space (i.e., an address space composed of 4 gigabytes of RAM), or paging can be used to simulate this address space using a small amount of RAM and some disk storage. When paging is used, a linear address is translated into its corresponding physical address, or an exception is generated. The exception gives the operating system a chance to read the page from disk (perhaps sending a different page out to disk in the process), then restart the instruction which generated the exception.

Paging is different from segmentation through its use of small, fixed-size pages. Unlike segments, which usually are the same size as the data structures they hold, on the Intel486 processor, pages are always 4K bytes. If segmentation is the only form of address translation which is used, a data structure which is present in physical memory will have all of its parts in memory. If paging is used, a data structure may be partly in memory and partly in disk storage.

The information which maps linear addresses into physical addresses and exceptions is held in data structures in memory called page tables. As with segmentation, this information is cached in processor registers to minimize the number of bus cycles required for address translation. Unlike segmentation, these processor registers are completely invisible to application programs. (For testing purposes, these registers are visible to programs running with maximum privileges; see Chapter 10 for details.)

The paging mechanism treats the 32-bit linear address as having three parts, two 10-bit indexes into the page tables and a 12-bit offset into the page addressed by the page tables. Because both the virtual pages in the linear address space and the physical pages of memory are aligned to 4K-byte page boundaries, there is no need to modify the low 12 bits of the address. These 12 bits pass straight through the paging hardware, whether paging is enabled or not. Note that this is different from segmentation, because segments can start at any byte address.

The upper 20 bits of the address are used to index into the page tables. If every page in the linear address space were mapped by a single page table in RAM, 4 megabytes would be needed. This is not done. Instead, two levels of page tables are used. The top level page table is called the page directory. It maps the upper 10 bits of the linear address to the second level of page tables. The second level of page tables maps the middle 10 bits of the linear address to the base address of a page in physical memory (called a page frame address).

An exception may be generated based on the contents of the page table or the page directory. An exception gives the operating system a chance to bring in a page table from disk storage. By allowing the second-level page tables to be sent to disk, the paging mechanism can support mapping of the entire linear address space using only a few pages in memory.
The CR3 register holds the page frame address of the page directory. For this reason, it also is called the page directory base register or PDBR. The upper 10 bits of the linear address are scaled by four (the number of bytes in a page table entry) and added to the value in the PDBR register to get the physical address of an entry in the page directory. Because the page frame address is always clear in its lowest 12 bits, this addition is performed by concatenation (replacement of the low 12 bits with the scaled index).

When the entry in the page directory is accessed, a number of checks are performed. Exceptions may be generated if the page is protected or is not present in memory. If no exception is generated, the upper 20 bits of the page table entry are used as the page frame address of a second-level page table. The middle 10 bits of the linear address are scaled by four (again, the size of a page table entry) and concatenated with the page frame address to get the physical address of an entry in the second-level page table.

Again, access checks are performed, and exceptions may be generated. If no exception occurs, the upper 20 bits of the second-level page table entry are concatenated with the lowest 12 bits of the linear address to form the physical address of the operand (data) in memory.

Although this process may seem complex, it all takes place with very little overhead. The processor has a cache for page table entries called the translation lookaside buffer (TLB). The TLB satisfies most requests for reading the page tables. Extra bus cycles occur only when a new page is accessed. The page size (4K bytes) is large enough so that very few bus cycles are made to the page tables, compared to the number of bus cycles made to instructions and data. At the same time, the page size is small enough to make efficient use of memory. (No matter how small a data structure is, it occupies at least one page of memory.)

### 5.3.1 PG Bit Enables Paging

If paging is enabled, a second stage of address translation is used to generate the physical address from the linear address. If paging is not enabled, the linear address is used as the physical address.

Paging is enabled when bit 31 (the PG bit) of the CR0 register is set. This bit usually is set by the operating system during software initialization. The PG bit must be set if the operating system is running more than one program in virtual-8086 mode or if demand-paged virtual memory is used.

### 5.3.2 Linear Address

Figure 5-12 shows the format of a linear address.
Figure 5-12. Format of a Linear Address

Figure 5-13 shows how the processor translates the DIRECTORY, TABLE, and OFFSET fields of a linear address into the physical address using two levels of page tables. The paging mechanism uses the DIRECTORY field as an index into a page directory, the TABLE field as an index into the page table determined by the page directory, and the OFFSET field to address an operand within the page specified by the page table.

5.3.3 Page Tables

A page table is an array of 32-bit entries. A page table is itself a page, and contains 4096 bytes of memory or, at most, 1K 32-bit entries. All pages, including page directories and page tables, are aligned to 4K-byte boundaries.

Two levels of tables are used to address a page of memory. The top level is called the page directory. It addresses up to 1K page tables in the second level. A page table in the second level addresses up to 1K pages in physical memory. All the tables addressed by one page directory, therefore, can address 1M or $2^{20}$ pages. Because each page contains 4K or $2^{12}$ bytes, the tables of one page directory can span the entire linear address space of the Intel486 processor ($2^{20} \times 2^{12} = 2^{32}$).
The physical address of the current page directory is stored in the CR3 register, also called the page directory base register (PDBR). Memory management software has the option of using one page directory for all tasks, one page directory for each task, or some combination of the two. See Chapter 10 for information on initialization of the CR3 register. See Chapter 7 for how the contents of the CR3 register can change for each task.

5.3.4 Page-Table Entries

Entries in either level of page tables have the same format, except that the page directory has no Dirty bit. Figure 5-14 illustrates this format. The bit position of the D bit is reserved for future Intel use.

5.3.4.1 PAGE FRAME ADDRESS

The page frame address is the base address of a page. In a page table entry, the upper 20 bits are used to specify a page frame address, and the lowest 12 bits specify control and status bits for the page. In a page directory, the page frame address is the address of a page table. In a second-level page table, the page frame address is the address of a page containing instructions or data.

5.3.4.2 PRESENT BIT

The Present bit indicates whether the page frame address in a page table entry maps to a page in physical memory. When set, the page is in memory.

When the Present bit is clear, the page is not in memory, and the rest of the page table entry is available for the operating system, for example, to store information regarding the whereabouts of the missing page. Figure 5-15 illustrates the format of a page table entry when the Present bit is clear.

![Figure 5-14. Format of a Page Table Entry](image-url)
If the Present bit is clear in either level of page tables when an attempt is made to use a page table entry for address translation, a page-fault exception is generated. In systems which support demand-paged virtual memory, the following sequence of events then occurs:

1. The operating system copies the page from disk storage into physical memory.

2. The operating system loads the page frame address into the page table entry and sets its Present bit. Other bits, such as the R/W bit, may be set, too.

3. Because a copy of the old page table entry may still exist in the translation lookaside buffer (TLB), the operating system empties it. See Section 5.3.5 for a discussion of the TLB and how to empty it.

4. The program which caused the exception is then restarted.

Since there is no Present bit in CR3 to indicate when the page directory is not resident in memory, the page directory pointed to by CR3 should always be present in physical memory.

### 5.3.4.3 ACCESSED AND DIRTY BITS

These bits provide data about page usage in both levels of page tables. The Accessed bit is used to report read or write access to a page or second-level page table. The Dirty bit is used to report write access to a page.

With the exception of the Dirty bit in a page directory entry, these bits are set by the hardware; however, the processor does not clear either of these bits. The processor sets the Accessed bits in both levels of page tables before a read or write operation to a page. The processor sets the Dirty bit in the second-level page table before a write operation to an address mapped by that page table entry. The Dirty bit in directory entries is undefined.

The operating system may use the Accessed bit when it needs to create some free memory by sending a page or second-level page table to disk storage. By periodically clearing the Accessed bits in the page tables, it can see which pages have been used recently. Pages which have not been used are candidates for sending out to disk.
The operating system may use the Dirty bit when a page is sent back to disk. By clearing the Dirty bit when the page is brought into memory, the operating system can see if it has received any write access. If there is a copy of the page on disk and the copy in memory has not received any writes, there is no need to update disk from memory.

See Chapter 13 for how the Intel486 processor updates the Accessed and Dirty bits in multiprocessor systems.

### 5.3.4.4 READ/WRITE AND USER/SUPERVISOR BITS

The Read/Write and User/Supervisor bits are used for protection checks applied to pages, which the processor performs at the same time as address translation. See Chapter 6 for more information on protection.

### 5.3.4.5 PAGE-LEVEL CACHE CONTROL BITS

The PCD and PWT bits are used for page-level cache management. Software can control the caching of individual pages or second-level page tables using these bits. See Chapter 12 for more information on caching.

### 5.3.5 Translation Lookaside Buffer

The processor stores the most recently used page table entries in an on-chip cache called the translation lookaside buffer or TLB. Most paging is performed using the contents of the TLB. Bus cycles to the page tables are performed only when a new page is used.

The TLB is invisible to application programs, but not to operating systems. Operating-system programmers must flush the TLB (dispose of its page table entries) when entries in the page tables are changed. If this is not done, old data which has not received the changes might get used for address translation. A change to an entry for a page which is not present in memory does not require flushing the TLB, because entries for not-present pages are not cached.

The TLB is flushed when the CR3 register is loaded. The CR3 register can be loaded in either of two ways:

1. Explicit loading using MOV instructions, such as:
   
   ```asm
   MOV CR3, EAX
   ```

2. Implicit loading by a task switch which changes the contents of the CR3 register. (See Chapter 7 for more information on task switching.)

An individual entry in the TLB can be flushed using an INVLPG instruction. This is useful when the mapping of an individual page is changed.
5.4 COMBINING SEGMENT AND PAGE TRANSLATION

Figure 5-16 combines Figure 5-5 and Figure 5-13 to summarize both stages of translation from a logical address to a physical address when paging is enabled. Options available in both stages of address translation can be used to support several different styles of memory management.

5.4.1 Flat Model

When the Intel486 processor is used to run software written without segments, it may be desirable to remove the segmentation features of the Intel486 processor. The Intel486 processor does not have a mode bit for disabling segmentation, but the same effect can be achieved by mapping the stack, code, and data spaces to the same range of linear addresses. The 32-bit offsets used by Intel486 processor instructions can cover the entire linear address space.

When paging is used, the segments can be mapped to the entire linear address space. If more than one program is being run at the same time, the paging mechanism can be used to give each program a separate address space.
5.4.2 Segments Spanning Several Pages

The architecture allows segments which are larger than the size of a page (4K bytes). For example, a large data structure may span thousands of pages. If paging were not used, access to any part of the data structure would require the entire data structure to be present in physical memory. With paging, only the page containing the part being accessed needs to be in memory.

5.4.3 Pages Spanning Several Segments

Segments also may be smaller than the size of a page. If one of these segments is placed in a page which is not shared with another segment, the extra memory is wasted. For example, a small data structure, such as a 1-byte semaphore, occupies 4K bytes if it is placed in a page by itself. If many semaphores are used, it is more efficient to pack them into a single page.

5.4.4 Non-Aligned Page and Segment Boundaries

The architecture does not enforce any correspondence between the boundaries of pages and segments. A page may contain the end of one segment and the beginning of another. Likewise, a segment may contain the end of one page and the beginning of another.

5.4.5 Aligned Page and Segment Boundaries

Memory-management software may be simpler and more efficient if it enforces some alignment between page and segment boundaries. For example, if a segment which may fit in one page is placed in two pages, there may be twice as much paging overhead to support access to that segment.

5.4.6 Page-Table Per Segment

An approach to combining paging and segmentation which simplifies memory-management software is to give each segment its own page table, as shown in Figure 5-17. This gives the segment a single entry in the page directory which provides the access control information for paging the segment.
Figure 5-17. Each Segment Can Have Its Own Page Table
Protection
CHAPTER 6
PROTECTION

Protection is necessary for reliable multitasking. Protection can be used to prevent tasks from interfering with each other. For example, protection can keep one task from overwriting the instructions or data of another task.

During program development, the protection mechanism can give a clearer picture of program bugs. When a program makes an unexpected reference to the wrong memory space, the protection mechanism can block the event and report its occurrence.

In end-user systems, the protection mechanism can guard against the possibility of software failures caused by undetected program bugs. If a program fails, its effects can be confined to a limited domain. The operating system can be protected against damage, so diagnostic information can be recorded and automatic recovery may be attempted.

Protection may be applied to segments and pages. Two bits in a processor register define the privilege level of the program currently running (called the current privilege level or CPL). The CPL is checked during address translation for segmentation and paging.

Although there is no control register or mode bit for turning off the protection mechanism, the same effect can be achieved by assigning privilege level 0 (the highest level of privilege) to all segment selectors, segment descriptors, and page table entries.

6.1 SEGMENT-LEVEL PROTECTION

Protection provides the ability to limit the amount of interference a malfunctioning program can inflict on other programs and their data. Protection is a valuable aid in software development because it allows software tools (operating system, debugger, etc.) to survive in memory undamaged. When an application program fails, the software is available to report diagnostic messages, and the debugger is available for post-mortem analysis of memory and registers. In production, protection can make software more reliable by giving the system an opportunity to initiate recovery procedures.

Each memory reference is checked to verify that it satisfies the protection checks. All checks are made before the memory cycle is started; any violation prevents the cycle from starting and results in an exception. Because checks are performed in parallel with address translation, there is no performance penalty. There are five protection checks:

1. Type check
2. Limit check
3. Restriction of addressable domain
4. Restriction of procedure entry points
5. Restriction of instruction set
A protection violation results in an exception. See Chapter 9 for an explanation of the exception mechanism. This chapter describes the protection violations which lead to exceptions.

6.2 SEGMENT DESCRIPTORS AND PROTECTION

Figure 6-1 shows the fields of a segment descriptor which are used by the protection mechanism. Individual bits in the Type field also are referred to by the names of their functions.

Protection parameters are placed in the descriptor when it is created. In general, application programmers do not need to be concerned about protection parameters.

![Figure 6-1. Descriptor Fields Used for Protection (Part 1 of 2)](image-url)
When a program loads a segment selector into a segment register, the processor loads both the base address of the segment and the protection information. The invisible part of each segment register has storage for the base, limit, type, and privilege level. While this information is resident in the segment register, subsequent protection checks on the same segment can be performed with no performance penalty.

### 6.2.1 Type Checking

In addition to the descriptors for application code and data segments, the Intel 486 processor has descriptors for system segments and gates. These are data structures used for managing tasks (Chapter 7) and exceptions and interrupts (Chapter 9). Table 6-1 lists all the types defined for system segments and gates. Note that not all descriptors define segments; gate descriptors hold pointers to procedure entry points.

The Type fields of code and data segment descriptors include bits which further define the purpose of the segment (see Figure 6-1):

- The Writable bit in a data-segment descriptor controls whether programs can write to the segment.
- The Readable bit in an executable-segment descriptor specifies whether programs can read from the segment (e.g., to access constants stored in the code space). A readable, executable segment may be read in two ways:
  1. With the CS register, by using a CS override prefix.
  2. By loading a selector for the descriptor into a data-segment register (the DS, ES, FS, or GS registers).
Type checking can be used to detect programming errors which would attempt to use segments in ways not intended by the programmer. The processor examines type information on two kinds of occasions:

1. When a selector for a descriptor is loaded into a segment register. Certain segment registers can contain only certain descriptor types; for example:
   - The CS register only can be loaded with a selector for an executable segment.
   - Selectors of executable segments which are not readable cannot be loaded into data-segment registers.
   - Only selectors of writable data segments can be loaded into the SS register.

2. Certain segments can be used by instructions only in certain predefined ways; for example:
   - No instruction may write into an executable segment.
   - No instruction may write into a data segment if the writable bit is not set.
   - No instruction may read an executable segment unless the readable bit is set.

### 6.2.2 Limit Checking

The Limit field of a segment descriptor prevents programs from addressing outside the segment. The effective value of the limit depends on the setting of the G bit (Granularity bit). For data segments, the limit also depends on the E bit (Expansion Direction bit). The E bit is a designation for one bit of the Type field, when referring to data segment descriptors.
When the G bit is clear, the limit is the value of the 20-bit Limit field in the descriptor. In this case, the limit ranges from 0 to 0FFFFFH (2^{20} - 1 or 1 megabyte). When the G bit is set, the processor scales the value in the Limit field by a factor of 2^{12}. In this case the limit ranges from 0FFFH (2^{12} - 1 or 4K bytes) to 0FFFFFFFFH (2^{32} - 1 or 4 gigabytes). Note that when scaling is used, the lower twelve bits of the address are not checked against the limit; when the G bit is set and the segment limit is 0, valid offsets within the segment are 0 through 4095.

For all types of segments except expand-down data segments (stack segments), the value of the limit is one less than the size, in bytes, of the segment. The processor causes a general-protection exception in any of these cases:

- Attempt to access a memory byte at an address > limit
- Attempt to access a memory word at an address > (limit - 1)
- Attempt to access a memory doubleword at an address > (limit - 3)

For expand-down data segments, the limit has the same function but is interpreted differently. In these cases the range of valid offsets is from (limit + 1) to 2^{32} - 1 if Bbit = 1 and 2^{16} - 1 if Bbit = 0. An expand-down segment has maximum size when the segment limit is 0.

Limit checking catches programming errors such as runaway subscripts and invalid pointer calculations. These errors are detected when they occur, so identification of the cause is easier. Without limit checking, these errors could overwrite critical memory in another module, and the existence of these errors would not be discovered until the damaged module crashed, an event which may occur long after the actual error. Protection can block these errors and report their source.

In addition to limit checking on segments, there is limit checking on the descriptor tables. The GDTR and IDTR registers contain a 16-bit limit value. It is used by the processor to prevent programs from selecting a segment descriptor outside the descriptor table. The limit of a descriptor table identifies the last valid byte of the table. Because each descriptor is eight bytes long, a table which contains up to N descriptors should have a limit of 8N - 1.

A descriptor may be given a zero value. This refers to the first descriptor in the GDT, which is not used. Although this descriptor may be loaded into a segment register, any attempt to reference memory using this descriptor will generate a general-protection exception.

### 6.2.3 Privilege Levels

The protection mechanism recognizes four privilege levels, numbered from 0 to 3. The greater numbers mean lesser privileges. If all other protection checks are satisfied, a general-protection exception is generated if a program attempts to access a segment using a less privileged level (greater privilege number) than that applied to the segment.
Although no control register or mode bit is provided for turning off the protection mechanism, the same effect can be achieved by assigning all privilege levels the value of 0. (The PE bit in the CR0 register is not an enabling bit for the protection mechanism alone; it is used to enable "protected mode," the mode of program execution in which the full 32-bit architecture is available. When protected mode is disabled, the processor operates in "real-address mode," where it appears as a fast, enhanced 8086 processor.)

Privilege levels can be used to improve the reliability of operating systems. By giving the operating system the highest privilege level, it is protected from damage by bugs in other programs. If a program crashes, the operating system has a chance to generate a diagnostic message and attempt recovery procedures.

Another level of privilege can be established for other parts of the system software, such as the programs which handle peripheral devices, called device drivers. If a device driver crashes, the operating system should be able to report a diagnostic message, so it makes sense to protect the operating system against bugs in device drivers. A device driver, however, may service an important peripheral such as a disk drive. If the application program crashed, the device driver should not corrupt the directory structure of the disk, so it makes sense to protect device drivers against bugs in applications. Device drivers should be given an intermediate privilege level between the operating system and the application programs. Application programs are given the lowest privilege level.

Figure 6-2 shows how these levels of privilege can be interpreted as rings of protection. The center is for the segments containing the most critical software, usually the kernel of an operating system. Outer rings are for less critical software.

The following data structures contain privilege levels:

- The lowest two bits of the CS segment register hold the current privilege level (CPL). This is the privilege level of the program being run. The lowest two bits of the SS register also hold a copy of the CPL. Normally, the CPL is equal to the privilege level of the code segment from which instructions are being fetched. The CPL changes when control is transferred to a code segment with a different privilege level.

- Segment descriptors contain a field called the descriptor privilege level (DPL). The DPL is the privilege level applied to a segment.

- Segment selectors contain a field called the requestor privilege level (RPL). The RPL is intended to represent the privilege level of the procedure which created the selector. If the RPL is a less privileged level than the CPL, it overrides the CPL. When a more privileged program receives a segment selector from a less privileged program, the RPL causes the memory access to take place at the less privileged level.

Privilege levels are checked when the selector of a descriptor is loaded into a segment register. The checks used for data access differ from those used for transfers of execution among executable segments; therefore, the two types of access are considered separately in the following sections.
6.3 RESTRICTING ACCESS TO DATA

To address operands in memory, a segment selector for a data segment must be loaded into a data-segment register (the DS, ES, FS, GS, or SS registers). The processor checks the segment's privilege levels. The check is performed when the segment selector is loaded. As Figure 6-3 shows, three different privilege levels enter into this type of privilege check.

The three privilege levels which are checked are:

1. The CPL (current privilege level) of the program. This is held in the two least-significant bit positions of the CS register.
2. The DPL (descriptor privilege level) of the segment descriptor of the segment containing the operand.
3. The RPL (requestor's privilege level) of the selector used to specify the segment containing the operand. This is held in the two lowest bit positions of the segment register used to access the operand (the SS, DS, ES, FS, or GS registers). If the operand is in the stack segment, the RPL is the same as the CPL.
Instructions may load a segment register only if the DPL of the segment is the same or a less privileged level (greater privilege number) than the less privileged of the CPL and the selector’s RPL.

The addressable domain of a task varies as its CPL changes. When the CPL is 0, data segments at all privilege levels are accessible; when the CPL is 1, only data segments at privilege levels 1 through 3 are accessible; when the CPL is 3, only data segments at privilege level 3 are accessible.

**6.3.1 Accessing Data in Code Segments**

It may be desirable to store data in a code segment, for example, when both code and data are provided in ROM. Code segments may legitimately hold constants; it is not possible to write to a segment defined as a code segment, unless a data segment is
mapped to the same address space. The following methods of accessing data in code segments are possible:

1. Load a data-segment register with a segment selector for a nonconforming, readable, executable segment.
2. Load a data-segment register with a segment selector for a conforming, readable, executable segment.
3. Use a code-segment override prefix to read a readable, executable segment whose selector already is loaded in the CS register.

The same rules for access to data segments apply to case 1. Case 2 is always valid because the privilege level of a code segment with a set Conforming bit is effectively the same as the CPL, regardless of its DPL. Case 3 is always valid because the DPL of the code segment selected by the CS register is the CPL.

6.4 RESTRICTING CONTROL TRANSFERS

With the Intel486 processor, control transfers are provided by the JMP, CALL, RET, INT, and IRET instructions, as well as by the exception and interrupt mechanisms. Exceptions and interrupts are special cases discussed in Chapter 9. This chapter discusses only the JMP, CALL, and RET instructions.

The “near” forms of the JMP, CALL, and RET instructions transfer program control within the current code segment, and therefore are subject only to limit checking. The processor checks that the destination of the JMP, CALL, or RET instruction does not exceed the limit of the current code segment. This limit is cached in the CS register, so protection checks for near transfers require no performance penalty.

The operands of the “far” forms of the JMP and CALL instruction refer to other segments, so the processor performs privilege checking. There are two ways a JMP or CALL instruction can refer to another segment:

1. The operand selects the descriptor of another executable segment.
2. The operand selects a call gate descriptor. This gated form of transfer is discussed in Chapter 7.

As Figure 6-4 shows, two different privilege levels enter into a privilege check for a control transfer which does not use a call gate:

1. The CPL (current privilege level).
2. The DPL of the descriptor of the destination code segment.

Normally the CPL is equal to the DPL of the segment which the processor is currently executing. The CPL may, however, be greater (less privileged) than the DPL if the current code segment is a conforming segment (as indicated by the Type field of its
A conforming segment runs at the privilege level of the calling procedure. The processor keeps a record of the CPL cached in the CS register; this value can be different from the DPL in the segment descriptor of the current code segment.

The processor only permits a JMP or CALL instruction directly into another segment if one of the following privilege rules is satisfied:

- The DPL of the segment is equal to the current CPL.
- The segment is a conforming code segment, and its DPL is less (more privileged) than the current CPL.

Conforming segments are used for programs, such as math libraries and some kinds of exception handlers, which support applications but do not require access to protected system facilities. When control is transferred to a conforming segment, the CPL does not change, even if the selector used to address the segment has a different RPL. This is the only condition in which the CPL may be different from the DPL of the current code segment.

Most code segments are not conforming. For these segments, control can be transferred without a gate only to other code segments at the same level of privilege. It is sometimes necessary, however, to transfer control to higher privilege levels. This is accomplished...
with the CALL instruction using call-gate descriptors, which is explained in Chapter 7. The JMP instruction may never transfer control to a nonconforming segment whose DPL does not equal the CPL.

6.5 GATE DESCRIPTORS

To provide protection for control transfers among executable segments at different privilege levels, the Intel486 processor uses gate descriptors. There are four kinds of gate descriptors:

- Call gates
- Trap gates
- Interrupt gates
- Task gates

Task gates are used for task switching and are discussed in Chapter 7. Chapter 9 explains how trap gates and interrupt gates are used by exceptions and interrupts. This chapter is concerned only with call gates. Call gates are a form of protected control transfer. They are used for control transfers between different privilege levels. They only need to be used in systems in which more than one privilege level is used. Figure 6-5 illustrates the format of a call gate.

A call gate has two main functions:

1. To define an entry point of a procedure.
2. To specify the privilege level required to enter a procedure.

![Figure 6-5. Call Gate](image_url)
Call gate descriptors are used by CALL and JUMP instructions in the same manner as code segment descriptors. When the hardware recognizes that the segment selector for the destination refers to a gate descriptor, the operation of the instruction is determined by the contents of the call gate. A call gate descriptor may reside in the GDT or in an LDT, but not in the interrupt descriptor table (IDT).

The selector and offset fields of a gate form a pointer to the entry point of a procedure. A call gate guarantees that all control transfers to other segments go to a valid entry point, rather than to the middle of a procedure (or worse, to the middle of an instruction). The operand of the control transfer instruction is not the segment selector and offset within the segment to the procedure’s entry point. Instead, the segment selector points to a gate descriptor, and the offset is not used. Figure 6-6 shows this form of addressing.

![Figure 6-6. Call Gate Mechanism](image-url)
As shown in Figure 6-7, four different privilege levels are used to check the validity of a control transfer through a call gate.

The privilege levels checked during a transfer of execution through a call gate are:

1. The CPL (current privilege level).
2. The RPL (requestor's privilege level) of the segment selector used to specify the call gate.
3. The DPL (descriptor privilege level) of the gate descriptor.
4. The DPL of the segment descriptor of the destination code segment.

The DPL field of the gate descriptor determines from which privilege levels the gate may be used. One code segment can have several procedures which are intended for use from different privilege levels. For example, an operating system may have some services which are intended to be used by both the operating system and application software, such as routines to handle character I/O, while other services may be intended only for use by operating system, such as routines which initialize device drivers.

Gates can be used for control transfers to more privileged levels or to the same privilege level (though they are not necessary for transfers to the same level). Only CALL instructions can use gates to transfer to more privileged levels. A JMP instruction may use a gate only to transfer control to a code segment with the same privilege level, or to a conforming code segment with the same or a more privileged level.

For a JMP instruction to a nonconforming segment, both of the following privilege rules must be satisfied; otherwise, a general-protection exception is generated.

\[
\text{MAX (CPL,RPL) } \leq \text{ gate DPL}
\]

\[
\text{destination code segment DPL } = \text{ CPL}
\]

For a CALL instruction (or for a JMP instruction to a conforming segment), both of the following privilege rules must be satisfied; otherwise, a general-protection exception is generated.

\[
\text{MAX (CPL,RPL) } \leq \text{ gate DPL}
\]

\[
\text{destination code segment DPL } \leq \text{ CPL}
\]

### 6.5.1 Stack Switching

A procedure call to a more privileged level does the following:

1. Changes the CPL.
2. Transfers control (execution).
3. Switches stacks.
Figure 6-7. Privilege Check for Control Transfer with Call Gate
All inner protection rings (privilege levels 0, 1, and 2), have their own stacks for receiving calls from less privileged levels. If the caller were to provide the stack, and the stack was too small, the called procedure might crash as a result of insufficient stack space. Instead, less privileged programs are prevented from crashing more privileged programs by creating a new stack when a call is made to a more privileged level. The new stack is created, parameters are copied from the old stack, the contents of registers are saved, and execution proceeds normally. When the procedure returns, the contents of the saved registers restore the original stack. A complete description of the task switching mechanism is provided in Chapter 7.

The processor finds the space to create new stacks using the task state segment (TSS), as shown in Figure 6-8. Each task has its own TSS. The TSS contains initial stack pointers for the inner protection rings. The operating system is responsible for creating each TSS and initializing its stack pointers. An initial stack pointer consists of a segment selector and an initial value for the ESP register (an initial offset into the segment). The initial stack pointers are strictly read-only values. The processor does not change them while the task runs. These stack pointers are used only to create new stacks when calls are made to more privileged levels. These stacks disappear when the called procedure returns. The next time the procedure is called, a new stack is created using the initial stack pointer.

![32-Bit Task State Segment Diagram](image)

**Figure 6-8. Initial Stack Pointers in a TSS**
When a call gate is used to change privilege levels, a new stack is created by loading an address from the TSS. The processor uses the DPL of the destination code segment (the new CPL) to select the initial stack pointer for privilege level 0, 1, or 2.

The DPL of the new stack segment must equal the new CPL; if not, a stack-fault exception is generated. It is the responsibility of the operating system to create stacks and stack-segment descriptors for all privilege levels which are used. The stacks must be read/write as specified in the Type field of their segment descriptors. They must contain enough space, as specified in the Limit field, to hold the contents of the SS and ESP registers, the return address, and the parameters and temporary variables required by the called procedure.

As with calls within a privilege level, parameters for the procedure are placed on the stack. The parameters are copied to the new stack. The parameters can be accessed within the called procedure using the same relative addresses which would have been used if no stack switching had occurred. The count field of a call gate tells the processor how many doublewords (up to 31) to copy from the caller's stack to the stack of the called procedure. If the count is 0, no parameters are copied.

If more than 31 doublewords of data need to be passed to the called procedure, one of the parameters can be a pointer to a data structure, or the saved contents of the SS and ESP registers may be used to access parameters in the old stack space.

The processor performs the following stack-related steps in executing a procedure call between privilege levels.

1. The stack of the called procedure is checked to make certain it is large enough to hold the parameters and the saved contents of registers; if not, a stack exception is generated.

2. The old contents of the SS and ESP registers are pushed onto the stack of the called procedure as two doublewords (the 16-bit SS register is zero-extended to 32 bits; the zero-extended upper word is Intel reserved; do not use).

3. The parameters are copied from the stack of the caller to the stack of the called procedure.

4. A pointer to the instruction after the CALL instruction (the old contents of the CS and EIP registers) is pushed onto the new stack. The contents of the SS and ESP registers after the call point to this return pointer on the stack.

Figure 6-9 illustrates the stack frame before, during, and after a successful interlevel procedure call and return.

The TSS does not have a stack pointer for a privilege level 3 stack, because a procedure at privilege level 3 cannot be called by a less privileged procedure. The stack for privilege level 3 is preserved by the contents of the SS and EIP registers which have been saved on the stack of the privilege level called from level 3.
A call using a call gate does not check the values of the words copied onto the new stack. The called procedure should check each parameter for validity. A later section discusses how the ARPL, VERR, VERW, LSL, and LAR instructions can be used to check pointer values.

### 6.5.2 Returning from a Procedure

The “near” forms of the RET instruction only transfer control within the current code segment, therefore are subject only to limit checking. The offset to the instruction following the CALL instruction is popped from the stack into the EIP register. The processor checks that this offset does not exceed the limit of the current code segment.

The “far” form of the RET instruction pops the return address which was pushed onto the stack by an earlier far CALL instruction. Under normal conditions, the return pointer is valid, because it was generated by a CALL or INT instruction. Nevertheless, the processor performs privilege checking because of the possibility that the current procedure altered the pointer or failed to maintain the stack properly. The RPL of the code-segment selector popped off the stack by the return instruction should have the privilege level of the calling procedure.
A return to another segment can change privilege levels, but only toward less privileged levels. When a RET instruction encounters a saved CS value whose RPL is numerically greater than the CPL (less privileged level), a return across privilege levels occurs. A return of this kind performs these steps:

1. The checks shown in Table 6-2 are made, and the CS, EIP, SS, and ESP registers are loaded with their former values, which were saved on the stack.

2. The old contents of the SS and ESP registers (from the top of the current stack) are adjusted by the number of bytes indicated in the RET instruction. The resulting ESP value is not checked against the limit of the stack segment. If the ESP value is

Table 6-2. Interlevel Return Checks

<table>
<thead>
<tr>
<th>Type of Check</th>
<th>Exception Type</th>
<th>Error Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>top-of-stack + 7 must be within stack segment limit</td>
<td>stack</td>
<td>0</td>
</tr>
<tr>
<td>RPL of return code segment must be greater than the CPL</td>
<td>protection</td>
<td>Return CS</td>
</tr>
<tr>
<td>Return code segment selector must be non-null</td>
<td>protection</td>
<td>Return CS</td>
</tr>
<tr>
<td>Return code segment descriptor must be within descriptor table limit</td>
<td>protection</td>
<td>Return CS</td>
</tr>
<tr>
<td>Return segment descriptor must be a code segment</td>
<td>protection</td>
<td>Return CS</td>
</tr>
<tr>
<td>Return code segment is present</td>
<td>segment not present</td>
<td>Return CS</td>
</tr>
<tr>
<td>DPL of return non-conforming code segment must equal RPL of return code</td>
<td>protection</td>
<td>Return CS</td>
</tr>
<tr>
<td>segment selector, or DPL of return conforming code segment must be less than</td>
<td>protection</td>
<td>Return CS</td>
</tr>
<tr>
<td>or equal to RPL of return code segment selector</td>
<td>protection</td>
<td>Return CS</td>
</tr>
<tr>
<td>ESP + N + 15* must be within the stack segment limit</td>
<td>stack fault</td>
<td>0</td>
</tr>
<tr>
<td>segment selector at ESP + N + 12* must be non-null</td>
<td>protection</td>
<td>Return SS</td>
</tr>
<tr>
<td>segment descriptor at ESP + N + 12* must be within descriptor table limit</td>
<td>protection</td>
<td>Return SS</td>
</tr>
<tr>
<td>stack segment descriptor must be read/write</td>
<td>protection</td>
<td>Return SS</td>
</tr>
<tr>
<td>stack segment must be present</td>
<td>not present</td>
<td>Return SS</td>
</tr>
<tr>
<td>old stack segment DPL must be equal to RPL of old code segment</td>
<td>protection</td>
<td>Return SS</td>
</tr>
<tr>
<td>old stack segment selector must have an RPL equal to the DPL of the old stack</td>
<td>protection</td>
<td>Return SS</td>
</tr>
</tbody>
</table>

*N is the value of the immediate operand supplied with the RET instruction.
beyond the limit, that fact is not recognized until the next stack operation. (The contents of the SS and ESP registers for the returning procedure are not preserved; normally, their values are the same as those contained in the TSS.)

3. The contents of the DS, ES, FS, and GS segment registers are checked. If any of these registers refer to segments whose DPL is less than the new CPL (excluding conforming code segments), the segment register is loaded with the null selector (Index = 0, TI = 0). The RET instruction itself does not signal exceptions in these cases; however, any subsequent memory reference using a segment register containing the null selector will cause a general-protection exception. This prevents less privileged code from accessing more privileged segments using selectors left in the segment registers by a more privileged procedure.

6.6 INSTRUCTIONS RESERVED FOR THE OPERATING SYSTEM

Instructions which can affect the protection mechanism or influence general system performance can only be executed by trusted procedures. The Intel486 processor has two classes of such instructions:

1. Privileged instructions—those used for system control.
2. Sensitive instructions—those used for I/O and I/O-related activities.

6.6.1 Privileged Instructions

The instructions which affect protected facilities can be executed only when the CPL is 0 (most privileged). If one of these instructions is executed when the CPL is not 0, a general-protection exception is generated. These instructions include:

- CLTS — Clear Task-Switched Flag
- HLT — Halt Processor
- INVD — Invalidate Cache
- INVLPG — Invalidate TLB Entry
- LGDT — Load GDT Register
- LIDT — Load IDT Register
- LLDT — Load LDT Register
- LMSW — Load Machine Status Word
- LTR — Load Task Register
- MOV to/from CR0 — Move to Control Register 0
- MOV to/from DRn — Move to Debug Register n
- MOV to/from TRn — Move to Test Register n
- WBINVD — Write Back and Invalidate Cache

6.6.2 Sensitive Instructions

Instructions which deal with I/O need to be protected, but they also need to be used by procedures executing at privilege levels other than 0 (the most privileged level). The mechanisms for protection of I/O operations are covered in detail in Chapter 8.

6-19
6.7 INSTRUCTIONS FOR POINTER VALIDATION

Pointer validation is necessary for maintaining isolation between privilege levels. It consists of the following steps:

1. Check if the supplier of the pointer is allowed to access the segment.
2. Check if the segment type is compatible with its use.
3. Check if the pointer offset exceeds the segment limit.

Although the Intel486 processor automatically performs checks 2 and 3 during instruction execution, software must assist in performing the first check. The ARPL instruction is provided for this purpose. Software also can use steps 2 and 3 to check for potential violations, rather than waiting for an exception to be generated. The LAR, LSL, VERR, and VERW instructions are provided for this purpose.

An additional check, the alignment check, can be applied in user mode. When both the AM bit in CR0 and the AC flag are set, unaligned memory references generate exceptions. This is useful for programs which use the low two bits of pointers to identify the type of data structure they address. For example, a subroutine in a math library may accept pointers to numeric data structures. If the type of this structure is assigned a code of 10 (binary) in the lowest two bits of pointers to this type, math subroutines can correct for the type code by adding a displacement of −10 (binary). If the subroutine should ever receive the wrong pointer type, an unaligned reference would be produced, which would generate an exception. Alignment checking accelerates the processing of programs written in symbolic-processing (i.e., Artificial Intelligence) languages such as Lisp, Prolog, Smalltalk, and C++. It can be used to speed up pointer tag type checking.

LAR (Load Access Rights) is used to verify that a pointer refers to a segment of a compatible privilege level and type. The LAR instruction has one operand—a segment selector for a descriptor whose access rights are to be checked. The segment descriptor must be readable at a privilege level which is numerically greater (less privileged) than the CPL and the selector's RPL. If the descriptor is readable, the LAR instruction gets the second doubleword of the descriptor, masks this value with 00FxFF00H, stores the result into the specified 32-bit destination register, and sets the ZF flag. (The x indicates that the corresponding four bits of the stored value are undefined.) Once loaded, the access rights can be tested. All valid descriptor types can be tested by the LAR instruction. If the RPL or CPL is greater than the DPL, or if the segment selector would exceed the limit for the descriptor table, no access rights are returned, and the ZF flag is cleared. Conforming code segments may be accessed from any privilege level.

LSL (Load Segment Limit) allows software to test the limit of a segment descriptor. If the descriptor referenced by the segment selector (in memory or a register) is readable at the CPL, the LSL instruction loads the specified 32-bit register with a 32-bit, byte granular limit calculated from the concatenated limit fields and the G bit of the descriptor. This only can be done for descriptors which describe segments (data, code, task state, and local descriptor tables); gate descriptors are inaccessible. (Table 6-3 lists in detail which types are valid and which are not.) Interpreting the limit is a function of the
segment type. For example, downward-expandable data segments (stack segments) treat the limit differently than other kinds of segments. For both the LAR and LSL instructions, the ZF flag is set if the load was successful; otherwise, the ZF flag is cleared.

### 6.7.1 Descriptor Validation

The Intel486 processor has two instructions, VERR and VERW, which determine whether a segment selector points to a segment which can be read or written using the CPL. Neither instruction causes a protection fault if the segment cannot be accessed.

**VERR (Verify for Reading)** verifies a segment for reading and sets the ZF flag if that segment is readable using the CPL. The VERR instruction checks the following:

- The segment selector points to a segment descriptor within the bounds of the GDT or an LDT.
- The segment selector indexes to a code or data segment descriptor.
- The segment is readable and has a compatible privilege level.

The privilege check for data segments and nonconforming code segments verifies that the DPL must be a less privileged level than either the CPL or the selector’s RPL. Conforming segments are not checked for privilege level.

**VERW (Verify for Writing)** provides the same capability as the VERR instruction for verifying writability. Like the VERR instruction, the VERW instruction sets the ZF flag if the segment can be written. The instruction verifies the descriptor is within bounds, is
a segment descriptor, is writable, and has a DPL which is a less privileged level than either the CPL or the selector’s RPL. Code segments are never writable, whether conforming or not.

### 6.7.2 Pointer Integrity and RPL

The requestor’s privilege level (RPL) can prevent accidental use of pointers which crash more privileged code from a less privileged level.

A common example is a file system procedure, FREAD (file.id, n.bytes, buffer.ptr). This hypothetical procedure reads data from a disk file into a buffer, overwriting whatever is already there. It services requests from programs operating at the application level, but it must run in a privileged mode in order to read from the system I/O buffer. If the application program passed this procedure a bad buffer pointer, one which pointed at critical code or data in a privileged address space, the procedure could cause damage which would crash the system.

Use of the RPL can avoid this problem. The RPL allows a privilege override to be assigned to a selector. This privilege override is intended to be the privilege level of the code segment which generated the segment selector. In the above example, the RPL would be the CPL of the application program which called the system level procedure. The Intel486 processor automatically checks any segment selector loaded into a segment register to determine whether its RPL allows access.

To take advantage of the processor’s checking of the RPL, the called procedure need only check that all segment selectors passed to it have an RPL for the same or a less privileged level as the original caller’s CPL. This guarantees that the segment selectors are not more privileged than their source. If a selector is used to access a segment which the source would not be able to access directly, i.e. the RPL is less privileged than the segment’s DPL, a general-protection exception is generated when the selector is loaded into a segment register.

**ARPL (Adjust Requested Privilege Level)** adjusts the RPL field of a segment selector to be the larger (less privileged) of its original value and the value of the RPL field for a segment selector stored in a general register. The RPL fields are the two least significant bits of the segment selector and the register. The latter normally is a copy of the caller’s CS register on the stack. If the adjustment changes the selector’s RPL, the ZF flag is set; otherwise, the ZF flag is cleared.

### 6.8 PAGE-LEVEL PROTECTION

Protection applies to both segments and pages. When the flat model for memory segmentation has been used, page-level protection prevents programs from interfering with each other.
Each memory reference is checked to verify that it satisfies the protection checks. All checks are made before the memory cycle is started; any violation prevents the cycle from starting and results in an exception. Because checks are performed in parallel with address translation, there is no performance penalty. There are two page-level protection checks:

1. Restriction of addressable domain.
2. Type checking.

A protection violation results in an exception. See Chapter 9 for an explanation of the exception mechanism. This chapter describes the protection violations which lead to exceptions.

### 6.8.1 Page-Table Entries Hold Protection Parameters

Figure 6-10 highlights the fields of a page table entry which control access to pages. The protection checks are applied for both first- and second-level page tables.

#### 6.8.1.1 Restricting Addressable Domain

Privilege is interpreted differently for pages and segments. With segments, there are four privilege levels, ranging from 0 (most privileged) to 3 (least privileged). With pages, there are two levels of privilege:

1. Supervisor level (U/S = 0) — for the operating system, other system software (such as device drivers), and protected system data (such as page tables).
2. User level (U/S = 1) — for application code and data.

The privilege levels used for segmentation are mapped into the privilege levels used for paging. If the CPL is 0, 1, or 2, the processor is running at supervisor level. If the CPL is 3, the processor is running at user level. When the processor is running at supervisor level, all pages are accessible. When the processor is running at user level, only pages from the user level are accessible.
6.8.1.2 TYPE CHECKING

Only two types of pages are recognized by the protection mechanism:

1. Read-only access (R/W = 0).
2. Read/write access (R/W = 1).

When the processor is running at supervisor level with the WP bit in the CR0 register clear (its state following reset initialization), all pages are both readable and writable (write-protection is ignored). When the processor is running at user level, only pages which belong to user level and are marked for read/write access are writable. User-level pages which are read/write or read-only are readable. Pages from the supervisor level are neither readable nor writable from user level. A general-protection exception is generated on any attempt to violate the protection rules.

Unlike the Intel386 DX processor, the Intel486 processor allows user-mode pages to be write-protected against supervisor mode access. Setting the WP bit in the CR0 register enables supervisor-mode sensitivity to user-mode, write-protected pages. This feature is useful for implementing the copy-on-write strategy used by some operating systems, such as UNIX, for task creation (also called forking or spawning).

When a new task is created, it is possible to copy the entire address space of the parent task. This gives the child task a complete, duplicate set of the parent's segments and pages. The copy-on-write strategy saves memory space and time by mapping the child's segments and pages to the same segments and pages used by the parent task. A private copy of a page gets created only when one of the tasks writes to the page.

6.8.2 Combining Protection of Both Levels of Page Tables

For any one page, the protection attributes of its page directory entry (first-level page table) may differ from those of its second-level page table entry. The Intel486 processor checks the protection for a page by examining the protection specified in both the page directory (first-level page table) and the second-level page table. Table 6-4 shows the protection provided by the possible combinations of protection attributes when the WP bit is clear.

6.8.3 Overrides to Page Protection

Certain accesses are checked as if they are privilege-level 0 accesses, for any value of CPL:

- Access to segment descriptors (LDT, GDT, TSS and IDT).
- Access to inner stack during a CALL instruction, or exceptions and interrupts, when a change of privilege level occurs.
### Table 6-4. Combined Page Directory and Page Table Protection

<table>
<thead>
<tr>
<th>Page Directory Entry</th>
<th>Page Table Entry</th>
<th>Combined Effect</th>
</tr>
</thead>
<tbody>
<tr>
<td>Privilege</td>
<td>Access Type</td>
<td>Privilege</td>
</tr>
<tr>
<td>User</td>
<td>Read-Only</td>
<td>User</td>
</tr>
<tr>
<td>User</td>
<td>Read-Only</td>
<td>User</td>
</tr>
<tr>
<td>User</td>
<td>Read-Write</td>
<td>User</td>
</tr>
<tr>
<td>User</td>
<td>Read-Write</td>
<td>User</td>
</tr>
<tr>
<td>User</td>
<td>Read-Only</td>
<td>Supervisor</td>
</tr>
<tr>
<td>User</td>
<td>Read-Only</td>
<td>Supervisor</td>
</tr>
<tr>
<td>User</td>
<td>Read-Write</td>
<td>Supervisor</td>
</tr>
<tr>
<td>User</td>
<td>Read-Write</td>
<td>Supervisor</td>
</tr>
<tr>
<td>Supervisor</td>
<td>Read-Only</td>
<td>User</td>
</tr>
<tr>
<td>Supervisor</td>
<td>Read-Only</td>
<td>User</td>
</tr>
<tr>
<td>Supervisor</td>
<td>Read-Write</td>
<td>User</td>
</tr>
<tr>
<td>Supervisor</td>
<td>Read-Write</td>
<td>Supervisor</td>
</tr>
<tr>
<td>Supervisor</td>
<td>Read-Only</td>
<td>Supervisor</td>
</tr>
<tr>
<td>Supervisor</td>
<td>Read-Write</td>
<td>Supervisor</td>
</tr>
<tr>
<td>Supervisor</td>
<td>Read-Write</td>
<td>Supervisor</td>
</tr>
<tr>
<td>Supervisor</td>
<td>Read-Write</td>
<td>Supervisor</td>
</tr>
</tbody>
</table>

### 6.9 COMBINING PAGE AND SEGMENT PROTECTION

When paging is enabled, the Intel486 processor first evaluates segment protection, then evaluates page protection. If the processor detects a protection violation at either the segment level or the page level, the operation does not go through; an exception occurs instead. If an exception is generated by segmentation, no paging exception is generated for the operation.

For example, it is possible to define a large data segment which has some parts which are read-only and other parts which are read-write. In this case, the page directory (or page table) entries for the read-only parts would have the U/S and R/W bits specifying no write access for all the pages described by that directory entry (or for individual pages specified in the second-level page tables). This technique might be used, for example, to define a large data segment, part of which is read-only (for shared data or ROMmed constants). This defines a “flat” data space as one large segment, with “flat” pointers used to access this “flat” space, while protecting shared data, shared files mapped into the virtual space, and supervisor areas.
Multitasking
CHAPTER 7
MULTITASKING

The Intel486 processor provides hardware support for multitasking. A *task* is a program which is running, or waiting to run while another program is running. A task is invoked by an interrupt, exception, jump, or call. When one of these forms of transferring execution is used with a destination specified by an entry in one of the descriptor tables, this descriptor can be a type which causes a new task to begin execution after saving the state of the current task. There are two types of task-related descriptors which can occur in a descriptor table: task state segment descriptors and task gates. When execution is passed to either kind of descriptor, a *task switch* occurs.

A task switch is like a procedure call, but it saves more processor state information. A procedure call only saves the contents of the general registers, and it might save the contents of only one register (the EIP register). A procedure call pushes the contents of the saved registers on the stack, in order that a procedure may call itself. When a procedure calls itself, it is said to be *re-entrant*.

A task switch transfers execution to a completely new environment, the environment of a task. This requires saving the contents of nearly all the processor registers, such as the EFLAGS register. Unlike procedures, tasks are not re-entrant. A task switch does not push anything on the stack. The processor state information is saved in a data structure in memory, called a *task state segment*.

The registers and data structures which support multitasking are:

- Task state segment.
- Task state segment descriptor.
- Task register.
- Task gate descriptor.

With these structures, the Intel486 processor can switch execution from one task to another, with the context of the original task saved to allow the task to be restarted. In addition to the simple task switch, the Intel486 processor offers two other task-management features:

1. Interrupts and exceptions can cause task switches (if needed in the system design). The processor not only performs a task switch to handle the interrupt or exception, but it automatically switches back when the interrupt or exception returns. Interrupts may occur during interrupt tasks.

2. With each switch to another task, the Intel486 processor also can switch to another LDT. This can be used to give each task a different logical-to-physical address mapping. This is an additional protection feature, because tasks can be isolated and prevented from interfering with one another. The PDBR register also is reloaded. This allows the paging mechanism to be used to enforce the isolation between tasks.

7-1
Use of the multitasking mechanism is optional. In some applications, it may not be the best way to manage program execution. Where extremely fast response to interrupts is needed, the time required to save the processor state may be too great. A possible compromise in these situations is to use the task-related data structures, but perform task switching in software. This allows a smaller processor state to be saved. This technique can be one of the optimizations used to enhance system performance after the basic functions of a system have been implemented.

### 7.1 TASK STATE SEGMENT

The processor state information needed to restore a task is saved in a type of segment, called a task state segment or TSS. Figure 7-1 shows the format of a TSS for an Intel486 CPU task (compatibility with 80286 tasks is provided by a different kind of TSS; see Chapter 21). The fields of a TSS are divided into two main categories:

1. **Dynamic fields** the processor updates with each task switch. These fields store:
   - The general registers (EAX, ECX, EDX, EBX, ESP, EBP, ESI, and EDI).
   - The segment registers (ES, CS, SS, DS, FS, and GS).
   - The flags register (EFLAGS).
   - The instruction pointer (EIP).
   - The selector for the TSS of the previous task (updated only when a return is expected).

2. **Static fields** the processor reads, but does not change. These fields are set up when a task is created. These fields store:
   - The selector for the task's LDT.
   - The logical address of the stacks for privilege levels 0, 1, and 2.
   - The T-bit (debug trap bit) which, when set, causes the processor to raise a debug exception when a task switch occurs. (See Chapter 11 for more information on debugging.)
   - The base address for the I/O permission bit map. If present, this map is stored in the TSS at higher addresses. The base address points to the beginning of the map. (See Chapter 8 for more information about the I/O permission bit map.)

If paging is used, it is important to avoid placing a page boundary within the part of the TSS which is read by the processor during a task switch (the first 108 bytes). If a page boundary is placed within this part of the TSS, the pages on either side of the boundary must be present at the same time. In addition, if paging is used, the pages corresponding to the old task's TSS, the new task's TSS, and the descriptor table entries for each should be marked as present and read/write. It is an unrecoverable error to receive a page fault or general-protection exception after the processor has started to read the TSS.
### Figure 7-1. Task State Segment

```
<table>
<thead>
<tr>
<th>I/O MAP BASE ADDRESS</th>
<th>0000000000000000</th>
<th>T 64</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0000000000000000</td>
<td>60</td>
</tr>
<tr>
<td>SELECTOR FOR TASK'S LDT</td>
<td>0000000000000000</td>
<td>60</td>
</tr>
<tr>
<td>GS</td>
<td>0000000000000000</td>
<td>5C</td>
</tr>
<tr>
<td>FS</td>
<td>0000000000000000</td>
<td>58</td>
</tr>
<tr>
<td>DS</td>
<td>0000000000000000</td>
<td>54</td>
</tr>
<tr>
<td>SS</td>
<td>0000000000000000</td>
<td>50</td>
</tr>
<tr>
<td>CS</td>
<td>0000000000000000</td>
<td>4C</td>
</tr>
<tr>
<td>ES</td>
<td>0000000000000000</td>
<td>48</td>
</tr>
<tr>
<td>EDI</td>
<td>0000000000000000</td>
<td>44</td>
</tr>
<tr>
<td>ESI</td>
<td>0000000000000000</td>
<td>40</td>
</tr>
<tr>
<td>EBP</td>
<td>0000000000000000</td>
<td>3C</td>
</tr>
<tr>
<td>ESP</td>
<td>0000000000000000</td>
<td>38</td>
</tr>
<tr>
<td>EBX</td>
<td>0000000000000000</td>
<td>34</td>
</tr>
<tr>
<td>EDX</td>
<td>0000000000000000</td>
<td>30</td>
</tr>
<tr>
<td>ECX</td>
<td>0000000000000000</td>
<td>2C</td>
</tr>
<tr>
<td>EAX</td>
<td>0000000000000000</td>
<td>28</td>
</tr>
<tr>
<td>EFLAGS</td>
<td>0000000000000000</td>
<td>24</td>
</tr>
<tr>
<td>EIP</td>
<td>0000000000000000</td>
<td>20</td>
</tr>
<tr>
<td>RESERVED</td>
<td>0000000000000000</td>
<td>1C</td>
</tr>
<tr>
<td>SS2</td>
<td>0000000000000000</td>
<td>18</td>
</tr>
<tr>
<td>ESP2</td>
<td>0000000000000000</td>
<td>14</td>
</tr>
<tr>
<td>SS1</td>
<td>0000000000000000</td>
<td>10</td>
</tr>
<tr>
<td>ESP1</td>
<td>0000000000000000</td>
<td>06</td>
</tr>
<tr>
<td>SS0</td>
<td>0000000000000000</td>
<td>04</td>
</tr>
<tr>
<td>ESP0</td>
<td>0000000000000000</td>
<td>00</td>
</tr>
<tr>
<td>LINK (OLD TSS SELECTOR)</td>
<td>0000000000000000</td>
<td>00</td>
</tr>
</tbody>
</table>

ADDRESSES ARE SHOWN IN HEXADECIMAL.
NOTE: BITS MARKED AS 0 ARE RESERVED. DO NOT USE.

24048667-1

7-3
7.2 TSS DESCRIPTOR

The task state segment, like all other segments, is defined by a descriptor. Figure 7-2 shows the format of a TSS descriptor.

The Busy bit in the Type field indicates whether the task is busy. A busy task is currently running or waiting to run. A Type field with a value of 9 indicates an inactive task; a value of 11 (decimal) indicates a busy task. Tasks are not recursive. The Intel486 processor uses the Busy bit to detect an attempt to call a task whose execution has been interrupted.

The Base, Limit, and DPL fields and the Granularity bit and Present bit have functions similar to their use in data-segment descriptors. The Limit field must have a value equal to or greater than 67H, one byte less than the minimum size of a task state. An attempt to switch to a task whose TSS descriptor has a limit less than 67H generates an exception. A larger limit is required if an I/O permission map is used. A larger limit also may be required for the operating system, if the system stores additional data in the TSS.

A procedure with access to a TSS descriptor can cause a task switch. In most systems, the DPL fields of TSS descriptors should be clear, so only privileged software can perform task switching.

Access to a TSS descriptor does not give a procedure the ability to read or modify the descriptor. Reading and modification only can be done using a data descriptor mapped
to the same location in memory. Loading a TSS descriptor into a segment register generates an exception. TSS descriptors only may reside in the GDT. An attempt to access a TSS using a selector with a set TI bit (which indicates the current LDT) generates an exception.

7.3 TASK REGISTER

The task register (TR) is used to find the current TSS. Figure 7-3 shows the path by which the processor accesses the TSS.

The task register has both a “visible” part (i.e., a part which can be read and changed by software) and an “invisible” part (i.e., a part maintained by the processor and inaccessible to software). The selector in the visible portion indexes to a TSS descriptor in the GDT. The processor uses the invisible portion of the TR register to retain the base and limit values from the TSS descriptor. Keeping these values in a register makes execution of the task more efficient, because the processor does not need to fetch these values from memory to reference the TSS of the current task.

The LTR and STR instructions are used to modify and read the visible portion of the task register. Both instructions take one operand, a 16-bit segment selector located in memory or a general register.

**LTR (Load task register)** loads the visible portion of the task register with the operand, which must index to a TSS descriptor in the GDT. The LTR instruction also loads the invisible portion with information from the TSS descriptor. The LTR instruction is a privileged instruction; it may be executed only when the CPL is 0. The LTR instruction generally is used during system initialization to put an initial value in the task register; afterwards, the contents of the TR register are changed by events which cause a task switch.

**STR (Store task register)** stores the visible portion of the task register in a general register or memory. The STR instruction is privileged.

7.4 TASK GATE DESCRIPTOR

A task gate descriptor provides an indirect, protected reference to a task. Figure 7-4 illustrates the format of a task gate.

The Selector field of a task gate indexes to a TSS descriptor. The RPL in this selector is not used.

The DPL of a task gate controls access to the descriptor for a task switch. A procedure may not select a task gate descriptor unless the selector’s RPL and the CPL of the procedure are numerically less than or equal to the DPL of the descriptor. This prevents less privileged procedures from causing a task switch. (Note that when a task gate is used, the DPL of the destination TSS descriptor is not used.)
Figure 7-3. TR Register
A procedure with access to a task gate can cause a task switch, as can a procedure with access to a TSS descriptor. Both task gates and TSS descriptors are provided to satisfy three needs:

1. The need for a task to have only one Busy bit. Because the Busy bit is stored in the TSS descriptor, each task should have only one such descriptor. There may, however, be several task gates which select a single TSS descriptor.

2. The need to provide selective access to tasks. Task gates fill this need, because they can reside in an LDT and can have a DPL which is different from the TSS descriptor's DPL. A procedure which does not have sufficient privilege to use the TSS descriptor in the GDT (which usually has a DPL of 0) can still call another task if it has access to a task gate in its LDT. With task gates, the operating system can limit task switching to specific tasks.

3. The need for an interrupt or exception to cause a task switch. Task gates also may reside in the IDT, which allows interrupts and exceptions to cause task switching. When an interrupt or exception supplies a vector to a task gate, the Intel486 processor switches to the indicated task.

Figure 7-5 illustrates how both a task gate in an LDT and a task gate in the IDT can identify the same task.
7.5 TASK SWITCHING

The Intel486 processor transfers execution to another task in any of four cases:

1. The current task executes a JMP or CALL to a TSS descriptor.
2. The current task executes a JMP or CALL to a task gate.
3. An interrupt or exception indexes to a task gate in the IDT.
4. The current task executes an IRET when the NT flag is set.

The JMP, CALL, and IRET instructions, as well as interrupts and exceptions, are all ordinary mechanisms of the Intel486 processor which can be used in circumstances in which no task switch occurs. The descriptor type (when a task is called) or the NT flag (when the task returns) make the difference between the standard mechanism and the form which causes a task switch.
To cause a task switch, a JMP or CALL instruction can transfer execution to either a TSS descriptor or a task gate. The effect is the same in either case: the Intel486 processor transfers execution to the specified task.

An exception or interrupt causes a task switch when it indexes to a task gate in the IDT. If it indexes to an interrupt or trap gate in the IDT, a task switch does not occur. See Chapter 9 for more information on the interrupt mechanism.

An interrupt service routine always returns execution to the interrupted procedure, which may be in another task. If the NT flag is clear, a normal return occurs. If the NT flag is set, a task switch occurs. The task receiving the task switch is specified by the TSS selector in the TSS of the interrupt service routine.

A task switch has these steps:

1. Check that the current task is allowed to switch to the new task. Data-access privilege rules apply to JMP and CALL instructions. The DPL of the TSS descriptor and the task gate must be numerically greater (e.g., lower privilege level) than or equal to both the CPL and the RPL of the gate selector. Exceptions, interrupts, and IRET instructions are permitted to switch tasks regardless of the DPL of the destination task gate or TSS descriptor.

2. Errors restore any changes made in the processor state when an attempt is made to execute the error-generating instruction. This lets the return address for the exception handler point to the error-generating instruction, rather than the instruction following the error-generating instruction. The exception handler can fix the condition which caused the error, and restart the task. The intervention of the exception handler can be completely transparent to the application program.

3. Save the state of the current task. The processor finds the base address of the current TSS in the task register. The processor registers are copied into the current TSS (the EAX, ECX, EDX, EBX, ESP, EBP, ESI, EDI, ES, CS, SS, DS, FS, GS, and EFLAGS registers).

4. Load the TR register with the selector to the new task’s TSS descriptor, set the new task’s Busy bit, and set the TS bit in the CR0 register. The selector is either the operand of a JMP or CALL instruction, or it is taken from a task gate.

5. Load the new task’s state from its TSS and continue execution. The registers loaded are the LDTR register; the EFLAGS register; the general registers EIP, EAX, ECX, EDX, EBX, ESP, EBP, ESI, EDI; and the segment registers ES, CS, SS, DS, FS, and GS. Any errors detected in this step occur in the context of the new task. To an exception handler, the first instruction of the new task appears not to have executed.

Note that the state of the old task is always saved when a task switch occurs. If the task is resumed, execution starts with the instruction which normally would have been next. The registers are restored to the values they held when the task stopped running.
Every task switch sets the TS (task switched) bit in the CR0 register. The TS bit is useful to system software for coordinating the operations of the integer unit with the floating-point unit or a coprocessor. The TS bit indicates that the context of the floating-point unit or coprocessor may be different from that of the current task. Chapter 10 discusses the TS bit and coprocessors in more detail.

Exception service routines for exceptions caused by task switching (exceptions resulting from steps 5 through 17 shown in Table 7-1) may be subject to recursive calls if they attempt to reload the segment selector which generated the exception. The cause of the exception (or the first of multiple causes) should be fixed before reloading the selector.

The privilege level at which the old task was running has no relation to the privilege level of the new task. Because the tasks are isolated by their separate address spaces and task state segments, and because privilege rules control access to a TSS, no privilege checks are needed to perform a task switch. The new task begins executing at the privilege level indicated by the RPL of new contents of the CS register, which are loaded from the TSS.

### 7.6 TASK LINKING

The Link field of the TSS and the NT flag are used to return execution to the previous task. The NT flag indicates whether the currently executing task is nested within the execution of another task, and the Link field of the current task's TSS holds the TSS selector for the higher-level task, if there is one (see Figure 7-6).

When an interrupt, exception, jump, or call causes a task switch, the Intel486 processor copies the segment selector for the current task state segment into the TSS for the new task and sets the NT flag. The NT flag indicates the Link field of the TSS has been loaded with a saved TSS selector. The new task releases control by executing an IRET instruction. When an IRET instruction is executed, the NT flag is checked. If it is set, the processor does a task switch to the previous task. Table 7-2 summarizes the uses of the fields in a TSS which are affected by task switching.

Note that the NT flag may be modified by software executing at any privilege level. It is possible for a program to set its NT bit and execute an IRET instruction, which would have the effect of invoking the task specified in the Link field of the current task's TSS. To keep spurious task switches from succeeding, the operating system should initialize the Link field of every TSS it creates.

#### 7.6.1 Busy Bit Prevents Loops

The Busy bit of the TSS descriptor prevents re-entrant task switching. There is only one saved task context, the context saved in the TSS, therefore a task only may be called once before it terminates. The chain of suspended tasks may grow to any length, due to multiple interrupts, exceptions, jumps, and calls. The Busy bit prevents a task from being called if it is in this chain. A re-entrant task switch would overwrite the old TSS for the task, which would break the chain.
### Table 7-1. Checks Made during a Task Switch

<table>
<thead>
<tr>
<th>Step</th>
<th>Condition Checked</th>
<th>Exception¹</th>
<th>Error Code Reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>TSS descriptor is present in memory</td>
<td>NP</td>
<td>New Task’s TSS</td>
</tr>
<tr>
<td>2</td>
<td>TSS descriptor is not busy</td>
<td>GP, IRET, TS, Jmp call Int.</td>
<td>Task’s backlink TSS</td>
</tr>
<tr>
<td>3</td>
<td>Registers are loaded from the values in the TSS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>TSS segment limit greater than or equal to 108</td>
<td>TS</td>
<td>New Task’s TSS</td>
</tr>
<tr>
<td>5</td>
<td>LDT selector of new task is valid²</td>
<td>TS</td>
<td>New Task’s TSS</td>
</tr>
<tr>
<td>6</td>
<td>Code segment DPL matches selector RPL</td>
<td>TS</td>
<td>New Code Segment</td>
</tr>
<tr>
<td>7</td>
<td>SS selector is valid²</td>
<td>TS</td>
<td>New Stack Segment</td>
</tr>
<tr>
<td>8</td>
<td>Stack segment is present in memory</td>
<td>SF</td>
<td>New Stack Segment</td>
</tr>
<tr>
<td>9</td>
<td>Stack segment DPL matches CPL</td>
<td>TS</td>
<td>Stack not present</td>
</tr>
<tr>
<td>10</td>
<td>LDT of new task is present in memory</td>
<td>TS</td>
<td>New Task’s TSS</td>
</tr>
<tr>
<td>11</td>
<td>CS selector is valid²</td>
<td>TS</td>
<td>New Code Segment</td>
</tr>
<tr>
<td>12</td>
<td>Code segment is present in memory</td>
<td>NP</td>
<td>New Code Segment</td>
</tr>
<tr>
<td>13</td>
<td>Stack segment DPL matches selector RPL</td>
<td>TS</td>
<td>New Stack Segment</td>
</tr>
<tr>
<td>14</td>
<td>DS, ES, FS, and GS selectors are valid²</td>
<td>TS</td>
<td>New Data Segment</td>
</tr>
<tr>
<td>15</td>
<td>DS, ES, FS, and GS segments are readable</td>
<td>TS</td>
<td>New Data Segment</td>
</tr>
<tr>
<td>16</td>
<td>DS, ES, FS, and GS segments are present in memory</td>
<td>NP</td>
<td>New Data Segment</td>
</tr>
<tr>
<td>17</td>
<td>DS, ES, FS, and GS segment DPL greater than or equal to CPL (unless these are conforming segments)</td>
<td>TS</td>
<td>New Data Segment</td>
</tr>
</tbody>
</table>

**NOTES:** Future Intel processors may use a different order of checks.

1. NP = Segment-not-present exception, GP = General-protection exception, TS = Invalid-TSS exception, SF = Stack exception.
2. A selector is valid if it is in a compatible type of table (e.g., an LDT selector may not be in any table except the GDT), occupies an address within the table’s segment limit, and refers to a compatible type of descriptor (e.g., a selector in the CS register only is valid when it indexes to a descriptor for a code segment; the descriptor type is specified in its Type field).
Figure 7-6. Nested Tasks

Table 7-2. Effect of a Task Switch on Busy, NT, and Link Fields

<table>
<thead>
<tr>
<th>Field</th>
<th>Effect of Jump</th>
<th>Effect of CALL Instruction or Interrupt</th>
<th>Effect of IRET Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>Busy bit of new task</td>
<td>Bit is set. Must have been clear before.</td>
<td>Bit is set. Must have been clear before.</td>
<td>No change. Must be set.</td>
</tr>
<tr>
<td>Busy bit of old task</td>
<td>Bit is cleared.</td>
<td>No change. Bit is currently set.</td>
<td>Bit is cleared.</td>
</tr>
<tr>
<td>NT flag of new task</td>
<td>No change.</td>
<td>Flag is set.</td>
<td>No change.</td>
</tr>
<tr>
<td>NT flag of old task</td>
<td>No change.</td>
<td>No change.</td>
<td>No change.</td>
</tr>
<tr>
<td>Link field of new task</td>
<td>No change.</td>
<td>Loaded with selector for old task's TSS.</td>
<td>No change.</td>
</tr>
<tr>
<td>Link field of old task</td>
<td>No change.</td>
<td>No change.</td>
<td>No change.</td>
</tr>
</tbody>
</table>
MULTITASKING

The processor manages the Busy bit as follows:

1. When switching to a task, the processor sets the Busy bit of the new task.

2. When switching from a task, the processor clears the Busy bit of the old task if that task is not to be placed in the chain (i.e., the instruction causing the task switch is a JMP or IRET instruction). If the task is placed in the chain, its Busy bit remains set.

3. When switching to a task, the processor generates a general-protection exception if the Busy bit of the new task already is set.

In this way, the processor prevents a task from switching to itself or to any task in the chain, which prevents re-entrant task switching.

The Busy bit may be used in multiprocessor configurations, because the processor asserts a bus lock when it sets or clears the Busy bit. This keeps two processors from invoking the same task at the same time. (See Chapter 13 for more information on multiprocessing.)

7.6.2 Modifying Task Linkages

Modification of the chain of suspended tasks may be needed to resume an interrupted task before the task which interrupted it. A reliable way to do this is:

1. Disable interrupts.

2. First change the Link field in the TSS of the interrupting task, then clear the Busy bit in the TSS descriptor of the task being removed from the chain.

3. Re-enable interrupts.

7.7 TASK ADDRESS SPACE

The LDT selector and PDBR (CR3) field of the TSS can be used to give each task its own LDT and page tables. Because segment descriptors in the LDTs are the connections between tasks and segments, separate LDTs for each task can be used to set up individual control over these connections. Access to any particular segment can be given to any particular task by placing a segment descriptor for that segment in the LDT for that task. If paging is enabled, each task can have its own set of page tables for mapping linear addresses to physical addresses.

It also is possible for tasks to have the same LDT. This is a simple and memory-efficient way to allow some tasks to communicate with or control each other, without dropping the protection barriers for the entire system.

Because all tasks have access to the GDT, it also is possible to create shared segments accessed through segment descriptors in this table.
7.7.1 Task Linear-to-Physical Space Mapping

The choices for arranging the linear-to-physical mappings of tasks fall into two general classes:

1. One linear-to-physical mapping shared among all tasks. When paging is not enabled, this is the only choice. Without paging, all linear addresses map to the same physical addresses. When paging is enabled, this form of linear-to-physical mapping is obtained by using one page directory for all tasks. The linear space may exceed the available physical space if demand-paged virtual memory is supported.

2. Independent linear-to-physical mappings for each task. This form of mapping comes from using a different page directory for each task. Because the PDBR (page directory base register) is loaded from the TSS with each task switch, each task may have a different page directory.

The linear address spaces of different tasks may map to completely distinct physical addresses. If the entries of different page directories point to different page tables and the page tables point to different pages of physical memory, then the tasks do not share any physical addresses.

The task state segments must lie in a space accessible to all tasks so that the mapping of TSS addresses does not change while the processor is reading and updating the TSSs during a task switch. The linear space mapped by the GDT also should be mapped to a shared physical space; otherwise, the purpose of the GDT is defeated. Figure 7-7 shows how the linear spaces of two tasks can overlap in the physical space by sharing page tables.

7.7.2 Task Logical Address Space

By itself, an overlapping linear-to-physical space mapping does not allow sharing of data among tasks. To share data, tasks must also have a common logical-to-linear space mapping; i.e., they also must have access to descriptors which point into a shared linear address space. There are three ways to create shared logical-to-physical address-space mappings:

1. Through the segment descriptors in the GDT. All tasks have access to the descriptors in the GDT. If those descriptors point into a linear-address space which is mapped to a common physical-address space for all tasks, then the tasks can share data and instructions.

2. Through shared LDTs. Two or more tasks can use the same LDT if the LDT selectors in their TSSs select the same LDT for use in address translation. Segment descriptors in the LDT addressing linear space mapped to overlapping physical space provide shared physical memory. This method of sharing is more selective than sharing by the GDT; the sharing can be limited to specific tasks. Other tasks in the system may have different LDTs which do not give them access to the shared areas.
3. Through segment descriptors in the LDTs which map to the same linear address space. If the linear address space is mapped to the same physical space by the page mapping of the tasks involved, these descriptors permit the tasks to share space. Such descriptors are commonly called “aliases.” This method of sharing is even more selective than those listed above; other descriptors in the LDTs may point to independent linear addresses which are not shared.

Figure 7-7. Overlapping Linear-to-Physical Mappings
Input/Output
CHAPTER 8
INPUT/OUTPUT

This chapter explains the input/output architecture of the Intel486 processor. Input/output is accomplished through I/O ports, which are registers connected to peripheral devices. An I/O port can be an input port, an output port, or a bidirectional port. Some I/O ports are used for carrying data, such as the transmit and receive registers of a serial interface. Other I/O ports are used to control peripheral devices, such as the control registers of a disk controller.

The Intel486 processor always synchronizes I/O instruction execution with external bus activity. All previous instructions are completed before an I/O operation begins. In particular, all writes held pending in the Intel486 CPU write buffers will be completed before an I/O read or write is performed.

The input/output architecture is the programmer's model of how these ports are accessed. The discussion of this model includes:

- Methods of addressing I/O ports.
- Instructions which perform I/O operations.
- The I/O protection mechanism.

8.1 I/O ADDRESSING

The Intel486 processor allows I/O ports to be addressed in either of two ways:

- Through a separate I/O address space accessed using I/O instructions.
- Through memory-mapped I/O, where I/O ports appear in the address space of physical memory.

The use of a separate I/O address space is supported by special instructions and a hardware protection mechanism. When memory-mapped I/O is used, the general-purpose instruction set can be used to access I/O ports, and protection is provided using segmentation or paging. Some system designers may prefer to use the I/O facilities built into the processor, while others may prefer the simplicity of a single physical address space.

If segmentation or paging is used for protection of the I/O address space, the AVL fields in segment descriptors or page table entries may be used to mark pages containing I/O as un relocatable and unswappable. The AVL fields are provided for this kind of use, where a system programmer needs to make an extension to the address translation and protection mechanisms.

Hardware designers use these ways of mapping I/O ports into the address space when they design the address decoding circuits of a system. I/O ports can be mapped so that they appear in the I/O address space or the address space of physical memory (or both). System programmers may need to discuss with hardware designers the kind of I/O addressing they would like to have.
8.1.1 I/O Address Space

The Intel486 processor provides a separate I/O address space, distinct from the address space for physical memory, where I/O ports can be placed. The I/O address space consists of $2^{16}$ (64K) individually addressable 8-bit ports; any two consecutive 8-bit ports can be treated as a 16-bit port, and any four consecutive ports can be a 32-bit port. Extra bus cycles are required if a port crosses the boundary between two doublewords in physical memory.

The M/IO# pin on the Intel486 processor indicates when a bus cycle to the I/O address space occurs. When a separate I/O address space is used, it is the responsibility of the hardware designer to make use of this signal to select I/O ports rather than memory. In fact, the use of the separate I/O address space simplifies the hardware design because these ports can be selected by a single signal; unlike other processors, it is not necessary to decode a number of upper address lines in order to set up a separate I/O address space.

A program can specify the address of a port in two ways. With an immediate byte constant, the program can specify:

- 256 8-bit ports numbered 0 through 255.
- 128 16-bit ports numbered 0, 2, 4, ..., 252, 254.
- 64 32-bit ports numbered 0, 4, 8, ..., 248, 252.

Using a value in the DX register, the program can specify:

- 8-bit ports numbered 0 through 65535.
- 16-bit ports numbered 0, 2, 4, ..., 65532, 65534.
- 32-bit ports numbered 0, 4, 8, ..., 65528, 65532.

The Intel486 processor can transfer 8, 16, or 32 bits to a device in the I/O space. Like words in memory, 16-bit ports should be aligned to even addresses so that all 16 bits can be transferred in a single bus cycle. Like doublewords in memory, 32-bit ports should be aligned to addresses which are multiples of four. The processor supports data transfers to unaligned ports, but there is a performance penalty because an extra bus cycle must be used.

The IN and OUT instructions move data between a register and a port in the I/O address space. The instructions INS and OUTS move strings of data between the memory address space and ports in the I/O address space.

I/O port addresses 0F8H through 0FFH are reserved for use by Intel®. Do not assign I/O ports to these addresses.

The exact order of bus cycles used to access ports which require more than one bus cycle is undefined. For example, an OUT instruction which loads an unaligned doubleword port at location 2H accesses the word at 4H before accessing the word at 2H. This behavior is neither defined, nor guaranteed to remain the same in future Intel products.
If software needs to produce a particular order of bus cycles, this order must be specified explicitly. For example, to load a word-length port at 4H followed by loading a word port at 2H, two word-length instructions must be used, rather than a single doubleword instruction.

Note that although the Intel486 processor automatically masks parity errors for certain types of bus cycles, such as interrupt acknowledge cycles, it does not mask parity for bus cycles to the I/O address space. Programmers may need to be aware of this behavior as a possible source of spurious parity errors.

8.1.2 Memory-Mapped I/O

I/O devices may be placed in the address space for physical memory. This is called memory-mapped I/O. As long as the devices respond like memory components, they can be used with memory-mapped I/O.

Memory-mapped I/O provides additional programming flexibility. Any instruction which references memory may be used to access an I/O port located in the memory space. For example, the MOV instruction can transfer data between any register and a port. The AND, OR, and TEST instructions may be used to manipulate bits in the control and status registers of peripheral devices (see Figure 8-1). Memory-mapped I/O can use the full instruction set and the full complement of addressing modes to address I/O ports.

![Figure 8-1. Memory-Mapped I/O](image-url)
To optimize performance, the Intel486 CPU allows reads to be re-ordered ahead of buffered writes in certain precisely-defined circumstances. (See the *Intel486™ Processor Hardware Reference Manual* for further details about the operation of the write buffer.) Using memory-mapped I/O on the Intel486 CPU therefore creates the possibility that an I/O read will be performed before the memory write of a previous instruction. To eliminate this possibility, use an I/O instruction for the read.

Using an I/O instruction for an I/O write can also be advantageous because it guarantees that the write will be completed before the next instruction begins execution. If I/O writes are used to control system hardware, then this sequence of events is desirable, since it guarantees that the next instruction will be executed in the new state.

If caching is enabled, either external hardware or the paging mechanism (the PCD bit in the page table entry) must be used to prevent caching of I/O data.

Memory-mapped I/O, like any other memory reference, is subject to access protection and control. See Chapter 6 for a discussion of memory protection.

### 8.2 I/O Instructions

The I/O instructions of the Intel486 processor provide access to the processor’s I/O ports for the transfer of data. These instructions have the address of a port in the I/O address space as an operand. There are two kinds of I/O instructions:

1. Those which transfer a single item (byte, word, or doubleword) to or from a register.

2. Those which transfer strings of items (strings of bytes, words, or doublewords) located in memory. These are known as “string I/O instructions” or “block I/O instructions.”

These instructions cause the M/IO# signal to be driven low (logic 0) during a bus cycle, which indicates to external hardware that access to the I/O address space is taking place. If memory-mapped I/O is used, there is no reason to use I/O instructions.

#### 8.2.1 Register I/O Instructions

The I/O instructions IN and OUT move data between I/O ports and the EAX register (32-bit I/O), the AX register (16-bit I/O), or the AL (8-bit I/O) register. The IN and OUT instructions address I/O ports either directly, with the address of one of 256 port addresses coded in the instruction, or indirectly using an address in the DX register to select one of 64K port addresses. These instructions synchronize program execution to external hardware. The Intel486 processor write buffers are cleared and program execution delayed until the last ready of the last bus cycle has been returned.
IN (Input from Port) transfers a byte, word, or doubleword from an input port to the AL, AX, or EAX registers. A byte IN instruction transfers 8 bits from the selected port to the AL register. A word IN instruction transfers 16 bits from the port to the AX register. A doubleword IN instruction transfers 32 bits from the port to the EAX register.

OUT (Output from Port) transfers a byte, word, or doubleword from the AL, AX, or EAX registers to an output port. A byte OUT instruction transfers 8 bits from the AL register to the selected port. A word OUT instruction transfers 16 bits from the AX register to the port. A doubleword OUT instruction transfers 32 bits from the EAX register to the port.

8.2.2 Block I/O Instructions

The INS and OUTS instructions move blocks of data between I/O ports and memory. Block I/O instructions use an address in the DX register to address a port in the I/O address space. These instructions use the DX register to specify:

- 8-bit ports numbered 0 through 65535.
- 16-bit ports numbered 0, 2, 4, ..., 65532, 65534.
- 32-bit ports numbered 0, 4, 8, ..., 65528, 65532.

Block I/O instructions use either the SI or DI register to address memory. For each transfer, the SI or DI register is incremented or decremented, as specified by the DF flag.

The INS and OUTS instructions, when used with repeat prefixes, perform block input or output operations. The repeat prefix REP modifies the INS and OUTS instructions to transfer blocks of data between an I/O port and memory. These block I/O instructions are string instructions (see Chapter 3 for more on string instructions). They simplify programming and increase the speed of data transfer by eliminating the need to use a separate LOOP instruction or an intermediate register to hold the data.

The string I/O instructions operate on byte strings, word strings, or doubleword strings. After each transfer, the memory address in the ESI or EDI registers is incremented or decremented by 1 for byte operands, by 2 for word operands, or by 4 for doubleword operands. The DF flag controls whether the register is incremented (the DF flag is clear) or decremented (the DF flag is set).

INS (Input String from Port) transfers a byte, word, or doubleword string element from an input port to memory. The INSB instruction transfers a byte from the selected port to the memory location addressed by the ES and EDI registers. The INSW instruction transfers a word. The INSD instruction transfers a doubleword. A segment override prefix cannot be used to specify an alternate destination segment. Combined with a REP prefix, an INS instruction makes repeated read cycles to the port, and puts the data into consecutive locations in memory.
OUTS (Output String from Port) transfers a byte, word, or doubleword string element from memory to an output port. The OUTSB instruction transfers a byte from the memory location addressed by the DS and ESI registers to the selected port. The OUTSW instruction transfers a word. The OUTSD instruction transfers a doubleword. A segment override prefix cannot be used to specify an alternate source segment. Combined with a REP prefix, an OUTS instruction reads consecutive locations in memory, and writes the data to an output port.

8.3 PROTECTION AND I/O

The I/O architecture has two protection mechanisms:

1. The IOPL field in the EFLAGS register controls access to the I/O instructions.
2. The I/O permission bit map of a TSS segment controls access to individual ports in the I/O address space.

These protection mechanisms are available only when a separate I/O address space is used. When memory-mapped I/O is used, protection is provided using segmentation or paging.

8.3.1 I/O Privilege Level

In systems where I/O protection is used, access to I/O instructions is controlled by the IOPL field in the EFLAGS register. This permits the operating system to adjust the privilege level needed to perform I/O. In a typical protection ring model, privilege levels 0 and 1 have access to the I/O instructions. This lets the operating system and the device drivers perform I/O, but keeps applications and less privileged device drivers from accessing the I/O address space. Applications access I/O through the operating system.

The following instructions can be executed only if CPL ≤ IOPL:

IN — Input
INS — Input String
OUT — Output
OUTS — Output String
CLI — Clear Interrupt-Enable Flag
STI — Set Interrupt-Enable Flag

These instructions are called "sensitive" instructions, because they are sensitive to the IOPL field. In virtual-8086 mode, IOPL is not used; only the I/O permission bit map limits access to I/O ports (see Chapter 23).

To use sensitive instructions, a procedure must run at a privilege level at least as privileged as that specified by the IOPL field. Any attempt by a less privileged procedure to use a sensitive instruction results in a general-protection exception. Because each task has its own copy of the EFLAGS register, each task can have a different IOPL.
A task can change IOPL only with the POPF instruction; however, such changes are privileged. No procedure may change its IOPL unless it is running at privilege level 0. An attempt by a less privileged procedure to change the IOPL does not result in an exception; the IOPL simply remains unchanged.

The POPF instruction also may be used to change the state of the IF flag (as can the CLI and STI instructions); however, changes to the IF flag using the POPF instruction are IOPL-sensitive. A procedure may change the setting of the IF flag with a POPF instruction only if it runs with a CPL at least as privileged as the IOPL. An attempt by a less privileged procedure to change the IF flag does not result in an exception; the IF flag simply remains unchanged.

8.3.2 I/O Permission Bit Map

The Intel486 processor can generate exceptions for references to specific I/O addresses. These addresses are specified in the I/O permission bit map in the TSS (see Figure 8-2). The size of the map and its location in the TSS are variable. The processor finds the I/O
permission bit map with the I/O map base address in the TSS. The base address is a 16-bit offset into the TSS. This is an offset to the beginning of the bit map. The limit of the TSS is the limit on the size of the I/O permission bit map.

Because each task has its own TSS, each task has its own I/O permission bit map. Access to individual I/O ports can be granted to individual tasks.

If CPL ≤ IOPL in protected mode, then the processor allows I/O operations to proceed. If CPL > IOPL, or if the processor is operating in virtual 8086 mode, then the processor checks the I/O permission map. Each bit in the map corresponds to an I/O port byte address; for example, the control bit for address 41 (decimal) in the I/O address space is found at bit position 1 of the sixth byte in the bit map. The processor tests all the bits corresponding to the I/O port being addressed; for example, a doubleword operation tests four bits corresponding to four adjacent byte addresses. If any tested bit is set, a general-protection exception is generated. If all tested bits are clear, the I/O operation proceeds.

Because I/O ports which are not aligned to word and doubleword boundaries are permitted, it is possible that the processor may need to access two bytes in the bit map when I/O permission is checked. For maximum speed, the processor has been designed to read two bytes for every access to an I/O port. To prevent exceptions from being generated when the ports with the highest addresses are accessed, an extra byte needs to come after the table. This byte must have all of its bits set, and it must be within the segment limit.

It is not necessary for the I/O permission bit map to represent all the I/O addresses. I/O addresses not spanned by the map are treated as if they had set bits in the map. For example, if the TSS segment limit is 10 bytes past the bit map base address, the map has 11 bytes and the first 80 I/O ports are mapped. Higher addresses in the I/O address space generate exceptions.

If the I/O bit map base address is greater than or equal to the TSS segment limit, there is no I/O permission map, and all I/O instructions generate exceptions. The base address must be less than or equal to ODFFFH.
Exceptions and Interrupts
CHAPTER 9
EXCEPTIONS AND INTERRUPTS

Exceptions and interrupts are forced transfers of execution to a task or a procedure. The task or procedure is called a handler. Interrupts occur at random times during the execution of a program, in response to signals from hardware. Exceptions occur when instructions are executed which provoke exceptions. Usually, the servicing of interrupts and exceptions is performed in a manner transparent to application programs. Interrupts are used to handle events external to the processor, such as requests to service peripheral devices. Exceptions handle conditions detected by the processor in the course of executing instructions, such as division by 0.

There are two sources for interrupts and two sources for exceptions:

1. Interrupts
   - Maskable interrupts, which are received on the INTR input of the Intel486 processor. Maskable interrupts do not occur unless the interrupt-enable flag (IF) is set.
   - Nonmaskable interrupts, which are received on the NMI (Non-Maskable Interrupt) input of the processor. The processor does not provide a mechanism to prevent nonmaskable interrupts.

2. Exceptions
   - Processor-detected exceptions. These are further classified as faults, traps, and aborts.

3. Programmed exceptions. The INTO, INT 3, INT n, and BOUND instructions may trigger exceptions. These instructions often are called "software interrupts," but the processor handles them as exceptions.

This chapter explains the features of the Intel486 processor which control and respond to interrupts.

9.1 EXCEPTION AND INTERRUPT VECTORS

The processor associates an identifying number with each different type of interrupt or exception. This number is called a vector.

The NMI interrupt and the exceptions are assigned vectors in the range 0 through 31. Not all of these vectors are currently used by the processor; unassigned vectors in this range are reserved for possible future uses. Do not use unassigned vectors.

The vectors for maskable interrupts are determined by hardware. External interrupt controllers (such as Intel's 8259A Programmable Interrupt Controller) put the vector on the bus of the Intel486 processor during its interrupt-acknowledge cycle. Any vectors in the range 32 through 255 can be used. Table 9-1 shows the assignment of exception and interrupt vectors.
Table 9-1. Exception and Interrupt Vectors

<table>
<thead>
<tr>
<th>Vector Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Divide Error</td>
</tr>
<tr>
<td>1</td>
<td>Debug Exception</td>
</tr>
<tr>
<td>2</td>
<td>NMI Interrupt</td>
</tr>
<tr>
<td>3</td>
<td>Breakpoint</td>
</tr>
<tr>
<td>4</td>
<td>INTO-detected Overflow</td>
</tr>
<tr>
<td>5</td>
<td>BOUND Range Exceeded</td>
</tr>
<tr>
<td>6</td>
<td>Invalid Opcode</td>
</tr>
<tr>
<td>7</td>
<td>Device Not Available</td>
</tr>
<tr>
<td>8</td>
<td>Double Fault</td>
</tr>
<tr>
<td>9</td>
<td>CoProcessor Segment Overrun.</td>
</tr>
<tr>
<td>10</td>
<td>Invalid Task State Segment</td>
</tr>
<tr>
<td>11</td>
<td>Segment Not Present</td>
</tr>
<tr>
<td>12</td>
<td>Stack Fault</td>
</tr>
<tr>
<td>13</td>
<td>General Protection</td>
</tr>
<tr>
<td>14</td>
<td>Page Fault</td>
</tr>
<tr>
<td>15</td>
<td>(Intel reserved. Do not use.)</td>
</tr>
<tr>
<td>16</td>
<td>Floating-Point Error</td>
</tr>
<tr>
<td>17</td>
<td>Alignment Check</td>
</tr>
<tr>
<td>18-31</td>
<td>(Intel reserved. Do not use.)</td>
</tr>
<tr>
<td>32-255</td>
<td>Maskable Interrupts</td>
</tr>
</tbody>
</table>

Exceptions are classified as *faults, traps, or aborts* depending on the way they are reported and whether restart of the instruction which caused the exception is supported.

Faults—A fault is an exception which is reported at the instruction boundary prior to the instruction in which the exception was detected. The fault is reported with the machine restored to a state which permits the instruction to be restarted. The return address for the fault handler points to the instruction which generated the fault, rather than the instruction following the faulting instruction.

Traps—A trap is an exception which is reported at the instruction boundary immediately after the instruction in which the exception was detected.

Aborts—An abort is an exception which does not always report the location of the instruction causing the exception and does not allow restart of the program which caused the exception. Aborts are used to report severe errors, such as hardware errors and inconsistent or illegal values in system tables.

**9.2 INSTRUCTION RESTART**

For most exceptions and interrupts, transfer of execution does not take place until the end of the current instruction. This leaves the EIP register pointing at the instruction which comes after the instruction which was being executed when the exception or interrupt occurred. If the instruction has a repeat prefix, transfer takes place at the end of
the current iteration with the registers set to execute the next iteration. But if the exception is a fault, the processor registers are restored to the state they held before execution of the instruction began. This permits instruction restart.

Instruction restart is used to handle exceptions which block access to operands. For example, an application program could make reference to data in a segment which is not present in memory. When the exception occurs, the exception handler must load the segment (probably from a hard disk) and resume execution beginning with the instruction which caused the exception. At the time the exception occurs, the instruction may have altered the contents of some of the processor registers. If the instruction read an operand from the stack, it is necessary to restore the stack pointer to its previous value. All of these restoring operations are performed by the processor in a manner completely transparent to the application program.

When a fault occurs, the EIP register is restored to point to the instruction which received the exception. When the exception handler returns, execution resumes with this instruction.

9.3 ENABLING AND DISABLING INTERRUPTS

Certain conditions and flag settings cause the processor to inhibit certain kinds of interrupts and exceptions.

9.3.1 NMI Masks Further NMIs

While an NMI interrupt handler is executing, the processor disables additional calls to the procedure or task which handles the interrupt until the next IRET instruction is executed. This prevents stacking up calls to the interrupt handler. It is recommended that interrupt gates be used for NMI's in order to disable nested maskable interrupts, since an IRET instruction from the maskable-interrupt handler would re-enable NMI.

9.3.2 IF Masks INTR

The IF flag can turn off servicing of interrupts received on the INTR pin of the processor. When the IF flag is clear, INTR interrupts are ignored; when the IF flag is set, INTR interrupts are serviced. As with the other flag bits, the processor clears the IF flag in response to a RESET signal. The STI and CLI instructions set and clear the IF flag.

CLI (Clear Interrupt-Enable Flag) and STI (Set Interrupt-Enable Flag) put the IF flag (bit 9 in the EFLAGS register) in a known state. These instructions may be executed only if the CPL is an equal or more privileged level than the IOPL. A general-protection exception is generated if they are executed with a lesser privileged level.
The IF flag also is affected by the following operations:

- The PUSHF instruction stores all flags on the stack, where they can be examined and modified. The POPF instruction can be used to load the modified form back into the EFLAGS register.
- Task switches and the POPF and IRET instructions load the EFLAGS register; therefore, they can be used to modify the setting of the IF flag.
- Interrupts through interrupt gates automatically clear the IF flag, which disables interrupts. (Interrupt gates are explained later in this chapter).

### 9.3.3 RF Masks Debug Faults

The RF flag in the EFLAGS register can be used to turn off servicing of debug faults. If it is clear, debug faults are serviced; if it is set, they are ignored. This is used to suppress multiple calls to the debug exception handler when a breakpoint occurs.

For example, an instruction breakpoint may have been set for an instruction which references data in a segment which is not present in memory. When the instruction is executed for the first time, the breakpoint generates a debug exception. Before the debug handler returns, it should set the RF flag in the copy of the EFLAGS register saved on the stack. This allows the segment-not-present fault to be reported after the debug exception handler transfers execution back to the instruction. If the flag is not set, another debug exception occurs after the debug exception handler returns.

The processor sets the RF bit in the saved contents of the EFLAGS register when the other faults occur, so multiple debug exceptions are not generated when the instruction is restarted due to the segment-not-present fault. The processor clears its RF flag when the execution of the faulting instruction completes. This allows an instruction breakpoint to be generated for the following instruction. (See Chapter 11 for more information on debugging.)

### 9.3.4 MOV or POP to SS Masks Some Exceptions and Interrupts

Software which needs to change stack segments often uses a pair of instructions; for example:

```
MOV SS, AX
MOV ESP, StackTop
```

If an interrupt or exception occurs after the segment selector has been loaded but before the ESP register has been loaded, these two parts of the logical address into the stack space are inconsistent for the duration of the interrupt or exception handler.
To prevent this situation, the Intel486 processor inhibits interrupts, debug exceptions, and single-step trap exceptions after either a MOV to SS instruction or a POP to SS instruction, until the instruction boundary following the next instruction is reached. General-protection faults may still be generated. If the LSS instruction is used to modify the contents of the SS register, the problem does not occur.

9.4 PRIORITY AMONG SIMULTANEOUS EXCEPTIONS AND INTERRUPTS

If more than one exception or interrupt is pending at an instruction boundary, the processor services them in a predictable order. The priority among classes of exception and interrupt sources is shown in Table 9-2. The processor first services a pending exception or interrupt from the class which has the highest priority, transferring execution to the first instruction of the handler. Lower priority exceptions are discarded; lower priority interrupts are held pending. Discarded exceptions are re-issued when the interrupt handler returns execution to the point of interruption.

9.5 INTERRUPT DESCRIPTOR TABLE

The interrupt descriptor table (IDT) associates each exception or interrupt vector with a descriptor for the procedure or task which services the associated event. Like the GDT and LDTs, the IDT is an array of 8-byte descriptors. Unlike the GDT, the first entry of the IDT may contain a descriptor. To form an index into the IDT, the processor scales the exception or interrupt vector by eight, the number of bytes in a descriptor. Because

<table>
<thead>
<tr>
<th>Priority</th>
<th>Descriptions</th>
</tr>
</thead>
</table>
| Highest    | Debug Trap Exceptions from the last instruction (TF flag set, T bit in TSS set, or data breakpoint)  
             | Debug Fault Exceptions for the next instruction (code breakpoint)  
             | Faults from fetching next instruction (Segment-Not-Present Fault or General-Protection Fault)  
             | Non-Maskable Interrupt  
             | Maskable Interrupt  
             | Faults from instruction decoding (Illegal Opcode, instruction too long, or privilege violation) if WAIT instruction, Coprocessor-Not-Available  
             | Exception (TS and MP bits of CR0 set) if ESC instruction, Coprocessor-Not-Available  
             | Exception (EM or TS bits of CR0 set) if WAIT or ESC instruction, Coprocessor-Error  
             | Exception (Error# pin asserted)  
             | Segment-Not-Present Faults, Stack Faults, and General-Protection Faults for memory operands  
             | Alignment Faults for memory operands |
| Lowest     | Page Faults for memory operands |
there are only 256 vectors, the IDT need not contain more than 256 descriptors. It can contain fewer than 256 descriptors; descriptors are required only for the interrupt vectors which may occur.

The IDT may reside anywhere in physical memory. As Figure 9-1 shows, the processor locates the IDT using the IDTR register. This register holds both a 32-bit base address and 16-bit limit for the IDT. The LIDT and SIDT instructions load and store the contents of the IDTR register. Both instructions have one operand, which is the address of six bytes in memory.

If a vector references a descriptor beyond the limit, the processor enters shutdown mode. In this mode, the processor stops executing instructions until an NMI interrupt is received or reset initialization is invoked. The processor generates a special bus cycle to

---

**Figure 9-1. IDTR Register Locates IDT in Memory**

---
indicate it has entered shutdown mode. Software designers may need to be aware of the response of hardware to receiving this signal. For example, hardware may turn on an indicator light on the front panel, generate an NMI interrupt to record diagnostic information, or invoke reset initialization.

**LIDT (Load IDT register)** loads the IDTR register with the base address and limit held in the memory operand. This instruction can be executed only when the CPL is 0. It normally is used by the initialization code of an operating system when creating an IDT. An operating system also may use it to change from one IDT to another.

**SIDT (Store IDT register)** copies the base and limit value stored in IDTR to memory. This instruction can be executed at any privilege level.

### 9.6 IDT DESCRIPTORS

The IDT may contain any of three kinds of descriptors:

- Task gates
- Interrupt gates
- Trap gates

Figure 9-2 shows the format of task gates, interrupt gates, and trap gates. (The task gate in an IDT is the same as the task gate in the GDT or an LDT already discussed in Chapter 7.)

### 9.7 INTERRUPT TASKS AND INTERRUPT PROCEDURES

Just as a CALL instruction can call either a procedure or a task, so an exception or interrupt can “call” an interrupt handler as either a procedure or a task. When responding to an exception or interrupt, the processor uses the exception or interrupt vector to index to a descriptor in the IDT. If the processor indexes to an interrupt gate or trap gate, it calls the handler in a manner similar to a CALL to a call gate. If the processor finds a task gate, it causes a task switch in a manner similar to a CALL to a task gate.

#### 9.7.1 Interrupt Procedures

An interrupt gate or trap gate indirectly references a procedure which runs in the context of the currently executing task, as shown in Figure 9-3. The selector of the gate points to an executable-segment descriptor in either the GDT or the current LDT. The offset field of the gate descriptor points to the beginning of the exception or interrupt handling procedure.

The Intel486 processor calls an exception or interrupt handling procedure in much the same manner as a procedure call; the differences are explained in the following sections.
### Exceptions and Interrupts

#### Task Gate

<table>
<thead>
<tr>
<th>Offset 31:16</th>
<th>DPL</th>
<th>Offset 15:0</th>
<th>Reserved +4</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>1</td>
<td>1 1 1 1 1 1</td>
<td>0 0 1 0 1</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>6 5 4 3 2 1</td>
<td></td>
</tr>
<tr>
<td>TSS Segment Selector</td>
<td>Reserved</td>
<td>+0</td>
<td></td>
</tr>
</tbody>
</table>

#### Interrupt Gate

<table>
<thead>
<tr>
<th>Offset 31:16</th>
<th>DPL</th>
<th>Offset 15:0</th>
<th>Reserved +4</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>1</td>
<td>2 2 2 2 2 1</td>
<td>0 1 1 0 0 0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>4 3 2 1 0 9</td>
<td></td>
</tr>
<tr>
<td>Segment Selector</td>
<td>Offset 15:00</td>
<td>+0</td>
<td></td>
</tr>
</tbody>
</table>

#### Trap Gate

<table>
<thead>
<tr>
<th>Offset 31:16</th>
<th>DPL</th>
<th>Offset 15:0</th>
<th>Reserved +4</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>1</td>
<td>1 1 1 1 1 1</td>
<td>0 1 1 1 0 0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>6 5 4 3 2 1</td>
<td></td>
</tr>
<tr>
<td>Segment Selector</td>
<td>Offset 15:00</td>
<td>+0</td>
<td></td>
</tr>
</tbody>
</table>

- **DPL**: Descriptor Privilege Level
- **Offset**: Offset to Procedure Entry Point
- **P**: Segment Present Bit
- **Reserved**: Do Not Use
- **Selector**: Segment Selector for Destination Code Segment

---

Figure 9-2. IDT Gate Descriptors
Figure 9-3. Interrupt Procedure Call
9.7.1.1 STACK OF INTERRUPT PROCEDURE

Just as with a transfer of execution using a CALL instruction, a transfer to an exception or interrupt handling procedure uses the stack to store the processor state. As Figure 9-4 shows, an interrupt pushes the contents of the EFLAGS register onto the stack before pushing the address of the interrupted instruction.

Certain types of exceptions also push an error code on the stack. An exception handler can use the error code to help diagnose the exception.

![Figure 9-4. Stack Frame After Exception or Interrupt](image-url)
9.7.1.2 RETURNING FROM AN INTERRUPT PROCEDURE

An interrupt procedure differs from a normal procedure in the method of leaving the procedure. The IRET instruction is used to exit from an interrupt procedure. The IRET instruction is similar to the RET instruction except that it increments the contents of the ESP register by an extra four bytes and restores the saved flags into the EFLAGS register. The IOPL field of the EFLAGS register is restored only if the CPL is 0. The IF flag is changed only if CPL ≤ IOPL.

9.7.1.3 FLAG USAGE BY INTERRUPT PROCEDURE

Interrupts using either interrupt gates or trap gates cause the TF flag to be cleared after its current value is saved on the stack as part of the saved contents of the EFLAGS register. In so doing, the processor prevents instruction tracing from affecting interrupt response. A subsequent IRET instruction restores the TF flag to the value in the saved contents of the EFLAGS register on the stack.

The difference between an interrupt gate and a trap gate is its effect on the IF flag. An interrupt which uses an interrupt gate clears the IF flag, which prevents other interrupts from interfering with the current interrupt handler. A subsequent IRET instruction restores the IF flag to the value in the saved contents of the EFLAGS register on the stack. An interrupt through a trap gate does not change the IF flag.

9.7.1.4 PROTECTION IN INTERRUPT PROCEDURES

The privilege rule which governs interrupt procedures is similar to that for procedure calls: the processor does not permit an interrupt to transfer execution to a procedure in a less privileged segment (numerically greater privilege level). An attempt to violate this rule results in a general-protection exception.

Because interrupts generally do not occur at predictable times, this privilege rule effectively imposes restrictions on the privilege levels at which exception and interrupt handling procedures can run. Either of the following techniques can be used to keep the privilege rule from being violated.

- The exception or interrupt handler can be placed in a conforming code segment. This technique can be used by handlers for certain exceptions (divide error, for example). These handlers must use only the data available on the stack. If the handler needs data from a data segment, the data segment would have to have privilege level 3, which would make it unprotected.

- The handler can be placed in a code segment with privilege level 0. This handler would always run, no matter what CPL the program has.
9.7.2 Interrupt Tasks

A task gate in the IDT indirectly references a task, as Figure 9-5 illustrates. The segment selector in the task gate addresses a TSS descriptor in the GDT.

Figure 9-5. Interrupt Task Switch
When an exception or interrupt calls a task gate in the IDT, a task switch results. Handling an interrupt with a separate task offers two advantages:

- The entire context is saved automatically.
- The interrupt handler can be isolated from other tasks by giving it a separate address space. This is done by giving it a separate LDT.

A task switch caused by an interrupt operates in the same manner as the other task switches described in Chapter 7. The interrupt task returns to the interrupted task by executing an IRET instruction.

Some exceptions return an error code. If the task switch is caused by one of these, the processor pushes the code onto the stack corresponding to the privilege level of the interrupt handler.

When interrupt tasks are used in an operating system for the Intel486 processor, there are actually two mechanisms which can create new tasks: the software scheduler (part of the operating system) and the hardware scheduler (part of the processor's interrupt mechanism). The software scheduler needs to accommodate interrupt tasks which may be generated when interrupts are enabled.

### 9.8 ERROR CODE

With exceptions related to a specific segment, the processor pushes an error code onto the stack of the exception handler (whether it is a procedure or task). The error code has the format shown in Figure 9-6. The error code resembles a segment selector; however instead of an RPL field, the error code contains two one-bit fields:

1. The processor sets the EXT bit if an event external to the program caused the exception.
2. The processor sets the IDT bit if the index portion of the error code refers to a gate descriptor in the IDT.

If the IDT bit is not set, the TI bit indicates whether the error code refers to the GDT (TI bit clear) or to the LDT (TI bit set). The remaining 13 bits are the upper bits of the selector for the segment. In some cases the error code is null (i.e., all bits in the lower word are clear).

![Figure 9-6. Error Code](image-url)
The error code is pushed on the stack as a doubleword. This is done to keep the stack aligned on addresses which are multiples of four. The upper half of the doubleword is reserved.

9.9 EXCEPTION CONDITIONS

The following sections describe conditions which generate exceptions. Each description classifies the exception as a fault, trap, or abort. This classification provides information needed by system programmers for restarting the procedure in which the exception occurred:

- **Faults** — The saved contents of the CS and EIP registers point to the instruction which generated the fault.
- **Traps** — The saved contents of the CS and EIP registers stored when the trap occurs point to the instruction to be executed after the instruction which generated the trap. If a trap is detected during an instruction which transfers execution, the saved contents of the CS and EIP registers reflect the transfer. For example, if a trap is detected in a JMP instruction, the saved contents of the CS and EIP registers point to the destination of the JMP instruction, not to the instruction at the next address above the JMP instruction.
- **Aborts** — An abort is an exception which permits neither precise location of the instruction causing the exception nor restart of the program which caused the exception. Aborts are used to report severe errors, such as hardware errors and inconsistent or illegal values in system tables.

9.9.1 Interrupt 0—Divide Error

The divide-error fault occurs during a DIV or an IDIV instruction when the divisor is 0.

9.9.2 Interrupt 1—Debug Exceptions

The processor generates a debug exception for a number of conditions; whether the exception is a fault or a trap depends on the condition, as shown below:

- Instruction address breakpoint fault
- Data address breakpoint trap
- General detect fault
- Single-step trap
- Task-switch breakpoint trap

The processor does not push an error code for this exception. An exception handler can examine the debug registers to determine which condition caused the exception. See Chapter 11 for more detailed information about debugging and the debug registers.
9.9.3 Interrupt 3—Breakpoint

The INT 3 instruction generates a breakpoint trap. The INT 3 instruction is one byte long, which makes it easy to replace an opcode in a code segment in RAM with the breakpoint opcode. The operating system or a debugging tool can use a data segment mapped to the same physical address space as the code segment to place an INT 3 instruction in places where it is desired to call the debugger. Debuggers use breakpoints as a way to suspend program execution in order to examine registers, variables, etc.

The saved contents of the CS and EIP registers point to the byte following the breakpoint. If a debugger allows the suspended program to resume execution, it replaces the INT 3 instruction with the original opcode at the location of the breakpoint, and it decrements the saved contents of the EIP register before returning. See Chapter 11 for more information on debugging.

9.9.4 Interrupt 4—Overflow

The overflow trap occurs when the processor executes an INTO instruction with the OF flag set. Because signed and unsigned arithmetic both use some of the same instructions, the processor cannot determine when overflow actually occurs. Instead, it sets the OF flag when the results, if interpreted as signed numbers, would be out of range. When doing arithmetic on signed operands, the OF flag can be tested directly or the INTO instruction can be used.

9.9.5 Interrupt 5—Bounds Check

The bounds-check fault is generated when the processor, while executing a BOUND instruction, finds that the operand exceeds the specified limits. A program can use the BOUND instruction to check a signed array index against signed limits defined in a block of memory.

9.9.6 Interrupt 6—Invalid Opcode

The invalid-opcode fault is generated when an invalid opcode is detected by the execution unit. (The exception is not detected until an attempt is made to execute the invalid opcode; i.e., prefetching an invalid opcode does not cause this exception.) No error code is pushed on the stack. The exception can be handled within the same task.

This exception also occurs when the type of operand is invalid for the given opcode. Examples include an intersegment JMP instruction using a register operand, or an LES instruction with a register source operand.
A third condition which generates this exception is the use of the LOCK prefix with an instruction which may not be locked. Only certain instructions may be used with bus locking, and only forms of these instructions which write to a destination in memory may be used. All other uses of the LOCK prefix generate an invalid-opcode exception.

NOTE

Table 9-3 is a list of undefined opcodes that are reserved by Intel. These opcodes do not generate interrupt 6.

9.9.7 Interrupt 7—Device Not Available

The device-not-available fault is generated by either of two conditions:
- The processor executes an ESC instruction, and the EM bit of the CR0 register is set.
- The processor executes a WAIT instruction (with MP = 1) or ESC instruction, and the TS bit of the CR0 register is set.

Interrupt 7 thus occurs when the programmer wants ESC instructions to be handled by software (EM set), or when a WAIT or ESC instruction is encountered and the context of the floating-point unit is different from that of the current task.

On the 286 and Intel386 processors, the MP bit in the CR0 register is used with the TS bit to determine if WAIT instructions should generate exceptions. For programs running on the Intel486 processor, the MP bit should always be set.

<table>
<thead>
<tr>
<th>Table 9-3. Intel Reserved Opcodes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Single Byte</strong></td>
</tr>
<tr>
<td>82</td>
</tr>
<tr>
<td>D6</td>
</tr>
<tr>
<td>F1</td>
</tr>
<tr>
<td><strong>Double Byte</strong></td>
</tr>
<tr>
<td>0F 07</td>
</tr>
<tr>
<td>0F 10</td>
</tr>
<tr>
<td>0F 11</td>
</tr>
<tr>
<td>0F 12</td>
</tr>
<tr>
<td>0F 13</td>
</tr>
<tr>
<td>F6 XX</td>
</tr>
<tr>
<td>F7 XX</td>
</tr>
<tr>
<td>C0 XX</td>
</tr>
<tr>
<td>C1 XX</td>
</tr>
<tr>
<td>D0 XX</td>
</tr>
<tr>
<td>D1 XX</td>
</tr>
<tr>
<td>D2 XX</td>
</tr>
<tr>
<td>D3 XX</td>
</tr>
</tbody>
</table>
9.9.8 Interrupt 8—Double Fault

Normally, when the processor detects an exception while trying to call the handler for a prior exception, the two exceptions can be handled serially. If, however, the processor cannot handle them serially, it signals the double-fault exception instead. To determine when two faults are to be signalled as a double fault, the Intel486 processor divides the exceptions into three classes: benign exceptions, contributory exceptions, and page faults. Table 9-4 shows this classification.

When two benign exceptions or interrupts occur, or one benign and one contributory, the two events can be handled in succession. When two contributory events occur, they cannot be handled, and a double-fault exception is generated.

If a benign or contributory exception is followed by a page fault, the two events can be handled in succession. This is also true if a page fault is followed by a benign exception. However if a page fault is followed by a contributory exception or another page fault, a double-fault abort is generated.

An initial segment or page fault encountered while prefetching instructions is outside the domain of Table 9-4. Any further faults generated while the processor is attempting to transfer control to the appropriate fault handler could still lead to a double-fault sequence.

The processor always pushes an error code onto the stack of the double-fault handler; however, the error code is always 0. The faulting instruction may not be restarted. If any other exception occurs while attempting to call the double-fault handler, the processor enters shutdown mode. This mode is similar to the state following execution of a HLT instruction. No instructions are executed until an NMI interrupt or a RESET signal is

<table>
<thead>
<tr>
<th>Class</th>
<th>Vector Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Benign Exceptions</td>
<td>1</td>
<td>Debug Exceptions</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>NMI Interrupt</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>Breakpoint</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>Overflow</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>Bounds Check</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>Invalid Opcode</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>Device Not Available</td>
</tr>
<tr>
<td></td>
<td>16</td>
<td>Floating-Point Error</td>
</tr>
<tr>
<td>Contributory Exceptions</td>
<td>0</td>
<td>Divide Error</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>Invalid TSS</td>
</tr>
<tr>
<td></td>
<td>11</td>
<td>Segment Not Present</td>
</tr>
<tr>
<td></td>
<td>12</td>
<td>Stack Fault</td>
</tr>
<tr>
<td></td>
<td>13</td>
<td>General Protection</td>
</tr>
<tr>
<td>Page Faults</td>
<td>14</td>
<td>Page Fault</td>
</tr>
</tbody>
</table>

Table 9-4. Interrupt and Exception Classes
received. If the shutdown occurs while the processor is executing an NMI interrupt handler, then only a RESET can restart the processor. The processor generates a special bus cycle to indicate it has entered shutdown mode.

9.9.9 Interrupt 9—(Intel reserved. Do not use.)

Interrupt 9, the coprocessor-segment overrun abort, is generated in Intel386 CPU/Intel387 math coprocessor systems when the Intel386 CPU detects a page or segment violation while transferring the middle portion of an Intel387 math coprocessor operand. This interrupt is not generated by the Intel486 processor; interrupt 13 occurs instead.

9.9.10 Interrupt 10—Invalid TSS

An invalid-TSS fault is generated if a task switch to a segment with an invalid TSS is attempted. A TSS is invalid in the cases shown in Table 9-5. An error code is pushed onto the stack of the exception handler to help identify the cause of the fault. The EXT bit indicates whether the exception was caused by a condition outside the control of the program (e.g., if an external interrupt using a task gate attempted a task switch to an invalid TSS).

This fault can occur either in the context of the original task or in the context of the new task. Until the processor has completely verified the presence of the new TSS, the exception occurs in the context of the original task. Once the existence of the new TSS is verified, the task switch is considered complete; i.e., the TR register is loaded with a selector for the new TSS and, if the switch is due to a CALL or interrupt, the Link field of the new TSS references the old TSS. Any errors discovered by the processor after this point are handled in the context of the new task.

To ensure a TSS is available to process the exception, the handler for an invalid-TSS exception must be a task called using a task gate.

<table>
<thead>
<tr>
<th>Error Code</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TSS segment</td>
<td>TSS segment limit less than 67H</td>
</tr>
<tr>
<td>LDT segment</td>
<td>Invalid LDT or LDT not present</td>
</tr>
<tr>
<td>Stack segment</td>
<td>Stack segment selector exceeds descriptor table limit</td>
</tr>
<tr>
<td>Stack segment</td>
<td>Stack segment is not writable</td>
</tr>
<tr>
<td>Stack segment</td>
<td>Stack segment DPL not compatible with CPL</td>
</tr>
<tr>
<td>Stack segment</td>
<td>Stack segment selector RPL not compatible with CPL</td>
</tr>
<tr>
<td>Code segment</td>
<td>Code segment selector exceeds descriptor table limit</td>
</tr>
<tr>
<td>Code segment</td>
<td>Code segment is not executable</td>
</tr>
<tr>
<td>Code segment</td>
<td>Non-conforming code segment DPL not equal to CPL</td>
</tr>
<tr>
<td>Code segment</td>
<td>Conforming code segment DPL greater than CPL</td>
</tr>
<tr>
<td>Data segment</td>
<td>Data segment selector exceeds descriptor table limit</td>
</tr>
<tr>
<td>Data segment</td>
<td>Data segment not readable</td>
</tr>
</tbody>
</table>
9.9.11 Interrupt 11—Segment Not Present

The segment-not-present fault is generated when the processor detects that the present bit of a descriptor is clear. The processor can generate this fault in any of these cases:

- While attempting to load the CS, DS, ES, FS, or GS registers; loading the SS register, however, causes a stack fault.
- While attempting to load the LDT register using an LLDT instruction; loading the LDT register during a task switch operation, however, causes an invalid-TSS exception.
- While attempting to use a gate descriptor which is marked segment-not-present.

This fault is restartable. If the exception handler loads the segment and returns, the interrupted program resumes execution.

If a segment-not-present exception occurs during a task switch, not all the steps of the task switch are complete. During a task switch, the processor first loads all the segment registers, then checks their contents for validity. If a segment-not-present exception is discovered, the remaining segment registers have not been checked and therefore may not be usable for referencing memory. The segment-not-present handler should not rely on being able to use the segment selectors found in the CS, SS, DS, ES, FS, and GS registers without causing another exception. The exception handler should check all segment registers before trying to resume the new task; otherwise, general protection faults may result later under conditions which make diagnosis more difficult. There are three ways to handle this case:

1. Handle the segment-not-present fault with a task. The task switch back to the interrupted task causes the processor to check the registers as it loads them from the TSS.
2. Use the PUSH and POP instructions on all segment registers. Each POP instruction causes the processor to check the new contents of the segment register.
3. Check the saved contents of each segment register in the TSS, simulating the test which the processor makes when it loads a segment register.

This exception pushes an error code onto the stack. The EXT bit of the error code is set if an event external to the program caused an interrupt which subsequently referenced a not-present segment. The IDT bit is set if the error code refers to an IDT entry (e.g., an INT instruction referencing a not-present gate).

An operating system typically uses the segment-not-present exception to implement virtual memory at the segment level. A not-present indication in a gate descriptor, however, usually does not indicate that a segment is not present (because gates do not necessarily correspond to segments). Not-present gates may be used by an operating system to trigger exceptions of special significance to the operating system.
9.9.12 Interrupt 12—Stack Exception

A stack fault is generated under two conditions:

- As a result of a limit violation in any operation which refers to the SS register. This includes stack-oriented instructions such as POP, PUSH, ENTER, and LEAVE, as well as other memory references which implicitly use the stack (for example, MOV AX, [BP + 6]). The ENTER instruction generates this exception when there is too little space for allocating local variables.
- When attempting to load the SS register with a descriptor which is marked segment-not-present but is otherwise valid. This can occur in a task switch, a CALL instruction to a different privilege level, a return to a different privilege level, an LSS instruction, or a MOV or POP instruction to the SS register.

When the processor detects a stack exception, it pushes an error code onto the stack of the exception handler. If the exception is due to a not-present stack segment or to overflow of the new stack during an interlevel CALL, the error code contains a selector to the segment which caused the exception (the exception handler can test the present bit in the descriptor to determine which exception occurred); otherwise, the error code is 0.

An instruction generating this fault is restartable in all cases. The return address pushed onto the exception handler’s stack points to the instruction which needs to be restarted. This instruction usually is the one which caused the exception; however, in the case of a stack exception from loading a not-present stack-segment descriptor during a task switch, the indicated instruction is the first instruction of the new task.

When a stack exception occurs during a task switch, the segment registers may not be usable for addressing memory. During a task switch, the selector values are loaded before the descriptors are checked. If a stack exception is generated, the remaining segment registers have not been checked and may cause exceptions if they are used. The stack fault handler should not expect to use the segment selectors found in the CS, SS, DS, ES, FS, and GS registers without causing another exception. The exception handler should check all segment registers before trying to resume the new task; otherwise, general protection faults may result later under conditions where diagnosis is more difficult.

9.9.13 Interrupt 13—General Protection

All protection violations which do not cause another exception cause a general-protection exception. This includes (but is not limited to):

- Exceeding the segment limit when using the CS, DS, ES, FS, or GS segments.
- Exceeding the segment limit when referencing a descriptor table.
- Transferring execution to a segment which is not executable.
- Writing to a read-only data segment or a code segment.
- Reading from an execute-only code segment.
- Loading the SS register with a selector for a read-only segment (unless the selector comes from a TSS during a task switch, in which case an invalid-TSS exception occurs).
- Loading the SS, DS, ES, FS, or GS register with a selector for a system segment.
- Loading the DS, ES, FS, or GS register with a selector for an execute-only code segment.
- Loading the SS register with the selector of an executable segment.
- Accessing memory using the DS, ES, FS, or GS register when it contains a null selector.
- Switching to a busy task.
- Violating privilege rules.
- Exceeding the instruction length limit of 15 bytes (this only can occur when redundant prefixes are placed before an instruction).
- Loading the CR0 register with a set PG bit (paging enabled) and a clear PE bit (protection disabled).
- Interrupt or exception through an interrupt or trap gate from virtual-8086 mode to a handler at a privilege level other than 0.

The general-protection exception is a fault. In response to a general-protection exception, the processor pushes an error code onto the exception handler's stack. If loading a descriptor causes the exception, the error code contains a selector to the descriptor; otherwise, the error code is null. The source of the selector in an error code may be any of the following:

1. An operand of the instruction.
2. A selector from a gate which is the operand of the instruction.
3. A selector from a TSS involved in a task switch.

9.9.14 Interrupt 14—Page Fault

A page fault occurs when paging is enabled (the PG bit in the CR0 register is set) and the processor detects one of the following conditions while translating a linear address to a physical address:

- The page-directory or page-table entry needed for the address translation has a clear Present bit, which indicates that a page table or the page containing the operand is not present in physical memory.
- The procedure does not have sufficient privilege to access the indicated page.

If a page fault is caused by a page level protection violation, the access bits in both the page-table and page-directory are set when the faults occur.
The processor provides the page fault handler two items of information which aid in diagnosing the exception and recovering from it:

- An error code on the stack. The error code for a page fault has a format different from that for other exceptions (see Figure 9-7). The error code tells the exception handler three things:

  1. Whether the exception was due to a not-present page or to an access rights violation.

  2. Whether the processor was executing at user or supervisor level at the time of the exception.

  3. Whether the memory access which caused the exception was a read or write.

- The contents of the CR2 register. The processor loads the CR2 register with the 32-bit linear address which generated the exception. The exception handler can use this address to locate the corresponding page directory and page table entries. If another page fault occurs during execution of the page fault handler, the handler will push the contents of the CR2 register onto the stack.

<table>
<thead>
<tr>
<th>FIELD</th>
<th>VALUE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>U/S</td>
<td>0</td>
<td>The access causing the fault originated when the processor was executing in supervisor mode.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>The access causing the fault originated when the processor was executing in user mode.</td>
</tr>
<tr>
<td>W/R</td>
<td>0</td>
<td>The access causing the fault was a read.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>The access causing the fault was a write.</td>
</tr>
<tr>
<td>P</td>
<td>0</td>
<td>The fault was caused by a not-present page.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>The fault was caused by a page-level protection violation</td>
</tr>
</tbody>
</table>

Figure 9-7. Page Fault Error Code
9.9.14.1 PAGE FAULT DURING TASK SWITCH

These operations during a task switch cause access to memory:

1. Write the state of the original task in the TSS of that task.
2. Read the GDT to locate the TSS descriptor of the new task.
3. Read the TSS of the new task to check the types of segment descriptors from the TSS.
4. May read the LDT of the new task in order to verify the segment registers stored in the new TSS.

A page fault can result from accessing any of these operations. In the last two cases the exception occurs in the context of the new task. The instruction pointer refers to the next instruction of the new task, not to the instruction which caused the task switch (or the last instruction to be executed, in the case of an interrupt). If the design of the operating system permits page faults to occur during task-switches, the page-fault handler should be called through a task gate.

9.9.14.2 PAGE FAULT WITH INCONSISTENT STACK POINTER

Special care should be taken to ensure that a page fault does not cause the processor to use an invalid stack pointer (SS:ESP). Software written for Intel 16-bit processors often uses a pair of instructions to change to a new stack; for example:

```
MOV SS, AX
MOV SP, StackTop
```

With the Intel486 processor, because the second instruction accesses memory, it is possible to get a page fault after the selector in the SS segment register has been changed but before the contents of the SP register have received the corresponding change. At this point, the two parts of the stack pointer SS:SP (or, for 32-bit programs, SS:ESP) are inconsistent. The new stack segment is being used with the old stack pointer.

The processor does not use the inconsistent stack pointer if the handling of the page fault causes a stack switch to a well defined stack (i.e., the handler is a task or a more privileged procedure). However, if the page fault occurs at the same privilege level and in the same task as the page fault handler, the processor will attempt to use the stack indicated by the inconsistent stack pointer.

In systems which use paging and handle page faults within the faulting task (with trap or interrupt gates), software executing at the same privilege level as the page fault handler should initialize a new stack by using the LSS instruction rather than an instruction pair shown above. When the page fault handler is running at privilege level 0 (the normal case), the problem is limited to programs which run at privilege level 0, typically the kernel of the operating system.
9.9.15 Interrupt 16—Floating-Point Error

A floating-point-error fault signals an error generated by a floating-point arithmetic instruction. Interrupt 16 can occur only if the NE bit in the CR0 register is set. See Chapter 16 for more information on floating-point error reporting.

9.9.16 Interrupt 17—Alignment Check

An alignment-check fault can be generated for access to unaligned operands. For example, a word stored at an odd byte address, or a doubleword stored at an address which is not an integer multiple of four. Table 9-6 lists the alignment requirements by data type. To enable alignment checking, the following conditions must be true:

- AM bit in the CR0 register is set
- AC flag is set
- CPL is 3 (user mode)

Alignment checking is useful for programs which use the low two bits of pointers to identify the type of data structure they address. For example, a subroutine in a math library may accept pointers to numeric data structures. If the type of this structure is assigned a code of 10 (binary) in the lowest two bits of pointers to this type, math subroutines can correct for the type code by adding a displacement of −10 (binary). If the subroutine should ever receive the wrong pointer type, an unaligned reference would be produced, which would generate an exception.

Alignment-check faults are generated only in user mode (privilege level 3). Memory references which default to privilege level 0, such as segment descriptor loads, do not generate alignment-check faults, even when caused by a memory reference made in user mode.

<table>
<thead>
<tr>
<th>Data Type</th>
<th>Address Must Be Divisible By</th>
</tr>
</thead>
<tbody>
<tr>
<td>WORD</td>
<td>2</td>
</tr>
<tr>
<td>DWORD</td>
<td>4</td>
</tr>
<tr>
<td>Short REAL</td>
<td>4</td>
</tr>
<tr>
<td>Long REAL</td>
<td>8</td>
</tr>
<tr>
<td>TEMPREAL</td>
<td>8</td>
</tr>
<tr>
<td>Selector</td>
<td>2</td>
</tr>
<tr>
<td>48-bit Segmented Pointer</td>
<td>4</td>
</tr>
<tr>
<td>32-bit Flat Pointer</td>
<td>4</td>
</tr>
<tr>
<td>32-bit Segmented Pointer</td>
<td>2</td>
</tr>
<tr>
<td>48-bit &quot;Pseudo-Descriptor&quot;</td>
<td>4</td>
</tr>
<tr>
<td>FSTENV/FLDENV save area</td>
<td>4 or 2, depending on operand size</td>
</tr>
<tr>
<td>FSAVE/FRSTOR save area</td>
<td>4 or 2, depending on operand size</td>
</tr>
<tr>
<td>Bit String</td>
<td>4</td>
</tr>
</tbody>
</table>
Storing a 48-bit pseudo-descriptor (the memory image of the contents of a descriptor table base register) in user mode can generate an alignment-check fault. Although user-mode programs do not normally store pseudo-descriptors, the fault can be avoided by aligning the pseudo-descriptor to an odd word address (i.e., an address which is 2 MOD 4).

FSAVE and FRSTOR instructions generate unaligned references which can cause alignment-check faults. These instructions are rarely needed by application programs.

9.10 EXCEPTION SUMMARY

Table 9-7 summarizes the exceptions recognized by the Intel486 processor.

9.11 ERROR CODE SUMMARY

Table 9-8 summarizes the error information which is available with each exception.
## EXCEPTIONS AND INTERRUPTS

### Table 9-7. Exception Summary

<table>
<thead>
<tr>
<th>Description</th>
<th>Vector Number</th>
<th>Return Address Points to Faulting Instruction?</th>
<th>Exception Type</th>
<th>Source of the Exception</th>
</tr>
</thead>
<tbody>
<tr>
<td>Division by Zero</td>
<td>0</td>
<td>Yes</td>
<td>FAULT</td>
<td>DIV and IDIV instructions</td>
</tr>
<tr>
<td>Debug Exceptions</td>
<td>1</td>
<td>*1</td>
<td>*1</td>
<td>Any code or data reference</td>
</tr>
<tr>
<td>Breakpoint</td>
<td>3</td>
<td>No</td>
<td>TRAP</td>
<td>INT 3 instruction</td>
</tr>
<tr>
<td>Overflow</td>
<td>4</td>
<td>No</td>
<td>TRAP</td>
<td>INTO instruction</td>
</tr>
<tr>
<td>Bounds Check</td>
<td>5</td>
<td>Yes</td>
<td>FAULT</td>
<td>BOUND instruction</td>
</tr>
<tr>
<td>Invalid Opcode</td>
<td>6</td>
<td>Yes</td>
<td>FAULT</td>
<td>Reserved Opcodes</td>
</tr>
<tr>
<td>Device Not Available</td>
<td>7</td>
<td>Yes</td>
<td>FAULT</td>
<td>ESC and WAIT instructions</td>
</tr>
<tr>
<td>Double Fault</td>
<td>8</td>
<td>Yes</td>
<td>ABORT</td>
<td>Any instruction</td>
</tr>
<tr>
<td>Invalid TSS</td>
<td>10</td>
<td>Yes²</td>
<td>FAULT</td>
<td>JMP, CALL, IRET instructions, interrupts, and exceptions</td>
</tr>
<tr>
<td>Segment Not Present</td>
<td>11</td>
<td>Yes²</td>
<td>FAULT</td>
<td>Any instruction which changes segments</td>
</tr>
<tr>
<td>Stack Fault</td>
<td>12</td>
<td>Yes</td>
<td>FAULT</td>
<td>Stack operations</td>
</tr>
<tr>
<td>General Protection</td>
<td>13</td>
<td>Yes</td>
<td>FAULT/TRA³</td>
<td>Any code or data reference</td>
</tr>
<tr>
<td>Page Fault</td>
<td>14</td>
<td>Yes</td>
<td>FAULT</td>
<td>Any code or data reference</td>
</tr>
<tr>
<td>Floating-Point Error</td>
<td>16</td>
<td>Yes</td>
<td>FAULT⁴</td>
<td>ESC and WAIT instructions</td>
</tr>
<tr>
<td>Alignment Check</td>
<td>17</td>
<td>Yes</td>
<td>FAULT</td>
<td>Any data reference</td>
</tr>
<tr>
<td>Software Interrupt</td>
<td>0 to 255</td>
<td>No</td>
<td>TRAP</td>
<td>INT n instructions</td>
</tr>
</tbody>
</table>

1. Debug exceptions are either traps or faults. The exception handler can distinguish between traps and faults by examining the contents of the DR6 register.

2. Restartability is conditional during task switches as documented in section 7.5.

3. All general-protection faults are restartable. If the fault occurs while attempting to call the handler, the interrupted program is restartable, but the interrupt may be lost.

4. Floating-point errors are not reported until the first ESC or WAIT instruction following the ESC instruction which generated the error.

9-26
Table 9-8. Error Code Summary

<table>
<thead>
<tr>
<th>Description</th>
<th>Vector Number</th>
<th>Is an Error Code Generated?</th>
</tr>
</thead>
<tbody>
<tr>
<td>Divide Error</td>
<td>0</td>
<td>No</td>
</tr>
<tr>
<td>Debug Exceptions</td>
<td>1</td>
<td>No</td>
</tr>
<tr>
<td>Breakpoint</td>
<td>3</td>
<td>No</td>
</tr>
<tr>
<td>Overflow</td>
<td>4</td>
<td>No</td>
</tr>
<tr>
<td>Bounds Check</td>
<td>5</td>
<td>No</td>
</tr>
<tr>
<td>Invalid Opcode</td>
<td>6</td>
<td>No</td>
</tr>
<tr>
<td>Device Not Available</td>
<td>7</td>
<td>No</td>
</tr>
<tr>
<td>Double Fault</td>
<td>8</td>
<td>Yes (always zero)</td>
</tr>
<tr>
<td>Invalid TSS</td>
<td>10</td>
<td>Yes</td>
</tr>
<tr>
<td>Segment Not Present</td>
<td>11</td>
<td>Yes</td>
</tr>
<tr>
<td>Stack Fault</td>
<td>12</td>
<td>Yes</td>
</tr>
<tr>
<td>General Protection</td>
<td>13</td>
<td>Yes</td>
</tr>
<tr>
<td>Page Fault</td>
<td>14</td>
<td>Yes</td>
</tr>
<tr>
<td>Floating-Point Error</td>
<td>16</td>
<td>No</td>
</tr>
<tr>
<td>Alignment Check</td>
<td>17</td>
<td>Yes (always zero)</td>
</tr>
<tr>
<td>Software Interrupt</td>
<td>0-255</td>
<td>No</td>
</tr>
</tbody>
</table>
Initialization
The Intel486 processor has an input, called the RESET pin, which invokes reset initialization. After RESET is asserted, some registers of the Intel486 processor are set to known states. These known states, such as the contents of the EIP register, are sufficient to allow software to begin execution. Software then can build the data structures in memory, such as the GDT and IDT tables, which are used by system and application software.

Hardware asserts the RESET signal at power-up. Hardware may assert this signal at other times. For example, a button may be provided for manually invoking reset initialization. Reset also may be the response of hardware to receiving a halt or shutdown indication.

After reset initialization, the DH register holds a number which identifies the processor type. Binary object code can be made compatible with other Intel processors by using this number to select the correct initialization software. Note the Intel486 processor has several processing modes. It begins execution in a mode which emulates an 8086 processor, called real-address mode. If protected mode is to be used (the mode in which the 32-bit instruction set is available), the initialization software changes the setting of a mode bit in the CR0 register.

10.1 PROCESSOR STATE AFTER RESET

A self test may be requested at power-up. The self test is requested by asserting the AHOLD input during the falling edge of the RESET signal. It is the responsibility of the hardware designer to provide the request for self test, if desired. If the self test is selected, it takes about $2^{20}$ clock periods to complete. (Intel reserves the right to change the exact number of periods without notification.)

The EAX register is clear if the Intel486 processor passed the test. A non-zero value in the EAX register after self test indicates the processor is faulty. If the self test is not requested, the contents of the EAX register after reset initialization are undefined (possibly non-zero). The DX register holds a component identifier and revision number after reset initialization, as shown in Figure 10-1. The DH register contains the value 4, which indicates an Intel486 processor. The DL register contains a unique identifier of the revision level.

The state of the CR0 register following power-up is shown in Figure 10-2. These states put the processor into real-address mode with paging disabled.

The state of the EBX, ECX, ESI, EDI, EBP, ESP, GDTR, LDTR, TR, debug registers (other than DR7), and floating-point operand stack is undefined following power-up. Software should not depend on any undefined states. The state of the flags and other registers following power-up is shown in Table 10-1.
Note that the invisible parts of the CS and DS segment registers are initialized to values which allow execution to begin, even though segments have not been defined. The base address for the code segment is set to 64K below the top of the physical address space, which allows room for a ROM to hold the initialization software. The base address for the data segments are set to the bottom of the physical address space (address 0), where RAM is expected to be. To preserve these addresses, no instruction which loads the segment registers should be executed until a descriptor table has been defined and its base address and limit have been loaded into the GDTR register. If CS is reloaded while in real mode, it will point to the lowest 1 Megabyte of physical memory.
Table 10-1. Processor State Following Power-Up

<table>
<thead>
<tr>
<th>Register</th>
<th>State (hexadecimal)</th>
</tr>
</thead>
<tbody>
<tr>
<td>EFLAGS</td>
<td>000000002H</td>
</tr>
<tr>
<td>EIP</td>
<td>000000FF0H</td>
</tr>
<tr>
<td>CS</td>
<td>0F0000H</td>
</tr>
<tr>
<td>DS</td>
<td>00000H</td>
</tr>
<tr>
<td>SS</td>
<td>0000H</td>
</tr>
<tr>
<td>ES</td>
<td>00000H</td>
</tr>
<tr>
<td>FS</td>
<td>0000H</td>
</tr>
<tr>
<td>GS</td>
<td>0000H</td>
</tr>
<tr>
<td>IDTR (base)</td>
<td>0000000000H</td>
</tr>
<tr>
<td>IDTR (limit)</td>
<td>03FFFH</td>
</tr>
<tr>
<td>DR6</td>
<td>FFFFFFFF00H</td>
</tr>
<tr>
<td>DR7</td>
<td>0000000000H</td>
</tr>
</tbody>
</table>

Floating-Point Unit Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>State (hexadecimal)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Control Word</td>
<td>037FEL</td>
</tr>
<tr>
<td>Status Word</td>
<td>0000FBB</td>
</tr>
<tr>
<td>Tag Word</td>
<td>FFFFFH</td>
</tr>
<tr>
<td>IP Offset</td>
<td>0000000000H</td>
</tr>
<tr>
<td>Data Operand Offset</td>
<td>0000000000H</td>
</tr>
<tr>
<td>CS Selector</td>
<td>0000HB</td>
</tr>
<tr>
<td>Operand Selector</td>
<td>0000H</td>
</tr>
<tr>
<td>Opcode</td>
<td>000H</td>
</tr>
</tbody>
</table>

**NOTE:** Undefined bits are reserved. Software should not depend on the states of any of these bits.

1. The high fourteen bits of the EFLAGS register are undefined following power-up. All of the flags are clear.
2. The invisible part of the CS register holds a base address of 0FFFF0000H and a limit of 0FFFFH.
3. The invisible parts of the DS and ES registers hold a base address of 0 and a limit of 0FFFFH.
4. The registers of the floating-point unit are not initialized unless the built-in self-test is invoked.

**10.2 Intel486 SX MICROPROCESSOR/Intel487 SX MATH COPROCESSOR INITIALIZATION**

This interface is designed for two distinct sockets: one for the Intel486 SX CPU and one for end-user/dealer upgrade with Intel487 SX Math CoProcessor. Refer to the _Intel486™ SX Microprocessor/Intel487™ SX Math CoProcessor Data Book_ for more details. The following should be considered when designing an Intel486 SX CPU/Intel487 SX MCP system.

1. The timing loops should be independent of the cpi. One way to attain this is to implement these loops in hardware and not in software (e.g., BIOS).

2. Initialization routine should check the presence of a math coprocessor (e.g., Intel487 SX math coprocessor) and should set the floating point related bits in the CR0 register accordingly. Recommended bit pattern is given in Table 10-2. The FSTCW instruction will give a value of FFFFH for the Intel486 SX microprocessor and 037Fh for the Intel487 SX math coprocessor.
Table 10-2. Recommended Values of the FP Related Bits for Intel486™ SX Microprocessor/Intel487™ SX Math CoProcessor System

<table>
<thead>
<tr>
<th>CR0 Bit</th>
<th>Intel486™ SX Microprocessor</th>
<th>Intel487™ SX Math CoProcessor</th>
</tr>
</thead>
<tbody>
<tr>
<td>EM</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>MP</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>NE</td>
<td>1</td>
<td>0, for DOS systems 1, for user-defined exception handler</td>
</tr>
</tbody>
</table>

Following is an example code to initialize the system and check for the presence of Intel486 SX microprocessor/Intel487 SX math coprocessor.

```assembly
fninit
fstcw mem_loc
mov ax, mem_loc
cmp ax, 037fh
jz Intel487 SX Math CoProcessor_present
jmp Intel486 SX microprocessor_present

; ax=037fh
; ax=ffffh
```

If the Intel487 SX math coprocessor is not present, the following code can be run to set the CR0 register for the Intel486 SX microprocessor.

```assembly
mov eax, cr0
and eax, ffffffff4
or eax, 0024h
mov cr0, eax

; make MP=0
; make EM=1, NE=1
```

The above initialization will cause any floating point instruction to generate the interrupt 7. The software emulation will then take control to execute these instructions. This code is not required if Intel487 SX math coprocessor is present in the system, thereupon the typical initialization routine for the Intel486 SX microprocessor will be adequate.

The interpretation of different combinations of the EM and MP bits is shown in Table 10-3.

Table 10-3. EM and MP Bits Interpretations

<table>
<thead>
<tr>
<th>EM</th>
<th>MP</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Numeric instructions are passed to FPU; WAIT ignores TS</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Numeric instructions are passed to FPU; WAIT tests TS</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Numeric instructions trap to emulator; WAIT ignores TS</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Numeric instructions trap to emulator, WAIT tests TS</td>
</tr>
</tbody>
</table>
10.3 SOFTWARE INITIALIZATION IN REAL-ADDRESS MODE

After reset initialization, software sets up data structures needed for the processor to perform basic system functions, such as handling interrupts. If the processor remains in real-address mode, software sets up data structures in the form used by the 8086 processor. If the processor is going to operate in protected mode, software sets up data structures in the form used by the 286 and Intel486 processors, then switches modes. See Section 10.7 for an example.

10.3.1 System Tables

In real-address mode, no descriptor tables are used. The interrupt vector table, which starts at address 0, needs to be loaded with pointers to exception and interrupt handlers before interrupts can be enabled. The NMI interrupt is always enabled. If the interrupt vector table and the NMI interrupt handler need to be loaded into RAM, there will be a period of time following reset initialization when an NMI interrupt cannot be handled.

10.3.2 NMI Interrupt

Hardware must provide a mechanism to prevent an NMI interrupt from being generated while software is unable to handle it. For example, the interrupt vector table and NMI interrupt handler can be provided in ROM. This allows an NMI interrupt to be handled immediately after reset initialization. Another solution would be to provide a mechanism which passes the NMI signal through an AND gate controlled by a bit in an I/O port. Hardware can clear the bit when the processor is reset, and software can set the bit when it is ready to handle NMI interrupts. System software designers should be aware of the mechanism used by hardware to protect software from NMI interrupts following reset.

10.3.3 First Instruction

Execution begins with the instruction addressed by the initial contents of the CS and IP registers. To allow the initialization software to be placed in a ROM at the top of the address space, the high 12 bits of addresses issued for the code segment are set, until the first instruction which loads the CS register, such as a far jump or call. As a result, instruction fetching begins from address 0FFFFFFF0H. Because the size of the ROM is unknown, the first instruction is intended to be a jump to the beginning of the initialization software. If protected mode will be used and the processor is still in real mode, then only near jumps should be performed within the ROM-based software. After a far jump is executed, addresses issued for the code segment are clear in their high 12 bits.

10.3.4 Enabling Caching

The cache is enabled by clearing the CD and NW bits in the CR0 register. This enables caching, write-through, and cache invalidation cycles. Because all cache lines are invalid following reset initialization, it is unnecessary to flush the cache before enabling caching.
Under circumstances where cache lines may be marked as valid, the cache may need to be flushed before enabling caching. This may occur as a result of using the test registers to run test patterns through the cache memory as part of confidence testing during software initialization.

10.4 SWITCHING TO PROTECTED MODE

Before switching to protected mode, a minimum set of system data structures must be created, and a minimum number of registers must be initialized.

10.4.1 System Tables

To allow protected mode software to access programs and data, at least one descriptor table, the GDT, and two descriptors must be created. Descriptors are needed for a code segment and a data segment. The stack can be placed in a normal read/write data segment, so no descriptor for the stack is required. Before the GDT can be used, the base address and limit for the GDT must be loaded into the GDTR register using an LGDT instruction.

10.4.2 NMI Interrupt

If hardware allows NMI interrupts to be generated, the IDT and a gate for the NMI interrupt handler need to be created. Before the IDT can be used, the base address and limit for the IDT must be loaded into the IDTR register using an LIDT instruction.

10.4.3 PE Bit

Protected mode is entered by setting the PE bit in the CR0 register. Either an LMSW or MOV CR0 instruction may be used to set this bit (the MSW register is part of the CR0 register). Because the processor overlaps the interpretation of several instructions, it is necessary to discard the instructions which already have been read into the processor. A JMP instruction immediately after the LMSW instruction changes the flow of execution, so it has the effect of emptying the processor of instructions which have been fetched or decoded.

After entering protected mode, the segment registers continue to hold the contents they had in real address mode. Software should reload all the segment registers. Execution in protected mode begins with a CPL of 0.

10.5 SOFTWARE INITIALIZATION IN PROTECTED MODE

The data structures needed in protected mode are determined by the memory management features which are used. The processor supports segmentation models which range from a single, uniform address space (flat model) to a highly structured model with several independent, protected address spaces for each task (multi-segmented model).
Paging can be enabled for allowing access to large data structures which are partly in memory and partly on disk. Both of these forms of address translation require data structures which are set up by the operating system and used by the memory management hardware.

10.5.1 Segmentation

A flat model without paging only requires a GDT with one code and one data segment descriptor. A flat model with paging requires code and data descriptors for supervisor mode and another set of code and data descriptors for user mode. In addition, it requires a page directory and at least one second-level page table.

A multi-segmented model may require additional segments for the operating system, as well as segments and LDTs for each application program. LDTs require segment descriptors in the GDT. Most operating systems, such as OS/2, allocate new segments and LDTs as they are needed. This provides maximum flexibility for handling a dynamic programming environment, such as an engineering workstation. An embedded system, such as a process controller, might pre-allocate a fixed number of segments and LDTs for a fixed number of application programs. This would be a simple and efficient way to structure the software environment of a system which requires fast real-time performance.

10.5.2 Paging

Unlike segmentation, paging is controlled by a mode bit. If the PG bit in the CR0 register is clear (its state following reset initialization), the paging mechanism is completely absent from the processor architecture seen by programmers.

If the PG bit is set, paging is enabled. The bit may be set using a MOV CR0 instruction. Before setting the PG bit, the following conditions must be true:

- Software has created at least two page tables, the page directory and at least one second-level page table.
- The PDBR register (same as the CR3 register) is loaded with the base address of the page directory.
- The processor is in protected mode (paging is not available in real-address mode). If all other restrictions are met, the PG and PE bits can be set at the same time.

As with the PE bit, setting the PG bit must be followed immediately with a JMP instruction. Also, the code which sets the PG bit must come from a page which has the same physical address after paging is enabled.

10.5.3 Tasks

If the multitasking mechanism is not used, it is unnecessary to initialize the TR register.
If the multitasking mechanism is used, a TSS and a TSS descriptor for the initialization software must be created. TSS descriptors must not be marked as busy when they are created; TSS descriptors should be marked as busy only as a side-effect of performing a task switch. As with descriptors for LDTs, TSS descriptors reside in the GDT. The LTR instruction is used to load a selector for the TSS descriptor of the initialization software into the TR register. This instruction marks the TSS descriptor as busy, but does not perform a task switch. The selector must be loaded before performing the first task switch, because a task switch copies the current task state into the TSS. After the LTR instruction has been used, further operations on the TR register are performed by task switching. As with segments and LDTs, TSSs and TSS descriptors can be either pre-allocated or allocated as needed.

10.6 TLB TESTING

The Intel486 processor provides a mechanism for testing the translation lookaside buffer (TLB), the cache used for translating linear addresses to physical addresses. Although failure of the TLB hardware is extremely unlikely, users may wish to include TLB confidence tests among other power-up tests for the Intel486 processor.

NOTE

This TLB testing mechanism is unique to the Intel486 processor and may not be continued in the same way in future processors. Software which uses this mechanism may be incompatible with future processors.

10.6.1 Structure of the TLB

The TLB is a four-way set-associative memory. Figure 10-3 illustrates its structure. In the data block, there are eight sets of four data entries each. A data entry in the TLB consists of the 20 high-order bits of a physical address. These 20 bits can be interpreted as the base address of a page, which is by definition clear in its 12 low-order bits.

The TLB translates a linear address into a physical address, and so is only concerned with the high-order 20 bits of either; the low-order 12 bits (these constitute the offset into the page) are the same in both the linear and the physical address.

Corresponding to the block of data entries is a block of valid, attribute and tag entries. The tag entry consists of the 17 high-order bits of a linear address. In translating addresses, the processor uses bits 12, 13, and 14 of the linear address to select one of the eight sets, and then checks the four tags of that set for a match with the high-order 17 bits of the linear address. If a match is found among the tags of the selected set, and the corresponding valid bit equals 1, then the linear address is translated by replacing its high-order 20 bits with the 20 bits of the corresponding data entry.

Three LRU bits are provided with each set; they track the use of the data in the set, and are checked when a new entry is needed (and none of the entries in the set is invalid). A pseudo-LRU replacement algorithm is used.
10.6.2 Test Registers

Two test registers, shown in Figure 10-4, are provided for the purpose of testing. The TR6 register is the TLB test command register, and the TR7 register is the TLB test data register. These registers are accessed by forms of the MOV instruction. The MOV instructions are defined in both real-address mode and protected mode. The test registers are privileged resources; in protected mode, the MOV instructions which access them can be executed only at privilege level 0 (most privileged). An attempt to read or write the test registers from any other privilege level causes a general-protection exception.

Unlike the TLB of the Intel386 DX processor, the TLB of the Intel486 processor can be accessed without disabling paging. Also unlike the Intel386 DX processor, the TLB of the Intel486 processor uses a pseudo-LRU cache replacement algorithm to select entries for de-allocation when a new entry is needed and the TLB is full.
The TLB test command register (TR6) contains a command and an address tag:

- **C** This is the Command bit. There are two TLB testing commands: write entries into the TLB, and perform TLB lookups. To cause a write into the TLB entry, move a doubleword into the TR6 register which contains a clear C bit. To cause an TLB lookup (read), move a doubleword into the TR6 register which contains a set C bit. TLB operations are triggered by writing to the TR6 register.

- **Linear Address** On a TLB write, a TLB entry is allocated to this linear address; the rest of that TLB entry is assigned using the value of the TR7 register and the value just written into the TR6 register. On a TLB lookup, the TLB is interrogated with this value; if one and only one TLB entry matches, the rest of the fields of the TR6 and TR7 registers are set from the matching TLB entry.

- **V** This bit indicates the TLB entry contains valid data. Entries in the TLB which are not loaded with page table entries have a clear V bit. All V bits are cleared by writing to the CR3 register, which has the effect of emptying or “flushing” the TLB. The TLB must be flushed after modifying the page tables, because otherwise unmodified data might get used for address translation.

- **D, D#** The D bit (and its complement).

- **U, U#** The U/S bit (and its complement).

- **W, W#** The R/W bit (and its complement).

These bits are provided in both true and complement form for extra flexibility during TLB lookups. The meaning of these pairs of bits is given in Table 10-4.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Bit#</th>
<th>Effect on TLB Lookup</th>
<th>Effect on TLB Write</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Do not match</td>
<td>undefined</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Match if the bit is clear</td>
<td>Clear the bit</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Match if the bit is set</td>
<td>Set the bit</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Match if set or clear</td>
<td>undefined</td>
</tr>
</tbody>
</table>
The TLB test data register (TR7) holds data read from or data to be written to the TLB:

- **Physical Address** This is the data field of the TLB. On a write to the TLB, the TLB entry allocated to the linear address in the TR6 register is set to this value. On a TLB lookup (read), the data field (physical address) from the TLB is loaded into this field.

- **PCD** Corresponds to the PCD bit of a page table entry.

- **PWT** Corresponds to the PWT bit of a page table entry.

- **LRU** On a TLB read, corresponds to the bits used in the pseudo-LRU cache replacement algorithm. The states which are reported are the value of these bits before the TLB lookup. TLB lookups which result in hits and TLB writes can change these bits.

- **PL** On a TLB write, a set PL bit causes the REP field of the TR7 register to be used for selecting which of four associative blocks of the TLB entry is loaded. If the PL bit is clear, the internal pointer of the paging unit is used to select the block. The internal pointer is driven by the pseudo-LRU cache replacement algorithm. On a TLB lookup (read), the PL bit indicates whether the read was a hit (the PL bit is set) or a miss (the PL bit is clear).

- **REP** For a TLB write, selects which of four associative blocks of the TLB is to be written. For a TLB read, if the PL bit is set, REP reports in which of the four associative blocks the tag was found; if the PL bit is clear, the contents of this field are undefined.

### 10.6.3 Test Operations

To write a TLB entry:

1. Move a doubleword to the TR7 register which contains the desired physical address, PCD, PWT, PL, and REP values. If the PL bit is set, the REP field selects the associative block in which to place the entry. If the PL bit is clear, the internal pointer is used.

2. Move a doubleword to the TR6 register which contains the appropriate linear address, and values for the V, D, U, and W bits. The C bit must be clear.

Do not write duplicate tags; the results of doing so are undefined.

To lookup (read) a TLB entry:

1. Move a doubleword to the TR6 register which contains the appropriate linear address and attributes. The C bit must be set.

2. Read the TR7 register. If the PL bit in the TR7 register is set, then the rest of the register contents report the TLB contents. If the PL bit is clear, then the other values in the TR7 register, except the LRU bits, are undefined.

For the purposes of testing, the V bit functions as another bit of address. The V bit for a lookup request should usually be set, so that uninitialized tags do not match. Lookups with the V bit clear are unpredictable if any tags are uninitialized.
10.7 CACHE TESTING

The Intel486 processor provides a mechanism for testing the cache used for instructions and data. Although failure of the cache hardware is extremely unlikely, users may wish to include cache confidence tests among other power-up tests for the Intel486 processor.

NOTE

This cache testing mechanism is unique to the Intel486 processor and may not be continued in the same way in future processors. Software which uses this mechanism may be incompatible with future processors.

Caching must be disabled while performing cache testing.

10.7.1 Structure of the Cache

The cache is a four-way set-associative memory. This means that a data block from a given location in main memory can be stored in any of four locations in the cache. Four-way association is a compromise between the speed of direct-mapped cache on cache hits and the high hit ratio of fully associative cache. It permits rapid searches of the cache to find data while providing a high proportion of cache hits.

The cache consists of three blocks:

- **Data Block**—contains up to 8K-bytes of data and instructions. The data block is divided into four arrays, each containing 128 cache lines. Each cache line holds data from 16 successive memory addresses, beginning with an address divisible by 16. To each 7-bit index into the arrays of the data block there correspond four cache lines, one from each array. Four cache lines with the same index are called a set.

- **Tag Block**—contains one 21-bit tag for each line of data in the cache. The tag block is therefore also divided into four arrays, each containing 128 tags. The tag consists of the high-order 21 bits of the physical address of the data stored in the corresponding cache line.

- **Valid and LRU Block**—contains one 7-bit quantity for each of the 128 sets of cache lines. Four bits are used to mark the cache lines in the set individually as valid or invalid. The other three bits track the use of the data in the set, and are checked when a cache line-fill is needed (and none of the lines in the set is invalid). As in the TLB, a pseudo-LRU cache replacement algorithm is used.

Cache addressing is performed by splitting the high-order 28 bits of the physical address into two parts. The highest-order 21 bits are the tag field, and are used to distinguish the cached data from any other 16-byte data line that could have been stored in the same set. The next-highest 7 bits are the index field, and determine the set in which the data can be stored.
10.7.2 Test Registers

Three test registers, shown in Figure 10-6, are provided for the purpose of testing. The TR3 register is the cache test data register, the TR4 register is the cache test status register, and the TR5 register is the cache test control register. These registers are accessed by forms of the MOV instruction. The MOV instructions are defined in both real-address mode and protected mode. The test registers are privileged resources; in protected mode, the MOV instructions which access them can be executed only at privilege level 0 (most privileged). An attempt to read or write the test registers from any other privilege level causes a general-protection exception.

The cache test data register (TR3) contains a doubleword to write to the cache fill buffer, or a doubleword read from the cache read buffer. The fill and read buffers each have storage for four doublewords, which pass through this register one at a time. A particular doubleword in either buffer is addressed using the 2-bit Entry Select field (bits 2 and 3) in the TR5 register.
Figure 10-6. Cache Test Registers

The cache test status register (TR4) contains Valid and LRU bits, and a tag:

- **Valid (bits 3..6).** On a cache lookup, these are the four Valid bits of the set which was accessed.

- **LRU.** On a cache lookup, these are the three LRU bits of the set which was accessed. On a cache write, these bits are ignored; the LRU bits in the cache are updated by the pseudo-LRU cache replacement algorithm.

- **Valid (bit 10).** This is the Valid bit for the particular entry which was accessed. On a cache lookup, it is a copy of one of the bits reported in bits 3..6. On a cache write, it becomes the new valid bit for the entry and set selected.

- **Tag Address.** On a cache write, this is the address which becomes the tag.

The cache test control register (TR5) contains the 7-bit set select, 2-bit entry select, and a 2-bit control field:

- **Set Select.** Selects one of the 128 sets.

- **Entry Select.** During a cache read or write, selects one of the four entries in the set addressed by the Set Select; during cache-fill-buffer writes or read-buffer reads, selects one of the four doublewords in a line.

- **Control.** The functions encoded by these bits are shown in Table 10-5.
Writing to TR5 with either bit 0 or bit 1 set causes a cache access. TR5 cannot be read.

10.7.3 Test Operations

Before cache testing:

1. Disable caching by setting the CD bit in the CR0 register.

To write to the cache fill buffer:

1. Load the TR5 register with a value in the Entry Select field which addresses one of the four doublewords in the cache fill buffer. The value of the Control field must be 00 (binary).

2. Load the TR3 register with the data to be written to the cache fill buffer. The write to the buffer is triggered by loading this register.

3. Repeat steps 1 and 2 above for each of the remaining three doublewords in the cache fill buffer.

To write to the cache:

1. Load the cache fill buffer, as described above.

2. Load the TR4 register with the tag (bits 11..31) and a valid bit (bit 10). The other bits of the TR4 register (bits 0..9) have no effect on the cache write.

3. Load the TR5 register with Control, Entry Select, and Set Select values. The value in the Control field must be 01 (binary). The cache write is triggered by loading this register.

To read from the cache:

1. Load the TR5 register with Control, Entry Select, and Set Select values. The value in the Control field must be 10 (binary). The cache read is triggered by loading this register. The cache read loads the TR4 register with the tag for the entry which was read, and the LRU and Valid bits for the entire set which was read. The cache read loads the cache read buffer with 128 bits of data. The buffer can be read using the following procedure.
To read from the cache read buffer:

1. Load the TR5 register with Control and Entry Select values. The Entry Select value addresses one of the four doublewords in the cache read buffer. The value in the Control field must be 00 (binary).

2. Read a doubleword from the cache read buffer by unloading the TR3 register. The read from the buffer is triggered by unloading this register.

3. Repeat steps 1 and 2 above for each of the remaining three doublewords in the cache read buffer.

To flush the cache:

1. Load the TR5 register with a Control value. The value in the Control field must be 11 (binary). None of the other fields have any meaning in this case. The cache flush is triggered by loading this register. All of the LRU bits and Valid bits are cleared.

10.8 INITIALIZATION EXAMPLE

The following program templates are provided by Intel for your benefit in developing software for the Intel486 processor.

```
; simpinit.asm
; Initialization code for simple flat (linear) model example
;
; ******************************************************
; Version 2.0
; Copyright Intel Corp., 1988
; This template is intended for your benefit in developing applications/
; systems using Intel Intel486™ or Intel386™ family microprocessors.
; Intel hereby grants you permission to modify and incorporate it as
; needed.
;
; ******************************************************
; This is an example of initialization code to put either the i486(TM)
; processor, Intel386 DX processor, Intel386 SX processor or 386(TM) processor
; into flat mode. All of memory is treated as simple linear RAM.
; There are no interrupt routines. The builder creates the GDT
; alias and IDT alias and places them, by default, in GDT[1] and GDT[2].
; After entering protected mode, this code jumps to an ASM386/486 startup
; routine for a C application. You can change this JMP address to that of
; your code, or make the label of your code _STARTUP.

NAME simpstart ; name of object module
EXTRN c_startup:near ; this is the label jumped to after init_code
```
pe_flag      equ 1  ; for setting PE bit
data_selc    equ 20H  ; offset of _phantom_data_ in GDT (GDT[4])
CODEMACRO    opprefx  ; macro to change default operand size
db 66H
ENDM

; GDT_DESC is a public symbol referred to in the build file. The LOCATION
; definition in the TABLE section of the build file points to this label;
; the builder stores the base and limit for the named table at this
; location in memory.

PUBLIC       gdt_desc
            gdt_desc   dp ?
; START is a label that points to the true beginning of our executable
; code. The BOOTSTRAP control causes the builder to place a short jump
; to the named label in this case, START) at the component reset vector.
PUBLIC       start
; Since this code initializes either an Intel486, Intel386 DX, Intel386 SX or 376
; processor into protected mode, the first instructions at START test for component
; type. The Intel486 or Intel386 DX or Intel386 SX processor at reset is in real or
; compatibility mode; the PE bit is off and the D bit for CS is not set.
; Instructions execute in their 16-bit form. The 376 processor at reset
; has the PE bit on as well as the D bit, so instructions execute in their
; 32-bit form.
            nop            ; NOPs are for initializing a Intel486 or Intel386 DX
            nop            ; or Intel386 SX processor
            start:
            cld            ; clear direction flag
            smsw bx       ; use SMSW rather than MOV for speed
            test bl,1     ; check for processor type at reset
            jnz pestart

; Loading the GDTR at REALSTART or PESTART depends on user hardware
; returning a READY after a write to RDM.
realstart:  ; is an Intel486 or Intel386 DX or Intel386 SX processor
            opprefx      ; and in 16-bit real mode, use operand prefix to
            mov eax,offset gdt_desc ; get 32-bit address of GDT pointer
            opprefx      ; use operand prefix to
            and eax,0ffffh ; make address relative to reset area
            lgdtw cs:[eax] ; load 24 bits of base into GDTR
            mov ax,bx    ; copy machine status word
            or al,pe_flag ; set PE bit
            lmsw ax      ; load machine status word with PE bit set
            jmp next     ; flush prefetch queue
INITIALIZATION

pestart: ; is a 386 processor and in 32-bit protected mode
    mov eax, offset gdt_desc ; get 32-bit address of GDT pointer
    and eax, 0fffffffh ; make address relative to reset area
    lgdt cs: [eax] ; load 32 bits of base into GDTR

next: ; initialize data selectors
    xor eax, eax
    mov al, data_selector
    mov ds, ax
    mov ss, ax
    mov es, ax
    mov fs, ax
    mov gs, ax
    test bl, l
    jnz pejump ; GDT(4) is _phantom_data_

pejump: ; use operand prefix for Intel486 or Intel386 DX or SX processor jump
    jmp far ptr c_startup ; first far jump causes A31-20 to drop low

end cstart.asm

; An ASM386/486 module to initialize the stack and call a C application

; *****************************************************
; Version 2.0
; Copyright Intel Corp., 1988
; This template is intended for your benefit in developing applications/
; systems using Intel486™ or Intel386™ family microprocessors.
; Intel hereby grants you permission to modify and incorporate it as
; needed.

; *****************************************************

NAME cstart ; name of the object module
EXTERN main:near ; label of the C application to be called
PUBLIC c_startup ; public symbol used in processor initialization code

stack STACKSEG 1024

data SEGMENT RW PUBLIC
data ENDS
code32 SEGMENT ER PUBLIC
c_startup:
    mov esp, stackstart stack ; initialize stack pointer
    call main ; call C application
    hlt ; halt processor

code32 ENDS

/* simple.c
C386/486 application code for simple flat model example
***************************************************************************/

 Version 2.0
 Copyright Intel Corp., 1988
 This template is intended for your benefit in developing applications/ systems using Intel486™ or Intel386™ family microprocessors. Intel hereby grants you permission to modify and incorporate it as needed.
***************************************************************************/

*/
char message[]="IT WORKS";

main () {
    int array_count[10];
    array_count[1]=1;
    array_count[2]=2;
    array_count[3]=3;
    array_count[4]=4;
    array_count[5]=5;
    array_count[6]=6;
    array_count[7]=7;
    array_count[8]=8;
}  
-- simple.bld
-- Build file for input to BLD386/486 to create simple flat model example
--
--***************************************************************************/

-- Version 2.0
-- Copyright Intel Corp., 1988
-- This template is intended for your benefit in developing applications/
-- systems using Intel486™ or Intel386™ family microprocessors.
-- Intel hereby grants you permission to modify and incorporate it as
-- needed.
--
--*************************************************************************/

simple; -- build program id
SEGMENT
*segments (DPL = 0), -- Give all user segments a DPL of 0.
_phantom_code_ (DPL = 0), -- These two segments are created by
_phantom_data_ (DPL = 0), -- the builder when the FLAT control is
-- used.
-- Their default DPL is 0; they are listed
-- here for reference only.

init_code -- Put initialization code at reset area.

(BASE = $0ffff0300H);

TABLE
-- create GDT

GDT -- GDT_DESC is a public symbol in the
-- "simpstart" initialization module.
(LOCATION = gdt_desc,
-- In a buffer starting at GDT_DESC,
-- BLD386/486 places the GDT base and
-- GDT limit values. Buffer must be
-- 6 bytes long. The base and limit
-- values are places in this buffer
-- as two bytes of limit plus
-- four bytes of base in the format
-- required for use by the LGDT
-- instruction.

BASE = $0ffff0100H
); -- end GDT

TASK
main_task -- Task is for *ICD-486 or ICE™-386
-- or ICE-376 emulator initialization.
(BASE = $0ffff0200H,
DATA = data,
CODE = main,
STACKS = (stack),
NO INTENABLED
-- Disable interrupts.
);

TABLE
ldt1 (NOT CREATED); -- Builder does not place LDT in object
-- module, but contents appear in listing.

END
-- Note: ICD-486 is an in-circuit debugger for the Intel486 CPU. This product
-- is scheduled for availability in the fourth quarter of 1989.
--
echo off
echo simple.bat
echo A DOS batch file for generating a bootloadable simple flat model
echo******************************************************************************
echo * Version 2.0 *
echo * Copyright Intel Corp., 1988 *
echo * This template is intended for your benefit in developing *
echo * applications/systems using Intel486™ or Intel386™ family *
echo * and incorporate it as needed. *
echo *
echo ******************************************************************************
REM
REM The following two invocations of ASM386/486 create object modules
REM "simpinit.obj" and "cstart.obj". The assembler issues warnings with
REM each invocation due to the use of privileged instructions in the files.
REM The "debug" control directs ASM386/486 to include extra information
REM useful in symbolic debugging. The listing files are "simpinit.lst" and
REM "cstart.lst".
echo *echo asm386 simpinit.asm debug mod486
asm386 simpinit.asm debug mod486
echo (1 warning due to use of privileged instructions)
echo *
echo asm386 cstart.asm debug mod486
asm386 cstart.asm debug mod486
echo (1 warning due to use of privileged instructions)
REM
REM The invocation of C-386/486 creates an object module "simple.obj". The
REM "regalloc" control directs the compiler to optimize the allocation of
REM register variables. The "code" control causes placement of a pseudo-
REM assembly language listing at the end of the listing file. "Debug"
REM directs C-386/486 to include extra information useful in symbolic
REM debugging. The listing file is "simple.lst".
echo *
echo c386 simple.c debug regalloc code mod486
c386 simple.c debug regalloc code mod486
REM
REM BND386/486 combines the input segments and resolves symbolic addressing.
REM The "noload" control directs the binder to create a linkable (rather
REM than loadable) file. The "debug" control indicates that the binder does
REM not purge debug information. "Object" directs the output file to be
REM named "simple.bnd". The listing file is "simple.mp1".
echo *
echo bnd386 simple.obj,simpinit.obj,cstart.obj noload debug object
(simple.bnd) mod48b
bnd38b simple.obj,simpinit.obj,cstart.obj noload debug object (simple.bnd) mod48b
REM
REM The goal is an absolute bootloadable file (all addresses fixed in
REM memory) suitable for loading into an ICD-48b in-circuit debugger or an ICE-38b
REM or ICE-37b in-circuit emulator. BLD38b/48b creates such an absolute module,
REM necessary descriptor tables, and a task for initializing the emulator. The
REM "buildfile" control identifies "simple.bld" as the build file. The
REM "bootstrap" control identifies the symbol "start" as the label of the
REM instruction to be jumped to by the bootstrap jump placed at 0fffffff0H.
REM The "flat" control directs the builder to configure the file in a flat
REM model, where all code resides in the _phantom_code_ segment and all data
REM resides in the _phantom_data_ segment. The "mod48b" control causes the
REM builder to issue messages to guide creation of the object module for an
REM Intel48b processor. The "mod37b" control causes the builder to issue
REM messages to guide creation of the object module for a 37b
REM processor. You can remove either control to create an object module for
REM a Intel38b DX processor. The listing file is "simple.mp2". The final system
REM is "simple".
echo *
echo bld38b simple.bnd buildfile (simple.bld) bootstrap (start) flat mod48b
bld38b simple.bnd buildfile (simple.bld) bootstrap (start) flat mod48b
Debugging
CHAPTER 11
DEBUGGING

The Intel486 processor has advanced debugging facilities which are particularly important for sophisticated software systems, such as multitasking operating systems. The failure conditions for these software systems can be very complex and time-dependent. The debugging features of the Intel486 processor give the system programmer valuable tools for looking at the dynamic state of the processor.

The debugging support is accessed through the debug registers. They hold the addresses of memory locations, called breakpoints, which invoke debugging software. An exception is generated when a memory operation is made to one of these addresses. A breakpoint is specified for a particular form of memory access, such as an instruction fetch or a doubleword write operation. The debug registers support both instruction breakpoints and data breakpoints.

With other processors, instruction breakpoints are set by replacing normal instructions with breakpoint instructions. When the breakpoint instruction is executed, the debugger is called. But with the debug registers of the Intel486 processor, this is not necessary. By eliminating the need to write into the code space, the debugging process is simplified (there is no need to set up a data segment mapped to the same memory as the code segment) and breakpoints can be set in ROM-based software. In addition, breakpoints can be set on reads and writes to data which allows real-time monitoring of variables.

11.1 DEBUGGING SUPPORT

The features of the architecture which support debugging are:

- **Reserved debug interrupt vector**—Specifies a procedure or task to be called when an event for the debugger occurs.
- **Debug address registers**—Specifies the addresses of up to four breakpoints.
- **Debug control register**—Specifies the forms of memory access for the breakpoints.
- **Debug status register**—Reports conditions which were in effect at the time of the exception.
- **Trap bit of TSS (T-bit)**—Generates a debug exception when an attempt is made to perform a task switch to a task with this bit set in its TSS.
- **Resume flag (RF)**—Suppresses multiple exceptions to the same instruction.
- **Trap flag (TF)**—Generates a debug exception after every execution of an instruction.
- **Breakpoint instruction**—Calls the debugger (generates a debug exception). This instruction is an alternative way to set code breakpoints. It is especially useful when more than four breakpoints are desired, or when breakpoints are being placed in the source code.
- **Reserved interrupt vector for breakpoint exception**—Calls a procedure or task when a breakpoint instruction is executed.
These features allow a debugger to be called either as a separate task or as a procedure in the context of the current task. The following conditions can be used to call the debugger:

- Task switch to a specific task.
- Execution of the breakpoint instruction.
- Execution of any instruction.
- Execution of an instruction at a specified address.
- Read or write of a byte, word, or doubleword at a specified address.
- Write to a byte, word, or doubleword at a specified address.
- Attempt to change the contents of a debug register.

11.2 DEBUG REGISTERS

Six registers are used to control debugging. These registers are accessed by forms of the MOV instruction. A debug register may be the source or destination operand for one of these instructions. The debug registers are privileged resources; the MOV instructions which access them may be executed only at privilege level 0. An attempt to read or write the debug registers from any other privilege level generates a general-protection exception. Figure 11-1 shows the format of the debug registers.

11.2.1 Debug Address Registers (DR0-DR3)

Each of these registers holds the linear address for one of the four breakpoints. That is, breakpoint comparisons are made before physical address translation occurs. Each breakpoint condition is specified further by the contents of the DR7 register.

11.2.2 Debug Control Register (DR7)

The debug control register shown in Figure 11-1 specifies the sort of memory access associated with each breakpoint. Each address in registers DR0 to DR3 corresponds to a field R/W0 to R/W3 in the DR7 register. The processor interprets these bits as follows:

00 – Break on instruction execution only
01 – Break on data writes only
10 – undefined
11 – Break on data reads or writes but not instruction fetches
The LEN0 to LEN3 fields in the DR7 register specify the size of the breakpointed location in memory. A size of 1, 2, or 4 bytes may be specified. The length fields are interpreted as follows:

- 00 — one-byte length
- 01 — two-byte length
- 10 — undefined
- 11 — four-byte length

If RWn is 00 (instruction execution), then LENn should also be 00. The effect of using any other length is undefined.
The GD bit enables the debug register protection condition that is flagged by BD of DR6. Note that GD is cleared at entry to the debug exception handler by the processor. This allows the handler free access to the debug registers.

The low eight bits of the DR7 register (fields L0 to L3 and G0 to G3) individually enable the four address breakpoint conditions. There are two levels of enabling: the local (L0 through L3) and global (G0 through G3) levels. The local enable bits are automatically cleared by the processor on every task switch to avoid unwanted breakpoint conditions in the new task. They are used to breakpoint conditions in a single task. The global enable bits are not cleared by a task switch. They are used to enable breakpoint conditions which apply to all tasks.

The Intel486 processor always uses exact data breakpoint matching in debugging. That is, if any of the Ln/Gn bits are set, the processor slows execution so that data breakpoints are reported for the instruction which triggered the breakpoint, rather than the next instruction to execute. In such a case, one-clock instructions which access memory will take two clocks to execute.

In the Intel386 DX processor, exact data breakpoint matching will not occur unless it is enabled by setting either the LE or the GE bit. The Intel486 processor ignores these bits.

11.2.3 Debug Status Register (DR6)

The debug status register shown in Figure 11-1 reports conditions sampled at the time the debug exception was generated. Among other information, it reports which breakpoint triggered the exception. Update only occurs if the exception is taken, then all bits will be updated.

When an enabled breakpoint generates a debug exception, it loads the low four bits of this register (B0 through B3) before entering the debug exception handler. The B bit is set if the condition described by the DR, LEN, and R/W bits is true, even if the breakpoint is not enabled by the L and G bits. The processor sets the B bits for all breakpoints which match the conditions present at the time the debug exception is generated, whether or not they are enabled.

The BT bit is associated with the T bit (debug trap bit) of the TSS (see Chapter 6 for the format of a TSS). The processor sets the BT bit before entering the debug handler if a task switch has occurred to a task with a set T bit in its TSS. There is no bit in the DR7 register to enable or disable this exception; the T bit of the TSS is the only enabling bit.

The BS bit is associated with the TF flag. The BS bit is set if the debug exception was triggered by the single-step execution mode (TF flag set). The single-step mode is the highest-priority debug exception; when the BS bit is set, any of the other debug status bits also may be set.

The BD bit is set if the next instruction will read or write one of the eight debug registers while they are being used by in-circuit emulation.
Note that the contents of the DR6 register are never cleared by the processor. To avoid any confusion in identifying debug exceptions, the debug handler should clear the register before returning.

### 11.2.4 Breakpoint Field Recognition

The address and LEN bits for each of the four breakpoint conditions define a range of sequential byte addresses for a data breakpoint. The LEN bits permit specification of a one-, two-, or four-byte range. Two-byte ranges must be aligned on word boundaries (addresses which are multiples of two) and four-byte ranges must be aligned on double-word boundaries (addresses which are multiples of four). These requirements are enforced by the processor; it uses the LEN bits to mask the lower address bits in the debug registers. Unaligned code or data breakpoint addresses do not yield the expected results.

A data breakpoint for reading or writing is triggered if any of the bytes participating in a memory access is within the range defined by a breakpoint address register and its LEN bits. Table 11-1 gives some examples of combinations of addresses and fields with memory references which do and do not cause traps.

A data breakpoint for an unaligned operand can be made from two sets of entries in the breakpoint registers where each entry is byte-aligned, and the two entries together cover the operand. This breakpoint generates exceptions only for the operand, not for any neighboring bytes.

<table>
<thead>
<tr>
<th>Comment</th>
<th>Address (hex)</th>
<th>Length (in bytes)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register Contents</td>
<td>DR0</td>
<td>A0001</td>
</tr>
<tr>
<td>Register Contents</td>
<td>DR1</td>
<td>A0002</td>
</tr>
<tr>
<td>Register Contents</td>
<td>DR2</td>
<td>B0002</td>
</tr>
<tr>
<td>Register Contents</td>
<td>DR3</td>
<td>C0000</td>
</tr>
<tr>
<td>Memory Operations Which Trap</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>A0001</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>A0002</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>A0001</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>A0002</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>B0002</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>B0001</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>C0000</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>C0001</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>C0003</td>
<td>1</td>
</tr>
<tr>
<td>Memory Operations Which Don’t Trap</td>
<td>A0000</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>A0003</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>B0000</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>C0004</td>
<td>4</td>
</tr>
</tbody>
</table>
Instruction breakpoint addresses must have a length specification of one byte (LEN = 00); the behavior of code breakpoints for other operand sizes is undefined. The processor recognizes an instruction breakpoint address only when it points to the first byte of an instruction. If the instruction has any prefixes, the breakpoint address must point to the first prefix.

11.3 DEBUG EXCEPTIONS

Two of the interrupt vectors of the Intel486 processor are reserved for debug exceptions. The debug exception is the usual way to invoke debuggers designed for the Intel486 processor; the breakpoint exception is intended for putting breakpoints in debuggers.

11.3.1 Interrupt 1—Debug Exceptions

The handler for this exception usually is a debugger or part of a debugging system. The processor generates a debug exception for any of several conditions. The debugger can check flags in the DR6 and DR7 registers to determine which condition caused the exception and which other conditions also might apply. Table 11-2 shows the states of these bits for each kind of breakpoint condition.

Instruction breakpoints are faults; other debug exceptions are traps. The debug exception may report either or both at one time. The following sections present details for each class of debug exception.

11.3.1.1 INSTRUCTION-BREAKPOINT FAULT

The processor reports an instruction breakpoint before it executes the breakpointed instruction (i.e., a debug exception caused by an instruction breakpoint is a fault).

The RF flag permits the debug exception handler to restart instructions which cause faults other than debug faults. When a debug fault occurs, the system software writer must set the RF bit in the copy of the EFLAGS register which is pushed on the stack in the debug exception handler routine. This bit is set in preparation of resuming the

<table>
<thead>
<tr>
<th>Table 11-2. Debug Exception Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Flags Tested</strong></td>
</tr>
<tr>
<td>BS = 1</td>
</tr>
<tr>
<td>B0 = 1 and (GE0 = 1 or LE0 = 1)</td>
</tr>
<tr>
<td>B1 = 1 and (GE1 = 1 or LE1 = 1)</td>
</tr>
<tr>
<td>B2 = 1 and (GE2 = 1 or LE2 = 1)</td>
</tr>
<tr>
<td>B3 = 1 and (GE3 = 1 or LE3 = 1)</td>
</tr>
<tr>
<td>BD = 1</td>
</tr>
<tr>
<td>BT = 1</td>
</tr>
</tbody>
</table>
program's execution at the breakpoint address without generating another breakpoint fault on the same instruction. (Note: The RF bit does not cause breakpoint traps to be ignored, nor other kinds of faults.)

The processor clears the RF flag at the successful completion of every instruction except after the IRET instruction, the POPF instruction, POPFD instruction, and JMP, CALL, or INT instructions which cause a task switch. These instructions set the RF flag to the value specified by the the saved copy of the EFLAGS register.

The processor sets the RF flag in the copy of the EFLAGS register pushed on the stack before entry into any fault handler. When the fault handler is entered for instruction breakpoints, for example, the RF flag is set in the copy of the EFLAGS register pushed on the stack; therefore, the IRET instruction which returns control from the exception handler will set the RF flag in the EFLAGS register, and execution will resume at the breakpointed instruction without generating another breakpoint for the same instruction.

If, after a debug fault, the RF flag is set and the debug handler retries the faulting instruction, it is possible that retrying the instruction will generate other faults. The restart of the instruction after these faults also occurs with the RF flag set, so repeated debug faults continue to be suppressed. The processor clears the RF flag only after successful completion of the instruction.

11.3.1.2 DATA-BREAKPOINT TRAP

A data-breakpoint exception is a trap; i.e., the processor generates an exception for a data breakpoint after executing the instruction which accesses the breakpointed memory location.

The Intel486 processor always does exact data breakpoint matching, regardless of GE/LE bit settings. Exact reporting is provided by forcing the Intel486 processor execution unit to wait for completion of data operand transfers before beginning execution of the next instruction.

If a debugger needs to save the contents of a write breakpoint location, it should save the original contents before setting the breakpoint. Because data breakpoints are traps, the original data is overwritten before the trap exception is generated. The handler can report the saved value after the breakpoint is triggered. The data in the debug registers can be used to address the new value stored by the instruction which triggered the breakpoint.

11.3.1.3 GENERAL-DETECT FAULT

The general-detect fault occurs when an attempt is made to use the debug registers at the same time they are being used by in-circuit emulation. This additional protection feature is provided to guarantee emulators can have full control over the debug registers when required. The exception handler can detect this condition by checking the state of the BD bit of the DR6 register.
11.3.1.4 SINGLE-STEP TRAP

This trap occurs after an instruction is executed if the TF flag was set before the instruction was executed. Note the exception does not occur after an instruction which sets the TF flag. For example, if the POPF instruction is used to set the TF flag, a single-step trap does not occur until after the instruction following the POPF instruction.

The processor clears the TF flag before calling the exception handler. If the TF flag was set in a TSS at the time of a task switch, the exception occurs after the first instruction is executed in the new task.

The single-step flag normally is not cleared by privilege changes inside a task. The INT instructions, however, do clear the TF flag. Therefore, software debuggers which single-step code must recognize and emulate INT n or INTO instructions rather than executing them directly.

To maintain protection, the operating system should check the current execution privilege level after any single-step trap to see if single stepping should continue at the current privilege level.

The interrupt priorities guarantee that if an external interrupt occurs, single stepping stops. When both an external interrupt and a single step interrupt occur together, the single step interrupt is processed first. This clears the TF flag. After saving the return address or switching tasks, the external interrupt input is examined before the first instruction of the single step handler executes. If the external interrupt is still pending, then it is serviced. The external interrupt handler does not run in single-step mode. To single step an interrupt handler, single step an INTn instruction which calls the interrupt handler.

11.3.1.5 TASK-SWITCH TRAP

The debug exception also occurs after a task switch if the T bit of the new task’s TSS is set. The exception occurs after control has passed to the new task, but before the first instruction of that task is executed. The exception handler can detect this condition by examining the BT bit of the DR6 register.

Note that if the debug exception handler is a task, the T bit of its TSS should not be set. Failure to observe this rule will put the processor in a loop.

11.3.2 Interrupt 3—Breakpoint Instruction

The breakpoint trap is caused by execution of the INT 3 instruction. Typically, a debugger prepares a breakpoint by replacing the first opcode byte of an instruction with the opcode for the breakpoint instruction. When execution of the INT 3 instruction calls the exception handler, the return address points to the first byte of the instruction following the INT 3 instruction.
With older processors, this feature is used extensively for setting instruction breakpoints. With the Intel486 processor, this use is more easily handled using the debug registers. However, the breakpoint exception still is useful for breakpointing debuggers, because the breakpoint exception can call an exception handler other than itself. The breakpoint exception also can be useful when it is necessary to set a greater number of breakpoints than permitted by the debug registers, or when breakpoints are being placed in the source code of a program under development.
CHAPTER 12
CACHING

The Intel486 processor has an on-chip internal cache for storing 8K bytes of instructions and data. The cache raises system performance by satisfying an internal read request more quickly than a bus cycle to memory. This also reduces the processor's use of the external bus. The internal cache is transparent to program operation.

The Intel486 processor can use an external second-level cache outside of the processor chip. An external cache normally improves performance and reduces bus bandwidth required by the Intel486 processor.

Caches require special consideration in multiprocessor systems. When one processor accesses data cached in another processor, it must not receive incorrect data. If it modifies data, all other processors which access that data must receive the modified data. This property is called cache consistency. The Intel486 processor provides mechanisms which maintain cache consistency in the presence of multiple processors and external caches.

The operation of internal and external caches is transparent to application software, but knowledge of the behavior of these caches may be useful in optimizing software performance. In multiprocessor systems, maintenance of cache consistency may require intervention by system software.

The cache is available in all execution modes: real mode, protected mode, and virtual-8086 mode. For properly designed single-processor systems, the cache can be initially enabled and not require further control.

12.1 INTRODUCTION TO CACHING

Caches are often implemented as associative memories. An associative memory has extra storage for each unit of memory, called a tag. When an address is applied to an associative memory, each tag simultaneously compares itself against the address. If a tag matches the address, access is provided to the unit of memory associated with the tag. This is called a cache hit. If no match occurs, the cache signals a cache miss. A cache miss requires a bus cycle to access main memory.

To gain efficiency in the implementation of the internal cache, storage is allocated in chunks of 128-bits, called cache lines. External caches are not likely to use cache lines smaller than those of the internal cache.

The cache of the Intel486 processor does not support partially-filled cache lines, so caching a single doubleword requires caching four doublewords. This would be an inefficient use of the cache if it were not for the fact that the processor rarely makes access to random locations in memory. Over any small span of time, the processor usually accesses a small number of areas in memory, such as the code segment or the stack, and it usually accesses many neighboring addresses in these areas.

12-1
To simplify the hardware implementation, cache lines can only be mapped to aligned 128-bit blocks of main memory. (An aligned 128-bit block begins at an address which is clear in its low four bits.) When a new cache line is allocated, the processor loads a block from main memory into the cache line. This operation is called a cache line fill. Allocated cache lines are said to be valid. Unallocated cache lines are invalid.

Caching can be write-through or write-back. On reads, both forms of caching operate as described above. On writes, write-through caching updates both cache memory and main memory; write-back caching updates only the cache memory. Write-back caching updates main memory when a write-back operation is performed. Write-back operations are triggered when cache lines need to be de-allocated, such as when new cache lines are being allocated in a cache which is already full. Write-back operations also are triggered by the mechanisms used to maintain cache consistency.

The internal cache of the Intel486 processor is a write-through cache. It can be used with external caches which are write-through, write-back, or a mixture of both.

12.2 OPERATION OF THE INTERNAL CACHE

Software controls the operating mode of the cache. Caching can be enabled (its state following reset initialization), caching can be disabled while valid cache lines exist (a mode in which the cache acts like a fast, internal RAM), or caching can be fully disabled.

Precautions must be followed when disabling the cache. Whenever CD is set to 1, the Intel486 processor will not read external memory if a copy is still in the cache. Whenever NW is set to 1, the Intel486 processor will not write to external memory if the data is in the cache. This means stale data can develop in the Intel486 CPU cache. This stale data will not be written to external memory if NW is later set to 0 or that cache line is later overwritten as a result of a cache miss. In general, the cache should be flushed when disabled.

It is possible to freeze data in the cache by loading it using test registers while CD and NW are set. This is useful to provide guaranteed cache hits for time critical interrupt code and data.

Note that all segments should start on 16 byte boundaries to allow programs to align code/data in cache lines.

12.2.1 Cache Disabling Bits

Table 12-1 summarizes the modes enabled by the CD and NW bits.
### 12.2.2 Cache Management Instructions

The INVD and WBINVD instructions are used to invalidate the contents of the internal and external caches. The INVD instruction flushes the internal cache and generates a special bus cycle which indicates that external caches also should be flushed. (The response of hardware to receiving a cache flush bus cycle is implementation dependent; hardware might use some other mechanism for maintaining cache consistency.)

There is only one difference between the WBINVD and INVD instructions. The WBINVD instruction generates a special bus cycle which indicates external, write-back caches should write-back modified data to main memory. This cycle is produced immediately before the cycle to flush the cache.

### 12.2.3 Self-Modifying Code

A write to an instruction in the cache will modify it in both cache and memory, but if the instruction was prefetched before the write, the old version of the instruction could be the one executed. To prevent this, flush the instruction prefetch unit by coding a jump instruction immediately after any write that modifies an instruction.

### 12.3 PAGE-LEVEL CACHE MANAGEMENT

The Intel486 processor defines two bits in entries in the page directory and second-level page tables which are reserved on Intel386 processors. These bits are used to drive processor output pins. These bits are used to manage the caching of pages.
12.3.1 Cache Management Bits

The PCD and PWT bits control caching on a page-by-page basis. The PCD bit (page-level cache disable) affects the operation of the internal cache. Both the PCD bit and the PWT bit (page-level write-through) drive processor output pins for controlling external caches. The treatment of these signals by external hardware is implementation-dependent; for example, some hardware systems may control the caching of pages by decoding some of the high address bits.

There are three potential sources of the bits used to drive the PCD and PWT outputs of the processor: the CR3 register, the page directory, and the second-level page tables. The processor outputs are driven by the CR3 register for bus cycles where paging is not used to generate the address, such as the loading of an entry in the page directory. The outputs are driven by a page directory entry when an entry from a second-level page table is accessed. The outputs are driven by a second-level page table entry when instructions or data in memory are accessed. When paging is disabled, these bits are ignored (CPU assumes PCD = 0 and PWT = 0).

12.3.1.1 PCD BIT

When a page table entry has a set PCD bit (bit position 4), caching of the page is disabled, even if hardware is requesting caching by asserting the KEN# input. When the PCD bit is clear, caching may be requested by hardware on a cycle-by-cycle basis.

Disabling caching is necessary for pages which contain memory-mapped I/O ports. It also is useful for pages which do not provide a performance benefit when cached, such as initialization software.

Regardless of the page-table entries, the Intel486 processor will ignore the PCD output (assume PCD = 0) whenever the CD (Cache Disable) bit in CR0 is set.

12.3.1.2 PWT BIT

When a page table entry has a set PWT bit (bit position 3), a write-through caching policy is specified for data in the corresponding page. Clearing the PWT bit allows the possibility of using a write-back policy for the page. Since the internal cache of the Intel486 processor is a write-through cache, it is not affected by the state of the PWT bit. External caches however may use write-back caching, and so can use the output signal driven by the PWT bit to control caching policy on a page-by-page basis.

In multiprocessor systems, enabling write-through may be advantageous for shared memory, particularly for memory locations written infrequently by one processor, but read often by many processors.
Multiprocessing
The Intel486 processor supports multiprocessing on the system bus. Processors on the system bus can have different bus widths.

Multiprocessors can increase particular aspects of system performance. For example, a computer graphics system may use an i860 CPU for fast rendering of raster images, while an Intel486 processor is used to support a standard operating system, such as UNIX or OS/2. Multiprocessing systems are sensitive to two design issues:

- **Maintaining cache consistency** — When one processor accesses data cached in another processor, it must not receive incorrect data. If it modifies data, all other processors which access that data must receive the modified data.

- **Reliable communication** — Processors need to be able to communicate with each other in a way which eliminates interference when more than one processor simultaneously accesses the same area in memory.

Cache consistency was discussed earlier, in Chapter 12. Reliable communication is discussed in the following section, which describes the mechanism used to "lock" the bus.

### 13.1 LOCKED AND PSEUDO-LOCKED BUS CYCLES

While the system architecture of multiprocessor systems varies greatly, they generally have a need for reliable communication with memory. A processor in the act of updating the Accessed bit of a segment descriptor, for example, should reject other attempts to update the descriptor until the operation is complete.

It also is necessary to have reliable communication with other processors. Bus masters need to exchange data in a reliable way. For example, a bit in memory may be shared by several bus masters for use as a signal that some resource, such as a peripheral device, is idle. A bus master may test this bit, see that the resource is free, and change the state of the bit. The state would indicate to other potential bus masters that the resource is in use. A problem could arise if another bus master reads the bit between the time the first bus master reads the bit and the time the state of the bit is changed. This condition would indicate to both potential bus masters that the resource is free. They may interfere with each other as they both attempt to use the resource. The processor prevents this problem through support of locked bus cycles; requests for control of the bus are ignored during locked cycles.

The Intel486 processor protects the integrity of certain critical memory operations by asserting an output signal called LOCK#. Reads and writes of aligned 64-bit operands and (128-bit) instruction prefetches are protected by an output called PLOCK#. It is the responsibility of the hardware designer to use these signals to control memory access among processors.
The processor automatically asserts one of these signals during certain critical memory operations. Software can specify which other memory operations need to have LOCK# asserted.

The features of the general-purpose multiprocessing interface include:

- The LOCK# signal, which appears on a pin of the processor.
- The PLOCK# signal, which appears on a pin of the processor.
- The LOCK instruction prefix, which allows software to assert LOCK#.
- Automatic assertion of LOCK# for some kinds of memory operations.
- Automatic assertion of PLOCK# for some other kinds of memory operations.

13.1.1 LOCK Prefix and the LOCK# Signal

The LOCK prefix and its bus signal only should be used to prevent other bus masters from interrupting a data movement operation. The LOCK prefix can be used with the following Intel486 CPU instructions when they modify memory. An invalid-opcode exception results from using the LOCK prefix before any other instruction, or with these instructions when no write operation is made to memory (i.e., when the destination operand is in a register).

- Bit test and change: the BTS, BTR, and BTC instructions.
- Exchange: the XCHG, XADD, and CMPXCHG instructions (no LOCK prefix is needed for the XCHG instruction).
- One-operand arithmetic and logical: the INC, DEC, NOT, NEG instructions.
- Two-operand arithmetic and logical: the ADD, ADC, SUB, SBB, AND, OR, and XOR instructions.

A locked instruction is guaranteed to lock only the area of memory defined by the destination operand, but may lock a larger memory area. For example, typical 8086 and 80286 configurations lock the entire physical memory space.

Semaphores (shared memory used for signalling between multiple processors) should be accessed using identical address and length. For example, if one processor accesses a semaphore using word access, other processors should not access the semaphore using byte access.

The integrity of the lock is not affected by the alignment of the memory field. The LOCK# signal is asserted for as many bus cycles as necessary to update the entire operand.
13.1.2 Automatic Locking

There are some critical memory operations for which the processor automatically asserts the LOCK# signal. These operations are:

- Acknowledging interrupts.
  After an interrupt request, the interrupt controller uses the data bus to send the interrupt vector of the source of the interrupt to the processor. The processor asserts LOCK# to ensure no other data appears on the data bus during this time.

- Setting the Busy bit of a TSS descriptor.
  The processor tests and sets the Busy bit in the Type field of the TSS descriptor when switching to a task. To ensure two different processors do not switch to the same task simultaneously, the processor asserts the LOCK# signal while testing and setting this bit.

- Updating segment descriptors.
  When loading a segment descriptor, the processor will set the Accessed bit if the bit is clear. During this operation, the processor asserts LOCK# so the descriptor will not be modified by another processor while it is being updated. For this action to be effective, operating-system procedures which update descriptors should use the following steps:
  - Use a locked operation when updating the access-rights byte to mark the descriptor not-present, and specify a value for the Type field which indicates the descriptor is being updated.
  - Update the fields of the descriptor. (This may require several memory accesses; therefore, LOCK cannot be used.)
  - Use a locked operation when updating the access-rights byte to mark the descriptor as valid and present.

  Note that the Intel386 DX processor always updates the Accessed bit, whether it is clear or not. The Intel486 processor only updates the Accessed bit if it is not already set.

- Updating page-directory and page-table entries.
  When updating page-directory and page-table entries, the processor uses locked cycles to set the Accessed and Dirty bits.

- Executing an XCHG instruction.
  The Intel486 processor always asserts LOCK# during an XCHG instruction which references memory (even if the LOCK prefix is not used).

13.1.3 Pseudo-Locking

The PLOCK# pin indicates that the current bus cycle and the following one should be treated as an atomic transfer. By implementing the pseudo-lock mechanism, system hardware can guarantee atomic reads and writes of 64-bit operands. The operand must be aligned to a doubleword boundary, so that the read or write requires no more than two bus cycles to be completed.
The pseudo-lock mechanism can also be used to protect instruction prefetches and other transfers of more than 32 bits. For a detailed discussion of the PLOCK# signal, its timing and its various uses, see the *Intel486*™ Processor Hardware Reference Manual.
Part III
Numeric Processing
III had on descent aluminum...
Introduction to
Numeric Applications
CHAPTER 14
INTRODUCTION TO NUMERIC APPLICATIONS

The Intel486 processor contains a high-performance numerics processing element that provides significant numeric capabilities and direct support for floating-point, extended-integer, and BCD data types. The Intel486 Floating Point Unit (FPU) easily supports powerful and accurate numeric applications through its implementation, with radix 2, of the IEEE Standard 854 for Floating-Point Arithmetic. The Intel486 FPU provides floating-point performance comparable to that of large minicomputers while offering compatibility with object code for 8087, Intel287, Intel387 DX and Intel387 SX math coprocessors.

14.1 HISTORY

The Intel486 FPU is compatible with its predecessors, the earlier Intel 8087, Intel287 and Intel387 DX coprocessor. Programs designed to use the 8087, Intel287 or Intel387 math coprocessor should run unchanged on the Intel486 processor. Refer to Figure 3-23 to identify the floating point unit in your system.

The 8087 NPX was designed for use in 8086-family systems. The 8086 was the first microprocessor family to partition the processing unit to permit high-performance numeric capabilities. The 8087 NPX for this processor family implemented a complete numeric processing environment in compliance with an early proposal for IEEE Standard 754 for Binary Floating-Point Arithmetic.

With the Intel287 Numeric Processor Extension, high-speed numeric computations were extended to 286 high-performance multitasking and multiuser systems. Multiple tasks using the numeric processor extension were afforded the full protection of the 286 memory management and protection features.

The Intel387 DX and SX math coprocessors are Intel’s third generation numerics processors. They implement the final IEEE Std 754, adds new trigonometric instructions, and uses a new design and CHMOS-III process to allow higher clock rates and require fewer clocks per instruction. Together, the Intel387 math coprocessor with additional instructions and the improved standard brought even more convenience and reliability to numerics programming and made this convenience and reliability available to applications that need the high-speed and large memory capacity of the 32-bit environment of the Intel386 microprocessor.

The Intel486 FPU is an on-chip equivalent of the Intel387 DX coprocessor conforming to both IEEE Std 754 and the more recent, generalized IEEE Std 854. Having the FPU on chip results in a considerable performance improvement in numerics-intensive computation. Figure 14-1 illustrates the relative performance of 5-MHz 8086 CPU/8087 NPX, 8-MHz 286 CPU/Intel287 NPX, 20-MHz Intel386 DX CPU/Intel387 DX systems, and a 33-MHz Intel486 processor, in executing numerics-oriented applications.
14.2 PERFORMANCE

Table 14-1 compares the execution times of several Intel486 CPU numeric instructions with the equivalent operations executed on a 16-MHz Intel387 DX math coprocessor. As indicated in the table, the 33-MHz Intel486 floating-point processor provides about 5 times the performance of a 16-MHz Intel387 DX math coprocessor. A 33-MHz Intel486 processor multiplies 32-bit and 64-bit floating-point numbers in about .33 and .42 microseconds, respectively. Of course, the actual performance of the processor in a given system depends on the characteristics of the individual application.

The Intel486 Integer Unit (IU) and FPU coordinate their activities in a manner transparent to software. Moreover, built-in coordination facilities allow the IU to proceed with other instructions while the FPU is simultaneously executing numeric instructions.

<table>
<thead>
<tr>
<th>Floating-Point Instruction</th>
<th>Approximate Performance Ratio: 33 MHz Intel486™ ÷ 16 MHz Intel386™ DX/Intel387™ DX</th>
</tr>
</thead>
<tbody>
<tr>
<td>FADD ST, ST(i)</td>
<td>Addition 4.2</td>
</tr>
<tr>
<td>FDIV DWORD_VAR</td>
<td>Division 2.0</td>
</tr>
<tr>
<td>FYL2X stack(0),(1) assumed</td>
<td>Logarithm 2.5</td>
</tr>
<tr>
<td>FPATAN stack(0) assumed</td>
<td>Arctangent 2.2</td>
</tr>
<tr>
<td>F2XM1 stack(0) assumed</td>
<td>Exponentiation 2.2</td>
</tr>
<tr>
<td>FLD ST(0), ST(i)</td>
<td>Data Transfer 5.5</td>
</tr>
</tbody>
</table>

Figure 14-1. Evolution and Performance of Numeric Processors
Programs can exploit this concurrency of execution to further increase system performance and throughput.

### 14.3 EASE OF USE

The Intel486 FPU provides more than raw execution speed for computation-intensive tasks; it brings the functionality and power of accurate numeric computation into the hands of the general user. These features are available in most high-level languages available for the Intel486 processor.

Like the 8087, Intel287 and Intel387 DX coprocessor that preceded it, the Intel486 FPU is explicitly designed to deliver stable, accurate results when programmed using straightforward “pencil and paper” algorithms. IEEE Std 754 specifically addresses this issue, recognizing the fundamental importance of making numeric computations both easy and safe to use.

For example, most computers can overflow when two single-precision floating-point numbers are multiplied together and then divided by a third, even if the final result is a perfectly valid 32-bit number. The Intel486 FPU delivers the correctly rounded result.

Other typical examples of undesirable machine behavior in straightforward calculations occur when computing financial rate of return, which involves the expression \((1 + i)^n\) or when solving for roots of a quadratic equation:

\[
\frac{-b \pm \sqrt{b^2 - 4ac}}{2a}
\]

If \(a\) does not equal 0, the formula is numerically unstable when the roots are nearly coincident or when their magnitudes are wildly different. The formula is also vulnerable to spurious over/underflows when the coefficients \(a\), \(b\), and \(c\) are all very big or all very tiny. When single-precision (4-byte) floating-point coefficients are given as data and the formula is evaluated in the Intel486 FPU's normal way, keeping all intermediate results in its stack, the FPU produces impeccable single-precision roots. This happens because, by default and with no effort on the programmer's part, the FPU evaluates all those subexpressions with so much extra precision and range as to overwhelm any threat to numerical integrity.

If double-precision data and results were at issue, a better formula would have to be used, and once again the Intel486 FPU's default evaluation of that formula would provide substantially enhanced numerical integrity over mere double-precision evaluation.

On most machines, straightforward algorithms will not deliver consistently correct results (and will not indicate when they are incorrect). To obtain correct results on traditional machines under all conditions usually requires sophisticated numerical techniques that are foreign to most programmers. General application programmers using straightforward algorithms will produce much more reliable programs using the Intel486 processor. This simple fact greatly reduces the software investment required to develop safe, accurate computation-based products.
Beyond traditional numerics support for scientific applications, the Intel486 processor has built-in facilities for commercial computing. It can process decimal numbers of up to 18 digits without round-off errors, performing exact arithmetic on integers as large as $2^{64}$ or $10^{18}$. Exact arithmetic is vital in accounting applications where rounding errors may introduce monetary losses that cannot be reconciled.

The Intel486 processor contains a number of optional numerical facilities that can be invoked by sophisticated users. These advanced features include directed rounding, gradual underflow, and programmed exception-handling facilities.

These automatic exception-handling facilities permit a high degree of flexibility in numeric processing software, without burdening the programmer. While performing numeric calculations, the Intel486 processor automatically detects exception conditions that can potentially damage a calculation (for example, $X \div 0$ or $\sqrt{X}$ when $X < 0$). By default, on-chip exception logic handles these exceptions so that a reasonable result is produced and execution may proceed without program interruption. Alternatively, the processor can invoke a software exception handler to provide special results whenever various types of exceptions are detected.

### 14.4 APPLICATIONS

The Intel486 processor's versatility and performance make it appropriate to a broad array of numeric applications. In general, applications that exhibit any of the following characteristics can benefit by implementing numeric processing on the Intel486 processor:

- Numeric data vary over a wide range of values, or include nonintegral values.
- Algorithms produce very large or very small intermediate results.
- Computations must be very precise; i.e., a large number of significant digits must be maintained.
- Performance requirements exceed the capacity of traditional microprocessors.
- Consistently safe, reliable results must be delivered using a programming staff that is not expert in numerical techniques.

Note also that the Intel486 processor can reduce software development costs and improve the performance of systems that use not only real numbers, but operate on multiprecision binary or decimal integer values as well.

A few examples, which show how the Intel486 processor might be used in specific numerics applications, are described below. In many cases, these types of systems have been implemented in the past with minicomputers or small mainframe computers.

- **Business data processing** — The Intel486 FPU's ability to accept decimal operands and produce exact decimal results of up to 18 digits greatly simplifies accounting programming. Financial calculations that use power functions can take advantage of the Intel486 processor's exponentiation and logarithmic instructions. Many business software packages can benefit from the speed and accuracy of the Intel486 FPU.
INTRODUCTION TO NUMERIC APPLICATIONS

- **Simulation**—The large (32-bit) memory space and raw speed of the Intel486 processor make it suitable for attacking large simulation problems, which heretofore could only be executed on expensive mini and mainframe computers. For example, complex electronic circuit simulations using SPICE can be performed on an Intel486 processor. Simulation of mechanical systems using finite element analysis can employ more elements, resulting in more detailed analysis or simulation of larger systems.

- **Graphics transformations**—The Intel486 processor can be used in graphics applications, with the FPU performing many functions concurrently with the operation of the IU; these functions include rotation, scaling, and interpolation. By also using an 82786 Graphics Display Controller to perform high-speed drawing and window management, very powerful and highly self-sufficient terminals can be built from a small number of parts.

- **Process control**—The Intel486 FPU solves dynamic range problems automatically, and its extended precision allows control functions to be fine-tuned for more accurate and efficient performance. Using the Intel486 processor to implement control algorithms also contributes to improved reliability and safety, while the processor's speed can be exploited in real-time operations.

- **Computer numerical control (CNC)**—The Intel486 processor can move and position machine tool heads with accuracy in real-time. Axis positioning also benefits from the hardware trigonometric support provided by the FPU.

- **Robotics**—Coupling small size and modest power requirements with powerful computational abilities, the Intel486 processor is ideal for on-board six-axis positioning.

- **Navigation**—Very small, lightweight, and accurate inertial guidance systems can be implemented with the Intel486 processor. Its built-in trigonometric functions can speed and simplify the calculation of position from bearing data.

- **Data acquisition**—The Intel486 processor can be used to scan, scale, and reduce large quantities of data as it is collected, thereby lowering storage requirements and time required to process the data for analysis.

The preceding examples are oriented toward *traditional* numerics applications. There are, in addition, many other types of systems that do not appear to the end user as computational, but can employ the Intel486 processor's numerical capabilities to advantage. The imaginative system designer has an opportunity similar to that created by the introduction of the microprocessor itself. Many applications can be viewed as numerically-based if sufficient computational power is available to support this view (e.g., character generation for a laser printer). This is analogous to the thousands of successful products that have been built around "buried" microprocessors, even though the products themselves bear little resemblance to computers.

### 14.5 PROGRAMMING INTERFACE

The Intel486 processor has a class of instructions known as ESCAPE instructions, all having a common format. These ESC instructions are numeric instructions for the FPU. These numeric instructions are part of a single integrated instruction set.

Numeric processing in the Intel486 processor centers around the floating-point register stack. Programmers can treat these eight 80-bit registers either as a fixed register set,
with instructions operating on explicitly-designated registers, or as a classical stack, with instructions operating on the top one or two stack elements.

Internally, the Intel486 FPU holds all numbers in a uniform 80-bit extended format. Operands that may be represented in memory as 16-, 32-, or 64-bit integers, 32-, 64-, or 80-bit floating-point numbers, or 18-digit packed BCD numbers, are automatically converted into extended format as they are loaded into the FPU registers. Computation results are subsequently converted back into one of these destination data formats when they are stored into memory from the FPU registers.

Table 14-2 lists each of the seven numeric data types supported by the Intel486 FPU, showing the data format for each type. The table also shows the approximate range of normalized values that can be represented with each type. Denormal values are also supported in each of the real types, as required by IEEE Std 854. Denormals are discussed in Chapter 16.

All operands are stored in memory with the least significant digits starting at the initial (lowest) memory address. Numeric instructions access and store memory operands using only this initial address. For maximum system performance, every operand should start at a memory address divisible by the smallest power of two greater than the operand’s length (in bytes).

Table 14-3 lists the numeric instructions by class. No special programming tools are necessary to use the numerical capabilities of the Intel486 processor, because all of the numeric instructions and data types are directly supported by the ASM386/486 Assembler, by high-level languages from Intel, and by assemblers and compilers produced by many independent software vendors. Numeric routines for the Intel486 processor can be written in ASM386/486 Assembler or any of the following higher-level languages from Intel:

- PL/M-386/486
- C-386/486
- FORTRAN-386/486
- ADA-386/486

Table 14-2. Numeric Data Types

<table>
<thead>
<tr>
<th>Data Type</th>
<th>Bits</th>
<th>Significant Digits (Decimal)</th>
<th>Approximate Normalized Range (Decimal)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Word integer</td>
<td>16</td>
<td>4</td>
<td>$-32,768 \leq x \leq +32,767$</td>
</tr>
<tr>
<td>Short integer</td>
<td>32</td>
<td>9</td>
<td>$-2 \times 10^9 \leq x \leq +2 \times 10^9$</td>
</tr>
<tr>
<td>Long integer</td>
<td>64</td>
<td>18</td>
<td>$-9 \times 10^{18} \leq x \leq +9 \times 10^{18}$</td>
</tr>
<tr>
<td>Packed decimal</td>
<td>80</td>
<td>18</td>
<td>$-99...99 \leq x \leq +99...99$ (18 digits)</td>
</tr>
<tr>
<td>Single real</td>
<td>32</td>
<td>7</td>
<td>$1.18 \times 10^{-38} &lt;</td>
</tr>
<tr>
<td>Double real</td>
<td>64</td>
<td>15-16</td>
<td>$2.23 \times 10^{-308} &lt;</td>
</tr>
<tr>
<td>Extended real*</td>
<td>80</td>
<td>19</td>
<td>$3.37 \times 10^{-4932} &lt;</td>
</tr>
</tbody>
</table>

*Equivalent to double extended format of IEEE Std 854.
### Table 14-3. Principal Numeric Instructions

<table>
<thead>
<tr>
<th>Class</th>
<th>Instruction Types</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data Transfer</td>
<td>Load (all data types), Store (all data types), Exchange</td>
</tr>
<tr>
<td>Arithmetic</td>
<td>Add, Subtract, Multiply, Divide, Subtract Reversed, Divide</td>
</tr>
<tr>
<td></td>
<td>Reversed, Square Root, Scale, Extract, Remainder, Integer Part, Change Sign, Absolute Value</td>
</tr>
<tr>
<td>Comparison</td>
<td>Compare, Examine, Test</td>
</tr>
<tr>
<td>Transcendental</td>
<td>Tangent, Arctangent, Sine, Cosine, Sine and Cosine, $2^x - 1$, $Y \cdot \log_2(X)$, $Y \cdot \log_2(X + 1)$</td>
</tr>
<tr>
<td>Constants</td>
<td>0, 1, $\pi$, $\log_{10}2$, $\log_{e}2$, $\log_{e}10$, $\log_{2}e$</td>
</tr>
<tr>
<td>Processor Control</td>
<td>Load Control Word, Store Control Word, Store Status Word, Load Environment, Store Environment, Save, Restore, Clear Exceptions, Initialize</td>
</tr>
</tbody>
</table>

In addition, all of the development tools supporting the 8086/8087, 80286/80287 and 80386 DX/80387 DX NPX can also be used to develop numerical software for the Intel 486 processor.

All of these high-level languages provide programmers with access to the computational power and speed of the Intel 486 processor without requiring an understanding of its architecture. Such architectural considerations as concurrency and synchronization are handled automatically by these high-level languages. For the ASM386/486 programmer, specific rules for handling these issues are discussed in a later section of this manual.
Architecture of the Floating-Point Unit
CHAPTER 15
ARCHITECTURE OF THE FLOATING-POINT UNIT

To the programmer, the Intel486 FPU appears as a set of additional registers, data types, and instructions. Refer to Chapter 26 for detailed explanations of the numerical instruction set. This chapter explains the numerical registers and data types of the Intel486 architecture.

15.1 NUMERICAL REGISTERS

The Intel486 numerical registers consist of
- Eight individually-addressable 80-bit numeric registers, organized as a register stack.
- Three 16-bit registers containing:
  - The FPU status word.
  - The FPU control word.
  - The tag word.
- Error pointers, consisting of:
  - Two 16-bit registers containing selectors for the last instruction and operand.
  - Two 32-bit registers containing offsets for the last instruction and operand.
  - One 11-bit register containing the opcode of the last non-control FPU instruction.

All of the Intel486 numeric instructions focus on the contents of these FPU registers.

15.1.1 The FPU Register Stack

The Intel486 FPU register stack is shown in Figure 15-1. Each of the eight numeric registers in the stack is 80 bits wide and is divided into fields corresponding to the Intel486 processor’s extended real data type.

Numeric instructions address the data registers relative to the register on the top of the stack. At any point in time, this top-of-stack register is indicated by the TOP (stack TOP) field in the FPU status word. Load or push operations decrement TOP by one and load a value into the new top register. A store-and-pop operation stores the value from the current TOP register and then increments TOP by one. Like stacks in memory, the FPU register stack grows down toward lower-addressed registers.

Many numeric instructions have several addressing modes that permit the programmer to implicitly operate on the top of the stack, or to explicitly operate on specific registers relative to the TOP. The ASM386/486 Assembler supports these register addressing modes, using the expression ST(0), or simply ST, to represent the current Stack Top and ST(i) to specify the ith register from TOP in the stack (0 ≤ i ≤ 7). For example, if TOP contains 011B (register 3 is the top of the stack), the following statement would add the contents of two registers in the stack (registers 3 and 5):

FADD ST, ST(2)
The stack organization and top-relative addressing of the numeric registers simplify subroutine programming by allowing routines to pass parameters on the register stack. By using the stack to pass parameters rather than using “dedicated” registers, calling routines gain more flexibility in how they use the stack. As long as the stack is not full, each routine simply loads the parameters onto the stack before calling a particular subroutine to perform a numeric calculation. The subroutine then addresses its parameters as ST, ST(1), etc., even though TOP may, for example, refer to physical register 3 in one invocation and physical register 5 in another.

15.1.2 The FPU Status Word

The 16-bit status word shown in Figure 15-2 reflects the overall state of the FPU. This status word may be stored into memory using the FSTSW/FNSTSW, FSTENV/ FNSTENV, and FSAVE/FNSAVE instructions, and can be transferred into the AX register with the FSTSW AX/FNSTSW AX instructions, allowing the FPU status to be inspected by the Integer Unit.

The B-bit (bit 15) is included for 8087 compatibility only. It reflects the contents of the ES bit (bit 7 of the status word).

The four FPU condition code bits (C₃-C₀) are similar to the flags in a CPU: the Intel486 processor updates these bits to reflect the outcome of arithmetic operations. The effect of these instructions on the condition code bits is summarized in Table 15-1. These condition code bits are used principally for conditional branching. The FSTSW AX instruction stores the FPU status word directly into the AX register, allowing these
condition codes to be inspected efficiently by Intel486 code. The SAHF instruction can copy $C_3-C_0$ directly to Intel486 flag bits to simplify conditional branching. Table 15-2 shows the mapping of these bits to the Intel486 flag bits.

Bits 11-13 of the status word point to the FPU register that is the current Top of Stack (TOP). The significance of the stack top has been described in the prior section on the register stack.

Figure 15-2 shows the six exception flags in bits 0-5 of the status word. Bit 7 is the exception summary status (ES) bit. ES is set if any unmasked exception bits are set, and is cleared otherwise. Bits 0-5 indicate whether the FPU has detected one of six possible
## Table 15-1. Condition Code Interpretation

<table>
<thead>
<tr>
<th>Instruction</th>
<th>C0</th>
<th>C3</th>
<th>C2</th>
<th>C1</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCOM, FCOMP, FCOMPP, FTST,</td>
<td></td>
<td></td>
<td>Result of comparison</td>
<td>Zero or O/U#</td>
</tr>
<tr>
<td>FUCOM, FUCOMP, FUCOMPP, FICOM, FICOMP</td>
<td></td>
<td></td>
<td>Operand is not comparable</td>
<td></td>
</tr>
<tr>
<td>FXAM</td>
<td></td>
<td></td>
<td>Operand class</td>
<td>Sign or O/U#</td>
</tr>
<tr>
<td>FPREM, FRREM1</td>
<td>Q2</td>
<td>Q1</td>
<td>0 = reduction complete</td>
<td>Q0 or O/U#</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 = reduction incomplete</td>
<td></td>
</tr>
<tr>
<td>FIST, FBSTP, FRNDINT, FST,</td>
<td></td>
<td></td>
<td>UNDEFINED</td>
<td>Roundup or O/U#</td>
</tr>
<tr>
<td>FSTP, FADD, FMUL, FDIV,</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FDIVR, FSUB, FSUBR, FSQRT,</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FPGA, FPGA, F2XM1, FYL2X,</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FYL2XP1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FPTAN, FSIN, FCOS, FSINCOS</td>
<td>UNDEFINED</td>
<td></td>
<td>0 = reduction complete</td>
<td>Roundup or O/U#</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1 = reduction incomplete</td>
<td>(UNDEFINED if C2 = 1)</td>
</tr>
<tr>
<td>FCHS, FABS, FXCH, FINCSTP,</td>
<td></td>
<td></td>
<td>UNDEFINED</td>
<td></td>
</tr>
<tr>
<td>FDECSTP, Constant Loads,</td>
<td></td>
<td></td>
<td></td>
<td>Zero or O/U#</td>
</tr>
<tr>
<td>FXTRACT, FLD, FILD, FBLD,</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSTP, (ext. real)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLDCW, FSTENV, FSTCW, FSTSW,</td>
<td></td>
<td></td>
<td>UNDEFINED</td>
<td></td>
</tr>
<tr>
<td>FCLEX</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FINIT, FSAVE</td>
<td>Zero</td>
<td>Zero</td>
<td>Zero</td>
<td>Zero</td>
</tr>
</tbody>
</table>

O/U# When both IE and SF bits of status word are set, indicating a stack exception, this bit distinguishes between stack overflow (C1 = 1) and underflow (C1 = 0).

Reduction If FPREM and FPREM1 produces a remainder that is less than the modulus, reduction is complete. When reduction is incomplete the value at the top of the stack is a partial remainder, which can be used as input to further reduction. For FPTAN, FSIN, FCOS, and FSINCOS, the reduction bit is set if the operand at the top of the stack is too large. In this case the original operand remains at the top of the stack.

Roundup When the PE bit of the status word is set, this bit indicates whether the last rounding in the instruction was upward.

UNDEFINED Do not rely on finding any specific value in these bits.
exception conditions since these status bits were last cleared or reset. They are “sticky” bits, and can only be cleared by the instructions FINIT, FCLEX, FLDENV, FSAME, and FRSTOR.

Bit 6 is the stack fault (SF) bit. This bit distinguishes invalid operations due to stack overflow or underflow from other kinds of invalid operations. When SF is set, bit 9 (C1) distinguishes between stack overflow (C1 = 1) and underflow (C1 = 0).

### 15.1.3 Control Word

The FPU provides the programmer with several processing options, which are selected by loading a word from memory into the control word. Figure 15-3 shows the format and encoding of the fields in the control word.

The low-order byte of this control word configures the numerical exception masking. Bits 0–5 of the control word contain individual masks for each of the six floating-point exception conditions recognized by the Intel486 processor. The high-order byte of the control word configures the FPU processing options, including

- Precision control
- Rounding control

The precision-control bits (bits 8–9) can be used to set the FPU internal operating precision at less than the default precision (64-bit significand). These control bits can be used to provide compatibility with the earlier-generation arithmetic processors having less precision than the Intel486 processor or Intel387 math coprocessor. The precision-control bits affect the results of only the following five arithmetic instructions: ADD, SUB(R), MUL, DIV(R), and SQRT. No other operations are affected by PC.

The rounding-control bits (bits 10–11) provide for the common round-to-nearest mode, as well as directed rounding and true chop. Rounding control affects the arithmetic instructions (refer to Chapter 16 for lists of arithmetic and non-arithmetic instructions) and certain non-arithmetic instructions, namely (FLD constant) and (FST(P)mem) instructions.
15.1.4 The FPU Tag Word

The tag word indicates the contents of each register in the register stack, as shown in Figure 15-4. The tag word is used by the FPU itself to distinguish between empty and nonempty register locations. Programmers of exception handlers may use this tag information to check the contents of a numeric register without performing complex decoding of the actual data in the register. The tag values from the tag word correspond to physical registers 0–7. Programmers must use the current top-of-stack (TOP) pointer stored in the FPU status word to associate these tag values with the relative stack registers ST(0) through ST(7).
ARCHITECTURE OF THE FLOATING-POINT UNIT

The exact values of the tags are generated during execution of the FSTENV and FSQSAVE instructions according to the actual contents of the nonempty stack locations. During execution of other instructions, the Intel486 processor updates the TW only to indicate whether a stack location is empty or nonempty.

15.1.5 Opcode Field of Last Instruction

The opcode field in Figure 15-5 describes the 11-bit format of the last non-control FPU instruction executed. The first and second instruction bytes (after all prefixes) are combined to form the opcode field. Since all floating-point instructions share the same 5 upper bits in the first instruction byte (following prefixes), they are not stored in the opcode field. Note that the second instruction byte is actually located in the low-order byte of the stored opcode field.

Figure 15-4. Tag Word Format

Figure 15-5. Opcode Field
15.1.6 The Numeric Instruction and Data Pointers

The instruction and data pointers provide support for programmed exception-handlers. These registers are accessed by the ESC instructions FLDENV, FSTENV, FSAVE, and FRSTOR. Whenever the Intel486 processor decodes an ESC instruction, it saves the instruction address, the operand address (if present), and the instruction opcode.

When stored in memory, the instruction and data pointers appear in one of four formats, depending on the operating mode of the processor (protected mode or real-address mode) and depending on the operand-size attribute in effect (32-bit operand or 16-bit operand). In virtual-8086 mode, the real-address mode formats are used.

Figures 15-6 through 15-9 show these pointers as they are stored following an FSTENV instruction.

The FSTENV and FSAVE instructions store this data into memory, allowing exception handlers to determine the precise nature of any numeric exceptions that may be encountered.

The instruction address saved points to any prefixes that preceded the instruction, as in the Intel387 and Intel287 math coprocessors. This is different from the 8087, for which the instruction address points only to the ESC instruction opcode.

Note that the processor control instructions FINIT, FLDCW, FSTCW, FSTSW, FCLEX, FSTENV, FLDENV, FSAVE, and FRSTOR do not affect the data pointer. Note also that, except for the instructions just mentioned, the value of the data pointer is undefined if the prior ESC instruction did not have a memory operand.

![32-Bit Protected Mode Format](image)

**Figure 15-6. Protected Mode Numeric Instruction and Data Pointer Image in Memory, 32-Bit Format**
This section covers numeric programming concepts that are common to all applications. It describes the Intel486 FPU’s internal number system and the various types of numbers that can be employed in numeric programs. The most commonly used options for rounding and precision (selected by fields in the control word) are described, with exhaustive coverage of less frequently used facilities deferred to later sections. Exception conditions that may arise during execution of floating-point instructions are also described along with the options that are available for responding to these exceptions.
15.2.1 Number System

The system of real numbers that people use for pencil and paper calculations is conceptually infinite and continuous. There is no upper or lower limit to the magnitude of the numbers one can employ in a calculation, or to the precision (number of significant digits) that may be required to represent them. For any given real number, there are always arbitrarily many numbers both larger and smaller. There are also arbitrarily many numbers between any two real numbers. For example, between 2.5 and 2.6 are 2.51, 2.5897, 2.500001, etc.

While ideally it would be desirable for a computer to be able to operate on the entire real number system, in practice this is not possible. Computers, no matter how large, ultimately have fixed-size registers and memories that limit the system of numbers that can be accommodated. These limitations determine both the range and the precision of numbers. The result is a set of numbers that is finite and discrete, rather than infinite and continuous. This sequence is a subset of the real numbers that is designed to form a useful approximation of the real number system.

Figure 15-10 superimposes the basic Intel486 floating-point number system on a real number line (decimal numbers are shown for clarity, although the Intel486 processor actually represents numbers in binary). The dots indicate the subset of real numbers the Intel486 processor can represent as data and final results of calculations. The range of double-precision, normalized numbers is approximately ±2.23 × 10^{-308} to ±1.79 × 10^{308}. Applications that are required to deal with data and final results outside this range are rare. For reference, the range of the IBM System 370* is about ±0.54 × 10^{-78} to ±0.72 × 10^{76}.
The finite spacing in Figure 15-10 illustrates that the Intel486 processor can represent a great many, but not all, of the real numbers in its range. There is always a gap between two adjacent floating-point numbers, and it is possible for the result of a calculation to fall in this space. When this occurs, the FPU rounds the true result to a number that it can represent. Thus, a real number that requires more digits than the FPU can accommodate (e.g., a 20-digit number) is represented with some loss of accuracy. Notice also that the representable numbers are not distributed evenly along the real number line. In fact, the same number of representable numbers exists between any two successive powers of 2 (i.e., as many representable numbers exist between 2 and 4 as between 65,536 and 131,072). Therefore, the gaps between representable numbers are larger as the numbers increase in magnitude. All integers in the range $\pm 2^{64}$ (approximately $\pm 10^{19}$), however, are exactly representable.

In its internal operations, the FPU actually employs a number system that is a substantial superset of that shown in Figure 15-10. The internal format (called extended real) extends the representable (normalized) range to about $\pm 3.37 \times 10^{-4932}$ to $\pm 1.18 \times 10^{4932}$, and its precision to about 19 (equivalent decimal) digits. This format is designed to provide extra range and precision for constants and intermediate results, and is not normally intended for data or final results.

From a practical standpoint, the Intel486 processor's set of real numbers is sufficiently large and dense so as not to limit the vast majority of applications. Compared to most computers, including mainframes, the Intel486 processor provides a very good approximation of the real number system. It is important to remember, however, that it is not an exact representation, and that computer arithmetic on real numbers is inherently approximate.
15.2.2 Data Types and Formats

The Intel486 processor recognizes seven numeric data types for memory-based values, divided into three classes: binary integers, packed decimal integers, and binary reals. A later section describes how these formats are stored in memory (the sign is always located in the highest-addressed byte).

Figure 15-11 summarizes the format of each data type. In the figure, the most significant digits of all numbers (and fields within numbers) are the leftmost digits.

<table>
<thead>
<tr>
<th>DATA FORMATS</th>
<th>RANGE</th>
<th>PRECISION</th>
<th>MOST SIGNIFICANT BYTE</th>
<th>HIGHEST ADDRESSED BYTE</th>
</tr>
</thead>
<tbody>
<tr>
<td>WORD INTEGER</td>
<td>10^x</td>
<td>16 BITS</td>
<td>7 0 7 0 7 0 7 0 7 0 7 0</td>
<td>(TWO'S COMPLEMENT)</td>
</tr>
<tr>
<td>SHORT INTEGER</td>
<td>10^x</td>
<td>32 BITS</td>
<td>31 0</td>
<td>(TWO'S COMPLEMENT)</td>
</tr>
<tr>
<td>LONG INTEGER</td>
<td>10^x</td>
<td>64 BITS</td>
<td>63 0</td>
<td>(TWO'S COMPLEMENT)</td>
</tr>
<tr>
<td>PACKED BCD</td>
<td>10^x</td>
<td>18 DIGITS</td>
<td>79 72</td>
<td></td>
</tr>
<tr>
<td>SINGLE PRECISION</td>
<td>10^158</td>
<td>24 BITS</td>
<td>31 23 23</td>
<td></td>
</tr>
<tr>
<td>DOUBLE PRECISION</td>
<td>10^2-205</td>
<td>53 BITS</td>
<td>63 52</td>
<td></td>
</tr>
<tr>
<td>EXTENDED PRECISION</td>
<td>10^1-632</td>
<td>64 BITS</td>
<td>79 64 63A</td>
<td></td>
</tr>
</tbody>
</table>

1) S = SIGN BIT (0 = positive, 1 = negative)
2) d_n = DECIMAL DIGIT (TWO PER TYPE)
3) X = BITS HAVE NO SIGNIFICANCE; 387 MATH COPROCESSOR IgNORES WHEN LOADING, ZEROS WHEN STORING
4) Δ = POSITION OF IMPLICIT BINARY POINT
5) i = INTEGER BIT OF SIGNIFICAND; STORED IN TEMPORARY REAL, IMPLICIT IN SINGLE AND DOUBLE PRECISION
6) EXPONENT BIAS (NORMALIZED VALUES):
   SINGLE: 127 (7FH)
   DOUBLE: 1023 (3FFH)
   EXTENDED REAL: 16383 (3FFFH)
7) PACKED BCD: (−1)^s (d_{13}, ..., d_0)
8) REAL: (−1)^s (2^{i−e}) (F_{13}, ..., F_0)

Figure 15-11. Numerical Data Formats
15.2.2.1 BINARY INTEGERS

The three binary integer formats are identical except for length, which governs the range that can be accommodated in each format. The leftmost bit is interpreted as the number's sign: 0 = positive and 1 = negative. Negative numbers are represented in standard two's complement notation (the binary integers are the only Intel486 processor format to use two's complement). The quantity zero is represented with a positive sign (all bits are 0). The Intel486 processor word integer format is identical to the 16-bit signed integer data type; the short integer format is identical to the 32-bit signed integer data type.

The binary integer formats exist in memory only. When used by the Intel486 FPU, they are automatically converted to the 80-bit extended real format. All binary integers are exactly representable in the extended real format.

15.2.2.2 DECIMAL INTEGERS

Decimal integers are stored in packed decimal notation, with two decimal digits “packed” into each byte, except the leftmost byte, which carries the sign bit (0 = positive, 1 = negative). Negative numbers are not stored in two’s complement form and are distinguished from positive numbers only by the sign bit. The most significant digit of the number is the leftmost digit. All digits must be in the range 0–9.

The decimal integer format exists in memory only. When used by the Intel486 FPU, it is automatically converted to the 80-bit extended real format. All decimal integers are exactly representable in the extended real format.

15.2.2.3 REAL NUMBERS

The Intel486 processor represents real numbers of the form:

\((-1)^{s}2^{E}(b_{0}b_{1}b_{2}b_{3}..b_{p-1})\)

where:

- \(s = 0\) or \(1\)
- \(E = \) any integer between \(E_{\text{min}}\) and \(E_{\text{max}}\), inclusive
- \(b_{i} = 0\) or \(1\)
- \(p = \) number of bits of precision

Table 15-3 summarizes the parameters for each of the three real-number formats.

The Intel486 processor stores real numbers in a three-field binary format that resembles scientific, or exponential, notation. The format consists of the following fields:

- The number’s significant digits are held in the significand field, \(b_{0}b_{1}b_{2}b_{3}..b_{p-1}\). (The term “significand” is analogous to the term “mantissa” used to describe floating point numbers on some computers.)
The exponent field, $e = E + \text{bias}$, locates the binary point within the significant digits (and therefore determines the number’s magnitude). (The term “exponent” is analogous to the term “characteristic” used to describe floating point numbers on some computers.)

- The 1-bit sign field indicates whether the number is positive or negative. Negative numbers differ from positive numbers only in the sign bits of their significands.

Table 15-4 shows how the real number 178.125 (decimal) is stored in the single real format. The table lists a progression of equivalent notations that express the same value to show how a number can be converted from one form to another. (The ASM386/486 and PL/M-386/486 language translators perform a similar process when they encounter programmer-defined real number constants.) Note that not every decimal fraction has an exact binary equivalent. The decimal number 1/10, for example, cannot be expressed exactly in binary (just as the number 1/3 cannot be expressed exactly in decimal). When a translator encounters such a value, it produces a rounded binary approximation of the decimal value.

### Table 15-3. Summary of Format Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Format width in bits</th>
<th>p (bits of precision)</th>
<th>Exponent width in bits</th>
<th>Emax</th>
<th>Emin</th>
<th>Exponent bias</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single</td>
<td>32</td>
<td>24</td>
<td>8</td>
<td>+127</td>
<td>-126</td>
<td>+127</td>
</tr>
<tr>
<td>Double</td>
<td>64</td>
<td>53</td>
<td>11</td>
<td>+1023</td>
<td>-1022</td>
<td>+1023</td>
</tr>
<tr>
<td>Extended</td>
<td>80</td>
<td>64</td>
<td>15</td>
<td>+16383</td>
<td>-16382</td>
<td>+16383</td>
</tr>
</tbody>
</table>

### Table 15-4. Real Number Notation

<table>
<thead>
<tr>
<th>Notation</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ordinary Decimal</td>
<td>178.125</td>
</tr>
<tr>
<td>Scientific Decimal</td>
<td>$1_\Delta78125\times10^2$</td>
</tr>
<tr>
<td>Scientific Binary</td>
<td>$1_\Delta01100100001E111$</td>
</tr>
<tr>
<td>Scientific Binary (Biased Exponent)</td>
<td>$1_\Delta01100100001E10000110$</td>
</tr>
<tr>
<td>Single Format (Normalized)</td>
<td>Sign</td>
</tr>
<tr>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

15-14
The Intel486 processor usually carries the digits of the significand in normalized form. This means that, except for the value zero, the significand contains an integer bit and fraction bits as follows:

\[1_{A \text{fff...ff}}\]

where \(A\) indicates an assumed binary point. The number of fraction bits varies according to the real format: 23 for single, 52 for double, and 63 for extended real. By normalizing real numbers so that their integer bit is always a 1, the Intel486 processor eliminates leading zeros in small values (\(|X| < 1\)). This technique maximizes the number of significant digits that can be accommodated in a significand of a given width. Note that, in the single and double formats, the integer bit is implicit and is not actually stored; the integer bit is physically present in the extended format only.

If one were to examine only the significand with its assumed binary point, all normalized real numbers would have values greater than or equal to 1 and less than 2. The exponent field locates the actual binary point in the significant digits. Just as in decimal scientific notation, a positive exponent has the effect of moving the binary point to the right, and a negative exponent effectively moves the binary point to the left, inserting leading zeros as necessary. An unbiased exponent of zero indicates that the position of the assumed binary point is also the position of the actual binary point. The exponent field, then, determines a real number's magnitude.

In order to simplify comparing real numbers (e.g., for sorting), the Intel486 processor stores exponents in a biased form. This means that a constant is added to the true exponent described above. As Table 15-3 shows, the value of this bias is different for each real format. It has been chosen so as to force the biased exponent to be a positive value. This allows two real numbers (of the same format and sign) to be compared as if they are unsigned binary integers. That is, when comparing them bitwise from left to right (beginning with the leftmost exponent bit), the first bit position that differs orders the numbers; there is no need to proceed further with the comparison. A number's true exponent can be determined simply by subtracting the bias value of its format.

The single and double real formats exist in memory only. If a number in one of these formats is loaded into an FPU register, it is automatically converted to extended format, the format used for all internal operations. Likewise, data in registers can be converted to single or double real for storage in memory. The extended real format may be used in memory also, typically to store intermediate results that cannot be held in registers.

Most applications should use the double format to store real-number data and results; it provides sufficient range and precision to return correct results with a minimum of programmer attention. The single real format is appropriate for applications that are constrained by memory, but it should be recognized that this format provides a smaller margin of safety. It is also useful for the debugging of algorithms, because roundoff problems will manifest themselves more quickly in this format. The extended real format should normally be reserved for holding intermediate results, loop accumulations, and constants. Its extra length is designed to shield final results from the effects of rounding and overflow/underflow in intermediate calculations. However, the range and precision of the double format are adequate for most microcomputer applications.
15.2.3 Rounding Control

Internally, the Intel486 FPU employs three extra bits (guard, round, and sticky bits) that enable it to round numbers in accord with the infinitely precise true result of a computation; these bits are not accessible to programmers. Whenever the destination can represent the infinitely precise true result, the FPU delivers it. Rounding occurs in arithmetic and store operations when the format of the destination cannot exactly represent the infinitely precise true result. For example, a real number may be rounded if it is stored in a shorter real format, or in an integer format. Or, the infinitely precise true result may be rounded when it is returned to a register.

The Intel486 FPU has four rounding modes, selectable by the RC field in the control word (see Figure 15-3). Given a true result \( b \) that cannot be represented by the target data type, the FPU determines the two representable numbers \( a \) and \( c \) that most closely bracket \( b \) in value \( (a < b < c) \). The processor then rounds (changes) \( b \) to \( a \) or to \( c \) according to the mode selected by the RC field as shown in Table 15-5. Rounding introduces an error in a result that is less than one unit in the last place to which the result is rounded.

- "Round to nearest" is the default mode and is suitable for most applications; it provides the most accurate and statistically unbiased estimate of the true result.

- The "chop" or "round toward zero" mode is provided for integer arithmetic applications.

- "Round up" and "round down" are termed directed rounding and can be used to implement interval arithmetic. Interval arithmetic is used to determine upper and lower bounds for the true result of a multi-step computation, when the intermediate results of the computation are subject to rounding.

Rounding control affects only the arithmetic instructions (refer to Chapter 16 for lists of arithmetic and nonarithmetic instructions).

### Table 15-5. Rounding Modes

<table>
<thead>
<tr>
<th>RC Field</th>
<th>Rounding Mode</th>
<th>Rounding Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Round to nearest</td>
<td>Closer to ( b ) of ( a ) or ( c ); if equally close, select even number (the one whose least significant bit is zero).</td>
</tr>
<tr>
<td>01</td>
<td>Round down (toward (-\infty))</td>
<td>( a )</td>
</tr>
<tr>
<td>10</td>
<td>Round up (toward (+\infty))</td>
<td>( c )</td>
</tr>
<tr>
<td>11</td>
<td>Chop (toward 0)</td>
<td>Smaller in magnitude of ( a ) or ( c ).</td>
</tr>
</tbody>
</table>

**NOTE:** \( a < b < c \); \( a \) and \( c \) are successive representable numbers; \( b \) is not representable.
15.2.4 Precision Control

The Intel486 FPU allows results to be calculated with either 64, 53, or 24 bits of precision in the significand as selected by the precision control (PC) field of the control word. The default setting, and the one that is best suited for most applications, is the full 64 bits of significance provided by the extended real format. The other settings are required by the IEEE standard and are provided to obtain compatibility with the specifications of certain existing programming languages. Specifying less precision nullifies the advantages of the extended format’s extended fraction length. When reduced precision is specified, the rounding of the fractional value clears the unused bits on the right to zeros. Precision Control affects only the instructions FADD, FSUB, FMUL, FDIV, and FSQRT.
Special Computational Situations
Besides being able to represent positive and negative numbers, the numerical data formats may be used to describe other entities. These special values provide extra flexibility, but most users will not need to understand them in order to use the numerics capabilities of the Intel486 processor successfully. This section describes the special values that may occur in certain cases and the significance of each. The numeric exceptions are also described, for writers of exception handlers and for those interested in probing the limits of numeric computation using the Intel486 processor.

The material presented in this section is mainly of interest to programmers concerned with writing exception handlers. Many readers will only need to skim this section.

When discussing these special computational situations, it is useful to distinguish between arithmetic instructions and nonarithmetic instructions. Nonarithmetic instructions are those that have no operands or transfer their operands without substantial change; arithmetic instructions are those that make significant changes to their operands. Table 16-1 defines these two classes of instructions.

16.1 SPECIAL NUMERIC VALUES

The numerical data formats of the Intel486 processor encompass encodings for a variety of special values in addition to the typical real or integer data values that result from normal calculations. These special values have significance and can express relevant information about the computations or operations that produced them. The various types of special values are

- Denormal real numbers
- Zeros
- Positive and negative infinity
- NaN (Not-a-Number)
- Indefinite
- Unsupported formats

The following sections explain the origins and significance of each of these special values. Tables 16-6 through 16-9 at the end of this section show how each of these special values is encoded for each of the numeric data types.

16.1.1 Denormal Real Numbers

The Intel486 processor generally stores nonzero real numbers in normalized floating-point form; that is, the integer (leading) bit of the significand is always a one. (Refer to Chapter 15 for a review of operand formats.) This bit is explicitly stored in the extended
Table 16-1. Arithmetic and Nonarithmetic Instructions

<table>
<thead>
<tr>
<th>Nonarithmetic Instructions</th>
<th>Arithmetic Instructions</th>
</tr>
</thead>
<tbody>
<tr>
<td>FABS</td>
<td>F2XM1</td>
</tr>
<tr>
<td>FCHS</td>
<td>FADD (P)</td>
</tr>
<tr>
<td>FCLEX</td>
<td>FBLD</td>
</tr>
<tr>
<td>FDECSTP</td>
<td>FBSTP</td>
</tr>
<tr>
<td>FFREE</td>
<td>FCOMP(P)(P)</td>
</tr>
<tr>
<td>FINCSTP</td>
<td>FCOS</td>
</tr>
<tr>
<td>FINIT</td>
<td>FDIV(R)(P)</td>
</tr>
<tr>
<td>FLD (register-to-register)</td>
<td>FIOIV(R)</td>
</tr>
<tr>
<td>FLD (extended format from memory)</td>
<td>FICOM(P)</td>
</tr>
<tr>
<td>FLD constant</td>
<td>FIDIV(R)</td>
</tr>
<tr>
<td>FLD CW</td>
<td>FILD</td>
</tr>
<tr>
<td>FLDENV</td>
<td>FMUL</td>
</tr>
<tr>
<td>FNOP</td>
<td>FIST(P)</td>
</tr>
<tr>
<td>FRSTOR</td>
<td>FISUB(R)</td>
</tr>
<tr>
<td>FSAVE</td>
<td>FLD (conversion)</td>
</tr>
<tr>
<td>FST(P) (register-to-register)</td>
<td>FMUL(P)</td>
</tr>
<tr>
<td>FSTP (extended format to memory)</td>
<td>FPATAN</td>
</tr>
<tr>
<td>FSTCW</td>
<td>FPREM</td>
</tr>
<tr>
<td>FSTENV</td>
<td>FPREM1</td>
</tr>
<tr>
<td>FSTSW</td>
<td>FPTAN</td>
</tr>
<tr>
<td>FWAIT</td>
<td>FRNDINT</td>
</tr>
<tr>
<td>FXAM</td>
<td>FSCALE</td>
</tr>
<tr>
<td>FXCH</td>
<td>FSIN</td>
</tr>
<tr>
<td></td>
<td>FSINCOS</td>
</tr>
<tr>
<td></td>
<td>FSQRT</td>
</tr>
<tr>
<td></td>
<td>FST(P) (conversion)</td>
</tr>
<tr>
<td></td>
<td>FSUB(R)(P)</td>
</tr>
<tr>
<td></td>
<td>FTST</td>
</tr>
<tr>
<td></td>
<td>FUCOM(P)(P)</td>
</tr>
<tr>
<td></td>
<td>FXTRACT</td>
</tr>
<tr>
<td></td>
<td>FYL2X</td>
</tr>
<tr>
<td></td>
<td>FYL2XP1</td>
</tr>
</tbody>
</table>

format, and is implicitly assumed to be a one \((1_a)\) in the single and double formats. Since leading zeros are eliminated, normalized storage allows the maximum number of significant digits to be held in a significand of a given width.

When a numeric value becomes very close to zero, normalized floating-point storage cannot be used to express the value accurately. The term \textit{tiny} is used here to precisely define what values require special handling. A number \(R\) is said to be \textit{tiny} when \(-2^{E_{\text{min}}} < R < 0\) or \(0 < R < +2^{E_{\text{min}}}\). (As defined in Chapter 15, \(E_{\text{min}}\) is -126 for single format, -1022 for double format, and -16382 for extended format.) In other words, a nonzero number is \textit{tiny} if its exponent would be too negative to store in the destination format.
To accommodate these instances, the Intel486 processor can store and operate on reals that are not normalized, i.e., whose significands contain one or more leading zeros. Denormals typically arise when the result of a calculation yields a value that is tiny.

Denormal values have the following properties:
- The biased floating-point exponent is stored at its smallest value (zero)
- The integer bit of the significand (whether explicit or implicit) is zero

The leading zeros of denormals permit smaller numbers to be represented, at the possible cost of some lost precision (the number of significant bits is reduced by the leading zeros). In typical algorithms, extremely small values are most likely to be generated as intermediate, rather than final, results. By using the extended real format for holding intermediate values, quantities as small as \( \pm 3.37 \times 10^{-4932} \) can be represented; this makes the occurrence of denormal numbers a rare phenomenon in Intel486 numerical applications. Nevertheless, the Intel486 processor can load, store, and operate on denormalized real numbers when they do occur.

Denormals receive special treatment by the Intel486 processor in three respects:
- The Intel486 processor avoids creating denormals whenever possible. In other words, it always normalizes real numbers except in the case of tiny numbers.
- The Intel486 processor provides the unmasked underflow exception to permit programmers to detect cases when denormals would be created.
- The Intel486 processor provides the denormal exception to permit programmers to detect cases when denormals enter into further calculations.

Denormalizing means incrementing the true result’s exponent and inserting a corresponding leading zero in the significand, shifting the rest of the significand one place to the right. Denormal values may occur in any of the single, double, or extended formats. Table 16-2 shows the range of denormalized values in each format.

Denormalization produces either a denormal or a zero. Denormals are readily identified by their exponents, which are always the minimum for their formats; in biased form, this is always the bit string: 00..00. This same exponent value is also assigned to the zeros, but a denormal has a nonzero significand. A denormal in a register is tagged special. Tables 16-8 and 16-9 later in this chapter show how denormal values are encoded in each of the real data formats.

<table>
<thead>
<tr>
<th>Format</th>
<th>Smallest Magnitude</th>
<th>Largest Magnitude</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>(Exact)</td>
<td>(Approx.)</td>
</tr>
<tr>
<td>Single Precision</td>
<td>2(^{-150})</td>
<td>10(^{-46})</td>
</tr>
<tr>
<td>Double Precision</td>
<td>2(^{-1075})</td>
<td>10(^{-324})</td>
</tr>
<tr>
<td>Extended</td>
<td>2(^{-16461})</td>
<td>10(^{-4956})</td>
</tr>
</tbody>
</table>
The denormalization process causes loss of significance if low-order one-bits are shifted off the right of the significand. In a severe case, all the significand bits of the true result are shifted out and replaced by the leading zeros. In this case, the result of denormalization is a true zero, and, if the value is in a register, it is tagged as a zero.

Denormals are rarely encountered in most applications. Typical debugged algorithms generate extremely small results during the evaluation of intermediate subexpressions; the final result is usually of an appropriate magnitude for its single or double format real destination. If intermediate results are held in temporary real, as is recommended, the great range of this format makes underflow very unlikely. Denormals are likely to arise only when an application generates a great many intermediates, so many that they cannot be held on the register stack or in extended format memory variables. If storage limitations force the use of single or double format reals for intermediates, and small values are produced, underflow may occur, and, if masked, may generate denormals.

When a denormal number in single or double format is used as a source operand and the denormal exception is masked, the Intel486 FPU automatically normalizes the number when it is converted to extended format.

16.1.1.1 DENORMALS AND GRADUAL UNDERFLOW

Floating-point arithmetic cannot carry out all operations exactly for all operands; approximation is unavoidable when the exact result is not representable as a floating-point variable. To keep the approximation mathematically tractable, the hardware is made to conform to accuracy standards that can be modeled by certain inequalities instead of equations. Let the assignment

\[ X \leftarrow Y @ Z \] (where @ is some operation)

represent a typical operation. In the default rounding mode (round to nearest), each operation is carried out with an absolute error no larger than half the separation between the two floating-point numbers closest to the exact results. Let \( x \) be the value stored for the variable whose name in the program is \( X \), and similarly \( y \) for \( Y \), and \( z \) for \( Z \). Normally \( y \) and \( z \) will differ by accumulated errors from what is desired and from what would have been obtained in the absence of error. For the calculation of \( x \) we assume that \( y \) and \( z \) are the best approximations available, and we seek to compute \( x \) as well as we can. If \( y@z \) is representable exactly, then we expect \( x = y@z \), and that is what we get for every algebraic operation on the Intel486 processor FPU (i.e., when \( y@z \) is one of \( y+z, y-z, y\times z, y+z, \sqrt z \)). But if \( y@z \) must be approximated, as is usually the case, then \( x \) must differ from \( y@z \) by no more than half the difference between the two representable numbers that straddle \( y@z \). That difference depends on two factors:

1. The precision to which the calculation is carried out, as determined either by the precision control bits or by the format used in memory. On the Intel486 processor, the precisions are single (24 significant bits), double (53 significant bits), and extended (64 significant bits).
2. How close \( y@z \) is to zero. In this respect the existence of denormal numbers on the Intel486 processor provides a distinct advantage over systems that do not admit denormal numbers.

In any floating-point number system, the density of representable numbers is greater near zero than near the largest representable magnitudes. However, machines that do not use denormal numbers suffer from an enormous gap between zero and its closest neighbors. Figures 16-1 and 16-2 show what happens near zero in two kinds of floating-point number systems.

Figure 16-1 shows a floating-point number system that (like the Intel486 processor) admits denormal numbers. For simplicity, only the non-negative numbers appear and the figure illustrates a number system that carries just four significant bits instead of the 24, 53, or 64 significant bits that the Intel486 processor offers.

Each vertical tick mark stands for a number representable in four significant bits, and the longer verticals stand for powers of 2. The horizontal marks are evenly spaced; those uncrossed by vertical tick marks stand for numbers unrepresentable at this precision. The denormal numbers lie between 0 and the nearest normal power of 2. They are no less dense than the remaining nonzero numbers.

Figure 16-2 shows a floating-point number system that (unlike the Intel486 or Intel387 FPUs) does not admit denormal numbers. There are two large gaps, one on the positive side of zero (as illustrated) and one on the negative side of zero (not illustrated). The gap between zero and the nearest neighbor of zero differs from the gap between that neighbor and the next bigger number by a factor of about \( 8.4 \times 10^6 \) for single, \( 4.5 \times 10^{15} \) for double, and \( 9.2 \times 10^{18} \) for extended format. Those gaps would complicate error analysis.

---

![Figure 16-1. Floating-Point System with Denormals](image1)

![Figure 16-2. Floating-Point System without Denormals](image2)
The advantage of denormal numbers is apparent when one considers what happens in either case when the underflow exception is masked and \( y/z \) falls into the space between zero and the smallest normal magnitude. The Intel486 processor returns the nearest denormal number. This action might be called “gradual underflow.” The effect is no different from the rounding that can occur when \( y/z \) falls in the normal range.

On the other hand, the system that does not have denormal numbers returns zero as the result, an action that can be much more inaccurate than rounding. This action could be called “abrupt underflow.” The Intel486 FPU and Intel387 math coprocessor handle denormal values differently than the 8087/Intel287 math coprocessors. See Section 16.2.4 for more details.

### 16.1.2 Zeros

The value zero in the real and decimal integer formats may be signed either positive or negative, although the sign of a binary integer zero is always positive. For computational purposes, the value of zero always behaves identically, regardless of sign, and typically the fact that a zero may be signed is transparent to the programmer. If necessary, the FXAM instruction may be used to determine a zero’s sign.

A programmer can code a zero, or it can be created by the FPU as its masked response to an underflow exception. If a zero is loaded or generated in a register, the register is tagged zero. Table 16-3 lists the results of instructions executed with zero operands and also shows how a zero may be created from nonzero operands.

<table>
<thead>
<tr>
<th>Operation</th>
<th>Operands</th>
<th>Result</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLD,FBLD</td>
<td>±0</td>
<td>*0</td>
</tr>
<tr>
<td>FILD</td>
<td>+0</td>
<td>+0</td>
</tr>
<tr>
<td>FST,FSTP,FRNDINT</td>
<td>±0</td>
<td>*0</td>
</tr>
<tr>
<td></td>
<td>+X</td>
<td>+0'</td>
</tr>
<tr>
<td></td>
<td>−X</td>
<td>−0'</td>
</tr>
<tr>
<td>FBSTP</td>
<td>±0</td>
<td>*0</td>
</tr>
<tr>
<td>FIST,FISTP</td>
<td>±0</td>
<td>*0</td>
</tr>
<tr>
<td></td>
<td>+X</td>
<td>+0^3</td>
</tr>
<tr>
<td></td>
<td>−X</td>
<td>−0^4</td>
</tr>
<tr>
<td>FCHS</td>
<td>+0</td>
<td>−0</td>
</tr>
<tr>
<td></td>
<td>−0</td>
<td>+0</td>
</tr>
<tr>
<td>FABS</td>
<td>±0</td>
<td>+0</td>
</tr>
<tr>
<td>Addition</td>
<td>+0 plus +0</td>
<td>+0</td>
</tr>
<tr>
<td></td>
<td>−0 plus −0</td>
<td>−0</td>
</tr>
<tr>
<td></td>
<td>+0 plus −0, −0 plus +0</td>
<td>±0^2</td>
</tr>
<tr>
<td></td>
<td>−X plus +X, +X plus −X</td>
<td>±0^2</td>
</tr>
<tr>
<td></td>
<td>±0 plus ±X, ±X plus ±0</td>
<td>#X</td>
</tr>
</tbody>
</table>
### Table 16-3. Zero Operands and Results

<table>
<thead>
<tr>
<th>Operation</th>
<th>Operands</th>
<th>Result</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Subtraction</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$+0$ minus $-0$</td>
<td>$+0$</td>
</tr>
<tr>
<td></td>
<td>$-0$ minus $+0$</td>
<td>$-0$</td>
</tr>
<tr>
<td></td>
<td>$+0$ minus $+0$, $-0$ minus</td>
<td>$\pm 0^2$</td>
</tr>
<tr>
<td></td>
<td>$-0$</td>
<td>$\pm 0^2$</td>
</tr>
<tr>
<td></td>
<td>$+X$ minus $+X$, $-X$ minus</td>
<td>$-#X$</td>
</tr>
<tr>
<td></td>
<td>$-X$</td>
<td>$#X$</td>
</tr>
<tr>
<td></td>
<td>$\pm 0$ minus $\pm X$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$\pm X$ minus $\pm 0$</td>
<td></td>
</tr>
<tr>
<td><strong>Multiplication</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$\pm 0 \times \pm 0$</td>
<td>$0$</td>
</tr>
<tr>
<td></td>
<td>$\pm 0 \times \pm X$, $\pm X \times \pm 0$</td>
<td>$0$</td>
</tr>
<tr>
<td></td>
<td>$+X \times +Y$, $-X \times -Y$</td>
<td>$+0^1$</td>
</tr>
<tr>
<td></td>
<td>$+X \times -Y$, $-X \times +Y$</td>
<td>$-0^1$</td>
</tr>
<tr>
<td><strong>Division</strong></td>
<td></td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>$\pm 0 \div \pm 0$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$\pm X \div \pm \infty$</td>
<td>$0$</td>
</tr>
<tr>
<td></td>
<td>$+0 \div +X$, $-0 \div -X$</td>
<td>$+0$</td>
</tr>
<tr>
<td></td>
<td>$+0 \div -X$, $-0 \div +X$</td>
<td>$-0$</td>
</tr>
<tr>
<td></td>
<td>$-X \div -Y$, $+X \div +Y$</td>
<td>$+0^1$</td>
</tr>
<tr>
<td></td>
<td>$-X \div +Y$, $+X \div -Y$</td>
<td>$-0^1$</td>
</tr>
<tr>
<td><strong>FPREM, FPREM1</strong></td>
<td></td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>$\pm 0 \text{ rem } \pm 0$</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$\pm X \text{ rem } \pm 0$</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>$+0 \text{ rem } \pm X$</td>
<td>$+0$</td>
</tr>
<tr>
<td></td>
<td>$-0 \text{ rem } \pm X$</td>
<td>$-0$</td>
</tr>
<tr>
<td></td>
<td>$+X \text{ rem } \pm Y$</td>
<td>$+0$</td>
</tr>
<tr>
<td></td>
<td>$-X \text{ rem } \pm Y$</td>
<td>$-0$</td>
</tr>
<tr>
<td><strong>FSQRT</strong></td>
<td></td>
<td>$*0$</td>
</tr>
<tr>
<td><strong>Compare</strong></td>
<td>$\pm 0 : +X$</td>
<td>$\pm 0 &lt; +X$</td>
</tr>
<tr>
<td></td>
<td>$\pm 0 : \pm 0$</td>
<td>$\pm 0 = \pm 0$</td>
</tr>
<tr>
<td></td>
<td>$\pm 0 : -X$</td>
<td>$\pm 0 &gt; -X$</td>
</tr>
<tr>
<td><strong>FTST</strong></td>
<td>$\pm 0$</td>
<td>$\pm 0 = 0$</td>
</tr>
<tr>
<td><strong>FXAM</strong></td>
<td>$+0$</td>
<td>$C_3 = 1$; $C_2 = C_1 = C_0 = 0$</td>
</tr>
<tr>
<td></td>
<td>$-0$</td>
<td>$C_3 = C_1 = 1$; $C_2 = C_0 = 0$</td>
</tr>
<tr>
<td><strong>FScale</strong></td>
<td>$\pm 0 \text{ scaled by } -\infty$</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>$\pm 0 \text{ scaled by } +\infty$</td>
<td>$*0$</td>
</tr>
<tr>
<td></td>
<td>$\pm 0 \text{ scaled by } X$</td>
<td>$*0$</td>
</tr>
<tr>
<td><strong>FXTRACT</strong></td>
<td>$+0$</td>
<td>$ST = +0$, $ST(1) = -\infty$, Zero divide</td>
</tr>
<tr>
<td></td>
<td>$-0$</td>
<td>$ST = -0$, $ST(1) = -\infty$, Zero divide</td>
</tr>
<tr>
<td><strong>FPTAN</strong></td>
<td>$\pm 0$</td>
<td>$*0$</td>
</tr>
<tr>
<td><strong>FSIN (or SIN result of FSINCOS)</strong></td>
<td></td>
<td>$*0$</td>
</tr>
<tr>
<td><strong>FCOS (or COS result of FSINCOS)</strong></td>
<td></td>
<td>$+1$</td>
</tr>
</tbody>
</table>
Table 16-3. Zero Operands and Results

<table>
<thead>
<tr>
<th>Operation</th>
<th>Operands</th>
<th>Result</th>
</tr>
</thead>
<tbody>
<tr>
<td>FPATAN</td>
<td>±0 ÷ +X</td>
<td>*0</td>
</tr>
<tr>
<td></td>
<td>±0 ÷ -X</td>
<td>-π</td>
</tr>
<tr>
<td></td>
<td>±X ÷ ±0</td>
<td>#π/2</td>
</tr>
<tr>
<td></td>
<td>±0 ÷ +0</td>
<td>*0</td>
</tr>
<tr>
<td></td>
<td>±0 ÷ -0</td>
<td>*π</td>
</tr>
<tr>
<td></td>
<td>+∞ ÷ ±0</td>
<td>+π/2</td>
</tr>
<tr>
<td></td>
<td>−∞ ÷ ±0</td>
<td>−π/2</td>
</tr>
<tr>
<td></td>
<td>±0 ÷ +∞</td>
<td>*0</td>
</tr>
<tr>
<td></td>
<td>±0 ÷ −∞</td>
<td>*π</td>
</tr>
<tr>
<td>F2XM1</td>
<td>+0</td>
<td>+0</td>
</tr>
<tr>
<td></td>
<td>−0</td>
<td>−0</td>
</tr>
<tr>
<td>FYL2X</td>
<td>±Y × log(±0)</td>
<td>Zero Divide</td>
</tr>
<tr>
<td></td>
<td>±0 × log(±0)</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td>FYL2XP1</td>
<td>+Y × log(±0+1)</td>
<td>*0</td>
</tr>
<tr>
<td></td>
<td>−Y × log(±0+1)</td>
<td>−*0</td>
</tr>
</tbody>
</table>

X and Y denote nonzero positive operands.

1 When extreme underflow denormalizes the result to zero.
2 Sign determined by rounding mode: + for nearest, up, or chop, − for down.
3 When 0 < X < 1 and rounding mode is not up.
4 When −1 < x < 0 and rounding mode is not down.
* Sign of original zero operand.
# Sign of original X operand.
−# Complement of sign of original X operand.
Exclusive OR of the signs of the operands.

16.1.3 Infinity

The real formats support signed representations of infinities. These values are encoded with a biased exponent of all ones and a significand of 1Δ00.00; if the infinity is in a register, it is tagged special.

A programmer can code an infinity, or it can be created by the FPU as its masked response to an overflow or a zero divide exception. Note that depending on rounding mode, the masked response may create the largest valid value representable in the destination rather than infinity.

The signs of the infinities are observed, and comparisons are possible. Infinities are always interpreted in the affine sense; that is, −∞ < (any finite number) < +∞. Arithmetic on infinities is always exact and, therefore, signals no exceptions, except for the invalid operations specified in Table 16-4.

16.1.4 NaN (Not-a-Number)

A NaN (Not a Number) is a member of a class of special values that exists in the real formats only. A NaN has an exponent of 11..11B, may have either sign, and may have any significand except 1Δ00..00B, which is assigned to the infinities. A NaN in a register is tagged special.
**Table 16-4. Infinity Operands and Results**

<table>
<thead>
<tr>
<th>Operation</th>
<th>Operands</th>
<th>Result</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLD,FBLD</td>
<td>±∞</td>
<td>*∞</td>
</tr>
<tr>
<td>FST,FSTP,FRNDINT</td>
<td>±∞</td>
<td>*∞</td>
</tr>
<tr>
<td>FCHS</td>
<td>+∞</td>
<td>−∞</td>
</tr>
<tr>
<td></td>
<td>−∞</td>
<td>+∞</td>
</tr>
<tr>
<td>FABS</td>
<td>±∞</td>
<td>+∞</td>
</tr>
<tr>
<td><strong>Addition</strong></td>
<td>+∞ plus +∞</td>
<td>+∞</td>
</tr>
<tr>
<td></td>
<td>−∞ plus −∞</td>
<td>−∞</td>
</tr>
<tr>
<td></td>
<td>+∞ plus −∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>−∞ plus +∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±∞ plus ±X</td>
<td>*∞</td>
</tr>
<tr>
<td></td>
<td>±X plus ±∞</td>
<td>*∞</td>
</tr>
<tr>
<td><strong>Subtraction</strong></td>
<td>+∞ minus −∞</td>
<td>+∞</td>
</tr>
<tr>
<td></td>
<td>−∞ minus +∞</td>
<td>−∞</td>
</tr>
<tr>
<td></td>
<td>+∞ minus +∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>−∞ minus −∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±∞ minus ±X</td>
<td>*∞</td>
</tr>
<tr>
<td></td>
<td>±X minus ±∞</td>
<td>−*∞</td>
</tr>
<tr>
<td><strong>Multiplication</strong></td>
<td>±∞ × ±∞</td>
<td>∞</td>
</tr>
<tr>
<td></td>
<td>±∞ × ±Y, ±Y × ±∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±0 × ±∞, ±∞ × ±0</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td><strong>Division</strong></td>
<td>±∞ ÷ ±∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±∞ ÷ ±X</td>
<td>∞</td>
</tr>
<tr>
<td></td>
<td>±X ÷ ±∞</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>±∞ ÷ ±0</td>
<td>∞</td>
</tr>
<tr>
<td><strong>FPREM,FPREM1</strong></td>
<td>±∞ rem ±∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±∞ rem ±X</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±X rem ±∞</td>
<td>$X, Q = 0</td>
</tr>
<tr>
<td><strong>FSQRT</strong></td>
<td>−∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>+∞</td>
<td>+∞</td>
</tr>
<tr>
<td><strong>Compare</strong></td>
<td>+∞ ; +∞</td>
<td>+∞ = +∞</td>
</tr>
<tr>
<td></td>
<td>−∞ ; −∞</td>
<td>−∞ = −∞</td>
</tr>
<tr>
<td></td>
<td>+∞ ; −∞</td>
<td>+∞ &gt; −∞</td>
</tr>
<tr>
<td></td>
<td>−∞ ; +∞</td>
<td>−∞ &lt; +∞</td>
</tr>
<tr>
<td></td>
<td>+∞ ; ±X</td>
<td>+∞ &gt; X</td>
</tr>
<tr>
<td></td>
<td>−∞ ; ±X</td>
<td>−∞ &lt; X</td>
</tr>
<tr>
<td></td>
<td>±X ; ±∞</td>
<td>X &lt; +∞</td>
</tr>
<tr>
<td></td>
<td>±X ; −∞</td>
<td>X &gt; +∞</td>
</tr>
<tr>
<td></td>
<td>+∞</td>
<td>+∞ &gt; 0</td>
</tr>
<tr>
<td></td>
<td>−∞</td>
<td>−∞ &lt; 0</td>
</tr>
<tr>
<td><strong>FTST</strong></td>
<td>−∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td><strong>FSCALE</strong></td>
<td>±∞ scaled by −∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±∞ scaled by +∞</td>
<td>*∞</td>
</tr>
<tr>
<td></td>
<td>±∞ scaled by ±X</td>
<td>*∞</td>
</tr>
<tr>
<td></td>
<td>±0 scaled by −∞</td>
<td>±0₁</td>
</tr>
<tr>
<td></td>
<td>±0 scaled by +∞</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±Y scaled by +∞</td>
<td>#∞</td>
</tr>
<tr>
<td></td>
<td>±Y scaled by −∞</td>
<td>#0</td>
</tr>
<tr>
<td><strong>FXTRACT</strong></td>
<td>±∞</td>
<td>ST = *∞, ST(1) = +∞</td>
</tr>
<tr>
<td><strong>FXAM</strong></td>
<td>+∞</td>
<td>C0=C2=1;C1=C3=0</td>
</tr>
<tr>
<td></td>
<td>−∞</td>
<td>C0=C1=C2=1; C3=0</td>
</tr>
</tbody>
</table>
### Table 16-4. Infinity Operands and Results

<table>
<thead>
<tr>
<th>Operation</th>
<th>Operands</th>
<th>Result</th>
</tr>
</thead>
<tbody>
<tr>
<td>FPATAN</td>
<td>±∞ ÷ ±X</td>
<td>*π/2</td>
</tr>
<tr>
<td></td>
<td>±Y ÷ +∞</td>
<td>#0</td>
</tr>
<tr>
<td></td>
<td>±Y ÷ −∞</td>
<td>−π</td>
</tr>
<tr>
<td></td>
<td>±∞ ÷ +∞</td>
<td>*π/4</td>
</tr>
<tr>
<td></td>
<td>±∞ ÷ −∞</td>
<td>#∞</td>
</tr>
<tr>
<td></td>
<td>±∞ ÷ ±0</td>
<td>*π/2</td>
</tr>
<tr>
<td>F2XM1</td>
<td>+∞</td>
<td>+∞</td>
</tr>
<tr>
<td></td>
<td>−∞</td>
<td>−1</td>
</tr>
<tr>
<td>FYL2X</td>
<td>±∞ × log (1)</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±∞ × log (X&gt;1)</td>
<td>*∞</td>
</tr>
<tr>
<td></td>
<td>±∞ × log (0&lt;X&lt;1)</td>
<td>−*∞</td>
</tr>
<tr>
<td></td>
<td>±Y × log (+∞)</td>
<td>#∞</td>
</tr>
<tr>
<td></td>
<td>±0 × log (+∞)</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±Y × log (−∞)</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td>FYL2XP1</td>
<td>±∞ × log (1)</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±∞ × log (X&gt;0)</td>
<td>*∞</td>
</tr>
<tr>
<td></td>
<td>±∞ × log (-1&lt;X&lt;0)</td>
<td>−*∞</td>
</tr>
<tr>
<td></td>
<td>±Y × log (+∞)</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±0 × log (+∞)</td>
<td>Invalid Operation</td>
</tr>
<tr>
<td></td>
<td>±Y × log (−∞)</td>
<td>Invalid Operation</td>
</tr>
</tbody>
</table>

X Zero or nonzero positive operand.
Y Nonzero positive operand.
* Sign of original infinity operand.
−* Complement of sign of original infinity operand.
$ Sign of original operand.
# Exclusive OR of signs of operands.
1 Sign of the original Y operand.

There are two classes of NaNs: signaling (SNaN) and quiet (QNaN). Among the QNaNs, the value *real indefinite* is of special interest.

### 16.1.4.1 SIGNALING NaNs

A signaling NaN is a NaN that has a zero as the most significant bit of its significand. The rest of the significand may be set to any value. The FPU never generates a signaling NaN as a result; however, it recognizes signaling NaNs when they appear as operands. Arithmetic operations (as defined at the beginning of this chapter) on a signaling NaN cause an invalid-operation exception (except for load operations from the stack, FXCH, FCHS, and FABS).
By unmasking the invalid operation exception, the programmer can use signaling NaNs to trap to the exception handler. The generality of this approach and the large number of NaN values that are available provide the sophisticated programmer with a tool that can be applied to a variety of special situations.

For example, a compiler could use signaling NaNs as references to uninitialized (real) array elements. The compiler could preinitialize each array element with a signaling NaN whose significand contained the index (relative position) of the element. If an application program attempted to access an element that it had not initialized, it would use the NaN placed there by the compiler. If the invalid operation exception were unmasked, an interrupt would occur, and the exception handler would be invoked. The exception handler could determine which element had been accessed, since the operand address field of the exception pointers would point to the NaN, and the NaN would contain the index number of the array element.

16.1.4.2 QUIET NaNs

A quiet NaN is a NaN that has a one as the most significant bit of its significand. The Intel486 processor creates the quiet NaN real indefinite (defined below) as its default response to certain exceptional conditions. The Intel486 processor may derive other QNaNs by converting an SNaN. The Intel486 processor converts a SNaN by setting the most significant bit of its significand to one, thereby generating an QNaN. The remaining bits of the significand are not changed; therefore, diagnostic information that may be stored in these bits of the SNaN is propagated into the QNaN.

The Intel486 processor will generate the special QNaN, real indefinite, as its masked response to an invalid operation exception. This NaN is signed negative; its significand is encoded $1_100..00$. All other NaNs represent values created by programmers or derived from values created by programmers.

Both quiet and signaling NaNs are supported in all operations. A QNaN is generated as the masked response for invalid-operation exceptions and as the result of an operation in which at least one of the operands is a QNaN. The Intel486 processor applies the rules shown in Table 16-5 when generating a QNaN.

Note that handling of a QNaN operand has greater priority than all exceptions except certain invalid-operation exceptions (refer to the section “Exception Priority” in this chapter).

Quiet NaNs could be used, for example, to speed up debugging. In its early testing phase, a program often contains multiple errors. An exception handler could be written to save diagnostic information in memory whenever it was invoked. After storing the diagnostic data, it could supply a quiet NaN as the result of the erroneous instruction, and that NaN could point to its associated diagnostic area in memory. The program would then continue, creating a different NaN for each error. When the program ended, the NaN results could be used to access the diagnostic data saved at the time the errors occurred. Many errors could thus be diagnosed and corrected in one test run.
### SPECIAL COMPUTATIONAL SITUATIONS

#### Table 16-5. Rules for Generating QNaNs

<table>
<thead>
<tr>
<th>Operation</th>
<th>Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>Real operation on an SNaN and a QNaN.</td>
<td>Deliver the QNaN operand.</td>
</tr>
<tr>
<td>Real operation on two SNaNs.</td>
<td>Deliver the QNaN that results from converting the SNaN that has the larger significand.</td>
</tr>
<tr>
<td>Real operation on two QNaNs.</td>
<td>Deliver the QNaN that has the larger significand.</td>
</tr>
<tr>
<td>Real operation on an SNaN and another number.</td>
<td>Deliver the QNaN that results from converting the SNaN.</td>
</tr>
<tr>
<td>Real operation on a QNaN and another number.</td>
<td>Deliver the QNaN.</td>
</tr>
<tr>
<td>Invalid operation that does not involve NaNs.</td>
<td>Deliver the default QNaN real indefinite.</td>
</tr>
</tbody>
</table>

In embedded applications which use computed results in further computations, an undetected QNaN can invalidate all subsequent results. Such applications should therefore periodically check for QNaNs and provide a recovery mechanism to be used if a QNaN result is detected.

#### 16.1.5 Indefinite

For each numeric data type, one unique encoding is reserved for representing the special value *indefinite*. The Intel486 processor produces this encoding as its response to a masked invalid-operation exception.

In the case of reals, the *indefinite* value is a QNaN as discussed in the prior section.

Packed decimal *indefinite* may be stored with a FBSTP instruction; attempting to use this encoding in a FBLD instruction, however, will have an undefined result; thus *indefinite* cannot be loaded from a packed decimal integer.

In the binary integers, the same encoding may represent either *indefinite* or the largest negative number supported by the format (\(-2^{15}, -2^{31}, \) or \(-2^{63}\)). The Intel486 processor will store this encoding as its masked response to an invalid operation, or when the value in a source register represents or rounds to the largest negative integer representable by the destination. In situations where its origin may be ambiguous, the invalid-operation exception flag can be examined to see if the value was produced by an exception response. When this encoding is loaded or used by an integer arithmetic or compare operation, it is always interpreted as a negative number; thus *indefinite* cannot be loaded from a binary integer.
16.1.6 Encoding of Data Types

Tables 16-6 through 16-9 show how each of the special values just described is encoded for each of the numeric data types. In these tables, the least-significant bits are shown to the right and are stored in the lowest memory addresses. The sign bit is always the left-most bit of the highest-addressed byte.

16.1.7 Unsupported Formats

The extended format permits many bit patterns that do not fall into any of the previously mentioned categories. Table 16-10 shows these unsupported formats. Some of these encodings were supported by the Intel287 math coprocessor; however, most of them are not supported by the Intel387 and Intel486 FPUs. These changes are required due to changes made in the final version of IEEE Std 754 that eliminated these data types.

The categories of encodings formerly known as pseudo-NaNs, pseudoinfinities, and unnormal numbers are not supported. The Intel486 processor raises the invalid-operation exception when they are encountered as operands.

The encodings formerly known as pseudodenormal numbers are not generated by the Intel486 processor; however, they are correctly utilized when encountered as operands. The exponent is treated as if it were 00..01 and the mantissa is unchanged. The denormal exception is raised.
### Table 16-6. Binary Integer Encodings

<table>
<thead>
<tr>
<th>Class</th>
<th>Sign</th>
<th>Magnitude</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>(Largest)</strong></td>
<td>0</td>
<td>11..11</td>
</tr>
<tr>
<td><strong>(Smallest)</strong></td>
<td>0</td>
<td>00..00</td>
</tr>
<tr>
<td>Zero</td>
<td>0</td>
<td>00..00</td>
</tr>
<tr>
<td><strong>(Smallest)</strong></td>
<td>1</td>
<td>11..11</td>
</tr>
<tr>
<td><em><em>(Largest/Indefinite</em>)</em>*</td>
<td>1</td>
<td>00..00</td>
</tr>
</tbody>
</table>

*If this encoding is used as a source operand (as in an integer load or integer arithmetic instruction), the FPU interprets it as the largest negative number representable in the format… \(-2^{15}\), \(-2^{31}\), or \(-2^{63}\). The FPU delivers this encoding to an integer destination in two cases:

1. If the result is the largest negative number.
2. As the response to a masked invalid operation exception, in which case it represents the special value *integer indefinite.*
### Table 16-7. Packed Decimal Encodings

<table>
<thead>
<tr>
<th>Class</th>
<th>Sign</th>
<th>Magnitude</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>digit</td>
</tr>
<tr>
<td>(Largest)</td>
<td>0</td>
<td>0000000</td>
</tr>
<tr>
<td>Positives</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Smallest)</td>
<td>0</td>
<td>0000000</td>
</tr>
<tr>
<td>Zero</td>
<td>0</td>
<td>0000000</td>
</tr>
<tr>
<td>Negatives</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Smallest)</td>
<td>1</td>
<td>0000000</td>
</tr>
<tr>
<td>(Largest)</td>
<td>1</td>
<td>0000000</td>
</tr>
<tr>
<td>Indefinite*</td>
<td>1</td>
<td>1111111</td>
</tr>
</tbody>
</table>

*The packed decimal indefinite is stored by FBSTP in response to a masked invalid operation exception. Attempting to load this value via FBLD produces an undefined result.

**UUUU means bit values are undefined and may contain any value.
### Table 16-8. Single and Double Real Encodings

<table>
<thead>
<tr>
<th>Class</th>
<th>Sign</th>
<th>Biased Exponent</th>
<th>Significand ff-ff*</th>
</tr>
</thead>
<tbody>
<tr>
<td>NaNs</td>
<td>0</td>
<td>11..11</td>
<td>11..11</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>11..11</td>
<td>10..00</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>11..11</td>
<td>01..11</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>11..11</td>
<td>00..01</td>
</tr>
<tr>
<td>Infinity</td>
<td>0</td>
<td>11..11</td>
<td>00..00</td>
</tr>
<tr>
<td>Positives</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normals</td>
<td>0</td>
<td>11..10</td>
<td>11..11</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>00..01</td>
<td>00..00</td>
</tr>
<tr>
<td>Reals</td>
<td>0</td>
<td>00..00</td>
<td>11..11</td>
</tr>
<tr>
<td>Denormals</td>
<td>0</td>
<td>00..00</td>
<td>00..01</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>00..00</td>
<td>00..00</td>
</tr>
<tr>
<td>Zero</td>
<td>0</td>
<td>00..00</td>
<td>00..00</td>
</tr>
<tr>
<td>Negatives</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>00..00</td>
<td>00..01</td>
</tr>
<tr>
<td>Zero</td>
<td>1</td>
<td>00..00</td>
<td>00..00</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>00..00</td>
<td>11..11</td>
</tr>
<tr>
<td>Denormals</td>
<td>1</td>
<td>00..01</td>
<td>00..00</td>
</tr>
<tr>
<td>Normals</td>
<td>1</td>
<td>11..10</td>
<td>11..11</td>
</tr>
<tr>
<td>Infinity</td>
<td>1</td>
<td>11..11</td>
<td>00..00</td>
</tr>
<tr>
<td>NaNs</td>
<td>1</td>
<td>11..11</td>
<td>00..01</td>
</tr>
<tr>
<td>Signaling</td>
<td>1</td>
<td>11..11</td>
<td>01..11</td>
</tr>
<tr>
<td>Indefinite</td>
<td>1</td>
<td>11..11</td>
<td>10..00</td>
</tr>
<tr>
<td>Quiet</td>
<td>1</td>
<td>11..11</td>
<td>11..11</td>
</tr>
</tbody>
</table>

*Integer bit is implied and not stored.

Single: 8 bits  23 bits
Double: 11 bits  52 bits
### Table 16-9. Extended Real Encodings

<table>
<thead>
<tr>
<th>Class</th>
<th>Sign</th>
<th>Biased Exponent</th>
<th>Significand l.ff-ff</th>
</tr>
</thead>
<tbody>
<tr>
<td>NaNs</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Quiet</td>
<td>0</td>
<td>11..11</td>
<td>1 11..11</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Signaling</td>
<td>0</td>
<td>11..11</td>
<td>1 01..11</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Infinity</td>
<td>0</td>
<td>11..11</td>
<td>1 00..00</td>
</tr>
<tr>
<td>Positives</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normals</td>
<td></td>
<td>11..10</td>
<td>1 11..11</td>
</tr>
<tr>
<td>Real</td>
<td></td>
<td>00..01</td>
<td>1 00..00</td>
</tr>
<tr>
<td>Pseudodenormals</td>
<td>0</td>
<td>00..00</td>
<td>1 11..11</td>
</tr>
<tr>
<td>Denormals</td>
<td></td>
<td>00..00</td>
<td>1 00..00</td>
</tr>
<tr>
<td>Zero</td>
<td>0</td>
<td>00..00</td>
<td>0 00..00</td>
</tr>
<tr>
<td>Negatives</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Denormals</td>
<td>1</td>
<td>00..00</td>
<td>0 00..01</td>
</tr>
<tr>
<td>Real</td>
<td></td>
<td>00..00</td>
<td>0 11..11</td>
</tr>
<tr>
<td>Pseudodenormals</td>
<td>0</td>
<td>00..00</td>
<td>1 11..11</td>
</tr>
<tr>
<td>Normals</td>
<td></td>
<td>00..00</td>
<td>1 00..00</td>
</tr>
<tr>
<td>Infinity</td>
<td>1</td>
<td>11..10</td>
<td>1 11..11</td>
</tr>
<tr>
<td>NaNs</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Signaling</td>
<td>1</td>
<td>11..11</td>
<td>1 00..01</td>
</tr>
<tr>
<td>Quiet</td>
<td>1</td>
<td>11..11</td>
<td>1 01..11</td>
</tr>
<tr>
<td>Indefinite</td>
<td>1</td>
<td>11..11</td>
<td>1 10..00</td>
</tr>
</tbody>
</table>

- 15 bits - 64 bits -
Table 16-10. Unsupported Formats

<table>
<thead>
<tr>
<th>Class</th>
<th>Sign</th>
<th>Biased Exponent</th>
<th>Significand f.ff–ff</th>
</tr>
</thead>
<tbody>
<tr>
<td>Quiet</td>
<td>0</td>
<td>11..11</td>
<td>0 11..11</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>11..11</td>
<td>0 10..00</td>
</tr>
<tr>
<td>Signaling</td>
<td>0</td>
<td>11..11</td>
<td>0 01..11</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>11..11</td>
<td>0 00..01</td>
</tr>
<tr>
<td>Pseudoinfinity</td>
<td>0</td>
<td>11..11</td>
<td>0 00..00</td>
</tr>
<tr>
<td>Reals</td>
<td>0</td>
<td>11..10</td>
<td>0 11..11</td>
</tr>
<tr>
<td>Unnormals</td>
<td>0</td>
<td>00..01</td>
<td>0 00..00</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>11..10</td>
<td>0 11..11</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>00..01</td>
<td>0 00..00</td>
</tr>
<tr>
<td>Pseudoinfinity</td>
<td>1</td>
<td>11..11</td>
<td>0 00..00</td>
</tr>
<tr>
<td>Negatives</td>
<td>1</td>
<td>11..11</td>
<td>0 01..11</td>
</tr>
<tr>
<td>Signaling</td>
<td>1</td>
<td>11..11</td>
<td>0 00..01</td>
</tr>
<tr>
<td>Quiet</td>
<td>1</td>
<td>11..11</td>
<td>0 10..00</td>
</tr>
<tr>
<td>Pseudo NaNs</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

16.2 NUMERIC EXCEPTIONS

The Intel486 processor can recognize six classes of numeric exception conditions while executing numeric instructions:

1. I—Invalid operation
   - Stack fault
   - IEEE standard invalid operation

2. Z—Divide-by-zero

3. D—Denormalized operand

4. O—Numeric overflow

5. U—Numeric underflow

6. P—Inexact result (precision)
16.2.1 Handling Numeric Exceptions

When numeric exceptions occur, the Intel 486 processor takes one of two possible courses of action:

- The FPU can itself handle the exception, producing the most reasonable result and allowing numeric program execution to continue undisturbed.
- A software exception handler can be invoked to handle the exception.

Each of the six exception conditions described above has a corresponding flag bit in the FPU status word and a mask bit in the FPU control word. If an exception is masked (the corresponding mask bit in the control word = 1), the Intel 486 processor takes an appropriate default action and continues with the computation. If the exception is unmasked (mask = 0), a software exception handler is invoked immediately before execution of the next WAIT or non-control floating-point instruction. Depending on the value of the NE bit of the CR0 control register, the exception handler is invoked either (NE = 1) through interrupt vector 16 or (NE = 0) through an external interrupt.

Note that when exceptions are masked, the FPU may detect multiple exceptions in a single instruction, because it continues executing the instruction after performing its masked response. For example, the FPU could detect a denormalized operand, perform its masked response to this exception, and then detect an underflow.

16.2.1.1 AUTOMATIC EXCEPTION HANDLING

The Intel 486 processor has a default fix-up activity for every possible exception condition it may encounter. These masked-exception responses are designed to be safe and are generally acceptable for most numeric applications.

As an example of how even severe exceptions can be handled safely and automatically using the default exception responses, consider a calculation of the parallel resistance of several values using only the standard formula (Figure 16-3). If R1 becomes zero, the circuit resistance becomes zero. With the divide-by-zero and precision exceptions masked, the Intel 486 processor will produce the correct result.

By masking or unmasking specific numeric exceptions in the FPU control word, programmers can delegate responsibility for most exceptions to the Intel 486 processor, reserving the most severe exceptions for programmed exception handlers. Exception-handling software is often difficult to write, and the masked responses have been tailored to deliver the most reasonable result for each condition. For the majority of applications, masking all exceptions yields satisfactory results with the least programming effort. Certain exceptions can usefully be left unmasked during the debugging phase of software development, and then masked when the clean software is actually run. An invalid-operation exception for example, typically indicates a program error that must be corrected.

The exception flags in the FPU status word provide a cumulative record of exceptions that have occurred since these flags were last cleared. Once set, these flags can be cleared only by executing the FCLEX (clear exceptions) instruction, by reinitializing the
FPU, or by overwriting the flags with an FRSTOR or FLDENV instruction. This allows a programmer to mask all exceptions, run a calculation, and then inspect the status word to see if any exceptions were detected at any point in the calculation.

16.2.1.2 SOFTWARE EXCEPTION HANDLING

If the FPU encounters an unmasked exception condition, a software exception handler is invoked immediately before execution of the next WAIT or non-control floating-point instruction. The exception handler is invoked either through interrupt vector 16 or through an external interrupt, depending on the value of the NE bit of the CR0 control register.

If \( NE = 1 \), an unmasked floating-point exception results in interrupt 16, immediately before the execution of the next non-control floating-point or WAIT instruction. Interrupt 16 is an operating-system call that invokes the exception handler. Chapter 9 contains a general discussion of exceptions and interrupts on the Intel486 processor.

If \( NE = 0 \) (and the IGNNE# input is inactive), an unmasked floating-point exception causes the processor to freeze immediately before executing the next non-control floating-point or WAIT instruction. The frozen processor waits for an external interrupt, which must be supplied by external hardware in response to the FERR# output of the processor. (Regardless of the value of NE, an unmasked numerical exception causes the FERR# output to be activated.) In this case, the external interrupt invokes the exception-handling routine. If \( NE = 0 \) but the IGNNE# input is active, the processor disregards the exception and continues. Error reporting via external interrupt is supported for DOS compatibility. Chapter 25 contains further discussion of compatibility issues.
The exception-handling routine is normally a part of the systems software. Typical exception responses may include:

- Incrementing an exception counter for later display or printing
- Printing or displaying diagnostic information (e.g., the FPU environment and registers)
- Aborting further execution, or using the exception pointers to build an instruction that will run without exception and executing it

Applications programmers should consult their operating system's reference manuals for the appropriate system response to numerical exceptions. For systems programmers, some details on writing software exception handlers are provided in Chapter 19.

### 16.2.2 Invalid Operation

This exception may occur in response to two general classes of operations:

1. Stack operations
2. Arithmetic operations

The stack flag (SF) of the status word indicates which class of operation caused the exception. When SF is 1 a stack operation has resulted in stack overflow or underflow; when SF is 0, an arithmetic instruction has encountered an invalid operand.

#### 16.2.2.1 STACK EXCEPTION

When SF is 1, indicating a stack operation, the O/U# bit of the condition code (bit C1) distinguishes between stack overflow and underflow as follows:

\[
O/U# = 1 \quad \text{Stack overflow} - \text{an instruction attempted to push down a nonempty stack location.}
\]

\[
O/U# = 0 \quad \text{Stack underflow} - \text{an instruction attempted to read an operand from an empty stack location.}
\]

When the invalid-operation exception is masked, the FPU returns the QNaN *indefinite*. This value overwrites the destination register, destroying its original contents.

When the invalid-operation exception is not masked, an exception handler is invoked. TOP is not changed, and the source operands remain unaffected.
16.2.2.2 INVALID ARITHMETIC OPERATION

This class includes the invalid operations defined in IEEE Std 854. The FPU reports an invalid operation in any of the cases shown in Table 16-11. Also shown in this table are the FPU’s responses when the invalid exception is masked. When unmasked, an exception handler is invoked, and the operands remain unaltered. An invalid operation generally indicates a program error.

16.2.3 Division by Zero

If an instruction attempts to divide a finite nonzero operand by zero, the FPU will report a zero-divide exception. This is possible for F(I)DIV(R)(P) as well as the other instructions that perform division internally: FYL2X and FXTRACT. The masked response for FDIV is to return an infinity signed with the exclusive OR of the sign of the operand.

<table>
<thead>
<tr>
<th>Condition</th>
<th>Masked Response</th>
</tr>
</thead>
<tbody>
<tr>
<td>Any arithmetic operation on an unsupported format.</td>
<td>Return the QNaN indefinite.</td>
</tr>
<tr>
<td>Any arithmetic operation on a signaling NaN.</td>
<td>Return a QNaN (refer to the section “Rules for Generating QNaNs”). Set condition codes “not comparable.”</td>
</tr>
<tr>
<td>Compare and test operations: one or both operands is a NaN.</td>
<td>Return the QNaN indefinite.</td>
</tr>
<tr>
<td>Addition of opposite-signed infinities or subtraction of like-signed infinities.</td>
<td>Return the QNaN indefinite.</td>
</tr>
<tr>
<td>Multiplication: $\infty \times 0$; or $0 \times \infty$.</td>
<td>Return the QNaN indefinite.</td>
</tr>
<tr>
<td>Division: $\infty \div \infty$; or $0 \div 0$.</td>
<td>Return the QNaN indefinite; set $C_2 = 0$.</td>
</tr>
<tr>
<td>Remainder instructions FPREM, FPREM1 when modulus (divisor) is zero or dividend is $\infty$.</td>
<td>Return the QNaN indefinite; set $C_2 = 0$.</td>
</tr>
<tr>
<td>Trigonometric instructions FCOS, FPTAN, FSIN, FSINCOS when argument is $\infty$.</td>
<td>Return the QNaN indefinite.</td>
</tr>
<tr>
<td>FSQRT of negative operand (except FSQRT ($-0$) = $-0$), FYL2X of negative operand (except FYL2X ($-0$) = $-\infty$), FYL2XP1 of operand more negative than $-1$.</td>
<td>Return the QNaN indefinite.</td>
</tr>
<tr>
<td>FIST(P) instructions when source register is empty, a NaN, $\infty$, or exceeds representable range of destination.</td>
<td>Store integer indefinite.</td>
</tr>
<tr>
<td>FBSTP instruction when source register is empty, a NaN, $\infty$, or exceeds 18 decimal digits.</td>
<td>Store packed decimal indefinite.</td>
</tr>
<tr>
<td>FXCH instruction when one or both registers are tagged empty.</td>
<td>Change empty registers to the QNaN indefinite and then perform exchange.</td>
</tr>
</tbody>
</table>
FYŁ2X returns an infinity signed with the opposite sign of the non-zero operand. For
FXTRACT, ST(1) is set to \(-\infty\); ST is set to zero with the same sign as the original
operand. If the divide-by-zero exception is unmasked, an exception handler is invoked;
the operands remain unaltered.

16.2.4 Denormal Operand

If an arithmetic instruction attempts to operate on a denormal operand, the FPU reports
the denormal-operand exception. Denormal operands may have reduced significance
due to lost low-order bits, therefore it may be advisable in certain applications to pre­
clude operations on these operands. This can be accomplished by an exception handler
that responds to unmasked denormal exceptions. Most users will mask this exception so
that computation may proceed; any loss of accuracy will be analyzed by the user when
the final result is delivered.

When this exception is masked, the FPU sets the D-bit in the status word, then proceeds
with the instruction. Gradual underflow and denormal numbers as handled on the
Intel486 processor will produce results at least as good as, and often better than what
could be obtained from a machine that flushes underflows to zero. In fact, a denormal
operand in single- or double-precision format will be normalized to the extended-real
format when loaded into the FPU. Subsequent operations will benefit from the addi­
tional precision of the extended-real format used internally.

When this exception is not masked, the D-bit is set and the exception handler is invoked.
The operands are not changed by the instruction and are available for inspection by the
exception handler.

The Intel486 FPU and Intel387 math coprocessors handle denormal values differently
than the 8087 and Intel287 math coprocessors. This change is due to revisions in the
IEEE standard before being approved. The difference in operation occurs when the
denormal exception is masked. The Intel486 FPU and Intel387 math coprocessors will
automatically normalize denormals. The 8087 and Intel287 math coprocessors will
generate a denormal result.

The difference in denormal handling is usually not an issue. The denormal exception is
normally masked for the Intel387 and Intel486 FPU's. For programs that also run on an
Intel287 math coprocessor, the denormal exception is often unmasked and an exception
handler is provided to normalize any denormal values. Such an exception handler is
redundant for the Intel486 and Intel387 DX FPU's. The default exception handler
should be used.

A program can detect at run-time whether it is running on an Intel387 or Intel486 FPU
or the older 8087/Intel287 math coprocessors. The code sequence in Figure 16-4 is rec­
ommended to recognize 8087/Intel287 math coprocessors. Refer to Figure 3-23 to iden­
tify an Intel387 or Intel486 CPU. The example in Figure 16-4 can be used to selectively
mask the denormal exception for an Intel387 DX or Intel486 FPU. A denormal excep­
tion handler should also be provided to support 8087/Intel287 math coprocessors. This
code example can also be used to set a flag to allow use of new instructions added to the
Intel387 and Intel486 FPU's beyond the instructions of the 8087/Intel287 math coprocessors.
16.2.5 Numeric Overflow and Underflow

If the exponent of a numeric result is too large for the destination real format, the FPU signals a numeric overflow. Conversely, if the exponent of a result is too small to be represented in the destination format, a numeric underflow is signaled. If either of these exceptions occur, the result of the operation is outside the range of the destination real format.

Typical algorithms are most likely to produce extremely large and small numbers in the calculation of intermediate, rather than final, results. Because of the great range of the extended-precision format, overflow and underflow are relatively rare events in most numerical applications for the Intel486 processor.

16.2.5.1 OVERFLOW

The overflow exception can occur whenever the rounded true result would exceed in magnitude the largest finite number in the destination format. The exception can occur in the execution of most of the arithmetic instructions and in some of the conversion instructions; namely, FST(P), F(I)ADD(P), F(I)SUB(R)(P), F(I)MUL(P), FDIV(R)(P), FSCALE, FYL2X, and FYL2XP1.
The response to an overflow condition depends on whether the overflow exception is masked:

- Overflow exception masked. The value returned depends on the rounding mode as Table 16-12 illustrates.

- Overflow exception not masked. The unmasked response depends on whether the instruction is supposed to store the result on the stack or in memory:
  - If the destination is the stack, then true result is divided by $2^{24,576}$ and rounded. (The bias 24,576 is equal to $3 \times 2^{13}$.) The significand is rounded to the appropriate precision (according to the precision control (PC) bit of the control word, for those instructions controlled by PC, otherwise to extended precision). The roundup bit (C1) of the status word is set if the significand was rounded upward.
  
The biasing of the exponent by 24,576 normally translates the number as nearly as possible to the middle of the exponent range so that, if desired, it can be used in subsequent scaled operations with less risk of causing further exceptions. With the instruction FSCALE, however, it can happen that the result is too large and overflows even after biasing. In this case, the unmasked response is exactly the same as the masked round-to-nearest response, namely $\pm \infty$. The intention of this feature is to ensure the trap handler will discover that a translation of the exponent by $-24574$ would not work correctly without obliging the programmer of Decimal-to-Binary or Exponential functions to determine which trap handler, if any, should be invoked.
  - If the destination is memory (this can occur only with the store instructions), then no result is stored in memory. Instead, the operand is left intact in the stack. Because the data in the stack is in extended-precision format, the exception handler has the option either of reexecuting the store instruction after proper adjustment of the operand or of rounding the significand on the stack to the destination's precision as the standard requires. The exception handler should ultimately store a value into the destination location in memory if the program is to continue.

Table 16-12. Masked Overflow Results

<table>
<thead>
<tr>
<th>Rounding Mode</th>
<th>Sign of True Result</th>
<th>Result</th>
</tr>
</thead>
<tbody>
<tr>
<td>To nearest</td>
<td>+</td>
<td>$+\infty$</td>
</tr>
<tr>
<td></td>
<td>-</td>
<td>$-\infty$</td>
</tr>
<tr>
<td>Toward $-\infty$</td>
<td>+</td>
<td>Largest finite positive number</td>
</tr>
<tr>
<td></td>
<td>-</td>
<td>$-\infty$</td>
</tr>
<tr>
<td>Toward $+\infty$</td>
<td>+</td>
<td>$+\infty$</td>
</tr>
<tr>
<td></td>
<td>-</td>
<td>Largest finite negative number</td>
</tr>
<tr>
<td>Toward zero</td>
<td>+</td>
<td>Largest finite positive number</td>
</tr>
<tr>
<td></td>
<td>-</td>
<td>Largest finite negative number</td>
</tr>
</tbody>
</table>
16.2.5.2 UNDERFLOW

Underflow can occur in the execution of the instructions FST(P), FADD(P), FSUB(RP), FMUL(P), F(I)DIV(RP), FSUB(RP), FSCALE, FPREM(1), FPTAN, FSIN, FCOS, FSINCOS, FPATAN, F2XM1, FYL2X, and FYL2XP1.

Two related events contribute to underflow:

1. Creation of a tiny result which, because it is so small, may cause some other exception later (such as overflow upon division).

2. Creation of an inexact result; i.e. the delivered result differs from what would have been computed were both the exponent range and precision unbounded.

Which of these events triggers the underflow exception depends on whether the underflow exception is masked:

1. Underflow exception masked. The underflow exception is signaled when the result is both tiny and inexact.

2. Underflow exception not masked. The underflow exception is signaled when the result is tiny, regardless of inexactness.

The response to an underflow exception also depends on whether the exception is masked:

1. Masked response. The result is denormal or zero. The precision exception is also triggered.

2. Unmasked response. The unmasked response depends on whether the instruction is supposed to store the result on the stack or in memory:

- If the destination is the stack, then the true result is multiplied by $2^{24,576}$ and rounded. (The bias 24,576 is equal to $3 \times 2^{13}$.) The significand is rounded to the appropriate precision (according to the precision control (PC) bit of the control word, for those instructions controlled by PC, otherwise to extended precision). The roundup bit ($C_1$) of the status word is set if the significand was rounded upward.

The biasing of the exponent by 24,576 normally translates the number as nearly as possible to the middle of the exponent range so that, if desired, it can be used in subsequent scaled operations with less risk of causing further exceptions. With the instruction FSSCALE, however, it can happen that the result is too tiny and underflows even after biasing. In this case, the unmasked response is exactly the same as the masked round-to-nearest response, namely $\pm 0$. The intention of this feature is to ensure the trap handler will discover that a translation by $+24576$ would not work correctly without obliging the programmer of Decimal-to-Binary or Exponential functions to determine which trap handler, if any, should be invoked.

- If the destination is memory (this can occur only with the store instructions), then no result is stored in memory. Instead, the operand is left intact in the stack.
Because the data in the stack is in extended-precision format, the exception handler has the option either of reexecuting the store instruction after proper adjustment of the operand or of rounding the significand on the stack to the destination's precision as the standard requires. The exception handler should ultimately store a value into the destination location in memory if the program is to continue.

16.2.6 Inexact (Precision)

This exception condition occurs if the result of an operation is not exactly representable in the destination format. For example, the fraction 1/3 cannot be precisely represented in binary form. This exception occurs frequently and indicates that some (generally acceptable) accuracy has been lost.

By their nature, the transcendental instructions typically cause the inexact exception.

The Cl (roundup) bit of the status word indicates whether the inexact result was rounded up (Cl = 1) or chopped (Cl = 0).

The inexact exception accompanies the underflow exception when there is also a loss of accuracy. When underflow is masked, the underflow exception is signaled only when there is a loss of accuracy; therefore the precision flag is always set as well. When underflow is unmasked, there may or may not have been a loss of accuracy; the precision bit indicates which is the case.

This exception is provided for applications that need to perform exact arithmetic only. Most applications will mask this exception. The FPU delivers the rounded or over/underflowed result to the destination, regardless of whether a trap occurs.

16.2.7 Exception Priority

The Intel486 processor deals with exceptions according to a predetermined precedence. Precedence in exception handling means that higher-priority exceptions are flagged and results are delivered according to the requirements of that exception. Lower-priority exceptions may not be flagged even if they occur. For example, dividing an SNaN by zero causes an invalid-operand exception (due to the SNaN) and not a zero-divide exception; the masked result is the QNaN real indefinite, not ∞. A denormal or inexact (precision) exception, however, can accompany a numeric underflow or overflow exception.

The precedence among numeric exceptions is as follows:

1. Invalid operation exception, subdivided as follows:
   a. Stack underflow.
   b. Stack overflow.
   c. Operand of unsupported format.
   d. SNaN operand.
2. QNaN operand. Though this is not an exception, if one operand is a QNaN, dealing with it has precedence over lower-priority exceptions. For example, a QNaN divided by zero results in a QNaN, not a zero-divide exception.

3. Any other invalid-operation exception not mentioned above or zero divide.

4. Denormal operand. If masked, then instruction execution continues, and a lower-priority exception can occur as well.

5. Numeric overflow and underflow. Inexact result (precision) can be flagged as well.

6. Inexact result (precision).

16.2.8 Standard Underflow/Overflow Exception Handler

As long as the underflow and overflow exceptions are masked, no additional software is required to cause the output of the Intel486 processor to conform to the requirements of IEEE Std 854. When unmasked, these exceptions give the exception handler an additional option in the case of store instructions. No result is stored in memory; instead, the operand is left intact on the stack. The handler may round the significand of the operand on the stack to the destination’s precision as the standard requires, or it may adjust the operand and reexecute the faulting instruction.
CHAPTER 17
FLOATING-POINT INSTRUCTION SET

The floating-point instructions available on the Intel486 processor can be grouped into six functional classes:

- Data Transfer Instructions
- Nontranscendental Instructions
- Comparison Instructions
- Transcendental Instructions
  - Constant Instructions
  - Control Instructions

In this chapter, the instruction classes are described as a collection of resources available to ASM386/Intel486 programmers. For details of format, encoding, and execution times, see the instruction reference pages in Chapter 26.

The Intel387 math coprocessors and Intel486 FPU have more instructions than the 8087/Intel287 math coprocessors. Some Intel386 DX microprocessor systems use an Intel287 math coprocessor. See Figures 3-23 and 16-4 for examples of how to detect whether an 8087/Intel287 math coprocessor is present to use the new instructions when available.

17.1 SOURCE AND DESTINATION OPERANDS

The typical floating-point instruction takes one or two operands, which can come from the FPU register stack or from memory. Many instructions, such as FSIN, automatically operate on the top FPU stack element. Others allow, or require, the programmer to code the operand(s) explicitly along with the instruction mnemonic. Still others accept one explicit operand and one implicit operand (usually the top FPU stack element).

Whether specified by the programmer or supplied by default, floating-point operands are of two basic types, sources and destinations. A source operand provides an input to an instruction, but is not altered by its execution. Even when an instruction converts the source operand from one format to another (e.g., real to integer), the conversion is performed in an internal work area to avoid altering the source operand. A destination operand may also provide an input to an instruction; on execution, however, the instruction returns a result to the destination, overwriting its previous contents.

Many instructions allow their operands to be coded in more than one way. For example, FADD (add real) may be written without operands, with only a source, or with a destination and a source. When both destination and source operands are specified, the destination must precede the source on the command line, and both must come from the FPU stack.
FLOATING-POINT INSTRUCTION SET

Memory operands can be coded with any of the memory-addressing methods provided by the ModR/M byte. To review these methods (\(\text{BASE} = (\text{INDEX} \times \text{SCALE}) + \text{DISPLACEMENT}\)), refer to Chapter 2. Floating-point instructions with memory operands either read from memory or write to it; no floating-point instruction does both. For a detailed description of each instruction, including its range of possible encodings, see the reference pages in Chapter 26.

17.2 DATA TRANSFER INSTRUCTIONS

These instructions (summarized in Table 17-1) move operands among elements of the register stack, and between the stack top and memory. Any of the seven data types can be converted to extended-real and loaded (pushed) onto the stack in a single operation; they can be stored to memory in the same manner. The data transfer instructions automatically update the FPU tag word to reflect whether the register is empty or full following the instruction.

17.3 NONTRANSCENDENTAL INSTRUCTIONS

The nontranscendental instruction set provides a wealth of variations on the basic add, subtract, multiply, and divide operations, and a number of other useful functions. These range from a simple absolute value instruction to instructions which perform exact modulo division, round real numbers to integers, and scale values by powers of two. Table 17-2 shows the nontranscendental operations provided, apart from basic arithmetic.

The basic arithmetic instructions (addition, subtraction, multiplication and division) are designed to encourage the development of very efficient algorithms. In particular, they allow the programmer to reference memory as easily as the FPU register stack. Table 17-3 summarizes the available operation/operand forms that are provided for basic arithmetic. In addition to the four normal operations, there are "reversed" subtraction

<table>
<thead>
<tr>
<th>Real</th>
<th>Integer</th>
<th>Packed Decimal</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLD Load Real</td>
<td>FILD Load Integer</td>
<td>FBLD Load Packed Decimal</td>
</tr>
<tr>
<td>FST Store Real</td>
<td>FIST Store Integer</td>
<td>FBSTP Load Packed Decimal and Pop</td>
</tr>
<tr>
<td>FSTP Store Real and Pop</td>
<td>FISTP Store Integer and Pop</td>
<td></td>
</tr>
<tr>
<td>FXCH Exchange registers</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 17-1. Data Transfer Instructions
Table 17-2. Nontranscendental Instructions (Besides Basic Arithmetic)

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSQRT</td>
<td>Square Root</td>
</tr>
<tr>
<td>FSCALE</td>
<td>Scale</td>
</tr>
<tr>
<td>FXTRACT</td>
<td>Extract Exponent and Significand</td>
</tr>
<tr>
<td>FPREM</td>
<td>Partial Remainder</td>
</tr>
<tr>
<td>FPREM1*</td>
<td>IEEE Standard Partial Remainder</td>
</tr>
<tr>
<td>FNINT</td>
<td>Round to Integer</td>
</tr>
<tr>
<td>FABS</td>
<td>Absolute Value</td>
</tr>
<tr>
<td>FCHS</td>
<td>Change Sign</td>
</tr>
</tbody>
</table>

*Not available on 8087/Intel287™ math coprocessor.

Table 17-3. Basic Arithmetic Instructions and Operands

<table>
<thead>
<tr>
<th>Instruction Form</th>
<th>Mnemonic Form</th>
<th>Operand Forms: Destination, Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>Classical Stack</td>
<td>Fop</td>
<td>{ST(1), ST}</td>
</tr>
<tr>
<td>Classical Stack, extra pop</td>
<td>FopP</td>
<td>{ST(1), ST}</td>
</tr>
<tr>
<td>Register</td>
<td>Fop</td>
<td>ST(0), ST or ST, ST(0)</td>
</tr>
<tr>
<td>Register, pop</td>
<td>FopP</td>
<td>ST(0), ST</td>
</tr>
<tr>
<td>Real Memory</td>
<td>Fop</td>
<td>{ST} single-real/double-real</td>
</tr>
<tr>
<td>Integer Memory</td>
<td>Flop</td>
<td>{ST} word-integer/short-integer</td>
</tr>
</tbody>
</table>

NOTES:
Braces ({{}}) surround implicit operands; these are not coded, but are supplied by the assembler.

\[ \text{op} = \begin{align*}
\text{ADD} & \quad \text{DEST} \leftarrow \text{DEST} + \text{SRC} \\
\text{SUB} & \quad \text{DEST} \leftarrow \text{ST} - \text{Other Operand} \\
\text{SUBR} & \quad \text{DEST} \leftarrow \text{Other Operand} - \text{ST} \\
\text{MUL} & \quad \text{DEST} \leftarrow \text{DEST} \times \text{SRC} \\
\text{DIV} & \quad \text{DEST} \leftarrow \text{DEST} \div \text{SRC} \\
\text{DVR} & \quad \text{DEST} \leftarrow \text{SRC} \div \text{DEST}
\end{align*} \]

and division instructions which eliminate the need for many exchanges between ST(0) and ST(1). The variety of instruction and operand forms give the programmer unusual flexibility:

- Operands can be located in registers or memory.
- Results can be deposited in a choice of registers.
- Operands can be a variety of numerical data types: extended real, double real, single real, short integer or word integer, with automatic conversion to extended real performed by the FPU.

Five basic instruction forms can be used across all six operations, as shown in Table 17-3. The classical stack form can be used to make the FPU operate like a classical stack machine. No operands are coded in this form, only the instruction mnemonic. The FPU picks the source operand from the stack top (ST) and the destination from the next stack element (ST(1)). After performing its calculation, it returns the result to ST(1) and then pops ST, effectively replacing the operands by the result.
The register form is a generalization of the classical stack form; the programmer specifies the stack top as one operand and any register on the stack as the other operand. Coding the stack top as the destination provides a convenient way to access a constant, held elsewhere in the stack, from the top stack. The destination need not always be ST, however. The basic two-operand instructions allow the use of another register as the destination. Using ST as the source allows, for example, adding the stack top into a register used as an accumulator.

Often the operand in the stack top is needed for one operation but then is of no further use in the computation. The register pop form can be used to pick up the stack top as the source operand, and then discard it by popping the stack. Coding operands of ST(1), ST with a register pop mnemonic is equivalent to a classical stack operation: the top is popped and the result is left at the new top.

The two memory forms increase the flexibility of the nontranscendental instructions. They permit a real number or a binary integer in memory to be used directly as a source operand. This is useful in situations where operands are not used frequently enough to justify holding them in registers. Note that any memory-addressing method can be used to define these operands, so they can be elements in arrays, structures, or other data organizations, as well as simple scalars.

### 17.4 COMPARISON INSTRUCTIONS

The instructions of this class allow numbers of all supported real and integer data types to be compared. Each of these instructions (Table 17-4) analyzes the top stack element, often in relationship to another operand, and reports the result as a condition code (flags C0, C2, and C3) in the status word.

The basic operations are compare, test (compare with zero), and examine (report type, sign, and normalization). Special forms of the compare operation are provided to optimize algorithms by allowing direct comparisons with binary integers and real numbers in memory, as well as popping the stack after a comparison.

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCOM</td>
<td>Compare Real</td>
</tr>
<tr>
<td>FCOMP</td>
<td>Compare Real and Pop</td>
</tr>
<tr>
<td>FCOMPP</td>
<td>Compare Real and Pop Twice</td>
</tr>
<tr>
<td>FICOM</td>
<td>Compare Integer</td>
</tr>
<tr>
<td>FICOMP</td>
<td>Compare Integer and Pop</td>
</tr>
<tr>
<td>FTST</td>
<td>Test</td>
</tr>
<tr>
<td>FUCOM*</td>
<td>Unordered Compare Real</td>
</tr>
<tr>
<td>FUCOMP*</td>
<td>Unordered Compare Real and Pop</td>
</tr>
<tr>
<td>FUCOMPP*</td>
<td>Unordered Compare Real and Pop</td>
</tr>
<tr>
<td>FXAM</td>
<td>Examine</td>
</tr>
</tbody>
</table>

*Not available on 8087/Intel287™ math coprocessor.*
The FSTSW AX (store status word) instruction can be used after a comparison to transfer the condition code to the AX register for inspection. The TEST instruction is recommended for using the FPU flags (once they are in the AX register) to control conditional branching. First check to see if the comparison resulted in unordered. This can happen, for instance, if one of the operands is a NaN. TEST the contents of the AX register against the constant 0400H; this will clear ZF (the Zero Flag of the EFLAGS register) if the original comparison was unordered, and set ZF otherwise. The JNZ instruction can now be used to transfer control (if necessary) to code which handles the case of unordered operands. With the unordered case now filtered out, TEST the contents of the AX register against the appropriate constant from Table 17-5, and then use the corresponding conditional branch.

It is not always necessary to filter out the unordered case when using this algorithm for conditional jumps. If the software has been thoroughly tested, and incorporates periodic checks for QNaN results (as recommended in Chapter 16), then it is not necessary to check for unordered every time a comparison is made.

Instructions other than those in the comparison group can update the condition code. To ensure that the status word is not altered inadvertently, store it immediately following a comparison operation.

17.5 TRANSCENDENTAL INSTRUCTIONS

The instructions in this group (Table 17-6) perform the time-consuming core calculations for all common trigonometric, inverse trigonometric, hyperbolic, inverse hyperbolic, logarithmic, and exponential functions. The transcendentals operate on the top one or two stack elements, and they return their results to the stack. The trigonometric operations assume their arguments are expressed in radians. The logarithmic and exponential operations work in base 2.

The results of transcendental instructions are highly accurate. The absolute value of the relative error of the transcendental instructions is guaranteed to be less than $2^{-62}$. (Relative error is the ratio between the absolute error and the exact value.)

The trigonometric functions accept a practically unrestricted range of operands, whereas the other transcendental instructions require that arguments be more restricted in range. FPREM or FPREM1 can be used to bring the otherwise valid operand of a periodic function into range. Prologue and epilogue software can be used to reduce arguments

<table>
<thead>
<tr>
<th>Table 17-5. TEST Constants for Conditional Branching</th>
</tr>
</thead>
<tbody>
<tr>
<td>Order</td>
</tr>
<tr>
<td>------------------</td>
</tr>
<tr>
<td>ST &gt; Operand</td>
</tr>
<tr>
<td>ST &lt; Operand</td>
</tr>
<tr>
<td>ST = Operand</td>
</tr>
<tr>
<td>Unordered</td>
</tr>
</tbody>
</table>
Table 17-6. Transcendental Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSIN*</td>
<td>Sine</td>
</tr>
<tr>
<td>FCOS*</td>
<td>Cosine</td>
</tr>
<tr>
<td>FSINCOS*</td>
<td>Sine and Cosine</td>
</tr>
<tr>
<td>FPTAN**</td>
<td>Tangent</td>
</tr>
<tr>
<td>FPATAN</td>
<td>Arctangent of ST(1) ÷ ST</td>
</tr>
<tr>
<td>F2XM1**</td>
<td>(2^k - 1; X \text{ is in } ST)</td>
</tr>
<tr>
<td>FYL2X</td>
<td>(Y \times \log_2 X; Y \text{ is in } ST(1), X \text{ is in } ST)</td>
</tr>
<tr>
<td>FYL2XP1</td>
<td>(Y \times \log_2 (X + 1); Y \text{ is in } ST(1), X \text{ is in } ST)</td>
</tr>
</tbody>
</table>

*Not available on 8087/Intel287™ math coprocessor.

**Operand range extended over 8087/Intel287 math coprocessor.

for other instructions to the expected range and to adjust the result to correspond to the original arguments if necessary. The instruction descriptions in the reference pages of Chapter 26 document the allowed operand range for each instruction.

When the argument of a trigonometric function is in range, it is automatically reduced by the appropriate multiple of \(2\pi\) (in 66-bit precision), by means of the same mechanism used in the FPREM and FPREM1 instructions. The value of \(\pi\) used in the automatic reduction has been chosen so as to guarantee no loss of significance in the operand, provided it is within the specified range. The internal value of \(\pi\) is:

\[
4 \times 0.C90FDAA2 \text{ 2168C234 C H}
\]

A program may use an explicit value for \(\pi\) in computations whose results later appear as arguments to trigonometric functions. In such a case (in explicit reduction of a trigonometric operand outside the specified range, for example), the value used for \(\pi\) should be the same as the full 66-bit internal \(\pi\). This will insure that the results are consistent with the automatic argument reduction performed by the trigonometric functions. The 66-bit \(\pi\) cannot be represented as an extended-real value, so it must be encoded as two or more numbers. A common solution is to represent \(\pi\) as the sum of a high-\(\pi\) which contains the 33 most-significant bits and a low-\(\pi\) which contains the 33 least-significant bits. When using this two-part \(\pi\), all computations should be performed separately on each part, with the results added only at the end.

The complications of maintaining a consistent value of \(\pi\) for argument reduction can be avoided, either by applying the trigonometric functions only to arguments within the range of the automatic reduction mechanism, or by performing all argument reductions (down to a magnitude less than \(\pi/4\)) explicitly in software.

17.6 CONSTANT INSTRUCTIONS

Each of these instructions (Table 17-7) pushes a commonly used constant onto the stack. (ST(7) must be empty to avoid an invalid exception.) The values have full extended real precision (64 bits) and are accurate to approximately 19 decimal digits. Because an
Table 17-7. Constant Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLDZ</td>
<td>Load +0.0</td>
</tr>
<tr>
<td>FLD1</td>
<td>Load +1.0</td>
</tr>
<tr>
<td>FLDPI</td>
<td>Load π</td>
</tr>
<tr>
<td>FLDL2T</td>
<td>Load log₂ 10</td>
</tr>
<tr>
<td>FLDL2E</td>
<td>Load logₑ</td>
</tr>
<tr>
<td>FLDLG2</td>
<td>Load log₁₀₂</td>
</tr>
<tr>
<td>FLDLN2</td>
<td>Load logₑ</td>
</tr>
</tbody>
</table>

external real constant occupies 10 memory bytes, the constant instructions, which are only two bytes long, save storage and improve execution speed, in addition to simplifying programming.

The constants used by these instructions are stored internally in a format more precise than extended real. When loading the constant, the FPU rounds the more precise internal constant according the RC (rounding control) bit of the control word. However, in spite of this rounding, the precision exception is not raised (to maintain compatibility). When the rounding control is set to round to nearest, the FPU produces the same constant that is produced by the 8087 and Intel287 numeric coprocessors.

17.7 CONTROL INSTRUCTIONS

The FPU control instructions are shown in Table 17-8. The FSTSW instruction is commonly used for conditional branching. The remaining instructions are not typically used in calculations; they provide control over the FPU for system-level activities. These activities include initialization of the FPU, numeric exception handling, and task switching.

Table 17-8. Control Instructions

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>FINIT / FNINIT</td>
<td>Initialize FPU</td>
</tr>
<tr>
<td>FLDcw</td>
<td>Load Control Word</td>
</tr>
<tr>
<td>FSTcw / FNSTcw</td>
<td>Store Control Word</td>
</tr>
<tr>
<td>FSTSwa / FNSSTSWa*</td>
<td>Store Status Word</td>
</tr>
<tr>
<td>FCLEX / FNCELEX</td>
<td>Store Status Word to AX Register</td>
</tr>
<tr>
<td>FSTENV / FNSTENV</td>
<td>Clear Exceptions</td>
</tr>
<tr>
<td>FDENV</td>
<td>Store Environment</td>
</tr>
<tr>
<td>FSAVE / FSSAVE</td>
<td>Load Environment</td>
</tr>
<tr>
<td>FRSTOR</td>
<td>Save State</td>
</tr>
<tr>
<td>FINCSTP</td>
<td>Restore State</td>
</tr>
<tr>
<td>FDECSTP</td>
<td>Increment Stack-Top Pointer</td>
</tr>
<tr>
<td>FFREE</td>
<td>Decrement Stack-Top Pointer</td>
</tr>
<tr>
<td>FNOP</td>
<td>Free Register</td>
</tr>
<tr>
<td>FWAIT</td>
<td>No Operation</td>
</tr>
<tr>
<td></td>
<td>Report FPU Error</td>
</tr>
</tbody>
</table>

*Not available on 8087 math coprocessor.
As shown in Table 17-8, certain instructions have alternative mnemonics. The instructions which initialize the FPU, clear exceptions, or store (all or part of) the FPU environment come in two forms:

- **Wait**—the mnemonic is prefixed only with an F, such as FSTSW. This form checks for unmasked numeric exceptions.
- **No-wait**—the mnemonic is prefixed with an FN, such as FNSTSW. This form ignores unmasked numeric exceptions.

When the control instruction is coded using the no-wait form of the mnemonic, the ASM386/486 assembler does not precede the ESC instruction with a WAIT instruction, and the processor does not test for a floating-point error condition before executing the control instruction.

The only no-wait instructions are those shown in Table 17-8. All other floating-point instructions are automatically synchronized by the processor; all operands are transferred before the next instruction is initiated. Because of this automatic synchronization, non-control floating-point instructions need not be preceded by a WAIT instruction in order to execute correctly.

Exception synchronization relies on the WAIT instruction. Since the Integer Unit and the FPU operate in parallel, it is possible in the case of a floating-point exception for the processor to disturb information vital to exception recovery before the exception-handler can be invoked. Coding a WAIT or FWAIT instruction in the proper place can prevent this. See Chapter 18 for details.

It should also be noted that the 8087 instructions FENI and FDISI and the Intel287 instruction FSETPM perform no function in the Intel486 processor. If these opcodes are detected in the instruction stream, the Intel486 processor performs no specific operation and no internal states are affected. Chapter 25 contain a more complete description of the differences between floating-point operations on the Intel486 processor and on 8087, Intel287, and Intel387 DX numeric coprocessors.
CHAPTER 18
NUMERIC APPLICATIONS

18.1 PROGRAMMING FACILITIES

This section describes how programmers in ASM386/486 and in a variety of higher-level languages can make use of the Intel486 processor’s numerics capabilities.

The level of detail in this section is intended to give programmers a basic understanding of the software tools that can be used for numeric programming, but this information does not document the full capabilities of these facilities. Complete documentation is available with each program development product.

18.1.1 High-Level Languages

A variety of Intel high-level languages are available that automatically make use of the numeric instruction set when appropriate. These languages include C-386/486 and PL/M-386/486. In addition many high-level language compilers are available from independent software vendors.

Each of these high-level languages has special numeric libraries allowing programs to take advantage of the capabilities of the FPU. No special programming conventions are necessary to make use of the FPU when programming numeric applications in any of these languages.

Programmers in PL/M-386/486 and ASM386/486 can also make use of many of these library routines by using routines contained in the Support Library. These libraries implement many of the functions provided by higher-level languages, including exception handlers, ASCII-to-floating-point conversions, and a more complete set of transcendental functions than that provided by the Intel486 numeric instruction set.

18.1.2 C Programs

C programmers automatically cause the C compiler to generate Intel486 numeric instructions when they use the double and float data types. The float type corresponds to the single real format; the double type corresponds to the double real format. The statement #include (math.h) causes mathematical functions such as sin and sqrt to return values of type double. Figure 18-1 illustrates the ease with which C programs can make use of the Intel486 processor’s numerics capabilities.
18.1.3 PL/M-386/486

Programmers in PL/M-386/486 can access a very useful subset of the Intel486 processor’s numeric capabilities. The PL/M-386/486 REAL data type corresponds to the single real (32-bit) format. This data type provides a range of about $8.43 \times 10^{-37} \leq |X| \leq 3.38 \times 10^{38}$, with about seven significant decimal digits. This representation is adequate for the data manipulated by many microcomputer applications.

The utility of the REAL data type is extended by the PL/M-386/486 compiler’s practice of holding intermediate results in the extended real format. This means that the full range and precision of the processor are utilized for intermediate results. Underflow, overflow, and rounding exceptions are most likely to occur during intermediate computations rather than during calculation of an expression’s final result. Holding intermediate results in extended-precision real format greatly reduces the likelihood of overflow and underflow and eliminates roundoff as a serious source of error until the final assignment of the result is performed.
NUMERIC APPLICATIONS

The compiler generates floating-point instructions to evaluate expressions that contain REAL data types, whether variables or constants or both. This means that addition, subtraction, multiplication, division, comparison, and assignment of REALs will be performed by the FPU. INTEGER expressions, on the other hand, are evaluated by the Integer Unit.

Five built-in procedures (Table 18-1) give the PL/M-386/486 programmer access to FPU control instructions. Prior to any arithmetic operations, a typical PL/M-386/486 program will set up the FPU using the INIT$REAL$MATH$UNIT procedure and then issue SET$REAL$MODE to configure the FPU. SET$REAL$MODE loads the FPU control word, and its 16-bit parameter has the format shown for the control word in Chapter 14. The recommended value of this parameter is 033EH (round to nearest, 64-bit precision, all exceptions masked except invalid operation). Other settings may be used at the programmer's discretion.

If any exceptions are unmasked, an exception handler must be provided in the form of an interrupt procedure that is designated to be invoked via interrupt vector number 16. The exception handler can use the GET$REAL$ERROR procedure to obtain the low-order byte of the FPU status word and to then clear the exception flags. The byte returned by GET$REAL$ERROR contains the exception flags; these can be examined to determine the source of the exception.

The SAVE$REAL$STATUS and RESTORE$REAL$STATUS procedures are provided for multitasking environments where a running task that uses the FPU may be preempted by another task that also uses the FPU. It is the responsibility of the operating system to issue SAVE$REAL$STATUS before it executes any statements that affect the FPU; these include the INIT$REAL$MATH$UNIT and SET$REAL$MODE procedures as well as arithmetic expressions. SAVE$REAL$STATUS saves the FPU state (registers, status, and control words, etc.) on the memory stack. RESTORE$REAL$STATUS reloads the state information; the preempting task must invoke this procedure before terminating in order to restore the FPU to its state at the time the running task was preempted. This enables the preempted task to resume execution from the point of its preemption.

Table 18-1. PL/M-386/486 Built-In Procedures

<table>
<thead>
<tr>
<th>Procedure</th>
<th>FPU Control Instruction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>INIT$REAL$MATH$UNIT</td>
<td>FINIT</td>
<td>Initialize FPU</td>
</tr>
<tr>
<td>SET$REAL$MODE</td>
<td>FLDcw</td>
<td>Set exception masks, rounding precision, and infinity controls.</td>
</tr>
<tr>
<td>GET$REAL$ERROR</td>
<td>FNSTSW</td>
<td>Store, then clear, exception flags.</td>
</tr>
<tr>
<td>&amp; FNCLEX</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAVE$REAL$STATUS</td>
<td>FNSAVE</td>
<td>Save FPU state.</td>
</tr>
<tr>
<td>RESTORE$REAL$STATUS</td>
<td>FRSTOR</td>
<td>Restore FPU state.</td>
</tr>
</tbody>
</table>
18.1.4 ASM386/486

The ASM386/486 assembly language provides programmers with complete access to all of the facilities of the processor.

18.1.4.1 DEFINING DATA

The ASM386/486 directives shown in Table 18-2 allocate storage for numeric variables and constants. As with other storage allocation directives, the assembler associates a type with any variable defined with these directives. The type value is equal to the length of the storage unit in bytes (10 for DT, 8 for DQ, etc.). The assembler checks the type of any variable coded in an instruction to be certain that it is compatible with the instruction. For example, the coding FIADD ALPHA will be flagged as an error if ALPHA's type is not 2 or 4, because integer addition is only available for word and short integer (doubleword) data types. The operand's type also tells the assembler which machine instruction to produce; although to the programmer there is only an FIADD instruction, a different machine instruction is required for each operand type.

On occasion it is desirable to use an instruction with an operand that has no declared type. For example, if register BX points to a short integer variable, a programmer may want to code FIADD [BX]. This can be done by informing the assembler of the operand's type in the instruction, coding FIADD DWORD PTR [BX]. The corresponding overrides for the other storage allocations are WORD PTR, QWORD PTR, and TBYTE PTR.

The assembler does not, however, check the types of operands used in processor control instructions. Coding FRSTOR [BP] implies that the programmer has set up register BP to point to the location (probably in the stack) where the processor's 94-byte state record has been previously saved.

The initial values for numeric constants may be coded in several different ways. Binary integer constants may be specified as bit strings, decimal integers, octal integers, or hexadecimal strings. Packed decimal values are normally written as decimal integers, although the assembler will accept and convert other representations of integers. Real values may be written as ordinary decimal real numbers (decimal point required), as decimal numbers in scientific notation, or as hexadecimal strings. Using hexadecimal strings is primarily intended for defining special values such as infinities, NaNs, and denormalized numbers. Most programmers will find that ordinary decimal and scientific decimal provide the simplest way to initialize numeric constants. Figure 18-2 compares several ways of setting the various numeric data types to the same initial value.

### Table 18-2. ASM386/486 Storage Allocation Directives

<table>
<thead>
<tr>
<th>Directives</th>
<th>Interpretation</th>
<th>Data Types</th>
</tr>
</thead>
<tbody>
<tr>
<td>DW</td>
<td>Define Word</td>
<td>Word integer</td>
</tr>
<tr>
<td>DD</td>
<td>Define Doubleword</td>
<td>Short integer, short real</td>
</tr>
<tr>
<td>DQ</td>
<td>Define Quadword</td>
<td>Long integer, long real</td>
</tr>
<tr>
<td>DT</td>
<td>Define Tenbyte</td>
<td>Packed decimal, temporary real</td>
</tr>
</tbody>
</table>
The following all allocate the constant: -126
Note two's complete storage of negative binary integers.

EVEN
WORD_INTEGER DW 1111111111000010B ; FORCE WORD ALIGNMENT
SHORT_INTEGER DD 0FFFFFF82H ; BIT STRING
LONG_INTEGER DQ -126 ; HEX STRING MUST START
SINGLE_REAL DD -126.0 ; WITH DIGIT
DOUBLE_REAL DD -1.26E2 ; NOTE PRESENCE OF ','
Packed_DECIMAL DT -126 ; "SCIENTIFIC"

Extended_REAL DT 0C0057E0000000000000000R ; HEX STRING

Figure 18-2. Sample Numeric Constants

Note that preceding numeric variables and constants with the ASM386/486 EVEN directive ensures that the operands will be word-aligned in memory. The best performance is obtained when data transfers are double-word aligned. All numeric data types occupy integral numbers of words so that no storage is “wasted” if blocks of variables are defined together and preceded by a single EVEN declarative.

18.1.4.2 RECORDS AND STRUCTURES

The ASM386/486 RECORD and STRUC (structure) declaratives can be very useful in numeric programming. The record facility can be used to define the bit fields of the control, status, and tag words. Figure 18-3 shows one definition of the status word and how it might be used in a routine that polls the FPU until it has completed an instruction.

Because structures allow different but related data types to be grouped together, they often provide a natural way to represent “real world” data organizations. The fact that the structure template may be “moved” about in memory adds to its flexibility. Figure 18-4 shows a simple structure that might be used to represent data consisting of a series of test score samples. This sample structure can be reorganized, if necessary, for the sake of more efficient execution. If the two double real fields were listed before the integer fields, then (provided that the structure is instantiated only at addresses divisible by eight) all the fields would be optimally aligned for efficient memory access and caching. A structure could also be used to define the organization of the information stored and loaded by the FSTENV and FLDENV instructions.
NUMERIC APPLICATIONS

; RESERVE SPACE FOR STATUS WORD
; LAY OUT STATUS WORD FIELDS
; STATUS RECORD
; BUSY: 1,
; COND_CODE3: 1,
; STACK_TOP: 3,
; COND_CODE2: 1,
; COND_CODE1: 1,
; COND_CODE0: 1,
; INT_REQ: 1,
; S_FLAG: 1,
; P_FLAG: 1,
; U_FLAG: 1,
; D_FLAG: 1,
; I_FLAG: 1
; REDUCE UNTIL COMPLETE
REDUCE: FPREM1
FNSTSW STATUS_WORD
TEST STATUS_WORD, MASK_COND_CODE2
JNZ REDUCE

Figure 18-3. Status Word Record Definition

SAMPLE STRUCT
N_OBS DD ? ; SHORT INTEGER
MEAN DQ ? ; DOUBLE REAL
MODE DW ? ; WORD INTEGER
STD_DEV DQ ? ; DOUBLE REAL
; ARRAY OF OBSERVATIONS -- WORD INTEGER
TEST_SCORES DW 1000 DUP (?)
SAMPLE ENDS

Figure 18-4. Structure Definition

18.1.4.3 Addressing Methods

Numeric data in memory can be accessed with any of the memory addressing methods provided by the ModR/M byte and (optionally) the SIB byte. This means that numeric data types can be incorporated in data aggregates ranging from simple to complex according to the needs of the application. The addressing methods and the ASM386/486 notation used to specify them in instructions make the accessing of structures, arrays, arrays of structures, and other organizations direct and straightforward. Table 18-3 gives several examples of numeric instructions coded with operands that illustrate different addressing methods.
Table 18-3. Addressing Method Examples

<table>
<thead>
<tr>
<th>Coding</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>FIADD ALPHA</td>
<td>ALPHA is a simple scalar (mode is direct).</td>
</tr>
<tr>
<td>FDIVR ALPHA.BETA</td>
<td>BETA is a field in a structure that is &quot;overlaid&quot; on ALPHA (mode is direct).</td>
</tr>
<tr>
<td>FMUL QWORD PTR [BX]</td>
<td>BX contains the address of a long real variable (mode is register indirect).</td>
</tr>
<tr>
<td>FSUB ALPHA [SI]</td>
<td>ALPHA is an array and SI contains the offset of an array element from the start of the array (mode is indexed).</td>
</tr>
<tr>
<td>FILD [BP].BETA</td>
<td>BP contains the address of a structure on the CPU stack.</td>
</tr>
<tr>
<td>FBLD TBYTE PTR [BX] [DI]</td>
<td>BX contains the address of a packed decimal array and DI contains the offset of an array element (mode is based indexed).</td>
</tr>
</tbody>
</table>

18.1.5 Comparative Programming Example

Figures 18-5 and 18-6 show the PL/M-386/486 and ASM386/486 code for a simple numeric program, called ARRSUM. The program references an array (X$ARRAY), which contains 0-100 single real values; the integer variable N$OF$X indicates the number of array elements the program is to consider. ARRSUM steps through X$ARRAY accumulating three sums:

- **SUM$X**, the sum of the array values
- **SUM$INDEXES**, the sum of each array value times its index, where the index of the first element is 1, the second is 2, etc.
- **SUM$SQUARES**, the sum of each array element squared

(A true program, of course, would go beyond these steps to store and use the results of these calculations.) The control word is set with the recommended values: round to nearest, 64-bit precision, interrupts enabled, and all exceptions masked except invalid operation. It is assumed that an exception handler has been written to field the invalid operation if it occurs, and that it is invoked by interrupt pointer 16.

The PL/M-386/486 version of ARRSUM (Figure 18-5) is very straightforward and illustrates how easily the numerics capabilities of the Intel486 processor can be used in this language. After declaring variables, the program calls built-in procedures to initialize the FPU and to load to the control word. The program clears the sum variables and then steps through X$ARRAY with a DO-loop. The loop control takes into account PL/M-386/486's practice of considering the index of the first element of an array to be 0. In the computation of SUM$INDEXES, the built-in procedure FLOAT converts $1 + 1$ from integer to real because the language does not support “mixed mode” arithmetic. One of the strengths of the Intel486 FPU, of course, is that it *does* support arithmetic on mixed data types (because all values are converted internally to the 80-bit extended-precision real format).
The ASM386/486 version (Figure 18-6) defines the external procedure INITFPU, which makes the different initialization requirements of the processor and its emulator transparent to the source code. After defining the data and setting up the segment registers and stack pointer, the program calls INITFPU and loads the control word. The computation begins with the next three instructions, which clear three registers by loading (pushing) zeros onto the stack. As shown in Figure 18-7, these registers remain at the bottom of the stack throughout the computation while temporary values are pushed on and popped off the stack above them.

The program uses the LOOP instruction to control its iteration through X_ARRAY; register ECX, which LOOP automatically decrements, is loaded with N_OF_X, the number of array elements to be summed. Register ESI is used to select (index) the array elements. The program steps through X_ARRAY from back to front, so ESI is initialized to point at the element just beyond the first element to be processed. The ASM386/486
name      arraysum

; Define initialization routine
extrn    initFPU:far

; Allocate space for data

data     segment rw public
control_FPU dw 033eh
n_of_x    dd ?
x_array   dd 100 dup (?)

sum_squares  dd ?
sum_indexes  dd ?
sum_x        dd ?
data    ends

; Allocate CPU stack space

stack    stackseg 400

; Begin code

code     segment er public
assume   ds:data, ss:stack

start:
    mov  ax, data
    mov  ds, ax
    mov  ax, stack
    mov  eax, 0h
    mov  ss, ax
    mov  esp, stackstart stack

; Assume x_array and n_of_x have been initialized

; Prepare the FPU or its emulator

call    initFPU
fldcw    control_FPU

; Clear three registers to hold running sums

fldz
fldz
fldz

Figure 18-6. Sample ASM386/486 Program
; Setup ECX as loop counter and ESI as index into x_array
  mov ecx, n_of_x
  imul ecx
  mov esi, eax

; ESI now contains index of last element + 1
; Loop through x_array and accumulate sum
  mov ecx, n_of_x
  add ecx, 1
  sl.ll1_start:
    sub esi, type x_array
    fld x_array[esi]
    fadd st(3), st
    faddp st, st
    faddp st(2), st
    dec n_of_x
    loop sl.ll1_start

; Pop sums into memory
  pop_results:
    fstp sum_squares
    fstp sum_indexes
    fstp sum_x
  .fwait

; ; Etc.
; ; code ends
end start, ds:data, ss:stack

Figure 18-6. Sample ASM386/486 Program (Contd.)
TYPE operator is used to determine the number of bytes in each array element. This permits changing X_ARRAY to a double-precision real array by simply changing its definition (DD to DQ) and reassembling.

Figure 18-7 shows the effect of the instructions in the program loop on the FPU register stack. The figure assumes that the program is in its first iteration, that N_OF_X is 20, and that X_ARRAY(19) (the 20th element) contains the value 2.5. When the loop terminates, the three sums are left as the top stack elements so that the program ends by simply popping them into memory variables.
18.2 CONCURRENT PROCESSING

Because the Intel486 Integer Unit and FPU are separate execution units, it is possible for the FPU to execute numeric instructions in parallel with instructions executed by the IU. This simultaneous execution of different instructions is called concurrency.

No special programming techniques are required to gain the advantages of concurrent execution; numeric instructions for the FPU are simply placed in line with the instructions for the IU. Integer and numeric instructions are initiated in the same order as they are encountered in the instruction stream. However, because numeric operations performed by the FPU generally require more time than integer operations, the IU can often execute several of its instructions before the FPU completes a numeric instruction previously initiated.

This concurrency offers obvious advantages in terms of execution performance, but concurrency also imposes several rules that must be observed in order to assure proper synchronization of the IU and FPU.

All Intel high-level languages automatically provide for and manage concurrency in the FPU. Assembly-language programmers, however, must understand and manage some areas of concurrency in exchange for the flexibility and performance of programming in assembly language. This section is for the assembly-language programmer or well-informed high-level-language programmer.

18.2.1 Managing Concurrency

The activities of numeric programs can be split into two major areas: program control and arithmetic. The program control part performs activities such as deciding what functions to perform, calculating addresses of numeric operands, and loop control. The arithmetic part simply adds, subtracts, multiplies, and performs other operations on the numeric operands. The Intel486 processor is designed to handle these two parts separately and efficiently.

Concurrency management is required to check for an exception before letting the processor change a value just used by the FPU. Almost any numeric instruction can, under the wrong circumstances, produce a numeric exception. For programmers in higher-level languages, all required synchronization is automatically provided by the appropriate compiler. For assembly-language programmers exception synchronization remains the responsibility of the programmer.

A complication is that a programmer may not expect his numeric program to cause numeric exceptions, but in some systems, they may regularly happen. To better understand these points, consider what can happen when the FPU detects an exception.
Depending on options determined by the software system designer, the Intel486 processor can perform one of two things when a numeric exception occurs:

- The FPU can provide a default fix-up for selected numeric exceptions. Programs can mask individual exception types to indicate that the FPU should generate a safe, reasonable result whenever that exception occurs. The default exception fix-up activity is treated by the FPU as part of the instruction causing the exception; no external indication of the exception is given. When exceptions are detected, a flag is set in the numeric status register, but no information regarding where or when is available. If the FPU performs its default action for all exceptions, then the need for exception synchronization is not manifest. However, as will be shown later, this is not sufficient reason to ignore exception synchronization when designing programs that use the FPU.

- As an alternative to the default fix-up of numeric exceptions, the IU can be notified whenever an exception occurs. When a numeric exception is unmasked and the exception occurs, the FPU stops further execution of the numeric instruction and signals this event. On the next occurrence of an ESC or WAIT instruction, the processor traps to a software exception handler. The exception handler can then implement any sort of recovery procedures desired for any numeric exception detectable by the FPU. Some ESC instructions do not check for exceptions. These are the nonwaiting forms FNINIT, FNSTENV, FNSAVE, FNSTSW, FNSTCW, and FNCLEX.

When the FPU signals an unmasked exception condition, it is requesting help. The fact that the exception was unmasked indicates that further numeric program execution under the arithmetic and programming rules of the FPU is unreasonable.

If concurrent execution is allowed, the state of the processor when it recognizes the exception is undefined. It may have changed many of its internal registers and be executing a totally different program by the time the exception occurs. To handle this situation, the FPU has special registers updated at the start of each numeric instruction to describe the state of the numeric program when the failed instruction was attempted.

Exception synchronization ensures that the FPU is in a well-defined state after an unmasked numeric exception occurs. Without a well-defined state, it would be impossible for exception recovery routines to determine why the numeric exception occurred, or to recover successfully from the exception.

The following two sections illustrate the need to always consider exception synchronization when writing numeric code, even when the code is initially intended for execution with exceptions masked. If the code is later moved to an environment where exceptions are unmasked, the same code may not work correctly. An example of how some instructions written without exception synchronization will work initially, but fail when moved into a new environment, is shown in Figure 18-8.

18.2.1.1 INCORRECT EXCEPTION SYNCHRONIZATION

In Figure 18-8, three instructions are shown to load an integer, calculate its square root, then increment the integer. The synchronous execution of the FPU will allow this program to execute correctly when no exceptions occur on the FILD instruction.
This situation changes if the numeric register stack is extended to memory. To extend the FPU stack to memory, the invalid exception is unmasked. A push to a full register or pop from an empty register sets SF and causes an invalid exception.

The recovery routine for the exception must recognize this situation, fix up the stack, then perform the original operation. The recovery routine will not work correctly in the first example shown in the figure. The problem is that the value of COUNT is incremented before the exception handler is invoked, so that the recovery routine will load an incorrect value of COUNT, causing the program to fail or behave unreliably.

18.2.1.2 PROPER EXCEPTION SYNCHRONIZATION

Exception synchronization relies on the WAIT instruction. Whenever an unmasked numerical exception occurs, the FPU asserts an error-condition signal internal to the processor. When the next WAIT instruction (or non-control ESC instruction) is encountered, the error-condition signal is acknowledged and a software exception handler is invoked. (See Chapter 16 for a more detailed discussion of the various floating-point error-reporting mechanisms.) If this WAIT or ESC instruction is properly placed, the processor will not yet have disturbed any information vital to recovery from the exception.
System-Level Considerations
CHAPTER 19
SYSTEM-LEVEL CONSIDERATIONS

System programming for Intel486 processor systems requires a more detailed understanding of the FPU than does application programming. Such things as initialization, exception handling, and data and error synchronization are all the responsibility of the systems programmer. These topics are covered in detail in the sections that follow.

19.1 ARCHITECTURE

On a software level, the FPU appears as an extension of the Integer Unit. On the hardware level, however, the mechanisms by which the FPU and IU interact are more complex. This section describes this interaction and points out features that are of interest to systems programmers.

19.1.1 Independent of Addressing Mode

Unlike the Intel287 NPX (but like the Intel387 NPX), the FPU of the Intel486 processor operates the same regardless of whether the processor is operating in real-address mode, in protected mode, or in virtual 8086 mode.

Numeric instructions can utilize any memory location accessible by the task currently executing. When operating in protected mode, all references to memory operands are automatically verified by the memory management and protection mechanisms as for any other memory references by the currently-executing task. Protection violations associated with numeric instructions automatically cause the processor to trap to an appropriate exception handler.

To the numerics programmer, the operating mode affects only the manner in which the FPU instruction and data pointers are represented in memory following an FSAVE or FSTENV instruction. Each of these instructions produces one of four formats depending on both the operating mode and on the operand-size attribute in effect for the instruction. The differences are detailed in the discussion of the FSAVE and FSTENV instructions in Chapter 26.

19.2 PROCESSOR INITIALIZATION AND CONTROL

One of the principal responsibilities of systems software is the initialization, monitoring, and control of the hardware and software resources of the system, including the FPU. In this section, issues related to system initialization and control are described, including the handling of exceptions that may occur during the execution of numeric instructions.
19.2.1 System Initialization

During initialization of an Intel486 processor system, systems software must initialize the FPU and set flags in CR0 to reflect the state of the numeric environment. Refer to Section 3.11 (Figure 3-23) to determine the presence of an Intel486 FPU. These activities can be quickly and easily performed as part of the overall system initialization.

19.2.2 Configuring the Numerics Environment

System software must load the appropriate values into the MP, EM, and NE bits of the CR0 control register.

The MP (Monitor coProcessor) bit determines whether WAIT instructions trap when the context of the FPU is different from that of the currently executing task. If MP = 1 and TS = 1, then a WAIT instruction will cause a Device Not Available fault (interrupt vector 7). The MP bit was used on the 286 and Intel386 DX microprocessors to support the use of a WAIT instruction to wait on a device other than a numeric coprocessor. The device would report its status through the BUSY# pin. It should be set for processors with integrated FPU and reset in the Intel486 SX CPU.

The EM (EMulate coprocessor) bit determines whether ESC instructions are executed by the FPU (EM = 0) or trap via interrupt vector 7 to be handled by software (EM = 1). The EM bit was used on the Intel386 DX microprocessor so that numeric applications written for an Intel386 DX CPU/Intel387 DX system could be run in the absence of an Intel387 DX coprocessor with a software Intel387 DX emulator. For normal operation of the Intel486 FPU, the EM bit should be cleared to 0. The EM bit must be set in the Intel486 SX CPU.

The NE (Numeric Exception) bit determines whether unmasked floating-point exceptions are handled through interrupt vector 16 (NE = 1) or through external interrupt (NE = 0). In systems using an external interrupt controller to invoke numeric exception handlers, the NE bit should be cleared to 0. Other systems can make use of the automatic error reporting through interrupt 16, and should set the NE bit to 1. See Section 19.2.4 for a discussion of numeric exception handling.

19.2.3 Initializing the FPU

Initializing the FPU simply means placing the FPU in a known state unaffected by any activity performed earlier. A single FNINIT instruction performs this initialization. All the error masks are set, all registers are tagged empty, TOP is set to zero, and default rounding and precision controls are set. Table 19-1 shows the state of the FPU following FINIT or FNINIT.

The FNINIT instruction leaves the FPU in the same state as that which results from a hardware RESET signal with Built-In Self-Test. When the Built-In Self-Test is not requested, a hardware RESET leaves the FPU state unchanged. An FNINIT instruction should be executed after reset.
### Table 19-1. FPU State Following Initialization

<table>
<thead>
<tr>
<th>Field</th>
<th>Value</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Control Word (Infinity Control)*</td>
<td>037FH</td>
<td>Affine</td>
</tr>
<tr>
<td>Rounding Control</td>
<td>0</td>
<td>Round to nearest</td>
</tr>
<tr>
<td>Precision Control</td>
<td>11</td>
<td>64 bits</td>
</tr>
<tr>
<td>Exception Masks</td>
<td>111111</td>
<td>All exceptions masked</td>
</tr>
<tr>
<td>Status Word (Busy)</td>
<td>0000H</td>
<td></td>
</tr>
<tr>
<td>Condition Code</td>
<td>0000</td>
<td></td>
</tr>
<tr>
<td>Stack Top</td>
<td>000</td>
<td>Register 0 is stack top</td>
</tr>
<tr>
<td>Exception Summary</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Stack Flag</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Exception Flags</td>
<td>000000</td>
<td></td>
</tr>
<tr>
<td>Tag Word Tags</td>
<td>FFFFFH</td>
<td>Empty</td>
</tr>
<tr>
<td>Registers</td>
<td>N.C.</td>
<td>Not changed</td>
</tr>
<tr>
<td>Exception Pointers</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Instruction Code</td>
<td></td>
<td>Cleared</td>
</tr>
<tr>
<td>Instruction Address</td>
<td></td>
<td>Cleared</td>
</tr>
<tr>
<td>Operand Address</td>
<td></td>
<td>Cleared</td>
</tr>
</tbody>
</table>

*The Intel486™ processor does not have infinity control. This value is listed to emphasize that programs written for the Intel287 math coprocessor may not behave the same on the Intel486 processor if they depend on this bit.

### 19.2.3.1 Intel486 DX CPU SOFTWARE EMULATION

Setting the EM bit to 1 will cause the Intel486 processor to trap via interrupt vector 7 (Device Not Available) to a software exception handler whenever it encounters an ESC instruction. The EM bit was used to run numeric applications on an Intel386 processor with a software Intel387 emulator. Numeric applications designed to be run with a non-standard Intel387 emulator may not run successfully on the Intel486 processor without the emulator. Setting the EM bit to 1 makes it possible to run such applications, or programs which use non-standard floating-point arithmetic, on the Intel486 processor.

### 19.2.3.2 Intel486 SX CPU SOFTWARE EMULATION PROCEDURE

If the Intel487 SX math coprocessor is not present in the Intel486 SX system, floating point instructions can be emulated. The system is set up for software emulation accordingly:

**CR0 bit**

- EM: 1
- MP: 0
- NE: 1
The EM bit must be set in order for the Intel486 SX to function properly. Setting the EM bit to 1 will cause the Intel486 processor to trap via interrupt vector 7 (Device Not Available) to a software exception handler whenever it encounters an ESC instruction. If the EM bit is set and no coprocessor or emulator is present, the system will hang.

The MP bit is used in conjunction with the TS bit to determine if WAIT instructions should trap when the context of the FPU is different from that of the currently executing task. When no FPU is present, this information is irrelevant and therefore the bit should be set to 0.

Regardless of the value of the NE bit, the Intel486 SX processor will generate an interrupt vector 7 upon encountering any floating point instruction. It is recommended that NE be set to 1 for normal operation. If a Floating Point Unit is present, this bit follows the description described in Section 19.2.4.

### 19.2.4 Handling Numerics Exceptions

Once the FPU has been initialized and normal execution of applications has been commenced, the FPU may occasionally require attention in order to recover from numeric processing exceptions. This section provides details for writing software exception handlers for numeric exceptions. Numeric processing exceptions have already been introduced in Chapter 16.

If the FPU encounters an unmasked exception condition, a software exception handler is invoked immediately before execution of the next WAIT or non-control floating-point instruction. The exception handler is invoked either through interrupt vector 16 or through an external interrupt, depending on the value of the NE bit of the CR0 control register.

If NE = 1, an unmasked floating-point exception results in interrupt 16, immediately before the execution of the next non-control floating-point or WAIT instruction. Interrupt 16 is an operating-system call that invokes the exception handler. Chapter 9 contains a general discussion of exceptions and interrupts on the Intel486 processor.

If NE = 0 (and the IGNNE# input is inactive), an unmasked floating-point exception causes the processor to freeze immediately before executing the next non-control floating-point or WAIT instruction. The frozen processor waits for an external interrupt, which must be supplied by external hardware in response to the FERR# output of the processor. (Regardless of the value of NE, an unmasked numerical exception causes the FERR# output to be activated.) In this case, the external interrupt invokes the exception-handling routine. If NE = 0 but the IGNNE# input is active, the processor disregards the exception and continues. Error reporting via external interrupt is supported for DOS compatibility. Chapter 25 contains further discussion of compatibility issues.
When handling numeric errors, the processor has two responsibilities:

- It must not disturb the numeric context when an error is detected.
- It must clear the error and attempt recovery from the error.

Although the manner in which programmers may treat these responsibilities varies from one implementation to the next, most exception handlers will include these basic steps:

- Store the FPU environment (control, status, and tag words, operand and instruction pointers) as it existed at the time of the exception.
- Clear the exception bits in the status word.
- Enable interrupts.
- Identify the exception by examining the status and control words in the saved environment.
- Take some system-dependent action to rectify the exception.
- Return to the interrupted program and resume normal execution.

19.2.5 Simultaneous Exception Response

In cases where multiple exceptions arise simultaneously, the FPU signals one exception according to the precedence shown at the end of Chapter 16. This means, for example, that an SNaN divided by zero results in an invalid operation, not in a zero divide exception.

19.2.6 Exception Recovery Examples

Recovery routines for numeric exceptions can take a variety of forms. They can change the arithmetic and programming rules of the FPU. These changes may redefine the default fix-up for an error, change the appearance of the FPU to the programmer, or change how arithmetic is defined on the FPU.

A change to an exception response might be to perform denormal arithmetic on denormals loaded from memory. A change in appearance might be extending the register stack into memory to provide an “infinite” number of numeric registers. The arithmetic of the FPU can be changed to automatically extend the precision and range of variables when exceeded. All these functions can be implemented on the Intel486 processor via numeric exceptions and associated recovery routines in a manner transparent to the application programmer.

Some other possible application-dependent actions might include:

- Incrementing an exception counter for later display or printing
- Printing or displaying diagnostic information (e.g., the FPU environment and registers)
- Aborting further execution
- Storing a diagnostic value (a NaN) in the result and continuing with the computation
SYSTEM-LEVEL CONSIDERATIONS

Notice that an exception may or may not constitute an error, depending on the application. Once the exception handler corrects the condition causing the exception, the floating-point instruction that caused the exception can be restarted, if appropriate. This cannot be accomplished using the IRET instruction; however, because the trap occurs at the ESC or WAIT instruction following the offending ESC instruction. The exception handler must obtain (using FSAVE or FSTENV) the address of the offending instruction in the task that initiated it, make a copy of it, execute the copy in the context of the offending task, and then return via IRET to the current instruction stream.

In order to correct the condition causing the numeric exception, exception handlers must recognize the precise state of the FPU at the time the exception handler was invoked, and be able to reconstruct the state of the FPU when the exception initially occurred. To reconstruct the state of the FPU, programmers must understand when, during the execution of a numeric instruction, exceptions are actually recognized.

Invalid operation, zero divide, and denormalized exceptions are detected before an operation begins, whereas overflow, underflow, and precision exceptions are not raised until a true result has been computed. When a before exception is detected, the FPU register stack and memory have not yet been updated, and appear as if the offending instructions has not been executed.

When an after exception is detected, the register stack and memory appear as if the instruction has run to completion; i.e., they may be updated. (However, in a store or store-and-pop operation, unmasked over/underflow is handled like a before exception; memory is not updated and the stack is not popped.) The programming examples contained in Chapter 20 include an outline of several exception handlers to process numeric exceptions.
CHAPTER 20
NUMERIC PROGRAMMING EXAMPLES

The following sections contain examples of numeric programs for the Intel486 processor written in ASM386/486. These examples are intended to illustrate some of the techniques useful for programming Intel486 processor systems for numeric applications.

20.1 CONDITIONAL BRANCHING EXAMPLE

As discussed in Chapter 15, several numeric instructions post their results to the condition code bits of the FPU status word. Although there are many ways to implement conditional branching following a comparison, the basic approach is as follows:

- Execute the comparison.
- Store the status word. (The FPU status word can be stored directly into AX register.)
- Inspect the condition code bits.
- Jump on the result.

Figure 20-1 is a code fragment that illustrates how two memory-resident double-format real numbers might be compared (similar code could be used with the FTST instruction). The numbers are called A and B, and the comparison is A to B.

The comparison itself requires loading A onto the top of the FPU register stack and then comparing it to B, while popping the stack with the same instruction. The status word is then written into the AX register.

A and B have four possible orderings, and bits C3, C2, and C0 of the condition code indicate which ordering holds. These bits are positioned in the upper byte of the FPU status word so as to correspond to the zero, parity, and carry flags (ZF, PF, and CF), when the byte is written into the flags. The code fragment sets ZF, PF, and CF of the EFLAGS register to the values of C3, C2, and C0 of the FPU status word, and then uses the conditional jump instructions to test the flags. The resulting code is extremely compact, requiring only seven instructions.

The FXAM instruction updates all four condition code bits. Figure 20-2 shows how a jump table can be used to determine the characteristics of the value examined. The jump table (FXAM_TBL) is initialized to contain the 32-bit displacement of 16 labels, one for each possible condition code setting. Note that four of the table entries contain the same value, “EMPTY.” The first two condition code settings correspond to “EMPTY.” The two other table entries that contain “EMPTY” will never be used on the Intel486 processor or the Intel387 math coprocessors, but may be used if the code is executed with an Intel287 math coprocessor.

The program fragment performs the FXAM and stores the status word. It then manipulates the condition code bits to finally produce a number in register AX that equals the condition code times 2. This involves zeroing the unused bits in the byte that contains the code, shifting C3 to the right so that it is adjacent to C2, and then shifting the code
to multiply it by 2. The resulting value is used as an index that selects one of the dis­placements from FXAM_TBL (the multiplication of the condition code is required because of the 2-byte length of each value in FXAM_TBL). The unconditional JMP instruction effectively vectors through the jump table to the labeled routine that contains code (not shown in the example) to process each possible result of the FXAM instruction.

20.2 EXCEPTION HANDLING EXAMPLES

There are many approaches to writing exception handlers. One useful technique is to consider the exception handler procedure as consisting of “prologue,” “body,” and “epilogue” sections of code. This procedure is invoked via interrupt number 16.
; JUMP TABLE FOR EXAMINE ROUTINE

; FXAM_TBL DD POS_UNNORM, POS_NAN, NEG_UNNORM, NEG_NAN, 
; POS_NORM, POS_INFINITY, NEG_NORM, 
; NEG_INFINITY, POS_ZERO, EMPTY, NEG_ZERO, 
; EMPTY, POS_DENORM, EMPTY, NEG_DENORM, EMPTY

; EXAMINE ST AND STORE RESULT (CONDITION CODES)

FXAM
XOR EAX,EAX ; CLEAR EAX
FSTSW AX

; CALCULATE OFFSET INTO JUMP TABLE

AND AX,0100011110000000B ; CLEAR ALL BITS EXCEPT C3, C2-C0
SHR EAX,6 ; SHIFT C2-C0 INTO PLACE (000XXX00)
SAL AH,5 ; POSITION C3 (00X0000)
OR AL,AH ; DROP C3 IN ADJACENT TO C2 (00XXX00)
XOR AH,AH ; CLEAR OUT THE OLD COPY OF C3

; JUMP TO THE ROUTINE 'ADDRESSED' BY CONDITION CODE

JMP FXAM_TBL(EAX)

; HERE ARE THE JUMP TARGETS, ONE TO HANDLE
; EACH POSSIBLE RESULT OF FXAM

POS_UNNORM:

POS_NAN:

NEG_UNNORM:

NEG_NAN:

POS_NORM:

POS_INFINITY:

NEG_INFINITY:

NEG_INFINITY:

POS_ZERO:

EMPTY:

NEG_ZERO:

POS_DENORM:

NEG_DENORM:

Figure 20-2. Conditional Branching for FXAM
In the transfer of control to the exception handler, interrupts have been disabled by hardware. The prologue performs all functions that must be protected from possible interruption by higher-priority sources. Typically, this involves saving registers and transferring diagnostic information from the FPU to memory. When the critical processing has been completed, the prologue may re-enable interrupts to allow higher-priority interrupt handlers to preempt the exception handler.

The body of the exception handler examines the diagnostic information and makes a response that is necessarily application-dependent. This response may range from halting execution, to displaying a message, to attempting to repair the problem and proceed with normal execution.

The epilogue essentially reverses the actions of the prologue, restoring the processor so that normal execution can be resumed. The epilogue must not load an unmasked exception flag into the FPU or another exception will be requested immediately.

Figures 20-3 through 20-5 show the ASM386/486 coding of three skeleton exception handlers. They show how prologues and epilogues can be written for various situations, but provide comments indicating only where the application dependent exception handling body should be placed.

```
SAVE_ALL       PROC
;        SAVE REGISTERS, ALLOCATE STACK SPACE
;   FOR FPU STATE IMAGE
      PUSH EBP
      MOV EBP,ESP
      SUB ESP,108
;   SAVE FULL FPU STATE, ENABLE INTERRUPTS
      FNSAVE [EBP-108]
      STI
;        APPLICATION-DEPENDENT EXCEPTION HANDLING
;   CODE GOES HERE
;        CLEAR EXCEPTION FLAGS IN STATUS WORD
;   (WHICH IS IN MEMORY)
;      RESTORE MODIFIED STATE IMAGE
      MOV BYTE PTR [EBP-104], 0H
      FRSTOR [EBP-108]
;   DEALLOCATE STACK SPACE, RESTORE REGISTERS
      MOVE ESP,EBP
      ...
      POP EBP
;        RETURN TO INTERRUPTED CALCULATION
IRET
SAVE_ALL       ENDP
```

Figure 20-3. Full-State Exception Handler
SAVE_ENVIRONMENT PROC
;
SAVE REGISTERS, ALLOCATE STACK SPACE
; FOR FPU ENVIRONMENT
PUSH EBP
.
MOV EBP,ESP
SUB ESP,28
;
SAVE ENVIRONMENT, ENABLE INTERRUPTS
FNSTENV [EBP-28]
STI
;
; APPLICATION EXCEPTION-HANDLING CODE GOES HERE
;
CLEAR EXCEPTION FLAGS IN STATUS WORD
(WHICH IS IN MEMORY)
; RESTORE MODIFIED ENVIRONMENT IMAGE
MOV BYTE PTR [EBP-241], 0H
FLDENV [EBP-28]
; DE-ALLOCATE STACK SPACE, RESTORE REGISTERS
MOV ESP,EBP
POP EBP
;
; RETURN TO INTERRUPTED CALCULATION
IRET
;
SAVE_ENVIRONMENT ENDP

Figure 20-4. Reduced-Latency Exception Handler

Figures 20-3 and 20-4 are very similar; their only substantial difference is their choice of instructions to save and restore the FPU. The tradeoff here is between the increased diagnostic information provided by FNSAVE and the faster execution of FNSTENV. For applications that are sensitive to interrupt latency or that do not need to examine register contents, FNSTENV reduces the duration of the “critical region,” during which the processor does not recognize another interrupt request.

After the exception handler body, the epilogues prepare the processor to resume execution from the point of interruption (i.e., the instruction following the one that generated the unmasked exception). Notice that the exception flags in the memory image that is loaded into the FPU are cleared to zero prior to reloading (in fact, in these examples, the entire status word image is cleared).

The examples in Figures 20-3 and 20-4 assume that the exception handler itself will not cause an unmasked exception. Where this is a possibility, the general approach shown in Figure 20-5 can be employed. The basic technique is to save the full FPU state and then
LOCAL CONTROL DW ? ; ASSUME INITIALIZED

REENTRANT PROC

; SAVE REGISTERS, ALLOCATE STACK SPACE FOR
; FPU STATE IMAGE
PUSH EBP

MOV EBP,ESP
SUB ESP,100

; SAVE STATE, LOAD NEW CONTROL WORD,
; ENABLE INTERRUPTS
FNSAVE [EBP-100]
FLDCW LOCAL_CONTROL
STI

; APPLICATION EXCEPTION HANDLING CODE GOES HERE.
; AN UNMASKED EXCEPTION GENERATED HERE WILL
; CAUSE THE EXCEPTION HANDLER TO BE REENTERED.
; IF LOCAL STORAGE IS NEEDED, IT MUST BE
; ALLOCATED ON THE STACK.

; CLEAR EXCEPTION FLAGS IN STATUS WORD
; (WHICH IS IN MEMORY)
; RESTORE MODIFIED STATE IMAGE
MOV BYTE PTR [EBP-104], 0H
FRSTOR [EBP-100]

; DE-ALLOCATE STACK SPACE, RESTORE REGISTERS
MOV ESP,EBP

POP EBP
; RETURN TO POINT OF INTERRUPTION
IRET
REENTRANT ENDP

Figure 20-5. Reentrant Exception Handler
to load a new control word in the prologue. Note that considerable care should be taken when designing an exception handler of this type to prevent the handler from being reentered endlessly.

20.3 FLOATING-POINT TO ASCII CONVERSION EXAMPLES

Numeric programs must typically format their results at some point for presentation and inspection by the program user. In many cases, numeric results are formatted as ASCII strings for printing or display. This example shows how floating-point values can be converted to decimal ASCII character strings. The function shown in Figure 20-6 can be invoked from PL/M-386/486, Pascal-386/486, FORTRAN-386/486, or ASM386/486 routines.

Shortness, speed, and accuracy were chosen rather than providing the maximum number of significant digits possible. An attempt is made to keep integers in their own domain to avoid unnecessary conversion errors.

Using the extended precision real number format, this routine achieves a worst case accuracy of three units in the 16th decimal position for a noninteger value or integers greater than 10^{18}. This is double precision accuracy. With values having decimal exponents less than 100 in magnitude, the accuracy is one unit in the 17th decimal position.

Higher precision can be achieved with greater care in programming, larger program size, and lower performance.

20.3.1 Function Partitioning

Three separate modules implement the conversion. Most of the work of the conversion is done in the module FLOATING_TO_ASCII. The other modules are provided separately, because they have a more general use. One of them, GET_POWER_10, is also used by the ASCII to floating-point conversion routine. The other small module, TOS_STATUS, identifies what, if anything, is in the top of the numeric register stack.

20.3.2 Exception Considerations

Care is taken inside the function to avoid generating exceptions. Any possible numeric value is accepted. The only possible exception is insufficient space on the numeric register stack.

The value passed in the numeric stack is checked for existence, type (NaN or infinity), and status (denormal, zero, sign). The string size is tested for a minimum and maximum value. If the top of the register stack is empty, or the string size is too small, the function returns with an error code.

Overflow and underflow is avoided inside the function for very large or very small numbers.
SOURCE

+1 $title('Convert a floating point number to ASCII')

name floating_to_ascii

public floating_to_ascii
extrn get_power_10:near,tos_status:near

; This subroutine will convert the floating point
; number in the top of the NPX stack to an ASCII
; string and separate power of 10 scaling value
; (in binary). The maximum width of the ASCII string
; formed is controlled by a parameter which must be
; > 1. Unnormal values, denormal values, and pseudo
; zeroes will be correctly converted. However, unnormals
; and pseudo zeros are no longer supported formats on the i486 processor
; (in conformance with the IEEE floating point
; standard) and hence not generated internally. A
; returned value will indicate how many binary bits
; of precision were lost in an unnormal or denormal
; value. The magnitude (in terms of binary power)
; of a pseudo zero will also be indicated. Integers
; less than 10**18 in magnitude are accurately converted
; if the destination ASCII string field is wide enough
; to hold all the digits. Otherwise the value is converted
; to scientific notation.

; The status of the conversion is identified by the
; return value, it can be:

; 0 conversion complete, string_size is defined
; 1 invalid arguments
; 2 exact integer conversion, string_size is defined
; 3 indefinite
; 4 + NAN (Not A Number)
; 5 - NAN
; 6 + Infinity
; 7 - Infinity
; 8 pseudo zero found, string_size is defined

The PLM-386/486 calling convention is:

; floating_to_ascii:
; procedure (number,denormal_ptr,string_ptr,size_ptr,
; field_size, power_ptr) word external;
; declare (denormal_ptr,string_ptr,power_ptr,size_ptr)
; pointer;
; declare field_size word,
; string_size based size_ptr word;
; declare number real;
; declare denormal integer based denormal_ptr;

Figure 20-6. Floating-Point to ASCII Conversion Routine
declare power integer based power_ptr;
end floating_to_ascii;

The floating point value is expected to be on the top of the FPU stack. This subroutine expects 3 free entries on the FPU stack and will pop the passed value off when done. The generated ASCII string will have a leading character either '-' or '+' indicating the sign of the value. The ASCII decimal digits will immediately follow. The numeric value of the ASCII string is (ASCII STRING.)*10**POWER. If the given number was zero, the ASCII string will contain a sign and a single zero character. The value string size indicates the total length of the ASCII string including the sign character. String(0) will always hold the sign. It is possible for string_size to be less than field_size. This occurs for zeroes or integer values. A pseudo zero will return a special return code. The denormal count will indicate the power of two originally associated with the value. The power of ten and ASCII string will be as if the value was an ordinary zero.

This subroutine is accurate up to a maximum of 18 decimal digits for integers. Integer values will have a decimal power of zero associated with them. For non integers, the result will be accurate to within 2 decimal digits of the 16th decimal place(double precision). The exponentiate instruction is also used for scaling the value into the range acceptable for the BCD data type. The rounding mode in effect on entry to the subroutine is used for the conversion.

The following registers are not transparent:
eax ebx ecx edx esi edi eflags

Define the stack layout:
ebp_save equ dword ptr [ebp]
es_save equ ebp_save + size ebp_save
return_ptr equ es_save + size es_save
power_ptr equ return_ptr + size return_ptr
field_size equ power_ptr + size power_ptr
size_ptr equ field_size + size field_size
string_ptr equ size_ptr + size size_ptr
denormal_ptr equ string_ptr + size string_ptr

parms_size equ size power_ptr + size field_size +
& size size_ptr + size string_ptr +
& size denormal_ptr

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
; Define constants used
;
BCD_DIGITS    equ 18 ; Number of digits in bcd_value
WORD_SIZE     equ 4
BCD_SIZE      equ 10
MINUS         equ 1 ; Define return values
NAN           equ 4 ; The exact values chosen
INFINITY      equ 6 ; here are important. They must
INDEFINITE    equ 3 ; correspond to the possible return
PSEUDO_ZERO   equ 8 ; values and be in the same numeric
INVALID       equ -2 ; order as tested by the program.
ZERO          equ -4
DENORMAL      equ -6
UNNORMAL      equ -8
NORMAL        equ 0
EXACT         equ 2
;
; Define layout of temporary storage area.
;
power_two     equ word ptr [ebp - WORD_SIZE]
bcdd_value    equ tbyte ptr power_two - BCD_SIZE
bcd_byte      equ byte ptr bcd_value
fraction      equ bcd_value
local_size    equ size power_two + size bcd_value
;
; Allocate stack space for the temporaries so
; the stack will be big enough
;
stack stackseg (local_size+6) ; Allocate stack
; space for locals
+1 $eject

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
code  segment public far
    extrn  power_table:qword

    ; Constants used by this function.
    ;
    ; even            ; Optimize for 16 bits; too big BCD
    const10  dw      10           ; Adjustment value for
    ; ; Convert the C3,C2,C1,C0 encoding from tos_status
    ; into meaningful bit flags and values.
    ;
    ; status_table   db    UNNORMAL, NAN, UNNORMAL + MINUS,
    &       NAN + MINUS, NORMAL, INFINITY,
    &       NORMAL + MINUS, INFINITY + MINUS,
    &       ZERO, INVALID, ZERO + MINUS, INVALID,
    &       DENORMAL, INVALID, DENORMAL + MINUS, INVALID

    floating_to_ascii proc
        call  tos_status         ; Look at status of ST(0)

        ; Get descriptor from table
        movzx  eax, status_table[eax]
        cmp   al,INVALID         ; Look for empty ST(0)
        jne   not_empty

        ; ST(0) is empty! Return the status value.
        ;
        ret  parms_size

        ; Remove infinity from stack and exit.
        ;
        found_infinity:
        fstp  st(0)             ; OK to leave fstp running
        jmp   short exit_proc

        ; String space is too small!
        ; Return invalid code.
        ;
        small_string:
        mov   al,INVALID

        exit_proc:
        leave              ; Restore stack setup
    exit_ascii proc

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
; ST(0) is NAN or indefinite. Store the value in memory and look at the fraction field to separate indefinite from an ordinary NAN.

; NAN_or_indefinite:
fstp fraction ; Remove value from stack for examination
test al,MINUS ; Look at sign bit
fwait ; Insure store is done
jz exit_proc ; Can't be indefinite if positive

mov ebx,0C0000000H ; Match against upper 32 bits of fraction

; Compare bits 63-32
sub ebx, dword ptr fraction + 4

; Bits 31:0 must be zero
or ebx, dword ptr fraction
jnz exit_proc

; Set return value for indefinite value
mov al,INDEFINITE
jmp exit_proc

; Allocate stack space for local variables and establish parameter addressibility.

; not_empty:
push es ; Save working register
enter local_size, 0 ; Setup stack addressing

; Check for enough string space
mov ecx,field_size
cmp ecx,2
jl small_string

dec ecx ; Adjust for sign character

; See if string is too large for BCD
cmp ecx, BCD_DIGITS
jbe size_ok

; Else set maximum string size
mov ecx, BCD_DIGITS

size_ok:
cmp al, INFINITY ; Look for infinity
jge found_infinity

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
cmp al, NAN ; Look for NAN or INDEFINITE
jge NAN_or_indefinite

; Set default return values and check that
; the number is normalized.

fabs ; Use positive value only
; sign bit in al has true sign of value
xor edx, edx ; Form 0 constant
mov edi, denormal_ptr ; Zero denormal count
mov [edi], dx
mov ebx, power_ptr ; Zero power of ten value
mov [ebx], dx
mov dl, al
and dl, 1
add dl, EXACT
cmp al, ZERO ; Test for zero
jae convert_integer ; Skip power code if value

fstp fraction
fwait
mov al, bcd_byte + 7
or byte ptr bcd_byte + 7, 80h
fld fraction
fxtract
test al, 80h
jnz normal_value
fld1
fsub
ftst
fistw ax
sahf
jnz set_unnormal_count

; Found a pseudo zero

fldlg2 ; Develop power of ten estimate
add dl, PSEUDO_ZERO - EXACT
fmulp st(2), st
fxch ; Get power of ten
fistp word ptr [ebx]; Set power of ten
jmp convert_integer

set_unnormal_count:
fxtract ; Get original fraction,
; now normalized
fxch ; Get unnormal count
fchs
fistp word ptr [edi]; Set unnormal count

; Calculate the decimal magnitude associated
; with this number to within one order. This

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
error will always be inevitable due to
rounding and lost precision. As a result,
we will deliberately fail to consider the
$\log_{10}$ of the fraction value in calculating
the order. Since the fraction will always
be $1 \leq F < 2$, its $\log_{10}$ will not change
the basic accuracy of the function. To
get the decimal order of magnitude, simply
multiply the power of two by $\log_{10}(2)$ and
truncate the result to an integer.

normal_value:

```plaintext
fstp fraction ; Save the fraction field
fist power_two ; Save power of two
fldlg2 ; Get $\log_{10}(2)$
fmul ; Form $\log_{10}$(of exponent of number)
fistp word ptr [ebx] ; Any rounding mode

; Check if the magnitude of the number rules
; out treating it as an integer.
; CX has the maximum number of decimal digits
; allowed.

fwait ; Wait for power_ten to be valid

; Get power of ten of value
movsx si, word ptr [ebx]
sub esi, ecx ; Form scaling factor
ja adjust_result ; Jump if number will not fit

; The number is between 1 and $10^{**(field_size)}$.
; Test if it is an integer.

fld power_two ; Restore original number
sub dl, NORMAL-EXACT ; Convert to exact return
; value

fld fraction
fscale ; Form full value, this
; is safe here

fst st(1) ; Copy value for compare
frndint ; Test if its an integer
fcomp ; Compare values
fstsw ax ; Save status
sahf ; C3=1 implies it was
; an integer

jnz convert_integer

fstp st(0) ; Remove non integer value
add dl, NORMAL-EXACT ; Restore original return value
```

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
Scale the number to within the range allowed by the BCD format. The scaling operation should produce a number within one decimal order of magnitude of the largest decimal number representable within the given string width.

The scaling power of ten value is in si.

adjust_result:

```
; Setup for pow10
mov eax, esi ; Set initial power of ten return value
neg eax ; Subtract one for each order of magnitude the value is scaled by
call get_power_10 ; Scaling factor is returned as exponent and fraction
fld fraction ; Get fraction
fmul ; Combine fractions
mov esi, ecx ; Form power of ten of the maximum
shl esi, 3 ; BCD value to fit in the string
fld power_two ; Combine powers of two
faddp st(2), st ; Form full value, exponent was safe
fstp st(1) ; Remove exponent
```

Test the adjusted value against a table of exact powers of ten. The combined errors of the magnitude estimate and power function can result in a value one order of magnitude too small or too large to fit correctly in the BCD field. To handle this problem, pretest the adjusted value, if it is too small or large, then adjust it by ten and adjust the power of ten value.

```
test_power:

; Compare against exact power entry. Use the next entry since cx has been decremented by one
fcom power_table[esi]+type power_table ; No wait is necessary
fstsw ax ; If C3 = 0 then
sahf ; too big
jb test_for_small
fidiv const10 ; Else adjust value
and dl, not EXACT ; Remove exact flag
inc word ptr [ebx] ; Adjust power of ten value
jmp short in_range ; Convert the value to a BCD integer
```

```
test_for_small:
```

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
fistw ax  ; No wait is necessary

sahf  ; If CO = 0 then

jc in_range  ; Convert the value to a

; BCD integer

fimul const10  ; Adjust value into range
dec word ptr [ebx]  ; Adjust power of ten value

in_range:
frndint  ; Form integer value

; Assert: 0 <= TOS <= 999,999,999,999,999,999
; The TOS number will be exactly representable
; in 18 digit BCD format.

convert_integer:
fbstp bcd_value  ; Store as BCD format number

; While the store BCD runs, setup registers
; for the conversion to ASCII.

mov esi,BCD_SIZE-2  ; Initial BCD index value
mov cx,0f04h  ; Set shift count and mask
mov ebx,1  ; Set initial size of ASCII

; field for sign
mov edi,string_ptr  ; Get address of start of
; ASCII string
mov ax,ds  ; Copy ds to es
mov es,ax
cld  ; Set autoincrement mode
mov al,'+'  ; Clear sign field

; Look for negative value
test dl,MINUS
jz positive_result

positive_result:
mov al,'-'  ; Bump string pointer

; past sign
and dl,not MINUS  ; Turn off sign bit
fwait  ; Wait for fbstp to finish

; Register usage:
; ah: BCD byte value in use
; al: ASCII character value
; dx: Return value
; ch: BCD mask = 0fh
; cl: BCD shift count = 4
; bx: ASCII string field width
; esi: BCD field index
; di: ASCII string field pointer
; ds,es: ASCII string segment base

; Remove leading zeroes from the number.

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
skip_leading_zeroes:
    mov ah, bcd_byte[esi] ; Get BCD byte
    mov al, ah ; Copy value
    shr al, cl ; Get high order digit
    and al, 0fh ; Set zero flag
    jnz enter_odd ; Exit loop if leading non zero found

    mov al, ah ; Get BCD byte again
    and al, 0fh ; Get low order digit
    jnz enter_even ; Exit loop if non zero digit found

    dec esi ; Decrement BCD index
    jns skip_leading_zeroes ; The significand was all zeroes.

    mov al, '0' ; Set initial zero
    stosb
    inc ebx ; Bump string length
    jmp short exit_with_value ; Now expand the BCD string into digit

    digit_loop:
    mov ah, bcd_byte[esi] ; Get BCD byte
    mov al, ah ; Get high order digit
    enter_odd:
        add al, '0' ; Convert to ASCII
        stosb ; Put digit into ASCII string area
        mov al, ah ; Get low order digit
        and al, 0fh
        inc ebx ; Bump field size counter
        enter_even:
            add al, '0' ; Convert to ASCII
            stosb ; Put digit into ASCII area
            inc ebx ; Bump field size counter
            dec esi ; Go to next BCD byte
            jns digit_loop

    Conversion complete. Set the string size and remainder.

exit_with_value:
    mov edi, size_ptr
    mov word ptr [edi], bx
    mov eax, edx ; Set return value
    jmp exit_proc

floating_to_ascii endp

endp

ends
This subroutine will calculate the value of $10^{\text{eax}}$. For values of $0 \leq \text{eax} < 19$, the result will exact. All registers are transparent and the value is returned on the TOS as two numbers, exponent in ST(1) and fraction in ST(0). The exponent value can be larger than the largest exponent of an extended real format number. Three stack entries are used.

```
name get_power_10
public get_power_10,power_table

stack  stackseg  8

code
segment publicer

; Use exact values from 1.0 to 1e18.

; even ; Optimize 16 bit access
power_table dq 1.0, 1e1, 1e2, 1e3

dq 1e4, 1e5, 1e6, 1e7

dq 1e8, 1e9, 1e10, 1e11

dq 1e12, 1e13, 1e14, 1e15

dq 1e16, 1e17, 1e18

get_power_10 proc

 cmp eax, 18  ; Test for $0 \leq \text{ax} < 19$
 ja out_of_range

 fld power_table[eax*8]; Get exact value
 fxtract ; Separate power
```

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
; and fraction
ret ; OK to leave fxtract running

; Calculate the value using the
; exponentiate instruction. The following
; relations are used:
; 
; \[ 10^{x} = 2^{(\log_{2}(10) \cdot x)} \]
; \[ 2^{(1+F)} = 2^{\cdot I} \cdot 2^{F} \]
; if \( st(1) = I \) and \( st(0) = 2^{F} \) then
; fscale produces \( 2^{(I+F)} \)

out_of_range:

fldl2t ; TOS = LOG2(10)
enter 4,0

; save power of 10 value, P
mov [ebp-4],eax

; TOS,X = LOG2(10)\cdot P = LOG2(10^{\cdot P})
finul dword ptr [ebp-4]
fld1 ; Set TOS = \cdot 1.0
fchs
fld st(1); Copy power value
; in base two
frndint ; TOS = \cdot \inf < I \leq X
; where I is an integer
; Rounding mode does
; not matter
fxch st(2); TOS = X \cdot ST(1) = \cdot 1.0
; ST(2) = I
fsub st,st(2); TOS,F = X \cdot I;
; \cdot 1.0 \leq TOS < 1.0

; Restore original rounding control
pop eax
f2xm1 ; TOS = 2^{(F)} \cdot 1.0
leave ; Restore stack
fsubr ; Form 2^{(F)}
ret ; OK to leave fsubr running

get_power_10 endp
code ends
end

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
This subroutine will return a value from 0-15 in eax corresponding to the contents of FPU TOS. All registers are transparent and no errors are possible. The return value corresponds to c3,c2,c1,c0 of FXAM instruction.

```
name tos_status
public tos_status

stack stackseg 6

code segment public er

tos_status proc

fxam ; Get status of TOS register
fstsw ax ; Get current status
mov al,ah ; Put bit 10-8 into bits 2-0
and eax,4007h ; Mask out bits c3,c2,c1,c0
shr ah, 3 ; Put bit c3 into bit 11
or al,ah ; Put c3 into bit 3
mov ah,0 ; Clear return value
ret

tos_status endp

code ends
end
```

Figure 20-6. Floating-Point to ASCII Conversion Routine (Contd.)
20.3.3 Special Instructions

The functions demonstrate the operation of several numeric instructions, different data types, and precision control. Shown are instructions for automatic conversion to BCD, calculating the value of 10 raised to an integer value, establishing and maintaining concurrency, data synchronization, and use of directed rounding on the FPU.

Without the extended precision data type and built-in exponential function, the double precision accuracy of this function could not be attained with the size and speed of the shown example.

The function relies on the numeric BCD data type for conversion from binary floating-point to decimal. It is not difficult to unpack the BCD digits into separate ASCII decimal digits. The major work involves scaling the floating-point value to the comparatively limited range of BCD values. To print a 9-digit result requires accurately scaling the given value to an integer between \(10^8\) and \(10^9\). For example, the number +0.123456789 requires a scaling factor of \(10^9\) to produce the value +123456789.0, which can be stored in 9 BCD digits. The scale factor must be an exact power of 10 to avoid changing any of the printed digit values.

These routines should exactly convert all values exactly representable in decimal in the field size given. Integer values that fit in the given string size are not be scaled, but directly stored into the BCD form. Noninteger values exactly representable in decimal within the string size limits are also exactly converted. For example, 0.125 is exactly representable in binary or decimal. To convert this floating-point value to decimal, the scaling factor is 1000, resulting in 125. When scaling a value, the function must keep track of where the decimal point lies in the final decimal value.

20.3.4 Description of Operation

Converting a floating-point number to decimal ASCII takes three major steps: identifying the magnitude of the number, scaling it for the BCD data type, and converting the BCD data type to a decimal ASCII string.

Identifying the magnitude of the result requires finding the value \(X\) such that the number is represented by \(I \times 10^X\), where \(1.0 \leq I < 10.0\). Scaling the number requires multiplying it by a scaling factor \(10^8\), so that the result is an integer requiring no more decimal digits than provided for in the ASCII string.

Once scaled, the numeric rounding modes and BCD conversion put the number in a form easy to convert to decimal ASCII by host software.

Implementing each of these three steps requires attention to detail. To begin with, not all floating-point values have a numeric meaning. Values such as infinity, indefinite, or NaN may be encountered by the conversion routine. The conversion routine should recognize these values and identify them uniquely.
Special cases of numeric values also exist. Denormals have numeric values, but should be recognized because they indicate that precision was lost during some earlier calculations.

Once it has been determined that the number has a numeric value, and it is normalized (setting appropriate denormal flags, if necessary, to indicate this to the calling program), the value must be scaled to the BCD range.

20.3.5 Scaling the Value

To scale the number, its magnitude must be determined. It is sufficient to calculate the magnitude to an accuracy of 1 unit, or within a factor of 10 of the required value. After scaling the number, a check is made to see if the result falls in the range expected. If not, the result can be adjusted one decimal order of magnitude up or down. The adjustment test after the scaling is necessary due to inevitable inaccuracies in the scaling value.

Because the magnitude estimate for the scale factor need only be close, a fast technique is used. The magnitude is estimated by multiplying the power of 2, the unbiased floating-point exponent, associated with the number by $\log_{10}2$. Rounding the result to an integer produces an estimate of sufficient accuracy. Ignoring the fraction value can introduce a maximum error of 0.32 in the result.

Using the magnitude of the value and size of the number string, the scaling factor can be calculated. Calculating the scaling factor is the most inaccurate operation of the conversion process. The relation $10^X = 2^{X \cdot \log_{10}2}$ is used for this function. The exponentiate instruction F2XM1 is used.

Due to restrictions on the range of values allowed by the F2XM1 instruction, the power of 2 value is split into integer and fraction components. The relation $2^{(I + F)} = 2^I \times 2^F$ allows using the FSCALE instruction to recombine the $2^F$ value, calculated through F2XM1, and the $2^I$ part.

20.3.5.1 INACCURACY IN SCALING

The inaccuracy in calculating the scale factor arises because of the trailing zeros placed into the fraction value of the power of two when stripping off the integer valued bits. For each integer valued bit in the power of 2 value separated from the fraction bits, one bit of precision is lost in the fraction field due to the zero fill occurring in the least significant bits.

Up to 14 bits may be lost in the fraction because the largest allowed floating point exponent value is $2^{14} - 1$. These bits directly reduce the accuracy of the calculated scale factor, thereby reducing the accuracy of the scaled value. For numbers in the range of $10^{±30}$, a maximum of 8 bits of precision are lost in the scaling process.
20.3.5.2 AVOIDING UNDERFLOW AND OVERFLOW

The fraction and exponent fields of the number are separated to avoid underflow and overflow in calculating the scaling values. For example, to scale $10^{-4932}$ to $10^8$ requires a scaling factor of $10^{4950}$, which cannot be represented by the Intel486 processor.

By separating the exponent and fraction, the scaling operation involves adding the exponents separate from multiplying the fractions. The exponent arithmetic involves small integers, all easily represented by the Intel486 processor.

20.3.5.3 FINAL ADJUSTMENTS

It is possible that the power function (Get.Power.10) could produce a scaling value such that it forms a scaled result larger than the ASCII field could allow. For example, scaling $9.9999999999999999 \times 10^{4900}$ by $1.00000000000000010 \times 10^{-4883}$ produces $1.00000000000000009 \times 10^{18}$. The scale factor is within the accuracy of the FPU and the result is within the conversion accuracy, but it cannot be represented in BCD format. This is why there is a post-scaling test on the magnitude of the result. The result can be multiplied or divided by 10, depending on whether the result was too small or too large, respectively.

20.3.6 Output Format

For maximum flexibility in output formats, the position of the decimal point is indicated by a binary integer called the power value. If the power value is zero, then the decimal point is assumed to be at the right of the rightmost digit. Power values greater than zero indicate how many trailing zeros are not shown. For each unit below zero, move the decimal point to the left in the string.

The last step of the conversion is storing the result in BCD and indicating where the decimal point lies. The BCD string is then unpacked into ASCII decimal characters. The ASCII sign is set corresponding to the sign of the original value.

20.4 TRIGONOMETRIC CALCULATION EXAMPLES

In this example, the kinematics of a robot arm is modeled with the $4 \times 4$ homogeneous transformation matrices proposed by Denavit and Hartenberg$^{1,2}$. The translational and rotational relationships between adjacent links are described with these matrices using the D-H matrix method. For each link, there is a $4 \times 4$ homogeneous transformation

---

matrix that represents the link's coordinate system \((L_i)\) at the joint \((J_i)\) with respect to the previous link's coordinate system \((J_{i-1}, L_{i-1})\). The following four geometric quantities completely describe the motion of any rigid joint/link pair \((J_i, L_i)\), as Figure 20-7 illustrates.

\[\theta_i = \text{The angular displacement of the } x_i \text{ axis from the } x_{i-1} \text{ axis by rotating around the } z_{i-1} \text{ axis (anticlockwise).}\]

\[d_i = \text{The distance from the origin of the } (i-1)^{th} \text{ coordinate system along the } z_{i-1} \text{ axis to the } x_i \text{ axis.}\]

\[a_i = \text{The distance of the origin of the } i^{th} \text{ coordinate system from the } z_{i-1} \text{ axis along the } -x_i \text{ axis.}\]

\[\alpha_i = \text{The angular displacement of the } z_i \text{ axis from the } z_{i-1} \text{ about the } x_i \text{ axis (anticlockwise).}\]
The D-H transformation matrix $A_{i-1}^i$ for adjacent coordinate frames (from joint $i-1$ to joint $i$) is calculated as follows:

$$A_{i-1}^i = T_{z,d} \times T_{z,\theta} \times T_{x,a} \times T_{x,\alpha}$$

where:

- $T_{z,d}$ represents a translation along the $z_{i-1}$ axis
- $T_{z,\theta}$ represents a rotation of angle $\theta$ about the $z_{i-1}$ axis
- $T_{x,a}$ represents a translation along the $x_i$ axis
- $T_{x,\alpha}$ represents a rotation of angle $\alpha$ about the $x_i$ axis

$$A_{i-1}^i = \begin{bmatrix}
\COS \theta_i & -\COS \alpha_i \SIN \theta_i & \SIN \alpha_i \SIN \theta_i & \COS \theta_i \\
\SIN \theta_i & \COS \alpha_i \COS \theta_i & -\SIN \alpha_i \COS \theta_i & \SIN \theta_i \\
0 & \SIN \alpha_i & \COS \alpha_i & d_i \\
0 & 0 & 0 & 1
\end{bmatrix}$$

The composite homogeneous matrix $T$ which represents the position and orientation of the joint/link pair with respect to the base system is obtained by successively multiplying the D-H transformation matrices for adjacent coordinate frames.

$$T_i^0 = A_0^1 \times A_1^2 \times \ldots \times A_{i-1}^i$$

This example in Figure 20-8 illustrates how the transformation process can be accomplished using the floating-point capabilities of the Intel486 processor. The program consists of two major procedures. The first procedure TRANS_PROC is used to calculate the elements in each D-H matrix, $A_{i-1}^i$. The second procedure MATRIXMUL_PROC finds the product of two successive D-H matrices.
Name ROT_MATRIX_CAL

; This example illustrates the use
; of the i486 floating point
; instructions, in particular, the
; FSINCOS function which gives both
; the SIN and COS values.
; The program calculates the
; composite matrix for base to end-
; effector transformation.
;
; Only the kinematics is considered in
; this example.
;
; If the composite matrix mentioned above
; is given by:
; T1n = A1 x A2 x ... x An
; T1n is found by successively calling
; trans_proc and matrixmul_pro until
; all matrices have been exhausted.
;
; trans_proc calculates entries in each
; A(A1,...,An) while matrixmul_proc
; performs the matrix multiplication for
; Ai and Ai+1. matrixmul_proc in turn
; calls matrix_row and matrix_elem to
; do the multiplication.

; Define stack space

trans_stack stackseg 400

; Define the matrix structure for
; 4x4 transformational matrices

a_matrix struc
    a11 dq ?
    a12 dq ?
    a13 dq ?
    a14 dq ?
    a21 dq ?
    a22 dq ?
    a23 dq ?
    a24 dq ?
    a31 dq 0h
    a32 dq ?
    a33 dq ?
    a34 dq ?
    a41 dq 0h
    a42 dq 0h
    a43 dq 0h
    a44 dq 1h

Figure 20-8. Robot Arm Kinematics Example
; Assume One joint in the storage
; allocation and hence for
; two sets of parameters; however,
; more joints are possible
;
; alp_deg struc
    alpha_deg1 dd ?
    alpha_deg2 dd ?
alp_deg ends

; tht_deg struc
    theta_deg1 dd ?
    theta_deg2 dd ?
tht_deg ends

A_array struc
    A1 dq ?
    A2 dq ?
A_array ends

D_array struc
    D1 dq ?
    D2 dq ?
D_array ends

; trans_data is the data segment
;
trans_data segment rw public
    Amx   a_matrix<> 
    Bmx   a_matrix<> 
    Tmx   a_matrix<> 
    ALPHA_DEG alp_deg<>
    THETA_DEG tht_deg<>
    A_VECTOR A_array<>
    D_VECTOR D_array<>
    ZERO dd 0
    d180 dd 180
    NUM_JOINT equ 1
    NUM_ROW equ 4
    NUM_COL equ 4
    REVERSE db 1h
trans_data ends

assume ds:trans_data, es:trans_data

Figure 20-8. Robot Arm Kinematics Example (Contd.)
; trans_code contains the procedures
; for calculating matrix elements and
; matrix multiplications

trans_code segment er public
trans_proc proc far

; Calculate alpha and theta in radians
; from their values in degrees
fldpi
fdiv d180

; Duplicate pi/180
fld st

fmul qword ptr ALPHA_DEG[ecx*8]
fxch st(1)
fmul qword ptr THETA_DEG[ecx*8]

; theta(radians) in ST and
; alpha(radians) in ST(1)

; Calculate matrix elements
; a11 = cos theta
; a12 = -cos alpha * sin theta
; a13 = sin alpha * sin theta
; a14 = A * cos theta
; a21 = sin theta
; a22 = cos alpha * cos theta
; a23 = -sin alpha * cos theta
; a24 = A * sin theta
; a32 = sin alpha
; a33 = cos alpha
; a34 = D
; a31 = a41 = a42 = a43 = 0.0
; a44 = 1

; ebx contains the offset for the matrix
fsincos ;cos theta in ST
fld st ;duplicate cos theta
fst [ebx].a11 ;cos theta in a11
fmul qword ptr A_VECTOR[ecx*8]
stp [ebx].a14 ;A * cos theta in a14
fxch st(1) ;sin theta in ST
fst [ebx].a21 ;sin theta in a21
fld st ;duplicate sin theta
fmul qword ptr A_VECTOR[ecx*8]
stp [ebx].a24 ;A * sin theta in a24
fld st(2) ;alpha in ST
fsincos ;cos alpha in ST

Figure 20-8. Robot Arm Kinematics Example (Contd.)
;sin alpha in ST(1)
;sin theta in ST(2)
;cos theta in ST(3)

fst [ebx].a33 ;cos alpha in a33
fxch st(1) ;sin alpha in ST
fst [ebx].a32 ;sin alpha in a32
fld ST(2) ;sin theta in ST
;sin alpha in ST(1)
;sin alpha in ST(1)
fmul st,st(1) ;sin alpha * sin theta
fstd [ebx].a13 ;stored in a13
fmul st,st(3) ;cos theta * sin alpha
fchs ;·cos theta * sin alpha
fstd [ebx].a23 ;stored in a23
fld ST(2) ;cos theta in ST
;cos alpha in ST(1)
;sin theta in ST(2)
;cos theta in ST(3)

fmul st,st(1) ;cos theta * cos alpha
fstd [ebx].a22 ;stored in a22
fmul st,st(1) ;cos alpha * sin theta

; To take advantage of parallel operations
; between the IU and FPU

push eax ; save eax

; also move D into a34 in a faster way
mov eax, dword ptr [O_VECTOR[ecx*8]]
mov eax, dword ptr [ebx + 88]
mov eax, dword ptr [ebx + 92]
pop eax ; restore eax
fchs ;·cos alpha * sin theta
fstd [ebx].a12 ;stored in a12
and all nonzero elements
have been calculated
ret

trans_proc endp

matrix_elem proc far

; This procedure calculate the dot product
; of the ith row of the first matrix and
; the jth column of the second matrix:

; Tij where Tij = sum of Aik x Bkj over k

; parameters passed from the calling routine,
; matrix_row:
; ESI = (i-1)*8
; EDI = (j-1)*8
; local register, EBP = (k-1)*8

Figure 20-8: Robot Arm Kinematics Example (Contd.)
push ebp ; save ebp
push ecx ; ecx to be used as a tmp reg
mov ecx, esi; save it for later indexing

; locating the element in the first matrix, A
imul ecx, NUM_COL ; ecx contains offset due
; to preceding rows; the
; offset is from the
; beginning of the matrix
xor ebp, ebp; clear ebp, which will be
; used a temp reg to index( k)
; across the ith row of the first
; matrix as well as down the jth
; column of the second matrix

; clear Tij for accumulating Aik*Bkj
mov dword ptr [edx][edi],ebp
mov dword ptr [edx][edi+4], ebp
push ecx ; save on stack: esi * num_col =
; the offset of the beginning
; of the ith row from the
; beginning of the A matrix

NXT_k:
add ecx, ebp; get to the kth column entry
; of the ith row of the A matrix

; load Aik into FPU
fld qword ptr [eax][ecx]

; locating Bkj
mov ecx, ebp
imul ecx, NUM_ROW ; ecx contains the offset
; of the beginning of the
; kth row from the
; beginning of the B matrix
add ecx, edi ; get to the jth column
; of the kth row of the B
; matrix
faul qword ptr [ebx][ecx]; Aik * Bkj
pop ecx ; esi * num_col
; in ecx again
push ecx ; also at top of program
; stack

; add to the result in the output matrix, Tij
add ecx, edi

; accumulating the sum of Aik * Bkj
fadd qword ptr [edx][ecx]
fstp qword ptr [edx][ecx]
; increment k by 1, i.e., ebp by 8
add ebp, 8

Figure 20-8. Robot Arm Kinematics Example (Contd.)
; Has k reached the width of the matrix yet?
 cmp   ebp, NUM_COL*8
 jl   NXT_k

; Restore registers
 pop   ecx ; clear esi*num_col from stack
 pop   ecx ; restore ecx
 pop   ebp ; restore ebp
 ret

matrix_elem endp

matrix_row proc far
    xor   edi, edi
    ; scan across a row

NXT_COL:
    call   matrix_elem
    add   edi, 8
    cmp   edi, NUM_COL*8
    jl   NXT_COL
    ret

matrix_row endp

matrixmul_prox proc far

    ; This procedure does the matrix
    ; multiplication by calling matrix_row
    ; to calculate entries in each row
    ;
    ; The matrix multiplication is
    ; performed in the following manner,
    ;   Tij = Aik x Bkj
    ; where i and j denote the row and column
    ; respectively and k is the index for
    ; scanning across the ith row of the
    ; first matrix and the jth column of the
    ; second matrix.
    mov   ebp, esp
    mov   edx, dword ptr [ebp+4] ; offset Tmx in edx
    mov   ebx, dword ptr [ebp+8] ; offset Bmx in ebx
    mov   eax, dword ptr [ebp+12] ; offset Amx in eax
    ; setup esi and edi
    ; edi points to the column
    ; esi points to the row
    xor   esi, esi ; clear esi

NXT_ROW:
    call   matrix_row

Figure 20-8. Robot Arm Kinematics Example (Contd.)
add    esi, 8
cmp    esi, NUM_ROW*8
jl     NXT_ROW
ret    12 ; pop off matrix pointers

matrixmul_proc endp

trans_code ends

*************************************************************************

Main program

*************************************************************************

main_code segment er

START:

    mov esp, stackstart trans_stack
    ; save all registers

    pushad

    ; ECX denotes the number of joints
    ; where no of matrices = NUM_JOINT + 1
    ; find the first matrix( from the base
    ; of the system to the first joint)
    ; and call it Bmx
    xor ecx, ecx       ; 1st matrix
    mov ebx, offset Bmx
    call trans_proc   ; is Bmx
    inc ecx

NXT_MATRIX:
    ; From the 2nd matrix and on, it
    ; will be stored in Amx.
    ; The result from the first matrix mult.
    ; is stored in Tmx but will be accessed
    ; as Bmx in the next multiplication.
    ; As a matter of fact, the roles of Bmx
    ; and Tmx alternate in successive
    ; multiplications. This is achieved by
    ; reversing the order of the Bmx and Tmx
    ; pointers being passed onto the program
    ; stack. Thus, this is invisible to the
    ; matrix multiplication procedure.
    ; REVERSE serves as the indicator;
    ; REVERSE = 0 means that the result
    ; is to placed in Tmx.

Figure 20-8. Robot Arm Kinematics Example (Contd.)
mov    ebx, offset Amx ;find Amx
call   trans_proc
inc    ecx
xor    REVERSE, 1h
jnz    Bmx_as_Tmx

; no reversing. Bmx as the second input
; matrix while Tmx as the output matrix.
push   offset Amx
push   offset Bmx
push   offset Tmx
jmp    CONTINUE

; reversing. Tmx as the second input
; matrix while Bmx as the output matrix.
Bmx_as_Tmx:
push   offset Amx
push   offset Tmx ;reversing the
push   offset Bmx ;pointers passed

CONTINUE:
call   matrixmul_proc
cmp    ecx, NUM_JOINT
jle    NXT_MATRIX

; if REVERSE = 1 then the final answer
; will be in Bmx otherwise, in Tmx.

popad

main_code ends

end START, ds:trans_data, ss:trans_stack

Figure 20-8. Robot Arm Kinematics Example (Contd.)
Part IV
Compatibility
Executing 286 and Intel386 DX or SX CPU Programs
CHAPTER 21
EXECUTING 286 AND
Intel386 DX OR SX CPU PROGRAMS

In general, programs written for protected mode on a 286 processor run without modifica­tion on the Intel486 processor. The features of the 286 processor are an object-code compatible subset of those of the Intel486 processor. The Default bit in segment descriptors indicates whether the processor is to treat a code, data, or stack segment as a 286 or Intel386/Intel486 CPU segment.

To software, the features of the Intel386 DX or SX processors are virtually identical to the Intel486 processor. For the most part, the differences are in the underlying hardware implementation.

The segment descriptors used by the 286 processor are supported by the Intel486 processor if the Intel-reserved word (highest word) of the descriptor is clear. On the Intel486 processor, this word includes the upper bits of the base address and the segment limit.

The segment descriptors for data segments, code segments, local descriptor tables (there are no descriptors for global descriptor tables), and task gates are the same for the 286, Intel386, and Intel486 processors. Other 286 CPU descriptors (TSS segment, call gate, interrupt gate, and trap gate) are supported by the Intel486 processor. The Intel486 processor also has descriptors for TSS segments, call gates, interrupt gates, and trap gates which support the 32-bit architecture of the Intel486 processor. Both kinds of descriptors can be used in the same system.

For those segment descriptors common to both the 286 and Intel486 processors, clear bits in the reserved word cause the Intel486 processor to interpret these descriptors exactly as a 286 processor does; for example:

Base Address—The upper eight bits of the 32-bit base address are clear, which limits base addresses to 24 bits.

Limit—The upper four bits of the limit field are clear, restricting the value of the limit field to 64K bytes.

Granularity bit—The Granularity bit is clear, indicating the value of the 16-bit limit is interpreted in units of 1 byte.

Big bit—In a data-segment descriptor, the B bit is clear, indicating the segment is no larger than 64 Kbytes.

Default bit—In an code-segment descriptor, the D bit is clear, indicating 16-bit addressing and operands are the default. In a stack-segment descriptor, the D bit is clear, indicating use of the SP register (instead of the ESP register) and a 64K byte maximum segment limit.
EXECUTING 286 AND Intel386 DX OR SX CPU PROGRAMS

For formats of these descriptors and documentation of their use see the *iAPX 286 Programmer's Reference Manual*.

### 21.1 TWO WAYS TO RUN 286 CPU TASKS

When porting 286 programs to the Intel486 processor, there are two approaches to consider:

1. Porting an entire 286 software system to the Intel486 processor, complete with the old operating system, loader, and system builder.
   
   In this case, all tasks will have 286 TSSs. The Intel486 processor is being used as if it were a faster version of the 286 processor.

2. Porting selected 286 applications to run in an Intel486 CPU processor environment with an Intel486 CPU operating system, loader, and system builder.
   
   In this case, the TSSs used to represent 286 tasks should be changed to Intel486 CPU TSSs. It is possible to mix 286 and Intel486 CPU TSSs, but the benefits are small and the problems are great. All tasks in an Intel486 CPU software system should have Intel486 CPU TSSs. It is not necessary to change the 286 object modules themselves; TSSs are usually constructed by the operating system, by the loader, or by the system builder. See Chapter 24 for more discussion of the interface between 16-bit and 32-bit code.

### 21.2 DIFFERENCES FROM 286 CPU

The few differences between the 286 and Intel486 processors affect operating systems more than application programs.

#### 21.2.1 Wraparound of 286 Processor 24-Bit Physical Address Space

With the 286 processor, any base and offset combination which addresses beyond 16 megabytes wraps around to the first megabyte of the address space. With the Intel486 processor, because it has a greater physical address space, any such address maps to the 17th megabyte. In the unlikely event that any software depends on address wraparound, the same effect can be simulated on the Intel486 processor by using paging to map the first 64K bytes past the top of the 16-megabyte address space to the bottom 64K bytes of the segment.

#### 21.2.2 Reserved Word of Segment Descriptor

Because the Intel486 processor uses the contents of the reserved word of 286 segment descriptors, 286 programs which place values in this word may not run correctly on the Intel486 processor.
21.2.3 New Segment Descriptor Type Codes

Operating-system code which manages space in descriptor tables often uses an invalid value in the access-rights field of descriptor-table entries to identify unused entries. Access rights values of 80H and 00H remain invalid for both the 286 and Intel486 processors. Other values which were invalid on the 286 processor may be valid on the Intel486 processor because uses for these bits are defined for the Intel486 processor.

21.2.4 Restricted Semantics of LOCK Prefix

The 286 processor performs the bus lock function differently than the Intel486 processor. Programs which use forms of memory locking specific to the 286 processor may not run properly when run on the Intel486 processor.

The LOCK prefix and its bus signal only should be used to prevent other bus masters from interrupting a data movement operation. The LOCK prefix only may be used with the following Intel486 instructions when they modify memory. An invalid-opcode exception results from using the LOCK prefix before any other instruction, or with these instructions when no write operation is made to memory (i.e., when the destination operand is in a register).

- Bit test and change: the BTS, BTR, and BTC instructions.
- Exchange: the XCHG, XADD, and CMPXCHG instructions (no LOCK prefix is needed for the XCHG instruction).
- One-operand arithmetic and logical: the INC, DEC, NOT, NEG instructions.
- Two-operand arithmetic and logical: the ADD, ADC, SUB, SBB, AND, OR, and XOR instructions.

A locked instruction is guaranteed to lock only the area of memory defined by the destination operand, but may lock a larger memory area. For example, typical 8086 and 286 configurations lock the entire physical memory space.

On the 286 processor, the LOCK prefix is sensitive to IOPL; if CPL is less privileged than the IOPL, a general protection exception is generated. On the Intel386 DX and Intel486 processors, no check against IOPL is performed.

21.2.5 Additional Exceptions

The Intel386 and Intel486 processors have new exceptions which can occur even in systems designed for the 286 processor.

- Exception #6—invalid opcode
  This exception can result from improper use of the LOCK instruction prefix.
- Exception #14—page fault
  This exception may occur in a 286 program if the operating system enables paging. Paging can be used in a system with 286 tasks if all tasks use the same page directory.
Because there is no place in a 286 TSS to store the PDBR register, switching to a 286 task does not change the value of the PDBR register. Tasks ported from the 286 processor should be given Intel486 CPU TSSs so they can make full use of paging.

21.3 DIFFERENCES FROM Intel386 CPU

Very few differences exist between the programming models of the Intel386 DX or SX and Intel486 processors. The Intel486 processor defines new bits in the EFLAGS, CR0, and CR3 registers, and in entries in the first- and second-level page tables. On the Intel386 processors, these bits were reserved, so the new architectural features should not be a compatibility issue.

21.3.1 New Flag

The AC flag (bit position 18), in conjunction with the AM bit in the CR0 register, controls alignment checking.

21.3.2 New Exception

The alignment-check exception (exception vector 17) reports unaligned memory references when alignment checking is being performed.

21.3.3 New Instructions

There are three new application instructions:

- BSWAP instruction
- XADD instruction
- CMPXCHG instruction

There are three new system instructions, used for managing the cache and TLB:

- INVD instruction
- WBINVD instruction
- INVLPG instruction

The form of the MOV instruction used to access the test registers has changed. New test registers have been defined for the cache, and the model of the TLB accessed through the test registers has changed.
21.3.4 New Control Register Bits

Five new bits have been defined in the CR0 register:

- NE bit
- WP bit
- AM bit
- NW bit
- CD bit

Two new bits have been defined in the CR3 register:

- PCD bit
- PWT bit

21.3.5 New Page-Table Entry Bits

Two bits have been defined in page table entries for controlling caching of pages:

- PCD bit
- PWT bit

21.3.6 Changes in Segment Descriptor Loads

On the Intel386 processors, loading a segment descriptor would always cause a locked read and write to set the accessed bit of the descriptor. On the Intel486 processor, the locked read and write occur only if the bit is not already set.
Real-Address Mode
CHAPTER 22
REAL-ADDRESS MODE

The real-address mode of the Intel486 processor runs programs written for the 8086, 8088, 80186, or 80188 processors, or for the real-address mode of a 286 or Intel386 processor.

The architecture of the Intel486 processor in this mode is almost identical to that of the 8086, 8088, 80186, and 80188 processors. To a programmer, an Intel486 processor in real-address mode appears as a high-speed 8086 processor with extensions to the instruction set and registers. The principal features of this architecture are defined in Chapters 2 and 3.

This chapter discusses certain additional topics which complete the system programmer's view of the Intel486 processor in real-address mode:

- Address formation.
- Extensions to registers and instructions.
- Interrupt and exception handling.
- Entering and leaving real-address mode.
- Real-address mode exceptions.
- Differences from 8086 processor.
- Differences from 286 processor in real-address mode.
- Differences from Intel386 processors in real-address mode.
- Processor detection code

22.1 ADDRESS TRANSLATION

In real-address mode, the Intel486 processor does not interpret 8086 selectors by referring to descriptors; instead, it forms linear addresses as an 8086 processor would. It shifts the selector left by four bits to form a 20-bit base address. The effective address is extended with four clear bits in the upper bit positions and added to the base address to create a linear address, as shown in Figure 22-1.

Because of the possibility of a carry, the resulting linear address may have as many as 21 significant bits. An 8086 program may generate linear addresses anywhere in the range 0 to 10FFEFH (1 megabyte plus approximately 64K bytes) of the linear address space. Because paging is not available in real-address mode, the linear address is used as the physical address.

Unlike the 8086 and 286 processors, but like the Intel386 processors, the Intel486 processor can generate 32-bit effective addresses using an address override prefix; however in real-address mode, the value of a 32-bit address may not exceed 65,535 without
causing an exception. For full compatibility with 286 real-address mode, pseudo-protection faults (interrupt 12 or 13 with no error code) occur if an effective address is generated outside the range 0 through 65,535.

**22.2 REGISTERS AND INSTRUCTIONS**

The register set available in real-address mode includes all the registers defined for the 8086 processor plus the new registers introduced with the Intel386 processor and Intel387 coprocessor: FS, GS, debug registers, control registers, test registers, and floating-point unit registers. New instructions which explicitly operate on the segment registers FS and GS are available, and the new segment-override prefixes can be used to cause instructions to use the FS and GS registers for address calculations.

The instruction codes which generate invalid-opcode exceptions include instructions from protected mode which move or test Intel486 CPU segment selectors and segment descriptors, i.e., the VERR, VERW, LAR, LSL, LTR, STR, LLDT, and SLDT instructions. Programs executing in real-address mode are able to take advantage of the new application-oriented instructions added to the architecture with the introduction of the 80186, 80188, 80286, Intel386 DX, SX and Intel486 processors:

- New instructions introduced on the 80186, 80188, and 286 processors.
  - PUSH immediate data
  - Push all and pop all (PUSHA and POPA)
  - Multiply immediate data
  - Shift and rotate by immediate count
  - String I/O
  - ENTER and LEAVE instructions
  - BOUND instruction
REAL-ADDRESS MODE

- New instructions introduced on the Intel386 DX processor.
  - LSS, LFS, LGS instructions
  - Long-displacement conditional jumps
  - Single-bit instructions
  - Bit scan instructions
  - Double-shift instructions
  - Byte set on condition instruction
  - Move with sign/zero extension
  - Generalized multiply instruction
  - MOV to and from control registers
  - MOV to and from test registers
  - MOV to and from debug registers
- New instructions introduced on the Intel486 processor.
  - BSWAP instruction
  - XADD instruction
  - CMPXCHG instruction
  - INVD instruction (privileged)
  - WBINVD instruction (privileged)
  - INVLPG instruction (privileged)

22.3 INTERRUPT AND EXCEPTION HANDLING

Interrupts and exceptions in Intel486 CPU real-address mode work much as they do on an 8086 processor. Interrupts and exceptions call interrupt procedures through an interrupt table. The processor scales the interrupt or exception identifier by four to obtain an index into the interrupt table. The entries of the interrupt table are far pointers to the entry points of interrupt or exception handler procedures. When an interrupt occurs, the processor pushes the current values of the CS and IP registers onto the stack, disables interrupts, clears the TF flag, and transfers control to the location specified in the interrupt table. An IRET instruction at the end of the handler procedure reverses these steps before returning control to the interrupted procedure. Exceptions do not return error codes in real-address mode.

The primary difference in the interrupt handling of the Intel486 processor compared to the 8086 processor is the location and size of the interrupt table depend on the contents of the IDTR register. Ordinarily, this fact is not apparent to programmers, because, after reset initialization, the IDTR register contains a base address of 0 and a limit of 3FFH, which is compatible with the 8086 processor. However, the LIDT instruction can be used in real-address mode to change the base and limit values in the IDTR register. See Chapter 9 for details on the IDTR register, and the LIDT and SIDT instructions. If an interrupt occurs and its entry in the interrupt table is beyond the limit stored in the IDTR register, a double-fault exception is generated.
22.4 ENTERING AND LEAVING REAL-ADDRESS MODE

Real-address mode is in effect after reset initialization. Even if the system is going to run in protected mode, the start-up program runs in real-address mode while preparing to switch to protected mode.

22.4.1 Switching to Protected Mode

The only way to leave real-address mode is to switch to protected mode. The processor enters protected mode when a MOV to CR0 instruction sets the PE (protection enable) bit in the CR0 register. (For compatibility with the 286 processor, the LMSW instruction also may be used to set the PE bit.)

See Chapter 10 “Initialization” for other aspects of switching to protected mode.

22.5 SWITCHING BACK TO REAL-ADDRESS MODE

The processor re-enters real-address mode if software clears the PE bit in the CR0 register with a MOV CR0 instruction (for compatibility with the 286 processor, the LMSW instruction can set the PE bit, but cannot clear it). A procedure which re-enters real-address mode should proceed as follows:

1. If paging is enabled, perform the following sequence:
   - Transfer control to linear addresses which have an identity mapping; i.e., linear addresses equal physical addresses. Ensure GDT and IDT are in identity maps.
   - Clear the PG bit in the CR0 register.
   - Move a 0 into the CR3 register to flush the TLB.
2. Transfer control to a segment which has a limit of 64K (0FFFFH). This loads the CS register with the segment limit it needs to have in real mode. Ensure GDT and IDT are in real memory.
3. Load segment registers SS, DS, ES, FS, and GS with a selector for a descriptor containing the following values, which are appropriate for real mode:
   - Limit = 64K (0FFFFH)
   - Byte granular (G = 0)
   - Expand up (E = 0)
   - Writable (W = 1)
   - Present (P = 1)
   - Base = any value
   Note that if the segment registers are not reloaded, execution continues using the descriptors loaded during protected mode.
4. Disable interrupts. A CLI instruction disables INTR interrupts. NMI interrupts can be disabled with external circuitry.
5. Clear the PE bit in the CR0 register.
6. Jump to the real mode program using a far JMP instruction. This flushes the instruction queue and puts appropriate values in the access rights of the CS register.

7. Use the LIDT instruction to load the base and limit of the real-mode interrupt vector table.

8. Enable interrupts.

9. Load the segment registers as needed by the real-mode code.

22.6 REAL-ADDRESS MODE EXCEPTIONS

The Intel486 processor reports some exceptions differently when executing in real-address mode than when executing in protected mode. Table 22-1 details the real-address-mode exceptions.

22.7 DIFFERENCES FROM 8086 CPU

In general, the Intel486 processor in real-address mode will correctly run ROM-based software designed for the 8086, 8088, 80186, and 80188 processors. Following is a list of the minor differences between program execution on the 8086 and Intel486 processors.

1. Instruction clock counts.
   The Intel486 processor takes fewer clocks for most instructions than the 8086 processor. The areas most likely to be affected are:
   - Delays required by I/O devices between I/O operations.
   - Assumed delays with 8086 processor operating in parallel with an 8087.

2. Divide-error exceptions point to the DIV instruction.
   Divide-error exceptions on the Intel486 processor always leave the saved CS:IP value pointing to the instruction which failed. On the 8086 processor, the CS:IP value points to the next instruction.

3. Undefined 8086 processor opcodes.
   Opcodes which were not defined for the 8086 processor generate an invalid-opcode exception or execute one of the new instructions introduced with the 286, Intel386 DX or Intel486 processors.

4. Value written by PUSH SP.
   The Intel486 processor pushes a different value on the stack for a PUSH SP instruction than the 8086 processor. The Intel486 processor pushes the value of the SP register before it is decremented as part of the push operation; the 8086 processor pushes the value of the SP register after it is decremented. If the value pushed is important, replace PUSH SP instructions with the following three instructions:
   ```
   PUSH BP
   MOV BP, SP
   XCHG BP, [BP]
   ```
   This code functions as the 8086 processor PUSH SP instruction on the Intel486 processor.
### Table 22-1. Exceptions and Interrupts

<table>
<thead>
<tr>
<th>Description</th>
<th>Vector</th>
<th>Source of the Exception</th>
<th>Does the Return Address Point to the Instruction Which Caused the Exception?</th>
</tr>
</thead>
<tbody>
<tr>
<td>Divide Error</td>
<td>0</td>
<td>DIV and IDIV instructions</td>
<td>yes</td>
</tr>
<tr>
<td>Debug</td>
<td>1</td>
<td>any</td>
<td>*1</td>
</tr>
<tr>
<td>Breakpoint</td>
<td>3</td>
<td>INT instruction</td>
<td>no</td>
</tr>
<tr>
<td>Overflow</td>
<td>4</td>
<td>INTO instruction</td>
<td>no</td>
</tr>
<tr>
<td>Bounds Check</td>
<td>5</td>
<td>BOUND instruction</td>
<td>yes</td>
</tr>
<tr>
<td>Invalid Opcode</td>
<td>6</td>
<td>reserved opcodes and improper use of LOCK prefix</td>
<td>yes</td>
</tr>
<tr>
<td>Device not available</td>
<td>7</td>
<td>ESC or WAIT instructions</td>
<td>yes</td>
</tr>
<tr>
<td>Double Fault</td>
<td>8</td>
<td>Interrupt table limit too small, fault occurring while handling another fault</td>
<td>yes</td>
</tr>
<tr>
<td>Reserved</td>
<td>9</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Invalid Task State Segment³</td>
<td>10</td>
<td>JMP, CALL, IRET instructions, interrupts and exceptions</td>
<td>yes</td>
</tr>
<tr>
<td>Segment not present³</td>
<td>11</td>
<td>any instruction which changes segments</td>
<td>yes</td>
</tr>
<tr>
<td>Stack Exception</td>
<td>12</td>
<td>stack operation crosses address limit (beyond offset 0FFFFH)</td>
<td>yes</td>
</tr>
<tr>
<td>CS, DS, ES, FS, GS</td>
<td>13</td>
<td>Word memory reference beyond offset 0FFFFH. An attempt to execute past the end of CS segment</td>
<td>yes</td>
</tr>
<tr>
<td>Segment Overrun</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Page Fault³</td>
<td>14</td>
<td>any instruction that references memory</td>
<td>yes</td>
</tr>
<tr>
<td>Reserved</td>
<td>15</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Floating-Point Error</td>
<td>16</td>
<td>ESC or WAIT instructions</td>
<td>yes²</td>
</tr>
<tr>
<td>Alignment Check</td>
<td>17</td>
<td>Any data reference</td>
<td>no</td>
</tr>
<tr>
<td>Intel Reserved</td>
<td>18-31</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Software Interrupt</td>
<td>0 to 255</td>
<td>INT n instructions</td>
<td>no</td>
</tr>
</tbody>
</table>

**NOTES:**
1. Some debug exceptions point to the faulting instruction, others point to the following instruction. The exception handler can test the DR6 register to determine which has occurred.
2. Floating-point errors are reported on the first ESC or WAIT instruction after the ESC instruction which generated the error.
3. Exceptions 10, 11, 14 and 17 will not occur in Real Mode, but are possible in VM86 mode.
5. Shift or rotate by more than 31 bits.
The Intel486 processor masks all shift and rotate counts to the lowest five bits. This MOD 32 operation limits the count to a maximum of 31 bits, which limits the amount of time that interrupt response may be delayed while the instruction is executing.

6. Redundant prefixes.
The Intel486 processor sets a limit of 15 bytes on instruction length. The only way to violate this limit is by putting redundant prefixes before an instruction. A general-protection exception is generated if the limit on instruction length is violated. The 8086 processor has no instruction length limit.

7. Operand crossing offset 0 or 65,535.
On the 8086 processor, an attempt to access a memory operand which crosses offset 65,535 (e.g., MOV a word to offset 65,535) or offset 0 (e.g., PUSH a word when SP = 1) causes the offset to wrap around modulo 65,536. The Intel486 processor generates an exception in these cases: a general-protection exception if the segment is a data segment (i.e., if the CS, DS, ES, FS, or GS register is being used to address the segment) or a stack exception if the segment is a stack segment (i.e., if the SS register is being used).

8. Sequential execution across offset 65,535.
On the 8086 processor, if sequential execution of instructions proceeds past offset 65,535, the processor fetches the next instruction byte from offset 0 of the same segment. On the Intel486 processor, the processor generates a general-protection exception in such a case.

9. LOCK is restricted to certain instructions.
The LOCK prefix and its output signal should only be used to prevent other bus masters from interrupting a data movement operation. The LOCK prefix only may be used with the following Intel486 CPU instructions when they modify memory. An invalid-opcode exception results from using LOCK before any other instruction, or with these instructions when no write operation is made to memory.
   - Bit test and change: the BTS, BTR, and BTC instructions.
   - Exchange: the XCHG, XADD, and CMPXCHG instructions (no LOCK prefix is needed for the XCHG instruction).
   - One-operand arithmetic and logical: the INC, DEC, NOT, NEG instructions.
   - Two-operand arithmetic and logical: the ADD, ADC, SUB, SBB, AND, OR, and XOR instructions.

The priority of the Intel486 CPU single-step exception is different from the 8086 processor. The change prevents an external interrupt handler from being single-stepped if the interrupt occurs while a program is being single-stepped. The Intel486 CPU single-step exception has higher priority than any external interrupt. The Intel486 processor still may single-step through an interrupt handler called by the INT instructions or by an exception.
11. IDIV exceptions for quotients of 80H or 8000H.
   The Intel486 processor can generate the largest negative number as a quotient for
   the IDIV instruction. The 8086 processor generates a divide-error exception instead.

12. Flags in stack.
   The setting of the flags stored by the PUSHF instruction, by interrupts, and by
   exceptions is different from that stored by the 8086 processor in bit positions 12
   through 15. On the 8086 processor these bits are set, but in the Intel486 CPU
   real-address mode, bit 15 is always clear, and bits 14 through 12 have the last value
   loaded into them.

13. NMI interrupting NMI handlers.
   After an NMI interrupt is recognized by the Intel486 processor, the NMI interrupt
   is masked until an IRET instruction is executed.

14. Floating-point errors call the floating-point error exception.
   Floating-point exceptions on the Intel486 processor call the floating-point error
   exception handler. If an 8086 processor uses another exception for the 8087 inter­
   rupt, both exception vectors should call the floating-point error exception handler.
   The Intel486 processor has signals which, with the addition of external logic, support
   user-defined error reporting for emulation of the interrupt mechanism used in many
   personal computers.

15. Numeric exception handlers should allow prefixes.
   On the Intel486 processor, the value of the CS and IP registers saved for floating­
   point exceptions points at any prefixes which come before the ESC instruction. On
   the 8086 processor, the saved CS:IP points to the ESC instruction.

16. Floating-Point Unit does not use interrupt controller.
   The floating-point error signal to the Intel486 processor does not pass through an
   interrupt controller (an INT signal from 8087 coprocessor does). Some instructions
   in a floating-point error exception handler may need to be deleted if they use the
   interrupt controller. The Intel486 processor has signals which, with the addition of
   external logic, support user-defined error reporting for emulation of the interrupt
   mechanism used in many personal computers.

17. Seven new interrupt vectors.
   The Intel486 processor adds seven exceptions which are generated on an 8086 pro­
   cessor only by program bugs. Exception handlers should be added which treat these
   exceptions as invalid operations. This additional software does not significantly
   affect the existing 8086 processor software, because these interrupts do not occur
   normally. These interrupt identifiers should not already have been used by the 8086
   processor software, because they are reserved by Intel. Table 22-2 describes the new
   Intel486 processor exceptions.

18. The denormal exception of the Intel486 FPU is handled differently than on the 8087
    math coprocessor. See Section 16.2.4 for more details.
Table 22-2. New Intel486™ CPU Exceptions

<table>
<thead>
<tr>
<th>Vector</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>A BOUND instruction was executed with a register value outside the limit values.</td>
</tr>
<tr>
<td>6</td>
<td>A reserved opcode was encountered, or a LOCK prefix was used improperly.</td>
</tr>
<tr>
<td>7</td>
<td>The EM bit in the CR0 register was set when an ESC instruction executed, or the TS bit was set when a WAIT instruction was executed.</td>
</tr>
<tr>
<td>8</td>
<td>A vector indexes to an entry in the IDT which is beyond the segment limit for the IDT. This can only occur if the default limit has been changed.</td>
</tr>
<tr>
<td>12</td>
<td>A stack operation crossed the address limit.</td>
</tr>
<tr>
<td>13</td>
<td>An operation (other than a stack operation) exceeds the base or bounds of a segment, instruction execution is crossing the address limit (0FFFFH), or an instruction exceeds 15 bytes.</td>
</tr>
<tr>
<td>17</td>
<td>Alignment-check. Cannot occur without setting previously reserved bits.</td>
</tr>
</tbody>
</table>

19. One megabyte wraparound.
The address space of the Intel486 processor may not wraparound at 1 megabyte in real-address mode. An external pin A20M# forces wraparound if enabled. On members of the 8086 family, it is possible to specify addresses greater than 1 megabyte. For example, with a selector value 0FFFFH and an offset of 0FFFFH, the effective address would be 10FFFFH (1 megabyte + 65519 bytes). The 8086 processor, which can form addresses up to 20 bits long, truncates the uppermost bit, which "wraps" this address to 0FFFFH. However, the Intel486 processor does not truncate this bit if A20M# is not enabled.

20. Response to bus hold.
Unlike the 8086 and 286 processors, but like the Intel386 processors, the Intel486 processor responds to requests for control of the bus from other potential bus masters, such as DMA controllers, between transfers of parts of an unaligned operand, such as two words which form a doubleword. Unlike the Intel386 processors, the Intel486 processor responds to bus hold during reset initialization.

The LIDT instruction can be used to set a limit on the size of the interrupt vector table. Shutdown occurs if an interrupt or exception attempts to read a vector beyond the limit. (The 8086 processor does not have a shutdown mode.)

22. If a stack operation wraps around the address limit, shutdown occurs. (The 8086 processor does not have a shutdown mode.)

22.8 DIFFERENCES FROM 286 CPU IN REAL-ADDRESS MODE
The few differences which exist between Intel486 CPU real-address mode and 286 CPU real-address mode are not likely to affect any existing 286 CPU programs except possibly the system initialization procedures.
22.8.1 Bus Lock

The 286 processor implements the bus lock function differently than the Intel486 processor. Programs which use forms of memory locking specific to the 286 processor may not run properly if transported to a specific application of the Intel486 processor.

The LOCK prefix and its bus signal only should be used to prevent other bus masters from interrupting a data movement operation. The LOCK prefix only may be used with the following Intel486 CPU instructions when they modify memory. An invalid-opcode exception results from using the LOCK prefix before any other instruction, or with these instructions when no write operation is made to memory (i.e., when the destination operand is in a register).

- Bit test and change: the BTS, BTR, and BTC instructions.
- Exchange: the XCHG, XADD, and CMPXCHG instructions (no LOCK prefix is needed for the XCHG instruction).
- One-operand arithmetic and logical: the INC, DEC, NOT, NEG instructions.
- Two-operand arithmetic and logical: the ADD, ADC, SUB, SBB, AND, OR, and XOR instructions.

A locked instruction is guaranteed to lock only the area of memory defined by the destination operand, but may lock a larger memory area. For example, typical 8086 and 80286 CPU configurations lock the entire physical memory space.

22.8.2 Location of First Instruction

The starting location is 0FFFFFFFOH (16 bytes from end of the 32-bit address space) on the Intel486 processor rather than 0FFFFF0H (16 bytes from end of the 24-bit address space) as on the 286 processor. Many 286 ROM initialization programs will work correctly in this new environment. Others can be made to work correctly with external hardware to interpret the signals on the address signals A31-20.

22.8.3 Initial Values of General Registers

On the Intel486 processor, certain general registers may contain different values after reset initialization than on the 286 processor. This should not cause compatibility problems, because the contents of 8086 registers after reset initialization are undefined. If self-test is requested during the reset sequence and errors are detected in the Intel486 processor, the EAX register will contain a non-zero value. The EDX register contains the component and revision identifier. See Chapter 10 for more information.
22.8.4 Bus Hold

Unlike the 8086 and 286 processors, the Intel386 and Intel486 processors respond to requests for control of the bus from other potential bus masters, such as DMA controllers, between transfers of parts of an unaligned operand, such as two words which form a doubleword.

22.8.5 Math Coprocessor Differences

The Intel486 FPU denormal exception works differently than on the Intel287 math coprocessor. See Section 16.2.4 for more details.

Exception 9 cannot occur on Intel486 microprocessors.

22.9 DIFFERENCES FROM Intel386 DX CPU IN REAL-ADDRESS MODE

The instructions and architectural features which are new with the Intel486 processor can be accessed in real-address mode. This should not affect most software, because the new opcodes previously generated the invalid-opcode exception. The new flag and register bits were previously reserved, so there should be no software which uses them improperly.

Caching can be enabled in real-address mode. For maximum performance, initialization software must enable caching.

22.10 PROCESSOR DETECTION CODE

The following code sequence (see Figure 22-2) can be used to distinguish between 8086, 286 and Intel386 processors. This code is intended for application programs executing in real-address mode. Refer to Figure 3-23 for complete CPU and coprocessor identification code.
is_386(TM) proc near
;
; Returns the processor type in the AX register.
;
    pushf ; save FLAG register
    pop bx ; store FLAGS in BX
    and bx,0ffh ; clear bits 12-15
    push bx ; store on stack
    popf ; pop word into the FLAG register
    pushf ; store FLAGS on stack
    pop ax ; recover FLAG word
    and ax,0f000h ; if bits 12-15 are set, then the
    cmp ax,0f000h ; processor is an 8086
    jz is_8086 ;
    or bx,0f000h ; try to set FLAG bits 12-15
    push bx ; store on stack
    popf ; pop word into the FLAG register
    pushf ; store FLAGS on stack
    pop ax ; recover FLAG word
    and ax,0f000h ; if bits 12-15 are cleared, then
    jz is_80286 ; the processor is an 80286
    is_80386:
        mov ax,386h ; else the processor is a 386 DX CPU
        jmp done
    is_80286:
        mov ax,286h ; set the 80286 indicator
        jmp done
    is_8086:
        mov ax,86h ; set the 8086 indicator
    done:
        popf ; recover FLAG register
        ret
    is_386 endp

Figure 22-2. Real-Address Detection Code
Virtual-8086 Mode
CHAPTER 23
VIRTUAL-8086 MODE

The Intel486 processor supports execution of one or more 8086, 8088, 80186, or 80188 programs in an Intel486 protected-mode environment. An 8086 program runs in this environment as part of a virtual-8086 task. Virtual-8086 tasks take advantage of the hardware support of multitasking offered by the protected mode. Not only can there be multiple virtual-8086 tasks, each one running an 8086 program, but virtual-8086 tasks can run in multitasking with other Intel486 tasks.

The purpose of a virtual-8086 task is to form a “virtual machine” for running programs written for the 8086 processor. A complete virtual machine consists of Intel486 hardware and system software. The emulation of an 8086 processor is the result of software using hardware in the following ways:

- The hardware provides a virtual set of registers (through the TSS), a virtual memory space (the first megabyte of the linear address space of the task), and directly executes all instructions which deal with these registers and with this address space.

- The software controls the external interfaces of the virtual machine (I/O, interrupts, and exceptions) in a manner consistent with the larger environment in which it runs. In the case of I/O, software can choose either to emulate I/O instructions or to let the hardware execute them directly without software intervention.

Software which supports virtual 8086 machines is called a virtual-8086 monitor.

23.1 EXECUTING 8086 CPU CODE

The processor runs in virtual-8086 mode when the VM (virtual machine) bit in the EFLAGS register is set. The processor tests this flag under two general conditions:

1. When loading segment registers, to know whether to use 8086-style address translation.

2. When decoding instructions, to determine which instructions are sensitive to IOPL, and which instructions are not supported (as in real mode).

23.1.1 Registers and Instructions

The register set available in virtual-8086 mode includes all the registers defined for the 8086 processor plus the new registers introduced by the Intel486 processor: FS, GS, debug registers, control registers, and test registers. New instructions, which explicitly operate on the segment registers FS and GS, are available. The new segment-override prefixes can be used to cause instructions to use the FS and GS registers for address calculations. Instructions can use 32-bit operands through the use of the operand size prefix.
Programs running as virtual-8086 tasks can take advantage of the new application-oriented instructions added to the architecture by the introduction of the 80186, 80188, 286, Intel386 DX, SX and Intel486 processors:

- New instructions introduced on the 80186, 80188, and 286 processors.
  - PUSH immediate data
  - Push all and pop all (PUSHA and POPA)
  - Multiply immediate data
  - Shift and rotate by immediate count
  - String I/O
  - ENTER and LEAVE instructions
  - BOUND instruction
- New instructions introduced on the Intel386 DX and SX processors.
  - LSS, LFS, LGS instructions
  - Long-displacement conditional jumps
  - Single-bit instructions
  - Bit scan instructions
  - Double-shift instructions
  - Byte set on condition instruction
  - Move with sign/zero extension
  - Generalized multiply instruction
- New instructions introduced on the Intel486 processor.
  - BSWAP instruction
  - XADD instruction
  - CMPXCHG instruction

23.1.2 Address Translation

In virtual-8086 mode, the Intel486 processor does not interpret 8086 selectors by referring to descriptors; instead, it forms linear addresses as an 8086 processor would. It shifts the selector left by four bits to form a 20-bit base address. The effective address is extended with four clear bits in the upper bit positions and added to the base address to create a linear address, as shown in Figure 23-1.

Because of the possibility of a carry, the resulting linear address may have as many as 21 significant bits. An 8086 program may generate linear addresses anywhere in the range 0 to 10FFEFH (1 megabyte plus approximately 64K bytes) of the task’s linear address space.

Virtual-8086 tasks generate 32-bit linear addresses. While an 8086 program only can use the lowest 21 bits of a linear address, the linear address can be mapped using paging to any 32-bit physical address.
Unlike the 8086 and 286 processors, but like the Intel386 processors, the Intel486 processor can generate 32-bit effective addresses using an address override prefix; however in virtual-8086 mode, the value of a 32-bit address may not exceed 65,535 without causing an exception. For full compatibility with 286 real-address mode, pseudo-protection faults (interrupt 12 or 13 with no error code) occur if an effective address is generated outside the range 0 through 65,535.

### 23.2 STRUCTURE OF A VIRTUAL-8086 TASK

A virtual-8086 task consists of the 8086 program to be run and the Intel486 CPU “native mode” code which serves as the virtual-machine monitor. The task must be represented by an Intel486 CPU TSS (not a 286 TSS). The processor enters virtual-8086 mode to run the 8086 program and returns to protected mode to run the monitor or other Intel486 CPU tasks.

To run in virtual-8086 mode, an existing 8086 processor program needs the following:

- A virtual-8086 monitor.
- Operating-system services.

The virtual-8086 monitor is Intel486 CPU protected-mode code which runs at privilege-level 0 (most privileged). The monitor mostly consists of initialization and exception-handling procedures. As with any other Intel486 CPU program, code-segment descriptors for the monitor must exist in the GDT or in the task’s LDT. The linear addresses above 10FFEFH are available for the virtual-8086 monitor, the operating system, and other system software. The monitor also may need data-segment descriptors so it can examine the interrupt vector table or other parts of the 8086 program in the first megabyte of the address space.
In general, there are two options for implementing the 8086 operating system:

1. The 8086 operating system may run as part of the 8086 program. This approach is desirable for either of the following reasons:
   - The 8086 application code modifies the operating system.
   - There is not sufficient development time to reimplement the 8086 operating system as an Intel486 CPU operating system.

2. The 8086 operating system may be implemented or emulated in the virtual-8086 monitor. This approach is desirable for any of the following reasons:
   - Operating system functions can be more easily coordinated among several virtual-8086 tasks.
   - The functions of the 8086 operating system can be easily emulated by calls to the Intel486 CPU operating system.

Note that the approach chosen for implementing the 8086 processor operating system may have different virtual-8086 tasks using different 8086 operating systems.

23.2.1 Paging for Virtual-8086 Tasks

Paging is not necessary for a single virtual-8086 task, but paging is useful or necessary for any of the following reasons:

- Creating multiple virtual-8086 tasks. Each task must map the lower megabyte of linear addresses to different physical locations.

- Emulating the address wraparound which occurs at 1 megabyte. With members of the 8086 family, it is possible to specify addresses larger than 1 megabyte. For example, with a selector value of 0FFFFH and an offset of 0FFFFH, the effective address would be 10FFEFH (1 megabyte plus 65519 bytes). The 8086 processor, which can form addresses only up to 20 bits long, truncates the high-order bit, thereby “wrapping” this address to OFFEFH. The Intel486 processor, however, does not truncate such an address. If any 8086 processor programs depend on address wraparound, the same effect can be achieved in a virtual-8086 task by mapping linear addresses between 100000H and 110000H and linear addresses between 0 and 10000H to the same physical addresses.

- Creating a virtual address space larger than the physical address space.

- Sharing 8086 operating system or ROM code which is common to several 8086 programs running in multitasking.

- Redirecting or trapping references to memory-mapped I/O devices.
23.2.2 Protection within a Virtual-8086 Task

Protection is not enforced between the segments of an 8086 program. To protect the system software running in a virtual-8086 task from the 8086 application program, software designers may follow either of these approaches:

- Reserve the first megabyte (plus 64K bytes) of each task’s linear address space for the 8086 processor program. An 8086 processor task cannot generate addresses outside this range.
- Use the U/S bit of page-table entries to protect the virtual-machine monitor and other system software in each virtual-8086 task’s space. When the processor is in virtual-8086 mode, the CPL is 3 (least privileged). Therefore, an 8086 processor program has only user privileges. If the pages of the virtual-machine monitor have supervisor privilege, they cannot be accessed by the 8086 program.

23.3 ENTERING AND LEAVING VIRTUAL-8086 Mode

Figure 23-2 summarizes the ways to enter and leave an 8086 program. Virtual-8086 mode is entered by setting the VM flag. There are two ways to do this:

1. A task switch to an Intel486 processor task loads the image of the EFLAGS register from the new TSS. The TSS of the new task must be an Intel486 CPU TSS, not an 80286 TSS, because the 80286 TSS does not load the high word of the EFLAGS register, which contains the VM flag. A set VM flag in the new contents of the EFLAGS register indicates that the new task is executing 8086 instructions; therefore, while loading the segment registers from the TSS, the Intel486 processor forms base addresses in the 8086 style.

2. An IRET instruction from a procedure of an Intel486 CPU task loads the EFLAGS register from the stack. A set VM flag indicates the procedure to which control is being returned to be an 8086 procedure. The CPL at the time the IRET instruction is executed must be 0, otherwise the processor does not change the state of the VM flag.

![Mode Transition Diagram](240486623-2)
When a task switch is used to enter virtual-8086 mode, the segment registers are loaded from a TSS. But when an IRET instruction is used to set the VM flag, the segment registers keep the contents loaded during protected mode. Software should then reload these registers with segment selectors appropriate for virtual-8086 mode.

The processor leaves virtual-8086 mode when an interrupt or exception occurs. There are two cases:

1. The interrupt or exception causes a task switch. A task switch from a virtual-8086 task to any other task loads the EFLAGS register from the TSS of the new task. If the new TSS is an Intel486 TSS and the VM flag in the new contents of the EFLAGS register is clear or if the new TSS is an 80286 TSS, the processor clears the VM flag of the EFLAGS register, loads the segment registers from the new TSS using Intel486 CPU-style address formation, and begins executing the instructions of the new task in Intel486 CPU protected mode.

2. The interrupt or exception calls a privilege-level 0 procedure (most privileged). The processor stores the current contents of the EFLAGS register on the stack, then clears the VM flag. The interrupt or exception handler, therefore, runs as “native” Intel486 CPU protected-mode code. If an interrupt or exception calls a procedure in a conforming segment or in a segment at a privilege level other than 0 (most privileged), the processor generates a general-protection exception; the error code is the selector of the code segment to which a call was attempted.

System software does not change the state of the VM flag directly, but instead changes states in the image of the EFLAGS register stored on the stack or in the TSS. The virtual-8086 monitor sets the VM flag in the EFLAGS image on the stack or in the TSS when first creating a virtual-8086 task. Exception and interrupt handlers can examine the VM flag on the stack. If the interrupted procedure was running in virtual-8086 mode, the handler may need to call the virtual-8086 monitor.

23.3.1 Transitions Through Task Switches

A task switch to or from a virtual-8086 task may come from any of three causes:

1. An interrupt which calls a task gate.

2. An action of the scheduler of the Intel486 CPU operating system.

3. Executing an IRET instruction when the NT flag is set.

In any of these cases, the processor changes the VM flag in the EFLAGS register according to the image in the new TSS. If the new TSS is an 80286 TSS, the upper word of the EFLAGS register is not in the TSS; the processor clears the VM flag in this case. The processor updates the VM flag prior to loading the segment registers from their images in the new TSS. The new setting of the VM flag determines whether the processor interprets the new segment-register images as 8086 selectors or 80286 and Intel486 CPU selectors.
23.3.2 Transitions Through Trap Gates and Interrupt Gates

The Intel486 processor leaves virtual-8086 mode as the result of an exception or interrupt which calls a trap or interrupt gate. The exception or interrupt handler returns to the 8086 program by executing an IRET instruction.

Because it was designed to run on an 8086 processor, an 8086 program in a virtual-8086 task will have an 8086-style interrupt table, which starts at linear address 0. However, the Intel486 processor does not use this table directly. For all exceptions and interrupts which occur virtual-8086 mode, the processor calls handlers through the IDT. The IDT entry for an interrupt or exception in a virtual-8086 task must contain either:

- A task gate.
- An Intel486 CPU trap gate (descriptor type 14) or Intel486 CPU interrupt gate (descriptor type 15), which must point to a nonconforming, privilege-level 0 (most privileged), code segment.

Interrupts and exceptions which call Intel486 CPU trap or interrupt gates use privilege-level 0. The contents of the segment registers are stored on the stack for this privilege level. Figure 23-3 shows the format of this stack after an exception or interrupt which occurs while a virtual-8086 task is running an 8086 program.

---

Figure 23-3. Privilege Level 0 Stack After Interrupt in Virtual-8086 Mode

---

23-7
After the processor saves the 8086 segment registers on the stack for privilege level 0, it clears the segment registers before running the handler procedure. This lets the interrupt handler safely save and restore the DS, ES, FS, and GS registers as though they were Intel486 CPU selectors. Interrupt handlers, which may be called in the context of either a regular task or a virtual-8086 task, can use the same code sequences for saving and restoring the registers for any task. Clearing these registers before execution of the IRET instruction does not cause a trap in the interrupt handler. Interrupt procedures which expect values in the segment registers or which return values in the segment registers must use the register images saved on the stack for privilege level 0. Interrupt handlers which need to know whether the interrupt occurred in virtual-8086 mode can examine the VM flag in the stored contents of the EFLAGS register.

An interrupt handler passes control to the virtual-8086 monitor if the VM flag is set in the EFLAGS image stored on the stack and the interrupt or exception is one which the monitor needs to handle. The virtual-8086 monitor may either:

- Handle the interrupt within the virtual-8086 monitor.
- Call the 8086 program’s interrupt handler.

Sending an interrupt or exception back to the 8086 program involves the following steps:

1. Use the 8086 interrupt vector to locate the appropriate handler procedure.
2. Store the state of the 8086 program on the privilege-level 3 stack (least privileged).
3. Change the return link on the privilege-level 3 stack to point to the privilege-level 3 handler procedure.
4. Execute an IRET instruction to pass control to the handler.
5. When the IRET instruction from the privilege-level 3 handler again calls the virtual-8086 monitor, restore the return link on the privilege-level 0 stack to point to the original, interrupted, privilege-level 3 procedure.
6. Execute an IRET instruction to pass control back to the interrupted procedure.

### 23.4 ADDITIONAL SENSITIVE INSTRUCTIONS

When the Intel486 processor is running in virtual-8086 mode, the PUSHF, POPF, INT n and IRET instructions are sensitive to IOPL. The IN, INS, OUT, and OUTS instructions, which are sensitive to IOPL in protected mode, are not sensitive in virtual-8086 mode. Following is a complete list of instructions which are sensitive in virtual-8086 mode:

- CLI — Clear Interrupt-Enable Flag
- STI — Set Interrupt-Enable Flag
- PUSHF — Push Flags
- POPF — Pop Flags
- INT n — Software Interrupt
- IRET — Interrupt Return
The CPL is always 3 while running in virtual-8086 mode; if the IOPL is less than 3, an attempt to use the instructions listed above will trigger a general-protection exception. These instructions are sensitive to the IOPL to give the virtual-8086 monitor a chance to emulate the facilities they affect.

### 23.4.1 Emulating 8086 Operating System Calls

The INT \( n \) instruction is sensitive to IOPL so a virtual-8086 monitor can intercept calls to the 8086 operating system. Many 8086 operating systems are called by pushing parameters onto the stack, then executing an INT \( n \) instruction. If the IOPL is less than 3, INT \( n \) instructions are intercepted by the virtual-8086 monitor. The virtual-8086 monitor then can emulate the function of the 8086 operating system or send the interrupt back to the 8086 operating system.

### 23.4.2 Emulating the Interrupt-Enable Flag

When the Intel486 processor is running an 8086 program in a virtual-8086 task, the PUSHF, POPF, and IRET instructions are sensitive to the IOPL. This lets the virtual-8086 monitor protect the interrupt-enable flag (IF). Other instructions which affect the IF flag (such as the STI and CLI instructions) are sensitive to the IOPL in both 8086 and Intel486 CPU programs.

Many 8086 programs written for non-multitasking systems set and clear the IF flag to control interrupts. This may cause problems in a multitasking environment. If the IOPL is less than 3, all instructions which change or test the IF flag generate an exception. The virtual-8086 monitor then can control the IF flag in a manner compatible with the Intel486 CPU environment and transparent to 8086 programs.

### 23.5 VIRTUAL I/O

Many 8086 programs written for non-multitasking systems directly access I/O ports. This may cause problems in a multitasking environment. If more than one program accesses the same port, they may interfere with each other. Most multitasking systems require application programs to access I/O ports through the operating system. This results in simplified, centralized control.

The Intel486 processor provides I/O protection for creating I/O which is compatible with the Intel486 CPU environment and transparent to 8086 programs. Designers may take any of several possible approaches to protecting I/O ports:

- Protect the I/O address space and generate exceptions for all attempts to perform I/O directly.
- Let the 8086 processor program perform I/O directly.
- Generate exceptions on attempts to access specific I/O ports.
- Generate exceptions on attempts to access specific memory-mapped I/O ports.
The method of controlling access to I/O ports depends upon whether they are I/O-mapped or memory-mapped.

23.5.1 I/O-Mapped I/O

The I/O address space in virtual-8086 mode differs from protected mode only because the IOPL is not checked. Only the I/O permission bit map is checked when virtual-8086 tasks access the I/O address space.

The I/O permission bit map can be used to generate exceptions on attempts to access specific I/O addresses. The I/O permission bit map of each virtual-8086 task determines which I/O addresses generate exceptions for that task. Because each task may have a different I/O permission bit map, the addresses which generate exceptions for one task may be different from the addresses for another task. See Chapter 8 for more information about the I/O permission bit map.

23.5.2 Memory-Mapped I/O

In systems which use memory-mapped I/O, the paging facilities of the Intel486 processor can be used to generate exceptions for attempts to access I/O ports. The virtual-8086 monitor may use paging to control memory-mapped I/O in these ways:

- Map part of the linear address space of each task which needs to perform I/O to the physical address space where I/O ports are placed. By putting the I/O ports at different addresses (in different pages), the paging mechanism can enforce isolation between tasks.

- Map part of the linear address space to pages which are not-present. This generates an exception whenever a task attempts to perform I/O to those pages. System software then can interpret the I/O operation being attempted.

Software emulation of the I/O space may require too much operating system intervention under some conditions. In these cases, it may be possible to generate an exception for only the first attempt to access I/O. The system software then may determine whether a program can be given exclusive control of I/O temporarily, the protection of the I/O space may be lifted, and the program allowed to run at full speed.

23.5.3 Special I/O Buffers

Buffers of intelligent controllers (for example, a bit-mapped frame buffer) also can be emulated using page mapping. The linear space for the buffer can be mapped to a different physical space for each virtual-8086 task. The virtual-8086 monitor then can control which virtual buffer to copy onto the real buffer in the physical address space.
23.6 DIFFERENCES FROM 8086 CPU

In general, virtual-8086 mode will run software written for the 8086, 8088, 80186, and 80188 processors. The following list shows the minor differences between the 8086 processor and the virtual-8086 mode of the Intel486 processor.

1. Instruction clock counts.
   The Intel486 processor takes fewer clocks for most instructions than the 8086 processor. The areas most likely to be affected are:
   • Delays required by I/O devices between I/O operations.
   • Assumed delays with 8086 processor operating in parallel with an 8087.

2. Divide exceptions point to the DIV instruction.
   Divide exceptions on the Intel486 processor always leave the saved CS:IP value pointing to the instruction which failed. On the 8086 processor, the CS:IP value points to the next instruction.

3. Undefined 8086 processor opcodes.
   Opcodes which were not defined for the 8086 processor generate an invalid-opcode or execute as one of the new instructions defined for the Intel486 processor.

4. Value written by PUSH SP.
   The Intel486 processor pushes a different value on the stack for PUSH SP than the 8086 processor. The Intel486 processor pushes the value in the SP register before it is decremented as part of the push operation; the 8086 processor pushes the value of the SP register after it is decremented. If the pushed value is important, replace PUSH SP instructions with the following three instructions:
   PUSH BP
   MOV BP, SP
   XCHG BP, [BP]
   This code functions as the 8086 PUSH SP instruction on the Intel486 processor.

5. Shift or rotate by more than 31 bits.
   The Intel486 processor masks all shift and rotate counts to the lowest five bits. This limits the count to a maximum of 31 bit positions, thereby limiting the time that interrupt response is delayed while the instruction executes.

6. Redundant prefixes.
   The Intel486 processor limits instructions to 15 bytes. The only way to violate this limit is with redundant prefixes before an instruction. A general-protection exception is generated if the limit on instruction length is violated. The 8086 processor has no instruction length limit.

7. Operand crossing offset 0 or 65,535.
   On the 8086 processor, an attempt to access a memory operand which crosses offset 65,535 (e.g., MOV a word to offset 65,535) or offset 0 (e.g., PUSH a word when the contents of the SP register are 1) causes the offset to wrap around modulo 65,536. The Intel486 processor generates an exception in these cases, a general-protection
exception if the segment is a data segment (i.e., if the CS, DS, ES, FS, or GS register is being used to address the segment), or a stack exception if the segment is a stack segment (i.e., if the SS register is being used).

8. Sequential execution across offset 65,535.
   On the 8086 processor, if sequential execution of instructions proceeds past offset 65,535, the processor fetches the next instruction byte from offset 0 of the same segment. On the Intel486 processor, the processor generates a general-protection exception.

9. LOCK is restricted to certain instructions.
   The LOCK prefix and its output signal should only be used to prevent other bus masters from interrupting a data movement operation. The LOCK prefix only may be used with the following Intel486 CPU instructions when they modify memory. An invalid-opcode exception results from using LOCK before any other instruction, or with these instructions when no write operation is made to memory.
   • Bit test and change: the BTS, BTR, and BTC instructions.
   • Exchange: the XCHG, XADD, and CMPXCHG instructions (no LOCK prefix is needed for the XCHG instruction).
   • One-operand arithmetic and logical: the INC, DEC, NOT, NEG instructions.
   • Two-operand arithmetic and logical: the ADD, ADC, SUB, SBB, AND, OR, and XOR instructions.

    The priority of the Intel486 processor single-step exception is different from that of the 8086 processor. This change prevents an external interrupt handler from being single-stepped if the interrupt occurs while a program is being single-stepped. The Intel486 processor single-step exception has higher priority than any external interrupt. The Intel486 processor will still single-step through an interrupt handler called by the INT instruction or by an exception.

11. IDIV exceptions for quotients of 80H or 8000H.
    The Intel486 processor can generate the largest negative number as a quotient from the IDIV instruction. The 8086 processor generates a divide-error exception instead.

12. Flags in stack.
    The contents of the EFLAGS register stored by the PUSHF instruction, by interrupts, and by exceptions is different from that stored by the 8086 processor in bit positions 12 through 15. On the 8086 processor these bits are stored as though they were set, but in virtual-8086 mode bit 15 is always clear, and bits 14 through 12 have the last value loaded into them.

13. NMI interrupting NMI handlers.
    After an NMI interrupt is accepted by the Intel486 processor, the NMI interrupt is masked until an IRET instruction is executed.
14. Floating-point errors call the floating-point-error exception.

Floating-point exceptions on the Intel486 processor call the floating-point error exception handler. If an 8086 processor uses another exception for the 8087 interrupt, both exception vectors should call the floating-point error exception handler. The Intel486 processor has signals which, with the addition of external logic, support user-defined error reporting for emulation of the interrupt mechanism used in many personal computers.

15. Numeric exception handlers should allow prefixes.

On the Intel486 processor, the value of the CS and IP registers saved for floating-point exceptions points at any prefixes which come before the ESC instruction. On the 8086 processor, the saved CS:IP points to the ESC instruction.

16. Floating-Point Unit does not use interrupt controller.

The floating-point error signal to the Intel486 processor does not pass through an interrupt controller (an INT signal from 8087 coprocessor does). Some instructions in a coprocessor-error exception handler may need to be deleted if they use the interrupt controller. The Intel486 processor has signals which, with the addition of external logic, support user-defined error reporting for emulation of the interrupt mechanism used in many personal computers.

17. Response to bus hold.

Unlike the 8086 and 286 processors, the Intel486 processor responds to requests for control of the bus from other potential bus masters, such as DMA controllers, between transfers of parts of an unaligned operand, such as two words which form a doubleword.

18. CPL is 3 in virtual-8086 mode.

The 8086 processor does not support protection, so it has no CPL. Virtual-8086 mode uses a CPL of 3, which prevents the execution of privileged instructions. These are:

- LIDT instruction
- LGDT instruction
- LMSW instruction
- special forms of the MOV instruction for loading and storing the control registers
- CLTS instruction
- HLT instruction
- INVD instruction
- WBINVD instruction
- INVLPG instruction

These instructions may be executed while the processor is in real-address mode following reset initialization. They allow system data structures, such as descriptor tables, to be set up before entering protected mode. Virtual-8086 mode is entered from protected mode, so it has no need for these instructions.

19. Denormal exception handling is different. See Section 16.2.4.
23.7 DIFFERENCES FROM 286 CPU IN REAL-ADDRESS MODE

The differences between virtual-8086 mode and 286 real-address mode affect the interface between applications and the operating system. The application runs at privilege level 3 (user mode), so all attempts to use privilege-protected instructions and architectural features generate calls to the virtual-machine monitor. The monitor examines these calls and emulates them.

23.7.1 Privilege Level

Programs running in virtual-8086 mode have a privilege level of 3 (user mode), which prevents the execution of privileged instructions. These are:

- LIDT instruction
- LGDT instruction
- LMSW instruction
- special forms of the MOV instruction for loading and storing the control registers
- CLTS instruction
- HLT instruction
- INVD instruction
- WBINVD instruction
- INVLPG instruction

Virtual-8086 mode is entered from protected mode, so it has no need for these instructions. These instructions can be executed in real-address mode.

23.7.2 Bus Lock

The 286 processor implements the bus lock function differently than the Intel386 DX and Intel486 processors. This fact may or may not be apparent to 8086 programs, depending on how the virtual-8086 monitor handles the LOCK prefix. Instructions with the LOCK prefix are sensitive to the IOPL; software designers can choose to emulate its function. If, however, 8086 programs are allowed to execute LOCK directly, programs which use forms of memory locking specific to the 8086 processor may not run properly when run on the Intel486 processor.

The LOCK prefix and its bus signal only should be used to prevent other bus masters from interrupting a data movement operation. The LOCK prefix only may be used with the following Intel486 CPU instructions when they modify memory. An invalid-opcode
exception results from using the LOCK prefix before any other instruction, or with these instructions when no write operation is made to memory (i.e., when the destination operand is in a register).

- Bit test and change: the BTS, BTR, and BTC instructions.
- Exchange: the XCHG, XADD, and CMPXCHG instructions (no LOCK prefix is needed for the XCHG instruction).
- One-operand arithmetic and logical: the INC, DEC, NOT, NEG instructions.
- Two-operand arithmetic and logical: the ADD, ADC, SUB, SBB, AND, OR, and XOR instructions.

A locked instruction is guaranteed to lock only the area of memory defined by the destination operand, but may lock a larger memory area. For example, typical 8086 and 80286 configurations lock the entire physical memory space.

Unlike the 8086 and 286 processors, the Intel386 and Intel486 processors respond to requests for control of the bus from other potential bus masters, such as DMA controllers, between transfers of parts of an unaligned operand, such as two words which form a doubleword.

23.8 DIFFERENCES FROM Intel386 DX AND SX CPUs

Real-address mode and virtual-8086 mode are implemented in the same way on the Intel486 processor as on the Intel386 processors. For maximum performance, programs ported to the Intel486 processor should be run with the cache enabled.
Mixing 16-Bit and 32-Bit Code
CHAPTER 24
MIXING 16-BIT AND 32-BIT CODE

The Intel486 processor running in protected mode, like the Intel386 processors is a complete 32-bit architecture, but it supports programs written for the 16-bit architecture of earlier Intel processors. There are three levels of this support:

1. Running 8086 and 80286 code with complete compatibility.
3. Mixing 16-bit and 32-bit addresses and data within one module.

The first level is discussed in Chapter 21, Chapter 22, and Chapter 23. This chapter shows how 16-bit and 32-bit modules can cooperate with one another, and how one module can use both 16-bit and 32-bit operands and addressing.

The Intel486 processor functions most efficiently when it is possible to distinguish between pure 16-bit modules and pure 32-bit modules. A pure 16-bit module has these characteristics:

- All segments occupy 64K bytes or less.
- Data items are either 8 bits or 16 bits wide.
- Pointers to code and data have 16-bit offsets.
- Control is transferred only among 16-bit segments.

A pure 32-bit module has these characteristics:

- Segments may occupy more than 64K bytes (0 bytes to 4 gigabytes).
- Data items are either 8 bits or 32 bits wide.
- Pointers to code and data have 32-bit offsets.
- Control is transferred only among 32-bit segments.

A program written for 16-bit processor would be pure 16-bit code. A new program written for the protected mode of the Intel486 processor would be pure 32-bit code. As applications move from 16-bit processors to the 32-bit Intel486 processor, there will be cases where 16-bit and 32-bit code will need to be mixed. Reasons for mixing code are:

- Modules will be converted one-by-one from 16-bit environments to 32-bit environments.
- Older, 16-bit compilers and software-development tools will be used in the new 32-bit operating environment until new 32-bit tools are available.
- The source code of 16-bit modules is not available for modification.
- The specific data structures used by a given module are fixed at 16-bit word size.
- The native word size of the source language is 16 bits.
24.1 USING 16-BIT AND 32-BIT ENVIRONMENTS

The features of the architecture which permit the Intel486 processor to mix 16-bit and 32-bit address and operand size include:

- The D-bit (default bit) of code-segment descriptors, which determines the default choice of operand-size and address-size for the instructions of a code segment. (In real-address mode and virtual-8086 mode, which do not use descriptors, the default is 16 bits.) A code segment whose D-bit is set is a 32-bit segment; a code segment whose D-bit is clear is a 16-bit segment. The D-bit eliminates the need to put the operand size and address size in instructions when all instructions use operands and effective addresses of the same size.

- Instruction prefixes to override the default choice of operand size and address size (available in protected mode as well as in real-address mode and virtual-8086 mode).

- Separate 32-bit and 16-bit gates for intersegment control transfers (including call gates, interrupt gates, and trap gates). The operand size for the control transfer is determined by the type of gate, not by the D-bit or prefix of the transfer instruction.

- Registers which can be used both for 16-bit and 32-bit operands and effective-address calculations.

- The B bit (Big bit) of the stack segment descriptor, which specifies the size of stack pointer (the 32-bit ESP register or the 16-bit SP register) used by the processor for implicit stack references. The B bit for all data descriptors also controls upper ADD range for expanded down.

24.2 MIXING 16-BIT AND 32-BIT OPERATIONS

The Intel486 processor has two instruction prefixes which allow mixing of 32-bit and 16-bit operations within one segment:

- The operand-size prefix (66H)
- The address-size prefix (67H)

These prefixes reverse the default size selected by the Default bit. For example, the processor can interpret the MOV mem, reg instruction in any of four ways:

- In a 32-bit segment:
  1. Moves 32 bits from a 32-bit register to memory using a 32-bit effective address.
  2. If preceded by an operand-size prefix, moves 16 bits from a 16-bit register to memory using a 32-bit effective address.
  3. If preceded by an address-size prefix, moves 32 bits from a 32-bit register to memory using a 16-bit effective address.
  4. If preceded by both an address-size prefix and an operand-size prefix, moves 16 bits from a 16-bit register to memory using a 16-bit effective address.
• In a 16-bit segment:
  1. Moves 16 bits from a 16-bit register to memory using a 16-bit effective address.
  2. If preceded by an operand-size prefix, moves 32 bits from a 32-bit register to memory using a 16-bit effective address.
  3. If preceded by an address-size prefix, moves 16 bits from a 16-bit register to memory using a 32-bit effective address.
  4. If preceded by both an address-size prefix and an operand-size prefix, moves 32 bits from a 32-bit register to memory using a 32-bit effective address.

These examples show that any instruction can generate any combination of operand size and address size regardless of whether the instruction is in a 16- or 32-bit segment. The choice of the 16- or 32-bit default for a code segment is based upon these criteria:

1. The need to address instructions or data in segments which are larger than 64K bytes.
2. The predominant size of operands.
3. The addressing modes desired.

The Default bit should be given a setting which allows the predominant size of operands to be accessed without operand-size prefixes.

24.3 SHARING DATA AMONG MIXED-SIZE CODE SEGMENTS

Because the choice of operand size and address size is specified in code segments and their descriptors, data segments can be shared freely among both 16-bit and 32-bit code segments. The only limitation is imposed by pointers with 16-bit offsets, which only can point to the first 64K bytes of a segment. When a data segment with more than 64K bytes is to be shared among 16- and 32-bit segments, the data which is to be accessed by the 16-bit segments must be located within the first 64K bytes.

A stack which spans less than 64K bytes can be shared by both 16- and 32-bit code segments. This class of stacks includes:

• Stacks in expand-up segments with the Granularity and Big bits clear.
• Stacks in expand-down segments with the Granularity and Big bits clear.
• Stacks in expand-up segments with the Granularity bit set and the Big bit clear, in which the stack is contained completely within the lower 64K bytes. (Offsets greater than 0FFFFFFH can be used for data, other than the stack, which is not shared.)

The B-bit of a stack segment cannot, in general, be used to change the size of stack used by a 16-bit code segment. The size of stack pointer used by the processor for implicit stack references is controlled by the B-bit of the data-segment descriptor for the stack. Implicit references are those caused by interrupts, exceptions, and instructions such as the PUSH, POP, CALL, and RET instructions. Although it seems like the B bit could be used to increase the stack segment for 16-bit programs beyond 64K bytes, this may not
be done. The B-bit does not control explicit stack references, such as accesses to parameters or local variables. A 16-bit code segment can use a "big" stack only if the code is modified so that all explicit references to the stack are preceded by the address-size prefix, causing those references to use 32-bit addressing.

In big, expand-down segments (the Granularity, Big, and Expand-down bits set), all offsets are greater than 64K, therefore 16-bit code cannot use this kind of stack segment unless the code segment is modified to use 32-bit addressing. (See Chapter 6 for more information about the G, B, and E bits.)

24.4 TRANSFERRING CONTROL AMONG MIXED-SIZE CODE SEGMENTS

When transferring control among procedures in 16-bit and 32-bit code segments, programmers must be aware of three points:

- Addressing limitations imposed by pointers with 16-bit offsets.
- Matching of operand-size attribute in effect for the CALL/RET instruction pair and the Interrupt/IRET pair for managing the stack correctly.
- Translation of parameters, especially pointer parameters.

Clearly, 16-bit effective addresses cannot be used to address data or code located beyond 0FFFFH in a 32-bit segment, nor can large 32-bit parameters be squeezed into a 16-bit word; however, except for these obvious limits, most interface problems between 16-bit and 32-bit modules can be solved. Some solutions involve inserting interface code between modules.

24.4.1 Size of Code-Segment Pointer

For control-transfer instructions which use a pointer to identify the next instruction (i.e., those which do not use gates), the size of the offset portion of the pointer is determined by the operand-size attribute. The implications of the use of two different sizes of code-segment pointer are:

- A JMP, CALL, or RET instruction from a 32-bit segment to a 16-bit segment is always possible using a 32-bit operand size.
- A JMP, CALL, or RET instruction from a 16-bit segment using a 16-bit operand size cannot address a destination in a 32-bit segment if the address of the destination is greater than 0FFFFH.

An interface procedure can provide a mechanism for transfers from 16-bit segments to destinations in 32-bit segments beyond 64K. The requirements for this kind of interface procedure are discussed later in this chapter.
24.4.2 Stack Management for Control Transfers

Because stack management is different for 16-bit CALL and RET instructions than for 32-bit CALL and RET instructions, the operand size of the RET instruction must match the CALL instruction. (See Figure 24-1.) A 16-bit CALL instruction pushes the contents of the 16-bit IP register and (for calls between privilege levels) the 16-bit SP register. The matching RET instruction also must use a 16-bit operand size to pop these 16-bit values from the stack into the 16-bit registers. A 32-bit CALL instruction pushes the contents of the 32-bit EIP register and (for interlevel calls) the 32-bit ESP register. The matching RET instruction also must use a 32-bit operand size to pop these 32-bit values from the stack into the 32-bit registers. If the two parts of a CALL/RET instruction pair do not have matching operand sizes, the stack will not be managed correctly and the values of the instruction pointer and stack pointer will not be restored to correct values.

While executing 32-bit code, if a call to 16-bit code at a more privileged level (i.e., dpl<cpl) is made via a 286 processor 16-bit call gate, then the upper 16-bits of the ESP register may be unreliable upon returning to the 32-bit code (i.e., after executing a RET in the 16-bit code segment).

When the CALL instruction and its matching RET instruction are in segments which have D bits with the same values (i.e., both have 32-bit defaults or both have 16-bit defaults), the default settings may be used. When the CALL instruction and its matching RET instruction are in segments which have different D-bit values, an operand size prefix must be used.

Figure 24-1. Stack After Far 16- and 32-Bit Calls
There are three ways for a 16-bit procedure to make a 32-bit call:

1. Use a 16-bit call to a 32-bit interface procedure. The interface procedure uses a 32-bit call to the intended destination.

2. Make the call through a 32-bit call gate.

3. Modify the 16-bit procedure, inserting an operand-size prefix before the call, to change it to a 32-bit call.

Likewise, there are three ways to cause a 32-bit procedure to make a 16-bit call:

1. Use a 32-bit call to a 32-bit interface procedure. The interface procedure uses a 16-bit call to the intended destination.

2. Make the call through a 16-bit call gate.

3. Modify the 32-bit procedure, inserting an operand-size prefix before the call, thereby changing it to a 16-bit call. (Be certain that the return offset does not exceed 0FFFFH.)

Programmers can use any of the preceding methods to make a CALL instruction in a 16-bit segment match the corresponding RET instruction in a 32-bit segment, or to make a CALL instruction in a 32-bit segment match the corresponding RET instruction in a 16-bit segment.

24.4.2.1 CONTROLLING THE OPERAND SIZE FOR A CALL

The operand-size attribute in effect for the CALL instruction is specified by the D bit for the segment containing the destination and by any operand-size instruction prefix.

When the selector of the pointer referenced by a CALL instruction selects a gate descriptor, the type of call is determined by the type of call gate. A call through a 286 call gate (descriptor type 4) has a 16-bit operand-size attribute; a call through an Intel386/Intel486 CPU call gate (descriptor type 12) has a 32-bit operand-size attribute. The offset to the destination is taken from the gate descriptor; therefore, even a 16-bit procedure can call a procedure located more than 64K bytes from the base of a 32-bit segment, because a 32-bit call gate contains a 32-bit offset.

An unmodified 16-bit code segment which has run successfully on an 8086 processor or in real-mode on a 286 processor will have a D-bit which is clear and will not use operand-size override prefixes; therefore, it will use 16-bit versions of the CALL instruction. The only modification needed to make a 16-bit procedure produce a 32-bit call is to relink the call to an Intel386/Intel486 CPU call gate.

24.4.2.2 CHANGING SIZE OF A CALL

When adding 32-bit gates to 16-bit procedures, it is important to consider the number of parameters. The count field of the gate descriptor specifies the size of the parameter string to copy from the current stack to the stack of the more privileged procedure. The
count field of a 16-bit gate specifies the number of \textit{words} to be copied, whereas the count field of a 32-bit gate specifies the number of \textit{doublewords} to be copied; therefore, the 16-bit procedure must use an even number of words as parameters.

\subsection*{24.4.3 Interrupt Control Transfers}

With a control transfer caused by an exception or interrupt, a gate is used. The operand-size attribute for the interrupt is determined by the gate descriptor in the interrupt descriptor table (IDT).

An Intel386/Intel486 CPU interrupt or trap gate (descriptor type 14 or 15) to a 32-bit interrupt handler can be used to interrupt either 32-bit or 16-bit procedures. However, sometimes it is not practical to permit an interrupt or exception to call a 16-bit handler when 32-bit code is running, because a 16-bit interrupt procedure has a return offset of only 16 bits saved on its stack. If the 32-bit procedure is running at an address beyond 0FFFFH, the 16-bit interrupt procedure cannot provide the return address.

\subsection*{24.4.4 Parameter Translation}

When segment offsets or pointers (which contain segment offsets) are passed as parameters between 16-bit and 32-bit procedures, some translation is required. If a 32-bit procedure passes a pointer to data located beyond 64K to a 16-bit procedure, the 16-bit procedure cannot use it. Except for this limitation, interface code can perform any format conversion between 32-bit and 16-bit pointers which may be needed.

Parameters passed by value between 32-bit and 16-bit code also may require translation between 32-bit and 16-bit formats. The form of the translation is application-dependent.

\subsection*{24.4.5 The Interface Procedure}

Placing interface code between 32-bit and 16-bit procedures can be the solution to several interface problems:

- Allowing procedures in 16-bit segments to call procedures with offsets greater than 0FFFFFFH in 32-bit segments.
- Matching operand size between CALL and RET instructions.
- Translating parameters (data).

The interface code is simplified where these restrictions are followed.

- Interface code resides in a code segment whose D-bit is set, which indicates a default operand size of 32-bits.
- All procedures which may be called by 16-bit procedures have offsets which are not greater than 0FFFFFFH.
- All return addresses saved by 16-bit procedures also have offsets not greater than 0FFFFFFH.
The interface code becomes more complex if any of these restrictions are violated. For example, if a 16-bit procedure calls a 32-bit procedure with an entry point beyond 0FFFFH, the interface code will have to provide the offset to the entry point. The mapping between 16- and 32-bit addresses only is performed automatically when a call gate is used, because the descriptor for a call gate contains a 32-bit address. When a call gate is not used, the descriptor must provide the 32-bit address.

The interface code calls procedures in other segments. There may be two kinds of interface:

- Where 16-bit procedures call 32-bit procedures. The interface code is called by 16-bit CALL instructions and uses the operand-size prefix before RET instructions for performing a 16-bit RET instruction. Calls to 32-bit segments are 32-bit CALL instructions (by default, because the D-bit is set), and the 32-bit code returns with 32-bit RET instructions.

- Where 32-bit procedures call 16-bit procedures. The interface code is called by 32-bit CALL instructions, and returns with 32-bit RET instructions (by default, because the D-bit is set). CALL instructions to 16-bit procedures use the operand-size prefix; 16-bit procedures return with 16-bit RET instructions.
Compatibility with the 8087, Intel287 and Intel387 Math CoProcessors
CHAPTER 25
COMPATIBILITY WITH THE 8087, Intel287 AND Intel387 MATH COPROCESSORS

This chapter addresses the issues that must be faced when transporting numerical software to an Intel486 processor with integrated FPU from one of its predecessor systems. To software, the Intel486 processor looks very much like an Intel386 CPU/Intel387 math coprocessor system. Software which runs on an Intel386 CPU/Intel387 NPX system, whether it was originally created for the Intel386 CPU/Intel387 or was transported from a 286/Intel287 or 8086/8087 system, will run with at most minor modifications on the Intel486 processor. To transport code directly from a 286/Intel287 or 8086/8087 system to the Intel486 processor, certain additional issues must be addressed. Separate sections of this chapter are devoted to the differences between the Intel486 processor and each of its predecessors.

25.1 DIFFERENCES FROM Intel386 CPU/Intel387 NPX SYSTEMS

This section summarizes those differences between the Intel386 CPU/Intel387 NPX system and the Intel486 processor which may affect numerical software.

1. **Control Register Bits:**

   The ET (Extension Type) bit of the CR0 control register is used in the Intel386 processor to indicate whether the math coprocessor in the system is an Intel287 (ET = 0) or an Intel387 DX (ET = 1). This bit is not used by Intel486 processor hardware. The ET bit is hardwired to "1."

   The NE (Numeric Exception) bit of the CR0 register is used in the Intel486 processor to determine whether unmasked floating-point exceptions are reported internally via interrupt vector 16 (NE = 1) or through external interrupt (NE = 0). On reset, the NE bit is initialized to 0, so software using the automatic internal error-reporting mechanism must set this bit to 1.

   As on the 286 and Intel386 processors, the MP (Monitor coProcessor) bit of the CR0 control register determines whether WAIT instructions trap when the context of the FPU is different from that of the currently-executing task. If MP = 1 and TS = 1, then a WAIT instruction will cause a Device Not Available fault (interrupt vector 7). The MP bit is used on the 286 and Intel386 microprocessors to support the use of a WAIT instruction to wait on a device other than a numeric coprocessor. The device reports its status through the BUSY# pin. Since the Intel486 processor does not have such a pin, the MP bit has no relevant use, and should be set to 1 for normal operation.

2. **Initialization and RESET:**

   Upon hardware RESET, the floating-point registers will remain unchanged unless the Built-In Self-Test (BIST) is requested. When the BIST is requested, hardware RESET has almost the same effect as the FINIT instruction; the only difference is that FINIT leaves the stack registers unchanged, while hardware RESET with BIST resets them to 0.
Upon hardware RESET or FINIT, the Intel387 math coprocessor signals an error condition. The Intel486 processor, like the Intel287 coprocessor, does not.

On the Intel486 processor, the FINIT instruction clears the error pointers (data and instruction).

3. Exceptions:

On the Intel486 processor, an undefined ESC opcode will cause an Illegal Opcode exception (interrupt vector 6). Undefined ESC opcodes, like legal ESC opcodes, cause a Device Not Available exception (interrupt vector 7) when either the TS or the EM bit of CR0 is set. The Intel486 processor does not check for floating-point error conditions on encountering an undefined ESC opcode.

A misaligned data operand will cause an alignment exception (interrupt vector 17) in level 3 software, except for the stack portion of an FSAVE/FRSTOR operation.

On the Intel486 processor, a WAIT instruction will sometimes be executed as NOP. This happens when the WAIT precedes an instruction which itself waits anywhere in the course of its execution. In such a case, the report of a numeric exception may come one instruction later on the Intel486 processor than on an Intel386 CPU/Intel387 NPX system.

On the Intel486 processor, when the first half of an operand to be written is inside a page or segment and the second half is outside, a memory fault can cause the first half to be stored without the second. In such cases, Intel386 CPU/Intel387 NPX systems store nothing.

On the Intel486 processor, when a segment fault occurs in the middle of an FLDEnv operation, it can happen that part of the environment is loaded and part not. In such cases, the FPU control word is left with a value of 007F H.

Interrupt 9 does not occur in the Intel486 processor. In cases where the Intel387 would cause interrupt 9, the Intel486 processor simply aborts the instruction. Some care is necessary, however. Memory faults (especially page faults), if they occur in FLDEnv or FRSTOR while the operating system is performing a task switch, can cause the floating-point environment to be lost. Intel strongly recommends that the floating-point save area be the same page as the TSS.

4. Transcendental Instructions:

On the Intel486 processor, transcendental instructions can be aborted at certain checkpoints during execution if an INTR is pending. Transcendental instructions should therefore be used only in an environment where INTRs are not expected to come as close as 200 clocks apart.

25.2 DIFFERENCES FROM 286/Intel287 SYSTEMS

This section summarizes the differences between Intel486 processor and Intel386 CPU/Intel387 math coprocessor systems on the one hand, and 286/Intel287 and 8086/8087 systems on the other, and analyzes the impact of these differences on software that must be transported from a 286/Intel287 system to the Intel486 processor. Any migration directly from the 8086/8087 must also take into account the additional issues addressed in Section 25.3.
## 25.2.1 Data Types and Exception Handling

<table>
<thead>
<tr>
<th>Issue</th>
<th>Difference Description</th>
<th>Impact on Software</th>
<th>Reason for the Difference</th>
</tr>
</thead>
<tbody>
<tr>
<td>NaN</td>
<td>The Intel486 CPU/Intel387 NPX distinguishes between signaling NaNs and quiet NaNs. The Intel486 CPU/Intel387 NPX only generates quiet NaNs. An invalid-operation exception is raised only upon encountering a signaling NaN (except for FCOM, FIST, and FBSTP which also raise IE for quiet NaNs).</td>
<td>The Intel287/8087 CPU only generates one kind of NaN (the equivalent of a quiet NaN) but raises an invalid-operation exception upon encountering any kind of NaN.</td>
<td>Uninitialized memory locations that contain QNaNs should be changed to SNaNs to cause the Intel486 CPU/Intel387 NPX to fault when uninitialized memory locations are referenced.</td>
</tr>
<tr>
<td>Pseudozero, Pseudo-NaN, PseudoInfinity, and Unnormal Formats</td>
<td>The Intel486 CPU/Intel387 NPX neither generates nor supports these formats; it raises an invalid-operation exception whenever it encounters them in an arithmetic operation.</td>
<td>The Intel287/8087 CPU defines and supports special handling for these formats.</td>
<td>None. The Intel486 CPU/Intel387 DX does not generate these formats, and therefore will not encounter them unless a programmer deliberately enters them.</td>
</tr>
<tr>
<td>Tag Word Bits for Unsupported Data Formats</td>
<td>The encoding in the tag word for the unsupported data formats mentioned in Section 25.2.1 is “special data” (type 10).</td>
<td>The encoding for pseudo-zero and unnormal is “valid” (type 00); the others are “special data” (type 10).</td>
<td>The exception handler may need to be changed if programmers use such data types.</td>
</tr>
<tr>
<td>Invalid-Operation Exception</td>
<td>No invalid-operation exception is raised upon encountering a denormal in FSQRT, FDIV, or FPREM or upon conversion to BCD or to integer. The operation proceeds by first normalizing the value.</td>
<td>Upon encountering a denormal in FSQRT, FDIV, or FPREM or upon conversion to BCD or to integer, the invalid-operation exception is raised.</td>
<td>None. Software on the Intel486 CPU/Intel387 NPX will continue to execute in cases where the Intel287/8087 CPU would trap.</td>
</tr>
</tbody>
</table>

Upgrade, to eliminate exception.
<table>
<thead>
<tr>
<th>Issue</th>
<th>Difference Description</th>
<th>Impact on Software</th>
<th>Reason for the Difference</th>
</tr>
</thead>
<tbody>
<tr>
<td>Denormal Exception</td>
<td>The denormal exception is raised in transcendental instructions and FXTRACT.</td>
<td>The denormal exception is not raised in transcendental instructions and FXTRACT.</td>
<td>The exception handler needs to be changed only if it gives special treatment to different opcodes.</td>
</tr>
<tr>
<td>Overflow Exception</td>
<td><strong>Denormal Exception</strong></td>
<td><strong>Intel486&quot; CPU/Intel387&quot; NPX Behavior</strong></td>
<td><strong>Intel287&quot;/8087 CPU Behavior</strong></td>
</tr>
<tr>
<td></td>
<td>Overflow exception masked.</td>
<td>If the rounding mode is set to chop (toward zero), the result is the most positive or more negative number.</td>
<td>Overflow exception not masked.</td>
</tr>
<tr>
<td></td>
<td>Overflow exception not masked.</td>
<td>The precision exception is flagged. When the result is stored in the stack, the significand is rounded according to the precision control (PC) bit of the control word or according to the opcode.</td>
<td>Overflow exception masked.</td>
</tr>
</tbody>
</table>

25-4
<table>
<thead>
<tr>
<th>Issue</th>
<th>Difference Description</th>
<th>Impact on Software</th>
<th>Reason for the Difference</th>
</tr>
</thead>
<tbody>
<tr>
<td>Underflow Exception</td>
<td>Two related events contribute to underflow:</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1. The creation of a tiny result. A tiny number, because it is so small, may cause some other exception later (such as overflow upon division).</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>2. Loss of accuracy during the denormalization of a tiny number.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Which of these events triggers the underflow exception depends on whether the underflow exception is masked.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Conditions for underflow. Where the underflow exception is masked, the underflow exception is signaled when both the result is tiny and denormalization results in a loss of accuracy.</td>
<td>Underflow exception masked. No impact. The underflow exception occurs less often when rounding is toward zero.</td>
<td>IEEE Standard 754 compatibility.</td>
</tr>
<tr>
<td></td>
<td>Response to underflow. Where the underflow exception is unmasked and the instruction is supposed to store the result on the stack, the significand is rounded to the appropriate precision (according to the precision control (PC) bit of the control word, for those instructions controlled by PC, otherwise to extended precision).</td>
<td>Underflow exception not masked. A program on the Intel486 CPU/Intel387 NPX produces a different result during underflow conditions than on the Intel287/8087 CPU if the result is stored on the stack. The difference is only in the least significant bit of the significand and is apparent only to the exception handler.</td>
<td></td>
</tr>
<tr>
<td>Exception Precedence</td>
<td>There is no difference in the precedence of the denormal exception, whether it be masked or not.</td>
<td>None, but some unneeded normalization of denormal operands is prevented on the Intel486 CPU/Intel387 NPX.</td>
<td>Operational improvement.</td>
</tr>
</tbody>
</table>
### 25.2.2 Tag, Status, and Control Words

<table>
<thead>
<tr>
<th>Issue</th>
<th>Difference Description</th>
<th>Intel486™ CPU/Intel387™ NPX Behavior</th>
<th>Intel287™/8087 CPU Behavior</th>
<th>Impact on Software</th>
<th>Reason for the Difference</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits C3-C0 of Status Word</td>
<td>After FINIT, incomplete FPREM, and hardware reset, these bits are set to zero.</td>
<td>After FINIT, incomplete FPREM, and hardware reset, the Intel287/8087 CPU leaves these bits intact (they contain the prior value).</td>
<td>None.</td>
<td>Upgrade, to provide consistent state after reset.</td>
<td></td>
</tr>
<tr>
<td>Bit C2 of Status Word</td>
<td>Bit 10 (C2) serves as an incomplete bit for FPTAN.</td>
<td>This bit is undefined for FPTAN.</td>
<td>None. Programs don’t check C2 after FPTAN.</td>
<td>Upgrade to allow fast checking of operand range.</td>
<td></td>
</tr>
<tr>
<td>Infinity Control</td>
<td>Only affine closure is supported. Bit 12 remains programmable but has no effect on operation.</td>
<td>Both affine and projective closures are supported. After RESET, the default value in the control word is projective.</td>
<td>Software that requires projective infinity arithmetic may give different results.</td>
<td>IEEE Standard 754 compatibility.</td>
<td></td>
</tr>
<tr>
<td>Status Word Bit 6 for Stack Fault</td>
<td>When an invalid-operation exception occurs due to stack overflow or underflow, not only is bit 0 (IE) of the status word set, but also bit 6 is set to indicate a stack fault and bit 9 (C1) specifies overflow or underflow. Bit 6 is called SF and serves to distinguish invalid exceptions caused by stack overflow/underflow from those caused by numeric operations.</td>
<td>When an invalid-operation exception occurs due to stack overflow or underflow, only bit 0 (IE) of the status word is set. Bit 6 is RESERVED.</td>
<td>None. Existing exception handlers need not change, but may be upgraded to take advantage of the additional information. Newly written handlers will be more effective.</td>
<td>Upgrade and performance improvement.</td>
<td></td>
</tr>
<tr>
<td>Issue</td>
<td>Difference Description</td>
<td>Impact on Software</td>
<td>Reason for the Difference</td>
<td></td>
<td></td>
</tr>
<tr>
<td>-----------------------</td>
<td>---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
<td>---------------------------------------------------------------------------------</td>
<td>-----------------------------------------------------------------</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Tag Word</td>
<td>When loading the tag word with an FLDENV or FRSTOR instruction, the only interpretations of tag values are <em>empty</em> (value 11) and <em>nonempty</em> (values 00, 01, and 10). Subsequent operations on a nonempty register always examine the value in the register, not the value in its tag. The FSTENV and FSERVE instructions examine the nonempty registers and put the correct values in the tags before storing the tag word.</td>
<td>Software may not operate correctly if it uses FLDENV or FRSTOR to change tags to values (other than empty) that are different from actual register contents.</td>
<td>Performance improvement.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
## 25.2.3 Instruction Set

<table>
<thead>
<tr>
<th>Issue</th>
<th>Difference Description</th>
<th>Intel486™ CPU/Intel387™ NPX CPU Behavior</th>
<th>Intel287™/8087 CPU Behavior</th>
<th>Impact on Software</th>
<th>Reason for the Difference</th>
</tr>
</thead>
<tbody>
<tr>
<td>FBSTP, FDIV, FIST(P), FPREM,</td>
<td>Operation on denormal operand is supported. An underflow exception can occur.</td>
<td>Operation on denormal operand and raises invalid-operation exception. Underflow is not possible.</td>
<td>The exception handler for underflow may require change only if it gives different treatment to different opcodes. Possibly fewer invalid-operation exceptions will occur.</td>
<td></td>
<td>IEEE Standard 754 compatibility.</td>
</tr>
<tr>
<td>FSCALE</td>
<td>The range of the scaling operand is not restricted. If $0 &lt;</td>
<td>ST(1)</td>
<td>&lt; 1$, the scaling factor is zero; therefore, $ST(0)$ remains unchanged. If the rounded result is not exact or if there was a loss of accuracy (masked underflow), the precision exception is signaled.</td>
<td>The range of the scaling operand is restricted. If $0 &lt;</td>
<td>ST(1)</td>
</tr>
<tr>
<td>FPREM</td>
<td>Bits C0, C3, C1 of the status word, correctly reflect the three low-order bits of the quotient.</td>
<td>The quotient bits are incorrect when performing a reduction of $64^N + M$ when $N \geq 1$ and $M = 1$ or $M = 2$.</td>
<td>None. Software that works around the bug should not be affected.</td>
<td></td>
<td>Upgrade.</td>
</tr>
</tbody>
</table>
## COMPATIBILITY WITH THE 8087, Intel287 AND Intel387 COPROCESSORS

<table>
<thead>
<tr>
<th>Issue</th>
<th>Intel486™ CPU/Intel387™ NPX Behavior</th>
<th>Intel287™/8087 CPU Behavior</th>
<th>Impact on Software</th>
<th>Reason for the Difference</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>FPTAN</strong></td>
<td>Range of operand is much less restricted (</td>
<td>ST(0)</td>
<td>&lt; 2^{63}); reduces operand internally using an internal π/4 constant that is more accurate.</td>
<td>Range of operand is restricted (</td>
</tr>
<tr>
<td><strong>FSIN, FCOS, FSINCOS</strong></td>
<td>Perform three common trigonometric functions.</td>
<td>Do not exist.</td>
<td>None.</td>
<td>Upgrade.</td>
</tr>
<tr>
<td><strong>FPATAN</strong></td>
<td>Range of operands is unrestricted.</td>
<td>ST(0) must be smaller than ST(1).</td>
<td>None.</td>
<td>Upgrade.</td>
</tr>
<tr>
<td><strong>F2XM1</strong></td>
<td>Wider range of operand (-1 ≤ ST(0) ≤ +1).</td>
<td>The supported operand range is 0 ≤ ST(0) ≤ 0.5.</td>
<td>None.</td>
<td>Upgrade.</td>
</tr>
<tr>
<td><strong>FLD extended-real</strong></td>
<td>Does not report denormal exception because the instruction is not arithmetic.</td>
<td>Reports denormal exception.</td>
<td>None.</td>
<td>Upgrade.</td>
</tr>
<tr>
<td><strong>FXTRACT</strong></td>
<td>If the operand is zero, the zero-divide exception is reported and ST(1) is -∞. If the operand is +∞, no exception is reported.</td>
<td>If the operand is zero, ST(1) is zero and no exception is reported. If the operand is +∞, the invalid-operation exception is reported.</td>
<td>None. Software usually bypasses zero and ∞.</td>
<td>IEEE 754 recommendation to fully support the logb function.</td>
</tr>
<tr>
<td>Issue</td>
<td>Difference Description</td>
<td>Impact on Software</td>
<td>Reason for the Difference</td>
<td></td>
</tr>
<tr>
<td>-------</td>
<td>------------------------</td>
<td>--------------------</td>
<td>--------------------------</td>
<td></td>
</tr>
<tr>
<td>FLD constant</td>
<td>Rounding control is in effect.</td>
<td>Results for FLDPI, FLDLN2, FLDLG2, and FLDL2E are the same as for the 8087/Intel287 CPU when rounding control is set to round to nearest or round to +∞. They are the same for FLDL2T when rounding control is set to round to nearest, round to -∞, or round to zero. Results are different from the 8087/Intel287 CPU in the least significant bit of the mantissa if rounding control is set to round to -∞ or round to 0 for FLDPI, FLDLN2, FLDLG2, and FLDL2E; they are different for FLDL2T if round to +∞ is specified.</td>
<td>IEEE 754 recommendations.</td>
<td></td>
</tr>
<tr>
<td>FLD single/double precision</td>
<td>Loading a denormal causes the number to be converted to extended precision (because it is put on the stack).</td>
<td>If the next instruction is FXTRACT or FXAM, the Intel486 CPU/Intel387 NPX will give a different result than the Intel287/8087 CPU.</td>
<td>IEEE Standard 754 compatibility.</td>
<td></td>
</tr>
<tr>
<td>FLD single/double precision</td>
<td>When loading a signaling NaN, raises invalid exception.</td>
<td>The exception handler needs to be updated to handle this condition.</td>
<td>IEEE Standard 754 compatibility.</td>
<td></td>
</tr>
</tbody>
</table>
### Difference Description

<table>
<thead>
<tr>
<th>Issue</th>
<th>Intel486™ CPU/ Intel387™ NPX Behavior</th>
<th>Intel287™/8087 CPU Behavior</th>
<th>Impact on Software</th>
<th>Reason for the Difference</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSETPM</td>
<td>Treated as FNOP (no operation).</td>
<td>Informs the Intel287 CPU that the system is in protected mode.</td>
<td>None.</td>
<td>The Intel486/ Intel386 CPU handles all addressing and exception-pointer information, whether in protected mode or not.</td>
</tr>
<tr>
<td>FXAM</td>
<td>Encountering an empty register will not generate combinations of C3-C0 equal to 1101 or 1111.</td>
<td>May generate these combinations, among others.</td>
<td>None.</td>
<td>Upgrade, to provide repeatable results.</td>
</tr>
<tr>
<td>All Transcendental Instructions</td>
<td>May generate different results in round-up bit of status word.</td>
<td>Round-up bit of status word is undefined for these instructions.</td>
<td>None.</td>
<td>Upgrade, to signal rounding status.</td>
</tr>
</tbody>
</table>

### 25.3 DIFFERENCES FROM 8086/8087 SYSTEMS

The Intel486 processor operating in real-address mode will execute 8087 programs without major modification. However, because of differences in the handling of numeric exceptions between the Intel486 processor and the 8087 NPX, exception-handling routines may need to be changed. This section provides details showing how 8087 programs can be ported to the Intel486 processor.

1. The 8087 requires an interrupt controller (8259A) to interrupt the CPU when an unmasked exception occurs. Therefore, any interrupt-controller-oriented instructions in numeric exception handlers for the 8087 should be deleted.

2. The 8087 instructions FENI/FNENI and FDISI/FNDISI perform no useful function in the Intel486 processor. If the Intel486 processor encounters one of these opcodes in its instruction stream, the instruction will effectively be ignored—none of the Intel486 processor internal states will be updated. While 8087 code containing these instructions may be executed on the Intel486 processor, it is unlikely that the exception-handling routines containing these instructions will be completely portable.

3. In real mode and protected mode (not including virtual 8086 mode), interrupt vector 16 must point to the numeric exception handling routine. In virtual 8086 mode, the V86 monitor can be programmed to accommodate a different location of the interrupt vector for numeric exceptions.
4. The ESC instruction address saved in the Intel486 processor includes any leading prefixes before the ESC opcode. The corresponding address saved in the 8086/8087 does not include leading prefixes.

5. In protected mode (not including virtual 8086 mode), the format of the Intel486 processor saved instruction and address pointers is different than for the 8087. The instruction opcode is not saved in protected mode—exception handlers will have to retrieve the opcode from memory if needed.

6. Interrupt 7 will occur in the Intel486 processor when executing ESC instructions with either TS (task switched) or EM (emulation) of the MSW set (TS = 1 or EM = 1). If TS and MP are set, then a WAIT instruction will also cause interrupt 7. An exception handler should be included in Intel486 processor code to handle these situations.

7. Interrupt 13 will occur if the starting address of a numeric operand falls outside a segment's size. An exception handler should be included to report these programming errors.

8. Except for the FPU control instructions, all of the Intel486 processor numeric instructions are automatically synchronized—the processor automatically waits until all operands have been transferred before executing the next ESC instruction. No explicit WAIT instructions are required to assure this synchronization. For the 8087 used with 8086 and 8088 processors, explicit WAITs are required before each numeric instruction to ensure synchronization. Although 8087 programs having explicit WAIT instructions will execute perfectly on the Intel486 processor without reassembly, these WAIT instructions are unnecessary.

9. Since the Intel486 processor does not require WAIT instructions before each numeric instruction, the ASM386/486 assembler does not automatically generate these WAIT instructions. The ASM86 assembler, however, automatically precedes every ESC instruction with a WAIT instruction. Although numeric routines generated using the ASM86 assembler will generally execute correctly on the Intel486 processor, reassembly using ASM386/486 may result in a more compact code image and faster execution.

The control instructions for the Intel486 FPU can be coded using either a WAIT or No-WAIT form of mnemonic. The WAIT forms of these instructions cause ASM386/486 to precede the ESC instruction with a WAIT instruction, in the identical manner as does ASM86.

10. The address of a memory operand stored by FSAVE or FSTENV is undefined if the previous ESC instruction did not refer to memory.

11. Because the Intel486 processor automatically normalizes denormal numbers when possible, an 8087 program that uses the denormal exception solely to normalize denormal operands can run on an Intel486 processor by masking the denormal exception. The 8087 denormal exception handler would not be used by the Intel486 processor in this case. A numerics program runs faster when the Intel486 processor performs normalization of denormal operands.
Part V
Instruction Set
CHAPTER 26
INSTRUCTION SET

This chapter presents instructions for the Intel486 processor in alphabetical order. For each instruction, the forms are given for each operand combination, including object code produced, operands required, execution time, and a description. For each instruction, there is an operational description and a summary of exceptions generated.

26.1 OPERAND-SIZE AND ADDRESS-SIZE ATTRIBUTES

When executing an instruction, the Intel486 processor can address memory using either 16 or 32-bit addresses. Consequently, each instruction that uses memory addresses has associated with it an address-size attribute of either 16 or 32 bits. The use of 16-bit addresses implies both the use of 16-bit displacements in instructions and the generation of 16-bit address offsets (segment relative addresses) as the result of the effective address calculations. 32-bit addresses imply the use of 32-bit displacements and the generation of 32-bit address offsets. Similarly, an instruction that accesses words (16 bits) or doublewords (32 bits) has an operand-size attribute of either 16 or 32 bits.

The attributes are determined by a combination of defaults, instruction prefixes, and (for programs executing in protected mode) size-specification bits in segment descriptors.

26.1.1 Default Segment Attribute

For programs running in protected mode, the D bit in executable-segment descriptors specifies the default attribute for both address size and operand size. These default attributes apply to the execution of all instructions in the segment. A clear D bit sets the default address size and operand size to 16 bits; a set D bit, to 32 bits.

Programs that execute in real mode or virtual-8086 mode have 16-bit addresses and operands by default.

26.1.2 Operand-Size and Address-Size Instruction Prefixes

The internal encoding of an instruction can include two byte-long prefixes: the address-size prefix, 67H, and the operand-size prefix, 66H. (A later section, "Instruction Format," shows the position of the prefixes in an instruction's encoding.) These prefixes override the default segment attributes for the instruction that follows. Table 26-1 shows the effect of each possible combination of defaults and overrides.
26.1.3 Address-Size Attribute for Stack

Instructions that use the stack implicitly (for example: POP EAX) also have a stack address-size attribute of either 16 or 32 bits. Instructions with a stack address-size attribute of 16 use the 16-bit SP stack pointer register; instructions with a stack address-size attribute of 32 bits use the 32-bit ESP register to form the address of the top of the stack.

The stack address-size attribute is controlled by the B bit of the data-segment descriptor in the SS register. A value of zero in the B bit selects a stack address-size attribute of 16; a value of one selects a stack address-size attribute of 32.

26.2 INSTRUCTION FORMAT

All instruction encodings are subsets of the general instruction format shown in Figure 26-1. Instructions consist of optional instruction prefixes, one or two primary opcode bytes, possibly an address specifier consisting of the ModR/M byte and the SIB (Scale Index Base) byte, a displacement, if required, and an immediate data field, if required.
Smaller encoding fields can be defined within the primary opcode or opcodes. These fields define the direction of the operation, the size of the displacements, the register encoding, or sign extension; encoding fields vary depending on the class of operation.

Most instructions that can refer to an operand in memory have an addressing form byte following the primary opcode byte(s). This byte, called the ModR/M byte, specifies the address form to be used. Certain encodings of the ModR/M byte indicate a second addressing byte, the SIB (Scale Index Base) byte, which follows the ModR/M byte and is required to fully specify the addressing form.

Addressing forms can include a displacement immediately following either the ModR/M or SIB byte. If a displacement is present, it can be 8-, 16- or 32-bits.

If the instruction specifies an immediate operand, the immediate operand always follows any displacement bytes. The immediate operand, if specified, is always the last field of the instruction.

The following are the allowable instruction prefix codes:

- F3H  REP prefix (used only with string instructions)
- F3H  REPE/REPZ prefix (used only with string instructions)
- F2H  REPNE/REPNZ prefix (used only with string instructions)
- F0H  LOCK prefix

The following are the segment override prefixes:

- 2EH  CS segment override prefix
- 36H  SS segment override prefix
- 3EH  DS segment override prefix
- 26H  ES segment override prefix
- 64H  FS segment override prefix
- 65H  GS segment override prefix
- 66H  Operand-size override
- 67H  Address-size override

### 26.2.1 ModR/M and SIB Bytes

The ModR/M and SIB bytes follow the opcode byte(s) in many of the Intel486 processor instructions. They contain the following information:

- The indexing type or register number to be used in the instruction
- The register to be used, or more information to select the instruction
- The base, index, and scale information

The ModR/M byte contains three fields of information:

- The mod field, which occupies the two most significant bits of the byte, combines with the r/m field to form 32 possible values: eight registers and 24 indexing modes.
• The **reg** field, which occupies the next three bits following the mod field, specifies either a register number or three more bits of opcode information. The meaning of the reg field is determined by the first (opcode) byte of the instruction.

• The **r/m** field, which occupies the three least significant bits of the byte, can specify a register as the location of an operand, or can form part of the addressing-mode encoding in combination with the mod field as described above.

The based indexed and scaled indexed forms of 32-bit addressing require the SIB byte. The presence of the SIB byte is indicated by certain encodings of the ModR/M byte. The SIB byte then includes the following fields:

• The ss field, which occupies the two most significant bits of the byte, specifies the scale factor.

• The index field, which occupies the next three bits following the ss field and specifies the register number of the index register.

• The base field, which occupies the three least significant bits of the byte, specifies the register number of the base register.

Figure 26-2 shows the formats of the ModR/M and SIB bytes.

The values and the corresponding addressing forms of the ModR/M and SIB bytes are shown in Tables 26-2, 26-3, and 26-4. The 16-bit addressing forms specified by the ModR/M byte are in Table 26-2. The 32-bit addressing forms specified by the ModR/M byte are in Table 26-3. Table 26-4 shows the 32-bit addressing forms specified by the SIB byte.
## INSTRUCTION SET

### Table 26-2. 16-Bit Addressing Forms with the ModR/M Byte

<table>
<thead>
<tr>
<th>r8(r)</th>
<th>r16(r)</th>
<th>r32(r)</th>
<th>digit (Opcode)</th>
<th>REG =</th>
</tr>
</thead>
<tbody>
<tr>
<td>16-Bit Addressing Forms with the ModR/M Byte</td>
<td>AL</td>
<td>CL</td>
<td>DL</td>
<td>BL</td>
</tr>
<tr>
<td></td>
<td>BH</td>
<td>AH</td>
<td>CH</td>
<td>DH</td>
</tr>
<tr>
<td></td>
<td>SI</td>
<td>SI</td>
<td>EDI</td>
<td>EDI</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>[BX+SI]</td>
<td>00</td>
<td>000</td>
<td>00</td>
<td>08</td>
</tr>
<tr>
<td>[BX+DI]</td>
<td>001</td>
<td>001</td>
<td>001</td>
<td>09</td>
</tr>
<tr>
<td>[BP+SI]</td>
<td>010</td>
<td>010</td>
<td>010</td>
<td>0A</td>
</tr>
<tr>
<td>[BP+DI]</td>
<td>011</td>
<td>011</td>
<td>011</td>
<td>0B</td>
</tr>
<tr>
<td>[SI]</td>
<td>0100</td>
<td>001</td>
<td>001</td>
<td>14</td>
</tr>
<tr>
<td>[DI]</td>
<td>0101</td>
<td>0101</td>
<td>0101</td>
<td>0D</td>
</tr>
<tr>
<td>disp16</td>
<td>110</td>
<td>110</td>
<td>110</td>
<td>0E</td>
</tr>
<tr>
<td>[BX]</td>
<td>111</td>
<td>111</td>
<td>111</td>
<td>0F</td>
</tr>
<tr>
<td>[BX+SI] + disp8</td>
<td>01</td>
<td>000</td>
<td>000</td>
<td>40</td>
</tr>
<tr>
<td>[BX+DI] + disp8</td>
<td>001</td>
<td>001</td>
<td>001</td>
<td>41</td>
</tr>
<tr>
<td>[BP+SI] + disp8</td>
<td>010</td>
<td>010</td>
<td>010</td>
<td>42</td>
</tr>
<tr>
<td>[BP+DI] + disp8</td>
<td>011</td>
<td>011</td>
<td>011</td>
<td>43</td>
</tr>
<tr>
<td>[SI] + disp8</td>
<td>100</td>
<td>100</td>
<td>100</td>
<td>44</td>
</tr>
<tr>
<td>[DI] + disp8</td>
<td>101</td>
<td>101</td>
<td>101</td>
<td>45</td>
</tr>
<tr>
<td>[BP] + disp8</td>
<td>110</td>
<td>110</td>
<td>110</td>
<td>46</td>
</tr>
<tr>
<td>[BX] + disp8</td>
<td>111</td>
<td>111</td>
<td>111</td>
<td>47</td>
</tr>
<tr>
<td>[BX+SI] + disp16</td>
<td>10</td>
<td>000</td>
<td>000</td>
<td>80</td>
</tr>
<tr>
<td>[BX+DI] + disp16</td>
<td>001</td>
<td>001</td>
<td>001</td>
<td>81</td>
</tr>
<tr>
<td>[BP+SI] + disp16</td>
<td>010</td>
<td>010</td>
<td>010</td>
<td>82</td>
</tr>
<tr>
<td>[BP+DI] + disp16</td>
<td>011</td>
<td>011</td>
<td>011</td>
<td>83</td>
</tr>
<tr>
<td>[SI] + disp16</td>
<td>100</td>
<td>100</td>
<td>100</td>
<td>84</td>
</tr>
<tr>
<td>[DI] + disp16</td>
<td>101</td>
<td>101</td>
<td>101</td>
<td>85</td>
</tr>
<tr>
<td>[BP] + disp16</td>
<td>110</td>
<td>110</td>
<td>110</td>
<td>86</td>
</tr>
<tr>
<td>[BX] + disp16</td>
<td>111</td>
<td>111</td>
<td>111</td>
<td>87</td>
</tr>
</tbody>
</table>

| EAX/AX/AL | 11 | 000 | 000 | C0 | C8 | D0 | D8 | E0 | E8 | F0 | F8 |
| ECX/CX/CL | 001 | C1 | C9 | D1 | D9 | E1 | E9 | F1 | F9 |
| EDX/DX/CL | 010 | C2 | CA | D2 | DA | E2 | EA | F2 | FA |
| EBX/BX/BL | 011 | C3 | CB | D3 | DB | E3 | EB | F3 | FB |
| ESP/SP/AH | 100 | C4 | CC | D4 | DC | E4 | EC | F4 | FC |
| EBP/BP/CH | 101 | C5 | CD | D5 | DD | E5 | ED | F5 | FD |
| ESI/SI/DH | 110 | C6 | CE | D6 | DE | E6 | EE | F6 | FE |
| EDI/DI/BH | 111 | C7 | CF | D7 | DF | E7 | EF | F7 | FF |

**NOTES:**
- disp8 denotes an 8-bit displacement following the ModR/M byte, to be sign-extended and added to the index. disp16 denotes a 16-bit displacement following the ModR/M byte, to be added to the index. Default segment register is SS for the effective addresses containing a BP index, DS for other effective addresses.
### INSTRUCTION SET

#### Table 26-3. 32-Bit Addressing Forms with the ModR/M Byte

<table>
<thead>
<tr>
<th>REG =</th>
<th>Mod R/M</th>
<th>ModR/M Values in Hexadecimal</th>
</tr>
</thead>
<tbody>
<tr>
<td>AL</td>
<td>CL</td>
<td>DL</td>
</tr>
<tr>
<td>AX</td>
<td>CX</td>
<td>DX</td>
</tr>
<tr>
<td>EAX</td>
<td>ECX</td>
<td>EDX</td>
</tr>
<tr>
<td>0 01</td>
<td>01 09</td>
<td>11 19</td>
</tr>
<tr>
<td>010</td>
<td>02 0A</td>
<td>12 1A</td>
</tr>
<tr>
<td>011</td>
<td>03 0B</td>
<td>13 1B</td>
</tr>
<tr>
<td>disp32</td>
<td>101 0D</td>
<td>15 1D</td>
</tr>
<tr>
<td>[EAX]</td>
<td>000 08</td>
<td>10 18</td>
</tr>
<tr>
<td>[ECX]</td>
<td>001 09</td>
<td>11 19</td>
</tr>
<tr>
<td>[EDX]</td>
<td>010 0A</td>
<td>12 1A</td>
</tr>
<tr>
<td>[EBX]</td>
<td>011 0B</td>
<td>13 1B</td>
</tr>
<tr>
<td>disp32</td>
<td>101 0D</td>
<td>15 1D</td>
</tr>
<tr>
<td>[ESI]</td>
<td>110 0E</td>
<td>16 1E</td>
</tr>
<tr>
<td>[EDI]</td>
<td>111 0F</td>
<td>17 1F</td>
</tr>
<tr>
<td>disp8[EAX]</td>
<td>01 000</td>
<td>40 48</td>
</tr>
<tr>
<td>disp8[ECX]</td>
<td>001 49</td>
<td>51 59</td>
</tr>
<tr>
<td>disp8[EDX]</td>
<td>010 4A</td>
<td>52 5A</td>
</tr>
<tr>
<td>disp8[EBX]</td>
<td>011 4B</td>
<td>53 5B</td>
</tr>
<tr>
<td>disp32[EBX]</td>
<td>100 4C</td>
<td>54 5C</td>
</tr>
<tr>
<td>disp8[EBP]</td>
<td>101 4D</td>
<td>55 5D</td>
</tr>
<tr>
<td>disp8[ESI]</td>
<td>110 4E</td>
<td>56 5E</td>
</tr>
<tr>
<td>disp8[EDI]</td>
<td>111 4F</td>
<td>57 5F</td>
</tr>
<tr>
<td>disp32[EAX]</td>
<td>10 000</td>
<td>80 88</td>
</tr>
<tr>
<td>disp32[ECX]</td>
<td>001 89</td>
<td>91 99</td>
</tr>
<tr>
<td>disp32[EDX]</td>
<td>010 8A</td>
<td>92 9A</td>
</tr>
<tr>
<td>disp32[EBX]</td>
<td>011 8B</td>
<td>93 9B</td>
</tr>
<tr>
<td>disp32[EBP]</td>
<td>100 8C</td>
<td>94 9C</td>
</tr>
<tr>
<td>disp32[ESI]</td>
<td>110 8E</td>
<td>96 9E</td>
</tr>
<tr>
<td>disp32[EDI]</td>
<td>111 8F</td>
<td>97 9F</td>
</tr>
</tbody>
</table>

#### NOTES:
1. disp32 denotes a 32-bit displacement following the SIB byte, to be added to the index.
2. disp8 denotes an 8-bit displacement following the SIB byte, to be sign-extended and added to the index.
## Table 26-4. 32-Bit Addressing Forms with the SIB Byte

<table>
<thead>
<tr>
<th>r32 Base =</th>
<th>EAX</th>
<th>ECX</th>
<th>EDX</th>
<th>EBX</th>
<th>ESP</th>
<th>[*]</th>
<th>ESI</th>
<th>EDI</th>
</tr>
</thead>
<tbody>
<tr>
<td>Base =</td>
<td>00</td>
<td>000</td>
<td>001</td>
<td>010</td>
<td>011</td>
<td>100</td>
<td>101</td>
<td>110</td>
</tr>
<tr>
<td>[EAX]</td>
<td>00</td>
<td>00</td>
<td>01</td>
<td>02</td>
<td>03</td>
<td>04</td>
<td>05</td>
<td>06</td>
</tr>
<tr>
<td>[ECX]</td>
<td>001</td>
<td>08</td>
<td>09</td>
<td>0A</td>
<td>0B</td>
<td>0C</td>
<td>0D</td>
<td>0E</td>
</tr>
<tr>
<td>[EDX]</td>
<td>010</td>
<td>10</td>
<td>11</td>
<td>12</td>
<td>13</td>
<td>14</td>
<td>15</td>
<td>16</td>
</tr>
<tr>
<td>[EBX]</td>
<td>011</td>
<td>18</td>
<td>19</td>
<td>1A</td>
<td>1B</td>
<td>1C</td>
<td>1D</td>
<td>1E</td>
</tr>
<tr>
<td>none</td>
<td>100</td>
<td>20</td>
<td>21</td>
<td>22</td>
<td>23</td>
<td>24</td>
<td>25</td>
<td>26</td>
</tr>
<tr>
<td>[EBP]</td>
<td>101</td>
<td>28</td>
<td>29</td>
<td>2A</td>
<td>2B</td>
<td>2C</td>
<td>2D</td>
<td>2E</td>
</tr>
<tr>
<td>[ESI]</td>
<td>110</td>
<td>30</td>
<td>31</td>
<td>32</td>
<td>33</td>
<td>34</td>
<td>35</td>
<td>36</td>
</tr>
<tr>
<td>[EDI]</td>
<td>111</td>
<td>38</td>
<td>39</td>
<td>3A</td>
<td>3B</td>
<td>3C</td>
<td>3D</td>
<td>3E</td>
</tr>
<tr>
<td>[EAX*2]</td>
<td>000</td>
<td>000</td>
<td>01</td>
<td>02</td>
<td>03</td>
<td>04</td>
<td>05</td>
<td>06</td>
</tr>
<tr>
<td>[ECX*2]</td>
<td>001</td>
<td>08</td>
<td>09</td>
<td>0A</td>
<td>0B</td>
<td>0C</td>
<td>0D</td>
<td>0E</td>
</tr>
<tr>
<td>[EDX*2]</td>
<td>010</td>
<td>10</td>
<td>11</td>
<td>12</td>
<td>13</td>
<td>14</td>
<td>15</td>
<td>16</td>
</tr>
<tr>
<td>[EBX*2]</td>
<td>011</td>
<td>18</td>
<td>19</td>
<td>1A</td>
<td>1B</td>
<td>1C</td>
<td>1D</td>
<td>1E</td>
</tr>
<tr>
<td>none</td>
<td>100</td>
<td>20</td>
<td>21</td>
<td>22</td>
<td>23</td>
<td>24</td>
<td>25</td>
<td>26</td>
</tr>
<tr>
<td>[ESI*2]</td>
<td>110</td>
<td>30</td>
<td>31</td>
<td>32</td>
<td>33</td>
<td>34</td>
<td>35</td>
<td>36</td>
</tr>
<tr>
<td>[EDI*2]</td>
<td>111</td>
<td>38</td>
<td>39</td>
<td>3A</td>
<td>3B</td>
<td>3C</td>
<td>3D</td>
<td>3E</td>
</tr>
<tr>
<td>[EAX*4]</td>
<td>100</td>
<td>000</td>
<td>01</td>
<td>02</td>
<td>03</td>
<td>04</td>
<td>05</td>
<td>06</td>
</tr>
<tr>
<td>[ECX*4]</td>
<td>001</td>
<td>08</td>
<td>09</td>
<td>0A</td>
<td>0B</td>
<td>0C</td>
<td>0D</td>
<td>0E</td>
</tr>
<tr>
<td>[EDX*4]</td>
<td>010</td>
<td>10</td>
<td>11</td>
<td>12</td>
<td>13</td>
<td>14</td>
<td>15</td>
<td>16</td>
</tr>
<tr>
<td>[EBX*4]</td>
<td>011</td>
<td>18</td>
<td>19</td>
<td>1A</td>
<td>1B</td>
<td>1C</td>
<td>1D</td>
<td>1E</td>
</tr>
<tr>
<td>none</td>
<td>100</td>
<td>20</td>
<td>21</td>
<td>22</td>
<td>23</td>
<td>24</td>
<td>25</td>
<td>26</td>
</tr>
<tr>
<td>[ESI*4]</td>
<td>110</td>
<td>30</td>
<td>31</td>
<td>32</td>
<td>33</td>
<td>34</td>
<td>35</td>
<td>36</td>
</tr>
<tr>
<td>[EDI*4]</td>
<td>111</td>
<td>38</td>
<td>39</td>
<td>3A</td>
<td>3B</td>
<td>3C</td>
<td>3D</td>
<td>3E</td>
</tr>
<tr>
<td>[EAX*8]</td>
<td>110</td>
<td>000</td>
<td>01</td>
<td>02</td>
<td>03</td>
<td>04</td>
<td>05</td>
<td>06</td>
</tr>
<tr>
<td>[ECX*8]</td>
<td>001</td>
<td>08</td>
<td>09</td>
<td>0A</td>
<td>0B</td>
<td>0C</td>
<td>0D</td>
<td>0E</td>
</tr>
<tr>
<td>[EDX*8]</td>
<td>010</td>
<td>10</td>
<td>11</td>
<td>12</td>
<td>13</td>
<td>14</td>
<td>15</td>
<td>16</td>
</tr>
<tr>
<td>[EBX*8]</td>
<td>011</td>
<td>18</td>
<td>19</td>
<td>1A</td>
<td>1B</td>
<td>1C</td>
<td>1D</td>
<td>1E</td>
</tr>
<tr>
<td>none</td>
<td>100</td>
<td>20</td>
<td>21</td>
<td>22</td>
<td>23</td>
<td>24</td>
<td>25</td>
<td>26</td>
</tr>
<tr>
<td>[ESI*8]</td>
<td>110</td>
<td>30</td>
<td>31</td>
<td>32</td>
<td>33</td>
<td>34</td>
<td>35</td>
<td>36</td>
</tr>
<tr>
<td>[EDI*8]</td>
<td>111</td>
<td>38</td>
<td>39</td>
<td>3A</td>
<td>3B</td>
<td>3C</td>
<td>3D</td>
<td>3E</td>
</tr>
</tbody>
</table>

**NOTES:** [*] means a disp32 with no base if MOD is 00, [EBP] otherwise. This provides the following addressing modes:
- disp32[index] (MOD = 00)
- disp8[EBP][index] (MOD = 01)
- disp32[EBP][index] (MOD = 10)
26.2.2 How to Read the Instruction Set Pages

The following is an example of the format used for each Intel486 processor instruction description in this chapter:

**CMC — Complement Carry Flag**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F5</td>
<td>CMC</td>
<td>2</td>
<td>Complement carry flag</td>
</tr>
</tbody>
</table>

The above table is followed by paragraphs labelled “Operation,” “Description,” “Flags Affected,” “Protected Mode Exceptions,” “Real Address Mode Exceptions,” and, optionally, “Notes.” The following sections explain the notational conventions and abbreviations used in these paragraphs of the instruction descriptions.

### 26.2.2.1 OPCODE COLUMN

The “Opcode” column gives the complete object code produced for each form of the instruction. When possible, the codes are given as hexadecimal bytes, in the same order in which they appear in memory. Definitions of entries other than hexadecimal bytes are as follows:

/\texttt{digit}: (digit is between 0 and 7) indicates that the ModR/M byte of the instruction uses only the r/m (register or memory) operand. The \texttt{reg} field contains the digit that provides an extension to the instruction’s opcode.

/\texttt{r}: indicates that the ModR/M byte of the instruction contains both a register operand and an r/m operand.

\texttt{cb, cw, cd, cp}: a 1-byte (cb), 2-byte (cw), 4-byte (cd) or 6-byte (cp) value following the opcode that is used to specify a code offset and possibly a new value for the code segment register.

\texttt{ib, iw, id}: a 1-byte (ib), 2-byte (iw), or 4-byte (id) immediate operand to the instruction that follows the opcode, ModR/M bytes or scale-indexing bytes. The opcode determines if the operand is a signed value. All words and doublewords are given with the low-order byte first.
+ rb, + rw, + rd: a register code, from 0 through 7, added to the hexadecimal byte given at the left of the plus sign to form a single opcode byte. The codes are—

<table>
<thead>
<tr>
<th>rb</th>
<th>rw</th>
<th>rd</th>
</tr>
</thead>
<tbody>
<tr>
<td>AL = 0</td>
<td>AX = 0</td>
<td>EAX = 0</td>
</tr>
<tr>
<td>CL = 1</td>
<td>CX = 1</td>
<td>ECX = 1</td>
</tr>
<tr>
<td>DL = 2</td>
<td>DX = 2</td>
<td>EDX = 2</td>
</tr>
<tr>
<td>BL = 3</td>
<td>BX = 3</td>
<td>EBX = 3</td>
</tr>
<tr>
<td>AH = 4</td>
<td>SP = 4</td>
<td>ESP = 4</td>
</tr>
<tr>
<td>CH = 5</td>
<td>BP = 5</td>
<td>EBP = 5</td>
</tr>
<tr>
<td>DH = 6</td>
<td>SI = 6</td>
<td>ESI = 6</td>
</tr>
<tr>
<td>BH = 7</td>
<td>DI = 7</td>
<td>EDI = 7</td>
</tr>
</tbody>
</table>

+i: used in floating-point instructions when one of the operands is ST(i) from the FPU register stack. The number i (which can range from 0 to 7) is added to the hexadecimal byte given at the left of the plus sign to form a single opcode byte.

### 26.2.2.2 INSTRUCTION COLUMN

The “Instruction” column gives the syntax of the instruction statement as it would appear in an ASM386 program. The following is a list of the symbols used to represent operands in the instruction statements:

rel8: a relative address in the range from 128 bytes before the end of the instruction to 127 bytes after the end of the instruction.

rel16, rel32: a relative address within the same code segment as the instruction assembled. rel16 applies to instructions with an operand-size attribute of 16 bits; rel32 applies to instructions with an operand-size attribute of 32 bits.

ptr16:16, ptr16:32: a far pointer, typically in a code segment different from that of the instruction. The notation 16:16 indicates that the value of the pointer has two parts. The value to the left of the colon is a 16-bit selector or value destined for the code segment register. The value to the right corresponds to the offset within the destination segment. ptr16:16 is used when the instruction’s operand-size attribute is 16 bits; ptr16:32 is used with the 32-bit attribute.

r8: one of the byte registers AL, CL, DL, BL, AH, CH, DH, or BH.

r16: one of the word registers AX, CX, DX, BX, SP, BP, SI, or DI.

r32: one of the doubleword registers EAX, ECX, EDX, EBX, ESP, EBP, ESI, or EDI.

imm8: an immediate byte value. imm8 is a signed number between −128 and +127 inclusive. For instructions in which imm8 is combined with a word or doubleword operand, the immediate value is sign-extended to form a word or doubleword. The upper byte of the word is filled with the topmost bit of the immediate value.
**INSTRUCTION SET**

**imm16**: an immediate word value used for instructions whose operand-size attribute is 16 bits. This is a number between $-32768$ and $+32767$ inclusive.

**imm32**: an immediate doubleword value used for instructions whose operand-size attribute is 32-bits. It allows the use of a number between $+2147483647$ and $-2147483648$ inclusive.

**r/m8**: a one-byte operand that is either the contents of a byte register (AL, BL, CL, DL, AH, BH, CH, DH), or a byte from memory.

**r/m16**: a word register or memory operand used for instructions whose operand-size attribute is 16 bits. The word registers are: AX, BX, CX, DX, SP, BP, SI, DI. The contents of memory are found at the address provided by the effective address computation.

**r/m32**: a doubleword register or memory operand used for instructions whose operand-size attribute is 32-bits. The doubleword registers are: EAX, EBX, ECX, EDX, ESP, EBP, ESI, EDI. The contents of memory are found at the address provided by the effective address computation.

**m**: a 16 or 32-bit memory operand.

**m8**: a memory byte addressed by DS:[E]SI or ES:[E]DI (used only by string instructions).

**m16**: a memory word addressed by DS:[E]SI or ES:[E]DI (used only by string instructions).

**m32**: a memory doubleword addressed by DS:[E]SI or ES:[E]DI (used only by string instructions).

**m16:16, m16:32**: a memory operand containing a far pointer composed of two numbers. The number to the left of the colon corresponds to the pointer's segment selector. The number to the right corresponds to its offset.

**m16&32, m16&16, m32&32**: a memory operand consisting of data item pairs whose sizes are indicated on the left and the right side of the ampersand. All memory addressing modes are allowed. **m16&16** and **m32&32** operands are used by the BOUND instruction to provide an operand containing an upper and lower bounds for array indices. **m16&32** is used by LIDT and LGDT to provide a word with which to load the limit field, and a doubleword with which to load the base field of the corresponding Global and Interrupt Descriptor Table Registers.

**moffs8, moffs16, moffs32**: (memory offset) a simple memory variable of type BYTE, WORD, or DWORD used by some variants of the MOV instruction. The actual address is given by a simple offset relative to the segment base. No ModR/M byte is used in the instruction. The number shown with **moffs** indicates its size, which is determined by the address-size attribute of the instruction.
Sreg: a segment register. The segment register bit assignments are ES = 0, CS = 1, SS = 2, DS = 3, FS = 4, and GS = 5.

m32real, m64real, m80real: (respectively) single-, double-, and extended-real floating-point operands in memory.

m16int, m32int, m64int: (respectively) word-, short-, and long-integer floating-point operands in memory.

mNbyte: N-byte floating-point operand in memory.

ST or ST(0): Top element of the FPU register stack.

ST(i): i\textsuperscript{th} element from the top of the FPU register stack. (i = 0..7)

**26.2.2.3 CLOCKS COLUMN**

The “Clocks” column gives the approximate number of clock cycles the instruction takes to execute. The clock count calculations makes the following assumptions:

- Data and instruction accesses hit in the cache.
- The target of a jump instruction is in the cache.
- No invalidate cycles contend with the instruction for use of the cache.
- Page translation hits in the TLB.
- Memory operands are aligned.
- Effective address calculations use one base register and no index register, and the base register is not the destination register of the preceding instruction.
- Displacement and immediate are not used together.
- No exceptions are detected during execution.
- There are no write-buffer delays.

For a discussion of the performance penalties incurred when these conditions do not hold, see Appendix E.

The following symbols are used in the clock count specifications:

- \( n \), which represents a number of repetitions.
- \( m \), which represents the number of components in the next instruction executed, where the entire displacement (if any) counts as one component, the entire immediate data (if any) counts as one component, and every other byte of the instruction and prefix(es) each counts as one component.
- \( \text{pm} \), a clock count that applies when the instruction executes in Protected Mode. \( \text{pm} \) is not given when the clock counts are the same for Protected and Real Address Modes.
When an exception occurs during the execution of an instruction and the exception handler is in another task, the instruction execution time is increased by the number of clocks to effect a task switch. This parameter depends on several factors:

- The type of TSS used to represent the new task (Intel486 CPU TSS or 80286 TSS).
- Whether the current task is in V86 mode.
- Whether the new task is in V86 mode.
- Whether accesses hit in the cache.
- Whether a task gate on an interrupt/trap gate is used.

Table 26-5 summarizes the task switch times for exceptions, assuming cache hits and the use of task gates. For full details, see Appendix E.

### 26.2.2.4 DESCRIPTION COLUMN

The “Description” column following the “Clocks” column briefly explains the various forms of the instruction. The “Operation” and “Description” sections contain more details of the instruction’s operation.

### 26.2.2.5 OPERATION

The “Operation” section contains an algorithmic description of the instruction which uses a notation similar to the Algol or Pascal language. The algorithms are composed of the following elements:

Comments are enclosed within the symbol pairs “(*” and “*)”.

Compound statements are enclosed between the keywords of the “if” statement (IF, THEN, ELSE, FI) or of the “do” statement (DO, OD), or of the “case” statement (CASE ... OF, ESAC).

A register name implies the contents of the register. A register name enclosed in brackets implies the contents of the location whose address is contained in that register. For example, ES:[DI] indicates the contents of the location whose ES segment relative address is in register DI. [SI] indicates the contents of the address contained in register SI relative to SI’s default segment (DS) or overridden segment.

<table>
<thead>
<tr>
<th>Old Task</th>
<th>New Task</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>to Intel486™ CPU TSS</td>
</tr>
<tr>
<td>VM/Intel486 CPU/80286 TSS</td>
<td>199</td>
</tr>
</tbody>
</table>

Table 26-5. Task Switch Times for Exceptions
Brackets are also used for memory operands, where they mean that the contents of the memory location is a segment-relative offset. For example, [SRC] indicates that the contents of the source operand is a segment-relative offset.

A ← B; indicates that the value of B is assigned to A.

The symbols =, <>, ≥, and ≤ are relational operators used to compare two values, meaning equal, not equal, greater or equal, less or equal, respectively. A relational expression such as A = B is TRUE if the value of A is equal to B; otherwise it is FALSE.

The following identifiers are used in the algorithmic descriptions:

- **OperandSize** represents the operand-size attribute of the instruction, which is either 16 or 32 bits. **AddressSize** represents the address-size attribute, which is either 16 or 32 bits. For example,

```plaintext
IF instruction = CMPSW THEN OperandSize ← 16;
ELSE
  IF instruction = CMPSD THEN OperandSize ← 32;
  FI;
FI;
```

indicates that the operand-size attribute depends on the form of the CMPS instruction used. Refer to the explanation of address-size and operand-size attributes at the beginning of this chapter for general guidelines on how these attributes are determined.

- **StackAddrSize** represents the stack address-size attribute associated with the instruction, which has a value of 16 or 32 bits, as explained earlier in the chapter.

- **SRC** represents the source operand. When there are two operands, SRC is the one on the right.

- **DEST** represents the destination operand. When there are two operands, DEST is the one on the left.

- **LeftSRC, RightSRC** distinguishes between two operands when both are source operands.

- **eSP** represents either the SP register or the ESP register depending on the setting of the B-bit for the current stack segment.

The following functions are used in the algorithmic descriptions:

- **Truncate to 16 bits(value)** reduces the size of the value to fit in 16 bits by discarding the uppermost bits as needed.

- **Addr(operand)** returns the effective address of the operand (the result of the effective address calculation prior to adding the segment base).

- **ZeroExtend(value)** returns a value zero-extended to the operand-size attribute of the instruction. For example, if OperandSize = 32, ZeroExtend of a byte value of −10 converts the byte from F6H to doubleword with hexadecimal value 000000F6H. If the value passed to ZeroExtend and the operand-size attribute are the same size, ZeroExtend returns the value unaltered.
• **SignExtend(value)** returns a value sign-extended to the operand-size attribute of the instruction. For example, if OperandSize = 32, SignExtend of a byte containing the value -10 converts the byte from F6H to a doubleword with hexadecimal value FFFFFFFF6H. If the value passed to SignExtend and the operand-size attribute are the same size, SignExtend returns the value unaltered.

• **Push(value)** pushes a value onto the stack. The number of bytes pushed is determined by the operand-size attribute of the instruction. The action of Push is as follows:

```plaintext
IF StackAddrSize = 16
THEN
  IF OperandSize = 16
  THEN
    SP ← SP − 2;
    SS:[SP] ← value; (* 2 bytes assigned starting at byte address in SP *)
  ELSE (* OperandSize = 32 *)
    SP ← SP − 4;
    SS:[SP] ← value; (* 4 bytes assigned starting at byte address in SP *)
  FI;
ELSE (* StackAddrSize = 32 *)
  IF OperandSize = 16
  THEN
    ESP ← ESP − 2;
    SS:[ESP] ← value; (* 2 bytes assigned starting at byte address in ESP*)
  ELSE (* OperandSize = 32 *)
    ESP ← ESP − 4;
    SS:[ESP] ← value; (* 4 bytes assigned starting at byte address in ESP*)
  FI;
FI;
```

• **Pop(value)** removes the value from the top of the stack and returns it. The statement EAX ← Pop(); assigns to EAX the 32-bit value that Pop took from the top of the stack. Pop will return either a word or a doubleword depending on the operand-size attribute. The action of Pop is as follows:

```plaintext
IF StackAddrSize = 16
THEN
  IF OperandSize = 16
  THEN
    retval ← SS:[SP]; (* 2-byte value *)
    SP ← SP + 2;
  ELSE (* OperandSize = 32 *)
    retval ← SS:[SP]; (* 4-byte value *)
    SP ← SP + 4;
  FI;
ELSE (* StackAddrSize = 32 *)
```
IF OperandSize = 16
THEN
    ret val ← SS:[ESP]; (* 2 byte value *)
    ESP ← ESP + 2;
ELSE (* OperandSize = 32 *)
    ret val ← SS:[ESP]; (* 4 byte value *)
    ESP ← ESP + 4;
FI;
RETURN(ret val); (*returns a word or doubleword*)

*Pop ST* is used on floating-point instruction pages to mean *pop the FPU register stack.*

- **Bit[BitBase, BitOffset]** returns the address of a bit within a bit string, which is a sequence of bits in memory or a register. Bits are numbered from low-order to high-order within registers and within memory bytes. In memory, the two bytes of a word are stored with the low-order byte at the lower address. If the base operand is a register, the offset can be in the range 0..31. This offset addresses a bit within the indicated register. An example, ‘BIT[EAX, 21]’ is illustrated in Figure 26-3.

If BitBase is a memory address, BitOffset can range from −2 gigabits to 2 gigabits. The addressed bit is numbered (Offset MOD 8) within the byte at address (BitBase + (BitOffset DIV 8)), where DIV is signed division with rounding towards negative infinity, and MOD returns a positive number. This is illustrated in Figure 26-4.

- **I-O-Permission(I-O-Address, width)** returns TRUE or FALSE depending on the I/O permission bitmap and other factors. This function is defined as follows:

\[
\text{IF TSS type is 80286 THEN RETURN FALSE; FI;}\\
\text{Ptr ← [TSS + 66]; (* fetch bitmap pointer *)}\\
\text{BitStringAddr ← SHR (I-O-Address, 3) + Ptr;}\\
\text{MaskShift ← I-O-Address AND 7;}\\
\text{CASE width OF:}\\
\text{BYTE: nBitMask ← 1;}\\
\text{WORD: nBitMask ← 3;}\\
\text{DWORD: nBitMask ← 15;}\\
\]

![Figure 26-3. Bit Offset for BIT[EAX, 21]](image-url)
ESAC;
mask ← SHL (nBitMask, MaskShift);
CheckString ← [BitStringAddr] AND mask;
IF CheckString = 0
THEN RETURN (TRUE);
ELSE RETURN (FALSE);
FI;

• Switch-Tasks is the task switching function described in Chapter 7.

26.2.2.6 DESCRIPTION

The “Description” section contains further explanation of the instruction’s operation.

26.2.2.7 FLAGS AFFECTED

The “Flags Affected” section lists the flags that are affected by the instruction, as follows:

• If a flag is always cleared or always set by the instruction, the value is given (0 or 1) after the flag name. Arithmetic and logical instructions usually assign values to the status flags in the uniform manner described in Appendix C. Nonconventional assignments are described in the “Operation” section.

• The values of flags listed as “undefined” may be changed by the instruction in an indeterminate manner.

All flags not listed are unchanged by the instruction.
The floating-point instruction pages have a section called “FPU Flags Affected,” which tells how each instruction can affect the four condition code bits of the FPU status word. These pages also have a section called “Numeric Exceptions,” which lists the exception flags of the FPU status word that each instruction can set.

26.2.2.8 PROTECTED MODE EXCEPTIONS

This section lists the exceptions that can occur when the instruction is executed in protected mode. The exception names are a pound sign (#) followed by two letters and an optional error code in parentheses. For example, #GP(0) denotes a general protection exception with an error code of 0. Table 26-6 associates each two-letter name with the corresponding interrupt number.

Chapter 9 describes the exceptions and the Intel486 processor state upon entry to the exception.

Application programmers should consult the documentation provided with their operating systems to determine the actions taken when exceptions occur.

26.2.2.9 REAL ADDRESS MODE EXCEPTIONS

Because less error checking is performed by the Intel486 processor in Real Address Mode, this mode has fewer exception conditions. Refer to Chapter 22 for further information on these exceptions.

26.2.2.10 VIRTUAL-8086 MODE EXCEPTIONS

Virtual 8086 tasks provide the ability to simulate Virtual 8086 machines. Virtual 8086 Mode exceptions are similar to those for the 8086 processor, but there are some differences. Refer to Chapter 23 for details.

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Interrupt</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#UD</td>
<td>6</td>
<td>Invalid opcode</td>
</tr>
<tr>
<td>#NM</td>
<td>7</td>
<td>Device not available</td>
</tr>
<tr>
<td>#DF</td>
<td>8</td>
<td>Double fault</td>
</tr>
<tr>
<td>#TS</td>
<td>10</td>
<td>Invalid TSS</td>
</tr>
<tr>
<td>#NP</td>
<td>11</td>
<td>Segment or gate not present</td>
</tr>
<tr>
<td>#SS</td>
<td>12</td>
<td>Stack fault</td>
</tr>
<tr>
<td>#GP</td>
<td>13</td>
<td>General protection fault</td>
</tr>
<tr>
<td>#PF</td>
<td>14</td>
<td>Page fault</td>
</tr>
<tr>
<td>#MF</td>
<td>16</td>
<td>Floating-point error</td>
</tr>
<tr>
<td>#AC</td>
<td>17</td>
<td>Alignment check</td>
</tr>
</tbody>
</table>
AAA — ASCII Adjust after Addition

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>37</td>
<td>AAA</td>
<td>3</td>
<td>ASCII adjust AL after addition</td>
</tr>
</tbody>
</table>

**Operation**

IF ((AL AND 0FH) > 9) OR (AF = 1)
THEN
  AL ← (AL + 6) AND 0FH;
  AH ← AH + 1;
  AF ← 1;
  CF ← 1;
ELSE
  CF ← 0;
  AF ← 0;
FI;

**Description**

Execute the AAA instruction only following an ADD instruction of two unpacked BCD bytes that leaves a byte result in the AL register. In this case, the AAA instruction adjusts the AL register to contain the correct decimal digit result. If the addition produced a decimal carry, the AH register is incremented, and the CF and AF flags are set. If there was no decimal carry, the CF and AF flags are cleared and the AH register is unchanged. In either case, the AL register is left with its top nibble set to 0. To convert the AL register to an ASCII result, follow the AAA instruction with OR AL, 30H.

**Flags Affected**

The AF and CF flags are set if there is a decimal carry, cleared if there is no decimal carry; the OF, SF, ZF, and PF flags are undefined.

**Protected Mode Exceptions**

None.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

None.
### AAD — ASCII Adjust AX before Division

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D5 0A</td>
<td>AAD</td>
<td>14</td>
<td>ASCII adjust AX before division</td>
</tr>
</tbody>
</table>

#### Operation

\[ AL \leftarrow AH \times 10 + AL; \]
\[ AH \leftarrow 0; \]

#### Description

The AAD instruction is used to prepare two unpacked BCD digits (the least-significant digit in the AL register, the most-significant digit in the AH register) for a division operation that will yield an unpacked result. This is accomplished by setting the AL register to \( AL + (10 \times AH) \), and then clearing the AH register. The AX register is then equal to the binary equivalent of the original unpacked two-digit number.

#### Flags Affected

The SF, ZF, and PF flags are set according to the result; the OF, AF, and CF flags are undefined.

#### Protected Mode Exceptions

None.

#### Real Address Mode Exceptions

None.

#### Virtual 8086 Mode Exceptions

None.
AAM — ASCII Adjust AX after Multiply

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>04 0A</td>
<td>AAM</td>
<td>15</td>
<td>ASCII adjust AX after multiply</td>
</tr>
</tbody>
</table>

Operation

\[
\begin{align*}
\text{AH} & \leftarrow \text{AL} / 10; \\
\text{AL} & \leftarrow \text{AL MOD 10};
\end{align*}
\]

Description

Execute the AAM instruction only after executing a MUL instruction between two unpacked BCD digits that leaves the result in the AX register. Because the result is less than 100, it is contained entirely in the AL register. The AAM instruction unpacks the AL result by dividing AL by 10, leaving the quotient (most-significant digit) in the AH register and the remainder (least-significant digit) in the AL register.

Flags Affected

The SF, ZF, and PF flags are set according to the result; the OF, AF, and CF flags are undefined.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
AAS—ASCII Adjust AL after Subtraction

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3F</td>
<td>AAS</td>
<td>3</td>
<td>ASCII adjust AL after subtraction</td>
</tr>
</tbody>
</table>

Operation

IF (AL AND 0FH) > 9 OR AF = 1 THEN
AL ← AL – 6;
AL ← AL AND 0FH;
AH ← AH – 1;
AF ← 1;
CF ← 1;
ELSE
CF ← 0;
AF ← 0;
FI;

Description

Execute the AAS instruction only after a SUB instruction of two unpacked BCD bytes that leaves the byte result in the AL register. In this case, the AAS instruction adjusts the AL register so it contains the correct decimal digit result. If the subtraction produced a decimal carry, the AH register is decremented, and the CF and AF flags are set. If no decimal carry occurred, the CF and AF flags are cleared, and the AH register is unchanged. In either case, the AL register is left with its top nibble set to 0. To convert the AL result to an ASCII result, follow the AAS instruction with OR AL, 30H.

Flags Affected

The AF and CF flags are set if there is a decimal carry, cleared if there is no decimal carry; the OF, SF, ZF, and PF flags are undefined.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
ADC — Add with Carry

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>14 ib</td>
<td>ADC AL,imm8</td>
<td></td>
<td>Add with carry immediate byte to AL</td>
</tr>
<tr>
<td>15 iw</td>
<td>ADC AX,imm16</td>
<td></td>
<td>Add with carry immediate word to AX</td>
</tr>
<tr>
<td>15 id</td>
<td>ADC EAX,imm32</td>
<td></td>
<td>Add with carry immediate dword to EAX</td>
</tr>
<tr>
<td>80 /2 ib</td>
<td>ADC r/m8,imm8</td>
<td>1/3</td>
<td>Add with carry immediate byte to r/m byte</td>
</tr>
<tr>
<td>81 /2 iw</td>
<td>ADC r/m16,imm16</td>
<td>1/3</td>
<td>Add with carry immediate word to r/m word</td>
</tr>
<tr>
<td>81 /2 id</td>
<td>ADC r/m32,imm32</td>
<td>1/3</td>
<td>Add with CF immediate dword to r/m dword</td>
</tr>
<tr>
<td>83 /2 ib</td>
<td>ADC r/m16,imm8</td>
<td>1/3</td>
<td>Add with CF sign-extended immediate byte to r/m word</td>
</tr>
<tr>
<td>83 /2 ib</td>
<td>ADC r/m32,imm8</td>
<td>1/3</td>
<td>Add with CF sign-extended immediate byte into r/m</td>
</tr>
<tr>
<td>10 /r</td>
<td>ADC r/m8,r8</td>
<td>1/3</td>
<td>Add with carry byte register to r/m byte</td>
</tr>
<tr>
<td>11 /r</td>
<td>ADC r/m16,r16</td>
<td>1/3</td>
<td>Add with carry word register to r/m word</td>
</tr>
<tr>
<td>11 /r</td>
<td>ADC r/m32,r32</td>
<td>1/3</td>
<td>Add with CF dword register to r/m dword</td>
</tr>
<tr>
<td>12 /r</td>
<td>ADC r8,r/m8</td>
<td>1/2</td>
<td>Add with carry r/m byte to byte register</td>
</tr>
<tr>
<td>13 /r</td>
<td>ADC r16,r/m16</td>
<td>1/2</td>
<td>Add with carry r/m word to word register</td>
</tr>
<tr>
<td>13 /r</td>
<td>ADC r32,r/m32</td>
<td>1/2</td>
<td>Add with CF r/m dword to dword register</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← DEST + SRC + CF;

**Description**

The ADC instruction performs an integer addition of the two operands DEST and SRC and the carry flag, CF. The result of the addition is assigned to the first operand (DEST), and the flags are set accordingly. The ADC instruction is usually executed as part of a multi-byte or multi-word addition operation. When an immediate byte value is added to a word or doubleword operand, the immediate value is first sign-extended to the size of the word or doubleword operand.

**Flags Affected**

The OF, SF, ZF, AF, CF, and PF flags are set according to the result.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
ADD — Add

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>04 ib</td>
<td>ADD AL, imm8</td>
<td>1</td>
<td>Add immediate byte to AL</td>
</tr>
<tr>
<td>05 iw</td>
<td>ADD AX, imm16</td>
<td>1</td>
<td>Add immediate word to AX</td>
</tr>
<tr>
<td>05 id</td>
<td>ADD EAX, imm32</td>
<td>1</td>
<td>Add immediate dword to EAX</td>
</tr>
<tr>
<td>80 /0 ib</td>
<td>ADD r/m8, imm8</td>
<td>1/3</td>
<td>Add immediate byte to r/m byte</td>
</tr>
<tr>
<td>81 /0 iw</td>
<td>ADD r/m16, imm16</td>
<td>1/3</td>
<td>Add immediate word to r/m word</td>
</tr>
<tr>
<td>81 /0 id</td>
<td>ADD r/m32, imm32</td>
<td>1/3</td>
<td>Add immediate dword to r/m dword</td>
</tr>
<tr>
<td>83 /0 ib</td>
<td>ADD r/m16, imm8</td>
<td>1/3</td>
<td>Add sign-extended immediate byte to r/m byte</td>
</tr>
<tr>
<td>83 /0 ib</td>
<td>ADD r/m32, imm8</td>
<td>1/3</td>
<td>Add sign-extended immediate byte to r/m dword</td>
</tr>
<tr>
<td>00 /r</td>
<td>ADD r/m8, r8</td>
<td>1/3</td>
<td>Add byte register to r/m byte</td>
</tr>
<tr>
<td>01 /r</td>
<td>ADD r/m16, r16</td>
<td>1/3</td>
<td>Add word register to r/m word</td>
</tr>
<tr>
<td>01 /r</td>
<td>ADD r/m32, r32</td>
<td>1/3</td>
<td>Add dword register to r/m dword</td>
</tr>
<tr>
<td>02 /r</td>
<td>ADD r8, r/m8</td>
<td>1/2</td>
<td>Add r/m byte to byte register</td>
</tr>
<tr>
<td>03 /r</td>
<td>ADD r16, r/m16</td>
<td>1/2</td>
<td>Add r/m word to word register</td>
</tr>
<tr>
<td>03 /r</td>
<td>ADD r32, r/m32</td>
<td>1/2</td>
<td>Add r/m dword to dword register</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← DEST + SRC;

**Description**

The ADD instruction performs an integer addition of the two operands (DEST and SRC). The result of the addition is assigned to the first operand (DEST), and the flags are set accordingly.

When an immediate byte is added to a word or doubleword operand, the immediate value is sign-extended to the size of the word or doubleword operand.

**Flags Affected**

The OF, SF, ZF, AF, CF, and PF flags are set according to the result.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
AND—Logical AND

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>24 ib</td>
<td>AND AL, imm8</td>
<td>1</td>
<td>AND immediate byte to AL</td>
</tr>
<tr>
<td>25 lw</td>
<td>AND AX, imm16</td>
<td>1</td>
<td>AND immediate word to AX</td>
</tr>
<tr>
<td>25 id</td>
<td>AND EAX, imm32</td>
<td>1</td>
<td>AND immediate dword to EAX</td>
</tr>
<tr>
<td>80 /4 ib</td>
<td>AND r/m8, imm8</td>
<td>1/3</td>
<td>AND immediate byte to r/m byte</td>
</tr>
<tr>
<td>81 /4 lw</td>
<td>AND r/m16, imm16</td>
<td>1/3</td>
<td>AND immediate word to r/m word</td>
</tr>
<tr>
<td>81 /4 id</td>
<td>AND r/m32, imm32</td>
<td>1/3</td>
<td>AND immediate dword to r/m dword</td>
</tr>
<tr>
<td>83 /4 ib</td>
<td>AND r/m16, imm8</td>
<td>1/3</td>
<td>AND sign-extended immediate byte with r/m word</td>
</tr>
<tr>
<td>83 /4 ib</td>
<td>AND r/m32, imm8</td>
<td>1/3</td>
<td>AND sign-extended immediate byte with r/m dword</td>
</tr>
<tr>
<td>20 /r</td>
<td>AND r/m8, r8</td>
<td>1/3</td>
<td>AND byte register to r/m byte</td>
</tr>
<tr>
<td>21 /r</td>
<td>AND r/m16, r16</td>
<td>1/3</td>
<td>AND word register to r/m word</td>
</tr>
<tr>
<td>21 /r</td>
<td>AND r/m32, r32</td>
<td>1/3</td>
<td>AND dword register to r/m dword</td>
</tr>
<tr>
<td>22 /r</td>
<td>AND r8, r/m8</td>
<td>1/2</td>
<td>AND r/m byte to byte register</td>
</tr>
<tr>
<td>23 /r</td>
<td>AND r16, r/m16</td>
<td>1/2</td>
<td>AND r/m word to word register</td>
</tr>
<tr>
<td>23 /r</td>
<td>AND r32, r/m32</td>
<td>1/2</td>
<td>AND r/m dword to dword register</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← DEST AND SRC;
CF ← 0;
OF ← 0;

**Description**

Each bit of the result of the AND instruction is a 1 if both corresponding bits of the operands are 1; otherwise, it becomes a 0.

**Flags Affected**

The CF and OF flags are cleared; the PF, SF, and ZF flags are set according to the result; the AF flag is undefined.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
### ARPL — Adjust RPL Field of Selector

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>63 (r)</td>
<td>ARPL (r/m16,r16)</td>
<td>(pm=9/9)</td>
<td>Adjust RPL of (r/m16) to not less than RPL of (r16)</td>
</tr>
</tbody>
</table>

#### Operation

IF RPL bits(0,1) of DEST < RPL bits(0,1) of SRC
THEN
  \(ZF \leftarrow 1;\)
  RPL bits(0,1) of DEST \(\leftarrow\) RPL bits(0,1) of SRC;
ELSE
  \(ZF \leftarrow 0;\)
FI;

#### Description

The ARPL instruction has two operands. The first operand is a 16-bit memory variable or word register that contains the value of a selector. The second operand is a word register. If the RPL field (“requested privilege level”—bottom two bits) of the first operand is less than the RPL field of the second operand, the ZF flag is set and the RPL field of the first operand is increased to match the second operand. Otherwise, the ZF flag is cleared and no change is made to the first operand.

The ARPL instruction appears in operating system software, not in application programs. It is used to guarantee that a selector parameter to a subroutine does not request more privilege than the caller is allowed. The second operand of the ARPL instruction is normally a register that contains the CS selector value of the caller.

#### Flags Affected

The ZF flag is set if the RPL field of the first operand is less than that of the second operand.

#### Protected Mode Exceptions

- \#GP(0) if the result is a nonwritable segment;
- \#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments;
- \#SS(0) for an illegal address in the SS segment;
- \#PF(fault-code) for a page fault;
- \#AC for unaligned memory reference if the current privilege level is 3.

#### Real Address Mode Exceptions

Interrupt 6; the ARPL instruction is not recognized in Real Address Mode.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
BOUND—Check Array Index Against Bounds

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>62 /r</td>
<td>BOUND r16,m16&amp;16</td>
<td>7</td>
<td>Check if r16 is within bounds (passes test)</td>
</tr>
<tr>
<td>62 /r</td>
<td>BOUND r32,m32&amp;32</td>
<td>7</td>
<td>Check if r32 is within bounds (passes test)</td>
</tr>
</tbody>
</table>

**Operation**

IF (LeftSRC < [RightSRC] OR LeftSRC > [RightSRC + OperandSize/8])

(*) Under lower bound or over upper bound (*)

THEN Interrupt 5;
FI;

**Description**

The BOUND instruction ensures that a signed array index is within the limits specified by a block of memory consisting of an upper and a lower bound. Each bound uses one word when the operand-size attribute is 16 bits and a doubleword when the operand-size attribute is 32 bits. The first operand (a register) must be greater than or equal to the first bound in memory (lower bound), and less than or equal to the second bound in memory (upper bound) plus the number of bytes occupied for the operand size. If the register is not within bounds, an Interrupt 5 occurs; the return EIP points to the BOUND instruction.

The bounds limit data structure is usually placed just before the array itself, making the limits addressable via a constant offset from the beginning of the array.

**Flags Affected**

None.

**Protected Mode Exceptions**

Interrupt 5 if the bounds test fails, as described above; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

The second operand must be a memory operand, not a register. If the BOUND instruction is executed with a ModR/M byte representing a register as the second operand, #UD occurs.

**Real Address Mode Exceptions**

Interrupt 5 if the bounds test fails; Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH; Interrupt 6 if the second operand is a register.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
BSF — Bit Scan Forward

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F BC</td>
<td>BSF r16,r/m16</td>
<td>6-42/7-43</td>
<td>Bit scan forward on r/m word</td>
</tr>
<tr>
<td>0F BC</td>
<td>BSF r32,r/m32</td>
<td>6-42/7-43</td>
<td>Bit scan forward on r/m dword</td>
</tr>
</tbody>
</table>

**Operation**

IF \( r/m = 0 \)
THEN
  \( ZF \leftarrow 1; \)
  register \( \leftarrow \) UNDEFINED;
ELSE
  temp \( \leftarrow 0; \)
  ZF \( \leftarrow 0; \)
  WHILE \( \text{BIT}[r/m, \text{temp}] = 0 \)
  DO
    temp \( \leftarrow \text{temp} + 1; \)
    register \( \leftarrow \text{temp}; \)
  OD;
FI;

**Description**

The BSF instruction scans the bits in the second word or doubleword operand starting with bit 0. The ZF flag is set if all the bits are 0; otherwise, the ZF flag is cleared and the destination register is loaded with the bit index of the first set bit.

**Flags Affected**

The ZF flag is set if all bits are 0; otherwise, the ZF flag is cleared. OF, SF, AF, PF, CF = undefined.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
BSR — Bit Scan Reverse

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F BD</td>
<td>BSR r16,r/m16</td>
<td>6-103/7-104</td>
<td>Bit scan reverse on r/m word</td>
</tr>
<tr>
<td>0F BD</td>
<td>BSR r32,r/m32</td>
<td>6-103/7-104</td>
<td>Bit scan reverse on r/m dword</td>
</tr>
</tbody>
</table>

**Operation**

IF $r/m = 0$
THEN
  ZF $\leftarrow 1$;
  register $\leftarrow$ UNDEFINED;
ELSE
  temp $\leftarrow$ OperandSize $-$ 1;
  ZF $\leftarrow 0$;
  WHILE BIT[$r/m$, temp] = 0
  DO
    temp $\leftarrow$ temp $-$ 1;
    register $\leftarrow$ temp;
  OD;
FI;

**Description**

The BSR instruction scans the bits in the second word or doubleword operand from the most significant bit to the least significant bit. The ZF flag is set if all the bits are 0; otherwise, the ZF flag is cleared and the destination register is loaded with the bit index of the first set bit found when scanning in the reverse direction.

**Flags Affected**

The ZF flag is set if all bits are 0; otherwise, the ZF flag is cleared. OS, SF, AF, PF, CF = undefined.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
BSWAP — Byte Swap

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F C8h</td>
<td>BSWAP r32</td>
<td>1</td>
<td>Swap bytes to convert little/big endian data in a 32-bit register to big/little endian form.</td>
</tr>
</tbody>
</table>

**Operation**

TEMP ← r32
r32(7..0) ← TEMP(31..24)
r32(15..8) ← TEMP(23..16)
r32(23..16) ← TEMP(15..8)
r32(31..24) ← TEMP(7..0)

**Description**

The BSWAP instruction reverses the byte order of a 32-bit register, converting a value in little/big endian form to big/little endian form. When BSWAP is used with 16-bit operand size, the result left in the destination register is undefined.

**Flags Affected**

None.

**Protected Mode Exceptions**

None.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

None.

**Notes**

BSWAP is not supported on Intel386 processors. See Section 3.11 to use BSWAP compatible with Intel386 processors.
BT – Bit Test

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F A3</td>
<td>BT r/m16,r16</td>
<td>3/8</td>
<td>Save bit in carry flag</td>
</tr>
<tr>
<td>0F A3</td>
<td>BT r/m32,r32</td>
<td>3/8</td>
<td>Save bit in carry flag</td>
</tr>
<tr>
<td>0F BA /4 ib</td>
<td>BT r/m16,imm8</td>
<td>3/3</td>
<td>Save bit in carry flag</td>
</tr>
<tr>
<td>0F BA /4 ib</td>
<td>BT r/m32,imm8</td>
<td>3/3</td>
<td>Save bit in carry flag</td>
</tr>
</tbody>
</table>

Operation

CF ← BIT[LeftSRC, RightSRC];

Description

The BT instruction saves the value of the bit indicated by the base (first operand) and the bit offset (second operand) into the CF flag.

Flags Affected

The CF flag contains the value of the selected bit.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

The index of the selected bit can be given by the immediate constant in the instruction or by a value in a general register. Only an 8-bit immediate value is used in the instruction. This operand is taken modulo 32, so the range of immediate bit offsets is 0..31. This allows any bit within a register to be selected. For memory bit strings, this immediate field gives only the bit offset within a word or doubleword. Immediate bit offsets larger than 31 are supported by using the immediate bit offset field in combination with the
displacement field of the memory operand. The low-order 3 to 5 bits of the immediate bit offset are stored in the immediate bit offset field, and the high-order bits are shifted and combined with the byte displacement in the addressing mode by the assembler. The processor will ignore the high order bits if they are not zero.

When accessing a bit in memory, the processor may access four bytes starting from the memory address given by:

\[
\text{Effective Address} + (4 \times (\text{BitOffset DIV 32}))
\]

for a 32-bit operand size, or two bytes starting from the memory address given by:

\[
\text{Effective Address} + (2 \times (\text{BitOffset DIV 16}))
\]

for a 16-bit operand size. It may do so even when only a single byte needs to be accessed in order to reach the given bit. You must therefore avoid referencing areas of memory close to address space holes. In particular, avoid references to memory-mapped I/O registers. Instead, use the MOV instructions to load from or store to these addresses, and use the register form of these instructions to manipulate the data.
BTC — Bit Test and Complement

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F BB</td>
<td>BTC r/m16,r16</td>
<td>6/13</td>
<td>Save bit in carry flag and complement</td>
</tr>
<tr>
<td>0F BB</td>
<td>BTC r/m32,r32</td>
<td>6/13</td>
<td>Save bit in carry flag and complement</td>
</tr>
<tr>
<td>0F BA /7 ib</td>
<td>BTC r/m16,immB</td>
<td>6/8</td>
<td>Save bit in carry flag and complement</td>
</tr>
<tr>
<td>0F BA /7 ib</td>
<td>BTC r/m32,immB</td>
<td>6/8</td>
<td>Save bit in carry flag and complement</td>
</tr>
</tbody>
</table>

**Operation**

\[ CF \leftarrow \text{BIT}[\text{LeftSRC, RightSRC}]; \]
\[ \text{BIT}[\text{LeftSRC, RightSRC}] \leftarrow \text{NOT BIT}[\text{LeftSRC, RightSRC}]; \]

**Description**

The BTC instruction saves the value of the bit indicated by the base (first operand) and the bit offset (second operand) into the CF flag and then complements the bit.

**Flags Affected**

The CF flag contains the complement of the selected bit.

**Protected Mode Exceptions**

- #GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Notes**

The index of the selected bit can be given by the immediate constant in the instruction or by a value in a general register. Only an 8-bit immediate value is used in the instruction. This operand is taken modulo 32, so the range of immediate bit offsets is 0..31. This allows any bit within a register to be selected. For memory bit strings, this immediate field gives only the bit offset within a word or doubleword. Immediate bit offsets larger than 31 are supported by using the immediate bit offset field in combination with the
displacement field of the memory operand. The low-order 3 to 5 bits of the immediate bit offset are stored in the immediate bit offset field, and the high-order bits are shifted and combined with the byte displacement in the addressing mode by the assembler. The processor will ignore the high order bits if they are not zero.

When accessing a bit in memory, the processor may access four bytes starting from the memory address given by:

\[
\text{Effective Address} + (4 \times (\text{BitOffset \text{ DIV} 32}))
\]

for a 32-bit operand size, or two bytes starting from the memory address given by:

\[
\text{Effective Address} + (2 \times (\text{BitOffset \text{ DIV} 16}))
\]

for a 16-bit operand size. It may do so even when only a single byte needs to be accessed in order to reach the given bit. You must therefore avoid referencing areas of memory close to address space holes. In particular, avoid references to memory-mapped I/O registers. Instead, use the MOV instructions to load from or store to these addresses, and use the register form of these instructions to manipulate the data.
BTR — Bit Test and Reset

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F B3</td>
<td>BTR r/m16.r16</td>
<td>6/13</td>
<td>Save bit in carry flag and reset</td>
</tr>
<tr>
<td>0F B3</td>
<td>BTR r/m32.r32</td>
<td>6/13</td>
<td>Save bit in carry flag and reset</td>
</tr>
<tr>
<td>0F BA /6 ib</td>
<td>BTR r/m16,immB</td>
<td>6/8</td>
<td>Save bit in carry flag and reset</td>
</tr>
<tr>
<td>0F BA /6 ib</td>
<td>BTR r/m32,immB</td>
<td>6/8</td>
<td>Save bit in carry flag and reset</td>
</tr>
</tbody>
</table>

Operation

CF ← BIT[LeftSRC, RightSRC];
BIT[LeftSRC, RightSRC] ← 0;

Description

The BTR instruction saves the value of the bit indicated by the base (first operand) and the bit offset (second operand) into the CF flag and then stores 0 in the bit.

Flags Affected

The CF flag contains the value of the selected bit.

Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

The index of the selected bit can be given by the immediate constant in the instruction or by a value in a general register. Only an 8-bit immediate value is used in the instruction. This operand is taken modulo 32, so the range of immediate bit offsets is 0..31. This allows any bit within a register to be selected. For memory bit strings, this immediate field gives only the bit offset within a word or doubleword. Immediate bit offsets larger than 31 (or 15) are supported by using the immediate bit offset field in combination with
the displacement field of the memory operand. The low-order 3 to 5 bits of the imme-
diate bit offset are stored in the immediate bit offset field, and the high-order bits are
shifted and combined with the byte displacement in the addressing mode by the assem-
bler. The processor will ignore the high order bits if they are not zero.

When accessing a bit in memory, the processor may access four bytes starting from the
memory address given by:

\[ \text{Effective Address} + 4 \times (\text{BitOffset DIV 32}) \]

for a 32-bit operand size, or two bytes starting from the memory address given by:

\[ \text{Effective Address} + 2 \times (\text{BitOffset DIV 16}) \]

for a 16-bit operand size. It may do so even when only a single byte needs to be accessed
in order to reach the given bit. You must therefore avoid referencing areas of memory
close to address space holes. In particular, avoid references to memory-mapped I/O
registers. Instead, use the MOV instructions to load from or store to these addresses,
and use the register form of these instructions to manipulate the data.
BTS — Bit Test and Set

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F AB</td>
<td>BTS r/m16,r16</td>
<td>6/13</td>
<td>Save bit in carry flag and set</td>
</tr>
<tr>
<td>0F AB</td>
<td>BTS r/m32,r32</td>
<td>6/13</td>
<td>Save bit in carry flag and set</td>
</tr>
<tr>
<td>0F BA /5 ib</td>
<td>BTS r/m16,imm8</td>
<td>6/8</td>
<td>Save bit in carry flag and set</td>
</tr>
<tr>
<td>0F BA /5 ib</td>
<td>BTS r/m32,imm8</td>
<td>6/8</td>
<td>Save bit in carry flag and set</td>
</tr>
</tbody>
</table>

**Operation**

CF ← BIT[LeftSRC, RightSRC];
BIT[LeftSRC, RightSRC] ← 1;

**Description**

The BTS instruction saves the value of the bit indicated by the base (first operand) and the bit offset (second operand) into the CF flag and then stores 1 in the bit.

**Flags Affected**

The CF flag contains the value of the selected bit.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Notes**

The index of the selected bit can be given by the immediate constant in the instruction or by a value in a general register. Only an 8-bit immediate value is used in the instruction. This operand is taken modulo 32, so the range of immediate bit offsets is 0..31. This allows any bit within a register to be selected. For memory bit strings, this immediate field gives only the bit offset within a word or doubleword. Immediate bit offsets larger than 31 are supported by using the immediate bit offset field in combination with the
displacement field of the memory operand. The low-order 3 to 5 bits of the immediate bit offset are stored in the immediate bit offset field, and the high order bits are shifted and combined with the byte displacement in the addressing mode by the assembler. The processor will ignore the high order bits if they are not zero.

When accessing a bit in memory, the processor may access four bytes starting from the memory address given by:

\[
\text{Effective Address} + (4 \times (\text{BitOffset DIV 32}))
\]

for a 32-bit operand size, or two bytes starting from the memory address given by:

\[
\text{Effective Address} + (2 \times (\text{BitOffset DIV 16}))
\]

for a 16-bit operand size. It may do this even when only a single byte needs to be accessed in order to get at the given bit. You must therefore be careful to avoid referencing areas of memory close to address space holes. In particular, avoid references to memory-mapped I/O registers. Instead, use the MOV instructions to load from or store to these addresses, and use the register form of these instructions to manipulate the data.
CALL — Call Procedure

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>E8 cw</td>
<td>CALL rel16</td>
<td>3</td>
<td>Call near, displacement relative to next instruction</td>
</tr>
<tr>
<td>FF /2</td>
<td>CALL r/m16</td>
<td>5/5</td>
<td>Call near, register indirect/memory indirect</td>
</tr>
<tr>
<td>9A cd</td>
<td>CALL ptr16:16</td>
<td>18, pm=20</td>
<td>Call intersegment, to full pointer given</td>
</tr>
<tr>
<td>9A cd</td>
<td>CALL ptr16:16</td>
<td>pm=35</td>
<td>Call gate, same privilege</td>
</tr>
<tr>
<td>9A cd</td>
<td>CALL ptr16:16</td>
<td>pm=69</td>
<td>Call gate, more privilege, no parameters</td>
</tr>
<tr>
<td>9A cd</td>
<td>CALL ptr16:16</td>
<td>pm=77+4x</td>
<td>Call gate, more privilege, x parameters</td>
</tr>
<tr>
<td>9A cd</td>
<td>CALL ptr16:16</td>
<td>pm=37+ts</td>
<td>Call to task</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:16</td>
<td>17, pm=20</td>
<td>Call intersegment, address at r/m dword</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:16</td>
<td>pm=35</td>
<td>Call gate, same privilege</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:16</td>
<td>pm=69</td>
<td>Call gate, more privilege, no parameters</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:16</td>
<td>pm=77+4x</td>
<td>Call gate, more privilege, x parameters</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:16</td>
<td>pm=37+ts</td>
<td>Call to task</td>
</tr>
<tr>
<td>E8 cd</td>
<td>CALL rel32</td>
<td>3</td>
<td>Call near, displacement relative to next instruction</td>
</tr>
<tr>
<td>FF /2</td>
<td>CALL r/m32</td>
<td>5/5</td>
<td>Call near, indirect</td>
</tr>
<tr>
<td>9A cp</td>
<td>CALL ptr16:32</td>
<td>18, pm=20</td>
<td>Call intersegment, to full pointer given</td>
</tr>
<tr>
<td>9A cp</td>
<td>CALL ptr16:32</td>
<td>pm=35</td>
<td>Call gate, same privilege</td>
</tr>
<tr>
<td>9A cp</td>
<td>CALL ptr16:32</td>
<td>pm=69</td>
<td>Call gate, more privilege, no parameters</td>
</tr>
<tr>
<td>9A cp</td>
<td>CALL ptr16:32</td>
<td>pm=77+4x</td>
<td>Call gate, more privilege, x parameters</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:32</td>
<td>17, pm=20</td>
<td>Call intersegment, address at r/m dword</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:32</td>
<td>pm=35</td>
<td>Call gate, same privilege</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:32</td>
<td>pm=69</td>
<td>Call gate, more privilege, no parameters</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:32</td>
<td>pm=77+4x</td>
<td>Call gate, more privilege, x parameters</td>
</tr>
<tr>
<td>FF /3</td>
<td>CALL m16:32</td>
<td>pm=37+ts</td>
<td>Call to task</td>
</tr>
</tbody>
</table>

NOTE: Values of ts are given by the following table:

<table>
<thead>
<tr>
<th>Old Task</th>
<th>New Task to Intel486™ CPU TSS</th>
<th>New Task to 80286 TSS</th>
<th>New Task to VM TSS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VM/Intel486 CPU/80286 TSS</td>
<td>199</td>
<td>180</td>
<td>177</td>
</tr>
</tbody>
</table>

Operation

IF rel16 or rel32 type of call  
THEN (* near relative call *)  
  IF OperandSize = 16  
    THEN  
      Push(IP);  
      EIP ← (EIP + rel16) AND 0000FFFFH;  
    ELSE (* OperandSize = 32 *)  
      Push(EIP);  
      EIP ← EIP + rel32;  
    FI;  
  FI;

IF r/m16 or r/m32 type of call  
THEN (* near absolute call *)  
  IF OperandSize = 16  
    THEN  
      Push(IP);  
  FI;
EIP ← [r/m16] AND 0000FFFFH;
ELSE (* OperandSize = 32 *)
    Push(EIP);
    EIP ← [r/m32];
    Fi;
    Fi;

IF (PE = 0 OR (PE = 1 AND VM = 1))
(* real mode or virtual 8086 mode *)
    AND instruction = far CALL
(* i.e., operand type is m16:16, m16:32, ptr16:16, ptr16:32 *)
THEN
    IF OperandSize = 16
    THEN
        Push(CS);
        Push(IP); (* address of next instruction; 16 bits *)
    ELSE
        Push(CS); (* padded with 16 high-order bits *)
        Push(EIP); (* address of next instruction; 32 bits *)
    Fi;
    IF operand type is m16:16 or m16:32
    THEN (* indirect far call *)
        IF OperandSize = 16
        THEN
            CS:IP ← [m16:16];
            EIP ← EIP AND 0000FFFFH; (* clear upper 16 bits *)
        ELSE (* OperandSize = 32 *)
            CS:EIP ← [m16:32];
        Fi;
        Fi;
    IF operand type is ptr16:16 or ptr16:32
    THEN (* direct far call *)
        IF OperandSize = 16
        THEN
            CS:IP ← ptr16:16;
            EIP ← EIP AND 0000FFFFH; (* clear upper 16 bits *)
        ELSE (* OperandSize = 32 *)
            CS:EIP ← ptr16:32;
        Fi;
        Fi;
    Fi;

IF (PE = 1 AND VM = 0) (* Protected mode, not V86 mode *)
    AND instruction = far CALL
THEN
    If indirect, then check access of EA doubleword;
    #GP(0) if limit violation;
    New CS selector must not be null else #GP(0);
    Check that new CS selector index is within its
descriptor table limits; else #GP(new CS selector);
Examine AR byte of selected descriptor for various legal values;
  depending on value:
  go to CONFORMING-CODE-SEGMENT;
  go to NONCONFORMING-CODE-SEGMENT;
  go to CALL-GATE;
  go to TASK-GATE;
  go to TASK-STATE-SEGMENT;
ELSE #GP(code segment selector);
FI;

CONFORMING-CODE-SEGMENT:
  DPL must be ≤ CPL ELSE #GP(code segment selector);
  Segment must be present ELSE #NP(code segment selector);
  Stack must be big enough for return address ELSE #SS(0);
  Instruction pointer must be in code segment limit ELSE #GP(0);
  Load code segment descriptor into CS register;
  Load CS with new code segment selector;
  Load EIP with zero-extend(new offset);
  IF OperandSize = 16 THEN EIP ← EIP AND 0000FFFFH; FI;

NONCONFORMING-CODE-SEGMENT:
  RPL must be ≤ CPL ELSE #GP(code segment selector)
  DPL must be = CPL ELSE #GP(code segment selector)
  Segment must be present ELSE #NP(code segment selector)
  Stack must be big enough for return address ELSE #SS(0)
  Instruction pointer must be in code segment limit ELSE #GP(0)
  Load code segment descriptor into CS register
  Load CS with new code segment selector
  Set RPL of CS to CPL
  Load EIP with zero-extend(new offset);
  IF OperandSize = 16 THEN EIP ← EIP AND 0000FFFFH; FI;

CALL-GATE:
  Call gate DPL must be ≥ CPL ELSE #GP(call gate selector)
  Call gate DPL must be ≥ RPL ELSE #GP(call gate selector)
  Call gate must be present ELSE #NP(call gate selector)
Examine code segment selector in call gate descriptor:
  Selector must not be null ELSE #GP(0)
  Selector must be within its descriptor table
    limits ELSE #GP(code segment selector)
  AR byte of selected descriptor must indicate code
    segment ELSE #GP(code segment selector)
  DPL of selected descriptor must be ≤ CPL ELSE
    #GP(code segment selector)
  IF non-conforming code segment AND DPL < CPL
  THEN go to MORE-PRIVILEGE
  ELSE go to SAME-PRIVILEGE
  FI;
MORE-PRIVILEGE:
Get new SS selector for new privilege level from TSS
  Check selector and descriptor for new SS:
    Selector must not be null ELSE #TS(0)
    Selector index must be within its descriptor
      table limits ELSE #TS(SS selector)
    Selector’s RPL must equal DPL of code segment
      ELSE #TS(SS selector)
    Stack segment DPL must equal DPL of code
      segment ELSE #TS(SS selector)
    Descriptor must indicate writable data segment
      ELSE #TS(SS selector)
    Segment present ELSE #SS(SS selector)
IF OperandSize = 32
  THEN
    New stack must have room for parameters plus 16 bytes
      ELSE #SS(SS selector)
    EIP must be in code segment limit ELSE #GP(0)
    Load new SS:eSP value from TSS
    Load new CS:EIP value from gate
  ELSE
    New stack must have room for parameters plus 8 bytes
      ELSE #SS(SS selector)
    IP must be in code segment limit ELSE #GP(0)
    Load new SS:eSP value from TSS
    Load new CS:IP value from gate
FI;
  Load CS descriptor
  Load SS descriptor
  Push long pointer of old stack onto new stack
  Get word count from call gate, mask to 5 bits
  Copy parameters from old stack onto new stack
  Push return address onto new stack
  Set CPL to stack segment DPL
  Set RPL of CS to CPL

SAME-PRIVILEGE:
IF OperandSize = 32
  THEN
    Stack must have room for 6-byte return address (padded to 8 bytes)
      ELSE #SS(0)
    EIP must be within code segment limit ELSE #GP(0)
    Load CS:EIP from gate
  ELSE
    Stack must have room for 4-byte return address ELSE #SS(0)
    IP must be within code segment limit ELSE #GP(0)
    Load CS:IP from gate
FI;
INSTRUCTION SET

Push return address onto stack
Load code segment descriptor into CS register.
Set RPL of CS to CPL

TASK-GATE:
Task gate DPL must be ≥ CPL ELSE #TS(gate selector)
Task gate DPL must be ≥ RPL ELSE #TS(gate selector)
Task Gate must be present ELSE #NP(gate selector)
Examine selector to TSS, given in Task Gate descriptor:
Must specify global in the local/global bit ELSE #TS(TSS selector)
Index must be within GDT limits ELSE #TS(TSS selector)
TSS descriptor AR byte must specify nonbusy TSS
ELSE #TS(TSS selector)
Task State Segment must be present ELSE #NP(TSS selector)
SWITCH-TASKS (with nesting) to TSS
IP must be in code segment limit ELSE #TS(0)

TASK-STATE-SEGMENT:
TSS DPL must be ≥ CPL ELSE #TS(TSS selector)
TSS DPL must be ≥ RPL ELSE #TS(TSS selector)
TSS descriptor AR byte must specify available TSS
ELSE #TS(TSS selector)
Task State Segment must be present ELSE #NP(TSS selector)
SWITCH-TASKS (with nesting) to TSS
IP must be in code segment limit ELSE #TS(0)

Description

The CALL instruction causes the procedure named in the operand to be executed. When the procedure is complete (a return instruction is executed within the procedure), execution continues at the instruction that follows the CALL instruction.

The action of the different forms of the instruction are described below.

Near calls are those with destinations of type r/m16, r/m32, rel16, rel32; changing or saving the segment register value is not necessary. The CALL rel16 and CALL rel32 forms add a signed offset to the address of the instruction following the CALL instruction to determine the destination. The rel16 form is used when the instruction's operand-size attribute is 16 bits; rel32 is used when the operand-size attribute is 32 bits. The result is stored in the 32-bit EIP register. With rel16, the upper 16 bits of the EIP register are cleared, resulting in an offset whose value does not exceed 16 bits. CALL r/m16 and CALL r/m32 specify a register or memory location from which the absolute segment offset is fetched. The offset fetched from r/m is 32 bits for an operand-size attribute of 32 (r/m32), or 16 bits for an operand-size of 16 (r/m16). The offset of the instruction following the CALL instruction is pushed onto the stack. It will be popped by a near RET instruction within the procedure. The CS register is not changed by this form of CALL.
The far calls, CALL ptr16:16 and CALL ptr16:32, use a four-byte or six-byte operand as a long pointer to the procedure called. The CALL m16:16 and m16:32 forms fetch the long pointer from the memory location specified (indirection). In Real Address Mode or Virtual 8086 Mode, the long pointer provides 16 bits for the CS register and 16 or 32 bits for the EIP register (depending on the operand-size attribute). These forms of the instruction push both the CS and IP or EIP registers as a return address.

In Protected Mode, both long pointer forms consult the AR byte in the descriptor indexed by the selector part of the long pointer. Depending on the value of the AR byte, the call will perform one of the following types of control transfers:

- A far call to the same protection level
- An inter-protection level far call
- A task switch

A CALL-indirect-thru-memory, which uses the stack pointer (ESP) as a base register, references memory before the CALL. The base used is the value of the ESP before the instruction executes.

For more information on Protected Mode control transfers, refer to Chapter 6 and Chapter 7.

Flags Affected

All flags are affected if a task switch occurs; no flags are affected if a task switch does not occur.

Protected Mode Exceptions

For far calls: #GP, #NP, #SS, and #TS, as indicated in the “Operation” section.

For near direct calls: #GP(0) if procedure location is beyond the code segment limits; #SS(0) if pushing the return address exceeds the bounds of the stack segment; #PF (fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

For a near indirect call: #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #GP(0) if the indirect offset obtained is beyond the code segment limits; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

Any far call from a 32-bit code segment to a 16-bit code segment should be made from the first 64K bytes of the 32-bit code segment, because the operand-size attribute of the instruction is set to 16, allowing only a 16-bit return address offset to be saved.
CBW/CWDE—Convert Byte to Word/Convert Word to Doubleword

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>98</td>
<td>CBW</td>
<td>3</td>
<td>AX ← sign-extend of AL</td>
</tr>
<tr>
<td>98</td>
<td>CWDE</td>
<td>3</td>
<td>EAX ← sign-extend of AX</td>
</tr>
</tbody>
</table>

Operation

IF OperandSize = 16 (* instruction = CBW *)
THEN AX ← SignExtend(AL);
ELSE (* OperandSize = 32, instruction = CWDE *)
    EAX ← SignExtend(AX);
FI;

Description

The CBW instruction converts the signed byte in the AL register to a signed word in the AX register by extending the most significant bit of the AL register (the sign bit) into all of the bits of the AH register. The CWDE instruction converts the signed word in the AX register to a doubleword in the EAX register by extending the most significant bit of the AX register into the two most significant bytes of the EAX register. Note that the CWDE instruction is different from the CWD instruction. The CWD instruction uses the DX:AX register pair rather than the EAX register as a destination.

Flags Affected

None.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
CLC — Clear Carry Flag

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FA</td>
<td>CLC</td>
<td>2</td>
<td>Clear carry flag</td>
</tr>
</tbody>
</table>

Operation

CF ← 0;

Description

The CLC instruction clears the CF flag. It does not affect other flags or registers.

Flags Affected

The CF flag is cleared.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
CLD—Clear Direction Flag

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FC</td>
<td>CLD</td>
<td>2</td>
<td>Clear direction flag; SI and DI will increment during string instructions</td>
</tr>
</tbody>
</table>

Operation

DF ← 0;

Description

The CLD instruction clears the direction flag. No other flags or registers are affected. After a CLD instruction is executed, string operations will increment the index registers (SI and/or DI) that they use.

Flags Affected

The DF flag is cleared.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
CLI — Clear Interrupt Flag

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FA</td>
<td>CLI</td>
<td>5</td>
<td>Clear interrupt flag; interrupts disabled</td>
</tr>
</tbody>
</table>

**Operation**

IF $\leftarrow 0$;

**Description**

The CLI instruction clears the IF flag if the current privilege level is at least as privileged as IOPL. No other flags are affected. External interrupts are not recognized at the end of the CLI instruction or from that point on until the IF flag is set.

**Flags Affected**

The IF flag is cleared.

**Protected Mode Exceptions**

#GP(0) if the current privilege level is greater (has less privilege) than the I/O privilege level in the flags register. The I/O privilege level specifies the least privileged level at which I/O can be performed.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

#GP(0) as for Protected Mode.
CLTS — Clear Task-Switched Flag in CR0

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 06</td>
<td>CLTS</td>
<td>7</td>
<td>Clear task-switched flag</td>
</tr>
</tbody>
</table>

**Operation**

TS Flag in CR0 ← 0;

**Description**

The CLTS instruction clears the task-switched (TS) flag in the CR0 register. This flag is set by the processor every time a task switch occurs. The TS flag is used to manage processor extensions as follows:

- Every execution of an ESC instruction is trapped if the TS flag is set.
- Execution of a WAIT instruction is trapped if the MP flag and the TS flag are both set.

Thus, if a task switch was made after an ESC instruction was begun, the floating-point unit's context may need to be saved before a new ESC instruction can be issued. The fault handler saves the context and clears the TS flag.

The CLTS instruction appears in operating system software, not in application programs. It is a privileged instruction that can only be executed at privilege level 0.

**Flags Affected**

The TS flag is cleared (the TS flag is in the CR0 register, not the flags register).

**Protected Mode Exceptions**

#GP(0) if the CLTS instruction is executed with a current privilege level other than 0.

**Real Address Mode Exceptions**

None (valid in Real Address Mode to allow initialization for Protected Mode).

**Virtual 8086 Mode Exceptions**

Same exceptions as in Protected Mode.
CMC — Complement Carry Flag

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F5</td>
<td>CMC</td>
<td>2</td>
<td>Complement carry flag</td>
</tr>
</tbody>
</table>

Operation

CF ← NOT CF;

Description

The CMC instruction reverses the setting of the CF flag. No other flags are affected.

Flags Affected

The CF flag contains the complement of its original value.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
**CMP — Compare Two Operands**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3C /b</td>
<td>CMP AL,imm8</td>
<td>1</td>
<td>Compare immediate byte to AL</td>
</tr>
<tr>
<td>3D /w</td>
<td>CMP AX,imm16</td>
<td>1</td>
<td>Compare immediate word to AX</td>
</tr>
<tr>
<td>3D /d</td>
<td>CMP EAX,imm32</td>
<td>1</td>
<td>Compare immediate dword to EAX</td>
</tr>
<tr>
<td>B0 /ib</td>
<td>CMP r/m8,imm8</td>
<td>1/2</td>
<td>Compare immediate byte to r/m byte</td>
</tr>
<tr>
<td>B1 /iw</td>
<td>CMP r/m16,imm16</td>
<td>1/2</td>
<td>Compare immediate word to r/m word</td>
</tr>
<tr>
<td>B1 /id</td>
<td>CMP r/m32,imm32</td>
<td>1/2</td>
<td>Compare immediate dword to r/m dword</td>
</tr>
<tr>
<td>B3 /ib</td>
<td>CMP r/m16,imm8</td>
<td>1/2</td>
<td>Compare sign extended immediate byte to r/m word</td>
</tr>
<tr>
<td>B3 /id</td>
<td>CMP r/m32,imm8</td>
<td>1/2</td>
<td>Compare sign extended immediate byte to r/m dword</td>
</tr>
<tr>
<td>38 /r</td>
<td>CMP r/m8,8</td>
<td>1/2</td>
<td>Compare byte register to r/m byte</td>
</tr>
<tr>
<td>39 /r</td>
<td>CMP r/m16,r16</td>
<td>1/2</td>
<td>Compare word register to r/m word</td>
</tr>
<tr>
<td>39 /r</td>
<td>CMP r/m32,r32</td>
<td>1/2</td>
<td>Compare dword register to r/m dword</td>
</tr>
<tr>
<td>3A /r</td>
<td>CMP r8,r/m8</td>
<td>1/2</td>
<td>Compare r/m byte to byte register</td>
</tr>
<tr>
<td>3B /r</td>
<td>CMP r16,r/m16</td>
<td>1/2</td>
<td>Compare r/m word to word register</td>
</tr>
<tr>
<td>3B /r</td>
<td>CMP r32,r/m32</td>
<td>1/2</td>
<td>Compare r/m dword to dword register</td>
</tr>
</tbody>
</table>

**Operation**

LeftSRC - SignExtend(RightSRC);

(* CMP does not store a result; its purpose is to set the flags *)

**Description**

The CMP instruction subtracts the second operand from the first but, unlike the SUB instruction, does not store the result; only the flags are changed. The CMP instruction is typically used in conjunction with conditional jumps and the SETcc instruction. (Refer to Appendix D for the list of signed and unsigned flag tests provided.) If an operand greater than one byte is compared to an immediate byte, the byte value is first sign-extended.

**Flags Affected**

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
### Operation

IF (instruction = CMPSD) OR (instruction has operands of type DWORD) THEN OperandSize ← 32; ELSE OperandSize ← 16; FI; IF AddressSize = 16 THEN
  use SI for source-index and DI for destination-index
ELSE (* AddressSize = 32 *)
  use ESI for source-index and EDI for destination-index;
FI;
IF byte type of instruction THEN
  set ZF based on [source-index] - [destination-index]; (* byte comparison *)
  IF DF = 0 THEN IncDec ← 1 ELSE IncDec ← -1; FI;
ELSE
  IF OperandSize = 16 THEN
    set ZF based on [source-index] - [destination-index]; (* word comparison *)
    IF DF = 0 THEN IncDec ← 2 ELSE IncDec ← -2; FI;
  ELSE (* OperandSize = 32 *)
    set ZF based on [source-index] - [destination-index]; (* dword comparison *)
    IF DF = 0 THEN IncDec ← 4 ELSE IncDec ← -4; FI;
  FI;
FI;
source-index = source-index + IncDec;
destination-index = destination-index + IncDec;

### Description

The CMPS instruction compares the byte, word, or doubleword pointed to by the source-index register with the byte, word, or doubleword pointed to by the destination-index register.
If the address-size attribute of this instruction is 16 bits, the SI and DI registers will be used for source- and destination-index registers; otherwise the ESI and EDI registers will be used. Load the correct index values into the SI and DI (or ESI and EDI) registers before executing the CMPS instruction.

The comparison is done by subtracting the operand indexed by the destination-index register from the operand indexed by the source-index register.

Note that the direction of subtraction for the CMPS instruction is [SI] – [DI] or [ESI] – [EDI]. The left operand (SI or ESI) is the source and the right operand (DI or EDI) is the destination. This is the reverse of the usual Intel convention in which the left operand is the destination and the right operand is the source.

The result of the subtraction is not stored; only the flags reflect the change. The types of the operands determine whether bytes, words, or doublewords are compared. For the first operand (SI or ESI), the DS register is used, unless a segment override byte is present. The second operand (DI or EDI) must be addressable from the ES register; no segment override is possible.

After the comparison is made, both the source-index register and destination-index register are automatically advanced. If the DF flag is 0 (a CLD instruction was executed), the registers increment; if the DF flag is 1 (an STD instruction was executed), the registers decrement. The registers increment or decrement by 1 if a byte is compared, by 2 if a word is compared, or by 4 if a doubleword is compared.

The CMPSB, CMPSW and CMPSD instructions are synonyms for the byte, word, and doubleword CMPS instructions, respectively.

The CMPS instruction can be preceded by the REPE or REPNE prefix for block comparison of CX or ECX bytes, words, or doublewords. Refer to the description of the REP instruction for more information on this operation.

Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
### CMPXCHG – Compare and Exchange

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F B0/r</td>
<td>CMPXCHG r/m8,r8</td>
<td>6/7 if comparison is successful; 6/10 if comparison fails</td>
<td>Compare AL with r/m byte. If equal, set ZF and load byte reg into r/m byte. Else, clear ZF and load r/m byte into AL.</td>
</tr>
<tr>
<td>0F B1/r</td>
<td>CMPXCHG r/m16,r16</td>
<td>6/7 if comparison is successful; 6/10 if comparison fails</td>
<td>Compare AX with r/m word. If equal, set ZF and load word reg into r/m word. Else, clear ZF and load r/m word into AX.</td>
</tr>
<tr>
<td>0F B1/r</td>
<td>CMPXCHG r/m32,r32</td>
<td>6/7 if comparison is successful; 6/10 if comparison fails</td>
<td>Compare EAX with r/m dword. If equal, set ZF and load dword reg into r/m dword. Else, clear ZF and load r/m dword into EAX.</td>
</tr>
</tbody>
</table>

#### Operation

IF accumulator = DEST  
   ZF ← 1  
   DEST ← SRC  
ELSE  
   ZF ← 0  
   accumulator ← DEST

#### Description

The CMPXCHG instruction compares the accumulator (AL, AX, or EAX register) with DEST. If they are equal, SRC is loaded into DEST. Otherwise, DEST is loaded into the accumulator.

#### Flags Affected

The CF, PF, AF, SF, and OF flags are affected as if a CMP instruction had been executed with DEST and the accumulator as operands. The ZF flag is set if the destination operand and the accumulator are equal; otherwise it is cleared.

#### Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF (fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

#### Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in real-address mode; #PF (fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

This instruction can be used with a LOCK prefix. In order to simplify interface to the processor's bus, the destination operand receives a write cycle without regard to the result of the comparison. DEST is written back if the comparison fails, and SRC is written into the destination otherwise. (The processor never produces a locked read without also producing a locked write.) This instruction is not supported on Intel386 processors. See Section 3.11 to use CMPXCHG compatible with Intel386 processors.
CWD/CDQ—Convert Word to Doubleword/Convert Doubleword to Quadword

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>99</td>
<td>CWD</td>
<td>3</td>
<td>DX:AX ← sign-extend of AX</td>
</tr>
<tr>
<td>99</td>
<td>CDQ</td>
<td>3</td>
<td>EDX:EAX ← sign-extend of EAX</td>
</tr>
</tbody>
</table>

**Operation**

IF OperandSize = 16 (* CWD instruction *)
THEN
   IF AX < 0 THEN DX ← 0FFFFH; ELSE DX ← 0; FI;
ELSE (* OperandSize = 32, CDQ instruction *)
   IF EAX < 0 THEN EDX ← 0FFFFFFFFH; ELSE EDX ← 0; FI;
FI;

**Description**

The CWD instruction converts the signed word in the AX register to a signed doubleword in the DX:AX register pair by extending the most significant bit of the AX register into all the bits of the DX register. The CDQ instruction converts the signed doubleword in the EAX register to a signed 64-bit integer in the register pair EDX:EAX by extending the most significant bit of the EAX register (the sign bit) into all the bits of the EDX register. Note that the CWD instruction is different from the CWDE instruction. The CWDE instruction uses the EAX register as a destination, instead of the DX:AX register pair.

**Flags Affected**

None.

**Protected Mode Exceptions**

None.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

None.
DAA — Decimal Adjust AL after Addition

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>27</td>
<td>DAA</td>
<td>2</td>
<td>Decimal adjust AL after addition</td>
</tr>
</tbody>
</table>

Operation

tmpAL = AL
IF ((tmpAL AND 0FH) > 9) OR (AF = 1)
THEN
   AL ← tmpAL + 6;
   AF ← 1;
ELSE
   AF ← 0;
FI;
IF (tmpAL > 9FH) OR (CF = 1)
THEN
   AL ← tmpAL + 60H;
   CF ← 1;
ELSE CF ← 0;
FI;

Description

Execute the DAA instruction only after executing an ADD instruction that leaves a two-BCD-digit byte result in the AL register. The ADD operands should consist of two packed BCD digits. The DAA instruction adjusts the AL register to contain the correct two-digit packed decimal result.

Flags Affected

The AF and CF flags are set if there is a decimal carry, cleared if there is no decimal carry; the SF, ZF and PF flags are set according to the result. The OF flag is undefined.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
DAS—Decimal Adjust AL after Subtraction

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2F</td>
<td>DAS</td>
<td>2</td>
<td>Decimal adjust AL after subtraction</td>
</tr>
</tbody>
</table>

**Operation**

tmpAL = AL
IF (tmpAL AND 0FH) > 9 OR AF = 1 THEN
   AL ← tmpAL - 6;
   AF ← 1;
ELSE
   AF ← 0;
FI;
IF (tmpAL > 9FH) OR (CF = 1) THEN
   AL ← tmpAL - 60H;
   CF ← 1;
ELSE CF ← 0;
FI;

**Description**

Execute the DAS instruction only after a subtraction instruction that leaves a two-BCD-digit byte result in the AL register. The operands should consist of two packed BCD digits. The DAS instruction adjusts the AL register to contain the correct packed two-digit decimal result.

**Flags Affected**

The AF and CF flags are set if there is a decimal carry, cleared if there is no decimal carry; the SF, ZF and PF flags are set according to the result. The OF flag is undefined.

**Protected Mode Exceptions**

None.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

None.
DEC – Decrement by 1

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FE /1</td>
<td>DEC r/m8</td>
<td>1/3</td>
<td>Decrement r/m byte by 1</td>
</tr>
<tr>
<td>FF /1</td>
<td>DEC r/m16</td>
<td>1/3</td>
<td>Decrement r/m word by 1</td>
</tr>
<tr>
<td>48+rw</td>
<td>DEC r/m32</td>
<td>1/3</td>
<td>Decrement r/m dword by 1</td>
</tr>
<tr>
<td>48+rw</td>
<td>DEC r16</td>
<td>1</td>
<td>Decrement word register by 1</td>
</tr>
<tr>
<td>48+rw</td>
<td>DEC r32</td>
<td>1</td>
<td>Decrement dword register by 1</td>
</tr>
</tbody>
</table>

Operation

DEST ← DEST – 1;

Description

The DEC instruction subtracts 1 from the operand. The DEC instruction does not change the CF flag. To affect the CF flag, use the SUB instruction with an immediate operand of 1.

Flags Affected

The OF, SF, ZF, AF, and PF flags are set according to the result.

Protected Mode Exceptions

#GP(0) if the result is a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
DIV — Unsigned Divide

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F6/6</td>
<td>DIV AL, r/m8</td>
<td>16/16</td>
<td>Unsigned divide AX by r/m byte (AL=Quo, AH=Rem)</td>
</tr>
<tr>
<td>F7/6</td>
<td>DIV AX, r/m16</td>
<td>24/24</td>
<td>Unsigned divide DX:AX by r/m word (AX=Quo, DX=Rem)</td>
</tr>
<tr>
<td>F7/6</td>
<td>DIV EAX, r/m32</td>
<td>40/40</td>
<td>Unsigned divide EDX:EAX by r/m dword (EAX=Quo, EDX=Rem)</td>
</tr>
</tbody>
</table>

Operation

temp ← dividend / divisor;
IF temp does not fit in quotient
THEN Interrupt 0;
ELSE
   quotient ← temp;
   remainder ← dividend MOD (r/m);
FI;

Note: Divisions are unsigned. The divisor is given by the r/m operand. The dividend, quotient, and remainder use implicit registers. Refer to the table under “Description.”

Description

The DIV instruction performs an unsigned division. The dividend is implicit; only the divisor is given as an operand. The remainder is always less than the divisor. The type of the divisor determines which registers to use as follows:

<table>
<thead>
<tr>
<th>Size</th>
<th>Dividend</th>
<th>Divisor</th>
<th>Quotient</th>
<th>Remainder</th>
</tr>
</thead>
<tbody>
<tr>
<td>byte</td>
<td>AX</td>
<td>r/m8</td>
<td>AL</td>
<td>AH</td>
</tr>
<tr>
<td>word</td>
<td>DX:AX</td>
<td>r/m16</td>
<td>AX</td>
<td>DX</td>
</tr>
<tr>
<td>dword</td>
<td>EDX:EAX</td>
<td>r/m32</td>
<td>EAX</td>
<td>EDX</td>
</tr>
</tbody>
</table>

Flags Affected

The OF, SF, ZF, AF, PF, CF flags are undefined.

Protected Mode Exceptions

Interrupt 0 if the quotient is too large to fit in the designated register (AL, AX, or EAX), or if the divisor is 0; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Real Address Mode Exceptions

Interrupt 0 if the quotient is too big to fit in the designated register (AL, AX, or EAX), or if the divisor is 0; Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
ENTER - Make Stack Frame for Procedure Parameters

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C8 iw 00</td>
<td>ENTER imm16,0</td>
<td>14</td>
<td>Make procedure stack frame</td>
</tr>
<tr>
<td>C8 iw 01</td>
<td>ENTER imm16,1</td>
<td>17</td>
<td>Make stack frame for procedure parameters</td>
</tr>
<tr>
<td>C8 iw 0b</td>
<td>ENTER imm16,imm8</td>
<td>17+3n</td>
<td>Make stack frame for procedure parameters</td>
</tr>
</tbody>
</table>

**Operation**

level ← level MOD 32
IF OperandSize = 16 THEN Push(BP) ELSE Push (EBP) FI;
(* Save stack pointer *)
frame-ptr ← eSP
IF level > 0
THEN (* level is rightmost parameter *)
   FOR i ← 1 TO level - 1
   DO
      IF OperandSize = 16
      THEN
         BP ← BP - 2;
         Push[BP]
      ELSE (* OperandSize = 32 *)
         EBP ← EBP - 4;
         Push[EBP];
      FI;
   OD;
   Push(frame-ptr)
FI;
IF OperandSize = 16 THEN BP ← frame-ptr ELSE EBP ← frame-ptr; FI;
IF StackAddrSize = 16
THEN SP ← SP - First operand;
ELSE ESP ← ESP - ZeroExtend(First operand);
FI;

**Description**

The ENTER instruction creates the stack frame required by most block-structured high-level languages. The first operand specifies the number of bytes of dynamic storage allocated on the stack for the routine being entered. The second operand gives the lexical nesting level (0 to 31) of the routine within the high-level language source code. It determines the number of stack frame pointers copied into the new stack frame from the preceding frame. The BP register (or EBP, if the operand-size attribute is 32 bits) is the current stack frame pointer.

If the operand-size attribute is 16 bits, the processor uses the BP register as the frame pointer and the SP register as the stack pointer. If the operand-size attribute is 32 bits, the processor uses the EBP register for the frame pointer and the ESP register for the stack pointer.
If the second operand is 0, the ENTER instruction pushes the frame pointer (BP or EBP register) onto the stack; the ENTER instruction then subtracts the first operand from the stack pointer and sets the frame pointer to the current stack-pointer value.

For example, a procedure with 12 bytes of local variables would have an ENTER 12,0 instruction at its entry point and a LEAVE instruction before every RET instruction. The 12 local bytes would be addressed as negative offsets from the frame pointer.

Flags Affected

None.

Protected Mode Exceptions

#SS(0) if the SP or ESP value would exceed the stack limit at any point during instruction execution; #PF(fault-code) for a page fault.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
F2XM1 — Compute $2^x - 1$

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F0</td>
<td>F2XM1</td>
<td>242 (140-279)</td>
<td>2</td>
<td>Replace ST with $(2^{ST} - 1)$</td>
</tr>
</tbody>
</table>

**Operation**

$ST \leftarrow (2^{ST} - 1)$;

**Description**

F2XM1 replaces the contents of ST with $(2^{ST} - 1)$. ST must lie in the range $-1 < ST < 1$.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, U, D, I, IS.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

If the operand is outside the acceptable range, the result of F2XM1 is undefined.

The F2XM1 instruction is designed to produce a very accurate result even when the operand is close to zero. Larger errors are incurred for operands with magnitudes very close to 1.

Values other than 2 can be exponentiated using the formula

$$x^y = 2^{(y \times \log_2 x)}$$
The instructions FLDL2T and FLDL2E load the constants $\log_{10}10$ and $\log_{10}e$, respectively. FYL2X can be used to calculate $y \times \log_{2}x$ for arbitrary positive $x$. 
FABS — Absolute Value

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 E1</td>
<td>FABS</td>
<td>3</td>
<td>Replace ST with its absolute value.</td>
</tr>
</tbody>
</table>

**Operation**

sign bit of ST ← 0

**Description**

The absolute value instruction clears the sign bit of ST. This operation leaves a positive value unchanged, or replaces a negative value with a positive value of equal magnitude.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

IS.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

The invalid-operation exception is raised only on stack underflow, even if the operand is signalling NaN or is in an unsupported format.
INSTRUCTION SET

FADD/FADDP/FIADD — Add

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D8 /0</td>
<td>FADD m32 real</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Add m32real to ST.</td>
</tr>
<tr>
<td>DC /0</td>
<td>FADD m64real</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Add m64real to ST.</td>
</tr>
<tr>
<td>D8 C0+i</td>
<td>FADD ST, ST(i)</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Add ST(i) to ST.</td>
</tr>
<tr>
<td>DC C0+i</td>
<td>FADD ST(i), ST</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Add ST to ST(i).</td>
</tr>
<tr>
<td>DE C0+i</td>
<td>FADDP ST(i), ST</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Add ST to ST(i) and pop ST.</td>
</tr>
<tr>
<td>DE C1</td>
<td>FADD</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Add ST to ST(1) and pop ST.</td>
</tr>
<tr>
<td>DA /0</td>
<td>FIADD m32int</td>
<td>22.5 (19-32)</td>
<td>7 (5-17)</td>
<td>Add m32int to ST.</td>
</tr>
<tr>
<td>DE /0</td>
<td>FIADD m16int</td>
<td>24 (20-35)</td>
<td>7 (5-17)</td>
<td>Add m16int to ST</td>
</tr>
</tbody>
</table>

Operation

DEST ← DEST + SRC;
If instruction = FADDP THEN pop ST FI;

Description

The addition instructions add the source and destination operands and return the sum to the destination. The operand at the stack top can be doubled by coding:

FADD ST, ST(0)

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

P, U, O, D, I, IS.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF (fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

26-75
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF (fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

If the source operand is in memory, it is automatically converted to the extended-real format.
FBLD — Load Binary Coded Decimal

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DF /4</td>
<td>FBLD m80 dec</td>
<td>75 (70-103)</td>
<td>7.7 (2-8)</td>
<td>Push m80dec onto the FPU stack.</td>
</tr>
</tbody>
</table>

**Operation**

Decrement FPU stack-top pointer;
ST(0) ← SRC;

**Description**

FBLD converts the BCD source operand into extended-real format, and pushes it onto the FPU stack. See Figure 15-10 for BCD data layout.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

IS.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF (fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF (fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Notes**

The source is loaded without rounding error. The sign of the source is preserved, including the case where the value is negative zero.
The packed decimal digits are assumed to be in the range 0-9. The instruction does not check for invalid digits (A-FH), and the result of attempting to load an invalid encoding is undefined.

ST(7) must be empty to avoid causing an invalid-operation exception.
FBSTP — Store Binary Coded Decimal and Pop

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DF /6</td>
<td>FBSTP m80dec</td>
<td>175 (172-176)</td>
<td>Store ST in m80dec and pop ST.</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← ST(0);
pop ST FI;

**Description**

FBSTP converts the value in ST into a packed decimal integer, stores the result at the destination in memory, and pops ST. Non-integral values are first rounded according to the RC field of the control word. See Figure 15-10 for BCD data layout.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, I, IS.

**Protected Mode Exceptions**

#GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF (fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF (fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
FCHS – Change Sign

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 E0</td>
<td>FCHS</td>
<td>6</td>
<td>Replace ST with a value of opposite sign.</td>
</tr>
</tbody>
</table>

**Operation**

sign bit of ST ← NOT (sign bit of ST)

**Description**

The change sign instruction inverts the sign bit of ST. This operation replaces a positive value with a negative value of equal magnitude, or vice-versa.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

IS.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

The invalid-operation exception is raised only on stack underflow, even if the operand is a signalling NaN or is in an unsupported format.
FCLEX/FNCLEX — Clear Exceptions

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9B DB E2</td>
<td>FCLEX</td>
<td>7 + at least 3 for FWAIT</td>
<td>Clear floating-point exception flags after checking for floating-point error conditions.</td>
</tr>
<tr>
<td>DB E2</td>
<td>FNCLEX</td>
<td>7</td>
<td>Clear floating-point exception flags without checking for floating-point error conditions.</td>
</tr>
</tbody>
</table>

**Operation**

SW[0..7] ← 0;
SW[15] ← 0;

**Description**

FCLEX clears the exception flags, the exception status flag, and the busy flag of the FPU status word.

**FPU Flags Affected**

C0, C1, C2, C3 undefined.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

FCLEX checks for unmasked floating-point error conditions before clearing the exception flags; FNCLEX does not.
INSTRUCTION SET

FCOM/FCOMP/FCOMPP — Compare Real

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D8 /2</td>
<td>FCOM m32real</td>
<td>4</td>
<td>Compare ST with m32real.</td>
</tr>
<tr>
<td>DC /2</td>
<td>FCOM m64real</td>
<td>4</td>
<td>Compare ST with m64real.</td>
</tr>
<tr>
<td>D8 D0+i</td>
<td>FCOM ST(i)</td>
<td>4</td>
<td>Compare ST with ST(i).</td>
</tr>
<tr>
<td>D8 D1</td>
<td>FCOM</td>
<td>4</td>
<td>Compare ST with ST(1).</td>
</tr>
<tr>
<td>D8 /3</td>
<td>FCOMP m32real</td>
<td>4</td>
<td>Compare ST with m32real and pop ST.</td>
</tr>
<tr>
<td>DC /3</td>
<td>FCOMP m64real</td>
<td>4</td>
<td>Compare ST with m64real and pop ST.</td>
</tr>
<tr>
<td>D8 D8+i</td>
<td>FCOMP ST(i)</td>
<td>4</td>
<td>Compare ST with ST(i) and pop ST.</td>
</tr>
<tr>
<td>D8 D9</td>
<td>FCOMP</td>
<td>4</td>
<td>Compare ST with ST(1) and pop ST.</td>
</tr>
<tr>
<td>DE D9</td>
<td>FCOMPP</td>
<td>5</td>
<td>Compare ST with ST(1) and pop ST twice.</td>
</tr>
</tbody>
</table>

Operation

CASE (relation of operands) OF

Not comparable: C3, C2, C0 ← 111;
ST > SRC: C3, C2, C0 ← 000;
ST < SRC: C3, C2, C0 ← 001;
ST = SRC: C3, C2, C0 ← 100;

IF instruction = FCOMPP THEN pop ST; FI;
IF instruction = FCOMPP THEN pop ST; pop ST; Fi;

FPU Flags Affected

<table>
<thead>
<tr>
<th>FPU Flags</th>
<th>EFflags</th>
</tr>
</thead>
<tbody>
<tr>
<td>C0</td>
<td>CF</td>
</tr>
<tr>
<td>C1</td>
<td>Zero</td>
</tr>
<tr>
<td>C2</td>
<td>PF</td>
</tr>
<tr>
<td>C3</td>
<td>ZF</td>
</tr>
</tbody>
</table>

Description

The compare real instructions compare the stack top to the source, which can be a register or a single- or double-real memory operand. If no operand is encoded, ST is compared to ST(1). Following the instruction, the condition codes reflect the relation between ST and the source operand.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 as specified above.

Numeric Exceptions

D, I, IS.
Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF (fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFF; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF (fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

If either operand is a NaN or is in an undefined format, or if a stack fault occurs, the invalid-operation exception is raised, and the condition bits are set to "unordered."

The sign of zero is ignored, so that \(-0.0 = - +0.0.\)
FCOS — Cosine

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 FF</td>
<td>FCOS</td>
<td>241 (193-279)</td>
<td>2</td>
<td>Replace ST with its cosine</td>
</tr>
</tbody>
</table>

Operation

IF operand is in range
THEN
  C2 ← 0;
  ST ← cos(ST);
ELSE
  C2 ← 1;
FI;

Description

The cosine instruction replaces the contents of ST with cos(ST). ST, expressed in radians, must lie in the range $|\theta| < 2^{63}$.

FPU Flags Affected

C1, C2 as described in Table 15-1; C0, C3 undefined.

Numeric Exceptions

P, U, D, I, IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.
Notes

If the operand is outside the acceptable range, the C2 flag is set, and ST remains unchanged. It is the programmer's responsibility to reduce the operand to an absolute value smaller than $2^{63}$ by subtracting an appropriate integer multiple of $2 \pi$. See Section 17.5 for a discussion of the proper value to use for $\pi$ in performing such reductions.

The Intel486 CPU checks for interrupts while performing this instruction. It will be aborted to service an interrupt.
FDECSTP — Decrement Stack-Top Pointer

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F6</td>
<td>FDECSTP</td>
<td>3</td>
<td>Decrement top-of-stack pointer for FPU register stack.</td>
</tr>
</tbody>
</table>

**Operation**

IF TOP = 0
THEN TOP ← 7;
ELSE TOP ← TOP−1;
FI;

**Description**

FDECSTP subtracts one (without carry) from the three-bit TOP field of the FPU status word.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

The effect of FDECSTP is to rotate the stack. If does not alter register tags or contents, nor does it transfer data.
INSTRUCTION SET

FDIV/FDIVP/FIDIV — Divide

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D8 /6</td>
<td>FDIV m32real</td>
<td>73</td>
<td>70</td>
<td>Divide ST by m32real.</td>
</tr>
<tr>
<td>DC /6</td>
<td>FDIV m64real</td>
<td>73</td>
<td>70</td>
<td>Divide ST by m64real.</td>
</tr>
<tr>
<td>D8 F0+i</td>
<td>FDIV ST, ST(i)</td>
<td>73</td>
<td>70</td>
<td>Divide ST by ST(i)</td>
</tr>
<tr>
<td>DC F8+i</td>
<td>FDIV ST(i), ST</td>
<td>73</td>
<td>70</td>
<td>Replace ST(i) with ST(i) ÷ ST</td>
</tr>
<tr>
<td>DE F8+i</td>
<td>FDIVP ST(i), ST</td>
<td>73</td>
<td>70</td>
<td>Replace ST(i) with ST(i) ÷ ST; pop ST.</td>
</tr>
<tr>
<td>DE F9</td>
<td>FDIVP</td>
<td>73</td>
<td>70</td>
<td>Replace ST(1) with ST(1) ÷ ST; pop ST.</td>
</tr>
<tr>
<td>DA /6</td>
<td>FIDIV m32int</td>
<td>73</td>
<td>70</td>
<td>Divide ST by m32int.</td>
</tr>
<tr>
<td>DE /6</td>
<td>FIDIV m16int</td>
<td>73</td>
<td>70</td>
<td>Divide ST by m16int.</td>
</tr>
</tbody>
</table>

**Operation**

F DIV DEST, SCR
DEST ← DEST ÷ SCR
IF instruction = FDIVP THEN pop ST FI;

**Description**

The division instructions divide the stack top by the other operand and return the quotient to the destination.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, U, O, Z, D, I, IS.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

If the source operand is in memory, it is automatically converted to the extended-real format.

The performance of the division instructions depends on the PC (Precision Control) field of the FPU control word. If PC specifies a precision of 53 bits, the division instructions will execute in 62 clocks. If the specified precision is 24 bits, the division instructions will take only 35 clocks.
FDIVR/FDIVPR/FIDIVR — Reverse Divide

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D8 /7</td>
<td>FDIVR m32real</td>
<td>73</td>
<td>70</td>
<td>Replaces ST with m32real ÷ ST.</td>
</tr>
<tr>
<td>DC /7</td>
<td>FDIVR m64real</td>
<td>73</td>
<td>70</td>
<td>Replace ST with m64real ÷ ST.</td>
</tr>
<tr>
<td>D8 F8+i</td>
<td>FDIVR ST, ST(i)</td>
<td>73</td>
<td>70</td>
<td>Replace ST by ST(i) ÷ ST.</td>
</tr>
<tr>
<td>DC F0+i</td>
<td>FDIVR ST(i), ST</td>
<td>73</td>
<td>70</td>
<td>Divide ST(i) = ST ÷ ST(i).</td>
</tr>
<tr>
<td>DE F0+i</td>
<td>FDIVRP ST(i), ST</td>
<td>73</td>
<td>70</td>
<td>Divide ST(i) = ST ÷ ST(i) and pop ST.</td>
</tr>
<tr>
<td>DE F1</td>
<td>FDIVRP</td>
<td>73</td>
<td>70</td>
<td>Divide ST(1) = ST ÷ ST(1) and pop ST.</td>
</tr>
<tr>
<td>DA /7</td>
<td>FDIVR m32int</td>
<td>73</td>
<td>70</td>
<td>Replace ST with m32int ÷ ST.</td>
</tr>
<tr>
<td>DE /7</td>
<td>FDIVR m16int</td>
<td>73</td>
<td>70</td>
<td>Replace ST with m16int ÷ ST.</td>
</tr>
</tbody>
</table>

**Operation**

FDIVR DEST, SRC
DEST ← SRC ÷ DEST
IF instruction = FDIVRP THEN pop ST FI;

**Description**

The division instructions divide the other operand by the stack top and return the quotient to the destination.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, U, O, Z, D, I, IS.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

If the source operand is in memory, it is automatically converted to the extended-real format.

The performance of the reverse division instructions depends on the PC (Precision Control) field of the FPU control word. If PC specifies a precision of 53 bits, the reverse division instructions will execute in 62 clocks. If the specified precision is 24 bits, the reverse division instructions will take only 35 clocks.
FFREE—Free Floating-Point Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DD CO+i</td>
<td>FFREE ST(i)</td>
<td>3</td>
<td>Tag ST(i) as empty.</td>
</tr>
</tbody>
</table>

**Operation**

TAG(i) ← 11B;

**Description**

FFREE tags the destination register as empty.

**FPU Flags Affected**

C0, C1, C2, C3 undefined.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

FFREE does not affect the contents of the destination register. The floating-point stack-top pointer (TOP) is also unaffected.
INSTRUCTION SET

FICOM/FICOMP – Compare Integer

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DE /2</td>
<td>FICOM m16real</td>
<td>18 (16-20)</td>
<td>1</td>
<td>Compare ST with m16int.</td>
</tr>
<tr>
<td>DA /2</td>
<td>FICOM m32real</td>
<td>16.5 (15-17)</td>
<td>1</td>
<td>Compare ST with m32int.</td>
</tr>
<tr>
<td>DE /3</td>
<td>FICOMP m16int</td>
<td>18 (16-20)</td>
<td>1</td>
<td>Compare ST with m16int and pop ST.</td>
</tr>
<tr>
<td>DA /3</td>
<td>FICOMP m32int</td>
<td>16.5 (15-17)</td>
<td>1</td>
<td>Compare ST with m32int and pop ST.</td>
</tr>
</tbody>
</table>

Operation

CASE (relation of operands) OF

- Not comparable: C3, C2, C0 ← 111;
- ST > SRC: C3, C2, C0 ← 000;
- ST < SRC: C3, C2, C0 ← 001;
- ST = SRC: C3, C2, C0 ← 100;

IF instruction = FICOMP THEN pop ST; FI;

FPU Flags

<table>
<thead>
<tr>
<th>FPU Flags</th>
<th>EFlags</th>
</tr>
</thead>
<tbody>
<tr>
<td>C0</td>
<td>CF</td>
</tr>
<tr>
<td>C1</td>
<td>(none)</td>
</tr>
<tr>
<td>C2</td>
<td>PF</td>
</tr>
<tr>
<td>C3</td>
<td>ZF</td>
</tr>
</tbody>
</table>

Description

The compare integer instructions compare the stack top to the source. Following the instruction, the condition codes reflect the relation between ST and the source operand.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 as specified above.

Numeric Exceptions

D, I, IS.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.
Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

The memory operand is converted to extended-real format before the comparison is performed.

If either operand is a NaN or is in an undefined format, or if a stack fault occurs, the invalid-operation exception is raised, and the condition bits are set to "unordered."
FILD—Load Integer

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DF /0</td>
<td>FILD m16int</td>
<td>14.5 (13-16)</td>
<td>4</td>
<td>Push m16int onto the FPU stack.</td>
</tr>
<tr>
<td>DB /0</td>
<td>FILD m32int</td>
<td>11.5 (9-12)</td>
<td>4 (2-4)</td>
<td>Push m32int onto the FPU stack.</td>
</tr>
<tr>
<td>DF /5</td>
<td>FILD m64int</td>
<td>16.8 (10-18)</td>
<td>7.8 (2-8)</td>
<td>Push m64int onto the FPU stack.</td>
</tr>
</tbody>
</table>

Operation

Decrement FPU stack-top pointer;
ST(0) ← SRC;

Description

FILD converts the source signed integer operand into extended-real format, and pushes it onto the FPU stack.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

IS.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) fora page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to OFFFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

The source is loaded without rounding error.

ST(7) must be empty to avoid causing an invalid-operation exception.
FINCSTP — Increment Stack-Top Pointer

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F7</td>
<td>FINCSTP</td>
<td>3</td>
<td>Increment top-of-stack pointer for FPU register stack.</td>
</tr>
</tbody>
</table>

**Operation**

IF TOP = 7
THEN TOP ← 0;
ELSE TOP ← TOP + 1;
FI;

**Description**

FINCSTP adds one (without carry) to the three-bit TOP field of the FPU status word.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM is either EM or TS in CR0 is set.

**Notes**

The effect of FINCSTP is to rotate the stack. It does not alter register tags or contents, nor does it transfer data. It is not equivalent to popping the stack, because it does not set the tag of the old stack-top to empty.
FINIT/FNINIT—Initialize Floating-Point Unit

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB E3</td>
<td>FINIT</td>
<td>17+at least 3 for FWAIT</td>
<td>Initialize FPU after checking for unmasked floating-point error condition.</td>
</tr>
<tr>
<td>DB/E3</td>
<td>FNINIT</td>
<td>17</td>
<td>Initialize FPU without checking for unmasked floating-point error condition.</td>
</tr>
</tbody>
</table>

**Operation**

- CW ← 037FH; (* Control word *)
- SW ← 0; (* Status word *)
- TW ← FFFFH; (* Tag word *)
- FEA ← 0; FDS ← 0; (* Data pointer *)
- FIP ← 0; FOP ← 0; FCS ← 0; (* Instruction pointer *)

**Description**

The initialization instructions set the FPU into a known state, unaffected by any previous activity.

The FPU control word is set to 037FH (round to nearest, all exceptions masked, 64-bit prevision). The status word is cleared (no exception flags set, stack register R0 = stack-top). The stack registers are all tagged as empty. The error pointers (both instruction and data) are cleared.

**FPU Flags Affected**

C0, C1, C2, C3 cleared.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.
Notes

FINIT checks for unmasked floating-point error conditions before performing the initialization; FNINIT does not.

FINIT and FNINIT leave the FPU in the same state as that which results from a hardware RESET signal with Built-In Self-Test.

On the Intel486 processor, unlike the Intel387 math coprocessor, FINIT and FNINIT clear the error pointers.
FIST/FISTP – Store Integer

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DF /2</td>
<td>FIST m16int</td>
<td>33.4 (29-34)</td>
<td>Store ST in m16int.</td>
</tr>
<tr>
<td>DB /2</td>
<td>FIST m32int</td>
<td>32.4 (28-34)</td>
<td>Store ST in m32int.</td>
</tr>
<tr>
<td>DF /3</td>
<td>FISTP m16int</td>
<td>33.4 (29-34)</td>
<td>Store ST in m16int and pop ST.</td>
</tr>
<tr>
<td>DB /3</td>
<td>FISTP m32int</td>
<td>33.4 (29-34)</td>
<td>Store ST in m32int and pop ST.</td>
</tr>
<tr>
<td>DF /7</td>
<td>FISTP m64int</td>
<td>33.4 (29-34)</td>
<td>Store ST in m64int and pop ST.</td>
</tr>
</tbody>
</table>

Operation

DEST ← ST(0);
IF instruction = FISTP THEN pop ST FI;

Description

FIST converts the value in ST into a signed integer according to the RC field of the control word and transfers the result to the destination. ST remains unchanged. FIST accepts word and short integer destinations; FISTP accepts these and long integers as well.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

P, I, IS.

Protected Mode Exceptions

#GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

Negative zero is stored with the same encoding (00..00) as positive zero.

If the value is too large to represent as an integer, an I exception is raised. The masked response is to write the most negative integer to memory.
FLD — Local Real

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 /0</td>
<td>FLD m32real</td>
<td>3</td>
<td>Push m32real onto the FPU stack.</td>
</tr>
<tr>
<td>DD /0</td>
<td>FLD m64real</td>
<td>3</td>
<td>Push m64real onto the FPU stack.</td>
</tr>
<tr>
<td>DB /5</td>
<td>FLD m80real</td>
<td>6</td>
<td>Push m80real onto the FPU stack.</td>
</tr>
<tr>
<td>D9 C0+i</td>
<td>FLD ST(i)</td>
<td>4</td>
<td>Push ST(i) onto the FPU stack.</td>
</tr>
</tbody>
</table>

**Operation**

Decrement FPU stack-top pointer;
ST(0) ← SRC;

**Description**

FLD pushes the source operand onto the FPU stack. If the source is a register, the register number used is that before the stack-top pointer is decremented. In particular, coding

FLD ST(0)

duplicates the stack top.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

D, I, IS.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFH; Interrupt 7 if either EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

If the source operand is in single- or double-real format, it is automatically converted to the extended-real format. Loading an extended-real operand does not require conversion, so the I and D exceptions will not occur in this case.

ST(7) must be empty to avoid causing an invalid-operation exception.
INSTRUCTION SET

FLD1/FLDL2T/FLDL2E/
FLDPI/FLDLG2/FLDLN2/FLDZ — Load Constant

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 E8</td>
<td>FLD1</td>
<td>4</td>
<td>—</td>
<td>Push +1.0 onto the FPU Stack.</td>
</tr>
<tr>
<td>D9 E9</td>
<td>FLDL2T</td>
<td>8</td>
<td>2</td>
<td>Push (\log_{2}10) onto the FPU Stack.</td>
</tr>
<tr>
<td>D9 EA</td>
<td>FLDL2E</td>
<td>8</td>
<td>2</td>
<td>Push (\log_{2}e) onto the FPU Stack.</td>
</tr>
<tr>
<td>D9 EB</td>
<td>FLDPI</td>
<td>8</td>
<td>2</td>
<td>Push (\pi) onto the FPU Stack.</td>
</tr>
<tr>
<td>D9 EC</td>
<td>FLDLG2</td>
<td>8</td>
<td>2</td>
<td>Push (\log_{10}2) onto the FPU Stack.</td>
</tr>
<tr>
<td>D9 ED</td>
<td>FLDLN2</td>
<td>8</td>
<td>2</td>
<td>Push (\log_{10}2) onto the FPU Stack.</td>
</tr>
<tr>
<td>D9 EE</td>
<td>FLDZ</td>
<td>4</td>
<td>—</td>
<td>Push +0.0 onto the FPU Stack.</td>
</tr>
</tbody>
</table>

Operation

Decrement FPU stack-top pointer;
ST(0) ← CONSTANT;

Description

Each of the constant instructions pushes a commonly-used (in extended-real format) onto the FPU stack.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.

Notes

ST(7) must be empty to avoid an invalid exception.
INSTRUCTION SET

An internal 66-bit constant is used and rounded to external-real format (as specified by the RC bit of the control words). The precision exception is not raised.
FLDCW — Load Control Word

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 /5</td>
<td>FNLD CW m2byte</td>
<td>4</td>
<td>Load FPU control word from m2byte.</td>
</tr>
</tbody>
</table>

Operation

CW ← SRC;

Description

FLDCW replaces the current value of the FPU control word with the value contained in the specified memory word.

FPU Flags Affected

C0, C1, C2, C3 undefined.

Numeric Exceptions

None, except for unmasking an existing exception.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

FLDCW is typically used to establish or change the FPU’s mode of operation.
If an exception bit in the status word is set, loading a new control word that unmask
that exception will result in a floating-point error condition. When changing modes, the
recommended procedure is to clear any pending exceptions before loading the new con-
trol word.
FLDENV — Load FPU Environment

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 /4</td>
<td>FLDENV m14/28byte</td>
<td>.44 real or virtual/34 protected</td>
<td>Load FPU environment from m14byte or m28byte.</td>
</tr>
</tbody>
</table>

**Operation**

FPU environment ← SRC;

**Description**

FLDENV reloads the FPU environment from the memory area defined by the source operand. This data should have been written by previous FSTENV or FNSTENV instruction.

The FPU environment consists of the FPU control word, status word, tag word, and error pointers (both data and instruction). The environment layout in memory depends on both the operand size and the current operating mode of the processor. The USE attribute of the current code segment determines the operand size: the 14-byte operand applies to a USE16 segment, and the 28-byte operand applies to a USE32 segment. Figures 15-5 through 15-8 show the environment layouts for both operand sizes in both real mode and protected mode. (In virtual-8086 mode, the real mode layout is used.) FLDENV should be executed in the same operating mode as the corresponding FSTENV or FNSTENV.

**FPU Flags Affected**

C0, C1, C2, C3 as loaded.

**Numeric Exceptions**

None, except for loading an unmasked exception.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFFH; Interrupt 7 if either EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

If the environment image contains an unmasked exception, loading it will result in a floating-point error condition.
FMUL/FMULP/FIMUL—Multiply

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D8 /1</td>
<td>FMUL m32real</td>
<td>11</td>
<td>8</td>
<td>Multiply ST by m32real.</td>
</tr>
<tr>
<td>DC /1</td>
<td>FMUL m64real</td>
<td>14</td>
<td>11</td>
<td>Multiply ST by m64real.</td>
</tr>
<tr>
<td>D8 C8+i</td>
<td>FMUL ST, ST(i)</td>
<td>16</td>
<td>13</td>
<td>Multiply ST by ST(i)</td>
</tr>
<tr>
<td>DC C8+i</td>
<td>FMUL ST(i), ST</td>
<td>16</td>
<td>13</td>
<td>Multiply ST(i) by ST.</td>
</tr>
<tr>
<td>DE C8+i</td>
<td>FMULP ST(i), ST</td>
<td>16</td>
<td>13</td>
<td>Multiply ST(i) by ST and pop ST.</td>
</tr>
<tr>
<td>DE C9</td>
<td>FMUL</td>
<td>16</td>
<td>13</td>
<td>Multiply ST(1) by ST and pop ST.</td>
</tr>
<tr>
<td>DA /1</td>
<td>FIMUL m32int</td>
<td>23.5 (22-24)</td>
<td>8</td>
<td>Multiply ST by m32int.</td>
</tr>
<tr>
<td>DE /1</td>
<td>FIMUL m16int</td>
<td>25 (23-27)</td>
<td>8</td>
<td>Multiply ST by m16int.</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← DEST x SRC;
IF instruction = FMULP THEN pop ST FI;

**Description**

The multiplication instructions multiply the destination operand by the source operand and return the product to the destination.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, U, O, D, I.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

If the source operand is in memory, it is automatically converted to the extended-real format.
FNOP — No Operation

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 D0</td>
<td>FNOP</td>
<td>3</td>
<td>No operation is performed.</td>
</tr>
</tbody>
</table>

**Description**

FNOP performs no operation. It affects nothing except instruction pointers.

**FPU Flags Affected**

C0, C1, C2, C3 undefined.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.
FPATAN — Partial Arctangent

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F3</td>
<td>FPATAN</td>
<td>289 (218-303)</td>
<td>5 (2-17)</td>
<td>Replace ST(1) with arctan(ST(1) ÷ ST) and pop ST.</td>
</tr>
</tbody>
</table>

**Operation**

ST(1) ← arctan(ST(1) ÷ ST);
pop ST;

**Description**

The partial arctangent instruction computes the arctangent of ST(1) ÷ ST, and returns the computed value, expressed in radians, to ST(1). It then pops ST. The result has the same sign as the operand from ST(1), and a magnitude less than π.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, U, D, I, IS.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

There is no restriction on the range of arguments that FPATAN can accept.

The fact that FPATAN takes two arguments and computes the arctangent of their ratio simplifies the calculation of other trigonometric functions. For instance, arcsin(x) (which is the arctangent of x ÷ √(1−x²)) can be computed using the following sequence of operations: Push x onto the FPU stack; compute √(1−x²) and push the resulting value onto the stack; execute FPATAN.

The Intel486 CPU checks for interrupts while performing this instruction. It will abort this instruction to serve an interrupt.
FPREM — Partial Remainder

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F8</td>
<td>FPREM</td>
<td>84 (70-138)</td>
<td>2 (2-8)</td>
<td>Replace ST with the remainder obtained on dividing ST by ST(1).</td>
</tr>
</tbody>
</table>

Operation

\[
\text{EXPDIF} \leftarrow \text{exponent}(ST) - \text{exponent}(ST(1));
\]

IF \( \text{EXPDIF} < 64 \)

THEN

\[
\begin{align*}
\text{Q} & \leftarrow \text{integer obtained by chopping } ST / ST(1) \text{ toward zero;} \\
\text{ST} & \leftarrow \text{ST} - (ST(1) \times Q); \\
\text{C2} & \leftarrow 0; \\
\text{C0, C1, C3} & \leftarrow \text{three least-significant bits of Q; } (* Q2, Q1, Q0 *)
\end{align*}
\]

ELSE

\[
\begin{align*}
\text{C2} & \leftarrow 1; \\
\text{N} & \leftarrow \text{a number between 32 and 63; } \\
\text{QQ} & \leftarrow \text{integer obtained by chopping } (ST / ST(1)) + 2^{\text{EXPDIF-N}} \text{ toward zero;} \\
\text{ST} & \leftarrow \text{ST} - (ST(1) \times QQ \times 2^{\text{EXPDIF-N}});
\end{align*}
\]

FI;

Description

The partial remainder instruction computes the remainder obtained on dividing ST by ST(1), and leaves the result in ST. The sign of the remainder is the same as the sign of the original dividend in ST. The magnitude of the remainder is less than that of the modulus.

FPU Flags Affected

C0, C1, C2, C3 as described in Table 15-1.

Numeric Exceptions

U, D, I, IS.

Protected Mode Exceptions

\#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.

Notes

FPREM produces an exact result; the precision (inexact) exception does not occur and the rounding control has no effect.

The FPREM instruction is not the remainder operation specified in IEEE Std 754. To get that remainder, the FPREM1 instruction should be used. FPREM is supported for compatibility with the 8087 and 80287 math coprocessors.

FPREM works by iterative subtraction, and can reduce the exponent of ST by no more than 63 in one execution. If FPREM succeeds in producing a remainder that is less than the modulus, the function is complete and the C2 flag is cleared. Otherwise, C2 is set, and the result in ST is called the partial remainder. The exponent of the partial remainder is less than the exponent of the original dividend by at least 32. Software can re-execute the instruction (using the partial remainder in ST as the dividend) until C2 is cleared. A higher-priority interrupting routine that needs the FPU can force a context switch between the instructions in the remainder loop.

An important use of FPREM is to reduce the arguments of periodic functions. When reduction is complete, FPREM provides the three least-significant bits of the quotient in flags C3, C1, and C0. This is important in argument reduction for the tangent function (using a modulus of \(\pi/4\)), because it locates the original angle in the correct one of eight sectors of the unit circle.
FPREM1 — Partial Remainder

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F5</td>
<td>FPREM1</td>
<td>94.5 (72-167)</td>
<td>5.5 (2-18)</td>
<td>Replace ST with the remainder obtained on dividing ST by ST(1).</td>
</tr>
</tbody>
</table>

Operation

\[
\text{EXPDIFF} \leftarrow \text{exponent(ST)} - \text{exponent(ST(1))}; \\
\text{IF EXPDIFF} < 64 \text{ THEN} \\
\quad \text{Q} \leftarrow \text{integer obtained by chopping } \text{ST} \div \text{ST(1)} \text{ toward zero}; \\
\quad \text{ST} \leftarrow \text{ST} - (\text{ST(1)} \times \text{Q}); \\
\quad \text{C2} \leftarrow 0; \\
\quad \text{C0, C1, C3} \leftarrow \text{three least-significant bits of Q}; (* \ Q2, Q1, Q0 *) \\
\text{ELSE} \\
\quad \text{C2} \leftarrow 1; \\
\quad \text{N} \leftarrow \text{a number between 32 and 63}; \\
\quad \text{QQ} \leftarrow \text{integer nearest to } (\text{ST} \div \text{ST(1)}) \div 2^{\text{EXPDIFF}-\text{N}}; \\
\quad \text{ST} \leftarrow \text{ST} - (\text{ST(1)} \times \text{QQ} \times 2^{\text{EXPDIFF}-\text{N}}); \\
\text{FI};
\]

Description

The partial remainder instruction computes the remainder obtained on dividing ST by ST(1), and leaves the result in ST. The magnitude of the remainder is less than half the magnitude of the modulus.

FPU Flags Affected

C0, C1, C2, C3 as described in Table 15-1.

Numeric Exceptions

U, D, I, IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.

Notes

FPREM1 produces an exact result; the precision (inexact) exception does not occur and the rounding control has no effect.

The FPREM1 instruction is the remainder operation specified in IEEE Std 754. It differs from FPREM in the way it rounds the quotient of ST and ST(1).

FPREM1 works by iterative subtraction, and can reduce the exponent of ST by no more than 63 in one execution. If FPREM1 succeeds in producing a remainder that is less than one half the modulus, the function is complete and the C2 flag is cleared. Otherwise, C2 is set, and the result in ST is called the partial remainder. The exponent of the partial remainder is less than the exponent of the original dividend by at least 32. Software can re-execute the instruction (using the partial remainder in ST as the dividend) until C2 is cleared. A higher-priority interrupting routine that needs the FPU can force a context switch between the instructions in the remainder loop.

An important use of FPREM1 is to reduce the arguments of periodic functions. When reduction is complete, FPREM1 provides the three least-significant bits of the quotient in flags C3, C1, and C0. This is important in argument reduction for the tangent function (using a modulus of $\pi/4$), because it locates the original angle in the correct one of eight sectors of the unit circle.
FPTAN — Partial Tangent

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9</td>
<td>F2</td>
<td>244</td>
<td>70</td>
<td>Replace ST with its tangent and push 1 onto the FPU stack.</td>
</tr>
</tbody>
</table>

Operation

IF operand is in range
THEN
    C2 ← 0;
    ST ← tan(ST);
    Decrement stack-top pointer;
    ST ← 1.0;
ELSE
    C2 ← 1;
FI;

Description

The partial tangent instruction replaces the contents of ST with tan(ST), and then pushes 1.0 onto the FPU stack. ST, expressed in radians, must lie in the range $| \theta | < 2^{63}$.

FPU Flags Affected

C1, C2 as described in Table 15-1; C0, C3 undefined.

Numeric Exceptions

P, U, D, I, IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.
Notes

If the operand is outside the acceptable range, the C2 flag is set, and ST remains unchanged. It is the programmer's responsibility to reduce the operand to an absolute value smaller than $2^{63}$ by subtracting an appropriate integer multiple of $2\pi$. See Section 17.5 for a discussion of the proper value to use for $\pi$ in performing such reductions.

The fact that FPTAN pushes 1.0 onto the FPU stack after computing $\tan(ST)$ maintains compatibility with the 8087 and 80287 math coprocessors, and simplifies the calculation of other trigonometric functions. For instance, the cotangent (which is the reciprocal of the tangent) can be computed by executing FDIVR after FPTAN.

ST(7) must be empty to avoid an invalid-operation exception.

The Intel486 CPU periodically checks for interrupts while performing this instruction. It will be aborted to service an interrupt.
FRNDINT — Round to Integer

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 FC</td>
<td>FRNDINT</td>
<td>29.1 (21-30)</td>
<td>7.4 (2-8)</td>
<td>Round ST to an integer.</td>
</tr>
</tbody>
</table>

Operation

ST ← rounded ST;

Description

The round to integer instruction rounds the value in ST to an integer according to the RC field of the FPU control word.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

P, D, I, IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.
## FRSTOR — Restore FPU State

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DD /4</td>
<td>FRSTOR m94/108byte</td>
<td>131 real or virtual/120 protected</td>
<td>Load FPU state from m94byte or m108byte.</td>
</tr>
</tbody>
</table>

### Operation

FPU state ← SRC;

### Description

FRSTOR reloads the FPU state (environment and register stack) from the memory area defined by the source operand. This data should have been written by a previous FSAVE or FNSAVE instruction.

The FPU environment consists of the FPU control word, status word, tag word, and error pointers (both data and instruction). The environment layout in memory depends on both the operand size and the current operating mode of the processor. The USE attribute of the current code segment determines the operand size: the 14-byte operand applies to a USE16 segment, and the 28-byte operand applies to a USE32 segment. Figures 15-5 through 15-8 show the environment layouts for both operand sizes in both real mode and protected mode. (In virtual-8086 mode, the real mode layout is used.) The stack registers, beginning with ST and ending with ST(7), are in the 80 bytes that immediately follow the environment image. FRSTOR should be executed in the same operating mode as the corresponding FSAVE or FNSAVE.

### FPU Flags Affected

C0, C1, C2, C3 as loaded.

### Numeric Exceptions

None, except for loading an unmasked exception.

### Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

### Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to OFFFFH; Interrupt 7 if either EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

If the state image contains an unmasked exception, loading it will result in a floating-point error condition.
**FSAVE/FNSAVE — Store FPU State**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9B DD /6</td>
<td>FSAVE m94/108byte</td>
<td>154 real or virtual/143 protected; + at least 3 for FWAIT</td>
<td>Store FPU state to m94byte or m108byte after checking for unmasked floating-point error condition. Then re-initialize the FPU.</td>
</tr>
<tr>
<td>DD /6</td>
<td>FNSAVE m94/108byte</td>
<td>154 real or virtual/143 protected</td>
<td>Store FPU environment to m94byte or m108byte without checking for unmasked floating-point error condition. Then re-initialize the FPU.</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← FPU state; initialize FPU; (* Equivalent to FNINIT *)

**Description**

The save instructions write the current FPU state (environment and register stack) to the specified destination, and then re-initialize the FPU. The environment consists of the FPU control word, status word, tag word, and error pointers (both data and instruction).

The state layout in memory depends on both the operand size and the current operating mode of the processor. The USE attribute of the current code segment determines the operand size: the 94-byte operand applies to USE16 segment, and the 108-byte operand applies to a USE32 segment. Figures 15-5 through 15-8 show the environment layouts for both operand sizes in both real mode and protected mode. (In virtual-8086 mode, the real mode layout is used.) The stack registers, beginning with ST and ending with ST(7), are stored in the 80 bytes that immediately follow the environment image.

**FPU Flags Affected**

C0, C1, C2, C3 cleared.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.
Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

FSAVE and FNSAVE do not store the FPU state until all FPU activity is complete. Thus, the saved image reflects the state of the FPU after any previously decoded instruction has been executed.

If a program is to read from the memory image of the state following a save instruction, it must issue an FWAIT instruction to ensure that the storage is complete.

The save instructions are typically used when an operating system needs to perform a context switch, or an exception handler needs to use the FPU, or an application program wants to pass a “clean” FPU to a subroutine.
INSTRUCTION SET

FScale — Scale

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 FD</td>
<td>FSCALE</td>
<td>31 (30-32)</td>
<td>2</td>
<td>Scale ST by ST(1).</td>
</tr>
</tbody>
</table>

**Operation**

ST ← ST × 2\(^{ST(1)}\);

**Description**

The scale instruction interprets the value in ST(1) as an integer, and adds this integer to the exponent of ST. Thus, FSCALE provides rapid multiplication or division by integral powers of 2.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, U, O, D, I, IS.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

FSCALE can be used as an inverse to FXTRACT. Since FSCALE does not pop the exponent part, however, FSCALE must be followed by FSTP ST(1) in order to completely undo the effect of a preceding FXTRACT.

There is no limit on the range of the scale factor in ST(1). If the value is not integral, FSCALE uses the nearest integer smaller in magnitude; i.e., it chops the value toward 0. If the resulting integer is zero, the value in ST is not changed.
### FSIN – Sine

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9  FE</td>
<td>FSIN</td>
<td>241 (193-279)</td>
<td>2</td>
<td>Replace ST with its sine.</td>
</tr>
</tbody>
</table>

#### Operation

IF operand is in range
THEN
   \[ C2 \leftarrow 0; \]
   \[ ST \leftarrow \sin(ST); \]
ELSE
   \[ C2 \leftarrow 1; \]
FI:

#### Description

The sine instruction replaces the contents of ST with \( \sin(ST) \). ST, expressed in radians, must lie in the range \(|0| < 2^{63}\).

#### FPU Flags Affected

C1, C2 as described in Table 15-1; C0, C3 undefined.

#### Numeric Exceptions

P, U, D, I, IS.

#### Protected Mode Exceptions

\#NM if either EM or TS in CR0 is set.

#### Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

#### Virtual 8086 Mode Exceptions

\#NM if either EM or TS in CR0 is set.
Notes

If the operand is outside the acceptable range, the C2 flag is set, and ST remains unchanged. It is the programmer's responsibility to reduce the operand to an absolute value smaller than $2^{63}$ by subtracting an appropriate integer multiple of $2\pi$. See Section 17.5 for a discussion of the proper value to use for $\pi$ in performing such reductions.

The Intel486 CPU periodically checks for interrupts while performing this instruction. It will be aborted to service an interrupt.
FSINCOS — Sine and Cosine

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 FB</td>
<td>FSINCOS</td>
<td>291 (243-329)</td>
<td>2</td>
<td>Compute the sine and cosine of ST; replace ST with the sine, and then push the cosine onto the FPU stack.</td>
</tr>
</tbody>
</table>

Operation

IF operand is in range
THEN
   C2 ← 0;
   TEMP ← cos(ST);
   ST ← sin(ST);
   Decrement FPU stack-top pointer;
   ST ← TEMP;
ELSE
   C2 ← 1;
FI:

Description

FSINCOS computes both sin(ST) and cos(ST), replaces ST with the sine and then pushes the cosine onto the FPU stack. ST, expressed in radians, must lie in the range $|\theta| < 2^{63}$.

FPU Flags Affected

C1, C2 as described in Table 15-1; C0, C3 undefined.

Numeric Exceptions

P, U, D, I, IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.
Notes

If the operand is outside the acceptable range, the C2 flag is set, and ST remains unchanged. It is the programmer's responsibility to reduce the operand to an absolute value smaller than $2^{63}$ by subtracting an appropriate integer multiple of $2\pi$. See Section 17.5 for a discussion of the proper value to use for $\pi$ in performing such reductions.

It is faster to execute FSINCOS than to execute both FSIN and FCOS.

The Intel486 CPU periodically checks for interrupts while performing this instruction. It will be aborted to service an interrupt.
### FSQRT — Square Root

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 FA</td>
<td>FSQRT</td>
<td>85.5 (83-87)</td>
<td>70</td>
<td>Replace ST with its square root.</td>
</tr>
</tbody>
</table>

**Operation**

ST ← square root of ST;

**Description**

The square root instruction replaces the value in ST with its square root.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, D, I, IS.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

The square root of −0 is −0.
INSTRUCTION SET

FST/FSTP — Store Real

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 /2</td>
<td>FST m32real</td>
<td>7</td>
<td>Copy ST to m32real.</td>
</tr>
<tr>
<td>DD /2</td>
<td>FST m64real</td>
<td>8</td>
<td>Copy ST to m64real.</td>
</tr>
<tr>
<td>DD D0+i</td>
<td>FST ST(i)</td>
<td>3</td>
<td>Copy ST to ST(i).</td>
</tr>
<tr>
<td>D9 /3</td>
<td>FSTP m32real</td>
<td>7</td>
<td>Copy ST to m32real and pop ST.</td>
</tr>
<tr>
<td>DD /3</td>
<td>FSTP m64real</td>
<td>8</td>
<td>Copy ST to m64real and pop ST.</td>
</tr>
<tr>
<td>DB /7</td>
<td>FSTP m80real</td>
<td>6</td>
<td>Copy ST to m80real and pop ST.</td>
</tr>
<tr>
<td>DD D8+i</td>
<td>FSTP ST(i)</td>
<td>3</td>
<td>Copy ST to ST(i) and pop ST.</td>
</tr>
</tbody>
</table>

Operation

DEST ← ST(0);
IF instruction = FSTP THEN pop ST FI;

Description

FST copies the current value in the ST register to the destination, which can be another register or a single- or double-real memory operand. FSTP copies and then pops ST; it accepts extended-real memory operands as well as the types accepted by FST.

If the source is a register, the register number used is that before the stack is popped.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

Register or extended-real destinations: IS
Single- or double-real destinations: P, U, O, D, I, IS

Protected Mode Exceptions

#GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

If the destination is single- or double-real, the significand is rounded to the width of the destination according to the RC field of the control word, and the exponent is converted to the width and bias of the destination format. The over/underflow condition is checked for as well.

If ST contains zero, ±∞, or a NaN, then the significand is not rounded, but chopped (on the right) to fit the destination. Nor is the exponent converted; it too is chopped on the right. These operations preserve the value’s identity as ∞ or NaN (exponent all ones).

The invalid-operation exception is not raised when the destination is a nonempty stack element.
FSTCW/FNSTCW – Store Control Word

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9B D9/7</td>
<td>FSTCW m2byte</td>
<td>3 + at least 3 for FWAIT</td>
<td>Store FPU control word to m2byte after checking for unmasked floating-point error condition.</td>
</tr>
<tr>
<td>D9/7</td>
<td>FNSTCW m2byte</td>
<td>3</td>
<td>Store FPU control word to m2byte without checking for unmasked floating-point error condition.</td>
</tr>
</tbody>
</table>

Operation

DEST ← CW;

Description

FSTCW and FNSTCW write the current value of the FPU control word to the specified destination.

FPU Flags Affected

C0, C1, C2, C3 undefined.

Numeric Exceptions

None.

Protected Mode Exceptions

#GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

FSTCW checks for unmasked floating-point error conditions before storing the control word; FNSTCW does not.
FSTENV/FNSTENV — Store FPU Environment

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9B D9 /6</td>
<td>FSTENV m14/28byte</td>
<td>67 real or virtual/56 protected; + at least 3 for FWAIT</td>
<td>Store FPU environment to m14byte or m28byte after checking for unmasked floating-point error condition. Then mask all floating-point exceptions.</td>
</tr>
<tr>
<td>D9 /6</td>
<td>FNSTENV m14/28byte</td>
<td>67 real or virtual/56 protected;</td>
<td>Store FPU environment to m14byte or m28byte without checking for unmasked floating-point error condition. Then mask all floating-point exceptions.</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← FPU environment;
CW[0..5] ← 111111B;

**Description**

The store environment instructions write the current FPU environment to the specified destination, and then mask all floating-point exceptions. The FPU environment consists of the FPU control word, status word, tag word, and error pointer (both data and instruction).

The environment layout in memory depends on both the operand size and the current operating mode of the processor. The USE attribute of the current code segment determines the operand size: the 14-byte operand applies to a USE16 segment, and the 28-byte operand applies to a USE32 segment. Figures 15-5 through 15-8 show the environment layouts for both operand sizes in both real mode and protected mode. (In virtual-8086 mode, the real mode layout is used.)

**FPU Flags Affected**

C0, C1, C2, C3 undefined.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.
Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

FSTENV and FNSTENV do not store the environment until all FPU activity is complete. Thus, the saved environment reflects the state of the FPU after any previously decoded instruction has been executed.

The store environment instructions are often used by exception handlers because they provide access to the FPU error pointers. The environment is typically saved onto the memory stack. After saving the environment, FSTENV and FNSTENV sets all the exception masks in the FPU control word. This prevents floating-point errors from interrupting the exception handler.

FSTENV checks for unmasked floating-point error conditions before storing the FPU environment; FNSTENV does not.
FSTSW/FNSTSW – Store Status Word

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9B DD 7</td>
<td>FSTSW m2byte</td>
<td>3 + at least 3 for FWAIT</td>
<td>Store FPU status word to mbyte after checking for unmasked floating-point error condition.</td>
</tr>
<tr>
<td>9B DF 0</td>
<td>FSTSW</td>
<td>3 + at least 3 for FWAIT</td>
<td>Store FPU status word to AX register after checking for unmasked floating-point error condition.</td>
</tr>
<tr>
<td>DD 7</td>
<td>FNSTSW m2byte</td>
<td>3</td>
<td>Store FPU status word to m2byte without checking for unmasked floating-point error condition.</td>
</tr>
<tr>
<td>DF 0</td>
<td>FNSTSW AX</td>
<td>3</td>
<td>Store FPU status word to AX register without checking for unmasked floating-point error condition.</td>
</tr>
</tbody>
</table>

Operation

DEST ← SW;

Description

FSTSW and FNSTSW write the current value of the FPU status word to the specified destination, which can be either a two-byte location in memory or the AX register.

FPU Flags Affected

C0, C1, C2, C3 undefined.

Numeric Exceptions

None.

Protected Mode Exceptions

#GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

FSTSW checks for unmasked floating-point error conditions before storing the status word; FNSTSW does not.

FSTSW and FNSTSW are used primarily in conditional branching (after a comparison, FPREM, FPREM1, or FXAM instruction). They can also be used to invoke exception handlers (by polling the exception bits) in environments that do not use interrupts.

When FNSTSW AX is executed, the AX register is updated before the Intel486 processor executes any further instructions. The status stored is that from the completion of the prior ESC instruction.
FSUB/FSUBP/FISUB—Subtract

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D8 /4</td>
<td>FSUB m32real</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Subtract m32real from ST.</td>
</tr>
<tr>
<td>DC /4</td>
<td>FSUB m64real</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Subtract m64real from ST.</td>
</tr>
<tr>
<td>D8 E0+i</td>
<td>FSUB ST, ST(i)</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Subtract ST(i) from ST→ST0.</td>
</tr>
<tr>
<td>DC E8+i</td>
<td>FSUBP ST(i), ST</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Replace ST(i) with ST−ST(i).</td>
</tr>
<tr>
<td>DE E8+i</td>
<td>FSUBP ST(i), ST</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Replace ST(i) with ST−ST(i); pop ST.</td>
</tr>
<tr>
<td>DE /4</td>
<td>FISUB m32int</td>
<td>22.5 (19-32)</td>
<td>7 (5-17)</td>
<td>Subtract m32int from ST.</td>
</tr>
<tr>
<td>DA /4</td>
<td>FISUBP m16int</td>
<td>24 (20-35)</td>
<td>7 (5-17)</td>
<td>Subtract m16int from ST.</td>
</tr>
</tbody>
</table>

Operation

DEST ← ST – Other Operand;
IF instruction = FSUBP THEN pop ST FI;

Description

The subtraction instructions subtract the other operand from the stack top and return the difference to the destination.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

P, U, O, D, I, IS.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

If the source operand is in memory, it is automatically converted to the extended-real format.
FSUBR/FSUBPR/FISUBR – Reverse Subtract

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D8 /5</td>
<td>FSUBR m32real</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Replace ST with m32real − ST.</td>
</tr>
<tr>
<td>DC /5</td>
<td>FSUBR m64real</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Replace ST with m64real − ST.</td>
</tr>
<tr>
<td>D8 E8+i</td>
<td>FSUBR ST, ST(i)</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Replace ST with ST(i) − ST.</td>
</tr>
<tr>
<td>DC E0+i</td>
<td>FSUBRP ST(i), ST</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Subtract ST from ST(i)→ST(i).</td>
</tr>
<tr>
<td>DE E0+i</td>
<td>FSUBRP ST(i), ST</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Subtract ST from ST(i) and pop ST.</td>
</tr>
<tr>
<td>DE E1</td>
<td>FSUBR</td>
<td>10 (8-20)</td>
<td>7 (5-17)</td>
<td>Subtract ST from ST(1) and pop ST.</td>
</tr>
<tr>
<td>DA /5</td>
<td>FISUBR m32int</td>
<td>22.5 (19-32)</td>
<td>7 (5-17)</td>
<td>Replace ST with m32int − ST.</td>
</tr>
<tr>
<td>DE /5</td>
<td>FISUBR m16int</td>
<td>24 (20-35)</td>
<td>7 (5-17)</td>
<td>Replace ST with m16int − ST.</td>
</tr>
</tbody>
</table>

Operation

DEST ← Other Operand − ST;
IF instruction = FSUBRP THEN pop ST FI;

Description

The reverse subtraction instructions subtract the stack top from the other operand and return the difference to the destination.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

P, U, O, D, I, IS.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFH; Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

If the source operand is in memory, it is automatically converted to the extended-real format.
FTST – TEST

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 E4</td>
<td>FTST</td>
<td>4</td>
<td>1</td>
<td>Compare ST with 0.0.</td>
</tr>
</tbody>
</table>

Operation

CASE (relation of operands) OF
- Not comparable: $C_3, C_2, C_0 ← 111$;
- $ST > SRC$: $C_3, C_2, C_0 ← 000$;
- $ST < SRC$: $C_3, C_2, C_0 ← 001$;
- $ST = SRC$: $C_3, C_2, C_0 ← 100$;

FPU Flags

<table>
<thead>
<tr>
<th>FPU Flags</th>
</tr>
</thead>
<tbody>
<tr>
<td>$C_0$</td>
</tr>
<tr>
<td>$C_1$</td>
</tr>
<tr>
<td>$C_2$</td>
</tr>
<tr>
<td>$C_3$</td>
</tr>
</tbody>
</table>

EFlags

<table>
<thead>
<tr>
<th>EFlags</th>
</tr>
</thead>
<tbody>
<tr>
<td>CF</td>
</tr>
<tr>
<td>(none)</td>
</tr>
<tr>
<td>PF</td>
</tr>
<tr>
<td>ZF</td>
</tr>
</tbody>
</table>

Description

The test instruction compares the stack top to 0.0. Following the instruction, the condition codes reflect the result of the comparison.

FPU Flags Affected

$C_1$ as described in Table 15-1; $C_0, C_2, C_3$ as specified above.

Numeric Exceptions

D, I, IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.
Notes

If ST contains a NaN or an object of undefined format, or if a stack fault occurs, the invalid-operation exception is raised, and the condition bits are set to "unordered."

The sign of zero is ignored, so that $-0.0 = +0.0$. 
INSTRUCTION SET

FUCOM/FUCOMP/FUCOMPP – Unordered Compare Real

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DD E0+i</td>
<td>FUCOM ST(i)</td>
<td>4</td>
<td>1</td>
<td>Compare ST with ST(i).</td>
</tr>
<tr>
<td>DD E1</td>
<td>FUCOM</td>
<td>4</td>
<td>1</td>
<td>Compare ST with ST(1).</td>
</tr>
<tr>
<td>DD E8+i</td>
<td>FUCOMP ST(i)</td>
<td>4</td>
<td>1</td>
<td>Compare ST with ST(i) and pop ST.</td>
</tr>
<tr>
<td>DD E9</td>
<td>FUCOMP</td>
<td>4</td>
<td>1</td>
<td>Compare ST with ST(1) and pop ST.</td>
</tr>
<tr>
<td>DA E9</td>
<td>FUCOMPP</td>
<td>5</td>
<td>1</td>
<td>Compare ST with ST(1) and pop ST twice.</td>
</tr>
</tbody>
</table>

Operation

CASE (relation of operands) OF

- Not comparable: $C_3, C_2, C_0 \leftarrow 111$;
- $ST > SRC$: $C_3, C_2, C_0 \leftarrow 000$;
- $ST < SRC$: $C_3, C_2, C_0 \leftarrow 001$;
- $ST = SRC$: $C_3, C_2, C_0 \leftarrow 100$;

IF instruction = FUCOMP THEN pop ST; FI;
IF instruction = FUCOMPP THEN pop ST; pop ST; FI;

<table>
<thead>
<tr>
<th>FPU Flags</th>
<th>EFlags</th>
</tr>
</thead>
<tbody>
<tr>
<td>$C_0$</td>
<td>CF</td>
</tr>
<tr>
<td>$C_1$</td>
<td>(none)</td>
</tr>
<tr>
<td>$C_2$</td>
<td>PF</td>
</tr>
<tr>
<td>$C_3$</td>
<td>ZF</td>
</tr>
</tbody>
</table>

Description

The unordered compare real instructions compare the stack top to the source, which must be a register. If no operand is encoded, ST is compared to ST(I). Following the instruction, the condition codes reflect the relation between ST and the source operand.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 as specified above.

Numeric Exceptions

D, I, IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.
Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.

Notes

If either operand is an SNaN or is in an undefined format, or if a stack fault occurs, the invalid-operation exception is raised, and the condition bits are set to "unordered."

If either operand is a QNaN, the condition bits are set to "unordered." Unlike the ordinary compare instructions (FCOM, etc.), the unordered compare instructions do not raise the invalid-operation exception on account of a QNaN operand.

The sign of zero is ignored, so that $-0.0 = +0.0$. 
FWAIT — Wait

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9B</td>
<td>FWAIT</td>
<td>(1-3)</td>
<td>Alias for WAIT.</td>
</tr>
</tbody>
</table>

Description

FWAIT causes the processor to check for pending unmasked numeric exceptions before proceeding.

FPU Flags Affected

C0, C1, C2, C3 undefined.

Numeric Exceptions

None.

Protected Mode Exceptions

#NM if both MP and TS in CR0 are set.

Real Address Mode Exceptions

Interrupt 7 if both MP and TS in CR0 are set.

Virtual 8086 Mode Exceptions

#NM if both MP and TS in CR0 are set.

Notes

As its opcode shows, FWAIT is not actually an ESC instruction, but an alternate mnemonic for WAIT.

Coding FWAIT after an ESC instruction ensures that any unmasked floating-point exceptions the instruction may cause are handled before the processor has a chance to modify the instruction’s results.

Information about when to use FWAIT is given in Chapter 18, in the section on “Concurrent Processing.”
**FXAM — Examine**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 E5</td>
<td>FXAM</td>
<td>8</td>
<td>Report the type of object in the ST register.</td>
</tr>
</tbody>
</table>

**Operation**

C1 ← sign bit of ST; (*0 for positive, 1 for negative*)

**CASE (type of object in ST) OF**

- Unsupported: C3, C2, C0 ← 000;
- NaN: C3, C2, C0 ← 001;
- Normal: C3, C2, C0 ← 010;
- Infinity: C3, C2, C0 ← 011;
- Zero: C3, C2, C0 ← 100;
- Empty: C3, C2, C0 ← 101;
- Denormal: C3, C2, C0 ← 110;

**FPU Flags**

<table>
<thead>
<tr>
<th>FPU Flags</th>
<th>EFlags</th>
</tr>
</thead>
<tbody>
<tr>
<td>C₀</td>
<td>CF</td>
</tr>
<tr>
<td>C₁</td>
<td>(none)</td>
</tr>
<tr>
<td>C₂</td>
<td>PF</td>
</tr>
<tr>
<td>C₃</td>
<td>ZF</td>
</tr>
</tbody>
</table>

**Description**

The examine instruction reports the type of object contained in the ST register by setting the FPU Flags.

**FPU Flags Affected**

C₀, C₁, C₂, C₃ as shown above.

**Numeric Exceptions**

None.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.
Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.
INSTRUCTION SET

FXCH — Exchange Register Contents

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 C8+i</td>
<td>FXCH ST(i)</td>
<td>4</td>
<td>Exchange the contents of ST and ST(i).</td>
</tr>
<tr>
<td>D9 C9</td>
<td>FXCH</td>
<td>4</td>
<td>Exchange the contents of ST and ST(1).</td>
</tr>
</tbody>
</table>

Operation

TEMP ← ST;
ST ← DEST;
DEST ← TEMP;

Description

FXCH swaps the contents of the destination and stack-top registers. If the destination is not coded explicitly, ST(1) is used.

FPU Flags Affected

C1 as described in Table 15-1; C0, C2, C3 undefined.

Numeric Exceptions

IS.

Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.
Notes

Many numeric instructions operate only on the stack top; FXCH provides a simple means for using these instructions on lower stack elements. For example, the following sequence takes the square root of the third register form the top (assuming that ST is nonempty):

FXCH ST(3)
FSQRT
FXCH ST(3)
FXTRACT — Extract Exponent and Significand

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F4</td>
<td>FXTRACT</td>
<td>19 (16-20)</td>
<td>4 (2-4)</td>
<td>Separate ST into its exponent and significand; replace ST with the exponent and then push the significand onto the FPU stack.</td>
</tr>
</tbody>
</table>

**Operation**

TEMP ← significand of ST;
ST ← exponent of ST;
Decrement FPU stack-top pointer;
ST ← TEMP;

**Description**

FXTRACT splits the value in ST into its exponent and significand. The exponent replaces the original operand on the stack and the significand is pushed onto the stack. Following execution of FXTRACT, ST (the new stack top) contains the value of the original significand expressed as a real number: its sign is the same as the operand’s, its exponent is 0 true (16,383 or 3FFFH biased), and its significand is identical to the original operand’s. ST(1) contains the value of the original operand’s true (unbiased) exponent expressed as a real number.

To illustrate the operation of FXTRACT, assume that ST contains a number whose true exponent is +4 (i.e., its exponent field contains 4003H). After executing FXTRACT, ST(1) will contain the real number +4.0; its sign will be positive, its exponent field will contain 4001H (+2 true) and its significand field will contain 100000B. In other words, the value in ST(1) will be $1.0 \times 2^4 = 4$. If ST contains an operand whose true exponent is −7 (i.e., its exponent field contains 3FF8H), then FXTRACT will return an “exponent” of −7.0; after the instruction executes, ST(1)’s sign and exponent fields will contain C001H (negative sign, true exponent of 2), and its significand will be 11100...00B. In other words, the value in ST(1) will be $-1.75 \times 2^{-7} = -7.0$. In both cases, following FXTRACT, ST’s sign and significand fields will be the same as the original operand’s, and its exponent field will contain 3FFFH (0 true).

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

Z, D, I, IS.
Protected Mode Exceptions

#NM if either EM or TS in CR0 is set.

Real Address Mode Exceptions

Interrupt 7 if either EM or TS in CR0 is set.

Virtual 8086 Mode Exceptions

#NM if either EM or TS in CR0 is set.

Notes

FXTRACT (extract exponent and significand) performs a superset of the IEEE-recommended $\log_b(x)$ function.

If the original operand is zero, FXTRACT leaves $-\infty$ in ST(1) (the exponent) while ST is assigned the value zero with a sign equal to that of the original operand. The zero-divide exception is raised in this case, as well.

ST(7) must be empty to avoid the invalid-operation exception.

FXTRACT is useful for power and range scaling operations. Both FXTRACT and the base 2 exponential instruction F2XM1 are needed to perform a general power operation. Converting numbers in extended-real format to decimal representations (e.g., for printing or displaying) requires not only FBSTP but also FXTRACT to allow scaling that does not overflow the range of the extended format. FXTRACT can also be useful for debugging, because it allows the exponent and significand parts of a real number to be examined separately.
**INSTRUCTION SET**

**FYL2X — Compute \( y \times \log_2 x \)**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F1</td>
<td>FYL2X</td>
<td>311 (196-329)</td>
<td>13</td>
<td>Replace ST(1) with ST(1) ( \times \log_2 ST ) and pop ST.</td>
</tr>
</tbody>
</table>

**Operation**

\[ ST(1) \leftarrow ST(1) \times \log_2 ST; \]

pop ST;

**Description**

FYL2X computes the base-2 logarithm of ST, multiplies the logarithm by ST(1), and returns the resulting value to ST(1). It then pops ST. The operand in ST cannot be negative.

**FPU Flags Affected**

C1 as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, U, O, Z, D, I, IS.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

If the operand in ST is negative, the invalid-operation exception is raised.

The FYL2X instruction is designed with a built-in multiplication to optimize the calculation of logarithms with arbitrary positive base:

\[ \log_b x = (\log_2 b)^{-1} \times \log_2 x \]
The instructions FLDL2T and FLDL2E load the constants $log_2 10$ and $log_2 e$, respectively.

The Intel486 CPU periodically checks interrupts while executing this instruction. It will be aborted to service an interrupt.
FYL2XP1 — Compute $y \times \log_2(x + 1)$

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Concurrent Execution</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D9 F9</td>
<td>FYL2XP1</td>
<td>313 (171-326)</td>
<td>13</td>
<td>Replace ST(1) with ST(1) $\times \log_2(ST+1.0)$ and pop ST.</td>
</tr>
</tbody>
</table>

**Operation**

$$ST(1) \leftarrow ST(1) \times \log_2(ST + 1.0);$$
pop ST;

**Description**

FYL2XP1 computes the base-2 logarithm of (ST + 1.0), multiplies the logarithm by ST(1), and returns the resulting value to ST(1). It then pops ST. The operand in ST must be in the range.

$$-(1-(\sqrt{2} / 2)) \leq ST \leq \sqrt{2} -1$$

**FPU Flags Affected**

Cl as described in Table 15-1; C0, C2, C3 undefined.

**Numeric Exceptions**

P, U, D, I, IS.

**Protected Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Real Address Mode Exceptions**

Interrupt 7 if either EM or TS in CR0 is set.

**Virtual 8086 Mode Exceptions**

#NM if either EM or TS in CR0 is set.

**Notes**

If the operand in ST is outside the acceptable range, the result of FYL2XP1 is undefined.
The FYL2XP1 instruction provides improved accuracy over FYL2X when computing the logarithms of numbers very close to 1. When ε is small, more significant digits can be retained by providing ε as an argument to FYL2XP1 than by providing 1 + ε as an argument to FYL2X.

The Intel486 CPU periodically checks for interrupts while executing this instruction. It will be aborted to service an interrupt.
HLT — Halt

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F4</td>
<td>HLT</td>
<td>4</td>
<td>Halt</td>
</tr>
</tbody>
</table>

**Operation**

Enter Halt state;

**Description**

The HLT instruction stops instruction execution and places the processor in a HALT state. An enabled interrupt, NMI, or a reset will resume execution. If an interrupt (including NMI) is used to resume execution after a HLT instruction, the saved CS:IP (or CS:EIP) value points to the instruction following the HLT instruction.

**Flags Affected**

None.

**Protected Mode Exceptions**

The HLT instruction is a privileged instruction; #GP(0) if the current privilege level is not 0.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

#GP(0); the HLT instruction is a privileged instruction.
IDIV—Signed Divide

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F6 /7</td>
<td>IDIV r/m8</td>
<td>19/20</td>
<td>Signed divide AX (where AH must contain sign-extension of AL) by r/m byte. (Results: AL=Quo, AH=Rem)</td>
</tr>
<tr>
<td>F7 /7</td>
<td>IDIV AX,r/m16</td>
<td>27/28</td>
<td>Signed divide DX:AX (where DX must contain sign-extension of AX) by r/m word. (Results: AX=Quo, DX=Rem)</td>
</tr>
<tr>
<td>F7 /7</td>
<td>IDIV EAX,r/m32</td>
<td>43/44</td>
<td>Signed divide EDX:EAX (where EDX must contain sign-extension of EAX) by r/m dword. (Results: EAX=Quo, EDX=Rem)</td>
</tr>
</tbody>
</table>

**Operation**

temp ← dividend / divisor;
IF temp does not fit in quotient
THEN Interrupt 0;
ELSE
    quotient ← temp;
    remainder ← dividend MOD (r/m);
FI;

Notes: Divisions are signed. The dividend must be sign-extended. The divisor is given by the r/m operand. The dividend, quotient, and remainder use implicit registers. Refer to the table under “Description.”

**Description**

The IDIV instruction performs a signed division. The dividend, quotient, and remainder are implicitly allocated to fixed registers. Only the divisor is given as an explicit r/m operand. The type of the divisor determines which registers to use as follows:

<table>
<thead>
<tr>
<th>Size</th>
<th>Divisor</th>
<th>Quotient</th>
<th>Remainder</th>
<th>Dividend</th>
</tr>
</thead>
<tbody>
<tr>
<td>byte</td>
<td>r/m8</td>
<td>AL</td>
<td>AH</td>
<td>AX</td>
</tr>
<tr>
<td>word</td>
<td>r/m16</td>
<td>AX</td>
<td>DX</td>
<td>DX:AX</td>
</tr>
<tr>
<td>dword</td>
<td>r/m32</td>
<td>EAX</td>
<td>EDX</td>
<td>EDX:EAX</td>
</tr>
</tbody>
</table>

If the resulting quotient is too large to fit in the destination, or if the divisor is 0, an Interrupt 0 is generated. Nonintegral quotients are truncated toward 0. The remainder has the same sign as the dividend and the absolute value of the remainder is always less than the absolute value of the divisor.

**Flags Affected**

The OF, SF, ZF, AF, PF, CF flags are undefined.
Protected Mode Exceptions

Interrupt 0 if the quotient is too large to fit in the designated register (AL or AX), or if the divisor is 0; #GP (0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 0 if the quotient is too large to fit in the designated register (AL or AX), or if the divisor is 0; Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
# IMUL — Signed Multiply

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F6 /5</td>
<td>IMUL r/m8</td>
<td>13-18/13-18</td>
<td>AX ← AL * r/m byte</td>
</tr>
<tr>
<td>F7 /5</td>
<td>IMUL r/m16</td>
<td>13-26/13-26</td>
<td>DX: AX ← AX * r/m word</td>
</tr>
<tr>
<td>F7 /5</td>
<td>IMUL r/m32</td>
<td>12-42/13-42</td>
<td>EDX:EAX ← EAX * r/m dword</td>
</tr>
<tr>
<td>0F AF /r</td>
<td>IMUL r16,r/m16</td>
<td>13-26/13-26</td>
<td>word register ← word register * r/m word</td>
</tr>
<tr>
<td>0F AF /r</td>
<td>IMUL r32,r/m32</td>
<td>13-42/13-42</td>
<td>dword register ← dword register * r/m dword</td>
</tr>
<tr>
<td>6B /i b</td>
<td>IMUL r16,r/m16,imm8</td>
<td>13-26/13-26</td>
<td>word register ← r/m16 * sign-extended immediate byte</td>
</tr>
<tr>
<td>6B /i b</td>
<td>IMUL r32,r/m32,imm8</td>
<td>13-42/13-42</td>
<td>dword register ← r/m32 * sign-extended immediate byte</td>
</tr>
<tr>
<td>6B /i b</td>
<td>IMUL r16,imm8</td>
<td>13-26</td>
<td>word register ← word register * sign-extended immediate byte</td>
</tr>
<tr>
<td>6B /i b</td>
<td>IMUL r32,imm8</td>
<td>13-42</td>
<td>dword register ← dword register * sign-extended immediate byte</td>
</tr>
<tr>
<td>69 /i w</td>
<td>IMUL r16,r/ m16,imm16</td>
<td>13-26/13-26</td>
<td>word register ← r/m16 * immediate word</td>
</tr>
<tr>
<td>69 /i d</td>
<td>IMUL r32,r/ m32,imm32</td>
<td>13-42/13-42</td>
<td>dword register ← r/m32 * immediate dword</td>
</tr>
<tr>
<td>69 /i w</td>
<td>IMUL r16,imm16</td>
<td>13-26/13-26</td>
<td>word register ← r/m16 * immediate word</td>
</tr>
<tr>
<td>69 /i d</td>
<td>IMUL r32,imm32</td>
<td>13-42/13-42</td>
<td>dword register ← r/m32 * immediate dword</td>
</tr>
</tbody>
</table>

## Notes:
The Intel486 processor uses an early-out multiply algorithm. The actual number of clocks depends on the position of the most significant bit in the optimizing multiplier. The optimization occurs for positive and negative values. Because of the early-out algorithm, clock counts given are minimum to maximum. To calculate the actual clocks, use the following formula:

\[
\text{Actual clock} = \begin{cases} 
\text{max}\left(\text{ceiling}\left(\log_2 |m| + 3\right) + 6 \text{ clocks}\right) & \text{if } m <> 0 \\
9 \text{ clocks} & \text{if } m = 0
\end{cases}
\]

(Where \(m\) is the multiplier)

Add three clocks if the multiplier is a memory operand.

## Operation

\[
\text{result} \leftarrow \text{multiplicand} \times \text{multiplier};
\]

## Description

The IMUL instruction performs signed multiplication. Some forms of the instruction use implicit register operands. The operand combinations for all forms of the instruction are shown in the “Description” column above.

The IMUL instruction clears the OF and CF flags under the following conditions (otherwise the CF and OF flags are set):

<table>
<thead>
<tr>
<th>Instruction Form</th>
<th>Condition for Clearing CF and OF</th>
</tr>
</thead>
<tbody>
<tr>
<td>r/m8</td>
<td>AL = sign-extend of AL to 16 bits</td>
</tr>
<tr>
<td>r/m16</td>
<td>AX = sign-extend of AX to 32 bits</td>
</tr>
<tr>
<td>r/m32</td>
<td>EDX:EAX = sign-extend of EAX to 32 bits</td>
</tr>
<tr>
<td>r16,r/m16</td>
<td>Result exactly fits within r16</td>
</tr>
<tr>
<td>r/32,r/m32</td>
<td>Result exactly fits within r32</td>
</tr>
<tr>
<td>r16,r/m16,imm16</td>
<td>Result exactly fits within r16</td>
</tr>
<tr>
<td>r32,r/m32,imm32</td>
<td>Result exactly fits within r32</td>
</tr>
</tbody>
</table>
Flags Affected

The OF and CF flags as described in the table in the “Description” section above; the SF, ZF, AF, and PF flags are undefined.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

When using the accumulator forms (IMUL r/m8, IMUL r/m16, or IMUL r/m32), the result of the multiplication is available even if the overflow flag is set because the result is twice the size of the multiplicand and multiplier. This is large enough to handle any possible result.
IN — Input from Port

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>E4 ib</td>
<td>IN AL,imm8</td>
<td>14,pm=8*/</td>
<td>Input byte from immediate port into AL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>28**,vm=27</td>
<td></td>
</tr>
<tr>
<td>E5 ib</td>
<td>IN AX,imm16</td>
<td>14,pm=8*/</td>
<td>Input word from immediate port into AX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>28**,vm=27</td>
<td></td>
</tr>
<tr>
<td>E5 ib</td>
<td>IN EAX,imm32</td>
<td>14,pm=8*/</td>
<td>Input dword from immediate port into EAX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>28**,vm=27</td>
<td></td>
</tr>
<tr>
<td>EC</td>
<td>IN AL,DX</td>
<td>14,pm=8*/</td>
<td>Input byte from port DX into AL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>28**,vm=27</td>
<td></td>
</tr>
<tr>
<td>ED</td>
<td>IN AX,DX</td>
<td>14,pm=8*/</td>
<td>Input word from port DX into AX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>28**,vm=27</td>
<td></td>
</tr>
<tr>
<td>ED</td>
<td>IN EAX,DX</td>
<td>14,pm=8*/</td>
<td>Input dword from port DX into EAX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>28**,vm=27</td>
<td></td>
</tr>
</tbody>
</table>

NOTES: *If CPL ≤ I/OPL
**If CPL ≥ I/OPL

Operation

IF (PE = 1) AND ((VM = 1) OR (CPL > IOPL))
THEN (* Virtual 8086 mode, or protected mode with CPL > IOPL *)
  IF NOT I-O-Permission (SRC, width(SRC))
    THEN #GP(0);
    Fl;
  Fl;
DEST ← [SRC]; (* Reads from I/O address space *)

Description

The IN instruction transfers a data byte or data word from the port numbered by the second operand into the register (AL, AX, or EAX) specified by the first operand. Access any port from 0 to 65535 by placing the port number in the DX register and using an IN instruction with the DX register as the second parameter. These I/O instructions can be shortened by using an 8-bit port I/O in the instruction. The upper eight bits of the port address will be 0 when 8-bit port I/O is used.

Flags Affected

None.

Protected Mode Exceptions

#GP(0) if the current privilege level is larger (has less privilege) than the I/O privilege level and any of the corresponding I/O permission bits in TSS equals 1.

Real Address Mode Exceptions

None.
Virtual 8086 Mode Exceptions

#GP(0) fault if any of the corresponding I/O permission bits in TSS equals 1.
INC — Increment by 1

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FE /0</td>
<td>INC r/m8</td>
<td>1/3</td>
<td>Increment r/m byte by 1</td>
</tr>
<tr>
<td>FF /0</td>
<td>INC r/m16</td>
<td>1/3</td>
<td>Increment r/m word by 1</td>
</tr>
<tr>
<td>FF /0</td>
<td>INC r/m32</td>
<td>1/3</td>
<td>Increment r/m dword by 1</td>
</tr>
<tr>
<td>40+ rw</td>
<td>INC r16</td>
<td>1</td>
<td>Increment word register by 1</td>
</tr>
<tr>
<td>40+ rd</td>
<td>INC r32</td>
<td>1</td>
<td>Increment dword register by 1</td>
</tr>
</tbody>
</table>

Operation

DEST ← DEST + 1;

Description

The INC instruction adds 1 to the operand. It does not change the CF flag. To affect the CF flag, use the ADD instruction with a second operand of 1.

Flags Affected

The OF, SF, ZF, AF, and PF flags are set according to the result.

Protected Mode Exceptions

#GP(0) if the operand is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
### INSTRUCTION SET

#### INS/INSB/INSW/INSD — Input from Port to String

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>6C</td>
<td>INS m8,DX</td>
<td>17, pm=10*/</td>
<td>Input byte from port DX into ES:(E)DI</td>
</tr>
<tr>
<td>6D</td>
<td>INS m16,DX</td>
<td>17, pm=10*/</td>
<td>Input word from port DX into ES:(E)DI</td>
</tr>
<tr>
<td>6D</td>
<td>INS m32,DX</td>
<td>17, pm=10*/</td>
<td>Input dword from port DX into ES:(E)DI</td>
</tr>
<tr>
<td>6C</td>
<td>INSB</td>
<td>17, pm=10*/</td>
<td>Input byte from port DX into ES:(E)DI</td>
</tr>
<tr>
<td>6D</td>
<td>INSW</td>
<td>17, pm=10*/</td>
<td>Input word from port DX into ES:(E)DI</td>
</tr>
<tr>
<td>6D</td>
<td>INSD</td>
<td>17, pm=10*/</td>
<td>Input dword from port DX into ES:(E)DI</td>
</tr>
</tbody>
</table>

#### NOTRES: *

*If CPL ≤ IOPL

**If CPL > IOPL

#### Operation

IF AddressSize = 16
THEN use DI for dest-index;
ELSE (* AddressSize = 32 *)
  use EDI for dest-index;
FI;

IF (PE = 1) AND ((VM = 1) OR (CPL > IOPL))
THEN (* Virtual 8086 mode, or protected mode with CPL > IOPL *)
  IF NOT I-O-Permission (SRC, width(SRC))
    THEN #GP(0);
  FI;
FI;

IF byte type of instruction
THEN
  ES:[dest-index] ← [DX]; (* Reads byte at DX from I/O address space *)
  IF DF = 0 THEN IncDec ← 1 ELSE IncDec ← −1; FI;
FI;

IF OperandSize = 16
THEN
  ES:[dest-index] ← [DX]; (* Reads word at DX from I/O address space *)
  IF DF = 0 THEN IncDec ← 2 ELSE IncDec ← −2; FI;
FI;

IF OperandSize = 32
THEN
  ES:[dest-index] ← [DX]; (* Reads dword at DX from I/O address space *)
  IF DF = 0 THEN IncDec ← 4 ELSE IncDec ← −4; FI;
FI;

dest-index ← dest-index + IncDec;

#### Description

The INS instruction transfers data from the input port numbered by the DX register to the memory byte or word at ES:dest-index. The memory operand must be addressable
from the ES register; no segment override is possible. The destination register is the DI register if the address-size attribute of the instruction is 16 bits, or the EDI register if the address-size attribute is 32 bits.

The INS instruction does not allow the specification of the port number as an immediate value. The port must be addressed through the DX register value. Load the correct value into the DX register before executing the INS instruction.

The destination address is determined by the contents of the destination index register. Load the correct index into the destination index register before executing the INS instruction.

After the transfer is made, the DI or EDI register advances automatically. If the DF flag is 0 (a CLD instruction was executed), the DI or EDI register increments; if the DF flag is 1 (an STD instruction was executed), the DI or EDI register decrements. The DI register increments or decrements by 1 if a byte is input, by 2 if a word is input, or by 4 if a doubleword is input.

The INSB, INSW and INSD instructions are synonyms of the byte, word, and doubleword INS instructions. The INS instruction can be preceded by the REP prefix for block input of CX bytes or words. Refer to the REP instruction for details of this operation.

Flags Affected

None.

Protected Mode Exceptions

#GP(0) if the current privilege level is numerically greater than the I/O privilege level and any of the corresponding I/O permission bits in TSS equals 1; #GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the ES, segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

#GP(0) fault if any of the corresponding I/O permission bits in TSS equals 1; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
### INSTRUCTION SET

#### INT/INTO — Call to Interrupt Procedure

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CC</td>
<td>INT 3</td>
<td>26</td>
<td>Interrupt 3—trap to debugger</td>
</tr>
<tr>
<td>CC</td>
<td>INT 3</td>
<td>44</td>
<td>Interrupt 3—Protected Mode, same privilege</td>
</tr>
<tr>
<td>CC</td>
<td>INT 3</td>
<td>71</td>
<td>Interrupt 3—Protected Mode, more privilege</td>
</tr>
<tr>
<td>CC</td>
<td>INT 3</td>
<td>82</td>
<td>Interrupt 3—from V86 mode to PL 0</td>
</tr>
<tr>
<td>CC</td>
<td>INT 3</td>
<td>37+TS</td>
<td>Interrupt 3—Protected Mode, via task gate</td>
</tr>
<tr>
<td>CD ib</td>
<td>INT imm8</td>
<td>30</td>
<td>Interrupt numbered by immediate byte</td>
</tr>
<tr>
<td>CD ib</td>
<td>INT imm8</td>
<td>44</td>
<td>Interrupt—Protected Mode, same privilege</td>
</tr>
<tr>
<td>CD ib</td>
<td>INT imm8</td>
<td>71</td>
<td>Interrupt—Protected Mode, more privilege</td>
</tr>
<tr>
<td>CD ib</td>
<td>INT imm8</td>
<td>86</td>
<td>Interrupt—from V86 mode to PL 0</td>
</tr>
<tr>
<td>CD ib</td>
<td>INT imm8</td>
<td>37+TS</td>
<td>Interrupt—Protected Mode, via task gate</td>
</tr>
<tr>
<td>CE</td>
<td>INTO</td>
<td>46</td>
<td>Interrupt 4—if overflow flag is 1</td>
</tr>
<tr>
<td>CE</td>
<td>INTO</td>
<td>73</td>
<td>Interrupt 4—Protected Mode, same privilege</td>
</tr>
<tr>
<td>CE</td>
<td>INTO</td>
<td>84</td>
<td>Interrupt 4—Protected Mode, more privilege</td>
</tr>
<tr>
<td>CE</td>
<td>INTO</td>
<td>39+TS</td>
<td>Interrupt 4—from V86 mode to PL 0</td>
</tr>
</tbody>
</table>

**NOTE:** Approximate values of ts are given by the following table:

<table>
<thead>
<tr>
<th>Old Task</th>
<th>New Task to Intel486™ CPU TSS</th>
<th>New Task to 80286 TSS</th>
<th>New Task to VM TSS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VM/Intel486 CPU/80286 TSS</td>
<td>199</td>
<td>180</td>
<td>177</td>
</tr>
</tbody>
</table>

#### Operation

**NOTE:** The following operational description applies not only to the above instructions but also to external interrupts and exceptions.

IF PE = 0
THEN GOTO REAL-ADDRESS-MODE;
ELSE GOTO PROTECTED-MODE;
FI;

**REAL-ADDRESS-MODE:**
Push (FLAGS);
IF ← 0; (* Clear interrupt flag *)
TF ← 0; (* Clear trap flag *)
Push(CS);
Push(IP);
(* No error codes are pushed *)
CS ← IDT[Interrupt number * 4].selector;
IP ← IDT[Interrupt number * 4].offset;
(* Start execution in real address mode *)

**PROTECTED-MODE:**
Interrupt vector must be within IDT table limits,
else #GP(vector number * 8 + 2 + EXT);
Descriptor AR byte must indicate interrupt gate, trap gate, or task gate,
else #GP(vector number * 8 + 2 + EXT);
IF software interrupt (* i.e. caused by INT n, INT 3, or INTO *)
THEN
  IF gate descriptor DPL < CPL
  THEN #GP(vector number * 8 + 2 + EXT);
  FI;
  FI;
Gate must be present, else #NP(vector number * 8 + 2 + EXT);
IF trap gate OR interrupt gate
THEN GOTO TRAP-GATE-OR-INTERRUPT-GATE;
ELSE GOTO TASK-GATE;
FI;

TRAP-GATE-OR-INTERRUPT-GATE:
Examine CS selector and descriptor given in the gate descriptor;
Selector must be non-null, else #GP (EXT);
Selector must be within its descriptor table limits
  ELSE #GP(selector + EXT);
Descriptor AR byte must indicate code segment
  ELSE #GP(selector + EXT);
Segment must be present, else #NP(selector + EXT);

IF code segment is non-conforming AND DPL < CPL
THEN GOTO INTERRUPT-TO-INNER-PRIVILEGE;
ELSE
  IF code segment is conforming OR code segment DPL = CPL
  THEN GOTO INTERRUPT-TO-SAME-PRIVILEGE-LEVEL;
  ELSE #GP(CS selector + EXT);
  FI;
  FI;

INTERRUPT-TO-INNER-PRIVILEGE:
Check selector and descriptor for new stack in current TSS;
Selector must be non-null, else #TS(EXT);
Selector index must be within its descriptor table limits
  ELSE #TS(SS selector + EXT);
Selector’s RPL must equal DPL of code segment, else #TS(SS
  selector + EXT);
Stack segment DPL must equal DPL of code segment, else #TS(SS
  selector + EXT);
Descriptor must indicate writable data segment, else #TS(SS
  selector + EXT);
Segment must be present, else #SS(SS selector + EXT);
IF 32-bit gate
THEN New stack must have room for 20 bytes else #SS(0)
ELSE New stack must have room for 10 bytes else #SS(0)
FI;
Instruction pointer must be within CS segment boundaries else #GP(0);
If VM = 1 in EFLAGS
Then Goto INTERRUPT from V-86-MODE;
Load new SS and eSP value from TSS;
IF 32-bit gate
THEN CS:EIP ← selector:offset from gate;
ELSE CS:IP ← selector:offset from gate;
FI;
Load CS descriptor into invisible portion of CS register;
Load SS descriptor into invisible portion of SS register;
IF 32-bit gate
THEN
    Push (long pointer to old stack) (* 3 words padded to 4 *);
    Push (EFLAGS);
    Push (long pointer to return location) (* 3 words padded to 4*);
ELSE
    Push (long pointer to old stack) (* 2 words *);
    Push (FLAGS);
    Push (long pointer to return location) (* 2 words *);
FI;
Set CPL to new code segment DPL;
Set RPL of CS to CPL;
IF interrupt gate THEN IF ← 0 (* interrupt flag to 0 (disabled) *); FI;
TF ← 0;
NT ← 0;

INTERRUPT-FROM-V86-MODE:
    TempEFlags ← EFLAGS;
    VM ← 0;
    TF ← 0;
    IF service through Interrupt Gate THEN IF ← 0;
    TempSS ← SS;
    TempESP ← ESP;
    SS ← TSS.SSO; (* Change to level 0 stack segment *)
    ESP ← TSS.ESP0; (* Change to level 0 stack pointer *)
    Push(GS); (* padded to two words *)
    Push(FS); (* padded to two words *)
    Push(DS); (* padded to two words *)
    Push(ES); (* padded to two words *)
    GS ;ID 0;
    FS ← 0;
    DS ← 0;
    ES ← 0;
    Push(TempSS); (* padded to two words *)
    Push(TempESP);
    Push(TempEFlags);
    Push(CS); (* padded to two words *)
    Push(EIP);
    CS:EIP ← selector:offset from interrupt gate;
    (* Starts execution of new routine in Protected Mode *)

INTERRUPT-TO-SAME-PRIVILEGE-LEVEL:
    IF 32-bit gate
THEN Current stack limits must allow pushing 10 bytes, else #SS(0);
ELSE Current stack limits must allow pushing 6 bytes, else #SS(0);
FI;
IF interrupt was caused by exception with error code
THEN Stack limits must allow push of two more bytes;
ELSE #SS(0);
FI;
Instruction pointer must be in CS limit, else #GP(0);
IF 32-bit gate
THEN
  Push (EFLAGS);
  Push (long pointer to return location); (* 3 words padded to 4 *)
  CS:EIP ← selector:offset from gate;
ELSE (* 16-bit gate *)
  Push (FLAGS);
  Push (long pointer to return location); (* 2 words *)
  CS:IP ← selector:offset from gate;
FI;
Load CS descriptor into invisible portion of CS register;
Set the RPL field of CS to CPL;
Push (error code); (* if any *)
IF interrupt gate THEN IF ← 0; FI;
TF ← 0;
NT ← 0;

TASK-GATE:
Examine selector to TSS, given in task gate descriptor;
  Must specify global in the local/global bit, else #TS(TSS selector);
  Index must be within GDT limits, else #TS(TSS selector);
  AR byte must specify available TSS (bottom bits 00001),
    else #TS(TSS selector);
  TSS must be present, else #NP(TSS selector);
SWITCH-TASKS with nesting to TSS;
IF interrupt was caused by fault with error code
THEN
  Stack limits must allow push of two more bytes, else #SS(0);
  Push error code onto stack;
FI;
Instruction pointer must be in CS limit, else #GP(0);

Description

The INT n instruction generates via software a call to an interrupt handler. The immediate operand, from 0 to 255, gives the index number into the Interrupt Descriptor Table (IDT) of the interrupt routine to be called. In Protected Mode, the IDT consists of an array of eight-byte descriptors; the descriptor for the interrupt invoked must indicate an interrupt, trap, or task gate. In Real Address Mode, the IDT is an array of four byte-long pointers. In Protected and Real Address Modes, the base linear address of the IDT is defined by the contents of the IDTR.
The INTO conditional software instruction is identical to the INT \( n \) interrupt instruction except that the interrupt number is implicitly 4, and the interrupt is made only if the Intel486 processor overflow flag is set.

The first 32 interrupts are reserved by Intel for system use. Some of these interrupts are used for internally generated exceptions.

The INT \( n \) instruction generally behaves like a far call except that the flags register is pushed onto the stack before the return address. Interrupt procedures return via the IRET instruction, which pops the flags and return address from the stack.

In Real Address Mode, the INT \( n \) instruction pushes the flags, the CS register, and the return IP onto the stack, in that order, then jumps to the long pointer indexed by the interrupt number.

**Flags Affected**

None.

**Protected Mode Exceptions**

\#GP, \#NP, \#SS, and \#TS as indicated under “Operation” above.

**Real Address Mode Exceptions**

None; if the SP or ESP register is 1, 3, or 5 before executing the INT or INTO instruction, the Intel486 processor will shut down due to insufficient stack space.

**Virtual 8086 Mode Exceptions**

\#GP(0) fault if IOPL is less than 3, for the INT \( n \) instruction only, to permit emulation; Interrupt 3 (0CCH) generates a breakpoint exception; the INTO instruction generates an overflow exception if the OF flag is set.
INVD — Invalidate Cache

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 08</td>
<td>INVD</td>
<td>4</td>
<td>Invalidate Entire Cache</td>
</tr>
</tbody>
</table>

Operation

FLUSH INTERNAL CACHE
SIGNAL EXTERNAL CACHE TO FLUSH

Description

The internal cache is flushed, and a special-function bus cycle is issued which indicates that external caches should also be flushed. Data held in write-back external caches is discarded.

Flags Affected

None.

Protected Mode Exceptions

The INVD instruction is a privileged instruction; #GP(0) if the current privilege level is not 0.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

#GP(0); the INVD instruction is a privileged instruction.

Notes

This instruction is implementation-dependent; its function may be implemented differently on future Intel processors.

It is the responsibility of hardware to respond to the external cache flush indication.

This instruction is not supported on Intel386 processors. See Section 3.11 for detecting an Intel486 processor at runtime. See WBINVD description to write back dirty data to memory.

See Section 12.2 on disabling the cache.
The INVLPG instruction is used to invalidate a single entry in the TLB, the cache used for page table entries. If the TLB contains a valid entry which maps the address of the memory operand, that TLB entry is marked invalid.

Flags Affected
None

Protected Mode Exceptions
The INVLPG instruction is a privileged instruction; #GP(0) if the current privilege level is not 0. An invalid-opcode exception is generated when used with a register operand.

Real Address Mode Exceptions
None

Virtual 8086 Mode Exceptions
An invalid-opcode exception is generated when used with a register operand. #GP(0); the INVLPG instruction is a privileged instruction.

Notes
This instruction is not supported on Intel386 processors. See Section 3.11 for detecting an Intel386 processor at runtime.

See Section 12.2 on disabling the cache.
IRET/IRETD — Interrupt Return

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CF</td>
<td>IRET</td>
<td>15</td>
<td>Interrupt return (far return and pop flags)</td>
</tr>
<tr>
<td>CF</td>
<td>IRET</td>
<td>36</td>
<td>Interrupt return to lesser privilege</td>
</tr>
<tr>
<td>CF</td>
<td>IRETD</td>
<td>TS + 32</td>
<td>Interrupt return, different task (NT = 1)</td>
</tr>
<tr>
<td>CF</td>
<td>IRETD</td>
<td>15</td>
<td>Interrupt return (far return and pop flags)</td>
</tr>
<tr>
<td>CF</td>
<td>IRETD</td>
<td>36</td>
<td>Interrupt return to lesser privilege</td>
</tr>
<tr>
<td>CF</td>
<td>IRETD</td>
<td>TS + 32</td>
<td>Interrupt return, different task (NT = 1)</td>
</tr>
</tbody>
</table>

**NOTE:** Values of **ts** are given by the following table:

<table>
<thead>
<tr>
<th>Old Task</th>
<th>New Task</th>
<th>to Intel486™ CPU TSS</th>
<th>to 80286 TSS</th>
<th>to VM TSS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VM/Intel486 CPU/80286 TSS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>199</td>
<td>180</td>
<td>177</td>
</tr>
</tbody>
</table>

**Operation**

IF PE = 0
THEN (* Real-address mode *)
   IF OperandSize = 32 (* Instruction = IRETD *)
   THEN EIP ← Pop();
   ELSE (* Instruction = IRET *)
       IP ← Pop();
       FI;
   CS ← Pop();
   IF OperandSize = 32 (* Instruction = IRETD *)
   THEN Pop(); EFLAGS ← Pop();
   ELSE (* Instruction = IRET *)
       FLAGS ← Pop();
       FI;
   ELSE (* Protected mode *)
   IF VM = 1
   THEN #GP(0);
   ELSE
       IF NT = 1
       THEN GOTO TASK-RETURN;
       ELSE
           IF VM = 1 in flags image on stack
           THEN GO TO STACK-RETURN-TO-V86;
           ELSE GOTO STACK-RETURN;
           FI;
           FI;
       FI;
       FI;
       STACK-RETURN-TO-V86: (* Interrupted procedure was in V86 mode *)
       IF top 36 bytes of stack not within limits
THEN \#SS(0);
FI;
IF instruction pointer not within code segment limit THEN \#GP(0);
FI;

EFLAGS ← SS:[ESP + 8]; (* Sets VM in interrupted routine *)
EIP ← Pop();
CS ← Pop(); (* CS behaves as in 8086, due to VM = 1 *)
throwaway ← Pop(); (* pop away EFLAGS already read *)
TempESP ← Pop();
TempSS ← Pop();
ES ← Pop(); (* pop 2 words; throw away high-order word *)
DS ← Pop(); (* pop 2 words; throw away high-order word *)
FS ← Pop(); (* pop 2 words; throw away high-order word *)
GS ← Pop(); (* pop 2 words; throw away high-order word *)
SS:ESP ← TempSS:TempESP;

(* Resume execution in Virtual 8086 mode *)

TASK-RETURN:
Examine Back Link Selector in TSS addressed by the current task register:
Must specify global in the local/global bit, else \#TS(new TSS selector);
Index must be within GDT limits, else \#TS(new TSS selector);
AR byte must specify TSS, else \#TS(new TSS selector);
New TSS must be busy, else \#TS(new TSS selector);
TSS must be present, else \#NP(new TSS selector);
SWITCH-TASKS without nesting to TSS specified by back link selector;
Mark the task just abandoned as NOT BUSY;
Instruction pointer must be within code segment limit ELSE \#GP(0);

STACK-RETURN:
IF OperandSize = 32
THEN Third word on stack must be within stack limits, else \#SS(0);
ELSE Second word on stack must be within stack limits, else \#SS(0);
FI;
Return CS selector RPL must be ≥ CPL, else \#GP(Return selector);
IF return selector RPL = CPL
THEN GOTO RETURN-SAME-LEVEL;
ELSE GOTO RETURN-OUTER-LEVEL;
FI;

RETURN-SAME-LEVEL:
IF OperandSize = 32
THEN
  Top 12 bytes on stack must be within limits, else \#SS(0);
  Return CS selector (at eSP + 4) must be non-null, else \#GP(0);
ELSE
  Top 6 bytes on stack must be within limits, else \#SS(0);
Return CS selector (at eSP + 2) must be non-null, else #GP(0);

Flip;
Selector index must be within its descriptor table limits, else #GP(Return selector);
AR byte must indicate code segment, else #GP(Return selector);
IF non-conforming
THEN code segment DPL must = CPL;
ELSE #GP(Return selector);
FI;
IF conforming
THEN code segment DPL must be ≤ CPL, else #GP(Return selector);
Segment must be present, else #NP(Return selector);
Instruction pointer must be within code segment boundaries, else #GP(0);
FI;
IF OperandSize = 32
THEN
  Load CS:EIP from stack;
  Load CS-register with new code segment descriptor;
  Load EFLAGS with third doubleword from stack;
  Increment eSP by 12;
ELSE
  Load CS-register with new code segment descriptor;
  Load FLAGS with third word on stack;
  Increment eSP by 6;
FI;

RETURN-OUTER-LEVEL:
IF OperandSize = 32
THEN Top 20 bytes on stack must be within limits, else #SS(0);
ELSE Top 10 bytes on stack must be within limits, else #SS(0);
FI;
Examine return CS selector and associated descriptor:
  Selector must be non-null, else #GP(0);
  Selector index must be within its descriptor table limits;
    ELSE #GP(Return selector);
  AR byte must indicate code segment, else #GP(Return selector);
  IF non-conforming
    THEN code segment DPL must = CS selector RPL;
    ELSE #GP(Return selector);
  FI;
  IF conforming
    THEN code segment DPL must be > CPL;
    ELSE #GP(Return selector);
  FI;
  Segment must be present, else #NP(Return selector);
Examne return SS selector and associated descriptor:
  Selector must be non-null, else #GP(0);
  Selector index must be within its descriptor table limits
ELSE #GP(SS selector);  
Selector RPL must equal the RPL of the return CS selector
ELSE #GP(SS selector);  
AR byte must indicate a writable data segment, else #GP(SS selector);  
Stack segment DPL must equal the RPL of the return CS selector
ELSE #GP(SS selector);  
SS must be present, else #NP(SS selector);  

Instruction pointer must be within code segment limit ELSE #GP(0);  
IF OperandSize = 32  
THEN
   Load CS:EIP from stack;  
   Load EFLAGS with values at (eSP + 8);  
ELSE
   Load CS:IP from stack;  
   Load FLAGS with values at (eSP + 4);  
FI;  
Load SS:eSP from stack;  
Set CPL to the RPL of the return CS selector;  
Load the CS register with the CS descriptor;  
Load the SS register with the SS descriptor;  
FOR each of ES, FS, GS, and DS  
DO;  
   IF the current value of the register is not valid for the outer level;  
   THEN zero the register and clear the valid flag;  
   FI;  
To be valid, the register setting must satisfy the following properties:  
   Selector index must be within descriptor table limits;  
   AR byte must indicate data or readable code segment;  
   IF segment is data or non-conforming code,  
   THEN DPL must be > CPL, or DPL must be < RPL;  
OD;  

Description

In Real Address Mode, the IRET instruction pops the instruction pointer, the CS register, and the flags register from the stack and resumes the interrupted routine.

In Protected Mode, the action of the IRET instruction depends on the setting of the nested task flag (NT) bit in the flag register. When the new flag image is popped from the stack, the IOPL bits in the flag register are changed only when CPL equals 0.

If the NT flag is cleared, the IRET instruction returns from an interrupt procedure without a task switch. The code returned to must be equally or less privileged than the interrupt routine (as indicated by the RPL bits of the CS selector popped from the stack). If the destination code is less privileged, the IRET instruction also pops the stack pointer and SS from the stack.
INSTRUCTION SET

If the NT flag is set, the IRET instruction reverses the operation of a CALL or INT that caused a task switch. The updated state of the task executing the IRET instruction is saved in its task state segment. If the task is reentered later, the code that follows the IRET instruction is executed.

Flags Affected

All flags are affected; the flags register is popped from stack.

Protected Mode Exceptions

#GP, #NP, or #SS, as indicated under “Operation” above.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand being popped lies beyond address 0FFFFH.

Virtual 8086 Mode Exceptions

#GP(0) fault if the I/O privilege level is less than 3, to permit emulation.
### Jcc — Jump if Condition is Met

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>77 cb</td>
<td>JA rel8</td>
<td>3,1</td>
<td>Jump short if above (CF = 0 and ZF = 0)</td>
</tr>
<tr>
<td>73 cb</td>
<td>JAE rel8</td>
<td>3,1</td>
<td>Jump short if above or equal (CF = 0)</td>
</tr>
<tr>
<td>72 cb</td>
<td>JB rel8</td>
<td>3,1</td>
<td>Jump short if below (CF = 1)</td>
</tr>
<tr>
<td>76 cb</td>
<td>JBE rel8</td>
<td>3,1</td>
<td>Jump short if below or equal (CF = 1 or ZF = 1)</td>
</tr>
<tr>
<td>72 cb</td>
<td>JC rel8</td>
<td>3,1</td>
<td>Jump short if carry (CF = 1)</td>
</tr>
<tr>
<td>E3 cb</td>
<td>JCXZ rel8</td>
<td>8,5</td>
<td>Jump short if CX register is 0</td>
</tr>
<tr>
<td>E3 cb</td>
<td>JECXZ rel8</td>
<td>8,5</td>
<td>Jump short if ECX register is 0</td>
</tr>
<tr>
<td>74 cb</td>
<td>JE rel8</td>
<td>3,1</td>
<td>Jump short if equal (ZF = 1)</td>
</tr>
<tr>
<td>74 cb</td>
<td>JZ rel8</td>
<td>3,1</td>
<td>Jump short if 0 (ZF = 1)</td>
</tr>
<tr>
<td>7F cb</td>
<td>JG rel8</td>
<td>3,1</td>
<td>Jump short if greater (ZF = 0 and SF = OF)</td>
</tr>
<tr>
<td>7D cb</td>
<td>JGE rel8</td>
<td>3,1</td>
<td>Jump short if greater or equal (SF = OF)</td>
</tr>
<tr>
<td>7C cb</td>
<td>JL rel8</td>
<td>3,1</td>
<td>Jump short if less (SF &lt; OF)</td>
</tr>
<tr>
<td>7E cb</td>
<td>JLE rel8</td>
<td>3,1</td>
<td>Jump short if less or equal (ZF = 0 or SF &lt; OF)</td>
</tr>
<tr>
<td>76 cb</td>
<td>JNA rel8</td>
<td>3,1</td>
<td>Jump short if not above (CF = 1 or ZF = 1)</td>
</tr>
<tr>
<td>72 cb</td>
<td>JNAE rel8</td>
<td>3,1</td>
<td>Jump short if not above or equal (CF = 1)</td>
</tr>
<tr>
<td>73 cb</td>
<td>JNB rel8</td>
<td>3,1</td>
<td>Jump short if not below (CF = 0)</td>
</tr>
<tr>
<td>77 cb</td>
<td>JNBE rel8</td>
<td>3,1</td>
<td>Jump short if not below or equal (CF = 0 and ZF = 0)</td>
</tr>
<tr>
<td>73 cb</td>
<td>JNC rel8</td>
<td>3,1</td>
<td>Jump short if not carry (CF = 0)</td>
</tr>
<tr>
<td>75 cb</td>
<td>JNE rel8</td>
<td>3,1</td>
<td>Jump short if not equal (ZF = 0)</td>
</tr>
<tr>
<td>7E cb</td>
<td>JNG rel8</td>
<td>3,1</td>
<td>Jump short if not greater (ZF = 1 or SF &lt; OF)</td>
</tr>
<tr>
<td>7C cb</td>
<td>JNGE rel8</td>
<td>3,1</td>
<td>Jump short if not greater or equal (SF &lt; OF)</td>
</tr>
<tr>
<td>7D cb</td>
<td>JNL rel8</td>
<td>3,1</td>
<td>Jump short if not less (SF = OF)</td>
</tr>
<tr>
<td>7F cb</td>
<td>JNLE rel8</td>
<td>3,1</td>
<td>Jump short if not less or equal (ZF = 0 and SF = OF)</td>
</tr>
<tr>
<td>71 cb</td>
<td>JNO rel8</td>
<td>3,1</td>
<td>Jump short if not overflow (OF = 0)</td>
</tr>
<tr>
<td>7B cb</td>
<td>JNP rel8</td>
<td>3,1</td>
<td>Jump short if not parity (PF = 0)</td>
</tr>
<tr>
<td>79 cb</td>
<td>JNS rel8</td>
<td>3,1</td>
<td>Jump short if not sign (SF = 0)</td>
</tr>
<tr>
<td>75 cb</td>
<td>JNZ rel8</td>
<td>3,1</td>
<td>Jump short if not zero (ZF = 0)</td>
</tr>
<tr>
<td>70 cb</td>
<td>JO rel8</td>
<td>3,1</td>
<td>Jump short if overflow (OF = 1)</td>
</tr>
<tr>
<td>7A cb</td>
<td>JP rel8</td>
<td>3,1</td>
<td>Jump short if parity (PF = 1)</td>
</tr>
<tr>
<td>7A cb</td>
<td>JPE rel8</td>
<td>3,1</td>
<td>Jump short if parity even (PF = 1)</td>
</tr>
<tr>
<td>7B cb</td>
<td>JPO rel8</td>
<td>3,1</td>
<td>Jump short if parity odd (PF = 0)</td>
</tr>
<tr>
<td>78 cb</td>
<td>JS rel8</td>
<td>3,1</td>
<td>Jump short if sign (SF = 1)</td>
</tr>
<tr>
<td>74 cb</td>
<td>JZ rel8</td>
<td>3,1</td>
<td>Jump short if zero (ZF = 1)</td>
</tr>
<tr>
<td>0F 87 cw/cd</td>
<td>JA rel16/32</td>
<td>3,1</td>
<td>Jump near if above (CF = 0 and ZF = 0)</td>
</tr>
<tr>
<td>0F 83 cw/cd</td>
<td>JAE rel16/32</td>
<td>3,1</td>
<td>Jump near if above or equal (CF = 0)</td>
</tr>
<tr>
<td>0F 82 cw/cd</td>
<td>JB rel16/32</td>
<td>3,1</td>
<td>Jump near if below (CF = 1)</td>
</tr>
<tr>
<td>0F 86 cw/cd</td>
<td>JBE rel16/32</td>
<td>3,1</td>
<td>Jump near if below or equal (CF = 1 or ZF = 1)</td>
</tr>
<tr>
<td>0F 82 cw/cd</td>
<td>JC rel16/32</td>
<td>3,1</td>
<td>Jump near if carry (CF = 1)</td>
</tr>
<tr>
<td>0F 84 cw/cd</td>
<td>JE rel16/32</td>
<td>3,1</td>
<td>Jump near if equal (ZF = 1)</td>
</tr>
<tr>
<td>0F 84 cw/cd</td>
<td>JZ rel16/32</td>
<td>3,1</td>
<td>Jump near if 0 (ZF = 1)</td>
</tr>
<tr>
<td>0F 8F cw/cd</td>
<td>JG rel16/32</td>
<td>3,1</td>
<td>Jump near if greater (ZF = 0 and SF = OF)</td>
</tr>
<tr>
<td>0F 8D cw/cd</td>
<td>JGE rel16/32</td>
<td>3,1</td>
<td>Jump near if greater or equal (SF = OF)</td>
</tr>
<tr>
<td>0F 8C cw/cd</td>
<td>JL rel16/32</td>
<td>3,1</td>
<td>Jump near if less (SF &lt; OF)</td>
</tr>
<tr>
<td>Opcode</td>
<td>Instruction</td>
<td>Clocks</td>
<td>Description</td>
</tr>
<tr>
<td>--------</td>
<td>-------------</td>
<td>--------</td>
<td>-------------</td>
</tr>
<tr>
<td>0F 8E cw/cd</td>
<td>JLE rel16/32</td>
<td>3,1</td>
<td>Jump near if less or equal (ZF = 1 or SF&lt;&gt;OF)</td>
</tr>
<tr>
<td>0F 86 cw/cd</td>
<td>JNA rel16/32</td>
<td>3,1</td>
<td>Jump near if not above (CF = 1 or ZF = 1)</td>
</tr>
<tr>
<td>0F 82 cw/cd</td>
<td>JNAE rel16/32</td>
<td>3,1</td>
<td>Jump near if not above or equal (CF = 1)</td>
</tr>
<tr>
<td>0F 83 cw/cd</td>
<td>JNB rel16/32</td>
<td>3,1</td>
<td>Jump near if not below (CF = 0)</td>
</tr>
<tr>
<td>0F 87 cw/cd</td>
<td>JNBE rel16/32</td>
<td>3,1</td>
<td>Jump near if not below or equal (CF = 0 and ZF = 0)</td>
</tr>
<tr>
<td>0F 83 cw/cd</td>
<td>JNC rel16/32</td>
<td>3,1</td>
<td>Jump near if not carry (CF = 0)</td>
</tr>
<tr>
<td>0F 85 cw/cd</td>
<td>JNE rel16/32</td>
<td>3,1</td>
<td>Jump near if not equal (ZF = 0)</td>
</tr>
<tr>
<td>0F 86 cw/cd</td>
<td>JNG rel16/32</td>
<td>3,1</td>
<td>Jump near if not greater (ZF = 1 or SF&lt;&gt;OF)</td>
</tr>
<tr>
<td>0F 8C cw/cd</td>
<td>JGNE rel16/32</td>
<td>3,1</td>
<td>Jump near if not greater or equal (SF&lt;&gt;OF)</td>
</tr>
<tr>
<td>0F 8D cw/cd</td>
<td>JNL rel16/32</td>
<td>3,1</td>
<td>Jump near if not less (SF = OF)</td>
</tr>
<tr>
<td>0F 8F cw/cd</td>
<td>JNLE rel16/32</td>
<td>3,1</td>
<td>Jump near if not less or equal (ZF = 0 and SF = OF)</td>
</tr>
<tr>
<td>0F 81 cw/cd</td>
<td>JNO rel16/32</td>
<td>3,1</td>
<td>Jump near if not overflow (OF = 0)</td>
</tr>
<tr>
<td>0F 8B cw/cd</td>
<td>JNP rel16/32</td>
<td>3,1</td>
<td>Jump near if not parity (PF = 0)</td>
</tr>
<tr>
<td>0F 89 cw/cd</td>
<td>JNS rel16/32</td>
<td>3,1</td>
<td>Jump near if not sign (SF = 0)</td>
</tr>
<tr>
<td>0F 85 cw/cd</td>
<td>JNZ rel16/32</td>
<td>3,1</td>
<td>Jump near if not zero (ZF = 0)</td>
</tr>
<tr>
<td>0F 80 cw/cd</td>
<td>JO rel16/32</td>
<td>3,1</td>
<td>Jump near if overflow (OF = 1)</td>
</tr>
<tr>
<td>0F 8A cw/cd</td>
<td>JP rel16/32</td>
<td>3,1</td>
<td>Jump near if parity (PF = 1)</td>
</tr>
<tr>
<td>0F 8A cw/cd</td>
<td>JPE rel16/32</td>
<td>3,1</td>
<td>Jump near if parity even (PF = 1)</td>
</tr>
<tr>
<td>0F 8B cw/cd</td>
<td>JPO rel16/32</td>
<td>3,1</td>
<td>Jump near if parity odd (PF = 0)</td>
</tr>
<tr>
<td>0F 88 cw/cd</td>
<td>JS rel16/32</td>
<td>3,1</td>
<td>Jump near if sign (SF = 1)</td>
</tr>
<tr>
<td>0F 84 cw/cd</td>
<td>JZ rel16/32</td>
<td>3,1</td>
<td>Jump near if 0 (ZF = 1)</td>
</tr>
</tbody>
</table>

**NOTES:** The first clock count is for the true condition (branch taken); the second clock count is for the false condition (branch not taken). `rel16/32` indicates that these instructions map to two; one with a 16-bit relative displacement, the other with a 32-bit relative displacement, depending on the operand-size attribute of the instruction.

### Operation

IF condition

THEN

\[
\text{EIP} \leftarrow \text{EIP} + \text{SignExtend}(\text{rel8/16/32});
\]

IF OperandSize = 16

THEN \[
\text{EIP} \leftarrow \text{EIP AND 0000FFFFH}；
\]

FI;

FI;

### Description

Conditional jumps (except the JCXZ instruction) test the flags which have been set by a previous instruction. The conditions for each mnemonic are given in parentheses after each description above. The terms “less” and “greater” are used for comparisons of signed integers; “above” and “below” are used for unsigned integers.

If the given condition is true, a jump is made to the location provided as the operand. Instruction coding is most efficient when the target for the conditional jump is in the current code segment and within −128 to +127 bytes of the next instruction’s first byte. The jump can also target −32768 thru +32767 (segment size attribute 16) or −2^{31} thru...
+ 2^{31} - 1 (segment size attribute 32) relative to the next instruction's first byte. When the target for the conditional jump is in a different segment, use the opposite case of the jump instruction (i.e., the JE and JNE instructions), and then access the target with an unconditional far jump to the other segment. For example, you cannot code—

```
JZ FARLABEL;
```

You must instead code—

```
JNZ BEYOND;
JMP FARLABEL;
BEYOND:
```

Because there can be several ways to interpret a particular state of the flags, ASM386 provides more than one mnemonic for most of the conditional jump opcodes. For example, if you compared two characters in AX and want to jump if they are equal, use the JE instruction; or, if you ANDed the AX register with a bit field mask and only want to jump if the result is 0, use the JZ instruction, a synonym for the JE instruction.

The JCXZ instruction differs from other conditional jumps because it tests the contents of the CX or ECX register for 0, not the flags. The JCXZ instruction is useful at the beginning of a conditional loop that terminates with a conditional loop instruction (such as LOOPNE TARGET LABEL. The JCXZ instruction prevents entering the loop with the CX or ECX register equal to zero, which would cause the loop to execute 64K or 26 times instead of zero times.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) if the offset jumped to is beyond the limits of the code segment.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

None.
INSTRUCTION SET

Notes

The JCXZ instruction takes longer to execute than a two-instruction sequence which compares the count register to zero and jumps if the count is zero.

All branches are converted into 16-byte code fetches regardless of jump address or cacheability.
INSTRUCTION SET

JMP — Jump

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>EB cb</td>
<td>JMP rel8</td>
<td>3</td>
<td>Jump short</td>
</tr>
</tbody>
</table>
| E9 cw  | JMP rel16         | 3      | Jump near, displacement relative to next instruc-
       |                   |        | tion                                           |
| FF/4   | JMP r/m16         | 5/5    | Jump near indirect                               |
| EA cd  | JMP ptr16:16     | 17pm=19| Jump intersegment, 4-byte immediate address      |
| EA cd  | JMP ptr16:16     | 32     | Jump to call gate, same privilege                |
| EA cd  | JMP ptr16:16     | 42+TS  | Jump via task state segment                      |
| EA cd  | JMP ptr16:16     | 43+TS  | Jump via task gate                               |
| FF/5   | JMP m16:16       | 13,pm=18| Jump r/m16:16 indirect and intersegment          |
| FF/5   | JMP m16:16       | 31     | Jump to call gate, same privilege                |
| FF/5   | JMP m16:16       | 41+TS  | Jump via task state segment                      |
| FF/5   | JMP m16:16       | 42+TS  | Jump via task gate                               |
| E9 cd  | JMP rel32        | 3      | Jump near, displacement relative to next instruc-
       |                   |        | tion                                           |
| FF/4   | JMP r/m32        | 5/5    | Jump near, indirect                              |
| EA cp  | JMP ptr16:32     | 13,pm=18| Jump intersegment, 6-byte immediate address      |
| EA cp  | JMP ptr16:32     | 31     | Jump to call gate, same privilege                |
| EA cp  | JMP ptr16:32     | 42+TS  | Jump via task state segment                      |
| EA cp  | JMP ptr16:32     | 43+TS  | Jump via task gate                               |
| FF/5   | JMP m16:32       | 13,pm=18| Jump intersegment, address at r/m dword          |
| FF/5   | JMP m16:32       | 31     | Jump to call gate, same privilege                |
| FF/5   | JMP m16:32       | 41+TS  | Jump via task state segment                      |
| FF/5   | JMP m16:32       | 42+TS  | Jump via task gate                               |

NOTE: Values of ts are given by the following table:

<table>
<thead>
<tr>
<th>Old Task</th>
<th>New Task</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>to Intel486™ CPU TSS</td>
</tr>
<tr>
<td>VM/Intel486 CPU/80286 TSS</td>
<td>199</td>
</tr>
</tbody>
</table>

Operation

IF instruction = relative JMP
 (* i.e. operand is rel8, rel16, or rel32 *)
THEN
  EIP ← EIP + rel8/16/32;
  IF OperandSize = 16
  THEN EIP ← EIP AND 0000FFFFH;
  FI;
FI;

IF instruction = near indirect JMP
 (* i.e. operand is r/m16 or r/m32 *)
THEN
  IF OperandSize = 16
  THEN
    EIP ← [r/m16] AND 0000FFFFH;

26-182
ELSE (* OperandSize = 32 *)
  EIP ← [r/m32;
FI;
FI;

IF (PE = 0 OR (PE = 1 AND VM = 1)) (* real mode or V86 mode *)
  AND instruction = far JMP
  (* i.e., operand type is m16:16, m16:32, ptr16:16, ptr16:32 *)
THEN GOTO REAL-OR-V86-MODE;
IF operand type = m16:16 or m16:32
THEN (* indirect *)
  IF OperandSize = 16
  THEN
    CS:IP ← [m16:16];
    EIP ← EIP AND 0000FFFFH; (* clear upper 16 bits *)
  ELSE (* OperandSize = 32 *)
    CS:EIP ← [m16:32];
  FI;
FI;
IF operand type = ptr16:16 or ptr16:32
THEN
  IF OperandSize = 16
  THEN
    CS:IP ← ptr16:16;
    EIP ← EIP AND 0000FFFFH; (* clear upper 16 bits *)
  ELSE (* OperandSize = 32 *)
    CS:EIP ← ptr16:32;
  FI;
FI;
FI;

IF (PE = 1 AND VM = 0) (* Protected mode, not V86 mode *)
  AND instruction = far JMP
THEN
  IF operand type = m16:16 or m16:32
  THEN (* indirect *)
  check access of EA dword;
  #GP(0) or #SS(0) IF limit violation;
  FI;
Destination selector is not null ELSE #GP(0)
Destination selector index is within its descriptor table limits ELSE #GP(selector)
Depending on AR byte of destination descriptor:
  GOTO CONFORMING-CODE-SEGMENT;
  GOTO NONCONFORMING-CODE-SEGMENT;
  GOTO CALL-GATE;
  GOTO TASK-GATE;
  GOTO TASK-STATE-SEGMENT;
ELSE #GP(selector); (* illegal AR byte in descriptor *)
FI;
CONFORMING-CODE-SEGMENT:
  Descriptor DPL must be \leq\ CPL ELSE #GP(selector);
  Segment must be present ELSE #NP(selector);
  Instruction pointer must be within code-segment limit ELSE #GP(0);
  IF OperandSize = 32
      THEN Load CS:EIP from destination pointer;
  ELSE Load CS:IP from destination pointer;
  FI;
  Load CS register with new segment descriptor;

NONCONFORMING-CODE-SEGMENT:
  RPL of destination selector must be \leq\ CPL ELSE #GP(selector);
  Descriptor DPL must be = CPL ELSE #GP(selector);
  Segment must be present ELSE # NP(selector);
  Instruction pointer must be within code-segment limit ELSE #GP(0);
  IF OperandSize = 32
      THEN Load CS:EIP from destination pointer;
  ELSE Load CS:IP from destination pointer;
  FI;
  Load CS register with new segment descriptor;
  Set RPL field of CS register to CPL;

CALL-GATE:
  Descriptor DPL must be \geq\ CPL ELSE #GP(gate selector);
  Descriptor DPL must be = gate selector RPL ELSE #GP(gate selector);
  Gate must be present ELSE #NP(gate selector);
  Examine selector to code segment given in call gate descriptor:
      Selector must not be null ELSE #GP(0);
      Selector must be within its descriptor table limits ELSE
          #GP(CS selector);
      Descriptor AR byte must indicate code segment
          ELSE #GP(CS selector);
      IF non-conforming
          THEN code-segment descriptor DPL must = CPL
          ELSE #GP(CS selector);
      FI;
  IF conforming
      THEN code-segment descriptor DPL must be \leq\ CPL;
      ELSE #GP(CS selector);
      Code segment must be present ELSE #NP(CS selector);
      Instruction pointer must be within code-segment limit ELSE #GP(0);
      IF OperandSize = 32
          THEN Load CS:EIP from call gate;
      ELSE Load CS:IP from call gate;
      FI;
  Load CS register with new code-segment descriptor;
  Set RPL of CS to CPL;

TASK-GATE:
  Gate descriptor DPL must be \geq\ CPL ELSE #GP(gate selector);
INSTRUCTION SET

Gate descriptor DPL must be ≥ gate selector RPL ELSE #GP(gate selector);
Task Gate must be present ELSE #NP(gate selector);
Examine selector to TSS, given in Task Gate descriptor:
   Must specify global in the local/global bit ELSE #GP(TSS selector);
   Index must be within GDT limits ELSE #GP(TSS selector);
   Descriptor AR byte must specify available TSS (bottom bits 00001);
   ELSE #GP(TSS selector);
   Task State Segment must be present ELSE #NP(TSS selector);
SWITCH-TASKS (without nesting) to TSS;
   Instruction pointer must be within code-segment limit ELSE #GP(0);

TASK-STATE-SEGMENT:
   TSS DPL must be ≥ CPL ELSE #GP(TSS selector);
   TSS DPL must be ≥ TSS selector RPL ELSE #GP(TSS selector);
   Descriptor AR byte must specify available TSS (bottom bits 00001)
   ELSE #GP(TSS selector);
   Task State Segment must be present ELSE #NP(TSS selector);
SWITCH-TASKS (without nesting) to TSS;
   Instruction pointer must be within code-segment limit ELSE #GP(0);

Description

The JMP instruction transfers control to a different point in the instruction stream without recording return information.

The action of the various forms of the instruction are shown below.

Jumps with destinations of type r/m16, r/m32, rel16, and rel32 are near jumps and do not involve changing the segment register value.

The JMP rel16 and JMP rel32 forms of the instruction add an offset to the address of the instruction following the JMP to determine the destination. The rel16 form is used when the instruction’s operand-size attribute is 16 bits (segment size attribute 16 only); rel32 is used when the operand-size attribute is 32 bits (segment size attribute 32 only). The result is stored in the 32-bit EIP register. With rel16, the upper 16 bits of the EIP register are cleared, which results in an offset whose value does not exceed 16 bits.

The JMP r/m16 and JMP r/m32 forms specify a register or memory location from which the absolute offset from the procedure is fetched. The offset fetched from r/m is 32 bits for an operand-size attribute of 32 bits (r/m32), or 16 bits for an operand-size attribute of 16 bits (r/m16).

The JMP ptr16:16 and ptr16:32 forms of the instruction use a four-byte or six-byte operand as a long pointer to the destination. The JMP m16:16 and m16:32 forms fetch the long pointer from the memory location specified (indirection). In Real Address Mode or Virtual 8086 Mode, the long pointer provides 16 bits for the CS register and 16 or 32 bits for the EIP register (depending on the operand-size attribute). In Protected Mode, both
long pointer forms consult the Access Rights (AR) byte in the descriptor indexed by the selector part of the long pointer. Depending on the value of the AR byte, the jump will perform one of the following types of control transfers:

- A jump to a code segment at the same privilege level
- A task switch

For more information on protected mode control transfers, refer to Chapter 6 and Chapter 7.

**Flags Affected**

All if a task switch takes place; none if no task switch occurs.

**Protected Mode Exceptions**

Far jumps: #GP, #NP, #SS, and #TS, as indicated in the list above.

Near direct jumps: #GP(0) if procedure location is beyond the code segment limits; #AC for unaligned memory reference if the current privilege level is 3.

Near indirect jumps: #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #GP if the indirect offset obtained is beyond the code segment limits; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would be outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as under Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Notes**

All branches are converted into 16-byte code fetches regardless of jump address or cacheability.
LAHF — Load Flags into AH Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9F</td>
<td>LAHF</td>
<td>3</td>
<td>Load: AH = flags SF ZF xx AF xx PF xx CF</td>
</tr>
</tbody>
</table>

**Operation**


**Description**

The LAHF instruction transfers the low byte of the flags word to the AH register. The bits, from MSB to LSB, are sign, zero, indeterminate, auxiliary, carry, indeterminate, parity, indeterminate, and carry.

**Flags Affected**

None.

**Protected Mode Exceptions**

None.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

None.
LAR — Load Access Rights Byte

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 02 /r</td>
<td>LAR r16/rm16</td>
<td>11/11</td>
<td>r16 ← r/m16 masked by FF00</td>
</tr>
<tr>
<td>0F 02 /r</td>
<td>LAR r32/rm32</td>
<td>11/11</td>
<td>r32 ← r/m32 masked by 00FxFF00</td>
</tr>
</tbody>
</table>

Description

The LAR instruction stores a marked form of the second doubleword of the descriptor for the source selector if the selector is visible at the current privilege level (modified by the selector's RPL) and is a valid descriptor type within the descriptor limits. The destination register is loaded with the high-order doubleword of the descriptor masked by 00FxFF00, and the ZF flag is set. The x indicates that the four bits corresponding to the upper four bits of the limit are undefined in the value loaded by the LAR instruction. If the selector is invisible or of the wrong type, the ZF flag is cleared.

If the 32-bit operand size is specified, the entire 32-bit value is loaded into the 32-bit destination register. If the 16-bit operand size is specified, the lower 16-bits of this value are stored in the 16-bit destination register.

All code and data segment descriptors are valid for the LAR instruction.

The valid special segment and gate descriptor types for the LAR instruction are given in the following table:

<table>
<thead>
<tr>
<th>Type</th>
<th>Name</th>
<th>Valid/Invalid</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Invalid</td>
<td>Invalid</td>
</tr>
<tr>
<td>1</td>
<td>Available 286 TSS</td>
<td>Valid</td>
</tr>
<tr>
<td>2</td>
<td>LDT</td>
<td>Valid</td>
</tr>
<tr>
<td>3</td>
<td>Busy 286 TSS</td>
<td>Valid</td>
</tr>
<tr>
<td>4</td>
<td>286 call gate</td>
<td>Valid</td>
</tr>
<tr>
<td>5</td>
<td>286/Intel486™ task gate</td>
<td>Valid</td>
</tr>
<tr>
<td>6</td>
<td>286 trap gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>7</td>
<td>286 interrupt gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>8</td>
<td>Invalid</td>
<td>Invalid</td>
</tr>
<tr>
<td>9</td>
<td>Available Intel486 TSS</td>
<td>Valid</td>
</tr>
<tr>
<td>A</td>
<td>Invalid</td>
<td>Invalid</td>
</tr>
<tr>
<td>B</td>
<td>Busy Intel486 TSS</td>
<td>Valid</td>
</tr>
<tr>
<td>C</td>
<td>Intel486 call gate</td>
<td>Valid</td>
</tr>
<tr>
<td>D</td>
<td>Invalid</td>
<td>Invalid</td>
</tr>
<tr>
<td>E</td>
<td>Intel486 trap gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>F</td>
<td>Intel486 interrupt gate</td>
<td>Invalid</td>
</tr>
</tbody>
</table>

Flags Affected

The ZF flag is set unless the selector is invisible or of the wrong type, in which case the ZF flag is cleared.
Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 6; the LAR instruction is unrecognized in Real Address Mode.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode.
INSTRUCTION SET

LEA — Load Effective Address

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8D /r</td>
<td>LEA r16,m</td>
<td>1</td>
<td>Store effective address for m in register r16</td>
</tr>
<tr>
<td>8D /r</td>
<td>LEA r32,m</td>
<td>1</td>
<td>Store effective address for m in register r32</td>
</tr>
<tr>
<td>8D /r</td>
<td>LEA r16,m</td>
<td>1</td>
<td>Store effective address for m in register r16</td>
</tr>
<tr>
<td>8D /r</td>
<td>LEA r32,m</td>
<td>1</td>
<td>Store effective address for m in register r32</td>
</tr>
</tbody>
</table>

Operation

IF OperandSize = 16 AND AddressSize = 16
THEN \( r16 \leftarrow \text{Addr}(m); \)
ELSE
  IF OperandSize = 16 AND AddressSize = 32
  THEN \( r16 \leftarrow \text{Truncate}_\text{to}_16\text{bits}(\text{Addr}(m)); \) (* 32-bit address *
  ELSE
    IF OperandSize = 32 AND AddressSize = 16
    THEN \( r32 \leftarrow \text{Truncate}_\text{to}_16\text{bits}(\text{Addr}(m)); \)
    ELSE
      IF OperandSize = 32 AND AddressSize = 32
      THEN \( r32 \leftarrow \text{Addr}(m); \)
      FI;
    FI;
  FI;
FI;
FI;
FI;

Description

The LEA instruction calculates the effective address (offset part) and stores it in the specified register. The operand-size attribute of the instruction (represented by OperandSize in the algorithm under “Operation” above) is determined by the chosen register. The address-size attribute (represented by AddressSize) is determined by the USE attribute of the segment containing the second operand. The address-size and operand-size attributes affect the action performed by the LEA instruction, as follows:

<table>
<thead>
<tr>
<th>Operand Size</th>
<th>Address Size</th>
<th>Action Performed</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>16</td>
<td>16-bit effective address is calculated and stored in requested 16-bit register destination.</td>
</tr>
<tr>
<td>16</td>
<td>32</td>
<td>32-bit effective address is calculated. The lower 16 bits of the address are stored in the requested 16-bit register destination.</td>
</tr>
<tr>
<td>32</td>
<td>16</td>
<td>16-bit effective address is calculated. The 16-bit address is zero-extended and stored in the requested 32-bit register destination.</td>
</tr>
<tr>
<td>32</td>
<td>32</td>
<td>32-bit effective address is calculated and stored in the requested 32-bit register destination.</td>
</tr>
</tbody>
</table>
Flags Affected
None.

Protected Mode Exceptions
#UD if the second operand is a register.

Real Address Mode Exceptions
Interrupt 6 if the second operand is a register.

Virtual 8086 Mode Exceptions
Same exceptions as in Real Address Mode.
LEAVE — High Level Procedure Exit

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C9</td>
<td>LEAVE</td>
<td>5</td>
<td>Set SP to BP, then pop BP</td>
</tr>
<tr>
<td>C9</td>
<td>LEAVE</td>
<td>5</td>
<td>Set ESP to EBP, then pop EBP</td>
</tr>
</tbody>
</table>

**Operation**

IF StackAddrSize = 16
THEN
   SP ← BP;
ELSE (* StackAddrSize = 32 *)
   ESP ← EBP;
FI;

IF OperandSize = 16
THEN
   BP ← PopO;
ELSE (* OperandSize = 32 *)
   EBP ← PopO;
FI;

**Description**

The LEAVE instruction reverses the actions of the ENTER instruction. By copying the frame pointer to the stack pointer, the LEAVE instruction releases the stack space used by a procedure for its local variables. The old frame pointer is popped into the BP or EBP register, restoring the caller’s frame. A subsequent RET nn instruction removes any arguments pushed onto the stack of the exiting procedure.

**Flags Affected**

None.

**Protected Mode Exceptions**

#SS(0) if the BP register does not point to a location within the limits of the current stack segment.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode.
LGDT/LIDT – Load Global/Interrupt Descriptor Table Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 01 /2</td>
<td>LGDT m16&amp;32</td>
<td>11</td>
<td>Load m into GDTR</td>
</tr>
<tr>
<td>0F 01 /3</td>
<td>LIDT m16&amp;32</td>
<td>11</td>
<td>Load m into IDTR</td>
</tr>
</tbody>
</table>

Operation

IF instruction = LIDT
THEN
  IF OperandSize = 16
  THEN IDTR.Limit.Base ← m16:24 (* 24 bits of base loaded *)
  ELSE IDTR.Limit.Base ← m16:32
  FI;
ELSE (* instruction = LGDT *)
  IF OperandSize = 16
  THEN GDTR.Limit.Base ← m16:24 (* 24 bits of base loaded *)
  ELSE GDTR.Limit.Base ← m16:32;
  FI;
FI;

Description

The LGDT and LIDT instructions load a linear base address and limit value from a six-byte data operand in memory into the GDTR or IDTR, respectively. If a 16-bit operand is used with the LGDT or LIDT instruction, the register is loaded with a 16-bit limit and a 24-bit base, and the high-order eight bits of the six-byte data operand are not used. If a 32-bit operand is used, a 16-bit limit and a 32-bit base is loaded; the high-order eight bits of the six-byte operand are used as high-order base address bits.

The SGDT and SIDT instructions always store into all 48 bits of the six-byte data operand. With the 80286 processor, the upper eight bits are undefined after the SGDT or SIDT instruction is executed. With the Intel386 DX or Intel486 processors, the upper eight bits are written with the high-order eight address bits, for both a 16-bit operand and a 32-bit operand. If the LGDT or LIDT instruction is used with a 16-bit operand to load the register stored by the SGDT or SIDT instruction, the upper eight bits are stored as zeros.

The LGDT and LIDT instructions appear in operating system software; they are not used in application programs. They are the only instructions that directly load a linear address (i.e., not a segment relative address) in Protected Mode.

Flags Affected

None.
Protected Mode Exceptions

#GP(0) if the current privilege level is not 0; #UD if the source operand is a register; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH; Interrupt 6 if the source operand is a register.

Note: These instructions are valid in Real Address Mode to allow power-up initialization for Protected Mode.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault.
INSTRUCTION SET

LGS/LSS/LDS/LES/LFS — Load Full Pointer

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C5 /r</td>
<td>LDS r16,m16:16</td>
<td>6/12</td>
<td>Load DS:r16 with pointer from memory</td>
</tr>
<tr>
<td>C5 /r</td>
<td>LDS r32,m16:32</td>
<td>6/12</td>
<td>Load DS:r32 with pointer from memory</td>
</tr>
<tr>
<td>0F B2 /r</td>
<td>LSS r16,m16:16</td>
<td>6/12</td>
<td>Load SS:r16 with pointer from memory</td>
</tr>
<tr>
<td>0F B2 /r</td>
<td>LSS r32,m16:32</td>
<td>6/12</td>
<td>Load SS:r32 with pointer from memory</td>
</tr>
<tr>
<td>C4 /r</td>
<td>LES r16,m16:16</td>
<td>6/12</td>
<td>Load ES:r16 with pointer from memory</td>
</tr>
<tr>
<td>C4 /r</td>
<td>LES r32,m16:32</td>
<td>6/12</td>
<td>Load ES:r32 with pointer from memory</td>
</tr>
<tr>
<td>0F B4 /r</td>
<td>LFS r16,m16:16</td>
<td>6/12</td>
<td>Load FS:r16 with pointer from memory</td>
</tr>
<tr>
<td>0F B4 /r</td>
<td>LFS r32,m16:32</td>
<td>6/12</td>
<td>Load FS:r32 with pointer from memory</td>
</tr>
<tr>
<td>0F B5 /r</td>
<td>LGS r16,m16:16</td>
<td>6/12</td>
<td>Load GS:r16 with pointer from memory</td>
</tr>
<tr>
<td>0F B5 /r</td>
<td>LGS r32,m16:32</td>
<td>6/12</td>
<td>Load GS:r32 with pointer from memory</td>
</tr>
</tbody>
</table>

Operation

CASE instruction OF
LSS: Sreg is SS; (* Load SS register *)
LDS: Sreg is DS; (* Load DS register *)
LES: Sreg is ES; (* Load ES register *)
LFS: Sreg is FS; (* Load FS register *)
LGS: Sreg is DS; (* Load GS register *)
ESAC;
IF (OperandSize = 16)
THEN
  r16 ← [Effective Address]; (* 16-bit transfer *)
  Sreg ← [Effective Address + 2]; (* 16-bit transfer *)
(* In Protected Mode, load the descriptor into the segment register *)
ELSE (* OperandSize = 32 *)
  r32 ← [Effective Address]; (* 32-bit transfer *)
  Sreg ← [Effective Address + 4]; (* 16-bit transfer *)
(* In Protected Mode, load the descriptor into the segment register *)
FI;

Description

The LGS, LSS, LDS, LES, and LFS instructions read a full pointer from memory and store it in the selected segment register:register pair. The full pointer loads 16 bits into the segment register SS, DS, ES, FS, or GS. The other register loads 32 bits if the operand-size attribute is 32 bits, or loads 16 bits if the operand-size attribute is 16 bits. The other 16- or 32-bit register to be loaded is determined by the r16 or r32 register operand specified.

When an assignment is made to one of the segment registers, the descriptor is also loaded into the segment register. The data for the register is obtained from the descriptor table entry for the selector given.
A null selector (values 0000-0003) can be loaded into DS, ES, FS, or GS registers without causing a protection exception. (Any subsequent reference to a segment whose corresponding segment register is loaded with a null selector to address memory causes a #GP(0) exception. No memory reference to the segment occurs.)

The following is a listing of the Protected Mode checks and actions taken in the loading of a segment register:

IF SS is loaded:
  IF selector is null THEN #GP(0); FI;
  Selector index must be within its descriptor table limits ELSE #GP(selector);
  Selector’s RPL must equal CPL ELSE #GP(selector);
  AR byte must indicate a writable data segment ELSE #GP(selector);
  DPL in the AR byte must equal CPL ELSE #GP(selector);
  Segment must be marked present ELSE #SS(selector);
  Load SS with selector;
  Load SS with descriptor;

IF DS, ES, FS, or GS is loaded with non-null selector:
  Selector index must be within its descriptor table limits ELSE #GP(selector);
  AR byte must indicate data or readable code segment ELSE #GP(selector);
  IF data or nonconforming code
  THEN both the RPL and the CPL must be less than or equal to DPL in
  AR byte;
  ELSE #GP(selector);
  Segment must be marked present ELSE #NP(selector);
  Load segment register with selector and RPL bits;
  Load segment register with descriptor;

IF DS, ES, FS or GS is loaded with a null selector:
  Load segment register with selector;
  Clear descriptor valid bit;

Flags Affected

None.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; the second operand must be a memory operand, not a register—if a register then #UD Fault; #GP(0) if a null selector is loaded into SS; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Real Address Mode Exceptions

The second operand must be a memory operand, not a register; Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
LLDT—Load Local Descriptor Table Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 00/2</td>
<td>LLDT r/m16</td>
<td>11/11</td>
<td>Load selector r/m16 into LDTR</td>
</tr>
</tbody>
</table>

**Operation**

LDTR ← SRC;

**Description**

The LLDT instruction loads the Local Descriptor Table register (LDTR). The word operand (memory or register) to the LLDT instruction should contain a selector to the Global Descriptor Table (GDT). The GDT entry should be a Local Descriptor Table. If so, then the LDTR is loaded from the entry. The descriptor registers DS, ES, SS, FS, GS, and CS are not affected. The LDT field in the task state segment does not change.

The selector operand can be 0; if so, the LDTR is marked invalid. All descriptor references (except by the LAR, VERR, VERW or LSL instructions) cause a #GP fault.

The LLDT instruction is used in operating system software; it is not used in application programs.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) if the current privilege level is not 0; #GP(selector) if the selector operand does not point into the Global Descriptor Table, or if the entry in the GDT is not a Local Descriptor Table; #NP(selector) if the LDT descriptor is not present; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault.

**Real Address Mode Exceptions**

Interrupt 6; the LLDT instruction is not recognized in Real Address Mode.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode (because the instruction is not recognized, it will not execute or perform a memory reference).
Note

The operand-size attribute has no effect on this instruction.
LMSW — Load Machine Status Word

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 01/7</td>
<td>LMSW r/m16</td>
<td>13/13</td>
<td>Load r/m16 in machine status word</td>
</tr>
</tbody>
</table>

**Operation**

MSW ← r/m16; (* 16 bits is stored in the machine status word *)

**Description**

The LMSW instruction loads the machine status word (part of the CR0 register) from the source operand. This instruction can be used to switch to Protected Mode; if so, it must be followed by an intrasegment jump to flush the instruction queue. The LMSW instruction will not switch back to Real Address Mode.

The LMSW instruction is used only in operating system software. It is not used in application programs.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) if the current privilege level is not 0; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Protected Mode; #PF(fault-code) for a page fault.

**Notes**

The operand-size attribute has no effect on this instruction. This instruction is provided for compatibility with the 80286 processor; programs for the Intel486 processor should use the MOV CR0, ... instruction instead. The LMSW instruction does not affect the PG or ET bits, and it cannot be used to clear the PE bit.
LOCK — Assert LOCK# Signal Prefix

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F0</td>
<td>LOCK</td>
<td>1</td>
<td>Assert LOCK# signal for the next instruction</td>
</tr>
</tbody>
</table>

Description

The LOCK prefix causes the LOCK# signal of the Intel486 processor to be asserted during execution of the instruction that follows it. In a multiprocessor environment, this signal can be used to ensure that the Intel486 processor has exclusive use of any shared memory while LOCK# is asserted. The read-modify-write sequence typically used to implement test-and-set on the Intel486 processor is the BTS instruction.

The LOCK prefix functions only with the following instructions:

- BTS, BTR, BTC
- XCHG
- ADD, OR, ADC, SBB, AND, SUB, XOR
- NOT, NEG, INC, DEC
- CMPXCHG, XADD

An undefined opcode trap will be generated if a LOCK prefix is used with any instruction not listed above.

The XCHG instruction always asserts LOCK# regardless of the presence or absence of the LOCK prefix.

The integrity of the LOCK prefix is not affected by the alignment of the memory field. Memory locking is observed for arbitrarily misaligned fields.

Flags Affected

None.

Protected Mode Exceptions

#UD if the LOCK prefix is used with an instruction not listed in the “Description” section above; other exceptions can be generated by the subsequent (locked) instruction.

Real Address Mode Exceptions

Interrupt 6 if the LOCK prefix is used with an instruction not listed in the “Description” section above; exceptions can still be generated by the subsequent (locked) instruction.
Virtual 8086 Mode Exceptions

#UD if the LOCK prefix is used with an instruction not listed in the “Description” section above; exceptions can still be generated by the subsequent (locked) instruction.
INSTRUCTION SET

LODS/LODSB/LODSW/LODSD — Load String Operand

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AC</td>
<td>LODS m8</td>
<td>5</td>
<td>Load byte [E(S)I] into AL.</td>
</tr>
<tr>
<td>AD</td>
<td>LODS m16</td>
<td>5</td>
<td>Load word [E(S)I] into AX.</td>
</tr>
<tr>
<td>AD</td>
<td>LODS m32</td>
<td>5</td>
<td>Load dword [E(S)I] into EAX.</td>
</tr>
<tr>
<td>AC</td>
<td>LODSB</td>
<td>5</td>
<td>Load byte DS:[E(S)I] into AL.</td>
</tr>
<tr>
<td>AD</td>
<td>LODSW</td>
<td>5</td>
<td>Load word DS:[E(S)I] into AX.</td>
</tr>
<tr>
<td>AD</td>
<td>LODSD</td>
<td>5</td>
<td>Load dword DS:[E(S)I] into EAX.</td>
</tr>
</tbody>
</table>

Operation

AddressSize = 16
THEN use SI for source-index
ELSE (* AddressSize = 32 *)
    use ESI for source-index;
FI;
IF byte type of instruction
THEN
    AL ← [source-index]; (* byte load *)
    IF DF = 0 THEN IncDec ← 1 ELSE IncDec ← −1; FI;
ELSE
    IF OperandSize = 16
    THEN
        AX ← [source-index]; (* word load *)
        IF DF = 0 THEN IncDec ← 2 ELSE IncDec ← −2; FI;
    ELSE (* OperandSize = 32 *)
        EAX ← [source-index]; (* dword load *)
        IF DF = 0 THEN IncDec ← 4 ELSE IncDec ← −4; FI;
    FI;
FI;
source-index ← source-index + IncDec

Description

The LODS instruction loads the AL, AX, or EAX register with the memory byte, word, or doubleword at the location pointed to by the source-index register. After the transfer is made, the source-index register is automatically advanced. If the DF flag is 0 (the CLD instruction was executed), the source index increments; if the DF flag is 1 (the STD instruction was executed), it decrements. The increment or decrement is 1 if a byte is loaded, 2 if a word is loaded, or 4 if a doubleword is loaded.

If the address-size attribute for this instruction is 16 bits, the SI register is used for the source-index register; otherwise the address-size attribute is 32 bits, and the ESI register is used. The address of the source data is determined solely by the contents of the ESI or SI register. Load the correct index value into the SI register before executing the LODS instruction. The LODSB, LODSW, and LODSD instructions are synonyms for the byte, word, and doubleword LODS instructions.
The LODS instruction can be preceded by the REP prefix; however, the LODS instruction is used more typically within a LOOP construct, because further processing of the data moved into the EAX, AX, or AL register is usually necessary.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
**INSTRUCTION SET**

**LOOP/LOOPcond — Loop Control with CX Counter**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>E2 cb</td>
<td>LOOP rel8</td>
<td>2,5</td>
<td>DEC count; jump short if count &lt;&gt; 0</td>
</tr>
<tr>
<td>E1 cb</td>
<td>LOOPE rel8</td>
<td>9,6</td>
<td>DEC count; jump short if count &lt;&gt; 0 and ZF = 1</td>
</tr>
<tr>
<td>E1 cb</td>
<td>LOOPZ rel8</td>
<td>9,6</td>
<td>DEC count; jump short if count &lt;&gt; 0 and ZF = 1</td>
</tr>
<tr>
<td>E0 cb</td>
<td>LOOPNE rel8</td>
<td>9,6</td>
<td>DEC count; jump short if count &lt;&gt; 0 and ZF = 0</td>
</tr>
<tr>
<td>E0 cb</td>
<td>LOOPNZ rel8</td>
<td>9,6</td>
<td>DEC count; jump short if count &lt;&gt; 0 and ZF = 0</td>
</tr>
</tbody>
</table>

**Operation**

IF AddressSize = 16 THEN CountReg is CX ELSE CountReg is ECX; FI;
CountReg ← CountReg − 1;

IF instruction <> LOOP
THEN
   IF (instruction = LOOPE) OR (instruction = LOOPZ)
   THEN BranchCond ← (ZF = 1) AND (CountReg <> 0);
   FI;
   IF (instruction = LOOPNE) OR (instruction = LOOPNZ)
   THEN BranchCond ← (ZF = 0) AND (CountReg <> 0);
   FI;
   FI;

IF BranchCond
THEN
   IF OperandSize = 16
   THEN
      IP ← IP + SignExtend(rel8);
   ELSE (* OperandSize = 32 *)
      EIP ← EIP + SignExtend(rel8);
   FI;
   FI;

**Description**

The LOOP instruction decrements the count register without changing any of the flags. Conditions are then checked for the form of the LOOP instruction being used. If the conditions are met, a short jump is made to the label given by the operand to the LOOP instruction. If the address-size attribute is 16 bits, the CX register is used as the count register; otherwise the ECX register is used. The operand of the LOOP instruction must be in the range from 128 (decimal) bytes before the instruction to 127 bytes ahead of the instruction.

The LOOP instructions provide iteration control and combine loop index management with conditional branching. Use the LOOP instruction by loading an unsigned iteration count into the count register, then code the LOOP instruction at the end of a series of instructions to be iterated. The destination of the LOOP instruction is a label that points to the beginning of the iteration.

26-205
Flags Affected

None.

Protected Mode Exceptions

#GP(0) if the offset jumped to is beyond the limits of the current code segment.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.

Notes

The unconditional LOOP instruction takes longer to execute than a two-instruction sequence which decrements the count register and jumps if the count does not equal zero.

All branches are converted into 16-byte code fetches regardless of jump address or cacheability.
**LSL — Load Segment Limit**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 03 /r</td>
<td>LSL r16,r/m16</td>
<td>10/10</td>
<td>Load: r16 ← segment limit, selector r/m16 (byte granular)</td>
</tr>
<tr>
<td>0F 03 /r</td>
<td>LSL r32,r/m32</td>
<td>10/10</td>
<td>Load: r32 ← segment limit, selector r/m32 (byte granular)</td>
</tr>
<tr>
<td>0F 03 /r</td>
<td>LSL r16,r/m16</td>
<td>10/10</td>
<td>Load: r16 ← segment limit, selector r/m16 (page granular)</td>
</tr>
<tr>
<td>0F 03 /r</td>
<td>LSL r32,r/m32</td>
<td>10/10</td>
<td>Load: r32 ← segment limit, selector r/m32 (page granular)</td>
</tr>
</tbody>
</table>

**Description**

The LSL instruction loads a register with an unscrambled segment limit, and sets the ZF flag, provided that the source selector is visible at the current privilege level and RPL, within the descriptor table, and that the descriptor is a type accepted by the LSL instruction. Otherwise, the ZF flag is cleared, and the destination register is unchanged. The segment limit is loaded as a byte granular value. If the descriptor has a page granular segment limit, the LSL instruction will translate it to a byte limit before loading it in the destination register (shift left 12 the 20-bit “raw” limit from descriptor, then OR with 00000FFFH).

The 32-bit forms of the LSL instruction store the 32-bit byte granular limit in the 32-bit destination register.

Code and data segment descriptors are valid for the LSL instruction.

The valid special segment and gate descriptor types for the LSL instruction are given in the following table:

<table>
<thead>
<tr>
<th>Type</th>
<th>Name</th>
<th>Valid/Invalid</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Invalid</td>
<td>Invalid</td>
</tr>
<tr>
<td>1</td>
<td>Available 80286 TSS</td>
<td>Valid</td>
</tr>
<tr>
<td>2</td>
<td>LDT</td>
<td>Valid</td>
</tr>
<tr>
<td>3</td>
<td>Busy 80286 TSS</td>
<td>Valid</td>
</tr>
<tr>
<td>4</td>
<td>80286 call gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>5</td>
<td>80286/Intel486 task gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>6</td>
<td>80286 trap gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>7</td>
<td>80286 interrupt gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>8</td>
<td>Invalid</td>
<td>Invalid</td>
</tr>
<tr>
<td>9</td>
<td>Available Intel486 TSS</td>
<td>Valid</td>
</tr>
<tr>
<td>A</td>
<td>Invalid</td>
<td>Invalid</td>
</tr>
<tr>
<td>B</td>
<td>Busy Intel486 TSS</td>
<td>Valid</td>
</tr>
<tr>
<td>C</td>
<td>Intel486 call gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>D</td>
<td>Invalid</td>
<td>Invalid</td>
</tr>
<tr>
<td>E</td>
<td>Intel486 trap gate</td>
<td>Invalid</td>
</tr>
<tr>
<td>F</td>
<td>Intel486 interrupt gate</td>
<td>Invalid</td>
</tr>
</tbody>
</table>

**Flags Affected**

The ZF flag is set unless the selector is invisible or of the wrong type, in which case the ZF flag is cleared.
Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 6; the LSL instruction is not recognized in Real Address Mode.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #AC for unaligned memory reference if the current privilege level is 3.
LTR — Load Task Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OF 00 /3</td>
<td>LTR r/m16</td>
<td>20/20</td>
<td>Load EA word into task register</td>
</tr>
</tbody>
</table>

Description

The LTR instruction loads the task register from the source register or memory location specified by the operand. The loaded TSS is marked busy. A task switch does not occur.

The LTR instruction is used only in operating system software; it is not used in application programs.

Flags Affected

None.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #GP(0) if the current privilege level is not 0; #GP(selector) if the object named by the source selector is not a TSS or is already busy; #NP(selector) if the TSS is marked "not present"; #PF(fault-code) for a page fault.

Real Address Mode Exceptions

Interrupt 6; the LTR instruction is not recognized in Real Address Mode.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode.

Notes

The operand-size attribute has no effect on this instruction.
INSTRUCTION SET

MOV — Move Data

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>88 /r</td>
<td>MOV r/m8,r8</td>
<td>1</td>
<td>Move byte register to r/m byte</td>
</tr>
<tr>
<td>89 /r</td>
<td>MOV r/m16,r16</td>
<td>1</td>
<td>Move word register to r/m word</td>
</tr>
<tr>
<td>89 /r</td>
<td>MOV r/m32,r32</td>
<td>1</td>
<td>Move dword register to r/m dword</td>
</tr>
<tr>
<td>8A /r</td>
<td>MOV r8,r/m8</td>
<td>1</td>
<td>Move r/m byte to byte register</td>
</tr>
<tr>
<td>8B /r</td>
<td>MOV r16,r/m16</td>
<td>1</td>
<td>Move r/m word to word register</td>
</tr>
<tr>
<td>8B /r</td>
<td>MOV r32,r/m32</td>
<td>1</td>
<td>Move r/m dword to dword register</td>
</tr>
<tr>
<td>8C /r</td>
<td>MOV r/m16,Sreg*</td>
<td>3/3</td>
<td>Move segment register to r/m word</td>
</tr>
<tr>
<td>8E /r</td>
<td>MOV Sreg,r/m16</td>
<td>3/9</td>
<td>Move r/m word to segment register</td>
</tr>
<tr>
<td>A0</td>
<td>MOV AL,moffs8</td>
<td>1</td>
<td>Move byte at (seg:offset) to AL</td>
</tr>
<tr>
<td>A1</td>
<td>MOV AX,moffs16</td>
<td>1</td>
<td>Move word at (seg:offset) to AX</td>
</tr>
<tr>
<td>A3</td>
<td>MOV EAX,moffs32</td>
<td>1</td>
<td>Move word at (seg:offset) to EAX</td>
</tr>
<tr>
<td>A3</td>
<td>MOV moffs8,AL</td>
<td>1</td>
<td>Move AL to (seg:offset)</td>
</tr>
<tr>
<td>A3</td>
<td>MOV moffs16,AX</td>
<td>1</td>
<td>Move AX to (seg:offset)</td>
</tr>
<tr>
<td>A3</td>
<td>MOV moffs32,EAX</td>
<td>1</td>
<td>Move EAX to (seg:offset)</td>
</tr>
<tr>
<td>B0+ rb</td>
<td>MOV reg8,imm8</td>
<td>1</td>
<td>Move immediate byte to register</td>
</tr>
<tr>
<td>B8+ rw</td>
<td>MOV reg16,imm16</td>
<td>1</td>
<td>Move immediate word to register</td>
</tr>
<tr>
<td>B8+ rd</td>
<td>MOV reg32,imm32</td>
<td>1</td>
<td>Move immediate dword to register</td>
</tr>
<tr>
<td>C6 /o</td>
<td>MOV r/m8,imm8</td>
<td>1</td>
<td>Move immediate byte to r/m byte</td>
</tr>
<tr>
<td>C7 /o</td>
<td>MOV r/m16,imm16</td>
<td>1</td>
<td>Move immediate word to r/m word</td>
</tr>
<tr>
<td>C7 /o</td>
<td>MOV r/m32,imm32</td>
<td>1</td>
<td>Move immediate dword to r/m dword</td>
</tr>
</tbody>
</table>

NOTES: moffs8, moffs16, and moffs32 all consist of a simple offset relative to the segment base. The 8, 16, and 32 refer to the size of the data. The address-size attribute of the instruction determines the size of the offset, either 16 or 32 bits.

*In protected mode, use 16-bit operand size prefix (a byte with the value 67H preceding the instruction.)

Operation

DEST ← SRC;

Description

The MOV instruction copies the second operand to the first operand.

If the destination operand is a segment register (DS, ES, SS, etc.), then data from a descriptor is also loaded into the register. The data for the register is obtained from the descriptor table entry for the selector given. A null selector (values 0000-0003) can be loaded into the DS and ES registers without causing an exception; however, use of the DS or ES register causes a #GP(0) exception, and no memory reference occurs.

A MOV into SS instruction inhibits all interrupts until after the execution of the next instruction (which is presumably a MOV into ESP instruction).

Loading a segment register under Protected Mode results in special checks and actions, as described in the following listing:

IF SS is loaded;
    THEN
        IF selector is null THEN #GP(0);
    FI;

26-210
Selector index must be within its descriptor table limits else #GP(selector);
Selector's RPL must equal CPL else #GP(selector);
AR byte must indicate a writable data segment else #GP(selector);
DPL in the AR byte must equal CPL else #GP(selector);
Segment must be marked present else #SS(selector);
Load SS with selector;
Load SS with descriptor.
FI;
IF DS, ES, FS or GS is loaded with non-null selector;
THEN
  Selector index must be within its descriptor table limits
  else #GP(selector);
  AR byte must indicate data or readable code segment else #GP(selector);
  IF data or nonconforming code segment
  THEN both the RPL and the CPL must be less than or equal to DPL in AR byte;
  ELSE #GP(selector);
  FI;
  Segment must be marked present else #NP(selector);
  Load segment register with selector;
  Load segment register with descriptor;
FI;
IF DS, ES, FS or GS is loaded with a null selector;
THEN
  Load segment register with selector;
  Clear descriptor valid bit;
FI;

Flags Affected

None.

Protected Mode Exceptions

#GP, #SS, and #NP if a segment register is being loaded; otherwise, #GP(0) if the
destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective
address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS
segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the
current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space
from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for
unaligned memory reference if the current privilege level is 3.
MOV — Move to/from Special Registers

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 22 /r</td>
<td>MOV CR0, r32</td>
<td>16</td>
<td>Move (register) to (control register)</td>
</tr>
<tr>
<td>0F 20 /r</td>
<td>MOV r32, CR0/CR2/CR3</td>
<td>4</td>
<td>Move (control register) to (register)</td>
</tr>
<tr>
<td>0F 22 /r</td>
<td>MOV CR2/CR3, r32</td>
<td>4</td>
<td>Move (register) to (control register)</td>
</tr>
<tr>
<td>0F 21 /r</td>
<td>MOV r32, DR0–DR3</td>
<td>10</td>
<td>Move (debug register) to (register)</td>
</tr>
<tr>
<td>0F 21 /r</td>
<td>MOV r32, DR6/DR7</td>
<td>10</td>
<td>Move (debug register) to (register)</td>
</tr>
<tr>
<td>0F 23 /r</td>
<td>MOV r32, DR0–DR3</td>
<td>11</td>
<td>Move (register) to (debug register)</td>
</tr>
<tr>
<td>0F 23 /r</td>
<td>MOV DR6/DR7, r32</td>
<td>11</td>
<td>Move (register) to (debug register)</td>
</tr>
<tr>
<td>0F 24 /r</td>
<td>MOV r32, TR4/TR5/TR6/TR7</td>
<td>4</td>
<td>Move (test register) to (register)</td>
</tr>
<tr>
<td>0F 26 /r</td>
<td>MOV TR4/TR5/TR6/TR7, r32</td>
<td>4</td>
<td>Move (register) to (test register)</td>
</tr>
<tr>
<td>0F 24 /r</td>
<td>MOV r32, TR3</td>
<td>3</td>
<td>Move (test register) to (register)</td>
</tr>
<tr>
<td>0F 26 /r</td>
<td>MOV TR3, r32</td>
<td>6</td>
<td>Move (registers) to (test register)</td>
</tr>
</tbody>
</table>

Operation

DEST ← SRC;

Description

The above forms of the MOV instruction store or load the following special registers in or from a general purpose register:

- Control registers CR0, CR2, and CR3
- Debug Registers DR0, DR1, DR2, DR3, DR6, and DR7
- Test Registers TR3, TR4, TR5, TR6, and TR7

Thirty-two bit operands are always used with these instructions, regardless of the operand-size attribute.

Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are undefined.

Protected Mode Exceptions

#GP(0) if the current privilege level is not 0.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

#GP(0) if instruction execution is attempted.
Notes

The instructions must be executed at privilege level 0 or in real-address mode; otherwise, a protection exception will be raised.

The reg field within the ModR/M byte specifies which of the special registers in each category is involved. The two bits in the mod field are always 11. The r/m field specifies the general register involved.

Always set undefined or reserved bits to the value previously read.
## INSTRUCTION SET

### MOVES/MOVESB/MOVESW/MOVESD — Move Data from String to String

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A4</td>
<td>MOVES m8,m8</td>
<td>7</td>
<td>Move byte [(E)SI] to ES: [(E)DI]</td>
</tr>
<tr>
<td>A5</td>
<td>MOVES m16,m16</td>
<td>7</td>
<td>Move word [(E)SI] to ES: [(E)DI]</td>
</tr>
<tr>
<td>A5</td>
<td>MOVES m32,m32</td>
<td>7</td>
<td>Move dword [(E)SI] to ES: [(E)DI]</td>
</tr>
<tr>
<td>A4</td>
<td>MOVES</td>
<td>7</td>
<td>Move byte DS: [(E)SI] to ES: [(E)DI]</td>
</tr>
<tr>
<td>A5</td>
<td>MOVESW</td>
<td>7</td>
<td>Move word DS: [(E)SI] to ES: [(E)DI]</td>
</tr>
<tr>
<td>A5</td>
<td>MOVESD</td>
<td>7</td>
<td>Move dword DS: [(E)SI] to ES: [(E)DI]</td>
</tr>
</tbody>
</table>

**Operation**

IF (instruction = MOVESD) OR (instruction has doubleword operands)  
THEN OperandSize ← 32;  
ELSE OperandSize ← 16;  
IF AddressSize = 16  
THEN use SI for source-index and DI for destination-index;  
ELSE (* AddressSize = 32 *)  
use ESI for source-index and EDI for destination-index;  
FI;  
IF byte type of instruction  
THEN  
[destination-index] ← [source-index]; (* byte assignment *)  
IF DF = 0 THEN IncDec ← 1 ELSE IncDec ← -1; FI;  
ELSE  
IF OperandSize = 16  
THEN  
[destination-index] ← [source-index]; (* word assignment *)  
IF DF = 0 THEN IncDec ← 2 ELSE IncDec ← -2; FI;  
ELSE (* OperandSize = 32 *)  
[destination-index] ← [source-index]; (* doubleword assignment *)  
IF DF = 0 THEN IncDec ← 4 ELSE IncDec ← -4; FI;  
FI;  
source-index ← source-index + IncDec;  
destination-index ← destination-index + IncDec;

**Description**

The MOVES instruction copies the byte or word at [(E)SI] to the byte or word at ES: [(E)DI]. The destination operand must be addressable from the ES register; no segment override is possible for the destination. A segment override can be used for the source operand; the default is the DS register.

The addresses of the source and destination are determined solely by the contents of the (E)SI and (E)DI registers. Load the correct index values into the (E)SI and (E)DI registers before executing the MOVES instruction. The MOVESB, MOVESW, and MOVESD instructions are synonyms for the byte, word, and doubleword MOVES instructions.
After the data is moved, both the (E)SI and (E)DI registers are advanced automatically. If the DF flag is 0 (the CLD instruction was executed), the registers are incremented; if the DF flag is 1 (the STD instruction was executed), the registers are decremented. The registers are incremented or decremented by 1 if a byte was moved, 2 if a word was moved, or 4 if a doubleword was moved.

The MOV$S$ instruction can be preceded by the REP prefix for block movement of CX bytes or words. Refer to the REP instruction for details of this operation.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
MOVSX — Move with Sign-Extend

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F BE /r</td>
<td>MOVSX r16, r/m8</td>
<td>3/3</td>
<td>Move byte to word with sign-extend</td>
</tr>
<tr>
<td>0F BE /r</td>
<td>MOVSX r32, r/m8</td>
<td>3/3</td>
<td>Move byte to dword, sign-extend</td>
</tr>
<tr>
<td>0F BF /r</td>
<td>MOVSX r32, r/m16</td>
<td>3/3</td>
<td>Move word to dword, sign-extend</td>
</tr>
</tbody>
</table>

Operation

DEST ← SignExtend(SRC);

Description

The MOVSX instruction reads the contents of the effective address or register as a byte or a word, sign-extends the value to the operand-size attribute of the instruction (16 or 32 bits), and stores the result in the destination register.

Flags Affected

None.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
MOVZX — Move with Zero-Extend

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F B6 /r</td>
<td>MOVZX r16,c/mB</td>
<td>3/3</td>
<td>Move byte to word with zero-extend</td>
</tr>
<tr>
<td>0F B6 /r</td>
<td>MOVZX r32,c/mB</td>
<td>3/3</td>
<td>Move byte to dword, zero-extend</td>
</tr>
<tr>
<td>0F B7 /r</td>
<td>MOVZX r32,c/m16</td>
<td>3/3</td>
<td>Move word to dword, zero-extend</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← ZeroExtend(SRC);

**Description**

The MOVZX instruction reads the contents of the effective address or register as a byte or a word, zero extends the value to the operand-size attribute of the instruction (16 or 32 bits), and stores the result in the destination register.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to OFFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
### MUL — Unsigned Multiplication of AL or AX

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F6/4</td>
<td>MUL AL, r/m8</td>
<td>13/18, 13/18</td>
<td>Unsigned multiply (AX ← AL * r/m byte)</td>
</tr>
<tr>
<td>F7/4</td>
<td>MUL AX, r/m16</td>
<td>13/26, 13/26</td>
<td>Unsigned multiply (DX:AX ← AX * r/m word)</td>
</tr>
<tr>
<td>F7/4</td>
<td>MUL EAX, r/m32</td>
<td>13/42, 13/42</td>
<td>Unsigned multiply (EDX:EAX ← EAX * r/m dword)</td>
</tr>
</tbody>
</table>

**NOTES:** The Intel486 processor uses an early-out multiply algorithm. The actual number of clocks depends on the position of the most significant bit in the optimizing multiplier. The optimization occurs for positive and negative multiplier values. Because of the early-out algorithm, clock counts given are minimum to maximum. To calculate the actual clocks, use the following formula:

\[
\text{Actual clock} = \begin{cases} 
\text{max(ceiling(log}_2 |m|, 3)} + 10 \text{ clocks;} \\
13 \text{ clocks}
\end{cases} \\
\text{where } m \text{ is the multiplier.}
\]

**Operation**

IF byte-size operation
THEN AX ← AL * r/m8
ELSE (* word or doubleword operation *)
   IF OperandSize = 16
      THEN DX:AX ← AX * r/m16
   ELSE (* OperandSize = 32 *)
      EDX:EAX ← EAX * r/m32
   FI;
FI;

**Description**

The MUL instruction performs unsigned multiplication. Its actions depend on the size of its operand, as follows:

- A byte operand is multiplied by the AL value; the result is left in the AX register. The CF and OF flags are cleared if the AH value is 0; otherwise, they are set.

- A word operand is multiplied by the AX value; the result is left in the DX:AX register pair. The DX register contains the high-order 16 bits of the product. The CF and OF flags are cleared if the DX value is 0; otherwise, they are set.

- A doubleword operand is multiplied by the EAX value and the result is left in the EDX:EAX register. The EDX register contains the high-order 32 bits of the product. The CF and OF flags are cleared if the EDX value is 0; otherwise, they are set.

**Flags Affected**

The OF and CF flags are cleared if the upper half of the result is 0; otherwise they are set; the SF, ZF, AF, and PF flags are undefined.
Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
NEG — Two’s Complement Negation

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F6 /3</td>
<td>NEG r/m8</td>
<td>1/3</td>
<td>Two’s complement negate r/m byte</td>
</tr>
<tr>
<td>F7 3</td>
<td>NEG r/m16</td>
<td>1/3</td>
<td>Two’s complement negate r/m word</td>
</tr>
<tr>
<td>F7 /3</td>
<td>NEG r/m32</td>
<td>1/3</td>
<td>Two’s complement negate r/m dword</td>
</tr>
</tbody>
</table>

Operation

IF r/m = 0 THEN CF ← 0 ELSE CF ← 1; FI;

r/m ← − r/m

Description

The NEG instruction replaces the value of a register or memory operand with its two’s complement. The operand is subtracted from zero, and the result is placed in the operand.

The CF flag is set, unless the operand is zero, in which case the CF flag is cleared.

Flags Affected

The CF flag is set unless the operand is zero, in which case the CF flag is cleared; the OF, SF, ZF, and PF flags are set according to the result.

Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in real-address mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
NOP — No Operation

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>90</td>
<td>NOP</td>
<td>1</td>
<td>No operation</td>
</tr>
</tbody>
</table>

Description

The NOP instruction performs no operation. The NOP instruction is a one-byte instruction that takes up space but affects none of the machine context except the (E)IP register.

The NOP instruction is an alias mnemonic for the XCHG (E)AX, (E)AX instruction.

Flags Affected

None.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
**NOT — One’s Complement Negation**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F6 /2</td>
<td>NOT r/m8</td>
<td>1/3</td>
<td>Reverse each bit of r/m byte</td>
</tr>
<tr>
<td>F7 /2</td>
<td>NOT r/m16</td>
<td>1/3</td>
<td>Reverse each bit of r/m word</td>
</tr>
<tr>
<td>F7 /2</td>
<td>NOT r/m32</td>
<td>1/3</td>
<td>Reverse each bit of r/m dword</td>
</tr>
</tbody>
</table>

**Operation**

\[ r/m \leftarrow \text{NOT} \ r/m; \]

**Description**

The NOT instruction inverts the operand; every 1 becomes a 0, and vice versa.

**Flags Affected**

None.

**Protected Mode Exceptions**

- #GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in real-address mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
**INSTRUCTION SET**

**OR — Logical Inclusive OR**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0C ib</td>
<td>OR AL,imm8</td>
<td>1</td>
<td>OR immediate byte to AL</td>
</tr>
<tr>
<td>0D iv</td>
<td>OR AX,imm16</td>
<td>1</td>
<td>OR immediate word to AX</td>
</tr>
<tr>
<td>0D id</td>
<td>OR EAX,imm32</td>
<td>1</td>
<td>OR immediate dword to EAX</td>
</tr>
<tr>
<td>80 /i b</td>
<td>OR r/m8,imm8</td>
<td>1/3</td>
<td>OR immediate byte to r/m byte</td>
</tr>
<tr>
<td>81 /i v</td>
<td>OR r/m16,imm16</td>
<td>1/3</td>
<td>OR immediate word to r/m word</td>
</tr>
<tr>
<td>81 /i d</td>
<td>OR r/m32,imm32</td>
<td>1/3</td>
<td>OR immediate dword to r/m dword</td>
</tr>
<tr>
<td>83 /i b</td>
<td>OR r/m16,imm8</td>
<td>1/3</td>
<td>OR sign-extended immediate byte with r/m word</td>
</tr>
<tr>
<td>83 /i b</td>
<td>OR r/m32,imm8</td>
<td>1/3</td>
<td>OR sign-extended immediate byte with r/m dword</td>
</tr>
<tr>
<td>08 /r</td>
<td>OR r/m8,r8</td>
<td>1/3</td>
<td>OR byte register to r/m byte</td>
</tr>
<tr>
<td>09 /r</td>
<td>OR r/m16,r16</td>
<td>1/3</td>
<td>OR word register to r/m word</td>
</tr>
<tr>
<td>09 /r</td>
<td>OR r/m32,r32</td>
<td>1/3</td>
<td>OR dword register to r/m dword</td>
</tr>
<tr>
<td>0A /r</td>
<td>OR r8,rm8</td>
<td>1/2</td>
<td>OR byte register to r/m byte</td>
</tr>
<tr>
<td>0B /r</td>
<td>OR r16,rm16</td>
<td>1/2</td>
<td>OR word register to r/m word</td>
</tr>
<tr>
<td>0B /r</td>
<td>OR r32,rm32</td>
<td>1/2</td>
<td>OR dword register to r/m dword</td>
</tr>
</tbody>
</table>

**Operation**

DEST ← DEST OR SRC;

CF ← 0;

OF ← 0

**Description**

The OR instruction computes the inclusive OR of its two operands and places the result in the first operand. Each bit of the result is 0 if both corresponding bits of the operands are 0; otherwise, each bit is 1.

**Flags Affected**

The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result; the AF flag is undefined.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in real-address mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
OUT — Output to Port

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>E6 ib</td>
<td>OUT imm8,AL</td>
<td>16, pm= 11*</td>
<td>Output byte AL to immediate port number</td>
</tr>
<tr>
<td></td>
<td></td>
<td>31**, VM= 29</td>
<td></td>
</tr>
<tr>
<td>E7 ib</td>
<td>OUT imm8,AX</td>
<td>16, pm= 11*</td>
<td>Output word AL to immediate port number</td>
</tr>
<tr>
<td></td>
<td></td>
<td>31**, VM= 29</td>
<td></td>
</tr>
<tr>
<td>E7 ib</td>
<td>OUT imm8,EAX</td>
<td>16, pm= 11*</td>
<td>Output dword AL to immediate port number</td>
</tr>
<tr>
<td></td>
<td></td>
<td>31**, VM= 29</td>
<td></td>
</tr>
<tr>
<td>EE</td>
<td>OUT DX,AL</td>
<td>16, pm= 10*/</td>
<td>Output byte AL to port number in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>30**, VM= 29</td>
<td></td>
</tr>
<tr>
<td>EF</td>
<td>OUT DX,AX</td>
<td>16, pm= 10*/</td>
<td>Output word AL to port number in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>30**, VM= 29</td>
<td></td>
</tr>
<tr>
<td>EF</td>
<td>OUT DX,EAX</td>
<td>16, pm= 10*/</td>
<td>Output dword AL to port number in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>30**, VM= 29</td>
<td></td>
</tr>
</tbody>
</table>

NOTES: *If CPL ≤ IOPL
**If CPL > IOPL

Operation

IF (PE = 1) AND ((VM = 1) OR (CPL > IOPL))
THEN (* Virtual 8086 mode, or protected mode with CPL > IOPL *)
  IF NOT I-O-Permission (DEST, width(DEST))
  THEN #GP(0);
  Fi;
  FI;
[DEST] ← SRC; (* I/O address space used *)

Description

The OUT instruction transfers a data byte or data word from the register (AL, AX, or EAX) given as the second operand to the output port numbered by the first operand. Output to any port from 0 to 65535 is performed by placing the port number in the DX register and then using an OUT instruction with the DX register as the first operand. If the instruction contains an eight-bit port ID, that value is zero-extended to 16 bits.

Flags Affected

None.

Protected Mode Exceptions

#GP(0) if the current privilege level is higher (has less privilege) than the I/O privilege level and any of the corresponding I/O permission bits in the TSS equals 1.

Real Address Mode Exceptions

None.
Virtual 8086 Mode Exceptions

#GP(0) fault if any of the corresponding I/O permission bits in the TSS equals 1.
OUTS/OUTSB/OUTSW/OUTSD — Output String to Port

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>6E</td>
<td>OUTS DX,rm8</td>
<td>17,pm=10*/</td>
<td>Output byte [(E)SI] to port in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>32**,VM=30</td>
<td></td>
</tr>
<tr>
<td>6F</td>
<td>OUTS DX,rm16</td>
<td>17,pm=10*/</td>
<td>Output word [(E)SI] to port in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>32**,VM=30</td>
<td></td>
</tr>
<tr>
<td>6F</td>
<td>OUTS DX,rm32</td>
<td>17,pm=10*/</td>
<td>Output dword [(E)SI] to port in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>32**,VM=30</td>
<td></td>
</tr>
<tr>
<td>6E</td>
<td>OUTSB</td>
<td>17,pm=10*/</td>
<td>Output byte DS:[(E)SI] to port in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>32**,VM=30</td>
<td></td>
</tr>
<tr>
<td>6F</td>
<td>OUTSW</td>
<td>17,pm=10*/</td>
<td>Output word DS:[(E)SI] to port in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>32**,VM=30</td>
<td></td>
</tr>
<tr>
<td>6F</td>
<td>OUTSD</td>
<td>17,pm=10*/</td>
<td>Output dword DS:[(E)SI] to port in DX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>32**,VM=30</td>
<td></td>
</tr>
</tbody>
</table>

NOTES: *If CPL ≤ IOPL
**If CPL > IOPL

Operation

IF AddressSize = 16
THEN use SI for source-index;
ELSE (* AddressSize = 32 *)
   use ESI for source-index;
FI;

IF (PE = 1) AND ((VM = 1) OR (CPL > IOPL))
THEN (* Virtual 8086 mode, or protected mode with CPL > IOPL *)
   IF NOT I-O-Permission (DEST, width(DEST))
   THEN #GP(0);
   FI;
FI;
IF byte type of instruction
THEN
   [DX] ← [source-index]; (* Write byte at DX I/O address *)
   IF DF = 0 THEN IncDec ← 1 ELSE IncDec ← −1; FI;
FI;
IF OperandSize = 16
THEN
   [DX] ← [source-index]; (* Write word at DX I/O address *)
   IF DF = 0 THEN IncDec ← 2 ELSE IncDec ← −2; FI;
FI;
IF OperandSize = 32
THEN
   [DX] ← [source-index]; (* Write dword at DX I/O address *)
   IF DF = 0 THEN IncDec ← 4 ELSE IncDec ← −4; FI;
FI;
source-index ← source-index + IncDec;
Description

The OUTS instruction transfers data from the memory byte, word, or doubleword at the source-index register to the output port addressed by the DX register. If the address-size attribute for this instruction is 16 bits, the SI register is used for the source-index register; otherwise, the address-size attribute is 32 bits, and the ESI register is used for the source-index register.

The OUTS instruction does not allow specification of the port number as an immediate value. The port must be addressed through the DX register value. Load the correct value into the DX register before executing the OUTS instruction.

The address of the source data is determined by the contents of source-index register. Load the correct index value into the SI or ESI register before executing the OUTS instruction.

After the transfer, source-index register is advanced automatically. If the DF flag is 0 (the CLD instruction was executed), the source-index register is incremented; if the DF flag is 1 (the STD instruction was executed), it is decremented. The amount of the increment or decrement is 1 if a byte is output, 2 if a word is output, or 4 if a doubleword is output.

The OUTSB, OUTSW, and OUTSD instructions are synonyms for the byte, word, and doubleword OUTS instructions. The OUTS instruction can be preceded by the REP prefix for block output of CX bytes or words. Refer to the REP instruction for details on this operation.

Flags Affected

None.

Protected Mode Exceptions

#GP(0) if the current privilege level is greater than the I/O privilege level and any of the corresponding I/O permission bits in TSS equals 1; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

#GP(0) fault if any of the corresponding I/O permission bits in TSS equals 1; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
### INSTRUCTION SET

**POP — Pop a Word from the Stack**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8F /0</td>
<td>POP m16</td>
<td>6</td>
<td>Pop top of stack into memory word</td>
</tr>
<tr>
<td>8F /0</td>
<td>POP m32</td>
<td>6</td>
<td>Pop top of stack into memory dword</td>
</tr>
<tr>
<td>58 + rw</td>
<td>POP r16</td>
<td>4</td>
<td>Pop top of stack into word register</td>
</tr>
<tr>
<td>58 + rd</td>
<td>POP r32</td>
<td>4</td>
<td>Pop top of stack into dword register</td>
</tr>
<tr>
<td>1F</td>
<td>POP DS</td>
<td>3</td>
<td>Pop top of stack into DS</td>
</tr>
<tr>
<td>07</td>
<td>POP ES</td>
<td>3</td>
<td>Pop top of stack into ES</td>
</tr>
<tr>
<td>17</td>
<td>POP SS</td>
<td>3</td>
<td>Pop top of stack into SS</td>
</tr>
<tr>
<td>0F A1</td>
<td>POP FS</td>
<td>3</td>
<td>Pop top of stack into FS</td>
</tr>
<tr>
<td>0F A9</td>
<td>POP GS</td>
<td>3</td>
<td>Pop top of stack into GS</td>
</tr>
</tbody>
</table>

**Operation**

IF StackAddrSize = 16 
THEN 
  IF OperandSize = 16 
  THEN 
    DEST ← (SS:SP); (* copy a word *)
    SP ← SP + 2;
  ELSE (* OperandSize = 32 *)
    DEST ← (SS:SP); (* copy a dword *)
    SP ← SP + 4;
  FI;
ELSE (* StackAddrSize = 32 *)
  IF OperandSize = 16 
  THEN 
    DEST ← (SS:ESP); (* copy a word *)
    ESP ← ESP + 2;
  ELSE (* OperandSize = 32 *)
    DEST ← (SS:ESP); (* copy a dword *)
    ESP ← ESP + 4;
  FI;
FI;

**Description**

The POP instruction replaces the previous contents of the memory, the register, or the segment register operand with the word on the top of the Intel486 processor stack, addressed by SS:SP (address-size attribute of 16 bits) or SS:ESP (address-size attribute of 32 bits). The stack pointer SP is incremented by 2 for an operand-size of 16 bits or by 4 for an operand-size of 32 bits. It then points to the new top of stack.

The POP CS instruction is not an Intel486 processor instruction. Popping from the stack into the CS register is accomplished with a RET instruction.
If the destination operand is a segment register (DS, ES, FS, GS, or SS), the value popped must be a selector. In protected mode, loading the selector initiates automatic loading of the descriptor information associated with that selector into the hidden part of the segment register; loading also initiates validation of both the selector and the descriptor information.

A null value (0000-0003) may be popped into the DS, ES, FS, or GS register without causing a protection exception. An attempt to reference a segment whose corresponding segment register is loaded with a null value causes a #GP(0) exception. No memory reference occurs. The saved value of the segment register is null.

A POP SS instruction inhibits all interrupts, including NMI, until after execution of the next instruction. This allows sequential execution of POP SS and POP eSP instructions without danger of having an invalid stack during an interrupt. However, use of the LSS instruction is the preferred method of loading the SS and eSP registers.

A POP-to-memory instruction, which uses the stack pointer (ESP) as a base register, references memory after the POP. The base used is the value of the ESP after the instruction executes.

Loading a segment register while in protected mode results in special checks and actions, as described in the following listing:

IF SS is loaded:
  IF selector is null THEN #GP(0);
  Selector index must be within its descriptor table limits ELSE
    #GP(selector);
  Selector's RPL must equal CPL ELSE #GP(selector);
  AR byte must indicate a writable data segment ELSE #GP(selector);
  DPL in the AR byte must equal CPL ELSE #GP(selector);
  Segment must be marked present ELSE #SS(selector);
  Load SS register with selector;
  Load SS register with descriptor;

IF DS,ES,FS or GS is loaded with non-null selector:
  AR byte must indicate data or readable code segment ELSE
    #GP(selector);
  IF data or nonconforming code
    THEN both the RPL and the CPL must be less than or equal to DPL in
      AR byte
    ELSE #GP(selector);
  FI;
  Segment must be marked present ELSE #NP(selector);
  Load segment register with selector;
  Load segment register with descriptor;

IF DS, ES, FS, or GS is loaded with a null selector:
  Load segment register with selector
  Clear valid bit in invisible portion of register
Flags Affected

None.

Protected Mode Exceptions

#GP, #SS, and #NP if a segment register is being loaded; #SS(0) if the current top of stack is not within the stack segment; #GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in real-address mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Notes

Back-to-back PUSH/POP instruction sequences are allowed without incurring an additional clock.

SSB bit will determine the size of Stack Addr Size

Pop ESP instructions increments the stack pointer (ESP) before data at the old top of stack is written into the destination.
INSTRUCTION SET

**POPA/POPAD** – Pop all General Registers

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>61</td>
<td>POPA</td>
<td>9</td>
<td>Pop DI, SI, BP, BX, DX, CX, and AX</td>
</tr>
<tr>
<td>61</td>
<td>POPAD</td>
<td>9</td>
<td>Pop EDI, ESI, EBP, EDX, ECX, and EAX</td>
</tr>
</tbody>
</table>

**Operation**

IF OperandSize = 16 (* instruction = POPA *)

THEN

1. DI ← Pop();
2. SI ← Pop();
3. BP ← Pop();
4. increment SP by 2 (* skip next 2 bytes of stack *)
5. BX ← Pop();
6. DX ← Pop();
7. CX ← Pop();
8. AX ← Pop();

ELSE (* OperandSize = 32, instruction = POPAD *)

9. EDI ← Pop();
10. ESI ← Pop();
11. EBP ← Pop();
12. increment SP by 4 (* skip next 4 bytes of stack *)
13. EBX ← Pop();
14. EDX ← Pop();
15. ECX ← Pop();
16. EAX ← Pop();

FI;

**Description**

The POPA instruction pops the eight 16-bit general registers. However, the SP value is discarded instead of loaded into the SP register. The POPA instruction reverses a previous PUSHA instruction, restoring the general registers to their values before the PUSHA instruction was executed. The first register popped is the DI register.

The POPAD instruction pops the eight 32-bit general registers. The ESP value is discarded instead of loaded into the ESP register. The POPAD instruction reverses the previous PUSHAD instruction, restoring the general registers to their values before the PUSHAD instruction was executed. The first register popped is the EDI register.

**Flags Affected**

None.
Protected Mode Exceptions

#SS(0) if the starting or ending stack address is not within the stack segment; 
#PF(fault-code) for a page fault.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space 
from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in real-address mode; #PF(fault-code) for a page fault.
**INSTRUCTION SET**

### POPF/POPFD—Pop Stack into FLAGS or EFLAGS Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9D</td>
<td>POPF</td>
<td>9,pm=6</td>
<td>Pop top of stack FLAGS</td>
</tr>
<tr>
<td>9D</td>
<td>POPFD</td>
<td>9,pm=6</td>
<td>Pop top of stack into EFLAGS</td>
</tr>
</tbody>
</table>

**Operation**

Flags ← Pop();

**Description**

The POPF and POPFD instructions pop the word or doubleword on the top of the stack and store the value in the flags register. If the operand-size attribute of the instruction is 16 bits, then a word is popped and the value is stored in the FLAGS register. If the operand-size attribute is 32 bits, then a doubleword is popped and the value is stored in the EFLAGS register.

Refer to Chapter 2 and Chapter 4 for information about the FLAGS and EFLAGS registers. Note that bits 16 and 17 of the EFLAGS register, called the VM and RF flags, respectively, are not affected by the POPF or POPFD instruction.

The I/O privilege level is altered only when executing at privilege level 0. The interrupt flag is altered only when executing at a level at least as privileged as the I/O privilege level. (Real-address mode is equivalent to privilege level 0.) If a POPF instruction is executed with insufficient privilege, an exception does not occur, but the privileged bits do not change.

**Flags Affected**

All flags except the VM and RF flags.

**Protected Mode Exceptions**

#SS(0) if the top of stack is not within the stack segment.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

#GP(0) fault if the I/O privilege level is less than 3, to permit emulation.
PUSH — Push Operand onto the Stack

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FF /5</td>
<td>PUSH r/m16</td>
<td>4</td>
<td>Push memory word</td>
</tr>
<tr>
<td>FF /6</td>
<td>PUSH r/m32</td>
<td>4</td>
<td>Push memory dword</td>
</tr>
<tr>
<td>50+ /r</td>
<td>PUSH r16</td>
<td>1</td>
<td>Push register word</td>
</tr>
<tr>
<td>50+ /r</td>
<td>PUSH r32</td>
<td>1</td>
<td>Push register dword</td>
</tr>
<tr>
<td>6A</td>
<td>PUSH imm8</td>
<td>1</td>
<td>Push immediate byte</td>
</tr>
<tr>
<td>68</td>
<td>PUSH imm16</td>
<td>1</td>
<td>Push immediate word</td>
</tr>
<tr>
<td>68</td>
<td>PUSH imm32</td>
<td>1</td>
<td>Push immediate dword</td>
</tr>
<tr>
<td>0E</td>
<td>PUSH CS</td>
<td>3</td>
<td>Push CS</td>
</tr>
<tr>
<td>16</td>
<td>PUSH SS</td>
<td>3</td>
<td>Push SS</td>
</tr>
<tr>
<td>1E</td>
<td>PUSH DS</td>
<td>3</td>
<td>Push DS</td>
</tr>
<tr>
<td>06</td>
<td>PUSH ES</td>
<td>3</td>
<td>Push ES</td>
</tr>
<tr>
<td>0F A0</td>
<td>PUSH FS</td>
<td>3</td>
<td>Push FS</td>
</tr>
<tr>
<td>0F A8</td>
<td>PUSH GS</td>
<td>3</td>
<td>Push GS</td>
</tr>
</tbody>
</table>

Operation

IF StackAddrSize = 16
THEN
  IF OperandSize = 16 THEN
    SP ← SP − 2;
    (SS:SP) ← (SOURCE); (* word assignment *)
  ELSE
    SP ← SP − 4;
    (SS:SP) ← (SOURCE); (* dword assignment *)
  FI;
ELSE (* StackAddrSize = 32 *)
  IF OperandSize = 16
  THEN
    ESP ← ESP − 2;
    (SS:ESP) ← (SOURCE); (* word assignment *)
  ELSE
    ESP ← ESP − 4;
    (SS:ESP) ← (SOURCE); (* dword assignment *)
  FI;
FI;

Description

The PUSH instruction decrements the stack pointer by 2 if the operand-size attribute of the instruction is 16 bits; otherwise, it decrements the stack pointer by 4. The PUSH instruction then places the operand on the new top of stack, which is pointed to by the stack pointer.

The PUSH ESP instruction pushes the value of the ESP register as it existed before the instruction. This differs from the 8086, where the PUSH SP instruction pushes the new value (decremented by 2).
Likewise, a PUSH-from-memory instruction, which uses the stack pointer (ESP) as a base register, references memory before the PUSH. The base used is the value of the ESP before the instruction executes.

**Flags Affected**

None.

**Protected Mode Exceptions**

#SS(0) if the new value of the SP or ESP register is outside the stack segment limit; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

None; if the SP or ESP register is 1, the processor shuts down due to a lack of stack space.

**Virtual 8086 Mode Exceptions**

Same exceptions as in real-address mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Notes**

When used with an operand in memory, the PUSH instruction takes longer to execute than a two-instruction sequence which moves the operand through a register.

Back-to-back PUSH/POP instruction sequences are allowed without incurring an additional clock.

Selective pushes write only the top of the stack.
PUSHA/PUSHAD — Push all General Registers

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>60</td>
<td>PUSHA</td>
<td>11</td>
<td>Push AX, CX, DX, BX, original SP, BP, SI, and DI</td>
</tr>
<tr>
<td>60</td>
<td>PUSHAD</td>
<td>11</td>
<td>Push EAX, ECX, EDX, EBX, original ESP, EBP, ESI, and EDI</td>
</tr>
</tbody>
</table>

Operation

IF OperandSize = 16 (* PUSHA instruction *)
THEN
  Temp ← (SP);
  Push(AX);
  Push(CX);
  Push(DX);
  Push(BX);
  Push(Temp);
  Push(BP);
  Push(SI);
  Push(DI);
ELSE (* OperandSize = 32, PUSHAD instruction *)
  Temp ← (ESP);
  Push(EAX);
  Push(ECX);
  Push(EDX);
  Push(EBX);
  Push(Temp);
  Push(EBP);
  Push(ESI);
  Push(EDI);
FI;

Description

The PUSHA and PUSHAD instructions save the 16-bit or 32-bit general registers, respectively, on the Intel486 processor stack. The PUSHA instruction decrements the stack pointer (SP) by 16 to hold the eight word values. The PUSHAD instruction decrements the stack pointer (ESP) by 32 to hold the eight doubleword values. Because the registers are pushed onto the stack in the order in which they were given, they appear in the 16 or 32 new stack bytes in reverse order. The last register pushed is the DI or EDI register.

Flags Affected

None.
Protected Mode Exceptions

#SS(0) if the starting or ending stack address is outside the stack segment limit;
#PF(fault-code) for a page fault.

Real Address Mode Exceptions

Before executing the PUSHA or PUSHAD instruction, the Intel486 DX processor shuts
down if the SP or ESP register equals 1, 3, or 5; if the SP or ESP register equals 7, 9, 11,
13, or 15, exception 13 occurs.

Virtual 8086 Mode Exceptions

Same exceptions as in real-address mode; #PF(fault-code) for a page fault.
PUSHF/PUSHFD — Push Flags Register onto the Stack

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9C</td>
<td>PUSHF</td>
<td>4,pm=3</td>
<td>Push FLAGS</td>
</tr>
<tr>
<td>9C</td>
<td>PUSHFD</td>
<td>4,pm=3</td>
<td>Push EFLAGS</td>
</tr>
</tbody>
</table>

**Operation**

IF OperandSize = 32
THEN push(EFLAGS);
ELSE push(FLAGS);
FI;

**Description**

The PUSHF instruction decrements the stack pointer by 2 and copies the FLAGS register to the new top of stack; the PUSHFD instruction decrements the stack pointer by 4, and the EFLAGS register is copied to the new top of stack which is pointed to by SS:ESP. Refer to Chapter 2 and to Chapter 4 for information on the EFLAGS register.

**Flags Affected**

None.

**Protected Mode Exceptions**

#SS(O) if the new value of the ESP register is outside the stack segment boundaries.

**Real Address Mode Exceptions**

None; the Intel486 processor shuts down due to a lack of stack space.

**Virtual 8086 Mode Exceptions**

#GP(0) fault if the I/O privilege level is less than 3, to permit emulation.
RCL/RCR/ROL/ROR — Rotate

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D0 /2</td>
<td>RCL r/m8,1</td>
<td>3/4</td>
<td>Rotate 9 bits (CF, r/m byte) left once</td>
</tr>
<tr>
<td>D2 /2</td>
<td>RCL r/m8,CL</td>
<td>8-30/9-31</td>
<td>Rotate 9 bits (CF, r/m byte) left CL times</td>
</tr>
<tr>
<td>C0 /2 ib</td>
<td>RCL r/m8,imm8</td>
<td>8-30/9-31</td>
<td>Rotate 9 bits (CF, r/m byte) left imm8 times</td>
</tr>
<tr>
<td>D1 /2</td>
<td>RCL r/m16,1</td>
<td>3/4</td>
<td>Rotate 17 bits (CF, r/m word) left once</td>
</tr>
<tr>
<td>D3 /2</td>
<td>RCL r/m16,CL</td>
<td>8-30/9-31</td>
<td>Rotate 17 bits (CF, r/m word) left CL times</td>
</tr>
<tr>
<td>C1 /2 ib</td>
<td>RCL r/m16,imm8</td>
<td>8-30/9-31</td>
<td>Rotate 17 bits (CF, r/m word) left imm8 times</td>
</tr>
<tr>
<td>D1 /3</td>
<td>RCR r/m32,1</td>
<td>3/4</td>
<td>Rotate 33 bits (CF, r/m dword) left once</td>
</tr>
<tr>
<td>D3 /3</td>
<td>RCR r/m32,CL</td>
<td>8-30/9-31</td>
<td>Rotate 33 bits (CF, r/m dword) left CL times</td>
</tr>
<tr>
<td>C1 /3 ib</td>
<td>RCR r/m32,imm8</td>
<td>8-30/9-31</td>
<td>Rotate 33 bits (CF, r/m dword) left imm8 times</td>
</tr>
<tr>
<td>D0 /3</td>
<td>RCR r/m8,1</td>
<td>3/4</td>
<td>Rotate 9 bits (CF, r/m byte) right once</td>
</tr>
<tr>
<td>D2 /3</td>
<td>RCR r/m8,CL</td>
<td>8-30/9-31</td>
<td>Rotate 9 bits (CF, r/m byte) right CL times</td>
</tr>
<tr>
<td>C0 /3 ib</td>
<td>RCR r/m8,imm8</td>
<td>8-30/9-31</td>
<td>Rotate 9 bits (CF, r/m byte) right imm8 times</td>
</tr>
<tr>
<td>D1 /3</td>
<td>RCR r/m16,1</td>
<td>3/4</td>
<td>Rotate 17 bits (CF, r/m word) right once</td>
</tr>
<tr>
<td>D3 /3</td>
<td>RCR r/m16,CL</td>
<td>8-30/9-31</td>
<td>Rotate 17 bits (CF, r/m word) right CL times</td>
</tr>
<tr>
<td>C1 /3 ib</td>
<td>RCR r/m16,imm8</td>
<td>8-30/9-31</td>
<td>Rotate 17 bits (CF, r/m word) right imm8 times</td>
</tr>
<tr>
<td>D1 /0</td>
<td>ROL r/m8,1</td>
<td>3/4</td>
<td>Rotate 8 bits r/m byte left once</td>
</tr>
<tr>
<td>D3 /0</td>
<td>ROL r/m8,CL</td>
<td>3/4</td>
<td>Rotate 8 bits r/m byte left CL times</td>
</tr>
<tr>
<td>C0 /0 ib</td>
<td>ROL r/m8,imm8</td>
<td>2/4</td>
<td>Rotate 8 bits r/m byte left imm8 times</td>
</tr>
<tr>
<td>D1 /0</td>
<td>ROL r/m16,1</td>
<td>3/4</td>
<td>Rotate 16 bits r/m word left once</td>
</tr>
<tr>
<td>D3 /0</td>
<td>ROL r/m16,CL</td>
<td>3/4</td>
<td>Rotate 16 bits r/m word left CL times</td>
</tr>
<tr>
<td>C1 /0 ib</td>
<td>ROL r/m16,imm8</td>
<td>2/4</td>
<td>Rotate 16 bits r/m word left imm8 times</td>
</tr>
<tr>
<td>D1 /0</td>
<td>ROL r/m32,1</td>
<td>3/4</td>
<td>Rotate 32 bits r/m dword left once</td>
</tr>
<tr>
<td>D3 /0</td>
<td>ROL r/m32,CL</td>
<td>3/4</td>
<td>Rotate 32 bits r/m dword left CL times</td>
</tr>
<tr>
<td>C1 /0 ib</td>
<td>ROL r/m32,imm8</td>
<td>2/4</td>
<td>Rotate 32 bits r/m dword left imm8 times</td>
</tr>
<tr>
<td>D0 /1</td>
<td>ROR r/m8,1</td>
<td>3/4</td>
<td>Rotate 8 bits r/m byte right once</td>
</tr>
<tr>
<td>D2 /1</td>
<td>ROR r/m8,CL</td>
<td>3/4</td>
<td>Rotate 8 bits r/m byte right CL times</td>
</tr>
<tr>
<td>C0 /1 ib</td>
<td>ROR r/m8,imm8</td>
<td>2/4</td>
<td>Rotate 8 bits r/m byte right imm8 times</td>
</tr>
<tr>
<td>D1 /1</td>
<td>ROR r/m16,1</td>
<td>3/4</td>
<td>Rotate 16 bits r/m word right once</td>
</tr>
<tr>
<td>D3 /1</td>
<td>ROR r/m16,CL</td>
<td>3/4</td>
<td>Rotate 16 bits r/m word right CL times</td>
</tr>
<tr>
<td>C1 /1 ib</td>
<td>ROR r/m16,imm8</td>
<td>2/4</td>
<td>Rotate 16 bits r/m word right imm8 times</td>
</tr>
<tr>
<td>D1 /1</td>
<td>ROR r/m32,1</td>
<td>3/4</td>
<td>Rotate 32 bits r/m dword right once</td>
</tr>
<tr>
<td>D3 /1</td>
<td>ROR r/m32,CL</td>
<td>3/4</td>
<td>Rotate 32 bits r/m dword right CL times</td>
</tr>
<tr>
<td>C1 /1 ib</td>
<td>ROR r/m32,imm8</td>
<td>2/4</td>
<td>Rotate 32 bits r/m dword right imm8 times</td>
</tr>
</tbody>
</table>

Operation

(* ROL - Rotate Left *)
temp ← COUNT;
WHILE (temp <> 0)
DO
tmpcf ← high-order bit of (r/m);
r/m ← r/m * 2 + (tmpcf);
temp ← temp - 1;
OD;
IF COUNT = 1
THEN
  IF high-order bit of r/m <> CF
    THEN OF ← 1;
    ELSE OF ← 0;
    FI;
ELSE OF ← undefined;
FI;
(* ROR - Rotate Right *)
temp ← COUNT;
WHILE (temp <> 0 )
DO
    tmpcf ← low-order bit of (r/m);
    r/m ← r/m / 2 + (tmpcf * 2^width(r/m));
    temp ← temp - 1;
    DO;
IF COUNT = 1
THEN
    IF (high-order bit of r/m) <> (bit next to high-order bit of r/m)
    THEN OF ← 1;
    ELSE OF ← 0;
    FI;
ELSE OF ← undefined;
FI;

Description

Each rotate instruction shifts the bits of the register or memory operand given. The left rotate instructions shift all the bits upward, except for the top bit, which is returned to the bottom. The right rotate instructions do the reverse: the bits shift downward until the bottom bit arrives at the top.

For the RCL and RCR instructions, the CF flag is part of the rotated quantity. The RCL instruction shifts the CF flag into the bottom bit and shifts the top bit into the CF flag; the RCR instruction shifts the CF flag into the top bit and shifts the bottom bit into the CF flag. For the ROL and ROR instructions, the original value of the CF flag is not a part of the result, but the CF flag receives a copy of the bit that was shifted from one end to the other.

The rotate is repeated the number of times indicated by the second operand, which is either an immediate number or the contents of the CL register. To reduce the maximum instruction execution time, the Intel486 processor does not allow rotation counts greater than 31. If a rotation count greater than 31 is attempted, only the bottom five bits of the rotation are used. The 8086 does not mask rotation counts. The Intel486 processor in Virtual 8086 Mode does mask rotation counts.

The OF flag is defined only for the single-rotate forms of the instructions (second operand is a 1). It is undefined in all other cases. For left shifts/rotates, the CF bit after the shift is XORed with the high-order result bit. For right shifts/rotates, the high-order two bits of the result are XORed to get the OF flag.

Flags Affected

The OF flag is affected only for single-bit rotates; the OF flag is undefined for multi-bit rotates; the CF flag contains the value of the bit shifted into it; the SF, ZF, AF, and PF flags are not affected.
Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
# INSTRUCTION SET

## REP/REPE/REPZ/REPNE/REPNZ — Repeat Following String Operation

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F3 6C</td>
<td>REP INS r/m8, DX</td>
<td>16 + 8(E)CX, ( \text{pm} = 10 + 8(E)CX \times 1/30 + 8(E)CX \times 2 )</td>
<td>Input (E)CX bytes from port DX into ES: [(E)DI]</td>
</tr>
<tr>
<td>F3 6D</td>
<td>REP INS r/m16,DX</td>
<td>16 + 8(E)CX, ( \text{pm} = 10 + 8(E)CX \times 1/30 + 8(E)CX \times 2 )</td>
<td>Input (E)CX words from port DX into ES: [(E)DI]</td>
</tr>
<tr>
<td>F3 6D</td>
<td>REP INS r/m32,DX</td>
<td>16 + 8(E)CX, ( \text{pm} = 10 + 8(E)CX \times 1/30 + 8(E)CX \times 2 )</td>
<td>Input (E)CX dwords from port DX into ES: [(E)DI]</td>
</tr>
<tr>
<td>F3 A4</td>
<td>REP MOVs m8, m8</td>
<td>( 5^3 \times 13^{* 4} + 12 + 3(E)CX \times 5 )</td>
<td>Move (E)CX bytes from [(E)SI] to ES: [(E)DI]</td>
</tr>
<tr>
<td>F3 A5</td>
<td>REP MOVs m16, m16</td>
<td>( 5^3 \times 13^{* 4} + 12 + 3(E)CX \times 5 )</td>
<td>Move (E)CX words from [(E)SI] to ES: [(E)DI]</td>
</tr>
<tr>
<td>F3 A5</td>
<td>REP MOVs m32, m32</td>
<td>( 5^3 \times 13^{* 4} + 12 + 3(E)CX \times 5 )</td>
<td>Move (E)CX dwords from [(E)SI] to ES: [(E)DI]</td>
</tr>
<tr>
<td>F3 6E</td>
<td>REP OUTS DX, r/m8</td>
<td>17 + 5(E)CX, ( \text{pm} = 11 + 5(E)CX \times 1/31 + 5(E)CX \times 2 )</td>
<td>Output (E)CX bytes from [(E)SI] to port DX</td>
</tr>
<tr>
<td>F3 6F</td>
<td>REP OUTS DX, r/m16</td>
<td>17 + 5(E)CX, ( \text{pm} = 11 + 5(E)CX \times 1/31 + 5(E)CX \times 2 )</td>
<td>Output (E)CX words from [(E)SI] to port DX</td>
</tr>
<tr>
<td>F3 6F</td>
<td>REP OUTS DX, r/m32</td>
<td>17 + 5(E)CX, ( \text{pm} = 11 + 5(E)CX \times 1/31 + 5(E)CX \times 2 )</td>
<td>Output (E)CX dwords from [(E)SI] to port DX</td>
</tr>
<tr>
<td>F3 AC</td>
<td>REP LODS AL</td>
<td>( 5^3 \times 7^{* 4} + 4(E)CX \times 6 )</td>
<td>Load (E)CX bytes from [(E)SI] to AL</td>
</tr>
<tr>
<td>F3 AD</td>
<td>REP LODS AX</td>
<td>( 5^3 \times 7^{* 4} + 4(E)CX \times 6 )</td>
<td>Load (E)CX words from [(E)SI] to AX</td>
</tr>
<tr>
<td>F3 AD</td>
<td>REP LODS EAX</td>
<td>( 5^3 \times 7^{* 4} + 4(E)CX \times 6 )</td>
<td>Load (E)CX dwords from [(E)SI] to EAX</td>
</tr>
<tr>
<td>F3 AA</td>
<td>REP STOS m8</td>
<td>( 5^3 \times 7^{* 4} + 4(E)CX \times 6 )</td>
<td>Fill (E)CX bytes at ES: [(E)DI] with AL</td>
</tr>
<tr>
<td>F3 AB</td>
<td>REP STOS m16</td>
<td>( 5^3 \times 7^{* 4} + 4(E)CX \times 6 )</td>
<td>Fill (E)CX words at ES: [(E)DI] with AX</td>
</tr>
<tr>
<td>F3 AB</td>
<td>REP STOS m32</td>
<td>( 5^3 \times 7^{* 4} + 4(E)CX \times 6 )</td>
<td>Fill (E)CX dwords at ES: [(E)DI] with EAX</td>
</tr>
<tr>
<td>F3 A6</td>
<td>REPE CMPS m8, m8</td>
<td>( 5^3 \times 7^{* 4} + 7(E)CX \times 6 )</td>
<td>Find nonmatching bytes in ES: [(E)DI] and [(E)SI]</td>
</tr>
<tr>
<td>F3 A7</td>
<td>REPE CMPS m16, m16</td>
<td>( 5^3 \times 7^{* 4} + 7(E)CX \times 6 )</td>
<td>Find nonmatching words in ES: [(E)DI] and [(E)SI]</td>
</tr>
<tr>
<td>F3 A7</td>
<td>REPE CMPS m32, m32</td>
<td>( 5^3 \times 7^{* 4} + 7(E)CX \times 6 )</td>
<td>Find nonmatching dwords in ES: [(E)DI] and [(E)SI]</td>
</tr>
<tr>
<td>F3 AE</td>
<td>REPE SCAS m8</td>
<td>( 5^3 \times 7^{* 4} + 5(E)CX \times 6 )</td>
<td>Find non-AL byte starting at ES: [(E)DI]</td>
</tr>
<tr>
<td>F3 AF</td>
<td>REPE SCAS m16</td>
<td>( 5^3 \times 7^{* 4} + 5(E)CX \times 6 )</td>
<td>Find non-AX word starting at ES: [(E)DI]</td>
</tr>
<tr>
<td>F3 AF</td>
<td>REPE SCAS m32</td>
<td>( 5^3 \times 7^{* 4} + 5(E)CX \times 6 )</td>
<td>Find non-EAX dword starting at ES: [(E)DI]</td>
</tr>
<tr>
<td>F2 A6</td>
<td>REPNE CMPS m8, m8</td>
<td>( 5^3 \times 7^{* 4} + 7(E)CX \times 6 )</td>
<td>Find matching bytes in ES: [(E)DI] and [(E)SI]</td>
</tr>
<tr>
<td>F2 A6</td>
<td>REPNE CMPS m16, m16</td>
<td>( 5^3 \times 7^{* 4} + 7(E)CX \times 6 )</td>
<td>Find matching words in ES: [(E)DI] and [(E)SI]</td>
</tr>
<tr>
<td>F2 A7</td>
<td>REPNE CMPS m32, m32</td>
<td>( 5^3 \times 7^{* 4} + 7(E)CX \times 6 )</td>
<td>Find matching dwords in ES: [(E)DI] and [(E)SI]</td>
</tr>
<tr>
<td>F2 AE</td>
<td>REPNE SCAS m8</td>
<td>( 5^3 \times 7^{* 4} + 5(E)CX \times 6 )</td>
<td>Find AL, starting at ES: [(E)DI]</td>
</tr>
<tr>
<td>F2 AF</td>
<td>REPNE SCAS m16</td>
<td>( 5^3 \times 7^{* 4} + 5(E)CX \times 6 )</td>
<td>Find AX, starting at ES: [(E)DI]</td>
</tr>
<tr>
<td>F2 AF</td>
<td>REPNE SCAS m32</td>
<td>( 5^3 \times 7^{* 4} + 5(E)CX \times 6 )</td>
<td>Find EAX, starting at ES: [(E)DI]</td>
</tr>
</tbody>
</table>

**NOTES:**
1. If CPL ≤ IOPL
2. If CPL > IOPL
3. (E) CX = 0
4. (E) CX = 1
5. (E) CX > 1
6. (E) CX > 0

**Operation**

IF AddressSize = 16
THEN use CX for CountReg;
ELSE (* AddressSize = 32 *) use ECX for CountReg;

FI;
WHILE CountReg <> 0
DO
  service pending interrupts (if any);
  perform primitive string instruction;
  CountReg ← CountReg − 1;
  IF primitive operation is CMPSB, CMPSW, SCASB, or SCASW
  THEN
    IF (instruction is REP/REPE/REPZ) AND (ZF = 0)
    THEN exit WHILE loop
    ELSE
      IF (instruction is REPNZ or REPNE) AND (ZF = 1)
      THEN exit WHILE loop;
      Fl;
    FI;
  Fl;
OD;

Description

The REP, REPE (repeat while equal), and REPNE (repeat while not equal) prefixes are applied to string operation. Each prefix causes the string instruction that follows to be repeated the number of times indicated in the count register or (for the REPE and REPNE prefixes) until the indicated condition in the ZF flag is no longer met.

Synonymous forms of the REPE and REPNE prefixes are the REPZ and REPNZ prefixes, respectively.

The REP prefixes apply only to one string instruction at a time. To repeat a block of instructions, use the LOOP instruction or another looping construct.

The precise action for each iteration is as follows:

1. If the address-size attribute is 16 bits, use the CX register for the count register; if the address-size attribute is 32 bits, use the ECX register for the count register.
2. Check the count register. If it is zero, exit the iteration, and move to the next instruction.
3. Acknowledge any pending interrupts.
4. Perform the string operation once.
5. Decrement the CX or count register by one; no flags are modified.
6. Check the ZF flag if the string operation is a SCAS or CMPS instruction. If the repeat condition does not hold, exit the iteration and move to the next instruction. Exit the iteration if the prefix is REPE and the ZF flag is 0 (the last comparison was not equal), or if the prefix is REPNE and the ZF flag is one (the last comparison was equal).
7. Return to step 2 for the next iteration.
Repeated CMPS and SCAS instructions can be exited if the count is exhausted or if the ZF flag fails the repeat condition. These two cases can be distinguished by using either the JCXZ instruction, or by using the conditional jumps that test the ZF flag (the JZ, JNZ, and JNE instructions).

**Flags Affected**

The ZF flag is affected by the REP CMPS and REP SCAS as described above.

**Protected Mode Exceptions**

None.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

None.

**Notes**

Not all I/O ports can handle the rate at which the REP INS and REP OUTS instructions execute.

Do not use the repeat prefix with the LOOP instruction. Proper Loop operation is not guaranteed in this case.

The repeat prefix is ignored when it is used with all other non-string instructions.
**RET — Return from Procedure**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C3</td>
<td>RET</td>
<td>5</td>
<td>Return (near) to caller</td>
</tr>
<tr>
<td>CB</td>
<td>RET</td>
<td>13,pm=18</td>
<td>Return (far) to caller, same privilege</td>
</tr>
<tr>
<td>CB</td>
<td>RET</td>
<td>13,pm=33</td>
<td>Return (far), lesser privilege, switch stacks</td>
</tr>
<tr>
<td>C2 iw</td>
<td>RET imm16</td>
<td>5</td>
<td>Return (near), pop imm16 bytes of parameters</td>
</tr>
<tr>
<td>CA iw</td>
<td>RET imm16</td>
<td>14,pm=17</td>
<td>Return (far), same privilege, pop imm16 bytes</td>
</tr>
<tr>
<td>CA iw</td>
<td>RET imm16</td>
<td>14,pm=33</td>
<td>Return (far), lesser privilege, pop imm16 bytes</td>
</tr>
</tbody>
</table>

**Operation**

IF instruction = near RET
THEN;
   IF OperandSize = 16
   THEN
      IP ← Pop();
      EIP ← EIP AND 0000FFFFH;
      ELSE (*OperandSize = 32*)
      EIP ← Pop();
      FI;
   IF instruction has immediate operand THEN eSP ← eSP + imm16; FI;
   FI;

IF (PE = 0 OR (PE = 1 AND VM = 1)) (* real mode or virtual 8086 mode *)
AND instruction = far RET
THEN;
   IF OperandSize = 16
   THEN
      IP ← Pop();
      EIP ← EIP AND 0000FFFFH;
      CS ← Pop(); (* 16-bit pop *)
      ELSE (*OperandSize = 32*)
      EIP ← Pop();
      CS ← Pop(); (* 32-bit pop, high-order 16-bits discarded *)
      FI;
   IF instruction has immediate operand THEN eSP ← eSP + imm16; FI;
   FI;

IF (PE = 1 AND VM = 0) (* Protected mode, not V86 mode *)
AND instruction = far RET
THEN
   IF OperandSize = 32
   THEN Third word on stack must be within stack limits else #SS(0);
   ELSE Second word on stack must be within stack limits else #SS(0);
   FI;
   Return selector RPL must be ≥ CPL ELSE #GP(return selector)
   IF return selector RPL = CPL
THEN GOTO SAME-LEVEL;
ELSE GOTO OUTER-PRIVILEGE-LEVEL;
FI;
FI;

SAME-LEVEL:
Return selector must be non-null ELSE #GP(0)
Selector index must be within its descriptor table limits ELSE
#GP(selector)
Descriptor AR byte must indicate code segment ELSE #GP(selector)
IF non-conforming
THEN code segment DPL must equal CPL;
ELSE #GP(selector);
FI;
IF conforming
THEN code segment DPL must be ≤ CPL;
ELSE #GP(selector);
FI;
Code segment must be present ELSE #NP(selector);
Top word on stack must be within stack limits ELSE #SS(0);
IP must be in code segment limit ELSE #GP(0);
IF OperandSize=32
THEN
Load CS:EIP from stack
Load CS register with descriptor
Increment eSP by 8 plus the immediate offset if it exists
ELSE (* OperandSize=16 *)
Load CS:IP from stack
Load CS register with descriptor
Increment eSP by 4 plus the immediate offset if it exists
FI;

OUTER-PRIVILEGE-LEVEL:
IF OperandSize=32
THEN Top (16+immediate) bytes on stack must be within stack limits
ELSE #SS(0);
ELSE Top (8+immediate) bytes on stack must be within stack limits ELSE
#SS(0);
FI;
Examine return CS selector and associated descriptor:
Selector must be non-null ELSE #GP(0);
Selector index must be within its descriptor table limits ELSE
#GP(selector)
Descriptor AR byte must indicate code segment ELSE #GP(selector);
IF non-conforming
THEN code segment DPL must equal return selector RPL
ELSE #GP(selector);
FI;
IF conforming
THEN code segment DPL must be \( \leq \) return selector RPL;
ELSE \#GP(selector);
FI;
Segment must be present ELSE \#NP(selector)

Examine return SS selector and associated descriptor:

Selector must be non-null ELSE \#GP(0);
Selector index must be within its descriptor table limits
ELSE \#GP(selector);
Selector RPL must equal the RPL of the return CS selector ELSE
\#GP(selector);
Descriptor AR byte must indicate a writable data segment ELSE
\#GP(selector);
Descriptor DPL must equal the RPL of the return CS selector ELSE
\#GP(selector);
Segment must be present ELSE \#NP(selector);
IP must be in code segment limit ELSE \#GP(0);
Set CPL to the RPL of the return CS selector;
IF OperandSize = 32
THEN
Load CS:EIP from stack;
Set CS RPL to CPL;
Increment eSP by 8 plus the immediate offset if it exists;
Load SS:eSP from stack;
ELSE (* OperandSize = 16 *)
Load CS:IP from stack;
Set CS RPL to CPL;
Increment eSP by 4 plus the immediate offset if it exists;
Load SS:eSP from stack;
FI;
Load the CS register with the return CS descriptor;
Load the SS register with the return SS descriptor;
For each of ES, FS, GS, and DS
DO
IF the current register setting is not valid for the outer level,
set the register to null (selector \( \leftarrow \) AR \( \leftarrow \) 0);
To be valid, the register setting must satisfy the following properties:
Selector index must be within descriptor table limits;
Descriptor AR byte must indicate data or readable code segment;
IF segment is data or non-conforming code, THEN
DPL must be \( \geq \) CPL, or DPL must be \( \geq \) RPL;
FI;
OD;

Description

The RET instruction transfers control to a return address located on the stack. The address is usually placed on the stack by a CALL instruction, and the return is made to the instruction that follows the CALL instruction.
The optional numeric parameter to the RET instruction gives the number of stack bytes (OperandMode = 16) or words (OperandMode = 32) to be released after the return address is popped. These items are typically used as input parameters to the procedure called.

For the intrasegment (near) return, the address on the stack is a segment offset, which is popped into the instruction pointer. The CS register is unchanged. For the intersegment (far) return, the address on the stack is a long pointer. The offset is popped first, followed by the selector.

In real mode, the CS and IP registers are loaded directly. In Protected Mode, an intersegment return causes the processor to check the descriptor addressed by the return selector. The AR byte of the descriptor must indicate a code segment of equal or lesser privilege (or greater or equal numeric value) than the current privilege level. Returns to a lesser privilege level cause the stack to be reloaded from the value saved beyond the parameter block.

The DS, ES, FS, and GS segment registers can be cleared by the RET instruction during an interlevel transfer. If these registers refer to segments that cannot be used by the new privilege level, they are cleared to prevent unauthorized access from the new privilege level.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP, #NP, or #SS, as described under “Operation” above; #PF(fault-code) for a page fault.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would be outside the effective address space from 0 to 0FFFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault.
SAHF — Store AH into Flags

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9E</td>
<td>SAHF</td>
<td>2</td>
<td>Store AH into flags SF ZF xx AF xx PF xx CF</td>
</tr>
</tbody>
</table>

Operation


Description

The SAHF instruction loads the SF, ZF, AF, PF, and CF flags with values from the AH register, from bits 7, 6, 4, 2, and 0, respectively.

Flags Affected

The SF, ZF, AF, PF, and CF flags are loaded with values from the AH register.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
## INSTRUCTION SET

### SAL/SAR/SHL/SHR — Shift Instructions

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D0 /4</td>
<td>SAL r/m8,1</td>
<td>3/4</td>
<td>Multiply r/m byte by 2, once</td>
</tr>
<tr>
<td>D2 /4</td>
<td>SAL r/m8,CL</td>
<td>3/4</td>
<td>Multiply r/m byte by 2, CL times</td>
</tr>
<tr>
<td>C0 /4 ib</td>
<td>SAL r/m8,imm8</td>
<td>2/4</td>
<td>Multiply r/m byte by 2, imm8 times</td>
</tr>
<tr>
<td>D1 /4</td>
<td>SAL r/m16,1</td>
<td>3/4</td>
<td>Multiply r/m word by 2, once</td>
</tr>
<tr>
<td>D3 /4</td>
<td>SAL r/m16,CL</td>
<td>3/4</td>
<td>Multiply r/m word by 2, CL times</td>
</tr>
<tr>
<td>C1 /4 ib</td>
<td>SAL r/m16,imm8</td>
<td>2/4</td>
<td>Multiply r/m word by 2, imm8 times</td>
</tr>
<tr>
<td>D1 /4</td>
<td>SAL r/m32,1</td>
<td>3/4</td>
<td>Multiply r/m dword by 2, once</td>
</tr>
<tr>
<td>D3 /4</td>
<td>SAL r/m32,CL</td>
<td>3/4</td>
<td>Multiply r/m dword by 2, CL times</td>
</tr>
<tr>
<td>C1 /4 ib</td>
<td>SAL r/m32,imm8</td>
<td>2/4</td>
<td>Multiply r/m dword by 2, imm8 times</td>
</tr>
<tr>
<td>D0 /7</td>
<td>SAR r/m8,1</td>
<td>3/4</td>
<td>Signed divide¹ r/m byte by 2, once</td>
</tr>
<tr>
<td>D2 /7</td>
<td>SAR r/m8,CL</td>
<td>3/4</td>
<td>Signed divide¹ r/m byte by 2, CL times</td>
</tr>
<tr>
<td>C0 /7 ib</td>
<td>SAR r/m8,imm8</td>
<td>2/4</td>
<td>Signed divide¹ r/m byte by 2, imm8 times</td>
</tr>
<tr>
<td>D1 /7</td>
<td>SAR r/m16,1</td>
<td>3/4</td>
<td>Signed divide¹ r/m word by 2, once</td>
</tr>
<tr>
<td>D3 /7</td>
<td>SAR r/m16,CL</td>
<td>3/4</td>
<td>Signed divide¹ r/m word by 2, CL times</td>
</tr>
<tr>
<td>C1 /7 ib</td>
<td>SAR r/m16,imm8</td>
<td>2/4</td>
<td>Signed divide¹ r/m word by 2, imm8 times</td>
</tr>
<tr>
<td>D0 /4</td>
<td>SHL r/m8,1</td>
<td>3/4</td>
<td>Multiply r/m byte by 2, once</td>
</tr>
<tr>
<td>D2 /4</td>
<td>SHL r/m8,CL</td>
<td>3/4</td>
<td>Multiply r/m byte by 2, CL times</td>
</tr>
<tr>
<td>C0 /4 ib</td>
<td>SHL r/m8,imm8</td>
<td>2/4</td>
<td>Multiply r/m byte by 2, imm8 times</td>
</tr>
<tr>
<td>D1 /4</td>
<td>SHL r/m16,1</td>
<td>3/4</td>
<td>Multiply r/m word by 2, once</td>
</tr>
<tr>
<td>D3 /4</td>
<td>SHL r/m16,CL</td>
<td>3/4</td>
<td>Multiply r/m word by 2, CL times</td>
</tr>
<tr>
<td>C1 /4 ib</td>
<td>SHL r/m16,imm8</td>
<td>2/4</td>
<td>Multiply r/m word by 2, imm8 times</td>
</tr>
<tr>
<td>D1 /4</td>
<td>SHL r/m32,1</td>
<td>3/4</td>
<td>Multiply r/m dword by 2, once</td>
</tr>
<tr>
<td>D3 /4</td>
<td>SHL r/m32,CL</td>
<td>3/4</td>
<td>Multiply r/m dword by 2, CL times</td>
</tr>
<tr>
<td>C1 /4 ib</td>
<td>SHL r/m32,imm8</td>
<td>2/4</td>
<td>Multiply r/m dword by 2, imm8 times</td>
</tr>
<tr>
<td>D0 /5</td>
<td>SHR r/m8,1</td>
<td>3/4</td>
<td>Unsigned divide r/m byte by 2, once</td>
</tr>
<tr>
<td>D2 /5</td>
<td>SHR r/m8,CL</td>
<td>3/4</td>
<td>Unsigned divide r/m byte by 2, CL times</td>
</tr>
<tr>
<td>C0 /5 ib</td>
<td>SHR r/m8,imm8</td>
<td>2/4</td>
<td>Unsigned divide r/m byte by 2, imm8 times</td>
</tr>
<tr>
<td>D1 /5</td>
<td>SHR r/m16,1</td>
<td>3/4</td>
<td>Unsigned divide r/m word by 2, once</td>
</tr>
<tr>
<td>D3 /5</td>
<td>SHR r/m16,CL</td>
<td>3/4</td>
<td>Unsigned divide r/m word by 2, CL times</td>
</tr>
<tr>
<td>C1 /5 ib</td>
<td>SHR r/m16,imm8</td>
<td>2/4</td>
<td>Unsigned divide r/m word by 2, imm8 times</td>
</tr>
<tr>
<td>D1 /5</td>
<td>SHR r/m32,1</td>
<td>3/4</td>
<td>Unsigned divide r/m dword by 2, once</td>
</tr>
<tr>
<td>D3 /5</td>
<td>SHR r/m32,CL</td>
<td>3/4</td>
<td>Unsigned divide r/m dword by 2, CL times</td>
</tr>
<tr>
<td>C1 /5 ib</td>
<td>SHR r/m32,imm8</td>
<td>2/4</td>
<td>Unsigned divide r/m dword by 2, imm8 times</td>
</tr>
</tbody>
</table>

Not the same division as IDIV; rounding is toward negative infinity.

### Operation

(* COUNT is the second parameter *)

(\text{temp}) \leftarrow \text{COUNT};

\text{WHILE} (\text{temp} <> 0)

\text{DO}

\text{IF} \text{instruction is SAL or SHL}

\text{THEN} \text{CF} \leftarrow \text{high-order bit of } r/m;

\text{FI};

\text{IF} \text{instruction is SAR or SHR}

\text{THEN} \text{CF} \leftarrow \text{low-order bit of } r/m;

\text{FI};

\text{IF} \text{instruction} = \text{SAL or SHL}

\text{THEN} r/m \leftarrow r/m * 2;

\text{FI};

\text{IF} \text{instruction} = \text{SAR}

\text{THEN} r/m \leftarrow r/m /2 (*Signed divide, rounding toward negative infinity*);
INSTRUCTION SET

```
IF instruction = SHR
THEN \( r/m \leftarrow r/m / 2 \); (* Unsigned divide *);
FI;
temp \leftarrow temp - 1;
OD;
(* Determine overflow for the various instructions *)
IF COUNT = 1
THEN
  IF instruction is SAL or SHL
  THEN OF \leftarrow\) high-order bit of \( r/m \) \(<\) (CF);
  FI;
  IF instruction is SAR
  THEN OF \leftarrow 0;
  FI;
  IF instruction is SHR
  THEN OF \leftarrow high-order bit of operand;
  FI;
ELSE OF \leftarrow undefined;
FI;
```

Description

The SAL instruction (or its synonym, SHL) shifts the bits of the operand upward. The high-order bit is shifted into the CF flag, and the low-order bit is cleared.

The SAR and SHR instructions shift the bits of the operand downward. The low-order bit is shifted into the CF flag. The effect is to divide the operand by two. The SAR instruction performs a signed divide with rounding toward negative infinity (not the same as the IDIV instruction); the high-order bit remains the same. The SHR instruction performs an unsigned divide; the high-order bit is cleared.

The shift is repeated the number of times indicated by the second operand, which is either an immediate number or the contents of the CL register. To reduce the maximum execution time, the Intel486 processor does not allow shift counts greater than 31. If a shift count greater than 31 is attempted, only the bottom five bits of the shift count are used. (The 8086 uses all eight bits of the shift count.)

The OF flag is affected only if the single-shift forms of the instructions are used. For left shifts, the OF flag is cleared if the high bit of the answer is the same as the result of the CF flag (i.e., the top two bits of the original operand were the same); the OF flag is set if they are different. For the SAR instruction, the OF flag is cleared for all single shifts. For the SHR instruction, the OF flag is set to the high-order bit of the original operand.

Flags Affected

If count = 0, the flags are not affected.
The CF flag is undefined for SHL and SHR instructions in which the shift lengths are greater than the size of the operand to be shifted.

The OF flag is affected for single shifts; the OF flag is undefined for multiple shifts; the CF, ZF, PF, and SF flags are set according to the result.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
INSTRUCTION SET

SBB—Integer Subtraction with Borrow

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1C ib</td>
<td>SBB AL,imm8</td>
<td>1</td>
<td>Subtract with borrow immediate byte from AL</td>
</tr>
<tr>
<td>1D iw</td>
<td>SBB AX,imm16</td>
<td>1</td>
<td>Subtract with borrow immediate word from AX</td>
</tr>
<tr>
<td>1D id</td>
<td>SBB EAX,imm32</td>
<td>1</td>
<td>Subtract with borrow immediate dword from EAX</td>
</tr>
<tr>
<td>80 /3 ib</td>
<td>SBB r/m8,imm8</td>
<td>1/3</td>
<td>Subtract with borrow immediate byte from r/m byte</td>
</tr>
<tr>
<td>81 /3 iw</td>
<td>SBB r/m16,imm16</td>
<td>1/3</td>
<td>Subtract with borrow immediate word from r/m word</td>
</tr>
<tr>
<td>81 /3 id</td>
<td>SBB r/m32,imm32</td>
<td>1/3</td>
<td>Subtract with borrow immediate dword from r/m dword</td>
</tr>
<tr>
<td>83 /3 ib</td>
<td>SBB r/m16,imm8</td>
<td>1/3</td>
<td>Subtract with borrow sign-extended immediate byte from r/m word</td>
</tr>
<tr>
<td>83 /3 ib</td>
<td>SBB r/m32,imm8</td>
<td>1/3</td>
<td>Subtract with borrow sign-extended immediate byte from r/m dword</td>
</tr>
<tr>
<td>18 lr</td>
<td>SBB r/m8,r8</td>
<td>1/3</td>
<td>Subtract with borrow byte register from r/m byte</td>
</tr>
<tr>
<td>19 lr</td>
<td>SBB r/m16,r16</td>
<td>1/3</td>
<td>Subtract with borrow word register from r/m word</td>
</tr>
<tr>
<td>19 lr</td>
<td>SBB r/m32,r32</td>
<td>1/3</td>
<td>Subtract with borrow dword register from r/m dword</td>
</tr>
<tr>
<td>1A lr</td>
<td>SBB r8,r/m8</td>
<td>1/2</td>
<td>Subtract with borrow r/m byte from byte register</td>
</tr>
<tr>
<td>1B lr</td>
<td>SBB r16,r/m16</td>
<td>1/2</td>
<td>Subtract with borrow r/m word from word register</td>
</tr>
<tr>
<td>1B lr</td>
<td>SBB r32,r/m32</td>
<td>1/2</td>
<td>Subtract with borrow r/m dword from dword register</td>
</tr>
</tbody>
</table>

Operation

IF SRC is a byte and DEST is a word or dword
THEN DEST = DEST – (SignExtend(SRC) + CF)
ELSE DEST ← DEST – (SRC + CF);

Description

The SBB instruction adds the second operand (SRC) to the CF flag and subtracts the result from the first operand (DEST). The result of the subtraction is assigned to the first operand (DEST), and the flags are set accordingly.

When an immediate byte value is subtracted from a word operand, the immediate value is first sign-extended.

Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
SCAS/SCASB/SCASW/SCASD — Compare String Data

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AE</td>
<td>SCAS m8</td>
<td>6</td>
<td>Compare bytes AL-ES:[DI], update (E)DI</td>
</tr>
<tr>
<td>AF</td>
<td>SCAS m16</td>
<td>6</td>
<td>Compare words AX-ES:[DI], update (E)DI</td>
</tr>
<tr>
<td>AF</td>
<td>SCAS m32</td>
<td>6</td>
<td>Compare dwords EAX-ES:[DI], update (E)DI</td>
</tr>
<tr>
<td>AE</td>
<td>SCASB</td>
<td>6</td>
<td>Compare bytes AL-ES:[DI], update (E)DI</td>
</tr>
<tr>
<td>AF</td>
<td>SCASW</td>
<td>6</td>
<td>Compare words AX-ES:[DI], update (E)DI</td>
</tr>
<tr>
<td>AF</td>
<td>SCASD</td>
<td>6</td>
<td>Compare dwords EAX-ES:[DI], update (E)DI</td>
</tr>
</tbody>
</table>

**Operation**

IF AddressSize = 16
THEN use DI for dest-index;
ELSE (* AddressSize = 32 *) use EDI for dest-index;
FI;
IF byte type of instruction
THEN
AL – [dest-index]; (* Compare byte in AL and dest *)
IF DF = 0 THEN IndDec ← 1 ELSE IncDec ← −1; FI;
ELSE
IF OperandSize = 16
THEN
AX – [dest-index]; (* compare word in AL and dest *)
IF DF = 0 THEN IncDec ← 2 ELSE IncDec ← −2; FI;
ELSE (* OperandSize = 32 *)
EAX – [dest-index];(* compare dword in EAX & dest *)
IF DF = 0 THEN IncDec ← 4 ELSE IncDec ← −4; FI;
FI;
FI;
dest-index = dest-index + IncDec

**Description**

The SCAS instruction subtracts the memory byte or word at the destination register from the AL, AX or EAX register. The result is discarded; only the flags are set. The operand must be addressable from the ES segment; no segment override is possible.

If the address-size attribute for this instruction is 16 bits, the DI register is used as the destination register; otherwise, the address-size attribute is 32 bits and the EDI register is used.

The address of the memory data being compared is determined solely by the contents of the destination register, not by the operand to the SCAS instruction. The operand validates ES segment addressability and determines the data type. Load the correct index value into the DI or EDI register before executing the SCAS instruction.
After the comparison is made, the destination register is automatically updated. If the direction flag is 0 (the CLD instruction was executed), the destination register is incremented; if the direction flag is 1 (the STD instruction was executed), it is decremented. The increments or decrements are by 1 if bytes are compared, by 2 if words are compared, or by 4 if doublewords are compared.

The SCASB, SCASW, and SCASD instructions are synonyms for the byte, word and doubleword SCAS instructions that don’t require operands. They are simpler to code, but provide no type or segment checking.

The SCAS instruction can be preceded by the REPE or REPNE prefix for a block search of CX or ECX bytes or words. Refer to the REP instruction for further details.

**Flags Affected**

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the ES segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
SETcc — Byte Set on Condition

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 97</td>
<td>SETA r/m8</td>
<td>4/3</td>
<td>Set byte if above (CF=0 and ZF=0)</td>
</tr>
<tr>
<td>0F 93</td>
<td>SETAE r/m8</td>
<td>4/3</td>
<td>Set byte if above or equal (CF=0)</td>
</tr>
<tr>
<td>0F 92</td>
<td>SETB r/m8</td>
<td>4/3</td>
<td>Set byte if below (CF=1)</td>
</tr>
<tr>
<td>0F 96</td>
<td>SETBE r/m8</td>
<td>4/3</td>
<td>Set byte if below or equal (CF=1 or ZF=1)</td>
</tr>
<tr>
<td>0F 92</td>
<td>SETC r/m8</td>
<td>4/3</td>
<td>Set if carry (CF=1)</td>
</tr>
<tr>
<td>0F 94</td>
<td>SETE r/m8</td>
<td>4/3</td>
<td>Set byte if equal (ZF=1)</td>
</tr>
<tr>
<td>0F 9F</td>
<td>SETG r/m8</td>
<td>4/3</td>
<td>Set byte if greater (ZF=0 and SF=OF)</td>
</tr>
<tr>
<td>0F 9D</td>
<td>SETGE r/m8</td>
<td>4/3</td>
<td>Set byte if greater or equal (SF=OF)</td>
</tr>
<tr>
<td>0F 9C</td>
<td>SETL r/m8</td>
<td>4/3</td>
<td>Set byte if less (SF&lt;OF)</td>
</tr>
<tr>
<td>0F 9E</td>
<td>SETLE r/m8</td>
<td>4/3</td>
<td>Set byte if less or equal (SF=0)</td>
</tr>
<tr>
<td>0F 96</td>
<td>SETNA r/m8</td>
<td>4/3</td>
<td>Set byte if not above (CF=1 or ZF=1)</td>
</tr>
<tr>
<td>0F 92</td>
<td>SETNAE r/m8</td>
<td>4/3</td>
<td>Set byte if not above or equal (CF=1)</td>
</tr>
<tr>
<td>0F 93</td>
<td>SETNB r/m8</td>
<td>4/3</td>
<td>Set byte if not below (CF=0)</td>
</tr>
<tr>
<td>0F 97</td>
<td>SETNBE r/m8</td>
<td>4/3</td>
<td>Set byte if not below or equal (CF=0 and ZF=0)</td>
</tr>
<tr>
<td>0F 93</td>
<td>SETNC r/m8</td>
<td>4/3</td>
<td>Set byte if not carry (CF=0)</td>
</tr>
<tr>
<td>0F 95</td>
<td>SETNE r/m8</td>
<td>4/3</td>
<td>Set byte if not equal (ZF=0)</td>
</tr>
<tr>
<td>0F 9E</td>
<td>SETNG r/m8</td>
<td>4/3</td>
<td>Set byte if not greater (ZF=1 or SF&lt;OF)</td>
</tr>
<tr>
<td>0F 9C</td>
<td>SETNGE r/m8</td>
<td>4/3</td>
<td>Set if not greater or equal (SF&lt;OF)</td>
</tr>
<tr>
<td>0F 9D</td>
<td>SETNL r/m8</td>
<td>4/3</td>
<td>Set byte if not less (SF=OF)</td>
</tr>
<tr>
<td>0F 9F</td>
<td>SETNLE r/m8</td>
<td>4/3</td>
<td>Set byte if not less or equal (ZF=0 and SF=OF)</td>
</tr>
<tr>
<td>0F 91</td>
<td>SETNO r/m8</td>
<td>4/3</td>
<td>Set byte if not overflow (OF=0)</td>
</tr>
<tr>
<td>0F 9B</td>
<td>SETNP r/m8</td>
<td>4/3</td>
<td>Set byte if not parity (PF=0)</td>
</tr>
<tr>
<td>0F 99</td>
<td>SETNS r/m8</td>
<td>4/3</td>
<td>Set byte if not sign (SF=0)</td>
</tr>
<tr>
<td>0F 95</td>
<td>SETNZ r/m8</td>
<td>4/3</td>
<td>Set byte if not zero (ZF=0)</td>
</tr>
<tr>
<td>0F 90</td>
<td>SETO r/m8</td>
<td>4/3</td>
<td>Set byte if overflow (OF=1)</td>
</tr>
<tr>
<td>0F 9A</td>
<td>SETP r/m8</td>
<td>4/3</td>
<td>Set byte if parity (PF=1)</td>
</tr>
<tr>
<td>0F 9A</td>
<td>SETPE r/m8</td>
<td>4/3</td>
<td>Set byte if parity even (PF=1)</td>
</tr>
<tr>
<td>0F 9B</td>
<td>SETPO r/m8</td>
<td>4/3</td>
<td>Set byte if parity odd (PF=0)</td>
</tr>
<tr>
<td>0F 98</td>
<td>SETS r/m8</td>
<td>4/3</td>
<td>Set byte if sign (SF=1)</td>
</tr>
<tr>
<td>0F 94</td>
<td>SETZ r/m8</td>
<td>4/3</td>
<td>Set byte if zero (ZF=1)</td>
</tr>
</tbody>
</table>

Operation

IF condition THEN r/m8 ← 1 ELSE r/m8 ← 0; FI;

Description

The SETcc instruction stores a byte at the destination specified by the effective address or register if the condition is met, or a 0 byte if the condition is not met.

Flags Affected

None.

Protected Mode Exceptions

#GP(0) if the result is in a non-writable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault.
INSTRUCTION SET

SGDT/SIDT — Store Global/Interrupt Descriptor Table Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 01 /0</td>
<td>SGDT m</td>
<td>10</td>
<td>Store GDTR to m</td>
</tr>
<tr>
<td>0F 01 /1</td>
<td>SIDT m</td>
<td>10</td>
<td>Store IDTR to m</td>
</tr>
</tbody>
</table>

Operation

DEST ← 48-bit BASE/LIMIT register contents;

Description

The SGDT and SIDT instructions copy the contents of the descriptor table register to the six bytes of memory indicated by the operand. The LIMIT field of the register is assigned to the first word at the effective address. If the operand-size attribute is 16 bits, the next three bytes are assigned the BASE field of the register, and the fourth byte is undefined. Otherwise, if the operand-size attribute is 32 bits, the next four bytes are assigned the 32-bit BASE field of the register.

The SGDT and SIDT instructions are used only in operating system software; they are not used in application programs.

Flags Affected

None.

Protected Mode Exceptions

Interrupt 6 if the destination operand is a register; #GP(0) if the destination is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 6 if the destination operand is a register; Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

26-261
Compatibility Note

The 16-bit forms of the SGDT and SIDT instructions are compatible with the 286 processor, if the value in the upper eight bits is not referenced. The 286 processor stores 1's in these upper bits, whereas the Intel386 DX and Intel486 processors store 0's if the operand-size attribute is 16 bits. These bits were specified as undefined by the SGDT and SIDT instructions in the iAPX 286 Programmer's Reference Manual.
SHLD — Double Precision Shift Left

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F A4</td>
<td>SHLD r/m16,r16,imm8</td>
<td>2/3</td>
<td>r/m16 gets SHL of r/m16 concatenated with r16</td>
</tr>
<tr>
<td>0F A4</td>
<td>SHLD r/m32,r32,imm8</td>
<td>2/3</td>
<td>r/m32 gets SHL of r/m32 concatenated with r32</td>
</tr>
<tr>
<td>0F A5</td>
<td>SHLD r/m16,r16,CL</td>
<td>3/4</td>
<td>r/m16 gets SHL of r/m16 concatenated with r16</td>
</tr>
<tr>
<td>0F A5</td>
<td>SHLD r/m32,r32,CL</td>
<td>3/4</td>
<td>r/m32 gets SHL of r/m32 concatenated with r32</td>
</tr>
</tbody>
</table>

Operation

(* count is an unsigned integer corresponding to the last operand of the instruction, either an immediate byte or the byte in register CL *)

ShiftAmt ← count MOD 32;
inBits ← register; (* Allow overlapped operands *)

IF ShiftAmt = 0
THEN no operation
ELSE
    IF ShiftAmt ≥ OperandSize
    THEN (* Bad parameters *)
        r/m ← UNDEFINED;
        CF, OF, SF, ZF, AF, PF ← UNDEFINED;
    ELSE (* Perform the shift *)
        CF ← BIT[Base, OperandSize − ShiftAmt];
        (* Last bit shifted out on exit *)
        FOR i ← OperandSize − 1 DOWNTO ShiftAmt
            DO
                BIT[Base, i] ← BIT[Base, i − ShiftAmt];
            OD;
        FOR i ← ShiftAmt − 1 DOWNTO 0
            DO
                BIT[Base, i] ← BIT[inBits, i − ShiftAmt + OperandSize];
            OD;
        Set SF, ZF, PF (r/m);
        (* SF, ZF, PF are set according to the value of the result *)
        AF ← UNDEFINED;
    FI;
FI;

Description

The SHLD instruction shifts the first operand provided by the r/m field to the left as many bits as specified by the count operand. The second operand (r16 or r32) provides the bits to shift in from the right (starting with bit 0). The result is stored back into the r/m operand. The register remains unaltered.

The count operand is provided by either an immediate byte or the contents of the CL register. These operands are taken MODULO 32 to provide a number between 0 and 31 by which to shift. Because the bits to shift are provided by the specified registers, the
operation is useful for multiprecision shifts (64 bits or more). The SF, ZF and PF flags are set according to the value of the result. The CF flag is set to the value of the last bit shifted out. The OF and AF flags are left undefined.

**Flags Affected**

If count = 0, the flags are not affected.

The SF, ZF, and PF, flags are set according to the result; the CF flag is set to the value of the last bit shifted out; after a shift of one bit position, the OF flag is set if a sign change occurred, otherwise it is cleared; after a shift of more than one bit position, the OF flag is undefined; the AF flag is undefined, except for a shift count of zero, which does not affect any flags.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
**SHRD — Double Precision Shift Right**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F AC</td>
<td>SHRD r/m16,r16,imm8</td>
<td>2/3</td>
<td>r/m16 gets SHR of r/m16 concatenated with r16</td>
</tr>
<tr>
<td>0F AC</td>
<td>SHRD r/m32,r32,imm8</td>
<td>2/3</td>
<td>r/m32 gets SHR of r/m32 concatenated with r32</td>
</tr>
<tr>
<td>0F AD</td>
<td>SHRD r/m16,r16,CL</td>
<td>3/4</td>
<td>r/m16 gets SHR of r/m16 concatenated with r16</td>
</tr>
<tr>
<td>0F AD</td>
<td>SHRD r/m32,r32,CL</td>
<td>3/4</td>
<td>r/m32 gets SHR of r/m32 concatenated with r32</td>
</tr>
</tbody>
</table>

**Operation**

(* count is an unsigned integer corresponding to the last operand of the instruction, either an immediate byte or the byte in register CL *)

ShiftAmt ← count MOD 32;
inBits ← register; (* Allow overlapped operands *)

IF ShiftAmt = 0
THEN no operation
ELSE
    IF ShiftAmt ≥ OperandSize
    THEN (* Bad parameters *)
        r/m ← UNDEFINED;
        CF, OF, SF, ZF, AF, PF ← UNDEFINED;
    ELSE (* Perform the shift *)
        CF ← BIT[r/m, ShiftAmt − 1]; (* last bit shifted out on exit *)
        FOR i ← 0 TO OperandSize − 1 − ShiftAmt
            DO
                BIT[r/m, i] ← BIT[r/m, i − ShiftAmt];
            OD;
        FOR i ← OperandSize − ShiftAmt TO OperandSize−1
            DO
                BIT[r/m,i] ← BIT[inBits,i+ShiftAmt − OperandSize];
            OD;
        (* SF, ZF, PF are set according to the value of the result *)
        Set SF, ZF, PF (r/m);
        AF ← UNDEFINED;
    FI;
FI;

**Description**

The SHRD instruction shifts the first operand provided by the r/m field to the right as many bits as specified by the count operand. The second operand (r16 or r32) provides the bits to shift in from the left (starting with bit 31). The result is stored back into the r/m operand. The register remains unaltered.

The count operand is provided by either an immediate byte or the contents of the CL register. These operands are taken MODULO 32 to provide a number between 0 and 31 by which to shift. Because the bits to shift are provided by the specified register, the
operation is useful for multi-precision shifts (64 bits or more). The SF, ZF and PF flags are set according to the value of the result. The CF flag is set to the value of the last bit shifted out. The OF and AF flags are left undefined.

Flags Affected

If count = 0, the flags are not affected.

The SF, ZF, and PF flags are set according to the result; the CF flag is set to the value of the last bit shifted out; after a shift of one bit position, the OF flag is set if a sign change occurred, otherwise it is cleared; after a shift of more than one bit position, the OF flag is undefined; the AF flag is undefined, except for a shift count of zero, which does not affect any flags.

Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to OFFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #AC for unaligned memory reference if the current privilege level is 3.
SLDT — Store Local Descriptor Table Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OF 00 /0</td>
<td>SLDT r/m16</td>
<td>2/3</td>
<td>Store LDTR to EA word</td>
</tr>
</tbody>
</table>

Operation

\[ r/m16 \leftarrow \text{LDTR}; \]

Description

The SLDT instruction stores the Local Descriptor Table Register (LDTR) in the two-byte register or memory location indicated by the effective address operand. This register is a selector that points into the Global Descriptor Table.

The SLDT instruction is used only in operating system software. It is not used in application programs.

Flags Affected

None.

Protected Mode Exceptions

- #GP(0) if the result is in a nonwritable segment;
- #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments;
- #SS(0) for an illegal address in the SS segment;
- #PF(fault-code) for a page fault;
- #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 6; the SLDT instruction is not recognized in Real Address Mode.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode;
- #PF(fault-code) for a page fault;
- #AC for unaligned memory reference if the current privilege level is 3.

Notes

The operand-size attribute has no effect on the operation of the instruction.
**SMSW — Store Machine Status Word**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 01 /4</td>
<td>SMSW r/m16</td>
<td>2/3</td>
<td>Store machine status word to EA word</td>
</tr>
</tbody>
</table>

**Operation**

\[ r/m16 \leftarrow \text{MSW}; \]

**Description**

The SMSW instruction stores the machine status word (part of the CR0 register) in the two-byte register or memory location indicated by the effective address operand.

**Flags Affected**

None.

**Protected Mode Exceptions**

- \#GP(0) if the result is in a nonwritable segment;
- \#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments;
- \#SS(0) for an illegal address in the SS segment;
- \#PF(fault-code) for a page fault;
- \#AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to OFFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; \#PF(fault-code) for a page fault; \#AC for unaligned memory reference if the current privilege level is 3.

**Notes**

This instruction is provided for compatibility with the 80286 processor; programs for the Intel486 processor should use the MOV ..., CR0 instruction.
STC – Set Carry Flag

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>F9</td>
<td>STC</td>
<td>2</td>
<td>Set carry flag</td>
</tr>
</tbody>
</table>

Operation

CF ← 1;

Description

The STC instruction sets the CF flag.

Flags Affected

The CF flag is set.

Protected Mode Exceptions

None.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

None.
STD — Set Direction Flag

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FD</td>
<td>STD</td>
<td>2</td>
<td>Set direction flag so (E)SI and/or (E)DI decre-</td>
</tr>
</tbody>
</table>

**Operation**

DF ← 1;

**Description**

The STD instruction sets the direction flag, causing all subsequent string operations to decrement the index registers, (E)SI and/or (E)DI, on which they operate.

**Flags Affected**

The DF flag is set.

**Protected Mode Exceptions**

None.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

None.
STI—Set Interrupt Flag

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FB</td>
<td>STI</td>
<td>5</td>
<td>Set interrupt flag; interrupts enabled at the end of the next instruction</td>
</tr>
</tbody>
</table>

Operation

IF ← 1

Description

The STI instruction sets the IF flag. The processor then responds to external interrupts after executing the next instruction if the next instruction allows the IF flag to remain enabled. If external interrupts are disabled and you code the STI instruction followed by the RET instruction (such as at the end of a subroutine), the RET instruction is allowed to execute before external interrupts are recognized. Also, if external interrupts are disabled and you code the STI instruction followed by the CLI instruction, then external interrupts are not recognized because the CLI instruction clears the IF flag during its execution.

Flags Affected

The IF flag is set.

Protected Mode Exceptions

#GP(0) if the current privilege level is greater (has less privilege) than the I/O privilege level.

Real Address Mode Exceptions

None.

Virtual 8086 Mode Exceptions

Same as Protected Mode.

Note

In case of an NM1, trap, or fault following STI the interrupt will be taken before executing the next sequential instruction in the code.
## STOS/STOSB/STOSW/STOSD — Store String Data

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AA</td>
<td>STOS m8</td>
<td>5</td>
<td>Store AL in byte ES:[(E)DI], update (E)DI</td>
</tr>
<tr>
<td>AB</td>
<td>STOS m16</td>
<td>5</td>
<td>Store AX in word ES:[(E)DI], update (E)DI</td>
</tr>
<tr>
<td>AB</td>
<td>STOS m32</td>
<td>5</td>
<td>Store EAX in dword ES:[(E)DI], update (E)DI</td>
</tr>
<tr>
<td>AA</td>
<td>STOSB</td>
<td>5</td>
<td>Store AL in byte ES:[(E)DI], update (E)DI</td>
</tr>
<tr>
<td>AB</td>
<td>STOSW</td>
<td>5</td>
<td>Store AX in word ES:[(E)DI], update (E)DI</td>
</tr>
<tr>
<td>AB</td>
<td>STOSD</td>
<td>5</td>
<td>Store EAX in dword ES:[(E)DI], update (E)DI</td>
</tr>
</tbody>
</table>

### Operation

IF AddressSize = 16  
THEN use ES:DI for DestReg  
ELSE (AddressSize = 32) use ES:EDI for DestReg;  
FI;  
IF byte type of instruction  
THEN  
(ES:DestReg) ← AL;  
IF DF = 0  
THEN DestReg ← DestReg + 1;  
ELSE DestReg ← DestReg - 1;  
FI;  
ELSE IF OperandSize = 16  
THEN  
(ES:DestReg) ← AX;  
IF DF = 0  
THEN DestReg ← DestReg + 2;  
ELSE DestReg ← DestReg - 2;  
FI;  
ELSE (OperandSize = 32)  
(ES:DestReg) ← EAX;  
IF DF = 0  
THEN DestReg ← DestReg + 4;  
ELSE DestReg ← DestReg - 4;  
FI;  
FI;  
FI;

### Description

The STOS instruction transfers the contents of the AL, AX, or EAX register to the memory byte or word given by the destination register relative to the ES segment. The destination register is the DI register for an address-size attribute of 16 bits or the EDI register for an address-size attribute of 32 bits.

The destination operand must be addressable from the ES register. A segment override is not possible.
The address of the destination is determined by the contents of the destination register, not by the explicit operand of the STOS instruction. This operand is used only to validate ES segment addressability and to determine the data type. Load the correct index value into the destination register before executing the STOS instruction.

After the transfer is made, the DI register is automatically updated. If the DF flag is 0 (the CLD instruction was executed), the DI register is incremented; if the DF flag is 1 (the STD instruction was executed), the DI register is decremented. The DI register is incremented or decremented by 1 if a byte is stored, by 2 if a word is stored, or by 4 if a doubleword is stored.

The STOSB, STOSW, and STOSD instructions are synonyms for the byte, word, and doubleword STOS instructions, that do not require an operand. They are simpler to use, but provide no type or segment checking.

The STOS instruction can be preceded by the REP prefix for a block fill of CX or ECX bytes, words, or doublewords. Refer to the REP instruction for further details.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the ES segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
STR — Store Task Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 00 /1</td>
<td>STR r/m16</td>
<td>2/3</td>
<td>Store task register to EA word</td>
</tr>
</tbody>
</table>

**Operation**

r/m ← task register;

**Description**

The contents of the task register are copied to the two-byte register or memory location indicated by the effective address operand.

The STR instruction is used only in operating system software. It is not used in application programs.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 6; the STR instruction is not recognized in Real Address Mode.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode.

**Notes**

The operand-size attribute has no effect on this instruction.
SUB — Integer Subtraction

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2C ib</td>
<td>SUB AL, imm8</td>
<td>1</td>
<td>Subtract immediate byte from AL</td>
</tr>
<tr>
<td>2D iw</td>
<td>SUB AX, imm16</td>
<td>1</td>
<td>Subtract immediate word from AX</td>
</tr>
<tr>
<td>2D id</td>
<td>SUB EAX, imm32</td>
<td>1</td>
<td>Subtract immediate dword from EAX</td>
</tr>
<tr>
<td>80 /5 ib</td>
<td>SUB r/m8, imm8</td>
<td>1/3</td>
<td>Subtract immediate byte from r/m byte</td>
</tr>
<tr>
<td>81 /5 iw</td>
<td>SUB r/m16, imm16</td>
<td>1/3</td>
<td>Subtract immediate word from r/m word</td>
</tr>
<tr>
<td>81 /5 id</td>
<td>SUB r/m32, imm32</td>
<td>1/3</td>
<td>Subtract immediate dword from r/m dword</td>
</tr>
<tr>
<td>83 /5 ib</td>
<td>SUB r/m16, imm8</td>
<td>1/3</td>
<td>Subtract sign-extended immediate byte from r/m word</td>
</tr>
<tr>
<td>83 /5 ib</td>
<td>SUB r/m32, imm32</td>
<td>1/3</td>
<td>Subtract sign-extended immediate byte from r/m dword</td>
</tr>
<tr>
<td>28 /r</td>
<td>SUB r/m8, rB</td>
<td>1/3</td>
<td>Subtract byte register from r/m byte</td>
</tr>
<tr>
<td>29 /r</td>
<td>SUB r/m16, r16</td>
<td>1/3</td>
<td>Subtract word register from r/m word</td>
</tr>
<tr>
<td>29 /r</td>
<td>SUB r/m32, r32</td>
<td>1/3</td>
<td>Subtract dword register from r/m dword</td>
</tr>
<tr>
<td>2A /r</td>
<td>SUB r8, r/m8</td>
<td>1/2</td>
<td>Subtract r/m byte from byte register</td>
</tr>
<tr>
<td>2B /r</td>
<td>SUB r16, r/m16</td>
<td>1/2</td>
<td>Subtract r/m word from word register</td>
</tr>
<tr>
<td>2B /r</td>
<td>SUB r32, r/m32</td>
<td>1/2</td>
<td>Subtract r/m dword from dword register</td>
</tr>
</tbody>
</table>

Operation

IF SRC is a byte and DEST is a word or dword
THEN DEST = DEST - SignExtend(SRC);
ELSE DEST ← DEST - SRC;
FI;

Description

The SUB instruction subtracts the second operand (SRC) from the first operand (DEST). The first operand is assigned the result of the subtraction, and the flags are set accordingly.

When an immediate byte value is subtracted from a word operand, the immediate value is first sign-extended to the size of the destination operand.

Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

26-275
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
**TEST — Logical Compare**

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A8 ib</td>
<td>TEST AL,imm8</td>
<td>1</td>
<td>AND immediate byte with AL</td>
</tr>
<tr>
<td>A9 iw</td>
<td>TEST AX,imm16</td>
<td>1</td>
<td>AND immediate word with AX</td>
</tr>
<tr>
<td>A9 id</td>
<td>TEST EAX,imm32</td>
<td>1</td>
<td>AND immediate dword with EAX</td>
</tr>
<tr>
<td>F6 /0 ib</td>
<td>TEST r/m8,imm8</td>
<td>1/2</td>
<td>AND immediate byte with r/m byte</td>
</tr>
<tr>
<td>F7 /0 iw</td>
<td>TEST r/m16,imm16</td>
<td>1/2</td>
<td>AND immediate word with r/m word</td>
</tr>
<tr>
<td>F7 /0 id</td>
<td>TEST r/m32,imm32</td>
<td>1/2</td>
<td>AND immediate dword with r/m dword</td>
</tr>
<tr>
<td>84 /r</td>
<td>TEST r/m8,r8</td>
<td>1/2</td>
<td>AND byte register with r/m byte</td>
</tr>
<tr>
<td>85 /r</td>
<td>TEST r/m16,r16</td>
<td>1/2</td>
<td>AND word register with r/m word</td>
</tr>
<tr>
<td>85 /r</td>
<td>TEST r/m32,r32</td>
<td>1/2</td>
<td>AND dword register with r/m dword</td>
</tr>
</tbody>
</table>

**Operation**

DEST := LeftSRC AND RightSRC;

CF ← 0;

OF ← 0;

**Description**

The TEST instruction computes the bit-wise logical AND of its two operands. Each bit of the result is 1 if both of the corresponding bits of the operands are 1; otherwise, each bit is 0. The result of the operation is discarded and only the flags are modified.

**Flags Affected**

The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result.

**Protected Mode Exceptions**

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
INSTRUCTION SET

VERR, VERW — Verify a Segment for Reading or Writing

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 00 /4</td>
<td>VERR r/m16</td>
<td>11/11</td>
<td>Set ZF = 1 if segment can be read, selector in r/m16</td>
</tr>
<tr>
<td>0F 00 /5</td>
<td>VERW r/m16</td>
<td>11/11</td>
<td>Set ZF = 1 if segment can be written, selector in r/m16</td>
</tr>
</tbody>
</table>

Operation

IF segment with selector at (r/m) is accessible
with current protection level
AND ((segment is readable for VERR) OR
(segment is writable for VERW))
THEN ZF ← 1;
ELSE ZF ← 0;
FI;

Description

The two-byte register or memory operand of the VERR and VERW instructions contains the value of a selector. The VERR and VERW instructions determine whether the segment denoted by the selector is reachable from the current privilege level and whether the segment is readable (VERR) or writable (VERW). If the segment is accessible, the ZF flag is set; if the segment is not accessible, the ZF flag is cleared. To set the ZF flag, the following conditions must be met:

- The selector must denote a descriptor within the bounds of the table (GDT or LDT); the selector must be "defined."
- The selector must denote the descriptor of a code or data segment (not that of a task state segment, LDT, or a gate).
- For the VERR instruction, the segment must be readable. For the VERW instruction, the segment must be a writable data segment.
- If the code segment is readable and conforming, the descriptor privilege level (DPL) can be any value for the VERR instruction. Otherwise, the DPL must be greater than or equal to (have less or the same privilege as) both the current privilege level and the selector's RPL.

The validation performed is the same as if the segment were loaded into the DS, ES, FS, or GS register, and the indicated access (read or write) were performed. The ZF flag receives the result of the validation. The selector's value cannot result in a protection exception, enabling the software to anticipate possible segment access problems.

Flags Affected

The ZF flag is set if the segment is accessible, cleared if it is not.
Protected Mode Exceptions

Faults generated by illegal addressing of the memory operand that contains the selector; the selector is not loaded into any segment register, and no faults attributable to the selector operand are generated.

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 6; the VERR and VERW instructions are not recognized in Real Address Mode.

Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #AC for unaligned memory reference if the current privilege level is 3.
WAIT — Wait

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9B</td>
<td>WAIT</td>
<td>1-3</td>
<td>Causes processor to check for numeric exceptions.</td>
</tr>
</tbody>
</table>

**Description**

WAIT causes the processor to check for pending unmasked numeric exceptions before proceeding.

**Flags Affected**

None.

**Protected Mode Exceptions**

#NM if both MP and TS in CR0 are set.

**Real Address Mode Exceptions**

Interrupt 7 if both MP and TS in CR0 are set.

**Virtual 8086 Mode Exceptions**

#NM if both MP and TS in CR0 are set.

**Notes**

Coding WAIT after an ESC instruction ensures that any unmasked floating-point exceptions the instruction may cause are handled before the processor has a chance to modify the instruction’s results.

FWAIT is an alternate mnemonic for WAIT.

Information about when to use WAIT (FWAIT) is given in Chapter 18, in the section on “Concurrent Processing.”
WBINVD—Write-Back and Invalidate Cache

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F 09</td>
<td>WBINVD</td>
<td>5</td>
<td>Write-Back and Invalidate Entire Cache</td>
</tr>
</tbody>
</table>

**Operation**

FLUSH INTERNAL CACHE  
SIGNAL EXTERNAL CACHE TO WRITE-BACK  
SIGNAL EXTERNAL CACHE TO FLUSH

**Description**

The internal cache is flushed, and a special-function bus cycle is issued which indicates that external cache should write-back its contents to main memory. Another special-function bus cycle follows, directing the external cache to flush itself.

**Flags Affected**

None.

**Protected Mode Exceptions**

The WBINVD instruction is a privileged instruction; #GP(0) if the current privilege level is not 0.

**Real Address Mode Exceptions**

None.

**Virtual 8086 Mode Exceptions**

#GP(0); the WBINVD instruction is a privileged instruction.

**Notes**

This instruction is implementation-dependent; its function may be implemented differently on future Intel processors.

It is the responsibility of hardware to respond to the external cache write-back and flush indications.

This instruction is not supported on Intel386 processors. See Section 3.11 for detecting an Intel486 processor at runtime. See Section 12.2 on disabling the cache.
INSTRUCTION SET

XADD — Exchange and Add

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0F C0/r</td>
<td>XADD r/m8,r8</td>
<td>3/4</td>
<td>Exchange byte register and r/m byte; load sum into r/m byte.</td>
</tr>
<tr>
<td>0F C1/r</td>
<td>XADD r/m16,r16</td>
<td>3/4</td>
<td>Exchange word register and r/m word; load sum into r/m word.</td>
</tr>
<tr>
<td>0F C1/r</td>
<td>XADD r/m32,r32</td>
<td>3/4</td>
<td>Exchange dword register and r/m dword; load sum into r/m dword.</td>
</tr>
</tbody>
</table>

Operation

TEMP ← SRC + DEST
SRC ← DEST
DEST ← TEMP

Description

The XADD instruction loads DEST into SRC, and then loads the sum of DEST and the original value of SRC into DEST.

Flags Affected

The CF, PF, AF, SF, ZF, and OF flags are affected as if an ADD instruction had been executed.

Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #NM if either EM or TS in CR0 is set; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside the effective address space from 0 to 0FFFFFH.

Virtual 8086 Mode Exceptions

Same exceptions as in real-address mode; #PF(fault code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Notes

This instruction can be used with a LOCK prefix. The Intel386 DX microprocessor does not implement this instruction. If this instruction is used, you should provide an equivalent code that runs on an Intel386 DX processor as well. See Section 3.11 for detecting an Intel486 processor at runtime.
INSTRUCTION SET

XCHG—Exchange Register/Memory with Register

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>90+r</td>
<td>XCHG AX,r16</td>
<td>3</td>
<td>Exchange word register with AX</td>
</tr>
<tr>
<td>90+r</td>
<td>XCHG r16,AX</td>
<td>3</td>
<td>Exchange word register with AX</td>
</tr>
<tr>
<td>90+r</td>
<td>XCHG EAX,r32</td>
<td>3</td>
<td>Exchange dword register with EAX</td>
</tr>
<tr>
<td>90+r</td>
<td>XCHG r32,EAX</td>
<td>3</td>
<td>Exchange dword register with EAX</td>
</tr>
<tr>
<td>86/30</td>
<td>XCHG r8/r8</td>
<td>3/5</td>
<td>Exchange byte register with EA byte</td>
</tr>
<tr>
<td>87/31</td>
<td>XCHG r16/r16</td>
<td>3/5</td>
<td>Exchange word register with EA word</td>
</tr>
<tr>
<td>87/31</td>
<td>XCHG r16/r16</td>
<td>3/5</td>
<td>Exchange word register with EA word</td>
</tr>
<tr>
<td>87/31</td>
<td>XCHG r32,r32</td>
<td>3/5</td>
<td>Exchange dword register with EA dword</td>
</tr>
<tr>
<td>87/31</td>
<td>XCHG r32,r32</td>
<td>3/5</td>
<td>Exchange dword register with EA dword</td>
</tr>
</tbody>
</table>

**Operation**

temp ← DEST
DEST ← SRC
SRC ← temp

**Description**

The XCHG instruction exchanges two operands. The operands can be in either order. If a memory operand is involved, the LOCK# signal is asserted for the duration of the exchange, regardless of the presence or absence of the LOCK prefix or of the value of the IOPL.

**Flags Affected**

None.

**Protected Mode Exceptions**

#GP(0) if either operand is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Real Address Mode Exceptions**

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.

**Virtual 8086 Mode Exceptions**

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

**Note**

XCHG can be used for BSWAP for 16-bit data.
XLAT/XLATB — Table Look-up Translation

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D7</td>
<td>XLAT m8</td>
<td>4</td>
<td>Set AL to memory byte DS:OS:BX + unsigned AL</td>
</tr>
<tr>
<td>D7</td>
<td>XLATB</td>
<td>4</td>
<td>Set AL to memory byte DS:OS:EBX + unsigned AL</td>
</tr>
</tbody>
</table>

Operation

IF AddressSize = 16
THEN
   AL ← (BX + ZeroExtend(AL))
ELSE (* AddressSize = 32 *)
   AL ← (EBX + ZeroExtend(AL));
FI;

Description

The XLAT instruction changes the AL register from the table index to the table entry. The AL register should be the unsigned index into a table addressed by the DS:BX register pair (for an address-size attribute of 16 bits) or the DS:EBX register pair (for an address-size attribute of 32 bits).

The operand to the XLAT instruction allows for the possibility of a segment override. The XLAT instruction uses the contents of the BX register even if they differ from the offset of the operand. The offset of the operand should have been moved into the BX or EBX register with a previous instruction.

The no-operand form, the XLATB instruction, can be used if the BX or EBX table will always reside in the DS segment.

Flags Affected

None.

Protected Mode Exceptions

#GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
XOR — Logical Exclusive OR

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Instruction</th>
<th>Clocks</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>34 ib</td>
<td>XOR AL,imm8</td>
<td>1</td>
<td>Exclusive-OR immediate byte to AL</td>
</tr>
<tr>
<td>35 iw</td>
<td>XOR AX,imm16</td>
<td>1</td>
<td>Exclusive-OR immediate word to AX</td>
</tr>
<tr>
<td>35 id</td>
<td>XOR EAX,imm32</td>
<td>1</td>
<td>Exclusive-OR immediate dword to EAX</td>
</tr>
<tr>
<td>80 /6 ib</td>
<td>XOR r/m8,imm8</td>
<td>1/3</td>
<td>Exclusive-OR immediate byte to r/m byte</td>
</tr>
<tr>
<td>81 /6 iw</td>
<td>XOR r/m16,imm16</td>
<td>1/3</td>
<td>Exclusive-OR immediate word to r/m word</td>
</tr>
<tr>
<td>81 /6 id</td>
<td>XOR r/m32,imm32</td>
<td>1/3</td>
<td>Exclusive-OR immediate dword to r/m dword</td>
</tr>
<tr>
<td>83 /6 ib</td>
<td>XOR r/m16,imm8</td>
<td>1/3</td>
<td>XOR sign-extended immediate byte with r/m word</td>
</tr>
<tr>
<td>83 /6 ib</td>
<td>XOR r/m32,imm8</td>
<td>1/3</td>
<td>XOR sign-extended immediate byte with r/m dword</td>
</tr>
<tr>
<td>30 /r</td>
<td>XOR r/m8,r8</td>
<td>1/3</td>
<td>Exclusive-OR byte register to r/m byte</td>
</tr>
<tr>
<td>31 /r</td>
<td>XOR r/m16,r16</td>
<td>1/3</td>
<td>Exclusive-OR word register to r/m word</td>
</tr>
<tr>
<td>32 /r</td>
<td>XOR r/m32,r32</td>
<td>1/3</td>
<td>Exclusive-OR dword register to r/m dword</td>
</tr>
<tr>
<td>32 /r</td>
<td>XOR r8,r/m8</td>
<td>1/2</td>
<td>Exclusive-OR byte register to r/m byte</td>
</tr>
<tr>
<td>33 /r</td>
<td>XOR r16,r/m16</td>
<td>1/2</td>
<td>Exclusive-OR word register to r/m word</td>
</tr>
<tr>
<td>33 /r</td>
<td>XOR r32,r/m32</td>
<td>1/2</td>
<td>Exclusive-OR dword register to r/m dword</td>
</tr>
</tbody>
</table>

Operation

DEST ← LeftSRC XOR RightSRC

CF ← 0
OF ← 0

Description

The XOR instruction computes the exclusive OR of the two operands. Each bit of the result is 1 if the corresponding bits of the operands are different; each bit is 0 if the corresponding bits are the same. The answer replaces the first operand.

Flags Affected

The CF and OF flags are cleared; the SF, ZF, and PF flags are set according to the result; the AF flag is undefined.

Protected Mode Exceptions

#GP(0) if the result is in a nonwritable segment; #GP(0) for an illegal memory operand effective address in the CS, DS, ES, FS, or GS segments; #SS(0) for an illegal address in the SS segment; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.

Real Address Mode Exceptions

Interrupt 13 if any part of the operand would lie outside of the effective address space from 0 to 0FFFFH.
Virtual 8086 Mode Exceptions

Same exceptions as in Real Address Mode; #PF(fault-code) for a page fault; #AC for unaligned memory reference if the current privilege level is 3.
Appendices
Opcode Map
APPENDIX A
OPCODE MAP

The opcode tables that follow aid in interpreting Intel486 processor object code. Use the high-order four bits of the opcode as an index to a row of the opcode table; use the low-order four bits as an index to a column of the table. If the opcode is 0FH, refer to the two-byte opcode table and use the second byte of the opcode to index the rows and columns of that table.

A.1 KEY TO ABBREVIATIONS

Operands are identified by a two-character code of the form Zz. The first character, an uppercase letter, specifies the addressing method; the second character, a lowercase letter, specifies the type of operand.

A.2 CODES FOR ADDRESSING METHOD

A Direct address; the instruction has no modR/M byte; the address of the operand is encoded in the instruction; no base register, index register, or scaling factor can be applied; e.g., far JMP (EA).

C The reg field of the modR/M byte selects a control register; e.g., MOV (0F20, 0F22).

D The reg field of the modR/M byte selects a debug register; e.g., MOV (0F21,0F23).

E A modR/M byte follows the opcode and specifies the operand. The operand is either a general register or a memory address. If it is a memory address, the address is computed from a segment register and any of the following values: a base register, an index register, a scaling factor, a displacement.

F Flags Register.

G The reg field of the modR/M byte selects a general register; e.g., ADD (00).

I Immediate data. The value of the operand is encoded in subsequent bytes of the instruction.

J The instruction contains a relative offset to be added to the instruction pointer register; e.g., JMP short, LOOP.

M The modR/M byte may refer only to memory; e.g., BOUND, LES, LDS, LSS, LFS, LGS.

O The instruction has no modR/M byte; the offset of the operand is coded as a word or double word (depending on address size attribute) in the instruction. No base register, index register, or scaling factor can be applied; e.g., MOV (A0–A3).
R The mod field of the modR/M byte may refer only to a general register; e.g., MOV (0F20–0F24, 0F26).

S The reg field of the modR/M byte selects a segment register; e.g., MOV (8C,8E).

T The reg field of the modR/M byte selects a test register; e.g., MOV (0F24,0F26).

X Memory addressed by the DS:SI register pair; e.g., MOVS, CMPS, OUTS, LODS.

Y Memory addressed by the ES:DI register pair; e.g., MOVS, CMPS, INS, STOS, SCAS.

A.3 CODES FOR OPERAND TYPE

a Two one-word operands in memory or two double-word operands in memory, depending on operand size attribute (used only by BOUND).

b Byte (regardless of operand size attribute)

c Byte or word, depending on operand size attribute.

d Double word (regardless of operand size attribute)

p Thirty-two bit or 48-bit pointer, depending on operand size attribute.

s Six-byte pseudo-descriptor

v Word or double word, depending on operand size attribute.

w Word (regardless of operand size attribute)

A.4 REGISTER CODES

When an operand is a specific register encoded in the opcode, the register is identified by its name; e.g., AX, CL, or ESI. The name of the register indicates whether the register is 32-, 16-, or 8-bits wide. A register identifier of the form eXX is used when the width of the register depends on the operand size attribute; for example, eAX indicates that the AX register is used when the operand size attribute is 16 and the EAX register is used when the operand size attribute is 32.
OPCODE MAP

A-3
## One-Byte Opcode Map

<table>
<thead>
<tr>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD</td>
<td>ADC</td>
<td>AND</td>
<td>XOR</td>
<td>INC general register</td>
<td>PUSH general register</td>
<td>PUSHA</td>
<td>POPA</td>
</tr>
<tr>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td>AL,lb</td>
<td>eAX,lv</td>
<td>PUSH ES</td>
<td>POP ES</td>
</tr>
<tr>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td>AL,lb</td>
<td>eAX,lv</td>
<td>PUSH SS</td>
<td>POP SS</td>
</tr>
<tr>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td>AL,lb</td>
<td>eAX,lv</td>
<td>SEG</td>
<td>DAA</td>
</tr>
<tr>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gb,Ev</td>
<td>AL,lb</td>
<td>eAX,lv</td>
<td>SEG</td>
<td>AAA</td>
</tr>
<tr>
<td>eAX</td>
<td>eCX</td>
<td>eDX</td>
<td>eBX</td>
<td>eSP</td>
<td>eBP</td>
<td>eSI</td>
<td>eDI</td>
</tr>
<tr>
<td>eAX</td>
<td>eCX</td>
<td>eDX</td>
<td>eBX</td>
<td>eSP</td>
<td>eBP</td>
<td>eSI</td>
<td>eDI</td>
</tr>
<tr>
<td>PUSHA</td>
<td>POPA</td>
<td>BOUND</td>
<td>ARPL</td>
<td>SEG</td>
<td>SEG</td>
<td>Operand Address</td>
<td>Address Size</td>
</tr>
<tr>
<td>JO</td>
<td>JNO</td>
<td>JB</td>
<td>JNB</td>
<td>JZ</td>
<td>JNZ</td>
<td>JBE</td>
<td>JNBE</td>
</tr>
<tr>
<td>Immediate Grp1</td>
<td>mem</td>
<td>TEST</td>
<td>XCHG</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Eb,lb</td>
<td>Ev,lv</td>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NOP</td>
<td>MOV</td>
<td>MOVSB</td>
<td>MOVSW/D</td>
<td>CMPSB</td>
<td>CMPSW/D</td>
<td></td>
<td></td>
</tr>
<tr>
<td>eCX</td>
<td>eDX</td>
<td>eBX</td>
<td>eSP</td>
<td>eBP</td>
<td>eSI</td>
<td>eDI</td>
<td></td>
</tr>
<tr>
<td>MOV</td>
<td>AL,Ob</td>
<td>eAX,Ov</td>
<td>Ob,AL</td>
<td>Ov,eAX</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOV</td>
<td>immediate byte into byte register</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AL</td>
<td>CL</td>
<td>DL</td>
<td>BL</td>
<td>AH</td>
<td>CH</td>
<td>DH</td>
<td>BH</td>
</tr>
<tr>
<td>Shift Grp2</td>
<td>RET near</td>
<td>LES</td>
<td>LDS</td>
<td>MOV</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Eb,lb</td>
<td>Ev,lb</td>
<td>lw</td>
<td>Gv,MP</td>
<td>Gv,MP</td>
<td>Eb,lb</td>
<td>Ev,lv</td>
<td></td>
</tr>
<tr>
<td>Shift Grp2</td>
<td>AAM</td>
<td>AAD</td>
<td>SALC</td>
<td>XLAT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Eb,1</td>
<td>Ev,1</td>
<td>Eb,CL</td>
<td>Ev,CL</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOOPNE</td>
<td>LOOPJE</td>
<td>LOOPBE</td>
<td>JCXZ</td>
<td>Jb</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IN</td>
<td>OUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Al,lb</td>
<td>eAX,lb</td>
<td>Al,lb</td>
<td>eAX,lb</td>
<td>Al,lb</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOCK</td>
<td>REPNE</td>
<td>REP</td>
<td>REPE</td>
<td>HLT</td>
<td>CMC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Unary Grp3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Short-displacement jump on condition (Jb)
- JO
- JNO
- JB
- JNB
- JZ
- JNZ
- JBE
- JNBE

### Immediate Grp1
- Eb,lb
- Ev,lv

### MOVE
- AL,Ob
- eAX,Ov
- Ob,AL
- Ov,eAX

### MOV immediate byte into byte register
- AL
- CL
- DL
- BL
- AH
- CH
- DH
- BH
## One-Byte Opcode Map

<table>
<thead>
<tr>
<th>Opcode</th>
<th>B</th>
<th>C</th>
<th>D</th>
<th>E</th>
<th>F</th>
</tr>
</thead>
<tbody>
<tr>
<td>OR</td>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td>AL,lb</td>
</tr>
<tr>
<td>SBB</td>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td>AL,lb</td>
</tr>
<tr>
<td>SUB</td>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td>AL,lb</td>
</tr>
<tr>
<td>CMP</td>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td>AL,lb</td>
</tr>
<tr>
<td>DEC</td>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td>AL,lb</td>
</tr>
<tr>
<td>JS</td>
<td>JS</td>
<td>JNS</td>
<td>JP</td>
<td>JNP</td>
<td>JL</td>
</tr>
<tr>
<td>MOV</td>
<td>Eb,Gb</td>
<td>Ev,Gv</td>
<td>Gb,Eb</td>
<td>Gv,Ev</td>
<td></td>
</tr>
<tr>
<td>CBW</td>
<td>CBW</td>
<td>CWD</td>
<td>CALL Ap</td>
<td>WAIT</td>
<td>PUSHF</td>
</tr>
<tr>
<td>TEST</td>
<td>AL,lb</td>
<td>eAX,lv</td>
<td>STOSB</td>
<td>Yb,AL</td>
<td>STOSW/D</td>
</tr>
<tr>
<td>ENTER</td>
<td>ENTER</td>
<td>LEAVE</td>
<td>RET far</td>
<td>INT 3</td>
<td>INT</td>
</tr>
<tr>
<td>ESC</td>
<td>CALL Jv</td>
<td>JMP</td>
<td>IN</td>
<td>OUT</td>
<td></td>
</tr>
<tr>
<td>CALL</td>
<td>JV</td>
<td>AP</td>
<td>Jb</td>
<td>AL,DX</td>
<td>eAX,DX</td>
</tr>
<tr>
<td>CLC</td>
<td>STC</td>
<td>CLI</td>
<td>STI</td>
<td>CLD</td>
<td>STD</td>
</tr>
</tbody>
</table>

### Short-displacement jump on condition (Jb)
- JS: Jump short (JS) on set (JSE)
- JNS: Jump short (JS) on not set (JNS)
- JP: Jump on positive (JNP)
- JNP: Jump on negative (JNZ)
- JL: Jump less (JL)
- JLE: Jump less or equal (JLE)
- JNL: Jump not less (JNE)
- JNLE: Jump not less or equal (JL)

### MOV immediate word or double into word or double register
- eAX: Move immediate word or double into word or double register
- eCX: Execute condition code
- eDX: Execute condition code
- eBX: Execute condition code
- eSP: Execute condition code
- eBP: Execute condition code
- eSI: Execute condition code
- eDI: Execute condition code

### ESC (Escape to coprocessor instruction set)
- CALL: Call function
- JMP: Jump
- IN: Input
- OUT: Output
- INC/DEC Grp4: Increment/Decrement Group 4
- INC/DEC Grp5: Increment/Decrement Group 5
## Two-Byte Opcode Map (First Byte is 0FH)

<table>
<thead>
<tr>
<th></th>
<th>Grp6</th>
<th>Grp7</th>
<th>LAR Gv,Ew</th>
<th>LSL Gv,Ew</th>
<th>LOADALL</th>
<th>CLTS</th>
<th>LOADALLD</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
</tr>
<tr>
<td></td>
<td>Eb,Gb</td>
<td>Gv,Ev</td>
<td>Gb,Eb</td>
<td>Ev,Gv</td>
<td>Gv,Eb</td>
<td>Gv</td>
<td>Gv,Ew</td>
</tr>
<tr>
<td>1</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
<td>MOV</td>
</tr>
<tr>
<td></td>
<td>Rd,Cd</td>
<td>Rd,Dd</td>
<td>Cd,Rd</td>
<td>Dd,Rd</td>
<td>Dd,Rd</td>
<td>Dd</td>
<td>Dd,Td</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Long-Displacement Jump on Condition (Jv)

<table>
<thead>
<tr>
<th></th>
<th>JO</th>
<th>JNO</th>
<th>JB</th>
<th>JNB</th>
<th>JZ</th>
<th>JNZ</th>
<th>JBE</th>
<th>JNBE</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Byte Set on Condition (Eb)

<table>
<thead>
<tr>
<th></th>
<th>SETO</th>
<th>SETNO</th>
<th>SETB</th>
<th>SETNB</th>
<th>SETZ</th>
<th>SETNZ</th>
<th>SETBE</th>
<th>SETNBE</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>PUSH</td>
<td>POP</td>
<td>BT</td>
<td>SHLD</td>
<td>SHLD</td>
<td>SHLD</td>
<td>SHLD</td>
<td></td>
</tr>
<tr>
<td></td>
<td>FS</td>
<td>FS</td>
<td>Gv</td>
<td>GvGb</td>
<td>GvGb</td>
<td>GvGb</td>
<td>GvGb</td>
<td></td>
</tr>
<tr>
<td>B</td>
<td>CMPXCHG</td>
<td></td>
<td>LSS</td>
<td>BTR</td>
<td>LFS</td>
<td>LGS</td>
<td>MOVZ</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Eb,Gb</td>
<td></td>
<td>Mp</td>
<td>Mp</td>
<td>Mp</td>
<td>Mp</td>
<td>Gv,Eb</td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>CMPXCHG</td>
<td></td>
<td>Mp</td>
<td>Mp</td>
<td>Mp</td>
<td>Mp</td>
<td>Gv,Ew</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Ev,Gv</td>
<td></td>
<td>Ev,Gv</td>
<td>Ev,Gv</td>
<td>Ev,Gv</td>
<td>Ev,Gv</td>
<td>Ev,Gv</td>
<td></td>
</tr>
<tr>
<td>D</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>F</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

A-6
## Two-Byte Opcode Map (first byte is 0FH)

<table>
<thead>
<tr>
<th></th>
<th>8</th>
<th>9</th>
<th>A</th>
<th>B</th>
<th>C</th>
<th>D</th>
<th>E</th>
<th>F</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>INVD</td>
<td>WBINVD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Long-displacement jump on condition (Jv)

<table>
<thead>
<tr>
<th></th>
<th>JS</th>
<th>JNS</th>
<th>JP</th>
<th>JNP</th>
<th>JL</th>
<th>JNL</th>
<th>JLE</th>
<th>JNLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Byte set on condition (Eb)

<table>
<thead>
<tr>
<th></th>
<th>Eb</th>
<th>Eb</th>
<th>Eb</th>
<th>Eb</th>
<th>Eb</th>
<th>Eb</th>
<th>Eb</th>
<th>Eb</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>SETS</td>
<td>SETNS</td>
<td>SETP</td>
<td>SETNP</td>
<td>SETL</td>
<td>SETNL</td>
<td>SETLE</td>
<td>SETNLE</td>
</tr>
<tr>
<td>A</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PUSH GS</td>
<td>POP GS</td>
<td>BTS Ev,Gv</td>
<td>SHRD EvGvib</td>
<td>SHRD EvGvCL</td>
<td>IMUL Gv,Ev</td>
<td></td>
<td></td>
</tr>
<tr>
<td>B</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Grp-8 Ev,lb</td>
<td>BTC Ev,Gv</td>
<td>BSF Gv,Ev</td>
<td>BSR Gv,Ev</td>
<td>MOVSEX Gv,Eb</td>
<td>Gv,Ew</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>BSWAP EAX</td>
<td>BSWAP ECX</td>
<td>BSWAP EDX</td>
<td>BSWAP EBX</td>
<td>BSWAP ESP</td>
<td>BSWAP EBP</td>
<td>BSWAP ESI</td>
<td>BSWAP EDI</td>
</tr>
</tbody>
</table>

A-7
### OPCODE MAP

#### Opcodes determined by bits 5,4,3 of modR/M byte:

<table>
<thead>
<tr>
<th>mod</th>
<th>nnn</th>
<th>R/M</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>001</td>
<td>010</td>
</tr>
<tr>
<td>1</td>
<td>ADD</td>
<td>OR</td>
</tr>
<tr>
<td>2</td>
<td>ROL</td>
<td>ROR</td>
</tr>
<tr>
<td>3</td>
<td>TEST lb/lv</td>
<td>TEST lb/lv</td>
</tr>
<tr>
<td>4</td>
<td>INC Eb</td>
<td>DEC Eb</td>
</tr>
<tr>
<td>5</td>
<td>INC Ev</td>
<td>DEC Ev</td>
</tr>
</tbody>
</table>

#### Opcodes determined by bits 5,4,3 of modR/M byte:

<table>
<thead>
<tr>
<th>mod</th>
<th>nnn</th>
<th>R/M</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>001</td>
<td>010</td>
</tr>
<tr>
<td>6</td>
<td>SLDT Ew</td>
<td>STR Ew</td>
</tr>
<tr>
<td>7</td>
<td>SGDT Ms</td>
<td>SIDT Ms</td>
</tr>
<tr>
<td>8</td>
<td>BT</td>
<td>BTS</td>
</tr>
</tbody>
</table>
### APPENDIX B
FLAG CROSS-REFERENCE

#### B.1 KEY TO CODES

<table>
<thead>
<tr>
<th>Code</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>T</td>
<td>instruction tests flag</td>
</tr>
<tr>
<td>M</td>
<td>instruction modifies flag (either sets or resets depending on operands)</td>
</tr>
<tr>
<td>0</td>
<td>instruction resets flag</td>
</tr>
<tr>
<td>1</td>
<td>instruction sets flag</td>
</tr>
<tr>
<td>—</td>
<td>instruction's effect on flag is undefined</td>
</tr>
<tr>
<td>R</td>
<td>instruction restores prior value of flag</td>
</tr>
<tr>
<td>blank</td>
<td>instruction does not affect flag</td>
</tr>
</tbody>
</table>

#### Instruction Table

<table>
<thead>
<tr>
<th>Instruction</th>
<th>OF</th>
<th>SF</th>
<th>ZF</th>
<th>AF</th>
<th>PF</th>
<th>CF</th>
<th>TF</th>
<th>IF</th>
<th>DF</th>
<th>NT</th>
<th>RF</th>
</tr>
</thead>
<tbody>
<tr>
<td>AAA</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>TM</td>
<td>—</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AAD</td>
<td>—</td>
<td>M</td>
<td>M</td>
<td>—</td>
<td>M</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AAM</td>
<td>—</td>
<td>M</td>
<td>M</td>
<td>—</td>
<td>M</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AAS</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>TM</td>
<td>—</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>TM</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AND</td>
<td>0</td>
<td>M</td>
<td>M</td>
<td>—</td>
<td>M</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ARPL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BOUND</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BSF/BSR</td>
<td>—</td>
<td>—</td>
<td>M</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BSWAP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BT/BTS/BTR/BTC</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CALL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CBW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>CLD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>CLI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLTS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMP</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMPS</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMPXCHG</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CWD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DAA</td>
<td>—</td>
<td>M</td>
<td>M</td>
<td>TM</td>
<td>M</td>
<td>TM</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DAS</td>
<td>—</td>
<td>M</td>
<td>M</td>
<td>TM</td>
<td>M</td>
<td>TM</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DEC</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIV</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ENTER</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ESC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HLT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IDIV</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IMUL</td>
<td>M</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INC</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INT</td>
<td>T</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INTO</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INVD</td>
<td></td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INVLPG</td>
<td></td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Instruction</td>
<td>OF</td>
<td>SF</td>
<td>ZF</td>
<td>AF</td>
<td>PF</td>
<td>CF</td>
<td>TF</td>
<td>IF</td>
<td>DF</td>
<td>NT</td>
<td>RF</td>
</tr>
<tr>
<td>-------------</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>IRET</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>T</td>
<td></td>
</tr>
<tr>
<td>Jcond</td>
<td>T</td>
<td>T</td>
<td>T</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JCXZ</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JMP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LAHF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LAR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LDS/LES/LSS/LFS/LGS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LEA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LEAVE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LGDT/LIDT/LLDT/LMSW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOCK</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LODS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOOP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOOPE/LOOPNE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LDS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LTR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOV</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOV control, debug</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOVES</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOVESX/MOVZX</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MUL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NEG</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NOP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NOT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OUTS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>POP/POPA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>POPF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PUSH/PUSHA/PUSHF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RCL/RCR 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RCL/RCR count</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REP/REPE/REPNE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RET</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ROL/ROR 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ROL/ROR count</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAHF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAL/SAR/SHL/SHR 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAL/SAR/SHL/SHR count</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SBB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SCAS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SET cond</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SGDT/SIDT/SLDT/SMSW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SHLD/SHRD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STOS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SUB</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TEST</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VERR/VERRW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>WAIT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>WBINVD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>XADD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>XCHG</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>XLAT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>XOR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

B-2
Status Flag Summary

C
# APPENDIX C
## STATUS FLAG SUMMARY

### C.1 STATUS FLAGS’ FUNCTIONS

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>CF</td>
<td>Carry Flag – Set on high-order bit carry or borrow; cleared otherwise.</td>
</tr>
<tr>
<td>2</td>
<td>PF</td>
<td>Parity Flag – Set if low-order eight bits of result contain an even number of 1 bits; cleared otherwise.</td>
</tr>
<tr>
<td>4</td>
<td>AF</td>
<td>Adjust Flag – Set on carry from or borrow to the low order four bits of AL; cleared otherwise. Used for decimal arithmetic.</td>
</tr>
<tr>
<td>6</td>
<td>ZF</td>
<td>Zero Flag – Set if result is zero; cleared otherwise.</td>
</tr>
<tr>
<td>7</td>
<td>SF</td>
<td>Sign Flag – Set equal to high-order bit of result (0 is positive, 1 if negative).</td>
</tr>
<tr>
<td>11</td>
<td>OF</td>
<td>Overflow Flag – Set if result is too large a positive number or too small a negative number (excluding sign-bit) to fit in destination operand; cleared otherwise.</td>
</tr>
</tbody>
</table>

### C.2 KEY TO CODES

<table>
<thead>
<tr>
<th>T</th>
<th>M</th>
<th>O</th>
<th>0</th>
<th>–</th>
<th>blank</th>
</tr>
</thead>
<tbody>
<tr>
<td>instruction tests flag</td>
<td>instruction modifies flag</td>
<td>instruction resets flag</td>
<td>instruction’s effect on flag is undefined</td>
<td>instruction does not affect flag</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Instruction</th>
<th>OF</th>
<th>SF</th>
<th>ZF</th>
<th>AF</th>
<th>PF</th>
<th>CF</th>
</tr>
</thead>
<tbody>
<tr>
<td>AAA</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>TM</td>
<td>–</td>
<td>M</td>
</tr>
<tr>
<td>AAS</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>TM</td>
<td>–</td>
<td>M</td>
</tr>
<tr>
<td>AAD</td>
<td>–</td>
<td>M</td>
<td>M</td>
<td>–</td>
<td>M</td>
<td>–</td>
</tr>
<tr>
<td>AAM</td>
<td>–</td>
<td>M</td>
<td>M</td>
<td>–</td>
<td>M</td>
<td>–</td>
</tr>
<tr>
<td>DAA</td>
<td>–</td>
<td>M</td>
<td>M</td>
<td>TM</td>
<td>M</td>
<td>TM</td>
</tr>
<tr>
<td>DAS</td>
<td>–</td>
<td>M</td>
<td>M</td>
<td>TM</td>
<td>M</td>
<td>TM</td>
</tr>
<tr>
<td>ADC</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>TM</td>
</tr>
<tr>
<td>ADD</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>XADD</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>SBB</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>TM</td>
</tr>
<tr>
<td>SUB</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>Instruction</td>
<td>OF</td>
<td>SF</td>
<td>ZF</td>
<td>AF</td>
<td>PF</td>
<td>CF</td>
</tr>
<tr>
<td>------------------</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>CMP</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>CMPS</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>CMPXCHG</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>SCAS</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>NEG</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>DEC</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>INC</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>IMUL</td>
<td>M</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>M</td>
</tr>
<tr>
<td>MUL</td>
<td>M</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>M</td>
</tr>
<tr>
<td>RCL/RCR 1</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>TM</td>
</tr>
<tr>
<td>RCL/RCR count</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>TM</td>
</tr>
<tr>
<td>ROL/ROR 1</td>
<td>M</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>M</td>
</tr>
<tr>
<td>ROL/ROR count</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>M</td>
</tr>
<tr>
<td>SAL/SAR/SHL/SHR 1</td>
<td>M</td>
<td>M</td>
<td>M</td>
<td>-</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>SAL/SAR/SHL/SHR count</td>
<td>-</td>
<td>M</td>
<td>M</td>
<td>-</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>SHLD/SHRD</td>
<td>-</td>
<td>M</td>
<td>M</td>
<td>-</td>
<td>M</td>
<td>M</td>
</tr>
<tr>
<td>BSF/BSR</td>
<td>-</td>
<td>-</td>
<td>M</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>BT/BTS/BTR/BTC</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>M</td>
</tr>
<tr>
<td>AND</td>
<td>0</td>
<td>M</td>
<td>M</td>
<td>-</td>
<td>M</td>
<td>0</td>
</tr>
<tr>
<td>OR</td>
<td>0</td>
<td>M</td>
<td>M</td>
<td>-</td>
<td>M</td>
<td>0</td>
</tr>
<tr>
<td>TEST</td>
<td>0</td>
<td>M</td>
<td>M</td>
<td>-</td>
<td>M</td>
<td>0</td>
</tr>
<tr>
<td>XOR</td>
<td>0</td>
<td>M</td>
<td>M</td>
<td>-</td>
<td>M</td>
<td>0</td>
</tr>
</tbody>
</table>
Condition Codes
APPENDIX D
CONDITION CODES

Note: The terms “above” and “below” refer to the relation between two unsigned values (neither the SF flag nor the OF flag is tested). The terms “greater” and “less” refer to the relation between two signed values (the SF and OF flags are tested).

D.1 DEFINITION OF CONDITIONS

(For conditional instructions Jcond, and SETcond)

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Meaning</th>
<th>Instruction Subcode</th>
<th>Condition Tested</th>
</tr>
</thead>
<tbody>
<tr>
<td>O</td>
<td>Overflow</td>
<td>0000</td>
<td>OF = 1</td>
</tr>
<tr>
<td>NO</td>
<td>No overflow</td>
<td>0001</td>
<td>OF = 0</td>
</tr>
<tr>
<td>B</td>
<td>Below</td>
<td>0010</td>
<td>CF = 1</td>
</tr>
<tr>
<td>NAE</td>
<td>Neither above nor equal</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NB</td>
<td>Not below</td>
<td>0011</td>
<td>CF = 0</td>
</tr>
<tr>
<td>AE</td>
<td>Above or equal</td>
<td></td>
<td></td>
</tr>
<tr>
<td>E</td>
<td>Equal</td>
<td>0100</td>
<td>ZF = 1</td>
</tr>
<tr>
<td>Z</td>
<td>Zero</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NE</td>
<td>Not equal</td>
<td>0101</td>
<td>ZF = 0</td>
</tr>
<tr>
<td>NZ</td>
<td>Not zero</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BE</td>
<td>Below or equal</td>
<td>0110</td>
<td>(CF or ZF) = 1</td>
</tr>
<tr>
<td>NA</td>
<td>Not above</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NBE</td>
<td>Neither below nor equal</td>
<td>0111</td>
<td>(CF or ZF) = 0</td>
</tr>
<tr>
<td>A</td>
<td>Above</td>
<td></td>
<td></td>
</tr>
<tr>
<td>S</td>
<td>Sign</td>
<td>1000</td>
<td>SF = 1</td>
</tr>
<tr>
<td>NS</td>
<td>No sign</td>
<td>1001</td>
<td>SF = 0</td>
</tr>
<tr>
<td>P</td>
<td>Parity</td>
<td>1010</td>
<td>PF = 1</td>
</tr>
<tr>
<td>PE</td>
<td>Parity even</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NP</td>
<td>No parity</td>
<td>1011</td>
<td>PF = 0</td>
</tr>
<tr>
<td>PO</td>
<td>Parity odd</td>
<td></td>
<td></td>
</tr>
<tr>
<td>L</td>
<td>Less</td>
<td>1100</td>
<td>(SF xor OF) = 1</td>
</tr>
<tr>
<td>NGE</td>
<td>Neither greater nor equal</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NL</td>
<td>Not less</td>
<td>1101</td>
<td>(SF xor OF) = 0</td>
</tr>
<tr>
<td>GE</td>
<td>Greater or equal</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LE</td>
<td>Less or equal</td>
<td>1110</td>
<td>((SF xor OF) or ZF) = 1</td>
</tr>
<tr>
<td>NG</td>
<td>Not greater</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NLE</td>
<td>Neither less nor equal</td>
<td>1111</td>
<td>((SF xor OF) or ZF) = 0</td>
</tr>
<tr>
<td>G</td>
<td>Greater</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Instruction Format and Timing
This appendix is an excerpt from the Intel486™ Processor Data Sheet.
### 10.0 INSTRUCTION SET SUMMARY

This section describes the Intel486 microprocessor instruction set. Tables 10.1 through 10.3 list all instructions along with instruction encoding diagrams and clock counts. Further details of the instruction encoding are then provided in Section 10.2, which completely describes the encoding structure and the definition of all fields occurring within the Intel486 microprocessor instructions.

### 10.1 Intel486™ Microprocessor Instruction Encoding and Clock Count Summary

To calculate elapsed time for an instruction, multiply the instruction clock count, as listed in Tables 10.1 through 10.3 by the processor clock period (e.g., 40 ns for a 25 MHz Intel486 microprocessor).

For more detailed information on the encodings of instructions, refer to Section 10.2 Instruction Encodings. Section 10.2 explains the general structure of instruction encodings, and defines exactly the encodings of all fields contained within the instruction.

### INSTRUCTION CLOCK COUNT ASSUMPTIONS

The Intel486 microprocessor instruction clock count tables give clock counts assuming data and instruction accesses hit in the cache. A separate penalty column defines clocks to add if a data access misses in the cache. The combined instruction and data cache hit rate is over 90%.

A cache miss will force the Intel486 microprocessor to run an external bus cycle. The Intel486 microprocessor 32-bit burst bus is defined as \( r-b-w \).

Where:
- \( r \) = The number of clocks in the first cycle of a burst read or the number of clocks per data cycle in a non-burst read.
- \( b \) = The number of clocks for the second and subsequent cycles in a burst read.
- \( w \) = The number of clocks for a write.

The fastest bus the Intel486 microprocessor can support is \( 2-1-2 \) assuming 0 wait states. The clock counts in the cache miss penalty column assume a \( 2-1-2 \) bus. For slower busses add \( r-2 \) clocks to the cache miss penalty for the first dword accessed. Other factors also affect instruction clock counts.

**Instruction Clock Count Assumptions**

1. The external bus is available for reads or writes at all times. Else add clocks to reads until the bus is available.

2. Accesses are aligned. Add three clocks to each misaligned access.

3. Cache fills complete before subsequent accesses to the same line. If a read misses the cache during a cache fill due to a previous read or prefetch, the read must wait for the cache fill to complete. If a read or write accesses a cache line still being filled, it must wait for the fill to complete.

4. If an effective address is calculated, the base register is not the destination register of the preceding instruction. If the base register is the destination register of the preceding instruction add 1 to the clock counts shown. Back-to-back PUSH and POP instructions are not affected by this rule.

5. An effective address calculation uses one base register and does not use an index register. However, if the effective address calculation uses an index register, 1 clock may be added to the clock count shown.

6. The target of a jump is in the cache. If not, add \( r \) clocks for accessing the destination instruction of a jump. If the destination instruction is not completely contained in the first dword read, add a maximum of 3b clocks. If the destination instruction is not completely contained in the first 16 byte burst, add a maximum of another \( r+3b \) clocks.

7. If no write buffer delay, \( w \) clocks are added only in the case in which all write buffers are full. Typically, this case rarely occurs.

8. Displacement and immediate not used together. If displacement and immediate used together, 1 clock may be added to the clock count shown.

9. No invalidate cycles. Add a delay of 1 clock for each invalidate cycle if the invalidate cycle contains for the internal cache/external bus when the Intel486 CPU needs to use it.

10. Page translation hits in TLB. A TLB miss will add 13, 21 or 28 clocks to the instruction depending on whether the Accessed and/or Dirty bit in neither, one or both of the page entries needs to be set in memory. This assumes that neither page entry is in the data cache and a page fault does not occur on the address translation.

11. No exceptions are detected during instruction execution. Refer to Interrupt Clock Counts Table for extra clocks if an interrupt is detected.

12. Instructions that read multiple consecutive data items (i.e. task switch, POPA, etc.) and miss the cache are assumed to start the first access on a 16-byte boundary. If not, an extra cache line fill may be necessary which may add up to \( r+3b \) clocks to the cache miss penalty.

---

**INSTRUCTION FORMAT AND TIMING**

### Table: Instruction Clock Count Assumptions

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Clock Count</th>
</tr>
</thead>
<tbody>
<tr>
<td>( r )</td>
<td></td>
</tr>
<tr>
<td>( b )</td>
<td></td>
</tr>
<tr>
<td>( w )</td>
<td></td>
</tr>
</tbody>
</table>

**Assumptions:**
- External bus available for reads or writes at all times.
- Cache hits assume 90% hit rate.
- Cache misses have varying delays depending on bus speed.
- Effective address calculations impose additional delays.
- Jumps to cache-hit targets incur no extra delays.
- Page translation delays vary based on TLB state.

---

**Notes:**
- Clock counts are calculated by multiplying the instruction count by the processor clock period.
- Multiple memory accesses within an instruction may require additional delays.
- Exceptions during instruction execution do not affect clock counts.
- Special instructions like task switches require extra clock cycles.

---

**References:**
- Intel486 Developer’s Manual.
- Microprocessor Performance Optimization.

---

**Further Reading:**
- Detailed instruction set documentation.
- Benchmarking techniques for optimizing application performance.

---

**Conclusion:**
- Understanding instruction encoding and timing is crucial for optimizing software performance.
- Careful consideration of assumptions is necessary for accurate performance predictions.

---

**E-2**
# Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>INTEGER OPERATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOV = Move:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg1 to reg2</td>
<td>1000100w 11 reg1 reg2</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg2 to reg1</td>
<td>1000101w 11 reg1 reg2</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>memory to reg</td>
<td>1000101w mod reg r/m</td>
<td>1</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>reg to memory</td>
<td>1000100w mod reg r/m</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Immediate to reg</td>
<td>1100011w 11000 reg immediate data</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>or</td>
<td>1011w reg immediate data</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Immediate to Memory</td>
<td>1100011w mod 000 r/m displacement immediate</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Memory to Accumulator</td>
<td>1010000w full displacement</td>
<td>1</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>Accumulator to Memory</td>
<td>1010001w full displacement</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>MOVSX/MOVZX</strong> = Move with Sign/Zero Extension</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg2 to reg1</td>
<td>00001111 1011z11w 11 reg1 reg2</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>memory to reg</td>
<td>00001111 1011z11w mod reg r/m</td>
<td>3</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>z Instruction</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 MOVZX</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 MOVSX</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>PUSH = Push</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg</td>
<td>11111111 11 110 reg</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>or</td>
<td>01010 reg</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>memory</td>
<td>11111111 mod 110 r/m</td>
<td>4</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>immediate</td>
<td>011010s0 immediate data</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>PUSHA = Push All</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>01100000</td>
<td>11</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>POP = Pop</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg</td>
<td>10001111 11 000 reg</td>
<td>4</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>or</td>
<td>01011 reg</td>
<td>1</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>memory</td>
<td>10001111 mod 000 r/m</td>
<td>5</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td><strong>POPA = Pop All</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>01100001</td>
<td>9</td>
<td>7/15</td>
<td>16/32</td>
</tr>
<tr>
<td><strong>XCHG = Exchange</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg1 with reg2</td>
<td>1000011w 11 reg1 reg2</td>
<td>3</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>Accumulator with reg</td>
<td>10010 reg</td>
<td>3</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>Memory with reg</td>
<td>1000011w mod reg r/m</td>
<td>5</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td><strong>NOP = No Operation</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>10010000</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>LEA = Load EA to Register</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>no index register</td>
<td>10001101 mod reg r/m</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>with index register</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>INSTRUCTION</strong></td>
<td><strong>FORMAT</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>INTEGER OPERATIONS (Continued)</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Instruction</td>
<td>TTT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD = Add</td>
<td>000</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC = Add with Carry</td>
<td>010</td>
<td></td>
<td></td>
</tr>
<tr>
<td>AND = Logical AND</td>
<td>100</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OR = Logical OR</td>
<td>001</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SUB = Subtract</td>
<td>101</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SBB = Subtract with Borrow</td>
<td>011</td>
<td></td>
<td></td>
</tr>
<tr>
<td>XOR = Logical Exclusive OR</td>
<td>110</td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg1 to reg2</td>
<td>00TTT00w 11 reg1 reg2</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>reg2 to reg1</td>
<td>00TTT01w 11 reg1 reg2</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>memory to register</td>
<td>00TTT10w mod reg r/m</td>
<td>2 2</td>
<td></td>
</tr>
<tr>
<td>register to memory</td>
<td>00TTT00w mod reg r/m</td>
<td>3 6/2</td>
<td>U/L</td>
</tr>
<tr>
<td>immediate to register</td>
<td>100000sw 11 TTT reg immediate register</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>immediate to accumulator</td>
<td>00TTT10w immediate data</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>immediate to memory</td>
<td>100000sw mod TTT r/m immediate data</td>
<td>3 6/2</td>
<td>U/L</td>
</tr>
<tr>
<td>Instruction</td>
<td>TTT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>INC = Increment</td>
<td>000</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DEC = Decrement</td>
<td>001</td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg</td>
<td>1111111w 11 TTT reg</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>or</td>
<td>01TTT reg</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>memory</td>
<td>1111111w mod TTT r/m</td>
<td>3 6/2</td>
<td>U/L</td>
</tr>
<tr>
<td>Instruction</td>
<td>TTT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NOT = Logical Complement</td>
<td>010</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NEG = Negate</td>
<td>011</td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg</td>
<td>1111011w 11 TTT reg</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>memory</td>
<td>1111011w mod TTT r/m</td>
<td>3 6/2</td>
<td>U/L</td>
</tr>
<tr>
<td>Instruction</td>
<td>TTT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMP = Compare</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg1 with reg2</td>
<td>0011100w 11 reg1 reg2</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>reg2 with reg1</td>
<td>0011101w 11 reg1 reg2</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>memory with register</td>
<td>0011100w mod reg r/m</td>
<td>2 2</td>
<td></td>
</tr>
<tr>
<td>register with memory</td>
<td>0011101w mod reg r/m</td>
<td>2 2</td>
<td></td>
</tr>
<tr>
<td>immediate with register</td>
<td>100000sw 11 111 reg immediate data</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>immediate with acc.</td>
<td>0011110w immediate data</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>immediate with memory</td>
<td>100000sw mod 111 r/m immediate data</td>
<td>2 2</td>
<td></td>
</tr>
<tr>
<td>TEST = Logical Compare</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg1 and reg2</td>
<td>1000010w 11 reg1 reg2</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>memory and register</td>
<td>1000010w mod reg r/m</td>
<td>2 2</td>
<td></td>
</tr>
<tr>
<td>immediate and register</td>
<td>1111011w 11 000 reg immediate data</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>immediate and acc.</td>
<td>1010100w immediate data</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>immediate and memory</td>
<td>1111011w mod 000 r/m immediate data</td>
<td>2 2</td>
<td></td>
</tr>
</tbody>
</table>
### Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION OPERATIONS (Continued)</th>
<th>INSTRUCTION FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>MUL</strong> = Multiply (unsigned)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>acc. with register</td>
<td>1111011 w 11 100 reg</td>
<td>13/18</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/26</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/42</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td>acc. with memory</td>
<td>1111011 w mod 100 r/m</td>
<td>13/18</td>
<td>1</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/26</td>
<td>1</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/42</td>
<td>1</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td><strong>IMUL</strong> = Integer Multiply (signed)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>acc. with register</td>
<td>1111011 w 11 101 reg</td>
<td>13/18</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/26</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/42</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td>acc. with memory</td>
<td>1111011 w mod 101 r/m</td>
<td>13/18</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/26</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/42</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td>reg1 with reg2</td>
<td>00001111 1011111 11 reg1 reg2</td>
<td>13/18</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/26</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/42</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td>acc. with memory</td>
<td>00001111 1011111 mod reg r/m</td>
<td>13/18</td>
<td>1</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/26</td>
<td>1</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/42</td>
<td>1</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td>reg1 with imm. to reg2</td>
<td>011010s1 11 reg1 reg2 immediate data</td>
<td>13/18</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/26</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/42</td>
<td>MN/MX, 3</td>
<td></td>
</tr>
<tr>
<td>mem. with imm. to reg.</td>
<td>011010s1 mod reg r/m immediate data</td>
<td>13/18</td>
<td>2</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/26</td>
<td>2</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13/42</td>
<td>2</td>
<td>MN/MX, 3</td>
</tr>
<tr>
<td><strong>DIV</strong> = Divide (unsigned)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>acc. by register</td>
<td>1111011 w 11 110 reg</td>
<td>16</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>24</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>40</td>
<td></td>
<td></td>
</tr>
<tr>
<td>acc. by memory</td>
<td>1111011 w mod 110 r/m</td>
<td>16</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>24</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>40</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>IDIV</strong> = Integer Divide (signed)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>acc. by register</td>
<td>1111011 w 11 111 reg</td>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>27</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>43</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### INSTRUCTION FORMAT AND TIMING

#### Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty If Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>INTEGER OPERATIONS (Continued)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>acc. by memory</td>
<td>111011w</td>
<td>mod 11I r/m</td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>Divisor-Byte</td>
<td></td>
<td></td>
<td>28</td>
<td></td>
</tr>
<tr>
<td>Word</td>
<td></td>
<td></td>
<td>44</td>
<td></td>
</tr>
<tr>
<td>Dword</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CBW/CWDE = Convert Byte to Word/Convert Word to Dword</td>
<td>10011000</td>
<td></td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>CWD/CDQ = Convert Word to Dword/Convert Dword to Quadword</td>
<td>10011001</td>
<td></td>
<td>3</td>
<td></td>
</tr>
</tbody>
</table>

**Instruction**

- **ROL** = Rotate Left
- **ROR** = Rotate Right
- **RCW** = Rotate through Carry Left
- **RCR** = Rotate through Carry Right
- **SDB/SAL** = Shift Logical/Arithmetic Left
- **SHR** = Shift Logical Right
- **SAR** = Shift Arithmetic Right

**Not Through Carry (ROL, ROR, SAL, SHR, SHL, and SHR)**

- reg by 1: 1101000w TTT reg
- reg by CL: 1101001w TTT reg
- reg by immediate count: 1100000w TTT reg immediate 8-bit data
- memory by 1: 1101000w mod TTT r/m
- memory by CL: 1101001w mod TTT r/m
- memory by immediate count: 1100000w mod TTT r/m immediate 8-bit data

**Through Carry (RCL and RCR)**

- reg by 1: 1101000w TTT reg
- reg by CL: 1101001w TTT reg
- reg by immediate count: 1100000w TTT reg immediate 8-bit data
- memory by 1: 1101000w mod TTT r/m
- memory by CL: 1101001w mod TTT r/m
- memory by immediate count: 1100000w mod TTT r/m immediate 8-bit data

**Instruction**

- **SHLD** = Shift Left Double
- **SHRD** = Shift Right Double

- reg by immediate: 00001111 10TTT100 11 TTT reg immediate 8-bit data
- memory by immediate: 00001111 10TTT100 mod reg r/m immediate 8-bit data
- reg by CL: 00001111 10TTT101 11 TTT reg
- memory by CL: 00001111 10TTT101 mod reg r/m
- reg by immediate count: 1100000w TTT reg immediate 8-bit data
- memory by immediate count: 1100000w mod TTT r/m immediate 8-bit data

**BSWAP = Byte Swap**

- 00001111 11001 reg

**XADD = Exchange and Add**

- reg1, reg2: 00001111 1100000w 11 TTT reg1
- memory, reg: 00001111 1100000w mod reg r/m

**CMPXCHG = Compare and Exchange**

- reg1, reg2: 00001111 1011000w 11 TTT reg1
- memory, reg: 00001111 1011000w mod reg r/m

### Notes:

- **MN/MX**
- **U/L**
- **5**
- **6/2**
### Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONTROL TRANSFER (within segment)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Jcc = Jump on ccc</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NOTE: Times are jump taken/not taken</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8-bit displacement</td>
<td>0111tttn</td>
<td>8-bit disp.</td>
<td>3/1</td>
<td>T/NT, 23</td>
</tr>
<tr>
<td>full displacement</td>
<td>000001111</td>
<td>1001tttn</td>
<td>full displacement</td>
<td>3/1</td>
</tr>
<tr>
<td>SETcnc = Set Byte on cccc (Times are cccc true/false)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg</td>
<td>00001111</td>
<td>1001tttn</td>
<td>11 000 reg</td>
<td>4/3</td>
</tr>
<tr>
<td>memory</td>
<td>00000111</td>
<td>1001tttn</td>
<td>mod 000 r/m</td>
<td>3/4</td>
</tr>
<tr>
<td>Mnemonic</td>
<td>cccc</td>
<td>Condition</td>
<td>tttn</td>
<td></td>
</tr>
<tr>
<td>O</td>
<td>Overflow</td>
<td>0000</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NO</td>
<td>No Overflow</td>
<td>0001</td>
<td></td>
<td></td>
</tr>
<tr>
<td>B/NAE</td>
<td>Below/Not Above or Equal</td>
<td>0010</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NB/AE</td>
<td>Not Below/Above or Equal</td>
<td>0011</td>
<td></td>
<td></td>
</tr>
<tr>
<td>E/Z</td>
<td>Equal/Zero</td>
<td>0100</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NE/NZ</td>
<td>Not Equal/Not Zero</td>
<td>0101</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BE/NA</td>
<td>Below or Equal/Not Above</td>
<td>0110</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NBE/A</td>
<td>Not Below or Equal/Above</td>
<td>0111</td>
<td></td>
<td></td>
</tr>
<tr>
<td>S</td>
<td>Sign</td>
<td>1000</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NS</td>
<td>Not Sign</td>
<td>1001</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P/PE</td>
<td>Parity/Parity Even</td>
<td>1010</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NP/PO</td>
<td>Not Parity/Parity Odd</td>
<td>1011</td>
<td></td>
<td></td>
</tr>
<tr>
<td>L/NGE</td>
<td>Less Than/Not Greater or Equal</td>
<td>1100</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NL/GE</td>
<td>Not Less Than/Greater or Equal</td>
<td>1101</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LE/NG</td>
<td>Less Than or Equal/Greater Than</td>
<td>1110</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NLE/G</td>
<td>Not Less Than or Equal/Greater Than</td>
<td>1111</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOOP = LOOP CX Times</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOOPZ/LOOPE = Loop with Zero/Equal</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOOPNZ/LOOPNE = Loop while Not Zero</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JCXZ = Jump on CX Zero</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JECXZ = Jump on ECX Zero</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Address Size Prefix Differentiates JCXZ for JECXZ)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JMP = Unconditional Jump (within segment)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Short</td>
<td>11101111</td>
<td>8-bit disp.</td>
<td>3</td>
<td>7, 23</td>
</tr>
<tr>
<td>Direct</td>
<td>11101001</td>
<td>full displacement</td>
<td>3</td>
<td>7, 23</td>
</tr>
<tr>
<td>Register Indirect</td>
<td>11111111</td>
<td>11 100 reg</td>
<td>5</td>
<td>7, 23</td>
</tr>
<tr>
<td>Memory Indirect</td>
<td>11111111</td>
<td>mod 100 r/m</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>CALL = Call (within segment)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Direct</td>
<td>11101000</td>
<td>full displacement</td>
<td>3</td>
<td>7, 23</td>
</tr>
<tr>
<td>Register Indirect</td>
<td>11111111</td>
<td>11 010 reg</td>
<td>5</td>
<td>7, 23</td>
</tr>
<tr>
<td>Memory Indirect</td>
<td>11111111</td>
<td>mod 010 r/m</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>RET = Return from CALL (within segment)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Adding Immediate to SP</td>
<td>11000011</td>
<td></td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>11000010</td>
<td>16-bit disp.</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>INSTRUCTION FORMAT</td>
<td>Cache Hit</td>
<td>Penalty If Cache Miss</td>
<td>Notes</td>
<td></td>
</tr>
<tr>
<td>---------------------</td>
<td>-----------</td>
<td>-----------------------</td>
<td>-------</td>
<td></td>
</tr>
<tr>
<td><strong>CONTROL TRANSFER (within segment) (Continued)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ENTER = Enter Procedure</td>
<td>11001000</td>
<td>8-bit disp., 8-bit level</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Level = 0</td>
<td></td>
<td>14</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Level = 1</td>
<td></td>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Level (L) &gt; 1</td>
<td></td>
<td>17 + 3L</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>LEAVE = Leave Procedure</td>
<td>11001001</td>
<td>5</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td><strong>MULTIPLE-SEGMENT INSTRUCTIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOV = Move</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg. to segment reg.</td>
<td>10001110</td>
<td>11 sreg3 reg</td>
<td>3/9</td>
<td>0/3</td>
</tr>
<tr>
<td>memory to segment reg.</td>
<td>10001110</td>
<td>mod sreg3 r/m</td>
<td>3/9</td>
<td>2/5</td>
</tr>
<tr>
<td>segment reg. to reg.</td>
<td>10001100</td>
<td>11 sreg3 reg</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>segment reg. to memory</td>
<td>10001100</td>
<td>mod sreg3 r/m</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>PUSH = Push</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>segment reg.</td>
<td>000 sreg2 1110</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(ES, CS, SS, or DS)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>segment reg. (FS or GS)</td>
<td>00001111</td>
<td>10 sreg3000</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>POP = Pop</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>segment reg.</td>
<td>000 sreg2 1111</td>
<td>3/9</td>
<td>2/5</td>
<td>RV/P, 9</td>
</tr>
<tr>
<td>(ES, SS, or DS)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>segment reg. (FS or GS)</td>
<td>00001111</td>
<td>10 sreg3001</td>
<td>3/9</td>
<td>2/5</td>
</tr>
<tr>
<td>LDS = Load Pointer to DS</td>
<td>11000101</td>
<td>mod reg r/m</td>
<td>6/12</td>
<td>7/10</td>
</tr>
<tr>
<td>LES = Load Pointer to ES</td>
<td>11000100</td>
<td>mod reg r/m</td>
<td>6/12</td>
<td>7/10</td>
</tr>
<tr>
<td>LFS = Load Pointer to FS</td>
<td>00001111</td>
<td>10110100 mod reg r/m</td>
<td>6/12</td>
<td>7/10</td>
</tr>
<tr>
<td>LGS = Load Pointer to GS</td>
<td>00001111</td>
<td>10110101 mod reg r/m</td>
<td>6/12</td>
<td>7/10</td>
</tr>
<tr>
<td>LSS = Load Pointer to SS</td>
<td>00001111</td>
<td>10110010 mod reg r/m</td>
<td>6/12</td>
<td>7/10</td>
</tr>
<tr>
<td>CALL = Call</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Direct intersegment</td>
<td>10011010</td>
<td>unsigned full offset, selector</td>
<td>18</td>
<td>2</td>
</tr>
<tr>
<td>to same level</td>
<td>20</td>
<td>3</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>thru Gate to same level</td>
<td>35</td>
<td>6</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>to inner level, no parameters</td>
<td>69</td>
<td>17</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>to inner level, x parameter (d) words</td>
<td>77 + 4X</td>
<td>17 + n</td>
<td>P, 11, 9</td>
<td></td>
</tr>
<tr>
<td>to TSS</td>
<td>37 + TS</td>
<td>3</td>
<td>P, 10, 9</td>
<td></td>
</tr>
<tr>
<td>thru Task Gate</td>
<td>38 + TS</td>
<td>3</td>
<td>P, 10, 9</td>
<td></td>
</tr>
<tr>
<td>Indirect intersegment</td>
<td>11111111</td>
<td>mod 011 r/m</td>
<td>17</td>
<td>8</td>
</tr>
<tr>
<td>to same level</td>
<td>20</td>
<td>10</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>thru Gate to same level</td>
<td>35</td>
<td>13</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>to inner level, no parameters</td>
<td>69</td>
<td>24</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>to inner level, x parameter (d) words</td>
<td>77 + 4X</td>
<td>24 + n</td>
<td>P, 11, 9</td>
<td></td>
</tr>
<tr>
<td>to TSS</td>
<td>37 + TS</td>
<td>10</td>
<td>P, 10, 9</td>
<td></td>
</tr>
<tr>
<td>thru Task Gate</td>
<td>38 + TS</td>
<td>10</td>
<td>P, 10, 9</td>
<td></td>
</tr>
<tr>
<td>RET = Return from CALL</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>intersegment</td>
<td>11001011</td>
<td>13</td>
<td>8</td>
<td>R, 7</td>
</tr>
<tr>
<td>to same level</td>
<td>17</td>
<td>9</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>to outer level</td>
<td>35</td>
<td>12</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>intersegment adding imm. to SP</td>
<td>11001010</td>
<td>16-bit disp.</td>
<td>14</td>
<td>8</td>
</tr>
<tr>
<td>to same level</td>
<td>18</td>
<td>9</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>to outer level</td>
<td>36</td>
<td>12</td>
<td>P, 9</td>
<td></td>
</tr>
</tbody>
</table>
### Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if [Cache Miss]</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>MUTLIPLE-SEGMENT INSTRUCTIONS</strong> (Continued)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JMP = Unconditional Jump</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Direct intersegment</td>
<td>11101010</td>
<td>unsigned full offset, selector</td>
<td>17</td>
<td>2</td>
</tr>
<tr>
<td>to same level</td>
<td>19</td>
<td>3</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>thru Call Gate to same level</td>
<td>32</td>
<td>6</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>thru TSS</td>
<td>42 + TS</td>
<td>3</td>
<td>P, 10, 9</td>
<td></td>
</tr>
<tr>
<td>thru Task Gate</td>
<td>43 + TS</td>
<td>3</td>
<td>P, 10, 9</td>
<td></td>
</tr>
<tr>
<td>Indirect intersegment</td>
<td>11111111 mod 101 r/m</td>
<td></td>
<td>13</td>
<td>9</td>
</tr>
<tr>
<td>to same level</td>
<td>16</td>
<td>10</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>thru Call Gate to same level</td>
<td>31</td>
<td>13</td>
<td>P, 9</td>
<td></td>
</tr>
<tr>
<td>thru TSS</td>
<td>41 + TS</td>
<td>10</td>
<td>P, 10, 9</td>
<td></td>
</tr>
<tr>
<td>thru Task Gate</td>
<td>42 + TS</td>
<td>10</td>
<td>P, 10, 9</td>
<td></td>
</tr>
<tr>
<td><strong>BIT MANIPULATION</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BT = Test bit</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>register, immediate</td>
<td>00001111 10111010 11 100 reg imm. 8-bit data</td>
<td></td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>memory, immediate</td>
<td>00001111 10111010 mod 100 r/m imm. 8-bit data</td>
<td></td>
<td>3</td>
<td>1</td>
</tr>
<tr>
<td>reg1, reg2</td>
<td>00001111 10100011 11 reg2 reg1</td>
<td></td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>memory, reg</td>
<td>00001111 10100011 mod reg r/m</td>
<td></td>
<td>8</td>
<td>2</td>
</tr>
<tr>
<td>Instruction</td>
<td>TTT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BTS = Test Bit and Set</td>
<td>101</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BTR = Test Bit and Reset</td>
<td>110</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BTC = Test Bit and Complement</td>
<td>111</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>register, immediate</td>
<td>00001111 10111010 11 TTT reg imm. 8-bit data</td>
<td></td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>memory, immediate</td>
<td>00001111 10111010 mod TTT r/m imm. 8-bit data</td>
<td></td>
<td>8</td>
<td>2/0</td>
</tr>
<tr>
<td>reg1, reg2</td>
<td>00001111 10TTT011 11 reg2 reg1</td>
<td></td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>memory, reg</td>
<td>00001111 10TTT011 mod reg r/m</td>
<td></td>
<td>13</td>
<td>3/1</td>
</tr>
<tr>
<td>BSF = Scan Bit Forward</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg1, reg2</td>
<td>00001111 10111100 11 reg2 reg1</td>
<td></td>
<td>6/42</td>
<td>MN/MX, 12</td>
</tr>
<tr>
<td>memory, reg</td>
<td>00001111 10111100 mod reg r/m</td>
<td></td>
<td>7/43</td>
<td>2</td>
</tr>
<tr>
<td>BSR = Scan Bit Reverse</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>reg1, reg2</td>
<td>00001111 10111101 11 reg2 reg1</td>
<td></td>
<td>6/103</td>
<td>MN/MX, 14</td>
</tr>
<tr>
<td>memory, reg</td>
<td>00001111 10111101 mod reg r/m</td>
<td></td>
<td>7/104</td>
<td>1</td>
</tr>
<tr>
<td><strong>STRING INSTRUCTIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMPS = Compare Byte/Word</td>
<td>1010011w</td>
<td></td>
<td>8</td>
<td>6</td>
</tr>
<tr>
<td>LODS = Load Byte/Word</td>
<td>1010110w</td>
<td></td>
<td>5</td>
<td>2</td>
</tr>
<tr>
<td>to AL/AX/EAX</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOVBS = Move Byte/Word</td>
<td>1010010w</td>
<td></td>
<td>7</td>
<td>2</td>
</tr>
<tr>
<td>SCAS = Scan Byte/Word</td>
<td>1010111w</td>
<td></td>
<td>6</td>
<td>2</td>
</tr>
<tr>
<td>STOS = Store Byte/Word</td>
<td>1010101w</td>
<td></td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>from AL/AX/EAX</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>XLAT = Translate String</td>
<td>11010111</td>
<td></td>
<td>4</td>
<td>2</td>
</tr>
</tbody>
</table>
### Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>REPEATED STRING INSTRUCTIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Repeated by Count in CX or ECX (C = Count in CX or ECX)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REPE CMPS = Compare String</td>
<td>11110011 1010011w</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Find Non-Match)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C &gt; 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REPE CMPS = Compare String</td>
<td>11110010 1010011w</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Find Match)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C &gt; 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REP LODS = Load String</td>
<td>11110011 1010110w</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C &gt; 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REP MOVES = Move String</td>
<td>11110011 1010010w</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C = 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C &gt; 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REP SCAS = Scan String</td>
<td>11110011 1010111w</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Find Non-AL/AX/EAX)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C &gt; 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REPNE SCAS = Scan String</td>
<td>11110010 1010111w</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Find AL/AX/EAX)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C &gt; 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REP STOS = Store String</td>
<td>11110011 1010101w</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C &gt; 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>FLAG CONTROL</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLC = Clear Carry Flag</td>
<td>11111000</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STC = Set Carry Flag</td>
<td>11111001</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CMC = Complement Carry Flag</td>
<td>11110101</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLD = Clear Direction Flag</td>
<td>11111100</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STD = Set Direction Flag</td>
<td>11111101</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLI = Clear Interrupt</td>
<td>11111010</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLI = Clear Interrupt</td>
<td>11111010</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable Flag</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STI = Set Interrupt</td>
<td>11111011</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable Flag</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LAHF = Load AH into Flag</td>
<td>10011111</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAHF = Store AH into Flags</td>
<td>10011110</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PUSHF = Push Flags</td>
<td>10011100</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>POPF = Pop Flags</td>
<td>10011101</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>DECIMAL ARITHMETIC</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AAA = ASCII Adjust for Add</td>
<td>00110111</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AAS = ASCII Adjust for Subtract</td>
<td>00111111</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AAM = ASCII Adjust for Multiply</td>
<td>11010100 00001010</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**
- RV/P indicates real vector/packed format.

E-10
### INSTRUCTION FORMAT AND TIMING

#### Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DECIMAL ARITHMETIC (Continued)</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AAD = ASCII Adjust for Divide</td>
<td>11010101 00010101</td>
<td>14</td>
<td>2</td>
</tr>
<tr>
<td>DAA = Decimal Adjust for Add</td>
<td>00100011</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>DAS = Decimal Adjust for Subtract</td>
<td>00101111</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td><strong>PROCESSOR CONTROL INSTRUCTIONS</strong></td>
<td>11110100</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>HLT = Halt</td>
<td></td>
<td></td>
<td>4</td>
</tr>
<tr>
<td>MOV = Move To and From Control/Debug/Test Registers</td>
<td>00001111 00100010 11 000 reg</td>
<td>17</td>
<td>2</td>
</tr>
<tr>
<td>CR0 from register</td>
<td>00001111 00100010 11 eee reg</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>CR2/CR3 from register</td>
<td>00001111 00100010 11 eee reg</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>Reg from CR0-3</td>
<td>00001111 00100010 11 eee reg</td>
<td>10</td>
<td>2</td>
</tr>
<tr>
<td>DR0-3 from register</td>
<td>00001111 00100011 11 eee reg</td>
<td>10</td>
<td>2</td>
</tr>
<tr>
<td>DR6-7 from register</td>
<td>00001111 00100011 11 eee reg</td>
<td>10</td>
<td>2</td>
</tr>
<tr>
<td>Register from DR6-7</td>
<td>00001111 00100011 11 eee reg</td>
<td>9</td>
<td>2</td>
</tr>
<tr>
<td>Register from DR0-3</td>
<td>00001111 00100011 11 eee reg</td>
<td>9</td>
<td>2</td>
</tr>
<tr>
<td>TR3 from register</td>
<td>00001111 00100110 11 011 reg</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>TR4-7 from register</td>
<td>00001111 00100110 11 eee reg</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>Register from TR3</td>
<td>00001111 00100100 11 011 reg</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>Register from TR4-7</td>
<td>00001111 00100100 11 eee reg</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>CLTS = Clear Task Switched Flag</td>
<td>00001111 00000011</td>
<td>7</td>
<td>2</td>
</tr>
<tr>
<td>INVD = Invalidate Data Cache</td>
<td>00001111 00000100</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>WBINVD = Write-Back and Invalidate Data Cache</td>
<td>00001111 00001001</td>
<td>5</td>
<td>2</td>
</tr>
<tr>
<td>INVLPG = Invalidate TLB Entry</td>
<td>00001111 00000001 mod 111 r/m</td>
<td>12/11</td>
<td>H/NH</td>
</tr>
<tr>
<td><strong>PREFIX BYTES</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Address Size Prefix</td>
<td>01100111</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>LOCK = Bus Lock Prefix</td>
<td>11110000</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Operand Size Prefix</td>
<td>01100110</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Segment Override Prefix</td>
<td>00101110</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>CS:</td>
<td>00111110</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>DS:</td>
<td>00111110</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>ES:</td>
<td>00100110</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>FS:</td>
<td>01100100</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>GS:</td>
<td>01100101</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>SS:</td>
<td>00110110</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>
Table 10.1. Intel®486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION FORMAT AND TIMING</th>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROTECTION CONTROL</td>
<td>ARPL = Adjust Requested Privilege Level</td>
<td>From register 01100011 11 reg1 reg2</td>
<td>9</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>From memory 01100011 mod reg r/m</td>
<td>9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LAR = Load Access Rights</td>
<td>From register 00001111 00000010 11 reg1 reg2</td>
<td>11</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>From memory 00001111 00000010 mod reg r/m</td>
<td>11</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LGDT = Load Global Descriptor</td>
<td>Table register 00001111 00000001 mod 010 r/m</td>
<td>12</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LIDT = Load Interrupt Descriptor</td>
<td>Table register 00001111 00000001 mod 011 r/m</td>
<td>12</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LLDT = Load Local Descriptor</td>
<td>Table register from reg. 00001111 00000000 11 010 reg</td>
<td>11</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Table register from mem. 00001111 00000000 mod 010 r/m</td>
<td>11</td>
<td>6</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LMSW = Load Machine Status Word</td>
<td>From register 00001111 00000001 11 110 reg</td>
<td>13</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>From memory 00001111 00000001 mod 110 r/m</td>
<td>13</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LSL = Load Segment Limit</td>
<td>From register 00001111 00000011 11 reg1 reg2</td>
<td>10</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>From memory 00001111 00000011 mod reg r/m</td>
<td>10</td>
<td>6</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LTR = Load Task Register</td>
<td>From Register 00001111 00000000 11 011 reg</td>
<td>20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>From Memory 00001111 00000000 mod 011 r/m</td>
<td>20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SGDT = Store Global Descriptor Table</td>
<td>00001111 00000001 mod 000 r/m</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SIDT = Store Interrupt Descriptor Table</td>
<td>00001111 00000001 mod 001 r/m</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SLDT = Store Local Descriptor Table</td>
<td>To register 00001111 00000000 11 000 reg</td>
<td>2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>To memory 00001111 00000000 mod 000 r/m</td>
<td>3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SMSW = Store Machine Status Word</td>
<td>To register 00001111 00000001 11 100 reg</td>
<td>2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>To memory 00001111 00000001 mod 100 r/m</td>
<td>3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STR = Store Task Register</td>
<td>To register 00001111 00000000 11 001 reg</td>
<td>2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>To memory 00001111 00000000 mod 001 r/m</td>
<td>3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VERR = Verify Read Access</td>
<td>Register 00001111 00000000 11 100 r/m</td>
<td>11</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Memory 00001111 00000000 mod 100 r/m</td>
<td>11</td>
<td>7</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VERW = Verify Write Access</td>
<td>To register 00001111 00000000 11 101 reg</td>
<td>11</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>To memory 00001111 00000000 mod 101 r/m</td>
<td>11</td>
<td>7</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 10.1. Intel486™ Microprocessor Integer Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty if Cache Miss</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>INTERRUPT INSTRUCTIONS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INT n = Interrupt Type n</td>
<td>11001101</td>
<td>INT + 4/0</td>
<td>RV/P, 21</td>
<td>4/0</td>
</tr>
<tr>
<td>INT 3 = Interrupt Type 3</td>
<td>11001100</td>
<td>INT + 0</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>INTO = Interrupt 4 if</td>
<td>11001110</td>
<td>INT + 2</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>Overflow Flag Set</td>
<td></td>
<td>3</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>Taken</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Not Taken</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BOUND = Interrupt 5 if Detect Value Out Range</td>
<td>01000010</td>
<td>7</td>
<td>7</td>
<td>21</td>
</tr>
<tr>
<td></td>
<td></td>
<td>INT + 24</td>
<td>7</td>
<td>21</td>
</tr>
<tr>
<td>IRET = Interrupt Return</td>
<td>11001111</td>
<td>15</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>Real Mode/Virtual Mode</td>
<td></td>
<td>20</td>
<td>11</td>
<td>9</td>
</tr>
<tr>
<td>Protected Mode</td>
<td></td>
<td>36</td>
<td>19</td>
<td>9</td>
</tr>
<tr>
<td>To same level</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>To outer level</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>To nested task (EFLAGS.NT = 1)</td>
<td></td>
<td>4</td>
<td>TS + 32</td>
<td>9, 10</td>
</tr>
<tr>
<td>External Interrupt</td>
<td></td>
<td>INT + 11</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>NMI = Non-Selectable Interrupt</td>
<td></td>
<td>INT + 3</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>Page Fault</td>
<td></td>
<td>INT + 24</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>VM86 Exceptions</td>
<td></td>
<td>INT + 8</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>CLI</td>
<td></td>
<td>INT + 8</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>STI</td>
<td></td>
<td>INT + 8</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>INT n</td>
<td></td>
<td>INT + 9</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>PUSHF</td>
<td></td>
<td>INT + 9</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>POPF</td>
<td></td>
<td>INT + 8</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>IRET</td>
<td></td>
<td>INT + 9</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>IN</td>
<td></td>
<td>INT + 50</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>Fixed Port</td>
<td></td>
<td>INT + 51</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>Variable Port</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OUT</td>
<td></td>
<td>INT + 50</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>Fixed Port</td>
<td></td>
<td>INT + 51</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>Variable Port</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INS</td>
<td></td>
<td>INT + 50</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>OUTF</td>
<td></td>
<td>INT + 50</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>REP INS</td>
<td></td>
<td>INT + 51</td>
<td>21</td>
<td></td>
</tr>
<tr>
<td>REP OUTF</td>
<td></td>
<td>INT + 51</td>
<td>21</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Task Switch Clock Counts Table</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Method</strong></td>
</tr>
<tr>
<td>VM/Intel486 CPU/286 TSS To Intel486 CPU TSS</td>
</tr>
<tr>
<td>VM/Intel486 CPU/286 TSS To 286 TSS</td>
</tr>
<tr>
<td>VM/Intel486 CPU/286 TSS To VM TSS</td>
</tr>
</tbody>
</table>
### Interrupt Clock Counts Table

<table>
<thead>
<tr>
<th>Method</th>
<th>Value for INT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Cache Hit</td>
</tr>
<tr>
<td>Real Mode</td>
<td>26</td>
</tr>
<tr>
<td>Protected Mode</td>
<td>44</td>
</tr>
<tr>
<td>Interrupt/Trap gate, same level</td>
<td>71</td>
</tr>
<tr>
<td>Task Gate</td>
<td>37 + TS</td>
</tr>
<tr>
<td>Virtual Mode</td>
<td>82</td>
</tr>
<tr>
<td>Task gate</td>
<td>37 + TS</td>
</tr>
</tbody>
</table>

#### Abbreviations
- **16/32**: 16/32 bit modes
- **U/L**: unlocked/locked
- **MN/MX**: minimum/maximum
- **L/NL**: loop/no loop
- **RV/P**: real and virtual mode/protected mode
- **R**: real mode
- **P**: protected mode
- **T/NT**: taken/not taken
- **H/NH**: hit/no hit

#### NOTES:
1. Assuming that the operand address and stack address fall in different cache sets.
2. Always locked, no cache hit case.
3. Clocks = 10 + max(log2(m)), n
   - m = multiplier value (min clocks for m = 0)
   - n = 3/5 for ±m
4. Clocks = {quotient(count/operand length)}*7 + 9
   - 8 if count ≤ operand length (8/16/32)
5. Clocks = {quotient(count/operand length)}*7 + 9
   - 9 if count ≤ operand length (8/16/32)
6. Equal/not equal cases (penalty is the same regardless of lock).
7. Assuming that addresses for memory read (for indirection), stack push/pop, and branch fall in different cache sets.
8. Penalty for cache miss: add 6 clocks for every 16 bytes copied to new stack frame.
9. Add 11 clocks for each unaccessed descriptor load.
10. Refer to task switch clock counts table for value of TS.
11. Add 4 extra clocks to the cache miss penalty for each 16 bytes.
12. For notes 12–13: (b = 0–3, non-zero byte number);
    - (i = 0–1, non-zero nibble number);
    - (n = 0–3, non bit number in nibble);
13. Clocks = 8 + 4 (b + 1) + 3(i + 1) + 3(n + 1)
    - 6 if second operand = 0
14. Clocks = 9 + 4(b + 1) + 3(i + 1) + 3(n + 1)
    - 7 if second operand = 0
15. For notes 14–15: (n = bit position 0–31)
16. Clocks = 7 + 3(32 – n)
17. 6 if second operand = 0
18. Clocks = 8 + 3(32 – n)
19. 7 if second operand = 0
20. Assuming that the two string addresses fall in different cache sets.
   - (1 clock for the first operation and 3 for the second)
   - (2 clocks each for first and second operations)
25. Refer to interrupt clock counts table for value of INT
26. Clock count includes one clock for using both displacement and immediate.
27. Refer to assumption 6 in the case of a cache miss.
INSTRUCTION FORMAT AND TIMING

Table 10.2. Intel486™ Microprocessor I/O Instructions Clock Count Summary

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Real Mode</th>
<th>Protected Mode (CPL&lt;IOPL)</th>
<th>Protected Mode (CPL&gt;IOPL)</th>
<th>Virtual 86 Mode</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>I/O INSTRUCTIONS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IN = Input from:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fixed Port</td>
<td>1110010w</td>
<td>14</td>
<td>9</td>
<td>29</td>
<td>27</td>
<td></td>
</tr>
<tr>
<td>Variable Port</td>
<td>1110110w</td>
<td>14</td>
<td>8</td>
<td>28</td>
<td>27</td>
<td></td>
</tr>
<tr>
<td>OUT = Output to:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fixed Port</td>
<td>1110011w</td>
<td>16</td>
<td>11</td>
<td>31</td>
<td>29</td>
<td></td>
</tr>
<tr>
<td>Variable Port</td>
<td>1110111w</td>
<td>16</td>
<td>10</td>
<td>30</td>
<td>29</td>
<td></td>
</tr>
<tr>
<td>INS = Input Byte/Word from DX Port</td>
<td>0110110w</td>
<td>17</td>
<td>10</td>
<td>32</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td>OUTS = Output Byte/Word to DX Port</td>
<td>0110111w</td>
<td>17</td>
<td>10</td>
<td>32</td>
<td>30</td>
<td>1</td>
</tr>
<tr>
<td>REP INS = Input String</td>
<td>11110011 0110110w</td>
<td>16+6c</td>
<td>10+6c</td>
<td>30+8c</td>
<td>29+8c</td>
<td>2</td>
</tr>
<tr>
<td>REP OUTS = Output String</td>
<td>11110011 0110111w</td>
<td>17+5c</td>
<td>11+5c</td>
<td>31+5c</td>
<td>30+5c</td>
<td>3</td>
</tr>
</tbody>
</table>

NOTES:
1. Two clock cache miss penalty in all cases.
2. c = count in CX or ECX.
3. Cache miss penalty in all modes: Add 2 clocks for every 16 bytes. Entire penalty on second operation.
<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty If Concurrent Execution</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Avg (Lower Range ... Upper Range)</td>
<td>Notes</td>
</tr>
<tr>
<td>DATA TRANSFER</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLD = Real Load to ST(0)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 001 mod 000 r/m s-i-b/displ.</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>64-bit memory</td>
<td>11011 101 mod 000 r/m s-i-b/displ.</td>
<td>3</td>
<td>3</td>
</tr>
<tr>
<td>80-bit memory</td>
<td>11011 011 mod 101 r/m s-i-b/displ.</td>
<td>6</td>
<td>4</td>
</tr>
<tr>
<td>ST(0)</td>
<td>11011 001 11000 ST(0)</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>FILD = Integer Load to ST(0)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16-bit memory</td>
<td>11011 111 mod 000 r/m s-i-b/displ.</td>
<td>14.5(13-16)</td>
<td>2 4</td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 111 mod 000 r/m s-i-b/displ.</td>
<td>11.5(0-12)</td>
<td>2 4(2-4)</td>
</tr>
<tr>
<td>64-bit memory</td>
<td>11011 111 mod 101 r/m s-i-b/displ.</td>
<td>16.8(10-18)</td>
<td>3 7.8(2-8)</td>
</tr>
<tr>
<td>FBLD = BCD Load to ST(0)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11011 111 mod 100 r/m s-i-b/displ.</td>
<td>75(70-103)</td>
<td>4 7.7(2-8)</td>
<td></td>
</tr>
<tr>
<td>FST = Store Real from ST(0)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 001 mod 010 r/m s-i-b/displ.</td>
<td>7</td>
<td>1</td>
</tr>
<tr>
<td>64-bit memory</td>
<td>11011 101 mod 010 r/m s-i-b/displ.</td>
<td>8</td>
<td>2</td>
</tr>
<tr>
<td>ST(0)</td>
<td>11011 101 11010 ST(0)</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FSTP = Store Real from ST(0) and Pop</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 001 mod 011 r/m s-i-b/displ.</td>
<td>7</td>
<td>1</td>
</tr>
<tr>
<td>64-bit memory</td>
<td>11011 101 mod 011 r/m s-i-b/displ.</td>
<td>8</td>
<td>2</td>
</tr>
<tr>
<td>80-bit memory</td>
<td>11011 011 mod 111 r/m s-i-b/displ.</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>ST(i)</td>
<td>11011 101 11001 ST(i)</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FIST = Store Integer from ST(0)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16-bit memory</td>
<td>11011 111 mod 010 r/m s-i-b/displ.</td>
<td>33.4(29-34)</td>
<td></td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 011 mod 010 r/m s-i-b/displ.</td>
<td>32.4(26-34)</td>
<td></td>
</tr>
<tr>
<td>FISTP = Store Integer from ST(0) and Pop</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16-bit memory</td>
<td>11011 111 mod 011 r/m s-i-b/displ.</td>
<td>33.4(29-34)</td>
<td></td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 011 mod 011 r/m s-i-b/displ.</td>
<td>33.4(29-34)</td>
<td></td>
</tr>
<tr>
<td>64-bit memory</td>
<td>11011 111 mod 111 r/m s-i-b/displ.</td>
<td>33.4(29-34)</td>
<td></td>
</tr>
<tr>
<td>FBSTP = Store BCD from ST(0) and Pop</td>
<td>11011 111 mod 110 r/m s-i-b/displ.</td>
<td>175(172-176)</td>
<td></td>
</tr>
<tr>
<td>FXCH = Exchange ST(0) and ST(i)</td>
<td>11011 001 11001 ST(0)</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>COMPARISON INSTRUCTIONS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FCOM = Compare ST(0) with Real</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 000 mod 010 r/m s-i-b/displ.</td>
<td>4</td>
<td>2 1</td>
</tr>
<tr>
<td>64-bit memory</td>
<td>11011 100 mod 010 r/m s-i-b/displ.</td>
<td>4</td>
<td>3 1</td>
</tr>
<tr>
<td>ST(0)</td>
<td>11011 000 11010 ST(0)</td>
<td>4</td>
<td>1</td>
</tr>
<tr>
<td>FCOMP = Compare ST(0) with Real and Pop</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 000 mod 011 r/m s-i-b/displ.</td>
<td>4</td>
<td>2 1</td>
</tr>
<tr>
<td>64-bit memory</td>
<td>11011 100 mod 011 r/m s-i-b/displ.</td>
<td>4</td>
<td>3 1</td>
</tr>
<tr>
<td>ST(0)</td>
<td>11011 000 11011 ST(0)</td>
<td>4</td>
<td>1</td>
</tr>
</tbody>
</table>
### Table 10.3. Intel486™ Microprocessor Floating Point Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Format</th>
<th>Cache Hit Avg (Lower Range . . . Upper Range)</th>
<th>Penalty If Cache Miss Avg (Lower Range . . . Upper Range)</th>
<th>Concurrent Execution Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>COMPARISON INSTRUCTIONS</strong> (Continued)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FCOMPP = Compare ST(0) with ST(1) and Pop Twice</td>
<td>11011 110 1101 1001</td>
<td>5</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>FICOM = Compare ST(0) with Integer</td>
<td>11011 110 mod 010 r/m s-i-b/disp.</td>
<td>18(16–20)</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>16-bit memory</td>
<td>11011 010 mod 010 r/m s-i-b/disp.</td>
<td>16.5(15–17)</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 010 mod 010 r/m s-i-b/disp.</td>
<td>16.5(15–17)</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>FICOMP = Compare ST(0) with Integer</td>
<td>11011 110 mod 011 r/m s-i-b/disp.</td>
<td>18(16–20)</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>16-bit memory</td>
<td>11011 010 mod 011 r/m s-i-b/disp.</td>
<td>16.5(15–17)</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>32-bit memory</td>
<td>11011 010 mod 011 r/m s-i-b/disp.</td>
<td>16.5(15–17)</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>FTST = Compare ST(0) with 0.0</td>
<td>11011 001 1110 0100</td>
<td>4</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>FUCOM = Unordered compare ST(0) with ST(0)</td>
<td>11011 101 11100 ST(0)</td>
<td>4</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>FUCOMP = Unordered compare ST(0) with ST(0) and Pop Twice</td>
<td>11011 101 11101 ST(0)</td>
<td>4</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>FUCOMPP = Unordered compare ST(0) with ST(0) and Pop Twice</td>
<td>11011 010 1110 1001</td>
<td>5</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>FXAM = Examine ST(0)</td>
<td>11011 001 1110 0101</td>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>CONSTANTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLDZ = Load +0.0 Into ST(0)</td>
<td>11011 001 1110 1110</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLD1 = Load +1.0 Into ST(0)</td>
<td>11011 001 1110 1000</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLDPI = Load x Into ST(0)</td>
<td>11011 001 1110 1110</td>
<td>8</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>FLDDL2 = Load log2(10) Into ST(0)</td>
<td>11011 001 1110 1011</td>
<td>8</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>FLDDL2E = Load log2(e) Into ST(0)</td>
<td>11011 001 1110 1010</td>
<td>8</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>FLDLG2 = Load log2(2) Into ST(0)</td>
<td>11011 001 1110 1100</td>
<td>8</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>FLDLN2 = Load log2(2) Into ST(0)</td>
<td>11011 001 1110 1101</td>
<td>8</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td><strong>ARITHMETIC</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FADD = Add Real with ST(0)</td>
<td>11011 000 mod 000 r/m s-i-b/disp.</td>
<td>10(8–20)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td>ST(0) = ST(0) + 32-bit memory</td>
<td>11011 100 mod 000 r/m s-i-b/disp.</td>
<td>10(8–20)</td>
<td>3</td>
<td>7(5–17)</td>
</tr>
<tr>
<td>ST(0) = ST(0) + 64-bit memory</td>
<td>11011 d00 11000 ST(0)</td>
<td>10(8–20)</td>
<td>7(5–17)</td>
<td></td>
</tr>
<tr>
<td>FADDP = Add real with ST(0) and Pop (ST(0) ← ST(0) + ST(0))</td>
<td>11011 110 11000 ST(0)</td>
<td>10(8–20)</td>
<td>7(5–17)</td>
<td></td>
</tr>
<tr>
<td>FSUB = Subtract real from ST(0)</td>
<td>11011 000 mod 100 r/m s-i-b/disp.</td>
<td>10(8–20)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td>ST(0) = ST(0) – 32-bit memory</td>
<td>11011 100 mod 100 r/m s-i-b/disp.</td>
<td>10(8–20)</td>
<td>3</td>
<td>7(5–17)</td>
</tr>
<tr>
<td>ST(0) = ST(0) – 64-bit memory</td>
<td>11011 d00 1110d ST(0)</td>
<td>10(8–20)</td>
<td>7(5–17)</td>
<td></td>
</tr>
<tr>
<td>FSUBP = Subtract real from ST(0) and Pop (ST(0) ← ST(0) – ST(0))</td>
<td>11011 110 11101 ST(0)</td>
<td>10(8–20)</td>
<td>7(5–17)</td>
<td></td>
</tr>
</tbody>
</table>
### Table 10.3. Intel486™ Microprocessor Floating Point Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit Avg (Lower Range . . . Upper Range)</th>
<th>Penalty If Cache Miss Avg (Lower Range . . . Upper Range)</th>
<th>Concurrent Execution Avg (Lower Range . . . Upper Range)</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ARITHMETIC (Continued)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSUBR = Subtract real reversed (Subtract <code>ST(0)</code> from real)</td>
<td><code>ST(0) ← 32-bit memory − ST(0)</code></td>
<td>11011 000 mod 101 r/m s-i-b/disp.</td>
<td>10(8–20)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 64-bit memory − ST(0)</code></td>
<td>11011 100 mod 101 r/m s-i-b/disp.</td>
<td>10(8–20)</td>
<td>3</td>
<td>7(5–17)</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0) − ST(0)</code></td>
<td>11011 d00 11100 ST(i)</td>
<td>10(8–20)</td>
<td></td>
<td>7(5–17)</td>
</tr>
<tr>
<td><strong>FSUBRP = Subtract real reversed and Pop (ST(0) ← ST(0))</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0) × 32-bit memory</code></td>
<td>11011 110 11100 ST(i)</td>
<td>10(8–20)</td>
<td></td>
<td>7(5–17)</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0) × 64-bit memory</code></td>
<td>11011 100 mod 101 r/m s-i-b/disp.</td>
<td>14</td>
<td>3</td>
<td>11</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0) × ST(i)</code></td>
<td>11011 d00 111001 ST(i)</td>
<td>16</td>
<td></td>
<td>13</td>
</tr>
<tr>
<td><strong>FMUL = Multiply real with ST(0)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/32-bit memory</code></td>
<td>11011 000 mod 001 r/m s-i-b/disp.</td>
<td>11</td>
<td>2</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/64-bit memory</code></td>
<td>11011 100 mod 101 r/m s-i-b/disp.</td>
<td>73</td>
<td>2</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/ST(i)</code></td>
<td>11011 d00 11111 ST(i)</td>
<td>73</td>
<td>2</td>
<td>73</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/ST(i)</code></td>
<td>11011 110 11111 ST(i)</td>
<td>73</td>
<td></td>
<td>70</td>
</tr>
<tr>
<td><strong>FDIV = Divide ST(0) by Real</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/32-bit memory</code></td>
<td>11011 000 mod 110 r/m s-i-b/disp.</td>
<td>73</td>
<td>2</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/64-bit memory</code></td>
<td>11011 100 mod 110 r/m s-i-b/disp.</td>
<td>73</td>
<td>3</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/ST(i)</code></td>
<td>11011 d00 1111d ST(i)</td>
<td>73</td>
<td></td>
<td>70</td>
</tr>
<tr>
<td><strong>FDIVP = Divide ST(0) by ST(0) and Pop (ST(i) ← ST(0) × ST(i))</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 32-bit memory/ST(0)</code></td>
<td>11011 000 mod 111 r/m s-i-b/disp.</td>
<td>73</td>
<td>2</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 64-bit memory/ST(0)</code></td>
<td>11011 100 mod 111 r/m s-i-b/disp.</td>
<td>73</td>
<td>3</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/ST(0)</code></td>
<td>11011 d00 1111 ST(i)</td>
<td>73</td>
<td></td>
<td>70</td>
</tr>
<tr>
<td><strong>FDIVR = Divide real reversed (Real/ST(0))</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 32-bit memory/ST(0)</code></td>
<td>11011 000 mod 111 r/m s-i-b/disp.</td>
<td>73</td>
<td>2</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 64-bit memory/ST(0)</code></td>
<td>11011 100 mod 111 r/m s-i-b/disp.</td>
<td>73</td>
<td>3</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/ST(0)</code></td>
<td>11011 d00 1111 ST(i)</td>
<td>73</td>
<td></td>
<td>70</td>
</tr>
<tr>
<td><strong>FIADD = Add Integer to ST(0)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0) + 16-bit memory</code></td>
<td>11011 110 mod 000 r/m s-i-b/disp.</td>
<td>24(20–35)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0) + 32-bit memory</code></td>
<td>11011 010 mod 000 r/m s-i-b/disp.</td>
<td>22.5(19–32)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td><strong>FISUB = Subtract Integer from ST(0)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0) − 16-bit memory</code></td>
<td>11011 110 mod 100 r/m s-i-b/disp.</td>
<td>24(20–35)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0) − 32-bit memory</code></td>
<td>11011 010 mod 100 r/m s-i-b/disp.</td>
<td>22.5(19–32)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td><strong>FISUBR = Integer Subtract Reversed</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 16-bit memory − ST(0)</code></td>
<td>11011 110 mod 101 r/m s-i-b/disp.</td>
<td>24(20–35)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 32-bit memory − ST(0)</code></td>
<td>11011 010 mod 101 r/m s-i-b/disp.</td>
<td>22.5(19–32)</td>
<td>2</td>
<td>7(5–17)</td>
</tr>
<tr>
<td><strong>FMUL = Multiply Integer with ST(0)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 32-bit memory × ST(0)</code></td>
<td>11011 110 mod 001 r/m s-i-b/disp.</td>
<td>25(23–27)</td>
<td>2</td>
<td>8</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← 32-bit memory × ST(0)</code></td>
<td>11011 010 mod 001 r/m s-i-b/disp.</td>
<td>23.5(22–24)</td>
<td>2</td>
<td>8</td>
</tr>
<tr>
<td><strong>FDIV = Integer Divide</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/16-bit memory</code></td>
<td>11011 110 mod 110 r/m s-i-b/disp.</td>
<td>87(65–89)</td>
<td>2</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td><code>ST(0) ← ST(0)/32-bit memory</code></td>
<td>11011 010 mod 110 r/m s-i-b/disp.</td>
<td>85.5(64–86)</td>
<td>2</td>
<td>70</td>
</tr>
</tbody>
</table>
### Table 10.3. Intel486™ Microprocessor Floating Point Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit</th>
<th>Penalty If Concurrent</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Avg (Lower Range . . .</td>
<td>Cache Miss</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Upper Range)</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Upper Range)</td>
<td></td>
</tr>
<tr>
<td><strong>ARITHMETIC (Continued)</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FIDIVR = Integer Divide Reversed</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ST(0) ← 16-bit memory/ST(0)</td>
<td>1101 110 mod 111 r/m</td>
<td>87(85–89)</td>
<td>2</td>
</tr>
<tr>
<td>ST(0) ← 32-bit memory/ST(0)</td>
<td>1101 010 mod 111 r/m</td>
<td>85.5(84–86)</td>
<td>2</td>
</tr>
<tr>
<td>FSQRT = Square Root</td>
<td>1101 111 101</td>
<td>85.5(83–87)</td>
<td>70</td>
</tr>
<tr>
<td>FSCALE = Scale ST(0) by ST(1)</td>
<td>1101 001 1111 1101</td>
<td>31(30–32)</td>
<td>2</td>
</tr>
<tr>
<td>FXTRACT = Extract components of ST(0)</td>
<td>1101 001 1111 0100</td>
<td>19(16–20)</td>
<td>4(2–4)</td>
</tr>
<tr>
<td>FPREM = Partial Remainder</td>
<td>1101 001 1111 1000</td>
<td>84(70–138)</td>
<td>2(2–8)</td>
</tr>
<tr>
<td>FPREM1 = Partial Remainder (IEEE)</td>
<td>1101 001 1111 0101</td>
<td>94.5(72–167)</td>
<td>5.5(2–18)</td>
</tr>
<tr>
<td>FRNDINT = Round ST(0) to Integer</td>
<td>1101 001 1111 1100</td>
<td>29.1(21–30)</td>
<td></td>
</tr>
<tr>
<td>FABS = Absolute value of ST(0)</td>
<td>1101 001 1110 0001</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FCHS = Change sign of ST(0)</td>
<td>1101 001 1110 0000</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td><strong>TRANSCENDENTAL</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FCOS = Cosine of ST(0)</td>
<td>1101 001 1111 1111</td>
<td>241(193–279)</td>
<td>2</td>
</tr>
<tr>
<td>FPTAN = Partial tangent of ST(0)</td>
<td>1101 001 1111 0010</td>
<td>244(200–273)</td>
<td>70</td>
</tr>
<tr>
<td>FPATAN = Partial arctangent</td>
<td>1101 001 1111 0011</td>
<td>289(216–303)</td>
<td>5(2–17)</td>
</tr>
<tr>
<td>FSIN = Sine of ST(0)</td>
<td>1101 001 1111 1110</td>
<td>241(193–279)</td>
<td>2</td>
</tr>
<tr>
<td>FSINCOS = Sine and cosine of ST(0)</td>
<td>1101 001 1111 1011</td>
<td>291(243–329)</td>
<td>2</td>
</tr>
<tr>
<td>F2XM1 = 2-ST(0) – 1</td>
<td>1101 001 1111 0000</td>
<td>242(140–279)</td>
<td>2</td>
</tr>
<tr>
<td>FYL2X = ST(1) × log2(ST(0))</td>
<td>1101 001 1111 0001</td>
<td>311(196–329)</td>
<td>13</td>
</tr>
<tr>
<td>FYL2XP1 = ST(1) × log2(ST(0)) + 1.0)</td>
<td>1101 001 1111 1001</td>
<td>313(171–326)</td>
<td>13</td>
</tr>
<tr>
<td><strong>PROCESSOR CONTROL</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FINIT = Initialize FPU</td>
<td>1101 111 1110 0011</td>
<td>17</td>
<td></td>
</tr>
<tr>
<td>FSTSW AX = Store status word into AX</td>
<td>1101 111 1110 0000</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FSTSW = Store status word into memory</td>
<td>1101 101 mod 111 r/m</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FLDCW = Load control word</td>
<td>1101 001 mod 101 r/m</td>
<td>4</td>
<td>2</td>
</tr>
<tr>
<td>FSTCW = Store control word</td>
<td>1101 001 mod 111 r/m</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FCLEX = Clear exceptions</td>
<td>1101 011 1110 0010</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>FSTENV = Store environment</td>
<td>1101 001 mod 110 r/m</td>
<td>67</td>
<td></td>
</tr>
<tr>
<td>Real and Virtual modes 16-bit Address</td>
<td>67</td>
<td></td>
<td>4</td>
</tr>
<tr>
<td>Real and Virtual modes 32-bit Address</td>
<td>56</td>
<td></td>
<td>4</td>
</tr>
<tr>
<td>Protected mode 16-bit Address</td>
<td>56</td>
<td></td>
<td>4</td>
</tr>
<tr>
<td>Protected mode 32-bit Address</td>
<td>56</td>
<td></td>
<td>4</td>
</tr>
<tr>
<td>FLDENV = Load environment</td>
<td>1101 001 mod 110 r/m</td>
<td>44</td>
<td>2</td>
</tr>
<tr>
<td>Real and Virtual modes 16-bit Address</td>
<td>44</td>
<td></td>
<td>2</td>
</tr>
<tr>
<td>Real and Virtual modes 32-bit Address</td>
<td>34</td>
<td></td>
<td>2</td>
</tr>
<tr>
<td>Protected mode 16-bit Address</td>
<td>34</td>
<td></td>
<td>2</td>
</tr>
</tbody>
</table>
Table 10.3. Intel486™ Microprocessor Floating Point Clock Count Summary (Continued)

<table>
<thead>
<tr>
<th>INSTRUCTION</th>
<th>FORMAT</th>
<th>Cache Hit Avg (Lower Range . . . Upper Range)</th>
<th>Penalty If Execution Avg (Lower Range . . . Upper Range)</th>
<th>Concurrent Execution Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROCESSOR CONTROL (Continued)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSAVE = Save state</td>
<td>11011 101</td>
<td>Mod 110 r/m s-i-b/disp.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Real and Virtual modes 16-bit Address</td>
<td>154</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Real and Virtual modes 32-bit Address</td>
<td>154</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Protected mode 16-bit Address</td>
<td>143</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Protected mode 32-bit Address</td>
<td>143</td>
<td>4</td>
</tr>
<tr>
<td>FRSTOR = Restore state</td>
<td>11011 101</td>
<td>Mod 100 r/m s-i-b/</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Real and Virtual modes 16-bit Address</td>
<td>131</td>
<td>23</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Real and Virtual modes 32-bit Address</td>
<td>131</td>
<td>27</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Protected mode 16-bit Address</td>
<td>120</td>
<td>23</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Protected mode 32-bit Address</td>
<td>120</td>
<td>27</td>
</tr>
<tr>
<td>FINCSTP = Increment Stock Pointer</td>
<td>11011 001</td>
<td>1111 0111</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FDECSTP = Decrement Stock Pointer</td>
<td>11011 001</td>
<td>1111 0110</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FFREE = Free ST(I)</td>
<td>11011 101</td>
<td>11000 ST(i)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>FNOP = No operations</td>
<td>11011 001</td>
<td>1101 0000</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>WAIT = Wait until FPU ready (Minimum/Maximum)</td>
<td>10011011</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1/3</td>
<td></td>
</tr>
</tbody>
</table>

NOTES:
1. If operand is 0 clock counts = 27.
2. If operand is 0 clock counts = 28.
3. If CW.PC indicates 24 bit precision then subtract 38 clocks.
   If CW.PC indicates 53 bit precision then subtract 11 clocks.
4. If there is a numeric error pending from a previous instruction add 17 clocks.
5. If there is a numeric error pending from a previous instruction add 18 clocks.
6. The INT pin is polled several times while this instruction is executing to assure short interrupt latency.
7. If ABS(operand) is greater than π/4 then add n clocks. Where n = (operand/(π/4)).
10.2 Instruction Encoding

10.2.1 OVERVIEW

All instruction encodings are subsets of the general instruction format shown in Figure 10.1. Instructions consist of one or two primary opcode bytes, possibly an address specifier consisting of the "mod r/m" byte and "scaled index" byte, a displacement if required, and an immediate data field if required.

Within the primary opcode or opcodes, smaller encoding fields may be defined. These fields vary according to the class of operation. The fields define such information as direction of the operation, size of the displacements, register encoding, or sign extension.

Almost all instructions referring to an operand in memory have an addressing mode byte following the primary opcode byte(s). This byte, the mod r/m byte, specifies the address mode to be used. Certain encodings of the mod r/m byte indicate a second addressing byte, the scale-index-base byte, follows the mod r/m byte to fully specify the addressing mode.

Addressing modes can include a displacement immediately following the mod r/m byte, or scaled index byte. If a displacement is present, the possible sizes are 8, 16 or 32 bits.

If the instruction specifies an immediate operand, the immediate operand follows any displacement bytes. The immediate operand, if specified, is always the last field of the instruction.

Figure 10.1 illustrates several of the fields that can appear in an instruction, such as the mod field and the r/m field, but the Figure does not show all fields. Several smaller fields also appear in certain instructions, sometimes within the opcode bytes themselves. Table 10.4 is a complete list of all fields appearing in the Intel486 Microprocessor instruction set. Further ahead, following Table 10.4, are detailed tables for each field.

Table 10.4. Fields within Intel486™ Microprocessor Instructions

<table>
<thead>
<tr>
<th>Field Name</th>
<th>Description</th>
<th>Number of Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>w</td>
<td>Specifies if Data is Byte or Full Size (Full Size is either 16 or 32 Bits)</td>
<td>1</td>
</tr>
<tr>
<td>d</td>
<td>Specifies Direction of Data Operation</td>
<td>1</td>
</tr>
<tr>
<td>s</td>
<td>Specifies if an Immediate Data Field Must be Sign-Extended</td>
<td>1</td>
</tr>
<tr>
<td>reg</td>
<td>General Register Specifier</td>
<td>3</td>
</tr>
<tr>
<td>mod r/m</td>
<td>Address Mode Specifier (Effective Address can be a General Register)</td>
<td>2 for mod; 3 for r/m</td>
</tr>
<tr>
<td>ss</td>
<td>Scale Factor for Scaled Index Address Mode</td>
<td>2</td>
</tr>
<tr>
<td>index</td>
<td>General Register to be used as Index Register</td>
<td>3</td>
</tr>
<tr>
<td>base</td>
<td>General Register to be used as Base Register</td>
<td>3</td>
</tr>
<tr>
<td>sreg2</td>
<td>Segment Register Specifier for CS, SS, DS, ES</td>
<td>2</td>
</tr>
<tr>
<td>sreg3</td>
<td>Segment Register Specifier for CS, SS, DS, ES, FS, GS</td>
<td>3</td>
</tr>
<tr>
<td>tttn</td>
<td>For Conditional Instructions, Specifies a Condition Assorted or a Condition Negated</td>
<td>4</td>
</tr>
</tbody>
</table>

NOTE:
Tables 10.1–10.3 show encoding of individual instructions.
10.2.2 32-BIT EXTENSIONS OF THE INSTRUCTION SET

With the Intel486 Microprocessor, the 8086/80186/80286 instruction set is extended in two orthogonal directions: 32-bit forms of all 16-bit instructions are added to support the 32-bit data types, and 32-bit addressing modes are made available for all instructions referencing memory. This orthogonal instruction set extension is accomplished having a Default (D) bit in the code segment descriptor, and by having 2 prefixes to the instruction set.

Whether the instruction defaults to operations of 16 bits or 32 bits depends on the setting of the D bit in the code segment descriptor, which gives the default length (either 32 bits or 16 bits) for both operands and effective addresses when executing that code segment. In the Real Address Mode or Virtual 8086 Mode, no code segment descriptors are used, but a D value of 0 is assumed internally by the Intel486 Microprocessor when operating in those modes (for 16-bit default sizes compatible with the 8086/80186/80286).

Two prefixes, the Operand Size Prefix and the Effective Address Size Prefix, allow overriding individually the Default selection of operand size and effective address size. These prefixes may precede any opcode bytes and affect only the instruction they precede. If necessary, one or both of the prefixes may be placed before the opcode bytes. The presence of the Operand Size Prefix and the Effective Address Prefix will toggle the operand size or the effective address size, respectively, to the value "opposite" from the Default setting. For example, if the default operand size is for 32-bit data operations, then presence of the Operand Size Prefix toggles the instruction to 16-bit data operation. As another example, if the default effective address size is 16 bits, presence of the Effective Address Size Prefix toggles the instruction to use 32-bit effective address computations.

These 32-bit extensions are available in all Intel486 Microprocessor modes, including the Real Address Mode or the Virtual 8086 Mode. In these modes the default is always 16 bits, so prefixes are needed to specify 32-bit operands or addresses. For instructions with more than one prefix, the order of prefixes is unimportant.

Unless specified otherwise, instructions with 8-bit and 16-bit operands do not affect the contents of the high-order bits of the extended registers.

10.2.3 ENCODING OF INTEGER INSTRUCTION FIELDS

Within the instruction are several fields indicating register selection, addressing mode and so on. The exact encodings of these fields are defined immediately ahead.

10.2.3.1 Encoding of Operand Length (w) Field

For any given instruction performing a data operation, the instruction is executing as a 32-bit operation or a 16-bit operation. Within the constraints of the operation size, the w field encodes the operand size as either one byte or the full operation size, as shown in the table below.

<table>
<thead>
<tr>
<th>w Field</th>
<th>Operand Size During 16-Bit Data Operations</th>
<th>Operand Size During 32-Bit Data Operations</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>8 Bits</td>
<td>8 Bits</td>
</tr>
<tr>
<td>1</td>
<td>16 Bits</td>
<td>32 Bits</td>
</tr>
</tbody>
</table>

10.2.3.2 Encoding of the General Register (reg) Field

The general register is specified by the reg field, which may appear in the primary opcode bytes, or as the reg field of the "mod r/m" byte, or as the r/m field of the "mod r/m" byte.

Encoding of reg Field When w Field is not Present in Instruction

<table>
<thead>
<tr>
<th>reg Field</th>
<th>Register Selected During 16-Bit Data Operations</th>
<th>Register Selected During 32-Bit Data Operations</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>AX</td>
<td>EAX</td>
</tr>
<tr>
<td>001</td>
<td>CX</td>
<td>ECX</td>
</tr>
<tr>
<td>010</td>
<td>DX</td>
<td>EDX</td>
</tr>
<tr>
<td>011</td>
<td>BX</td>
<td>EBX</td>
</tr>
<tr>
<td>100</td>
<td>SP</td>
<td>ESP</td>
</tr>
<tr>
<td>101</td>
<td>BP</td>
<td>EBP</td>
</tr>
<tr>
<td>110</td>
<td>SI</td>
<td>ESI</td>
</tr>
<tr>
<td>111</td>
<td>DI</td>
<td>EDI</td>
</tr>
</tbody>
</table>
### Encoding of reg Field When w Field Is Present in Instruction

<table>
<thead>
<tr>
<th>reg</th>
<th>Function of w Field</th>
<th>Function of w Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>AL</td>
<td>AX</td>
</tr>
<tr>
<td>001</td>
<td>CL</td>
<td>CX</td>
</tr>
<tr>
<td>010</td>
<td>DL</td>
<td>DX</td>
</tr>
<tr>
<td>011</td>
<td>BL</td>
<td>BX</td>
</tr>
<tr>
<td>100</td>
<td>AH</td>
<td>SP</td>
</tr>
<tr>
<td>101</td>
<td>CH</td>
<td>BP</td>
</tr>
<tr>
<td>110</td>
<td>DH</td>
<td>SI</td>
</tr>
<tr>
<td>111</td>
<td>BH</td>
<td>DI</td>
</tr>
</tbody>
</table>

#### Register Specified by reg Field During 16-Bit Data Operations:

- **(when w = 0)**
- **(when w = 1)**

#### Register Specified by reg Field During 32-Bit Data Operations:

- **(when w = 0)**
- **(when w = 1)**

### 3-Bit sreg3 Field

<table>
<thead>
<tr>
<th>3-Bit sreg3 Field</th>
<th>Segment Register Selected</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>ES</td>
</tr>
<tr>
<td>001</td>
<td>CS</td>
</tr>
<tr>
<td>010</td>
<td>SS</td>
</tr>
<tr>
<td>011</td>
<td>DS</td>
</tr>
<tr>
<td>100</td>
<td>FS</td>
</tr>
<tr>
<td>101</td>
<td>GS</td>
</tr>
<tr>
<td>110</td>
<td>do not use</td>
</tr>
<tr>
<td>111</td>
<td>do not use</td>
</tr>
</tbody>
</table>

### 10.2.3.4 Encoding of Address Mode

Except for special instructions, such as PUSH or POP, where the addressing mode is pre-determined, the addressing mode for the current instruction is specified by addressing bytes following the primary opcode. The primary addressing byte is the "mod r/m" byte, and a second byte of addressing information, the "s-i-b" (scale-index-base) byte, can be specified.

The s-i-b byte (scale-index-base byte) is specified when using 32-bit addressing mode and the "mod r/m" byte has r/m = 100 and mod = 00, 01 or 10. When the sib byte is present, the 32-bit addressing mode is a function of the mod, ss, index, and base fields.

The primary addressing byte, the "mod r/m" byte, also contains three bits (shown as TTT in Figure 10.1) sometimes used as an extension of the primary opcode. The three bits, however, may also be used as a register field (reg).

When calculating an effective address, either 16-bit addressing or 32-bit addressing is used. 16-bit addressing uses 16-bit address components to calculate the effective address while 32-bit addressing uses 32-bit address components to calculate the effective address. When 16-bit addressing is used, the "mod r/m" byte is interpreted as a 16-bit addressing mode specifier. When 32-bit addressing is used, the "mod r/m" byte is interpreted as a 32-bit addressing mode specifier.

Tables on the following three pages define all encodings of all 16-bit addressing modes and 32-bit addressing modes.
## INSTRUCTION FORMAT AND TIMING

### Encoding of 16-bit Address Mode with “mod r/m” Byte

<table>
<thead>
<tr>
<th>mod r/m</th>
<th>Effective Address</th>
<th>mod r/m</th>
<th>Effective Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>00 000</td>
<td>DS:[BX + SI]</td>
<td>10 000</td>
<td>DS:[BX + SI + d16]</td>
</tr>
<tr>
<td>00 001</td>
<td>DS:[BX + DI]</td>
<td>10 001</td>
<td>DS:[BX + DI + d16]</td>
</tr>
<tr>
<td>00 010</td>
<td>SS:[BP + SI]</td>
<td>10 010</td>
<td>SS:[BP + SI + d16]</td>
</tr>
<tr>
<td>00 011</td>
<td>SS:[BP + DI]</td>
<td>10 011</td>
<td>SS:[BP + DI + d16]</td>
</tr>
<tr>
<td>00 100</td>
<td>DS:[SI]</td>
<td>10 100</td>
<td>DS:[SI + d16]</td>
</tr>
<tr>
<td>00 101</td>
<td>DS:[DI]</td>
<td>10 101</td>
<td>DS:[DI + d16]</td>
</tr>
<tr>
<td>00 110</td>
<td>DS:[d16]</td>
<td>10 110</td>
<td>SS:[BP + d16]</td>
</tr>
<tr>
<td>00 111</td>
<td>DS:[BX]</td>
<td>10 111</td>
<td>DS:[BX + d16]</td>
</tr>
<tr>
<td>01 000</td>
<td>DS:[BX + SI + d8]</td>
<td>11 000</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 001</td>
<td>DS:[BX + DI + d8]</td>
<td>11 001</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 010</td>
<td>SS:[BP + SI + d8]</td>
<td>11 010</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 011</td>
<td>SS:[BP + DI + d8]</td>
<td>11 011</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 100</td>
<td>DS:[SI + d8]</td>
<td>11 100</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 101</td>
<td>DS:[DI + d8]</td>
<td>11 101</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 110</td>
<td>SS:[BP + d8]</td>
<td>11 110</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 111</td>
<td>DS:[BX + d8]</td>
<td>11 111</td>
<td>register—see below</td>
</tr>
</tbody>
</table>

### Register Specified by r/m During 16-Bit Data Operations

<table>
<thead>
<tr>
<th>mod r/m</th>
<th>Function of w Field (when w = 0)</th>
<th>Function of w Field (when w = 1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 000</td>
<td>AL</td>
<td>AX</td>
</tr>
<tr>
<td>11 001</td>
<td>CL</td>
<td>CX</td>
</tr>
<tr>
<td>11 010</td>
<td>DL</td>
<td>DX</td>
</tr>
<tr>
<td>11 011</td>
<td>BL</td>
<td>BX</td>
</tr>
<tr>
<td>11 100</td>
<td>AH</td>
<td>SP</td>
</tr>
<tr>
<td>11 101</td>
<td>CH</td>
<td>BP</td>
</tr>
<tr>
<td>11 110</td>
<td>DH</td>
<td>SI</td>
</tr>
<tr>
<td>11 111</td>
<td>BH</td>
<td>DI</td>
</tr>
</tbody>
</table>

### Register Specified by r/m During 32-Bit Data Operations

<table>
<thead>
<tr>
<th>mod r/m</th>
<th>Function of w Field (when w = 0)</th>
<th>Function of w Field (when w = 1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 000</td>
<td>AL</td>
<td>EAX</td>
</tr>
<tr>
<td>11 001</td>
<td>CL</td>
<td>ECX</td>
</tr>
<tr>
<td>11 010</td>
<td>DL</td>
<td>EDX</td>
</tr>
<tr>
<td>11 011</td>
<td>BL</td>
<td>EBX</td>
</tr>
<tr>
<td>11 100</td>
<td>AH</td>
<td>ESP</td>
</tr>
<tr>
<td>11 101</td>
<td>CH</td>
<td>EBP</td>
</tr>
<tr>
<td>11 110</td>
<td>DH</td>
<td>ESI</td>
</tr>
<tr>
<td>11 111</td>
<td>BH</td>
<td>EDI</td>
</tr>
</tbody>
</table>
### Encoding of 32-bit Address Mode with “mod r/m” byte (no “s-i-b” byte present):

<table>
<thead>
<tr>
<th>mod r/m</th>
<th>Effective Address</th>
<th>mod r/m</th>
<th>Effective Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>00 000</td>
<td>DS:[EAX]</td>
<td>10 000</td>
<td>DS:[EAX + d32]</td>
</tr>
<tr>
<td>00 001</td>
<td>DS:[ECX]</td>
<td>10 001</td>
<td>DS:[ECX + d32]</td>
</tr>
<tr>
<td>00 010</td>
<td>DS:[EDX]</td>
<td>10 010</td>
<td>DS:[EDX + d32]</td>
</tr>
<tr>
<td>00 011</td>
<td>DS:[EBX]</td>
<td>10 011</td>
<td>DS:[EBX + d32]</td>
</tr>
<tr>
<td>00 100</td>
<td>s-i-b is present</td>
<td>10 100</td>
<td>s-i-b is present</td>
</tr>
<tr>
<td>00 101</td>
<td>DS:d32</td>
<td>10 101</td>
<td>SS:[EBP + d32]</td>
</tr>
<tr>
<td>00 110</td>
<td>DS:[ESI]</td>
<td>10 110</td>
<td>DS:[ESI + d32]</td>
</tr>
<tr>
<td>00 111</td>
<td>DS:[EDI]</td>
<td>10 111</td>
<td>DS:[EDI + d32]</td>
</tr>
<tr>
<td>01 000</td>
<td>DS:[EAX + d8]</td>
<td>11 000</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 001</td>
<td>DS:[ECX + d8]</td>
<td>11 001</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 010</td>
<td>DS:[EDX + d8]</td>
<td>11 010</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 011</td>
<td>DS:[EBX + d8]</td>
<td>11 011</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 100</td>
<td>s-i-b is present</td>
<td>11 100</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 101</td>
<td>SS:[EBP + d8]</td>
<td>11 101</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 110</td>
<td>DS:[ESI + d8]</td>
<td>11 110</td>
<td>register—see below</td>
</tr>
<tr>
<td>01 111</td>
<td>DS:[EDI + d8]</td>
<td>11 111</td>
<td>register—see below</td>
</tr>
</tbody>
</table>

### Register Specified by reg or r/m during 16-Bit Data Operations:

<table>
<thead>
<tr>
<th>mod r/m</th>
<th>Function of w field</th>
<th>Function of w field</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>(when w = 0)</td>
<td>(when w = 1)</td>
</tr>
<tr>
<td>11 000</td>
<td>AL</td>
<td>AX</td>
</tr>
<tr>
<td>11 001</td>
<td>CL</td>
<td>CX</td>
</tr>
<tr>
<td>11 010</td>
<td>DL</td>
<td>DX</td>
</tr>
<tr>
<td>11 011</td>
<td>BL</td>
<td>BX</td>
</tr>
<tr>
<td>11 100</td>
<td>AH</td>
<td>SP</td>
</tr>
<tr>
<td>11 101</td>
<td>CH</td>
<td>BP</td>
</tr>
<tr>
<td>11 110</td>
<td>DH</td>
<td>SI</td>
</tr>
<tr>
<td>11 111</td>
<td>BH</td>
<td>DI</td>
</tr>
</tbody>
</table>

### Register Specified by reg or r/m during 32-Bit Data Operations:

<table>
<thead>
<tr>
<th>mod r/m</th>
<th>Function of w field</th>
<th>Function of w field</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>(when w = 0)</td>
<td>(when w = 1)</td>
</tr>
<tr>
<td>11 000</td>
<td>AL</td>
<td>EAX</td>
</tr>
<tr>
<td>11 001</td>
<td>CL</td>
<td>ECX</td>
</tr>
<tr>
<td>11 010</td>
<td>DL</td>
<td>EDX</td>
</tr>
<tr>
<td>11 011</td>
<td>BL</td>
<td>EBX</td>
</tr>
<tr>
<td>11 100</td>
<td>AH</td>
<td>ESP</td>
</tr>
<tr>
<td>11 101</td>
<td>CH</td>
<td>EBP</td>
</tr>
<tr>
<td>11 110</td>
<td>DH</td>
<td>ESI</td>
</tr>
<tr>
<td>11 111</td>
<td>BH</td>
<td>EDI</td>
</tr>
</tbody>
</table>
# INSTRUCTION FORMAT AND TIMING

## Encoding of 32-bit Address Mode ("mod r/m" byte and "s-i-b" byte present):  

<table>
<thead>
<tr>
<th>mod base</th>
<th>Effective Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>00 000</td>
<td>DS:[EAX + (scaled index)]</td>
</tr>
<tr>
<td>00 001</td>
<td>DS:[ECX + (scaled index)]</td>
</tr>
<tr>
<td>00 010</td>
<td>DS:[EDX + (scaled index)]</td>
</tr>
<tr>
<td>00 011</td>
<td>DS:[EBX + (scaled index)]</td>
</tr>
<tr>
<td>00 100</td>
<td>SS:[ESP + (scaled index)]</td>
</tr>
<tr>
<td>00 101</td>
<td>DS:[d32 + (scaled index)]</td>
</tr>
<tr>
<td>00 110</td>
<td>DS:[ESI + (scaled index)]</td>
</tr>
<tr>
<td>00 111</td>
<td>DS:[EDI + (scaled index)]</td>
</tr>
<tr>
<td>01 000</td>
<td>DS:[EAX + (scaled index) + d8]</td>
</tr>
<tr>
<td>01 001</td>
<td>DS:[ECX + (scaled index) + d8]</td>
</tr>
<tr>
<td>01 010</td>
<td>DS:[EDX + (scaled index) + d8]</td>
</tr>
<tr>
<td>01 011</td>
<td>DS:[EBX + (scaled index) + d8]</td>
</tr>
<tr>
<td>01 100</td>
<td>SS:[ESP + (scaled index) + d8]</td>
</tr>
<tr>
<td>01 101</td>
<td>SS:[EBP + (scaled index) + d8]</td>
</tr>
<tr>
<td>01 110</td>
<td>DS:[ESI + (scaled index) + d8]</td>
</tr>
<tr>
<td>01 111</td>
<td>DS:[EDI + (scaled index) + d8]</td>
</tr>
<tr>
<td>10 000</td>
<td>DS:[EAX + (scaled index) + d32]</td>
</tr>
<tr>
<td>10 001</td>
<td>DS:[ECX + (scaled index) + d32]</td>
</tr>
<tr>
<td>10 010</td>
<td>DS:[EDX + (scaled index) + d32]</td>
</tr>
<tr>
<td>10 011</td>
<td>DS:[EBX + (scaled index) + d32]</td>
</tr>
<tr>
<td>10 100</td>
<td>SS:[ESP + (scaled index) + d32]</td>
</tr>
<tr>
<td>10 101</td>
<td>SS:[EBP + (scaled index) + d32]</td>
</tr>
<tr>
<td>10 110</td>
<td>DS:[ESI + (scaled index) + d32]</td>
</tr>
<tr>
<td>10 111</td>
<td>DS:[EDI + (scaled index) + d32]</td>
</tr>
</tbody>
</table>

### Scale Factor Table

<table>
<thead>
<tr>
<th>ss</th>
<th>Scale Factor</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>x1</td>
</tr>
<tr>
<td>01</td>
<td>x2</td>
</tr>
<tr>
<td>10</td>
<td>x4</td>
</tr>
<tr>
<td>11</td>
<td>x8</td>
</tr>
</tbody>
</table>

### Index Register Table

<table>
<thead>
<tr>
<th>Index</th>
<th>Index Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>EAX</td>
</tr>
<tr>
<td>001</td>
<td>ECX</td>
</tr>
<tr>
<td>010</td>
<td>EDX</td>
</tr>
<tr>
<td>011</td>
<td>EBX</td>
</tr>
<tr>
<td>100</td>
<td>no index reg**</td>
</tr>
<tr>
<td>101</td>
<td>EBP</td>
</tr>
<tr>
<td>110</td>
<td>ESI</td>
</tr>
<tr>
<td>111</td>
<td>EDI</td>
</tr>
</tbody>
</table>

**IMPORTANT NOTE:**  
When index field is 100, indicating "no index register," then ss field MUST equal 00. If index is 100 and ss does not equal 00, the effective address is undefined.

### Mod field in "mod r/m" byte; ss, index, base fields in "s-i-b" byte.

**NOTE:**

---

E-26
**10.2.3.5 Encoding of Operation Direction (d) Field**

In many two-operand instructions the d field is present to indicate which operand is considered the source and which is the destination.

<table>
<thead>
<tr>
<th>d</th>
<th>Direction of Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Register/Memory &lt;- Register</td>
</tr>
<tr>
<td></td>
<td>&quot;reg&quot; Field Indicates Source Operand; &quot;mod r/m&quot; or &quot;mod ss index base&quot; Indicates Destination Operand</td>
</tr>
<tr>
<td>1</td>
<td>Register &lt;- Register/Memory</td>
</tr>
<tr>
<td></td>
<td>&quot;reg&quot; Field Indicates Destination Operand; &quot;mod r/m&quot; or &quot;mod ss index base&quot; Indicates Source Operand</td>
</tr>
</tbody>
</table>

**10.2.3.6 Encoding of Sign-Extend (s) Field**

The s field occurs primarily to instructions with immediate data fields. The s field has an effect only if the size of the immediate data is 8 bits and is being placed in a 16-bit or 32-bit destination.

| s | Effect on Immediate Data8 | Effect on \("\) Immediate Data 16|32 |
|---|---------------------------|---------------------------------|
| 0 | None                      | None                            |
| 1 | Sign-Extend Data8 to Fill 16-Bit or 32-Bit Destination | None |

**10.2.3.7 Encoding of Conditional Test (tttn) Field**

For the conditional instructions (conditional jumps and set on condition), tttn is encoded with n indicating to use the condition \(n = 0\) or its negation \(n = 1\), and tt giving the condition to test.

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Condition</th>
<th>tttn</th>
</tr>
</thead>
<tbody>
<tr>
<td>O</td>
<td>Overflow</td>
<td>0000</td>
</tr>
<tr>
<td>NO</td>
<td>No Overflow</td>
<td>0001</td>
</tr>
<tr>
<td>B/NAE</td>
<td>Below/Not Above or Equal</td>
<td>0010</td>
</tr>
<tr>
<td>NB/AE</td>
<td>Not Below/Above or Equal</td>
<td>0011</td>
</tr>
<tr>
<td>E/Z</td>
<td>Equal/Zero</td>
<td>0100</td>
</tr>
<tr>
<td>NE/NZ</td>
<td>Not Equal/Not Zero</td>
<td>0101</td>
</tr>
<tr>
<td>BE/NA</td>
<td>Below or Equal/Not Above</td>
<td>0110</td>
</tr>
<tr>
<td>NBE/A</td>
<td>Not Below or Equal/Above</td>
<td>0111</td>
</tr>
<tr>
<td>S</td>
<td>Sign</td>
<td>1000</td>
</tr>
<tr>
<td>NS</td>
<td>Not Sign</td>
<td>1001</td>
</tr>
<tr>
<td>P/PE</td>
<td>Parity/Parity Even</td>
<td>1010</td>
</tr>
<tr>
<td>NP/PO</td>
<td>Not Parity/Parity Odd</td>
<td>1011</td>
</tr>
<tr>
<td>L/NGE</td>
<td>Less Than/Not Greater or Equal</td>
<td>1100</td>
</tr>
<tr>
<td>NL/GE</td>
<td>Not Less Than/Greater or Equal</td>
<td>1101</td>
</tr>
<tr>
<td>LE/NG</td>
<td>Less Than or Equal/Greater Than</td>
<td>1110</td>
</tr>
<tr>
<td>NLE/G</td>
<td>Not Less or Equal/Greater Than</td>
<td>1111</td>
</tr>
</tbody>
</table>

**10.2.3.8 Encoding of Control or Debug or Test Register (eee) Field**

For the loading and storing of the Control, Debug and Test registers.

<table>
<thead>
<tr>
<th>When Interpreted as Control Register Field</th>
<th>eee Code</th>
<th>Reg Name</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>000</td>
<td>CR0</td>
</tr>
<tr>
<td></td>
<td>010</td>
<td>CR2</td>
</tr>
<tr>
<td></td>
<td>011</td>
<td>CR3</td>
</tr>
<tr>
<td>Do not use any other encoding</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>When Interpreted as Debug Register Field</th>
<th>eee Code</th>
<th>Reg Name</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>000</td>
<td>DR0</td>
</tr>
<tr>
<td></td>
<td>001</td>
<td>DR1</td>
</tr>
<tr>
<td></td>
<td>010</td>
<td>DR2</td>
</tr>
<tr>
<td></td>
<td>011</td>
<td>DR3</td>
</tr>
<tr>
<td></td>
<td>110</td>
<td>DR6</td>
</tr>
<tr>
<td></td>
<td>111</td>
<td>DR7</td>
</tr>
<tr>
<td>Do not use any other encoding</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>When Interpreted as Test Register Field</th>
<th>eee Code</th>
<th>Reg Name</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>011</td>
<td>TR3</td>
</tr>
<tr>
<td></td>
<td>100</td>
<td>TR4</td>
</tr>
<tr>
<td></td>
<td>101</td>
<td>TR5</td>
</tr>
<tr>
<td></td>
<td>110</td>
<td>TR6</td>
</tr>
<tr>
<td></td>
<td>111</td>
<td>TR7</td>
</tr>
<tr>
<td>Do not use any other encoding</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
INSTRUCTION FORMAT AND TIMING

<table>
<thead>
<tr>
<th>Instruction</th>
<th>First Byte</th>
<th>Second Byte</th>
<th>Optional Fields</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>11011</td>
<td>OPA</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td>11011</td>
<td>MF</td>
<td>OPA</td>
</tr>
<tr>
<td>3</td>
<td>11011</td>
<td>d</td>
<td>P</td>
</tr>
<tr>
<td>4</td>
<td>11011</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>11011</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

15–11 10 9 8 7 6 5 4 3 2 1 0

10.2.4 ENCODING OF FLOATING POINT INSTRUCTION FIELDS

Instructions for the FPU assume one of the five forms shown in the following table. In all cases, instructions are at least two bytes long and begin with the bit pattern 11011B.

- **OP** = Instruction opcode, possible split into two fields OPA and OPB
- **MF** = Memory Format
  - 00—32-bit real
  - 01—32-bit integer
  - 10—64-bit real
  - 11—16-bit integer
- **P** = Pop
  - 0—Do not pop stack
  - 1—Pop stack after operation
- **d** = Destination
  - 0—Destination is ST(0)
  - 1—Destination is ST(i)
- **R XOR d** = 0—Destination (op) Source
  - **R XOR d** = 1—Source (op) Destination
- **ST(i)** = Register stack element i
  - 000 = Stack top
  - 001 = Second stack element
- 111 = Eighth stack element

**mod (Mode field)** and **r/m (Register/Memory specifier)** have the same interpretation as the corresponding fields of the integer instructions.

**s-i-b (Scale Index Base)** byte and **disp (displacement)** are optionally present in instructions that have mod and r/m fields. Their presence depends on the values of mod and r/m, as for integer instructions.
Numeric Exception Summary
APPENDIX F
NUMERIC EXCEPTION SUMMARY

The following table lists the instruction mnemonics in alphabetical order. For each mnemonic, it summarizes the exceptions that the instruction may cause. When writing numeric programs that may be used in an environment that employs numerics exception handlers, assembly-language programmers should be aware of the possible exceptions for each instruction in order to determine the need for exception synchronization. Chapter 18 explains the need for exception synchronization.

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Instruction</th>
<th>IS</th>
<th>I</th>
<th>D</th>
<th>Z</th>
<th>O</th>
<th>U</th>
<th>P</th>
</tr>
</thead>
<tbody>
<tr>
<td>F2XM1</td>
<td>$2^x - 1$</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FABS</td>
<td>Absolute value</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FADD(P)</td>
<td>Add real</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FBLD</td>
<td>BCD load</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FBSTP</td>
<td>BCD store and pop</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Y</td>
</tr>
<tr>
<td>FCHS</td>
<td>Change sign</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FCLEX</td>
<td>Clear exceptions</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FCOM(P)(P)</td>
<td>Compare register</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FCOS</td>
<td>Cosine</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FDECTP</td>
<td>Decrement stack pointer</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FDIV(R)(P)</td>
<td>Divide real</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FFREE</td>
<td>Free register</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FIADD</td>
<td>Integer add</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FICOM(P)</td>
<td>Integer compare</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FIDIV</td>
<td>Integer divide</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FIDIVR</td>
<td>Integer divide reversed</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FILD</td>
<td>Integer load</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FIMUL</td>
<td>Integer multiply</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FINCSTP</td>
<td>Increment stack pointer</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FINIT</td>
<td>Initialize processor</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FIST(P)</td>
<td>Integer store</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FISUB(R)</td>
<td>Integer subtract</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FLD extended or stack</td>
<td>Load real</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLD single or double</td>
<td>Load real</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLD1</td>
<td>Load $+1.0$</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLDCW</td>
<td>Load Control word</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FLDENV</td>
<td>Load environment</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FLDL2E</td>
<td>Load $\log_e$</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FDLT2</td>
<td>Load $\log_2$</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FDLG2</td>
<td>Load $\log_{10}$</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FDLN2</td>
<td>Load $\log_2$</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLDPI</td>
<td>Load $\pi$</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FLDZ</td>
<td>Load $+0.0$</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FMUL(P)</td>
<td>Multiply real</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FNOP</td>
<td>No operation</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FPATAN</td>
<td>Partial arctangent</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FPREM</td>
<td>Partial remainder</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FPREM1</td>
<td>IEEE partial remainder</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
</tr>
<tr>
<td>FPTAN</td>
<td>Partial tangent</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FRNDINT</td>
<td>Round to integer</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FRSTOR</td>
<td>Restore state</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FSAVE</td>
<td>Save state</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FSSCALE</td>
<td>Scale</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>Mnemonic</td>
<td>Instruction</td>
<td>IS</td>
<td>I</td>
<td>D</td>
<td>Z</td>
<td>O</td>
<td>U</td>
<td>P</td>
</tr>
<tr>
<td>----------------</td>
<td>------------------------</td>
<td>----</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>FSIN</td>
<td>Sine</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FSINCOS</td>
<td>Sine and cosine</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FSORT</td>
<td>Square root</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FST(P) stack or extended</td>
<td></td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FST(P) single or double</td>
<td></td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FSTCW</td>
<td>Store real</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSTENV</td>
<td>Store control word</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSTSW (AX)</td>
<td>Store status word</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FSUB(R)(P)</td>
<td>Subtract real</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>FTST</td>
<td>Test</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FUCOM(P)(P)</td>
<td>Unordered compare real</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FWAIT</td>
<td>CPU Wait</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FXAM</td>
<td>Examine</td>
<td></td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FXCH</td>
<td>Exchange registers</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FXTRACT</td>
<td>Extract</td>
<td></td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FYL2X</td>
<td>Y \cdot \log_2 X</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FYL2XP1</td>
<td>Y \cdot \log_2(X + 1)</td>
<td>Y</td>
<td>Y</td>
<td>Y</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

IS — Invalid operand due to stack overflow/underflow
I — Invalid operand due to other cause
D — Denormal operand
Z — Zero-divide
O — Overflow
U — Underflow
P — Inexact result (precision)
Code Optimization
The Intel486 processor is binary-compatible with the Intel386 DX and SX processors. Only three new application-level instructions have been added, which are useful in special situations. Any existing 8086/8088, 80286 and Intel386 processor applications will be able to execute on the Intel486 processor immediately without any modification or recompilation. Any compiler that currently generates code for the Intel386 processor family will also generate code that will run on the Intel486 processor without any modifications.

However, there are certain code-optimization techniques which will make applications execute faster on the Intel486 processor with only minor or no change to their performance on the Intel386 DX or SX processor, except possibly for code size differences. These techniques have to do with instruction sequence selection and instruction scheduling to take advantage of the internal pipelined execution units of the Intel486 processor and the large on-chip cache.

G.1 ADDRESSING MODES

Like the Intel386 processors, the Intel486 processor needs an additional clock cycle to generate an effective address when an index register is used. Therefore, if only one indexing component is used (i.e., not both a base register and an index register), and scaling is not necessary, then it is faster to use the register as a base rather than an index. For example:

```
mov eax, [esi] ; use esi as base
mov eax, [esi*] ; use esi as index, 1 clock penalty
```

If both base and index are used, or if scale indexing is necessary, then it is faster to use the combined addressing mode, even though it will take an additional clock cycle to execute.

When a register is used as the base component, an additional clock cycle is used if that register is the destination of the immediately preceding instruction (assuming all instructions are already in the prefetch queue). So to get the best performance, the two instructions should be separated by at least one other instruction. For example:

```
add esi, eax ; esi is destination register
mov eax, [esi] ; esi is base, 1 clock penalty
```

There are other hidden or implicit usages of destination and base registers, primarily the stack pointer register ESP. The ESP register is the implicit base of all PUSH/POP/RET instructions and it is the implicit destination for the CALL/ENTER/LEAVE/RET/PUSH/POP instruction. Therefore a LEAVE instruction followed immediately by a
CODE OPTIMIZATION

RET instruction will use one additional clock. But if the LEAVE and RET are rearranged so that they are separated by another instruction, then no such penalty is entailed. (See other recommendations regarding the LEAVE instruction.)

It is not necessary to separate back-to-back PUSH/POP instructions. The Intel486 processor will allow this sequence without incurring an additional clock.

All such instruction rearrangements of the instructions will not affect the performance of Intel386 processors.

The Intel486 processor will also take an additional clock to execute an instruction that has both an immediate data field and a memory offset field. For example:

```
mov dword ptr foo, 1234h ; both immediate and memory offset
mov dword ptr baz, 1234h
mov [ebp-21ilIill, 1234h
```

When it is necessary to use constants, it would still be more efficient to use immediate data instead of loading the constant into a register first. But if the same immediate data is used more than once, then it would be faster to load the constant in a register and then use the register multiple times. This optimization will not affect the performance of Intel386 processors. The following sequence is faster than the one above, if all instructions are in the prefetch queue, and because the instructions are shorter, it will actually make it easier to prefetch:

```
mov eax, 1234h
mov dword ptr foo, eax
mov dword ptr baz, eax
mov [ebp-2001], eax
```

G.2 PREFETCH UNIT

The Intel486 processor prefetch unit will access the on-chip cache to fill the prefetch queue whenever the cache is idle, and there is enough room in the queue for another cache line (16 bytes). If the prefetch queue becomes empty, it can take up to three additional clocks to start the next instruction. The prefetch queue is 32 bytes in size (2 cache lines).

Because data accesses always have priority over prefetch requests, keeping the cache busy with data access can lock out the prefetch unit.

Therefore it is important to arrange the instructions so that the memory bus is not used continuously by a series of memory reference instructions. The instructions should be rearranged so that there is a non-memory referencing instruction (such as a register/
register instruction) at least two clocks before the prefetch queue becomes exhausted. This will allow the prefetch unit to transfer a cache line into the queue. For example:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Length</th>
</tr>
</thead>
<tbody>
<tr>
<td>mov mem, 1234567h</td>
<td>10 bytes</td>
</tr>
<tr>
<td>mov mem, 1234567h</td>
<td>10 bytes</td>
</tr>
<tr>
<td>mov mem, 1234567h</td>
<td>10 bytes</td>
</tr>
<tr>
<td>mov mem, 1234567h</td>
<td>10 bytes</td>
</tr>
<tr>
<td>mov mem, 1234567h</td>
<td>10 bytes</td>
</tr>
<tr>
<td>add reg, reg</td>
<td>2 bytes</td>
</tr>
</tbody>
</table>

If the prefetch queue started out full, then by the third MOV instruction, there is enough room for another cache line in the queue, but because the memory bus is continuously being used, there is no time for the transfer from the cache to the prefetch queue. If a non-memory instruction is not inserted before or after the third MOV instruction, the queue will be exhausted by the fourth MOV instruction. In this case, the instructions should be rearranged so the ADD instruction is before or after the third MOV instruction, to allow the cache to transfer another instruction line to the prefetch unit.

No such rearrangements of the instructions will affect the performance of the Intel386 DX processor.

**G.3 CACHE AND CODE ALIGNMENT**

On the Intel386 DX processor, the destination of any JUMP/CALL/RET instructions should be aligned on a 0-mod-4 address, this helps the instruction prefetch unit in filling the prefetch queue as quickly as possible, since fetches are done 4-bytes at a time on aligned boundaries. On the Intel486 processor, because of the on-chip cache, any instruction fetch will fetch 16 bytes to fill a cache line. Therefore better performance can be obtained by aligning JUMP/CALL/RET destinations at 0-mod-16 addresses.

However, aligning at 0-mod-16 will cause the code to grow bigger, and the tradeoff between execution speed and code size is important.

Therefore, it is recommended that only the function entry address (i.e., destination of CALL instructions) be aligned on a 0-mod-16 address; while all labels (i.e., destination of JUMP instructions) will continue to be aligned on 0-mod-4 addresses.

On the Intel486 processor, it takes up to five additional clocks to start execution of an instruction if it is split across two 16-byte cache lines. For example, if a CALL instruction ends at address 0x0000000E and the next instruction is a multiple-byte instruction, then
upon return from the CALL, the processor must take five additional clocks to fill the prefetch queue if the target instruction is not already in the cache. Even if the target instruction is already in the cache, it will take an additional 2 clocks to transfer it into the prefetch unit.

So if the compiler knows the alignment of the destination, then it will be faster to insert a filler instruction so that the multiple-byte instruction starts on an aligned address. This can be done either by rearranging the instructions or actually inserting a NOP instruction.

Such instruction alignments will also improve the performance on the Intel386 processors.

**G.4 NOP INSTRUCTIONS**

Sometimes programs need filler between instructions to align them. On the Intel386 and Intel486 processors, there is a one-byte NOP instruction which is really an exchange EAX with EAX.

Other lengths can be executed in a single clock. The table below lists some.

```
1-byte inc reg ; will modify register and flags
2-bytes mov reg, reg ; true NOP
3-bytes lea reg, 0[reg] ; true NOP, use 8-bit displacement
5-bytes mov eax, 0 ; will modify eax register
5-bytes add eax, 0 ; will modify flags
6-bytes lea reg, 0[eax] ; true NOP, use 32-bit displacement
```

Additionally, many of the Intel386/Intel486 processor instructions have several forms and lengths, using different-sized immediate data or different-sized memory offsets. Also some instructions have shorter forms if the destination register is EAX/AX/AL.

Not all instructions with different forms will execute in the same clocks. An example where different forms will execute in different clocks is the PUSH/POP REG instructions, if they are coded in the one-byte form, they will execute in one clock, but if coded in the 2-byte form, they will execute in 4 clocks.

The NOP replacement instructions will also execute faster than the XCHG instruction on Intel386 processors. Using different forms of the same instruction will not affect performance on the Intel386 processor.
The Intel486 processor can execute most of the frequently-used instructions (such as register load/store, register ALU operations, etc.) in one clock. However, unlike the Intel386 processor, some of the memory operations now take more clocks than the corresponding register instructions. For example, the PUSH MEM instruction:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Intel386™ DX CPU Clocks</th>
<th>Intel486™ CPU Clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>mov reg, mem</td>
<td>4</td>
<td>1</td>
</tr>
<tr>
<td>push reg</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>push mem</td>
<td>5</td>
<td>4</td>
</tr>
</tbody>
</table>

So for the Intel486 processor, loading a value from memory into a register first and then pushing that register will result in a net saving of 2 clocks; but for the Intel386 DX processor, the same instruction sequence will result in a net loss of one clock. However, in order to load the value into a register on the Intel486 processor, an empty register must be found; if the action of loading the value will destroy a value in a register that may be re-used later, then the saving may be negated by the loss of the re-usable value.

Another example is the LEAVE instruction:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Intel386™ DX CPU Clocks</th>
<th>Intel486™ CPU Clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>mov esp, ebp</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>pop ebp</td>
<td>4</td>
<td>1 + 1 (esp. penalty)</td>
</tr>
<tr>
<td>leave</td>
<td>4</td>
<td>5</td>
</tr>
</tbody>
</table>

Again, for the Intel486 processor, doing the MOV/POP sequence will result in a net saving of 2 clocks over the LEAVE instruction; while on the Intel386 DX processor, the LEAVE instruction is both faster and shorter. However, because the first MOV instruction uses ESP as the destination register, and the POP instruction also implicitly uses the ESP register as a base (as mentioned above), this sequence will result in a one clock penalty unless the two instructions are separated by another instruction. If it is possible to rearrange the instructions so the MOV/POP instructions are separated by a useful instruction, then the net savings over a LEAVE instruction is 3 clocks on the Intel486 processor.

Because the Intel486 processor can operate with operands in registers faster than out of memory (just like most other architectures), it is important to have good register allocation and value tracking optimizations in any compiler. On the other hand, there is no
savings in loading up every value before using it, as in a RISC architecture. The Intel486 processor can perform `reg, mem` type ALU operations as fast as `load/op/store` sequences. For example, for the assignment

\[ \text{mem1} = \text{mem1} + \text{mem2} \]

the following instruction sequences could be used, with varying total clock counts on the Intel386 DX and SX processor, but identical clock counts on the Intel486 processor:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Intel386™ DX CPU Clocks</th>
<th>Intel486™ CPU Clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>mov eax, mem1</td>
<td>4</td>
<td>1</td>
</tr>
<tr>
<td>mov ebx, mem2</td>
<td>4</td>
<td>1</td>
</tr>
<tr>
<td>add eax, ebx</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>mov mem1, eax</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>mov eax, mem1</td>
<td>4</td>
<td>1</td>
</tr>
<tr>
<td>add eax, mem2</td>
<td>6</td>
<td>2</td>
</tr>
<tr>
<td>mov mem1, eax</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>mov eax, mem1</td>
<td>4</td>
<td>1</td>
</tr>
<tr>
<td>add mem2, eax</td>
<td>7</td>
<td>3</td>
</tr>
</tbody>
</table>

The MOVZX is another example where the Intel486 processor can execute faster using simple instructions, if the destination is a register that is also byte addressable. For example, loading a byte value:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Intel386™ DX CPU Clocks</th>
<th>Intel486™ CPU Clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>movzx eax, mem1</td>
<td>6</td>
<td>3 + 1 (0Fh prefix)</td>
</tr>
<tr>
<td>xor eax, eax</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>movb al, mem1</td>
<td>4</td>
<td>1</td>
</tr>
</tbody>
</table>

So for the Intel486 processor, clearing the register first and then loading the byte value may result in a net saving of two clocks (depending on whether the prefix decode clock can be overlapped with the previous instruction, see Section G.8 on Prefix opcodes), while there is no difference in performance on the Intel386 DX processor.

**G.6 CONDITION CODES**

In some high level languages, it is sometimes necessary to convert the result of a boolean condition (e.g., equality, greater-than or less-than, etc.) into a true or false (i.e., 0/1) value. The Intel386 and Intel486 processors normally maintain the results of comparisons in the flags register, so in order to convert the result of a comparison into a true/false value, it is necessary to convert the flags settings into an integer value.
The Intel386 and Intel486 processors have a set of SETcc instructions which will do such conversions, however, the SETcc instructions take 3 or 4 clocks to execute on the Intel486 processor depending on whether the condition being tested for is true or false. Specifically while comparing unsigned values for greater-than or less-than, there is an optional sequence to use. For example, if “x” and “y” are both unsigned values, and “x” is loaded into register eax and “y” is loaded in register ecx, then the code for “(x < y)” could be generated in several ways:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Intel386™ DX CPU Clocks</th>
<th>Intel486™ CPU Clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>cmp eax, ecx</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>mov eax, 0</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>jnb L1</td>
<td>7 + m/3</td>
<td>3/1</td>
</tr>
<tr>
<td>mov eax, 1</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>L1:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>cmp eax, ecx</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>setb al</td>
<td>4/5</td>
<td>4/3</td>
</tr>
<tr>
<td>movsx eax, al</td>
<td>3</td>
<td>3</td>
</tr>
<tr>
<td>cmp eax, ecx</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>sbb eax, eax</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>neg eax</td>
<td>2</td>
<td>1</td>
</tr>
</tbody>
</table>

So using the SBB instruction to capture the flags setting of an unsigned compare gives the fastest performance, without breaking the prefetch pipeline because there are no jumps involved. Note that although this is specific for the “(x < y)” condition, it is possible to transform other tests to this form by either negating the condition or by exchanging the operands.

Such condition code instruction replacements will also improve the performance on the Intel386 CPUs.

G.7 STRING INSTRUCTIONS

Like the Intel386 DX processor, the Intel486 processor executes string instructions slower than the load/store instructions. For example, the LODS instruction:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Intel386™ DX CPU Clocks</th>
<th>Intel486™ CPU Clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>mov eax, [esi]</td>
<td>4</td>
<td>1</td>
</tr>
<tr>
<td>add esi, 4</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>lods</td>
<td>5</td>
<td>4</td>
</tr>
</tbody>
</table>

The LODS instruction does more than the individual MOV instruction, it also updates the ESI register. However, if it is not necessary to have the register updated, then the MOV instruction will result in a net saving of 3 clocks on both the Intel386 DX and the Intel486 processors. The minor tradeoff is that the LODS instruction is shorter than the MOV instruction.
Also in a non-REPeated usage, individual MOV instructions will always be faster than the string MOVS instruction. And even in a REPeated loop, if the loop is small enough, it will be faster to use individual load/store instructions than to set up for a REPeated MOVS. The tradeoff again is speed vs. code space, with the REP MOVS loop being shorter but slower. However, as discussed above, a long sequence of load/store instructions will prevent the prefetch unit from filling the prefetch queue and slow the processor, so the recommendation is not to move more than 16 bytes with load/store instructions before a non-memory instruction to allow the prefetch unit to access the cache.

Similar optimizations can also be made for the STOS and other string instructions. Such string instruction replacements will also improve the performance on the Intel386 processor.

**G.8 FLOATING-POINT INSTRUCTIONS**

As with the Intel386 processor/Intel387 math coprocessor combination, the floating point unit of the processor is a separate execution unit and it operates in parallel with the integer unit, even though they are physically, on the same chip. Therefore any instruction sequence that allows the two independent units to execute in parallel will be faster.

Floating point instructions should not be placed one immediately after another. The instructions should be rearranged so that two floating point instructions are separated by other non-floating point instructions so the two units can execute in parallel. Pay particular attention to the clock counts of the floating point instruction, so sufficient number of integer instructions could be executed without causing the floating point unit to wait before the next floating point instruction is issued. Such rearrangements of the instructions will also improve the performance on the Intel386 processor/Intel387 math coprocessor, however, the clock counts used by the processor is much lower than the clock counts used by the Intel387 math coprocessor for the same floating point instructions.

As a reminder, any simple arrangements or movement of floating point values should not be done via the floating point unit, but rather through the integer unit with integer instructions. Also FWAIT’s are never required around simple floating point instructions.

**G.9 PREFIX OPCODES**

On either processor, all prefix opcodes, including 0Fh, segment override, operand size/addressing, bus-lock, repeat, etc. require an additional clock to decode. This clock can be overlapped with the execution of the previous instruction if it takes more than one clock to execute.

Therefore it will be faster to expand 16-bit operands to a full 32-bits and then operate on the 32-bit value instead of using the 66h prefix to operate on 16-bit operands.

If prefix opcodes must be used, try to rearrange the instructions so that the instruction with the prefix is after an instruction that takes multiple clocks to execute.
An additional reason for not using 16-bit operands is that if the destination of one instruction is a 16-bit register, and the immediately following instruction uses that register as a 32-bit operand, then there is a one clock penalty. Again, the two instructions should be separated by another instruction to avoid the penalty.

G.10 OVERLAPPED CLOCKS

As mentioned above, there are several situations where an instruction will take an extra clock to execute, but some of these extra clock penalties can overlap with one another. So an instruction that uses multiple features mentioned above will not necessarily have a total penalty that is the sum of the individual penalties.

In particular, the following combinations will overlap:

- Having an index register and an immediate field with a memory offset field will only cost a one clock penalty.
- Having a prefix opcode and using the result register of the previous instruction as a base will only cost a one clock penalty.
- Having a prefix opcode after a multi-clock instruction will not cost any additional clock penalty.

G.11 MISCELLANEOUS USAGE GUIDELINES

The instruction set of the Intel386 processors was designed with certain programming practices in mind. Many of these practices remain relevant in assembly-language programming for the Intel486 processor, and may be of interest in compiler design as well.

- Use the EAX register when possible. Many instructions are one byte shorter when the EAX register is used, such as loads and stores to memory when absolute addresses are used, transfers to other registers using the XCHG instruction, and operations using immediate operands.
- Use the D-data segment when possible. Instructions which deal with the D-space are one byte shorter than instructions which use the other data segments, because of the lack of a segment-override prefix.
- Emphasize short one-, two-, and three-byte instructions. Because instructions for the Intel486 processor begin and end on byte boundaries, it has been possible to provide many instruction encodings which are more compact than those for processors with word-aligned instruction sets. An instruction in a word-aligned instruction set must be either two or four bytes long (or longer). Byte alignment reduces code size and increases execution speed.
- Access 16-bit data with the MOVsx and MOVZX instructions. These instructions sign-extend and zero-extend word operands to doubleword length. This eliminates the need for an extra instruction to initialize the high word.
- For faster interrupt response, use the NMI interrupt when possible.
In place of using an ENTER instruction at lexical level 0, use a code sequence like:

```assembly
PUSH EBP
MOV EBP, ESP
SUB ESP, BYTE_COUNT
```

This executes in seven clock cycles, rather than ten.

The following techniques may be applied as optimizations to enhance the speed of a system after its basic functions have been implemented:

- The jump instructions come in two forms: one form has an eight-bit immediate for relative jumps in the range from 128 bytes back to 127 bytes forward, the other form has a full 32-bit displacement. Many assemblers use the long form in situations where the short form can be used. When it is clear that the short form may be used, explicitly specify the destination operand as being byte length. This tells the assembler to use the short form. If the assembler does not support this function, it will generate an error. Note that some assemblers perform this optimization automatically.

- Use the ESP register to reference the stack in the deepest level of subroutines. Don’t bother setting up the EBP register and stack frame.

- For fastest task switching, perform task switching in software. This allows a smaller processor state to be saved and restored. See Chapter 7 for a discussion of multitasking.

- Use the LEA instruction for adding registers together. When a base register and index register are used with the LEA instruction, the destination is loaded with their sum. The contents of the index register may be scaled by 2, 4, or 8.

- Use the LEA instruction for adding a constant to a register. When a base register and a displacement are used with the LEA instruction, the destination is loaded with their sum. The LEA instruction can be used with a base register, index register, scale factor, and displacement.

- Use integer move instructions to transfer floating-point data.

- Use the form of the RET instruction which takes an immediate value for byte-count, rather than an ADD ESP instruction. It saves one clock cycle and three bytes on every subroutine call.

- When several references are made to a variable addressed with a displacement, load the displacement into a register.

- The PUSH and POP instructions, when used with an operand in memory, take two more clock cycles to execute than an equivalent two-instruction sequence which moves the operand through a general register before pushing it on the stack.

- The LOOP instruction takes two more clock cycles to execute than the equivalent decrement and conditional jump instructions.

- The JECXZ instruction takes one more clock cycle to execute than the equivalent compare and conditional jump instructions.
Use ADD reg, reg instead of SHL reg, 1. The opcode length is the same, but the add will execute in one clock instead of three for the shift instruction. The flags are affected in the same way by both instructions, except that the add instruction sets the auxiliary carry flag (AF), while the shift instruction leaves it undefined.

Also, use ADC reg, reg instead of RCL reg, 1. As with in the previous case, the opcodes have identical lengths, but the add executes in the one clock versus three clocks for the rotate. However, note that RCL reg, 1 only affects OF and CF, while the add will additionally change SF, ZF, AF, and P.

The above also applies to the Intel386 CPU. Due to the different clock counts on the Intel386 CPU, the achievable speed improvement will be much less. Note that the substitutions given above do not negatively affect performance on the 286, since clock counts for replaced and replacing instruction is identical on that CPU.
APPENDIX H

REVISION HISTORY

Revision of the Intel486™ Microprocessor Family Programmer's Reference Manual contains many updates and improvements to the original version. A revision summary of major changes is listed below.

The sections significantly revised since version -001 are:

Section 3.11 The instructions INVD and WBINVD were included for clarification and the CPU detection code was updated in Figure 3-23.

Section 4.1.1 Clarified that the POPF and POPFD instructions have no affect on the RF and VM flags.

Section 5.3.4 Stated the absence of the Dirty bit in the page directory.

Section 6.2.2 Included B-bit clarification in the description of expand-down data segment ranges.

Section 6.5 Clarified that only a CALL instruction can use gates to transfer to more privileged levels.

Figure 6-9 Corrected by adding EFLAGS as part of the new stack.

Table 6-4 Corrected Combined Effect columns for page directory and page table protection.

Table 7-1 Corrected Exceptions and Error Code References made during a Task Switch.

Table 7-2 Clarified the NT flag as not changed due to JUMP.

Table 9-2 Changed description to show Faults from prefetching have a higher priority than NMI's.

Section 9.9.14 Clarified the state of the page table and page directory access bits following a page level fault.

Table 9-7 Corrected note 2 by stating the restartibility of an invalid-TSS exception is conditional.

Figure 10-2 Clarified that the most significant bits are used to disable modes.

Section 10.2 Added Intel486 SX microprocessor initialization.

Figure 11-1 Added GD bit, changed breakpoint addresses to linear and clarified hardwired bits must remain undefined.
Section 11.2.2  Description of the GD bit has been added.

Section 11.3.1.2 Clarified explanation that breakpoint reporting is independent of the GE/LE bit settings.

Section 12.3.1  Specification change for PCD and PWT bits.

Section 15.1.2  Corrected the Top of STack bits of the Status word.

Section 15.1.3  Described the rounding-control bits of the FPU Control Word as also affecting non-arithmetic instructions.

Figure 15-5  Clarified the presence of an Opcode for the CS selector.

Table 16-9  Added pseudodenormals to table.

Table 16-10  Deleted pseudodenormals as being part of the unsupported formats.

Table 16-11  Corrected final state of C₂ for Remainder instructions and Trigonometric instructions.

Section 16.2.3  Added description of the masked response returned by an FYL2X instruction as a result of division by zero.

Section 19.2.3.2  Added Intel486 SX CPU software emulation.

Table 22-1  Defined more completely the description of Exceptions and Interrupts.

Table 22-2  Corrected vector 6 description.

Section 24.1  Clarified the B-bit as also controlling the upper ADD range for expanded down.

Section 24.4.2  Described the ESP register to be unreliable when switching from 32-bit to 16-bit code then back to 32 bit.

Section 25.1  Clarified the ET-bit as being hardwired to 1 upon reset.

Section 26.1.3  Replaced B bit with D bit.

Table 26-2  Corrected effective address column.

Table 26-3  Corrected effective address column.

Section 26.2.2.2  Clarified m as a memory operand, and clarified the use of extended registers for m8 and m16.
Instruction Set

Clarified the AF flag as undefined for the AND instruction.

Flags clarified for BSF and BSR instructions.

For BT, BTC, BTR and BTS instructions the affect of the high-order bits in the immediate bit offset are clarified.

Added explanation for a CALL indirect-thru-memory in CALL instruction description.

Opcode for CMPXCHG instruction has been changed.

The OF flag has been clarified as undefined for the DAA instruction.

Corrected table describing the DIV instructions use of registers.

Clarified C1 flag to be zero for FCOM/FCOMP/FCOMPP instructions.

The CF and OF flags have been clarified for the IMUL instruction.

Corrected one of the INC opcodes.

Changed r/m to m for INS instruction.

Corrected interrupt-to-inner-privilege description of INT/INTO instructions.

Clarified Intel486 microprocessor detection for INVD and INVLPG instructions.

Gate descriptor types 6, 7, E and F have been redefined for the LAR instruction.

For LGS/LSS/LDS/LES/LFS instructions, a #UD fault has been described in protected mode.

Opcode has been corrected for LMSW instruction.

Added CMPXCHG and XADD instructions to list of LOCK usable instructions.

Clarified use of MOV r/m16, Sreg instruction for use in protected mode.

Corrected the clocks for the MUL instruction.

Clarified a POP-to-memory instruction and a POP eSP instruction.
Clarified a POP-to-memory instruction and a POP eSP instruction.

Clarified a PUSH-from-memory instruction.

The opcode for REP LODS has been corrected along with the destinations. Added note to NOT use the repeat prefix with the loop instruction.

The CF flag has been clarified for SHL and SHR instructions.

The description of the SBB and SUB instructions has been clarified.

The description of SETcc has been corrected for opcode 0F96H and 0F9FH.

Opcode for STI instruction has been corrected and Virtual Mode Exceptions have been defined.

Operation of XADD instruction has been fixed.

Added note that XCHG may be used in place of BSWAP for 16-bit data and fixed clock count.

Appendix A

Duplicate opcodes for TEST lb/lr and SHL have been deleted.

Position 82 (MOVB) on one-byte opcode map has been deleted.

Opcodes for MOV Td, Rd and MOV Rd, Td have been corrected.

Appendix E

Table 10.1

Added CWDE and CDQ instructions to CBW and CWD.

Corrected instruction format of REP LODS, REP MOVS and REP STOS instructions.

Corrected instruction format of LTR instruction.

Table 10.2

Corrected instruction format of REP INS and REP OUTS instructions.

Table 10.3

Corrected instruction format of FSTP 32-bit instruction.

Corrected instruction format of FUCOMPP, FSUBR ST(d), FDIV 64-bit, FDIV ST(d), and FDIVR ST(d) instructions.

Appendix G

Section G.11

Designation of ADD instead of SHL instruction and ADC instead of RCL instruction has been added.
Glossary
Abort: An exception which is completely unrecoverable, such as stack exception during an attempt to invoke an exception handler.

Address: See Logical Address, Linear Address, and Physical Address.

Address Space: The range of memory locations which may be accessed by an address.

Address-Size Prefix: An instruction prefix which selects the size of address offsets. Offsets may be 16- or 32-bit. The default address size is specified by the D bit in the code segment for the instruction. Use of the address-size prefix selects the non-default size.

Address Translation: The process of mapping addresses from one address space to another. Segmentation and paging both perform address translation.

Base Address: The address of the beginning of a data structure, such as a segment, descriptor table, page, or page table.

Base Register: A register used for addressing an operand relative to an address held in the register.

Base: (1) A term used in logarithms and exponentials. In both contexts, it is a number that is being raised to a power. The two equations \( y = \log \text{base } b \) of \( x \) and \( (by = x) \) are the same. (2) A number that defines the representation being used for a string of digits. Base 2 is the binary representation; base 10 is the decimal representation; base 16 is the hexadecimal representation. In each case, the base is the factor of increased significance for each succeeding digit (working up from the bottom). (3) See Base Address.

BCD: Binary Coded Decimal; a format for representing numbers in base 10. One byte is used for each digit of the number, with bit positions 0 to 3 specifying the value for the digit. The auxiliary carry flag is used to perform BCD arithmetic. The FPU supports a packed form of BCD, in which 18 digits and a sign bit are contained in an 80-bit operand.

Bias: A constant that is added to the true exponent of a real number to obtain the exponent field of that number’s floating-point representation in the FPU. To obtain the true exponent, you must subtract the bias from the given exponent. For example, the single real format has a bias of 127 whenever the given exponent is nonzero. If the 8-bit exponent field contains 10000011 (binary), which is 131 (decimal), the true exponent is \( 131 - 127 \), or +4. Also known as an excess representation, in this case excess -127.

Biased Exponent: The exponent as it appears in a floating-point representation of a number. The biased exponent is interpreted as an unsigned, positive number. In the above example, 131 is the biased exponent.
**Binary Coded Decimal:** A method of storing numbers that retains a base 10 representation. Each decimal digit occupies 4 full bits (one hexadecimal digit). The hexadecimal values A through F (1010 to 1111) are not used. The Intel486 processor supports a packed decimal format that consists of 9 bytes of binary coded decimal (18 decimal digits) and one sign byte.

**Binary Point:** An entity just like a decimal point, except that it exists in floating-point binary numbers. Each binary digit to the right of the binary point is multiplied by an increasing negative power of two.

**Bit Field:** A sequence of up to 32 bits which may start at any bit position of any byte address. The Intel486 processor has instructions for efficient operations on bit fields.

**Bit String:** A sequence of up to $2^{32} - 1$ bits which may start at any bit position of any byte address. The Intel486 processor has instructions for efficient operations on bit strings.

**Breakpoint:** An aid to program debugging in which the programmer specifies forms of memory access which generate exceptions. The exceptions invoke debugging software. The Intel486 processor supports software and hardware breakpoints. A software breakpoint is an instruction inserted into the program being debugged. When the INT 3 instruction is executed, a breakpoint occurs. A hardware breakpoint is set up by programming the debugging registers. The contents of the debugging registers specify the address, size, and type of reference for as many as four breakpoints. Unlike software breakpoints, hardware breakpoints can be applied to data.

**Byte:** An 8-bit quantity of memory; the smallest unit of memory referenced by an address.

**C3–C0:** The four “condition code” bits of the FPU status word. These bits are set to certain values by the compare, test, examine, and remainder functions of the FPU.

**Cache:** A small, fast memory which holds the active parts of a larger, slower memory.

**Cache Flush:** An operation which marks all cache lines as invalid. The Intel486 processor has instructions for flushing internal and external caches.

**Cache Line:** The smallest unit of storage which can be allocated in a cache. The internal cache of the Intel486 processor has a line size of 128 bits.

**Cache Line Fill:** An operation which loads an entire cache line using multiple read cycles to main memory.

**Cache Miss:** A request for access to memory which requires actually reading main memory.

**Call Gate:** A gate descriptor for invoking a procedure with a CALL or JUMP instruction.
**Characteristic:** A term used for some non-Intel computers, meaning the exponent field of a floating-point number.

**Chop:** In the FPU, to set one or more low-order bits of a real number to zero, yielding the nearest representable number in the direction of zero.

**Code Segment:** An address space which contains instructions; an executable segment. An instruction-fetch cycle must address a code segment. The type of information held in a segment is specified in its segment descriptor.

**Condition Code:** The four bits of the FPU status word that indicates the results of the compare, test, examine, and remainder functions of the FPU.

**Conforming Segment:** A code segment which executes with the RPL of the segment selector or the CPL of the calling program, whichever is less privileged.

**Context Switch:** See *Task Switch*.

**Control Word:** A 16-bit FPU register that the user can set, to determine the modes of computation the FPU will use and the exception interrupts that will be enabled.

**Coprocessor:** An extension to the base architecture and instruction set of a processor. The Intel387 numerics coprocessor is used to add floating-point arithmetic instructions and registers to the Intel386 processor. Coprocessors allow present-day systems to enjoy the architectural enhancements which will be available in future processor chips.

**CPL:** See *Current Privilege Level*.

**CPU:** Central Processor Unit. See *Processor*.

**Current Privilege Level (CPL):** The privilege level of the program which is executing. Normally, the privilege level is loaded from a code segment descriptor. It is loaded into the CS segment register, where it is visible to software as the two lowest bits of the register. When execution is transferred to a conforming code segment, the privilege level does not change. In this case, the CPL may be different from the privilege level specified in the descriptor (DPL).

**Data Segment:** An address space which contains data. As many as four data segments may be in use without reloading the segment registers. The type of information held in a segment is specified in its segment descriptor.

**Data Structure:** An area of memory defined for a particular use by hardware or software, such as a page table or task state segment (TSS).

**Debug Registers:** A set of registers used to specify as many as four hardware breakpoints. Unlike breakpoint instructions, which only can be used for code breakpoints, the debug registers can specify breakpoints in either code or data.
Denormal: A special form of floating-point number. On the FPU, a denormal is defined as a number that has a biased exponent of zero. By providing a significand with leading zeros, the range of possible negative exponents can be extended by the number of bits in the significand. Each leading zero is a bit of lost accuracy, so the extended exponent range is obtained by reducing significance.

Descriptor Privilege Level (DPL): The privilege level applied to a segment. The DPL is a field in the segment descriptor.

Descriptor Table: An array of segment descriptors. There are two kinds of descriptor tables: the Global Descriptor Table (GDT) and an arbitrary number of Local Descriptor Tables (LDTs).

Device Driver: A procedure or task used to manage a peripheral device, such as a disk drive.

Displacement: A constant used in calculating effective addresses. A displacement modifies the address independently of any scaled indexing. A displacement often is used to access operands which have a fixed relation to some other address, such as a field of a record in an array.

Double Extended: IEEE Std 754 term for the FPU’s extended format, with more exponent and significand bits than the double format and an explicit integer bit in the significand.

Double Format: A floating-point format supported by the FPU that consists of a sign, an 11-bit biased exponent, an implicit integer bit, and a 52-bit significand, a total of 64 explicit bits.

Doubleword: A 32-bit quantity of memory. The Intel486 processor allows 32-bit doublewords to begin at any byte address, but a performance penalty is taken when a doubleword crosses the boundary between two doublewords in physical memory.

DPL: See Descriptor Privilege Level.

Effective Address: The address produced from addressing-mode calculations. A base register, scaled index, and displacement may be used in the calculations.

Environment: The 14 or 28 (depending on addressing mode) bytes of FPU registers affected by the FSTENV and FLDENV instructions. It encompasses the entire state of the FPU, except for the 8 registers of the FPU stack. Included are the control word, status word, tag word, and the instruction, opcode, and operand information provided by interrupts.

ESC Instruction: An instruction encoding used for coprocessor instructions.
Exception: A forced call to a procedure or a task which is generated when the processor fails to interpret an instruction or when an INT \( n \) instruction is executed. Causes of exceptions include division by zero, stack overflow, undefined opcodes, and memory-protection violations. Exceptions are faults, traps, aborts, and software-initiated interrupts.

Exception Pointers: In the FPU, the indication used by exception handlers to identify the cause of an exception. This data consists of a pointer to the most recently executed ESC instruction and a pointer to the memory operand of this instruction, if it had a memory operand of this instruction, if it had a memory operand. An exception handler can use the FSTENV and FSAVE instructions to access these pointers.

Expand-Down Segment: A type of data segment in which the meaning of the segment limit is reversed. All other segments accept legal offsets from the base address to the base address plus the segment limit. An expand-down segment accepts legal addresses in two ranges: from 0 to one byte below the base address, and from one byte past the segment limit to the top of the address space.

Exponent: (1) Any number that indicates the power to which another number is raised. (2) The field of a floating-point number that indicates the magnitude of the number. This would fall under the above more general definition (1), except that a bias sometimes needs to be subtracted to obtain the correct power.

Extended Format: The FPU's implementation of the double extended format of IEEE Std 754. Extended format is the main floating-point format used by the FPU. It consists of a sign, a 15-bit biased exponent, and a significand with an explicit integer bit and 63 fractional-part bits.

External Cache: A cache memory provided outside of the processor chip. External caches can be added to any kind of processor which has external main memory. The Intel486 processor has instructions and page-table entry bits which are used to control external caches from software.

Far Pointer: A reference to memory which includes both a segment selector and an offset. Used to access memory when the segment selector has not been loaded into the processor, for example when making a procedure call from one segment to another.

Fault: An exception which is reported at the instruction boundary immediately before the instruction which generated the exception. When a fault is generated, enough of the state of the processor is restored to permit another attempt to execute the instruction which generated the fault. The fault handler is called with a return address which points to the faulting instruction, rather than the instruction which follows the faulting instruction. After the handler fixes the source of the exception, such as a segment or page which is not present in memory, the program is restarted.

Flat Model: A memory organization in which all segments are mapped to the same range of linear addresses. This organization removes segmentation from the environment of application programs to the greatest degree possible.
**Floating-Point Operand:** A representation for a number expressed as a base, a sign, a significand, and a signed exponent. The value of the number is the signed product of its significand and the base raised to the power of the exponent. Floating-point representations are more versatile than integer representations in two ways. First, they include fractions. Second, their exponent parts allow a much wider range of magnitude than possible with fixed-length integer representations.

**Floating-Point Unit (FPU):** The part of the Intel486 processor which contains the floating-point registers and performs the operations required by floating-point instructions.

**FPU:** See *Floating-Point Unit*.

**Flush:** See *Cache Flush*.

**Gate Descriptor:** A segment descriptor which can be the destination of a call or jump. A gate descriptor can be used to invoke a procedure or task in another privilege level. There are four types of gate descriptors: call gates, trap gates, interrupt gates, and task gates.

**GDT:** See *Global Descriptor Table*.

**Global Descriptor Table (GDT):** An array of segment descriptors for all programs in a system. There is only one GDT in a system.

**Gradual Underflow:** A method of handling the floating-point underflow error condition that minimizes the loss of accuracy in the result. If there is a denormal number that represents the correct result, the denormal is returned. Thus, digits are lost only to the extent of denormalization. Most computers return zero when underflow occurs, losing all significant digits.

**Handler:** A procedure or task which is called as a result of an exception or interrupt.

**Hit:** See *Cache Hit*.

**IDT:** See *Interrupt Descriptor Table*.

**IEEE Standard 754:** A set of formats and operations which apply to floating-point numbers. The formats cover 32-, 64-, and 80-bit operand sizes. The standard was developed by the Institute for Electrical and Electronics Engineers (IEEE). The FPU supports all operand sizes covered by the standard.

**Immediate Operand:** Data encoded in an instruction.

**Implicit Integer Bit:** A part of the significand in the single real and double real floating-point formats that is not explicitly given. In these formats, the entire given significand is considered to be the right of the binary point. A single implicit integer bit to the left of the binary point is always one, except in one case. When the exponent is the minimum (biased exponent is zero), the implicit integer bit is zero.
Indefinite: A special value that is returned by floating-point functions when the inputs are such that no other sensible answer is possible. For each floating-point format these exits one quiet NaN that is designated as the indefinite value. For binary integer formats, the negative number furthest from zero is often considered the indefinite value. For the FPU packed decimal format, the indefinite value contains all 1’s in the sign byte and the uppermost digits byte.

Index: A number used to access a table. An index is scaled (multiplied by shifting left) to account for the size of the operand. The scaled index is added to the base address of the table to get the address of the table entry.

Inexact: IEEE Std 754 term for the FPU’s precision exception.

Infinity: A floating-point result that has greater magnitude than any integer or any real number. It is often useful to consider infinity as another number, subject to special rules of arithmetic. All three Intel floating-point formats provide representations for +infinity and -infinity.

Initialization: The process of setting up the programming environment following reset. The processor begins execution in real-address mode. A few processor registers have defined states following reset, which permit execution to begin. Initial states of the segment registers allow memory to be accessed, even though no segment selectors have been loaded. The DR7 register (debug control register) is clear, so no breakpoint will occur during initialization. The real mode program can set up data structures such as descriptor tables and page tables, then transfer execution to a program running in protected mode.

Instruction Prefetch: Reading instructions into the processor from sequentially higher addresses in advance of execution; a technique for overlapping the execution of instructions.

Instruction Restart: An ability to make a second attempt to execute an instruction which generates an exception. Instruction restart is necessary for supporting virtual memory. When an application makes reference to a segment or page which is not present in memory, the application must be suspended in a way which allows restarting after the operating system has brought the segment or page into physical memory. Instruction restart restores enough of the processor state to allow the exception handler to be called with a return address pointing to the instruction which generated the exception, rather than the instruction following it.

Integer: A number (positive, negative, or zero) that is finite and has no fractional part. Integer can also mean the computer representation for such a number: a sequence of data bytes interpreted in a standard way. It is perfectly reasonable for integers to be represented in a floating-point format; this is what the FPU does whenever an integer is pushed onto the FPU stack.
**Integer Bit:** A part of the significand in floating-point formats. In these formats, the integer bit is the only part of the significand considered to be to the left of the binary point. The integer bit is always one, except in one case: when the exponent is the minimum (biased exponent is zero), the integer bit is zero. In the extended format the integer bit is explicit; in the single format and double format the integer bit is implicit; i.e., is not actually stored in memory.

**Internal Cache:** A cache memory on the processor chip. The Intel486 processor has 8K bytes of internal cache memory.

**Interrupt:** A forced transfer of program control caused by a hardware signal or execution of the INT n instruction. Interrupt handlers called by software are processed like exceptions.

**Interrupt Descriptor Table (IDT):** An array of gate descriptors for invoking the handlers associated with exceptions and interrupts. A handler may be invoked by a task gate, interrupt gate, or trap gate.

**Interrupt Gate:** A gate descriptor used to invoke an interrupt handler. An interrupt gate is different from a trap gate only in its effect on the IF flag. An interrupt gate clears the flag (disables interrupts) for the duration of the handler.

**Invalid:** Unallocated. Invalid cache lines do not cause cache hits. Valid cache lines have been loaded with data and may cause cache hits.

**Invalid Operation:** The exception condition for the FPU that covers all cases not covered by other exceptions. Included are FPU stack overflow and underflow, NaN inputs, illegal infinite inputs, out-of-range inputs, and inputs in unsupported formats.

**Label:** An identifier used to name places in the source code of a program, so that statements can refer to those places. Places named by labels include procedure entry points, beginning of blocks of data, and base addresses for descriptor tables.

**LDT:** See *Local Descriptor Table*.

**Linear Address:** A 32-bit address into a large, unsegmented address space. If paging is enabled, it translates the linear address into a physical address. If paging is not enabled, the linear address is used as the physical address.

**Local Descriptor Table (LDT):** An array of segment descriptors for one program. Each program may have its own LDT, a program may share its LDT with another program, or a program may have no LDT, in which case, it uses the global descriptor table (GDT).

**Locked Instructions:** Instructions which read and write a destination in memory without allowing other devices to become bus masters between the read cycle and the write cycle. This mechanism is necessary for supporting reliable communications among multiprocessors. The mechanism is invoked using the LOCK instruction prefix. Only certain instructions may be locked, and only when they have destination operands in memory (other uses of the LOCK prefix generate an invalid-opcode exception).
**Logical Address:** The number used by application programs to reference virtual memory. This number consists of two parts: a segment selector (16 bits) and an offset (32 bits). The segment selector is used to specify an independent, protected address space (segment). The offset is used as an address within that segment. Segmentation translates the logical address into a linear address.

**Long Integer:** An integer format supported by the FPU that consists of a 64-bit two's complement quantity.

**Long Real:** An older term for the FPU’s 64-bit double format.

**Main Memory:** The large memory, external to the processor, used for holding most instruction code and data. Generally built from cost-effective DRAM memory chips. May be used with the internal cache of the processor and an optional external cache.

**Mantissa:** A term used with some non-Intel computers for the significand of a floating-point number.

**Masked:** A term that can apply to each of the six FPU exceptions I, D, A, O U, P. An exception is masked if a corresponding bit in the FPU control word is set to one. If an exception is masked, the FPU will not generate an interrupt when the exception condition occurs; it will instead provide its own exception recovery.

**Memory Management:** Support for simplified models of memory; a process consisting of address translation and protection checks. There are two forms of memory management, segmentation and paging. Segmentation provides protected, independent address spaces (segments). Paging provides access to data structures larger than the available memory space by keeping them partly in memory and partly on disk.

**Microprocessor:** See *Processor*.

**Miss:** See *Cache Miss*.

**Mode:** (1) One of the FPU status word fields “rounding control” and “precision control” which programs can set, sense, save, and restore to control the execution of subsequent arithmetic operations. (2) See *Real-Address Mode, Protected Mode, Virtual-8086 Mode, Supervisor Mode, User Mode*.

**ModR/M Byte:** A byte following an instruction opcode which is used to specify instruction operands.

**MPU:** Micro-Processor Unit. See *Processor*.

**Multiprocessing:** Using more than one processor in a system. The Intel486 processor supports two kinds of multiprocessing: coprocessors, which are special-purpose performance-enhancing extensions to the architecture and instruction set, and multiple general-purpose processors, such as additional Intel486 processors.
Multisegmented Model: A memory organization in which different segments are mapped to different ranges of linear addresses. This organization uses segmentation to protect data structures from damage caused by program errors. For example, the stack can be kept from growing into memory occupied by instruction code.

Multitasking: Timesharing a processor among several programs, executing some number of instructions from each. The Intel486 processor has instructions and data structures which support multitasking.

NaN: An abbreviation for "Not a Number"; a floating-point quantity that does not represent any numeric or infinite quantity. NaN's should be returned by functions that encounter serious errors. If created during a sequence of calculations, they are transmitted to the final answer and can contain information about where the error occurred.

Near Pointer: A reference to memory without a segment selector; an offset. Used to access memory when the segment selector has already been loaded into the processor, for example when one procedure calls another within the same segment.

Normal: The representation of a number in a floating-point format in which the significand has an integer bit one (either explicit or implicit).

Normalize: Convert a denormal floating-point representation of a number to a normal representation.

Offset: A 16- or 32-bit number which specifies a memory location relative to the base address of a segment. A program's code segment descriptor specifies whether 16- or 32-bit offsets are the default. An address-size prefix specifies use of the non-default size.

Operand: Data in a register or in memory which an instruction reads or writes (or both).

Operand-Size Prefix: An instruction prefix which selects the sizes of integer operands. Operands may be 8- and 16-bit, or they may be 8- and 32-bit. The default operand size is specified by the D bit in the descriptor for the code segment which contains the instruction. Use of the operand-size prefix selects the non-default size.

Overflow: A floating-point exception condition in which the correct answer is finite, but has magnitude too great to be represented in the destination format. This kind of overflow (also called numeric overflow) is not to be confused with stack overflow.

Packed BCD: Packed Binary Coded Decimal; a format for representing numbers in base 10. One byte is used for each two digits of the number, with bit positions 0 to 3 specifying the value for the less significant digit and bit positions 4 to 7 specifying the value for the more significant digit. Packed BCD is one of the data types supported by the FPU.

Packed Decimal: An integer format supported by the FPU. A packed decimal number is a 10-byte quantity, with nine bytes of 18 binary coded decimal digits and one byte for the sign.
**Page Directory**: The first-level page table. The paging hardware of the Intel486 processor uses two levels of page tables, where the physical address produced by the first-level page table is the base address of the second-level page table. The use of two levels allows the second-level tables to be paged to disk.

**Page Directory Base Register (PDBR)**: A processor register which holds the base address of the page directory; same as the CR3 register. Because the contents of the PDBR register are loaded from the task state segment (TSS) during a task switch, each task can have its own page directory, so each can have a different mapping of virtual pages to physical pages.

**Page**: A 4K-byte block of neighboring memory locations; the unit of memory used by paging hardware.

**Page Table**: A table which maps part of a linear address to a physical address. The paging hardware of the Intel486 processor uses two levels of page tables, where the physical address produced by the first-level page table is the base address of the second-level page table. The use of two levels allows the second-level tables to be paged to disk.

**Page Table Entry**: A 32-bit data structure in memory used for paging. It includes the physical address for a page and the page's protection information. It is set up by operating system software and accessed by paging hardware.

**Paging**: A form of memory management used to simulate a large, unsegmented address space using a small, fragmented address space and some disk storage. Paging provides access to data structures larger than the available memory space by keeping them partly in memory and partly on disk.

**PDBR**: See *Page Directory Base Register*.

**Physical Address**: The address which appears on the local bus. The Intel486 processor has a 32-bit physical address, which may be used to address as much as 4 gigabytes of memory.

**Physical Memory**: The address space on the local bus; the hardware implementation of memory. Memory is addressed as 8-bit bytes, but it is implemented as 32-bit double-words which start at addresses which are multiples of four (addresses which are clear in their two least significant bits). The Intel486 processor may have up to 4 gigabytes of physical memory.

**Precision**: The effective number of bits in the significand of the floating-point representation of a number.

**Precision Control**: An option, programmed through the FPU control word, that allows all FPU arithmetic to be performed with reduced precision. Because no speed advantage results from this option, its only use is for strict compatibility with IEEE Std 754 and with other computer systems.
**Precision Exception:** An FPU exception condition that results when a calculation does not return an exact answer. This exception is usually masked and ignored; it is used only in extremely critical applications, when the user must know if the results are exact. The precision exceptions is called inexact in IEEE Std 754.

**Privilege Level:** A protection parameter applied to segments and segment selectors. There are four privilege levels, ranging from 0 (most privileged) to 3 (least privileged). Level 0 is used for critical system software, such as the operating system. Level 3 is used for application programs. Some system software, such as device drivers, may be put in intermediate levels 1 and 2.

**Processor:** The part of a computer system which executes instructions; also called microprocessor, CPU, or MPU.

**Protected Mode:** An execution mode in which the full 32-bit architecture of the processor is available.

**Protection:** A mechanism which can be used to protect the operating system and applications from programming errors in applications. Protection can be used to define the address spaces accessible to a program, the kind of memory references which may be made to those address spaces, and the privilege level required for access. Any violation of these protections generates a general-protection exception. Protection can be applied to segments or pages.

**Pseudo-Descriptor:** A 48-bit memory operand accessed when a descriptor table base register is loaded or stored.

**Pseudozero:** One of a set of special values of the extended real format. The set consists of numbers with a zero significand and an exponent that is neither all zeros nor all ones. Pseudozeros are not created by the FPU but are handled correctly when encountered as operands.

**Quadword:** A 64-bit operand. The CDQ instruction can be used to convert a doubleword to a quadword. A quadword held in the EDX and EAX registers may be the dividend used with a doubleword divisor.

**Quiet NaN:** A floating-point NaN in which the most significant bit of the fractional part of the significand is one. By convention, these NaN's can undergo certain operations without causing an exception.

**Re-entrant:** Allowing a program to call itself; recursive. For certain kinds of problems, such as operations performed on hierarchical data structures, procedures which call themselves are simple and efficient solutions. On the Intel486 processor, procedures may be re-entrant, however tasks are not. A task may not call itself because it has only one task state segment (TSS) for storing the processor state. Procedures store the processor state on the stack, so they may be re-entrant to an arbitrary number of levels.
Real-Address Mode: An execution mode which provides an emulation of the architecture of an 8086 processor; also called "real mode." In this mode the Intel486 processor appears as a fast 8086 processor. The architectural extensions for protection and multi-tasking are not available in this mode. Following reset initialization, the Intel486 processor begins execution in real mode.

Real: Any finite value (negative, positive, or zero) that can be represented by a (possibly infinite) decimal expansion. Reals can be represented as the points of a line marked off like a ruler. The term can also refer to a floating-point number that represents a real value.

Requested Privilege Level (RPL): The privilege level applied to a segment selector. If the RPL is less privileged than the current privilege level (CPL), access to a segment takes place at the RPL level. This keeps privileged software from being used by an application to interfere with the operating system or other applications. For example, a privileged program which loads memory from disk should not be permitted to overwrite the operating system as a result of a call from an application. With RPL, the attempt to access the memory space of the operating system takes place with the privileges of the application.

Reset: See Initialization.

RPL: See Requested Privilege Level.

Segment: An independent, protected address space. A program may have as many as 16,383 segments, each of which can be up to 4 gigabytes in size.

Segment Descriptor: A 64-bit data structure in memory used for segmentation. It includes the base address for a segment, its size (limit), its type, and protection information. It is set up by operating system software and accessed by segmentation hardware.

Segment-Override Prefix: An instruction prefix which overrides the default segment selection. There are six segment-override prefixes, one each for the CS, SS, DS, ES, FS, and GS segments.

Segment Selector: A 16-bit number used to specify an address space (segment). Bit position 3 to 15 are used as an index into a descriptor table. Bit position 2 specifies whether the global descriptor table (GDT) or local descriptor table (LDT) is used. Bit positions 0 and 1 are the requested privilege level (RPL), which may lower the priority of access, as an additional protection check.

Segmentation: A form of memory management used to provide multiple independent, protected address spaces. Segmentation aids program debugging by reporting programming errors when they first occur, rather than when their effects become apparent. Segmentation makes programs provided to the end-user more reliable by limiting the damage which can be caused by undetected errors. Segmentation increases the address space available to a program by providing up to 16,383 segments, each of which can be up to 4 gigabytes in size.
Set-Associative: A form of cache organization in which the location of a data block in main memory constrains, but does not completely determine, its location in the cache. Set-associative organization is a compromise between direct-mapped organization, in which data from a given address in main memory has only one possible cache location, and fully-associative organization, in which data from anywhere in main memory can be put anywhere in the cache. An “n-way set-associative” cache allows data from a given address in main memory to be cached in any of n locations. Both the Translation Lookaside Buffer (TLB) and the integral cache of the Intel486 processor have a four-way set-associative organization.

Short Integer: An integer format supported by the FPU that consists of a 32-bit two’s complement quantity. Short integer is not the shortest FPU integer format—the 16-bit word integer is.

Short Real: An older term for the FPU’s 32-bit single format.

SIB Byte: A byte following an instruction opcode and modR/M bytes which is used to specify a scale factor, index, and base register.

Sign Extension: Conversion of data to a larger format, where empty bit positions are filled with the value of the sign. This form of conversion preserves the value of signed integers. See Zero Extension.

Signaling NaN: A floating-point NaN that causes an invalid-operation exception whenever it enters into a calculation or comparison, even an unordered comparison.

Significand: The part of a floating-point number that consists of the most significant nonzero bits of the number, if the number were written out in an unlimited binary format. The significand is composed of an integer bit and a fraction. The integer bit is implicit in the single format and double format. The significand is considered to have a binary point after the integer bit; the binary point is then moved according to the value of the exponent.

Single Extended: A floating-point format, required by the IEEE Std 754, that provides greater precision than single; it also provides an explicit integer bit in the significand. The FPU’s extended format meets the single extended requirement as well as the double extended requirement.

Single Format: A floating-point format supported by the FPU, which consists of a sign, an 8-bit biased exponent, an implicit integer bit, and a 23-bit significand—a total of 32 explicit bits.

Stack Fault: A special case of the invalid-operation exception which is indicated by a one in the SF bit of the status word. This condition usually results from stack underflow or overflow in the FPU.

Stack Frame: The space used on the stack by a procedure. The stack frame includes parameters, return addresses, saved registers, temporary storage, and any other stack space the procedure uses.
Stack Segment: A data segment which is used to hold a stack. A stack segment may be expand-down, which allows the segment to be resized toward lower address. The type of information held in a segment is specified in its segment descriptor.

Status Word: A 16-bit FPU register that can be manually set, but which is usually controlled by side effects to FPU instructions. It contains condition codes, the FPU stack pointer, busy and interrupt bits, and exception flags.

String: A sequence of bytes, word, or doublewords which may start at any byte address in memory. The Intel486 processor has instructions for efficient operations on strings.

Supervisor Mode: The privilege level applied to operating system pages. Paging only recognizes two privilege levels: supervisor mode and user mode. A program executing from a segment at privilege level 0, 1, 2 is in supervisor mode.

Table: An array of records in memory having equal size.

Tag Word: A 16-bit FPU register that it automatically maintained by the FPU. For each space in the FPU stack, it tells if the space is occupied by a number; if so, it gives information about what kind of number.

Tag: The part of a cache line which holds the address information used to determine if a memory operation is a hit or a miss on that cache line.

Task Register: A register which holds a segment selector for the current task. The selector references a task state segment (TSS). Like the segment registers, the TR register has a visible part and an invisible part. The visible part holds the segment selector, and the invisible part holds information cached from the segment descriptor for the TSS.

Task State Segment (TSS): A segment used to store the processor state during a task switch. If a separate I/O address space is used, the TSS holds permission bits which control access to the I/O space. Operating systems may define additional structures which exist in the TSS.

Task Switch: A transfer of execution between tasks; a context switch. Unlike the procedure calls, which save only the contents of the general registers, a task switch saves most of the processor state. For example, the registers used for address translation are reloaded, so that each task can have a different logical-to-physical address mapping.

Task: A program running, or waiting to run, in a multitasking system.

Temporary Real: An older term for the FPU’s 80-bit extended format.

Tiny: Of or pertaining to a floating-point number that is so close to zero that its exponent is smaller than smallest exponent that can be represented in the destination format.
TLB: See Translation Lookaside Buffer.

Top: The three-bit field of the status word that indicates which FPU register is the current top of stack.

Transcendental: One of a class of functions for which polynomial formulas are always appropriate, never exact for more than isolated values. The FPU supports trigonometric, exponential, and logarithmic functions; all are transcendental.

Translation Lookaside Buffer (TLB): The on-chip cache for page table entries. In typical systems, about 99% of the references to page table entries can be satisfied by information in the TLB.

Trap: An exception which is reported at the instruction boundary immediately following the instruction which generated the exception.

Trap Gate: A gate descriptor used to invoke an exception handler. A trap gate is different from an interrupt gate only in its effect on the IF flag. Unlike an interrupt gate, which clears the flag (disables interrupts) for the duration of the handler, a trap gate leaves the flag unchanged.

TSS: See Task State Segment.

Two's Complement: A method of representing integers. If the uppermost bit is zero, the number is considered positive, with the value given by the rest of the bits. If the uppermost bit is one, the number is negative, with the value obtained by subtracting \(2^{bit\ count}\) from all the given bits. For example, the 8-bit number \(11111100\) is \(-4\), obtained by subtracting \(2^5\) from 252.

Unbiased Exponent: The true value that tells how far and in which direction to move the binary point of the significand of a floating-point number. For example, if a single-format exponent is 131, we subtract the Bias 127 to obtain the unbiased exponent +4. Thus, the real number being represented is the significand with the binary point shifted 4 bits to the right.

Underflow: An exception condition in which the correct answer is nonzero, but has a magnitude too small to be represented as a normal number in the destination floating-point format. IEEE Std 754 specifies that an attempt be made to represent the number as a denormal. This denormalization may result in a loss of significant bits from the significand. This kind of underflow (also called numeric overflow) is not be confused with stack overflow.

Unmasked: A term that can apply to each of the six FPU exceptions: I, D, Z, O, U, P. An exception is unmasked if a corresponding bit in the FPU control word is set to zero. If an exception is unmasked, the FPU will generate an interrupt when the exception condition occurs. You can provide an interrupt routine that customizes your exception recovery.
Unnormal: An extended real representation in which the explicit integer bit of the significand is zero and the exponent is nonzero. Unnormal values are not supported by the FPU. This includes several formats that are recognized by the 8087 and 287 coprocessors; they cause the invalid-operation exception when encountered as operands.

Unsupported Format: Any number representation that is not recognized by the FPU. This includes several formats that are recognized by the 8087 and 287 coprocessors; namely: pseudo-NaN, pseudoinfinity, and unnormal.

USE16: An assembly language directive for specifying 16-bit code and data segments.

USE32: An assembly language directive for specifying 32-bit code and data segments.

User Mode: The privilege level applied to application pages. Paging only recognizes two privilege levels: supervisor mode and user mode. A program executing from a segment at privilege level 3 is in user mode.

V86 Mode: See Virtual-8086 Mode.

Valid: Allocated. Valid cache lines have been loaded with data and may cause cache hits. Invalid cache lines do not cause cache hits.

Vector: A number used to identify the source of an exception or interrupt. A vector is used to index into the IDT table for a gate descriptor. The gate descriptor is used to call the handler for the exception or interrupt.

Virtual Memory: The memory model for application programs; a simplified organization for memory supported by memory management hardware and operating system software. On the Intel486 processor, virtual memory is supported by segmentation and paging. Segmentation is a mechanism for providing multiple independent, protected address spaces. Paging is a mechanism for providing access to data structures larger than physical memory by keeping them partly in memory and partly on disk.

Virtual-8086 Mode: An execution mode which provides an emulation of the architecture of an 8086 processor. Unlike real-address mode, virtual-8086 mode is compatible with multitasking; a protected mode operating system may be used to run a mix of protected mode and virtual-8086 mode tasks.

Word: A 16-bit quantity of memory. The Intel486 processor allows 16-bit words to begin at any byte address, but a performance penalty is taken when a word crosses the boundary between two doublewords in physical memory.

Word Integer: An integer format supported by the Intel486 processor that consists of a 16-bit two's complement quantity.

Write-Back: A form of caching in which memory writes load only the cache memory. Data propagates to main memory when a write-back operation is invoked.
Write-Through: A form of caching in which memory writes load both the cache memory and main memory.

Zero Divide: An exception condition in which floating-point inputs are finite, but the correct answer, even with an unlimited exponent, has infinite magnitude.

Zero Extension: Conversion of data to a larger format, where empty bit positions are filled with zero. This form of conversion preserves the value of unsigned integers. See Sign Extension.
AAA (ASCII adjust AL after addition), flag cross-reference, B-1
  instruction description, 3-10
  instruction format and timing, E-10
  instruction specification, 26-18
  one-byte opcode map, A-4
  status flag summary, C-1
AAD (ASCII adjust AX before division),
  flag cross-reference, B-1
  instruction description, 3-11
  instruction format and timing, E-11
  instruction specification, 26-19
  one-byte opcode map, A-4
  status flag summary, C-1
AAM (ASCII adjust AX after multiplication),
  flag cross-reference, B-1
  instruction description, 3-11
  instruction format and timing, E-10
  instruction specification, 26-20
  one-byte opcode map, A-4
  status flag summary, C-1
AAS (ASCII adjust AL after subtraction),
  flag cross-reference, B-1
  instruction description, 3-11
  instruction format and timing, E-10
  instruction specification, 26-21
  one-byte opcode map, A-4, A-5
  status flag summary, C-1
aborts,
  exception conditions, 9-13
  exception description, 9-2
  exception processor-detected, 9-1
absolute address, and JMP instruction, 3-24
AC flag (alignment check mode—bit 18),
  system flag description, 4-2
accessed bit,
  page table entries, 5-21
  segment register loading, 3-39
ADC (add integers with carry),
  flag cross-reference, B-1
  instruction description, 3-7
  instruction specification, 26-22
  modR/M byte opcodes, A-8
  one-byte opcode map, A-4
  status flag summary, C-1
ADD (add integers),
  flag cross-reference, B-1
  instruction description, 3-7
  instruction specification, 26-24
  modR/M byte opcodes, A-8
  one-byte opcode map, A-4
  status flag summary, C-1
address-size prefix, instruction format, 2-16
addressable domain, restrictions to, 6-23
addressing-mode,
  FPU architecture, 19-1
  instruction specifier, 2-16
AF (auxiliary carry flag), status flag, 2-14
AH (8-bit general register),
  and AAA instruction, 3-10
  and AAD instruction, 3-11
  and AAM instruction, 3-11
  and AAS instruction, 3-11
  register description, 2-8
AHOLD input, and self test, 10-1
AL (8-bit general register),
  and AAA instruction, 3-10
  and AAD instruction, 3-11
  and AAM instruction, 3-11
  and AAS instruction, 3-11
  register description, 2-8
alignment,
  and LOCK prefix, 13-2
  and pseudo-locking, 13-3
  of data type addresses, 2-4
alignment-check exception,
  and AC flag, 4-2
  and Intel486 processor, 2-24
alignment-check fault, Interrupt 17 (alignment check), 9-23
AM bit (alignment mask—bit 18), system control flag, 4-7
ANaN indefinite, and stack exception, 16-20
AND (logical and),
  flag cross-reference, B-1
  instruction description, 3-12
  instruction specification, 26-26
  modR/M byte opcodes, A-8
  one-byte opcode map, A-4
  status flag summary, C-2
architecture, Intel486 Floating Point Unit (FPU), 15-1
arithmetic instructions,
  and EFLAGS register, 2-13
  and immediate operands, 2-18
  and nonarithmetic instructions, 16-2
<table>
<thead>
<tr>
<th>Index-2</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARPL (adjust RPL field of selector), flag cross-reference, B-1</td>
</tr>
<tr>
<td>instruction format and timing, E-12</td>
</tr>
<tr>
<td>instruction specification, 26-27</td>
</tr>
<tr>
<td>one-byte opcode map, A-4</td>
</tr>
<tr>
<td>pointer integrity, 6-22</td>
</tr>
<tr>
<td>automatic exception handling, numeric exceptions, 16-18</td>
</tr>
<tr>
<td>automatic locking, and LOCK#, 13-3</td>
</tr>
<tr>
<td>AVL field, I/O addressing, 8-1</td>
</tr>
<tr>
<td>AX (16-bit general register),</td>
</tr>
<tr>
<td>and CPMXCHG instruction, 3-43</td>
</tr>
<tr>
<td>and CWD instruction, 3-4</td>
</tr>
<tr>
<td>and CWDE instruction, 3-6</td>
</tr>
<tr>
<td>and DIV instruction, 3-9</td>
</tr>
<tr>
<td>and MUL instruction, 3-8</td>
</tr>
<tr>
<td>and SCAS instruction, 3-29</td>
</tr>
<tr>
<td>and STOS instruction, 3-30</td>
</tr>
<tr>
<td>and STOS instruction, 3-30</td>
</tr>
<tr>
<td>and STOS instruction, 3-30</td>
</tr>
<tr>
<td>base, effective-address computation, 2-22</td>
</tr>
<tr>
<td>segment descriptors, 5-10</td>
</tr>
<tr>
<td>base address, and effective address, 2-21</td>
</tr>
<tr>
<td>and segment descriptor, 2-2</td>
</tr>
<tr>
<td>and segment descriptors, 5-10</td>
</tr>
<tr>
<td>and segmented address space, 2-3</td>
</tr>
<tr>
<td>BCD (binary coded decimal), data type, 2-6</td>
</tr>
<tr>
<td>benign exceptions, and Interrupt 8 (double fault), 9-16</td>
</tr>
<tr>
<td>BH (8-bit general register), register description, 2-8</td>
</tr>
<tr>
<td>bidirectional port, and input/output, 8-1</td>
</tr>
<tr>
<td>binary arithmetic instructions, and application programming, 3-6</td>
</tr>
<tr>
<td>binary integers, FPU data type, 15-11</td>
</tr>
<tr>
<td>bit block transfer, and double-shift instructions, 3-19</td>
</tr>
<tr>
<td>bit field, data type, 2-6</td>
</tr>
<tr>
<td>bit string, data type, 2-6</td>
</tr>
<tr>
<td>BL (8-bit general register), register description, 2-8</td>
</tr>
<tr>
<td>block I/O instructions,</td>
</tr>
<tr>
<td>INS (input string from port), 8-5</td>
</tr>
<tr>
<td>OUTS (output string from port), 8-6</td>
</tr>
<tr>
<td>block-structured language,</td>
</tr>
<tr>
<td>instructions, 3-30</td>
</tr>
<tr>
<td>lexical level, 3-32</td>
</tr>
<tr>
<td>Boolean expressions, and byte-set-on-condition instructions, 3-22</td>
</tr>
</tbody>
</table>
INDEX

BTS (bit test and set),
flag cross-reference, B-1
instruction description, 3-12
instruction specification, 26-42
modR/M byte opcodes, A-8
status flag summary, C-3
two-byte opcode map, A-7
bus masters,
and LOCK prefix, 13-2
and processor communication, 13-1
busy bit,
and re-entrant task switching, 7-12
and TSS descriptor, 7-3
BX (16-bit general register), register
description, 2-8
byte, data type, 2-3

C programs, and FPU numeric applications,
18-1
C-386/486, and FPU numeric applications,
18-1
cache,
associative memories and tag, 12-1
consistency and multiprocessing systems,
13-1
consistency and multiprocessor systems,
12-1
control bits and page table entries, 5-22
disabling bits and internal cache, 12-2
external cache, 12-1
hit and associative memory tag, 12-1
initialization testing, 10-10
internal cache, 12-1
line fill and cache lines, 12-2
lines and internal cache, 12-1
miss and associative memory tag, 12-1
structure, 10-10
test operations, 10-13
test registers, 10-12
cache management,
instructions (system programming), 4-9
INVD (invalidate cache), 12-3
PCD bits (page-level cache disable), 12-4
WBINVD (write-back and invalidate cache), 12-3
caching,
and I/O data, 8-4
and page-level management, 12-3
and write-back, 12-2
and write-through, 12-2
enable and initialize, 10-4
CALL (call procedure),
flag cross-reference, B-1
general description, 3-24
instruction format and timing, E-7, E-8
instruction specification, 26-44
modR/M byte opcodes, A-8
one-byte opcode map, A-4, A-5
call gates, and control transfers, 6-11
carry flag instructions, and CF flag, 3-37
CBW (convert byte to word),
flag cross-reference, B-1
instruction description, 3-6
instruction format and timing, E-6
instruction specification, 26-51
one-byte opcode map, A-4, A-5
CD bit (cache disable—bit 30), system control flag, 4-6
CDQ (convert doubleword to quadword),
instruction description, 3-4
instruction specification, 26-64
CF (carry flag), status flag, 2-14
CF flag,
and binary arithmetic instructions, 3-6
and carry flag instructions, 3-37
and DEC instruction, 3-6
and INC instruction, 3-6
CH (8-bit general register), register
description, 2-8
CL (8-bit general register),
and shift instructions, 3-13
register description, 2-8
CLC (clear carry flag),
flag cross-reference, B-1
instruction format and timing, E-10
instruction specification, 26-53
one-byte opcode map, A-5
CLD (clear direction flag),
flag cross-reference, B-1
instruction format and timing, E-10
instruction specification, 26-54
one-byte opcode map, A-5
CLI (clear interrupt-enable flag),
and INTR interrupts, 9-3
flag cross-reference, B-1
instruction format and timing, E-10
instruction specification, 26-54
one-byte opcode map, A-5
sensitive instructions, 8-6
CLTS (clear task-switched flag in CR0),
flag cross-reference, B-1
instruction format and timing, E-11
instruction specification, 26-55
privileged instruction, 6-19
two-byte opcode map, A-6
CMC (complement carry flag),
flag cross-reference, B-1
instruction format and timing, E-10
instruction specification, 26-56
one-byte opcode map, A-4
CMP (compare two operands),
flag cross-reference, B-1
instruction description, 3-8
instruction format and timing, E-4
instruction specification, 26-57
modR/M byte opcodes, A-8
one-byte opcode map, A-4, A-5
status flag summary, C-2

Index-3
CMPS (compare strings),
flag cross-reference, B-1
instruction description, 3-29
instruction format and timing, E-9
instruction specification, 26-59
status flag summary, C-2
CMPSB (compare bytes),
instruction specification, 26-59
one-byte opcode map, A-4
CMPSD (compare doublewords),
instruction specification, 26-59
one-byte opcode map, A-4
CMPSW (compare words),
i nstruction specification, 26-59
one-byte opcode map, A-4
CMPXCHG (compare and exchange),
flag cross-reference, B-1
instruction description, 3-48
instruction format and timing, E-6
instruction specification, 26-62
status flag summary, C-2
two-byte opcode map, A-6
code segments,
and CS register, 2-11
and data access, 6-8
and segment descriptors, 5-13
comparison instructions, floating-point
instructions, 17-4
compatibility,
Intel486 Floating Point Unit (FPU), 14-1
initialization, 10-1
Intel386/Intel387 DX processor differences,
25-1
Intel 286/Intel287 processor differences,
25-2
Intel 8086/8087 processor differences, 25-10
concurrent processing, IU and FPU, 18-12
condition codes, and EFLAGS register, 2-13
conditional branching example, numeric
programming, 20-1
conforming segment, and control transfer
restrictions, 6-9
constant instructions, floating-point
instructions, 17-6
contributory exceptions, and Interrupt 8
(double fault), 9-16
control instructions, floating-point instructions,
17-6
control registers, of Intel486 processor, 2-8
control transfers,
and call gates, 6-11
and gate descriptors, 6-11
instructions and application programming,
3-23
restrictions to, 6-9
coprocessor-not-available exception, and EM
control flag, 4-7
coprocessor-segment overrun abort, Interrupt
9 (Intel reserved), 9-17
copy-on-write strategy, and user-mode write
protect, 6-24
CPL (current privilege level),
and control transfer restrictions, 6-9
and CS segment register, 6-6
and data access restrictions, 6-7
CR0 (system control register),
and AC flag, 4-2
and paging, 2-2, 5-2
and PG bit, 5-18
register description, 4-5
CR1 (system control register), register
description, 4-5
CR2 (system control register), register
description, 4-5
CR3 (system control register),
and page frame address, 5-18
and page-directory register (PDBR), 4-6
register description, 4-5
CS (segment register),
and code segment, 2-11
and CPL (current privilege level), 6-6
and far control transfer instructions, 3-40
register description, 2-10
CWD (convert word to doubleword),
flag cross-reference, B-1
instruction description, 3-4
instruction format and timing, E-6
instruction specification, 26-64
one-byte opcode map, A-4, A-5
CWDE (convert word to doubleword
extended),
instruction description, 3-6
instruction specification, 26-51
CX (16-bit general register), register
description, 2-8
D bit, segment descriptors, 5-12
DAA (decimal adjust AL after addition),
flag cross-reference, B-1
instruction description, 3-10
instruction format and timing, E-11
instruction specification, 26-65
one-byte opcode map, A-4
status flag summary, C-1
DAS (decimal adjust AL after subtraction),
flag cross-reference, B-1
instruction description, 3-10
instruction format and timing, E-11
instruction specification, 26-66
one-byte opcode map, A-4, A-5
status flag summary, C-1
data access,
code segments shared data, 6-8
restrictions to, 6-7
INDEX

data bus, and doubleword transfers, 2-6
data movement instructions,
  and application programming, 3-1
  and LOCK prefix, 13-2
data segment,
  and DS register, 2-11
  and ES register, 2-11
  and FS register, 2-11
  and GS register, 2-11
  and segment descriptor, 5-13
descriptor and writable bit, 6-3
data transfer instructions, floating-point
  instructions, 17-2
data type,
  BCD, 2-6
  bit field, 2-6
  bit string, 2-6
  byte, 2-3
doubleword, 2-4
  far pointer, 2-6
  floating-point, 2-6
  integer, 2-6
  near pointer, 2-6
  ordinal, 2-6
  packed BCD, 2-6
  string, 2-6
  word, 2-3
data type encoding, and unsupported formats,
  16-13
data types and formats, Intel486 Floating
  Point Processor (FPU), 15-9
data-breakpoint trap, Interrupt 1 (debug
  exceptions), 9-14, 11-6
debug address registers (DR0-DR3),
  debugging support, 11-1
  for breakpoint linear address, 11-2
debug control register (DR7),
  debugging support, 11-1
  for breakpoint memory access, 11-2
debug exception,
  and Intel486 processor, 2-23
  and RF flag, 4-3, 9-4
  and TF flag, 4-3
debug interrupt vector, debugging support,
  11-1
debug status register (DR6),
  conditions sampled, 11-4
  debugging support, 11-1
debugging,
  Intel486 processor facilities, 11-1
  instructions for system programming, 4-9
DEC (decrement by one),
  and CF flag, 3-6
  flag cross-reference, B-1
  instruction description, 3-8
  instruction specification, 26-67
  modR/M byte opcodes, A-8
  one-byte opcode map, A-4, A-5
  status flag summary, C-2
decimal arithmetic instructions, and
  application programming, 3-10
decimal integers, FPU data type, 15-12
default segment, assignment of, 2-19
defining data, ASM386/486, 18-4
demand-paged virtual memory, and paging, 5-2
denormal real numbers, FPU data formats,
  16-1
denormal-operand exception,
denormal operand, 16-22
  numeric exceptions, 16-17
  pseudodenormal numbers, 16-13
descriptor table addressing, instructions
  (system programming), 4-9
descriptor table base registers,
  GDTR register, 5-16
  IDTR register, 5-16
  segment descriptors, 5-16
descriptor validation,
  VERR (verify for read), 6-21
  VERW (verify for write), 6-21
destination operand,
  for binary arithmetic instructions, 3-6
  for floating-point instructions, 17-1
  for two-operand instructions, 2-17
device drivers, and privilege levels, 6-6
device-not-available fault,
  and Intel486 processor, 2-23
  Interrupt 7 (device not available), 9-15
DF (direction flag),
  direction flag control instructions, 3-37
  EFLAGS register, 2-13
DH (8-bit general register), register
  description, 2-8
DI (16-bit general register), register
  description, 2-8
direct load instructions, and segment registers,
  5-7
directed rounding, FPU rounding control,
  15-16
direction flag control instructions, and DF
  flag, 3-37
dirty bits, and page table entries, 5-21
  displacement, effective address, 2-21
  instruction format, 2-16
display, stack frame pointer set, 3-30
DIV (unsigned divide),
  flag cross-reference, B-1
  general description and flags, 3-9
  instruction format and timing, E-5
  instruction specification, 26-68
  modR/M byte opcodes, A-8
divide-by-zero, numeric exceptions, 16-17
divide-error exception, and Intel486 processor, 2-23
divide-error fault, Interrupt 0 (divide error), 9-14
division by zero, and zero-divide exception, 16-21
DL (8-bit general register), register description, 2-8
double real, numeric data type, 14-6
double-shift instructions, and bit block transfer, 3-19
and string insertion/extraction, 3-19
doubleword, data type, 2-4
databus transfers, 2-6
DPL (descriptor privilege level), and control transfer restrictions, 6-9
and data access restrictions, 6-7
and segment descriptors, 6-6
and segment privilege level, 5-14
DS (segment register), and application program, 2-12
and data segment, 2-11
register description, 2-10
DX (16-bit general register), and CWD instruction, 3-4
register description, 2-8
dynamic storage, and ENTER instruction, 3-30
E bit (expansion direction bit), and segment descriptor, 6-4
EAX (32-bit general register), and binary arithmetic instructions, 3-6
and CDQ instruction, 3-4
and CMPXCHG instruction, 3-43
and CWDE instruction, 3-6
and DIV instruction, 3-9
and immediate operands, 2-18
and IMUL instruction, 3-8
and LODS instruction, 3-30
and MOV instruction, 3-2
and MUL instruction, 3-8
and PUSHA instruction, 3-3
and SCAS instruction, 3-29
and STOS instruction, 3-30
register description, 2-8
EBP (32-bit general register), and ENTER instruction, 3-31
and LEAVE instruction, 3-35
and PUSHA instruction, 3-3
register description, 2-8
EBX (32-bit general register), and LEA instruction, 3-41
and PUSHA instruction, 3-3
and XLATB instruction, 3-42
register description, 2-8
ECX (32-bit general register), and JECXZ instruction, 3-26
and loop instructions, 3-25
and LOOPE instruction, 3-26
and LOOPNE instruction, 3-26
and LOOPNZ instruction, 3-26
and LOOPZ instruction, 3-26
and MOV instruction, 3-29
and PUSHA instruction, 3-3
and three-operand instructions, 2-18
register description, 2-8
EDI (32-bit general register), and LEA instruction, 3-41
and MOV instruction, 3-29
and PUSHA instruction, 3-3
and STOS instruction, 3-30
for string destination operand, 3-29
register description, 2-8
EDX (32-bit general register), and CDQ instruction, 3-4
and IMUL instruction, 3-8
and PUSHA instruction, 3-3
register description, 2-8
effective address, components of, 2-21
EFLAGS register,
AC flag (alignment check mode—bit 18), 4-2
and arithmetic instructions, 2-13
and condition codes, 2-13
and conditional transfer instructions, 3-24
and DF (direction flag), 2-13
and flag control instructions, 3-35
and I/O protection, 8-6
and IRET instruction, 3-24
and mode bits, 2-13
and string instructions, 2-13
and system programming, 4-2
as register operand, 2-19
IF flag (interrupt-enable flag—bit 9), 4-3
IOPL flag (I/O privilege level—bits 12 and 13), 4-3
NT flag (nested task—bit 14), 4-3
RF flag (resume flag—bit 16), 4-3
TF flag (trap flag—bit 8), 4-3
VM flag (virtual-8086 mode—bit 17), 4-3
EIP register,
and CALL instruction, 3-24
and conditional jump instructions, 3-25
and current code segment, 2-14
and instruction prefetching, 2-15
and RET instruction, 3-24
EM bit (emulate coprocessor), numerics
environment configuration, 19-2
EM ( emulation—bit 2), system control flag, 4-7
ENTER (make stack frame for procedure),
flag cross-reference, B-1
general description, 3-30
instruction format and timing, E-8
instruction specification, 26-70
one-byte opcode map, A-5
INDEX

ERROR#, and NE control flag, 4-7
error codes,
  and exception handler, 9-13
  summary of, 9-24
ES register,
  and application program, 2-12
  and data segment, 2-11
  segment register, 2-10
ESCAPE instructions, and Intel486 Floating Point Unit (FPU), 14-5
ESI (32-bit general register),
  and LEA instruction, 3-41
  and LODS instruction, 3-30
  and MOVSD instruction, 3-29
  and PUSH instruction, 3-3
  for string source operand, 3-29
  register description, 2-8
ESP (32-bit general register),
  and ENTER instruction, 3-31
  and LEAVE instruction, 3-35
  and POP instruction, 3-3
  and POPA instruction, 3-4
  and PUSH instruction, 3-2
  and PURSH instruction, 3-3
  and RET instruction, 3-24
  register description, 2-8
ET (extension type—bit 4), system control flag, 4-7
exact arithmetic, and Intel486 Floating Point Unit (FPU), 14-4
exception handling example, numeric programming, 20-1
exception vector, identifying number, 9-1
exceptions,
  alignment-check exception, 2-24
  and instruction prefetching, 2-15
  and instruction restart, 9-2
  and page mapping, 2-2
  and task switching, 7-1
  and trap gates, 6-11
  bounds-check exception, 2-23
  breakpoint exception, 2-23
  conditions causing, 9-13
  debug exception, 2-23
  description of, 2-23
  device-not-available exception, 2-23
  divide-error exception, 2-23
  for basic programming model, 2-23
  FPU simultaneous response, 19-4
  in real-address mode, 22-2, 22-5
  overflow exception, 2-23
  processing priority, 9-5, 16-26
  processor-detected, 9-1
  programmed software interrupts, 9-1
  summary of, 9-24
  synchronization, 18-13, 18-14
executable-segment descriptor, readable bit, 6-3
explicit operand,
  description of, 2-17
  in memory, 2-19
extended format, and Intel486 Floating Point Unit (FPU), 14-6
extended real, numeric data type, 3-38, 14-6
external bus, and I/O instruction execution, 8-1
external cache,
  Intel486 processor, 12-1
  and write-back cache, 12-2
  and write-through cache, 12-2
F2XM1 (computer 2x-1),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-72
  numeric exception summary, F-1
FABS (absolute value),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-74
  numeric exception summary, F-1
FADD (add),
  condition code interpretation, 15-4
  instruction format and timing, E-17
  instruction specification, 26-75
  numeric exception summary, F-1
FADDP (add),
  instruction format and timing, E-17
  instruction specification, 26-75
  numeric exception summary, F-1
Far CALL, general description., 3-40
  far form, RET (return from procedure), 6-17
  far pointer, data type, 2-6
Far RET, general description, 3-40
  far transfer, and unconditional transfer instructions, 3-23
faults,
  exception conditions, 9-13
  exception description, 9-2
  processor-detected exception, 9-1
FBLD (load binary coded decimal),
  condition code interpretation, 15-4
  instruction format and timing, E-16
  instruction specification, 26-77
  numeric exception summary, F-1
FBSTP (store binary coded decimal and pop),
  condition code interpretation, 15-4
  instruction format and timing, E-16
  instruction specification, 26-79
  numeric exception summary, F-1
FCHS (change sign),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-80
  numeric exception summary, F-1
FCLEX (clear exceptions),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  numeric exception summary, F-1
FCOM (compare real),
  condition code interpretation, 15-4
  instruction format and timing, E-16
  instruction specification, 26-82
  numeric exception summary, F-1
FCOMP (compare real),
  condition code interpretation, 15-4
  instruction format and timing, E-16
  instruction specification, 26-82
  numeric exception summary, F-1
FCOS (cosine),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-84
  numeric exception summary, F-1
FDECSTP (decrement stack-top pointer),
  instruction format and timing, E-20
  instruction specification, 26-86
  numeric exception summary, F-1
FDIV (divide),
  condition code interpretation, 15-4
  instruction format and timing, E-18
  instruction specification, 26-87
  numeric exception summary, F-1
FDIVP (divide),
  instruction format and timing, E-18
  instruction specification, 26-87
  numeric exception summary, F-1
FDIVPR (reverse divide),
  instruction format and timing, E-18
  instruction specification, 26-89
  numeric exception summary, F-1
FIMUL (multiply),
  instruction format and timing, E-18
  instruction specification, 26-109
  numeric exception summary, F-1
FINCSTP (increment stack-top pointer),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-90
  numeric exception summary, F-1
FINIT (initialize floating-point unit),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-97
  numeric exception summary, F-1
FIST (store integer),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-99
  numeric exception summary, F-1
FISTP (store integer),
  instruction format and timing, E-19
  instruction specification, 26-99
  numeric exception summary, F-1
FISUB (subtract),
  instruction format and timing, E-18
  instruction specification, 26-138
  numeric exception summary, F-1
FISUBR (reverse subtract),
  instruction format and timing, E-18
  instruction specification, 26-140
  numeric exception summary, F-1
FICOM (compare integer),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-92
  numeric exception summary, F-1
FICOMP (compare integer),
  condition code interpretation, 15-4
  instruction format and timing, E-17
  instruction specification, 26-92
  numeric exception summary, F-1
FIDIV (divide),
  instruction format and timing, E-18
  instruction specification, 26-87
  numeric exception summary, F-1
FIDIVR (reverse divide),
  instruction format and timing, E-18
  instruction specification, 26-87
  numeric exception summary, F-1
FIADD (add),
  instruction format and timing, E-18
  instruction specification, 26-75
  numeric exception summary, F-1
FERS#,
  and NE control flag, 4-7
  and software exception handling, 16-19
FFREE (free floating-point register),
  instruction format and timing, E-20
  instruction specification, 26-91
  numeric exception summary, F-1
FISUB (subtract),
  instruction format and timing, E-18
  instruction specification, 26-138
  numeric exception summary, F-1
FISUBR (reverse subtract),
  instruction format and timing, E-18
  instruction specification, 26-140
  numeric exception summary, F-1
flag control instructions, and application
  programming, 3-35
INDEX

flat address space, memory organization model, 2-2, 2-3
flat model, and segmentation, 5-3
segment/page translation, 5-23
flat model initialization, segmentation, 10-5
FLD1 (load constant),
  instruction format and timing, E-17
  instruction specification, 26-103
  numeric exception summary, F-1
FLD (local real),
  condition code interpretation, 15-4
  instruction format and timing, E-16
  instruction specification, 26-101
  numeric exception summary, F-1
FLDCW (load control word),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-105
  numeric exception summary, F-1
FLDENV (load FPU environment),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-107
  numeric exception summary, F-1
FLDL2E (load constant),
  instruction format and timing, E-17
  instruction specification, 26-103
  numeric exception summary, F-1
FLDL2T (load constant),
  instruction format and timing, E-17
  instruction specification, 26-103
  numeric exception summary, F-1
FLDLG2 (load constant),
  instruction format and timing, E-17
  instruction specification, 26-103
  numeric exception summary, F-1
FLDLN2 (load constant),
  instruction format and timing, E-17
  instruction specification, 26-103
  numeric exception summary, F-1
FLDPI (load constant),
  instruction format and timing, E-17
  instruction specification, 26-103
  numeric exception summary, F-1
FLDZ (load constant),
  instruction format and timing, E-17
  instruction specification, 26-103
  numeric exception summary, F-1
floating-point, data type, 2-6
floating-point detection code, 3-42
floating-point instructions,
  comparison instructions, 17-4
  constant instructions, 17-6
  control instructions, 17-6
  data transfer instructions, 17-2
  destination operands, 17-1
  nontranscendental instructions, 17-2
  source operands, 17-1
  transcendental instructions, 17-4
floating-point numerics configuration, 19-2
floating-point numerics, instructions (system programming), 4-9
floating-point to ASCII conversion example, numeric programming, 20-7
floating-point-error fault, Interrupt 16 (floating-point error), 9-23
FMUL (multiply),
  condition code interpretation, 15-4
  instruction format and timing, E-18
  instruction specification, 26-109
  numeric exception summary, F-1
FMULP (multiply),
  instruction format and timing, E-18
  instruction specification, 26-109
  numeric exception summary, F-1
FNCLEX (clear exceptions), instruction specification, 26-81
FNINIT (initialize floating point unit), and FPU initialization, 19-2
FNINIT (initialize floating-point unit),
  instruction specification, 26-97
FNOP (no operation),
  instruction format and timing, E-20
  instruction specification, 26-111
  numeric exception summary, F-1
FNSAVE (store FPU state), instruction specification, 26-123
FNSTCW (store control word), instruction specification, 26-133
FNSTENV (store FPU environment),
  instruction specification, 26-134
FNSTSW (store status word), instruction specification, 26-136
forking, See copy-on-write strategy
FPATAN (partial arctangent),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-112
  numeric exception summary, F-1
FPREM1 (partial remainder),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-116
  numeric exception summary, F-1
FPREM (partial remainder),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-114
  numeric exception summary, F-1
FPTAN (partial tangent),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-118
  numeric exception summary, F-1
FPU control word, and numerical exception masking, 15-5
FPU data formats, and other entities, 16-1
  and special numeric values, 16-1
INDEX

FPU data type,
  binary integers, 15-11
  decimal integers, 15-12
  real numbers, 15-12
FPU register addressing modes, and
  ASM386/486 assembler, 15-1
FPU register stack, and numeric registers, 15-1
FPU status word, and Integer Unit, 15-2
FPU tag word, and numeric registers, 15-6
FRNDINT (round to integer),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-120
  numeric exception summary, F-1
FRSTOR (restore FPU state),
  condition code interpretation, 15-4
  instruction format and timing, E-20
  instruction specification, 26-121
  numeric exception summary, F-1
FS register,
  and application program, 2-12
  and data segment, 2-11
  segment register, 2-10
FSAVE (store FPU state),
  condition code interpretation, 15-4
  instruction format and timing, E-20
  instruction specification, 26-123
FScale (scale),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-125
  numeric exception summary, F-1
FSIN (sine),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-126
  numeric exception summary, F-2
FSINCSOS (sine and cosine),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-128
  numeric exception summary, F-2
FSQRT (square root),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-130
  numeric exception summary, F-2
FST (store real),
  condition code interpretation, 15-4
  instruction format and timing, E-16
  instruction specification, 26-131
  numeric exception summary, F-2
FSTCW (store control word),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-133
  numeric exception summary, F-2
FSTENV (store FPU environment),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-134
  numeric exception summary, F-2
FSTP (store real),
  condition code interpretation, 15-4
  instruction format and timing, E-16
  instruction specification, 26-131
  numeric exception summary, F-2
FSTSW (store status word),
  condition code interpretation, 15-4
  instruction format and timing, E-19
  instruction specification, 26-136
  numeric exception summary, F-2
FSUB (subtract),
  condition code interpretation, 15-4
  instruction format and timing, E-17
  instruction specification, 26-138
  numeric exception summary, F-2
FSUBP (subtract),
  instruction format and timing, E-18
  instruction specification, 26-140
  numeric exception summary, F-2
FSUBPR (reverse subtract),
  instruction format and timing, E-18
  instruction specification, 26-140
  numeric exception summary, F-2
FTST (test),
  condition code interpretation, 15-4
  instruction format and timing, E-17
  instruction specification, 26-142
  numeric exception summary, F-2
FUCOM (unordered compare real),
  condition code interpretation, 15-4
  instruction format and timing, E-17
  instruction specification, 26-144
  numeric exception summary, F-2
FUCOMP (unordered compare real),
  condition code interpretation, 15-4
  instruction format and timing, E-17
  instruction specification, 26-144
  numeric exception summary, F-2
FUCOMPP (unordered compare real),
  condition code interpretation, 15-4
  instruction format and timing, E-17
  instruction specification, 26-144
  numeric exception summary, F-2
FWAIT (wait),
  instruction specification, 26-146
  numeric exception summary, F-2
FXAM (examine real),
  condition code interpretation, 15-4
  instruction format and timing, E-17
  instruction specification, 26-147
  numeric exception summary, F-2
FXCH (exchange register contents),
condition code interpretation, 15-4
instruction specification, 26-149
numeric exception summary, F-2
FXTRACT (extract exponent and significand),
condition code interpretation, 15-4
instruction format and timing, E-19
instruction specification, 26-151
numeric exception summary, F-2
FYL2X (compute y x log2x),
condition code interpretation, 15-4
instruction format and timing, E-19
instruction specification, 26-153
numeric exception summary, F-2
FYL2XP1 (compute y x log2 (x + 1)),
condition code interpretation, 15-4
instruction format and timing, E-19
instruction specification, 26-155
numeric exception summary, F-2
G bit (granularity bit), and segment descriptor, 6-4
gate descriptors, and control transfers
protection, 6-11
GD (global debug), 11-4
GDTR (global descriptor table register),
descriptor table base registers, 5-16
register description, 4-4
general registers,
and IMUL instruction, 3-8
and POPA instruction, 3-4
and PUSH A instruction, 3-3
as register operand, 2-19
of Intel486 processor, 2-8
general-detect fault, Interrupt 1 (debug
exceptions), 9-14, 11-8
general-protection exception,
and multi-segment model, 5-5
and privilege levels, 6-5
and protected flat model, 5-4
global descriptor table (GDT),
segment descriptor tables, 5-15
segment translation, 5-5
gradual underflow, and denormal values, 16-4
granularity bit,
and TSS descriptor, 7-4
and segment descriptors, 5-10
GS register,
and application program, 2-12
and data segment, 2-11
segment register, 2-10
handler, for exceptions and interrupts, 9-1
high word, for doubleword data type, 2-4
high-level languages, and FPU numeric
applications, 18-1
HLT (halt),
flag cross-reference, B-1
instruction format and timing, E-11
instruction specification, 26-157
instructions (system programming), 4-11
one-byte opcode map, A-4
privileged instruction, 6-19
Intel486 DX2 CPU, 1-1, 1-6
Intel486 Floating Point Processor (FPU),
applications, 14-4
architecture, 15-1
concurrent processing, 18-12
data types and formats, 15-9
history of, 14-1
Intel486 processor, 14-1
infinity operands, 16-8
initialization, 19-2
Intel387 DX emulation, 19-3
NaN (not-a-number) operands, 16-8
number system, 15-9
numerics environment configuration, 19-2
performance, 14-1
precision control, 15-16
programming interface, 14-5
rounding control, 15-15
system programming, 19-1
zero operands, 16-6
Intel486 Integer Unit (IU),
concurrent processing, 18-12
operation with FPU, 14-2
Intel486 processor,
control registers, 2-8, 4-5
CPU.id code, 3-42
debug registers, 4-8
debugging facilities, 11-1
external cache, 12-1
features, 1-1 gate descriptors, 6-11
general registers, 2-8
initialization, 10-3
Intel486 Floating Point Processor (FPU),
14-1
I/O instructions, 8-4
initialization, 10-1
input/output, 8-1
internal cache, 12-1
memory-management registers, 4-4
mixing 16-bit and 32 bit code, 24-1
multitasking mechanism, 7-1
operating modes, 1-2
operating status, 2-13
real-address mode, 22-1
segment registers, 2-8
software emulation, 19-3
status registers, 2-8
system flags, 4-2
system instructions, 4-9
system registers, 4-1
task linking, 7-11
task switching, 7-7
test registers, 4-8
virtual-8086 mode, 23-1
INDEX

Intel487 SX CPU
   CPU id code, 3-42
   initialization, 10-3
   software emulation, 19-3
I/O address space,
   and IOPL flag, 4-3
   and physical memory, 8-2
Intel486 processor, 8-1
I/O instructions,
   and Intel486 processor, 8-4
   and I/O privilege level, 8-6
I/O operations, and sensitive instructions, 6-19
I/O permission bit map, and TSS (task state segment), 8-7
I/O port for operand selection, 2-17
I/O privilege level,
   and I/O instruction access, 8-6
   and IOPL flag, 4-3
IDEC (decrement by one), modR/M byte opcodes, A-8
IDIV (signed divide),
   flag cross-reference, B-1
   instruction description, 3-10
   instruction format and timing, E-5
   instruction specification, 26-158
   modR/M byte opcodes, A-8
IDT (interrupt descriptor table),
   exception/interrupt vectors, 9-5
   interrupt gates, 9-7
   LIDT (load IDT register), 9-7
   task gates, 9-7
   trap gates, 9-7
   types of, 9-7
IDTR (interrupt descriptor table register),
   descriptor table base registers, 5-16
   register description, 4-5
IEEE Standard 754, and unsupported formats, 16-13
IEEE Standard 854,
   and Intel486 Floating Point Processor (FPU), 14-1
   and invalid arithmetic operation, 16-21
   and standard underflow/overflow exception handler, 16-27
IF flag (interrupt-enable flag bit 9),
   mask INTR interrupts, 9-3
   system flag description, 4-3 IGNNE#,
   and NE control flag, 4-7
   and software exception handling, 16-20
   immediate operand, instruction format, 2-16
   implicit operand, description of, 2-17
   implied load instructions, and segment registers, 5-7
IMUL (signed multiply),
   flag cross-reference, B-1
   general description and flags, 3-8
   instruction format and timing, E-5
   instruction specification, 26-160
   modR/M byte opcodes, A-8
   one-byte opcode map, A-5
status flag summary, C-2
   two-byte opcode map, A-7
IN (input from port),
   flag cross-reference, B-1
   instruction format and timing, E-15
   instruction specification, 26-162
   one-byte opcode map, A-4, A-5
   register I/O instructions, 8-5
   sensitive instructions, 8-6
INC (increment by one),
   and CF flag, 3-6
   flag cross-reference, B-1
   instruction description, 3-7
   instruction specification, 26-164
   modR/M byte opcodes, A-8
   one-byte opcode map, A-4, A-5
   status flag summary, C-2
   inconsistent stack pointer, and page fault, 9-23
   indefinite value, and numeric data type, 16-12
   index component,
      and segment selectors, 5-9
      for effective address, 2-21
inexact exception,
   and inexact (precision), 16-26
   and underflow exception, 16-26
inexact result (precision),
   and inexact exception, 16-26
   numeric exceptions, 16-18
   infinity operands, and Intel486 Floating Point Processor (FPU), 16-8
   initialization,
      and Intel486 processor, 10-1
      Intel486 Floating Point Processor (FPU), 19-2
   inner protection rings, and stack switching, 6-15
   input port, and input/output, 8-1
   input/output,
      and Intel486 processor, 8-1
      and Intel486 Floating Point Processor (FPU), 14-1
   INS (input from port to string),
      block I/O instructions, 8-5
      flag cross-reference, B-1
      instruction format and timing, E-15
      instruction specification, 26-165
      sensitive instructions, 8-6
INSB (input from port to string),
   instruction specification, 26-165
   one-byte opcode map, A-4, A-5
INSD (input from port to string),
   instruction specification, 26-165
   one-byte opcode map, A-4, A-5
   instruction,
      and default segment selection, 2-19
      and operand selection, 2-17
      first initialization execution, 10-4
INDEX

instruction address breakpoint fault, Interrupt 1 (debug exceptions), 9-14
instruction format,
addressing-mode specifier, 2-16
and opcode, 2-16
and prefix, 2-16
and register specifier, 2-16
displacement, 2-16
for basic programming model, 2-15
immediate operand, 2-16
SIB (scale, index, base) byte, 2-16
instruction prefetching,
and EIP register, 2-15
and exception generation, 2-15
and parity checking, 2-15
and PLOCK#, 13-1
and pseudo-locking, 13-4
instruction restart,
and exceptions, 9-2
and interrupts, 9-2
and paging, 5-2
instruction-breakpoint fault, Interrupt 1 (debug exceptions), 11-6
instructions, in real-address mode, 22-2
instructions (application programming),
binary arithmetic instructions, 3-6
block-structured language instructions, 3-30
control transfer instructions, 3-23
data movement instructions, 3-1
data registers, 2-12
decimal arithmetic instructions, 3-10
flag control instructions, 3-35
logical instructions, 3-11
miscellaneous instructions, 3-41
numeric instructions, 3-38
segment register instructions, 3-39
string operations, 3-27
instructions (operating system),
privileged instructions, 6-19
sensitive instructions, 6-19
instructions (system programming),
cache management, 4-9
descriptor table addressing, 4-10
floating-point numerics, 4-9
HLT instruction, 4-11
input and output, 4-9
interrupt control, 4-9
LOCK instruction, 4-11
multitasking, 4-10
pointer parameter verification, 4-9
system control, 4-9
INSW (input from port to string),
instruction specification, 26-165
one-byte opcode map, A-4, A-5
interrupt, data type description, 2-6
integer instructions, overview of, 3-1
Integer Unit, and FPU status word, 15-2
Intel386 DX processor,
and data breakpoint matching, 11-4
and Interrupt 9 (Intel reserved), 9-17
and MP control flag, 4-7
processor differences, 21-4
real-address mode, 22-1
Intel386 DX processor programs, and Intel486 processor, 21-1
Intel387 DX coprocessor,
and ET control flag, 4-7
emulation and Intel486 Floating Point Processor (FPU), 19-3
Intel 80186 processor, real-address mode, 22-1
Intel 80188 processor, real-address mode, 22-1
Intel 286 processor,
LMSW instruction, 4-11
MP control flag, 4-7
processor differences, 21-2
programs and Intel486 processor, 21-1
protected mode, 21-1
real-address mode, 22-1
running tasks, 21-2
segment descriptors, 21-1
SMSW instruction, 4-11
TSS compatibility, 7-2
Intel 8086 processor,
real-address mode, 22-1
virtual-8086 mode, 4-3
Intel 8087 processor, compatibility and B bit, 15-2
Intel 8088 processor, real-address mode, 22-1
Intel 8259A Programmable Interrupt Controller, and interrupt vector, 9-1
Intel 860 processor, alignment-check exception, 4-2
internal cache,
and cache lines, 12-2
and write-through cache, 12-2
Intel486 processor, 12-1
operation of, 12-2
self-modifying code, 12-3
Interrupt 0 (divide error), divide-error fault, 9-14
Interrupt 10 (invalid TSS), invalid-TSS fault, 9-17
Interrupt 11 (segment not present), segment-not-present fault, 9-18
Interrupt 12 (stack exception), stack fault, 9-19
Interrupt 13 (general protection), protection violations, 9-20
Interrupt 14 (page fault), page fault, 9-21
Interrupt 16 (floating-point error), floating-point-error fault, 9-23
Interrupt 17 (alignment check), alignment-check fault, 9-23

Index-13
Interrupt 1 (debug exceptions),
data address breakpoint trap, 9-14
data-breakpoint trap, 11-6
general detect fault, 9-14
general-detect fault, 11-8
instruction address breakpoint fault, 9-14
instruction-breakpoint fault, 11-6
single-step trap, 9-14, 11-8
task-switch breakpoint trap, 9-14
task-switch trap, 11-8
Interrupt 3 (breakpoint), breakpoint trap,
9-14, 11-9
Interrupt 4 (overflow), overflow trap, 9-15
Interrupt 5 (bounds check), bounds-check
fault, 9-15
Interrupt 6 (invalid opcode), invalid-opcode
fault, 9-15
Interrupt 7 (device not available), device-not-
available fault, 9-15
Interrupt 8 (double fault), multiple faults, 9-16
Interrupt 9 (Intel reserved), coprocessor-
segment overrun abort, 9-17
interrupt acknowledge, automatic locking, 13-3
interrupt control, instructions (system program-
ing), 4-9
interrupt gates,
and interrupts, 6-11
IDT descriptors, 9-7
interrupt procedures,
and interrupt tasks, 9-7
and stack, 9-9
flag usage, 9-11
and protection, 9-11
returning from, 9-9
interrupt requests (INTR interrupts), and IF
flag, 4-3
interrupt tasks,
and interrupt procedures, 9-7
and task gate, 9-11
interrupt vector,
identifying number, 9-1
software initialization, 10-3
interrupts,
and instruction restart, 9-2
and interrupt gates, 6-11
and task switching, 7-1
description, 2-23
enable/disable, 9-3
for basic programming model, 2-23
in real-address mode, 22-2
maskable source, 9-1
processing priorities, 9-5
unmaskable source, 9-1
with INT instruction, 2-24
INTO (interrupt on overflow),
flag cross-reference, B-1
general description, 3-26
instruction format and timing, E-13
instruction specification, 26-167
one-byte opcode map, A-5
INTR interrupts, and IF flag, 9-3 invalid
arithmetic operation, and IEEE
Standard, 16-21, 854
invalid operation,
and numeric exceptions, 16-20
numeric exceptions, 16-17
invalid-opcode fault, Interrupt 6 (invalid
opcode), 9-15
invalid-operation exception,
and NaN (not-a-number) operands, 16-10
and QNaN real indefinite, 16-11
invalid-TSS fault, Interrupt 10 (invalid TSS),
9-17
INVD (invalidate cache),
cache management instructions, 12-3
flag cross-reference, B-1
instruction format and timing, E-11
instruction specification, 26-172
two-byte opcode map, A-7
INVLPG (invalidate TLB entry),
flag cross-reference, B-1
instruction format and timing, E-11
instruction specification, 26-173
IOPL flag (I/O privilege level—bits 12 and
13),
description, 4-3
system flag
IRET (interrupt return),
flag cross-reference, B-2
general description, 3-24
instruction format and timing, E-13
instruction specification, 26-174
one-byte opcode map, A-5
IRETD (interrupt return), instruction
specification, 26-174
JB, two-byte opcode map, A-6
Jb (short-displacement jump on condition),
one-byte opcode map, A-4, A-5
JBE, two-byte opcode map, A-6
two-byte opcode map, A-6
Jcc (jump if condition is met),
flag cross-reference, B-2
instruction format and timing, E-7
instruction specification, 26-179
status flags, 3-7
JCXZ,
flag cross-reference, B-2
instruction format and timing, E-7
one-byte opcode map, A-5
JECXZ (jump if ECX zero),
general description, 3-26
instruction format and timing, E-7
JL, one-byte opcode map, A-4, A-5
two-byte opcode map, A-7
JLE, one-byte opcode map, A-4, A-5
two-byte opcode map, A-7
INDEX

JLNE, one-byte opcode map, A-4
JMP (jump),
flag cross-reference, B-2
instruction description, 3-23
instruction format and timing, E-7, E-9
instruction specification, 26-183
modR/M byte opcodes, A-8
one-byte opcode map, A-5
JNB
one-byte opcode map, A-4
two-byte opcode map, A-6
JNE,
one-byte opcode map, A-4
two-byte opcode map, A-5
JNBE,
one-byte opcode map, A-4
two-byte opcode map, A-6
JNL,
one-byte opcode map, A-5
two-byte opcode map, A-7
JNLE,
one-byte opcode map, A-5
two-byte opcode map, A-7
JNO,
one-byte opcode map, A-4
two-byte opcode map, A-5
JNP,
one-byte opcode map, A-4, A-5
two-byte opcode map, A-7
JNS,
one-byte opcode map, A-4, A-5
two-byte opcode map, A-7
JNZ,
one-byte opcode map, A-4
two-byte opcode map, A-6
JO,
one-byte opcode map, A-4
two-byte opcode map, A-5
JP,
one-byte opcode map, A-4, A-5
two-byte opcode map, A-7
JS,
one-byte opcode map, A-4, A-5
two-byte opcode map, A-7
JV,
one-byte opcode map, A-5
two-byte opcode map, A-6, A-7
JZ,
one-byte opcode map, A-4
two-byte opcode map, A-6
KEN#, and PCD bit (page-level cache disable), 12-4
LAHF (load flags into AH),
flag cross-reference, B-2
instruction description, 3-37
instruction format and timing, E-10
instruction specification, 26-188
one-byte opcode map, A-5
LAR (load access rights byte),
flag cross-reference, B-2
instruction format and timing, E-12
instruction specification, 26-189
pointer validation instructions, 6-20
two-byte opcode map, A-6
LDS (load pointer using DS),
flag cross-reference, B-2
general description, 3-40
instruction format and timing, E-8
instruction specification, 26-196
one-byte opcode map, A-4
LDT switching, and task switching, 7-1
LDTR (local descriptor table register),
register description, 4-4
LEA (load effective address),
flag cross-reference, B-2
general description, 3-46
instruction format and timing, E-3
instruction specification, 26-191
one-byte opcode map, A-4, A-5
LEAVE (high level procedure exit),
flag cross-reference, B-2
general description, 3-55
instruction format and timing, E-8
instruction specification, 26-193
one-byte opcode map, A-4
LEX bits, and debug breakpoints, 11-5
LES (load pointer using ES),
flag cross-reference, B-2
general description, 3-40
instruction format and timing, E-8
instruction specification, 26-196
one-byte opcode map, A-4
lexical level,
and block-structured languages, 3-32
and ENTER instruction, 3-30
LFS (load pointer using FS),
flag cross-reference, B-2
general description, 3-40
instruction format and timing, E-8
instruction specification, 26-196
two-byte opcode map, A-6
LGDT (load global/IDDT),
flag cross-reference, B-2
instruction format and timing, E-12
instruction specification, 26-194
modR/M byte opcodes, A-8
privileged instruction, 6-19
LGS (load pointer using GS),
flag cross-reference, B-2
general description, 3-41
instruction format and timing, E-8
instruction specification, 26-196
two-byte opcode map, A-6
LIDT (load IDT register),
and IDT (interrupt descriptor table), 9-7
flag cross-reference, B-2
instruction format and timing, E-12
instruction specification, 26-194
modR/M byte opcodes, A-8
privileged instruction, 6-19
limit, and segment descriptors, 5-10
limit checking, segment descriptors, 6-4
linear address,
and logical address, 2-1
and page translation, 5-17, 5-18
and physical space mapping, 7-13
and segment translation, 5-5
and segmentation, 2-2, 5-2
and task address mapping, 7-13
LLDT (load LDTR),
flag cross-reference, B-2
instruction format and timing, E-12
instruction specification, 26-199
modR/M byte opcodes, A-8
privileged instruction, 6-19
LMSW (load machine status word),
flag cross-reference, B-2
instruction format and timing, E-12
instruction specification, 26-201
Intel 286 processor, 4-11
modR/M byte opcodes, A-8
privileged instruction, 6-19
local descriptor table (LDT),
segment descriptor tables, 5-15
segment translation, 5-5
LOCK#,
and automatic locking, 13-3
and critical memory operations, 13-1
and LOCK instruction, 4-11
and LOCK prefix, 13-2
LOCK (assert LOCK# prefix),
and CMPXCHG instruction, 3-43
and XADD instruction, 3-43
and XCHG instruction, 3-2
flag cross-reference, B-2
instruction specification, 26-202
one-byte opcode map, A-4
LOCK instruction,
and LOCK#, 4-11
instructions (system programming), 4-11
LOCK prefix, and LOCK#, 13-2
locked bus cycles, and multiprocessing, 13-1
LODS (load string operand),
flag cross-reference, B-2
general description, 3-30
instruction format and timing, E-9
instruction specification, 26-204
LODSB (load string operand),
instruction specification, 26-204
one-byte opcode map, A-4, A-5
LODS (load string operand),
instruction specification, 26-204
one-byte opcode map, A-4, A-5
LODSW (load string operand),
instruction specification, 26-204
one-byte opcode map, A-4, A-5
logical address,
and segment translation, 2-2, 5-5
and segmentation, 5-2
task address mapping, 7-14
use of, 2-1
logical instructions, and application
programming, 3-11
long integer, numeric data type, 3-38, 14-6
LOOP (loop control with CX counter),
flag cross-reference, B-2
general description, 3-25
instruction format and timing, E-7
instruction specification, 26-206
one-byte opcode map, A-4
LOOPE (loop while equal),
flag cross-reference, B-2
general description, 3-26
instruction format and timing, E-7
one-byte opcode map, A-4
LOOPNE (loop while not equal),
flag cross-reference, B-2
general description, 3-26
instruction format and timing, E-7
one-byte opcode map, A-4
LOOPNZ (loop while not zero),
general description, 3-26
instruction format and timing, E-7
LOOPZ (loop while zero),
general description, 3-26
instruction format and timing, E-7
low word, for doubleword data type, 2-4
LSL (load segment limit),
flag cross-reference, B-2
instruction format and timing, E-12
instruction specification, 26-208
pointer validation instructions, 6-20
two-byte opcode map, A-6
LSS (load pointer using SS),
flag cross-reference, B-2
general description, 3-41
instruction format and timing, E-8
instruction specification, 26-196
two-byte opcode map, A-6
LTR (load task register),
and task register description, 7-6
flag cross-reference, B-2
instruction format and timing, E-12
instruction specification, 26-210
modR/M byte opcodes, A-8
privileged instruction, 6-19
M/IO#,
and I/O address space, 8-2
and I/O instructions, 8-4
maskable interrupts, and vector assignment, 9-1
memory,
access types, 2-10
for operand selection, 2-17
model choice, 2-2
model description, 2-1
memory management,
and page translation, 5-17
and paging, 2-1, 5-1
and segment registers, 5-6
and segmentation, 2-1, 5-1
and segments, 2-1
description of, 2-1
memory operand offset, and modR/M byte, 2-19
memory reference types, and segment registers, 2-1
memory-management registers, and system programming, 4-4
GDTR (global descriptor table register), 4-4
IDTR (interrupt descriptor table register), 4-5
LDTR (local descriptor table register), 4-4
TR (task register), 4-5
memory-mapped I/O, and physical memory, 8-3
miscellaneous instructions, and application programming, 3-41
mixing 16-bit and 32-bit code, Intel486 processor, 24-1
mode bits, and EFLAGS register, 2-13
modR/M byte, and effective-address computation, 2-20
for memory operand offset, 2-19
MOV (move data),
and default segment selection, 2-19
flag cross-reference, B-2
instruction description, 3-1
instruction format and timing, E-3, E-8, E-11
instruction specification, 26-211, 26-213
mask exceptions and interrupts, 9-4
one-byte opcode map, A-4, A-5
two-byte opcode map, A-6
MOV to/from CR0 (move to control register 0), privileged instruction, 6-19
MOV to/from DRn (move to debug register n), privileged instruction, 6-19
MOV to/from TRn (move to test register n), privileged instruction, 6-19
MOVB (move data), one-byte opcode map, A-4
MOV (move data from string to string),
flag cross-reference, B-2
general description, 3-29
instruction format and timing, E-9
instruction specification, 26-215
MOVSB (move data from string to string), instruction specification, 26-215
one-byte opcode map, A-4
MOVSD (move data from string to string), instruction specification, 26-215
one-byte opcode map, A-4
MOVSW (move data from string to string), instruction specification, 26-215
one-byte opcode map, A-4
MOVZX (move with zero extension),
flag cross-reference, B-2
general description, 3-6
instruction format and timing, E-3
instruction specification, 26-217
two-byte opcode map, A-7
MOVZX (move with zero extension),
flag cross-reference, B-2
general description, 3-6
instruction format and timing, E-3
instruction specification, 26-218
two-byte opcode map, A-6
MP bit (monitor coprocessor), numerics environment configuration, 19-2
MP (math present—bit 1), system control flag, 4-7
MUL (unsigned multiply),
flag cross-reference, B-2
general description and flags, 3-8
instruction format and timing, E-4
instruction specification, 26-219
modR/M byte opcodes, A-8
status flag summary, C-2
multi-segment model,
and general-protection exception, 5-5
and segmentation, 5-4
multi-segment model initialization, segmentation, 10-5
multiple faults, Interrupt 8 (double fault), 9-16
multiprocessor systems,
and cache consistency, 12-1
and cache consistency, 13-1
and processor communication, 13-1
multitasking,
and Intel486 processor, 7-1
and task initialization, 10-6
instructions (system programming), 4-10
segment-level protection, 6-1
NaN (not-a-number) operands,
and Intel486 Floating Point Processor (FPU), 16-8
and invalid-operation exception, 16-10
NE bit (numeric exception),
numerics environment configuration, 19-2
system control flag, 4-7
near form, RET (return from procedure), 6-17
near pointer, data type, 2-6
near transfer, and unconditional transfer instructions, 3-23
NEG (two's complement negation),
flag cross-reference, B-2
instruction description, 3-8
instruction specification, 26-221
modR/M byte opcodes, A-8
status flag summary, C-2
NMI interrupt,
and assigned vector, 9-1
and protected mode initialization, 10-4
and software initialization, 10-3
mask further NMI interrupts, 9-3
no-wait, control instructions, 17-8
nontranscendental instructions, floating-point instructions, 17-2
NOP (no operation),
flag cross-reference, B-2
instruction description, 3-46
instruction format and timing, E-6
instruction specification, 26-222
NOT (one's complement negation),
flag cross-reference, B-2
instruction description, 3-11
instruction specification, 26-223
modR/M byte opcodes, A-8
NT flag (nested task—bit 14), system flag description, 4-3
null error code, and exception handler, 9-13
number system, Intel486 Floating Point Processor (FPU), 15-9
numeric data pointers, and exception handlers, 15-7
numeric data type,
and indefinite value, 16-12
double real, 14-6
encoding of, 16-12
extended real, 14-6
long integer, 14-6
packed decimal, 14-6
short integer, 14-6
single real, 14-6
word integer, 14-6
numeric data types, Intel486 Floating Point Processor (FPU), 14-6
numeric exceptions,
denormalized operand, 16-17
divide-by-zero, 16-17
handling of, 16-18, 19-3
inexact result (precision), 16-18
invalid operation, 16-17
numeric overflow, 16-17
numeric underflow, 16-18
numeric instruction pointers, and exception handlers, 15-7
numeric instructions,
and application programming, 3-38
Intel486 Floating Point Processor (FPU), 14-7
numeric libraries, and FPU numeric applications, 18-1
numeric overflow,
and overflow exception, 16-23
numeric exceptions, 16-17
numeric programming,
ASM386/486 examples, 20-1
conditional branching example, 20-1
exception handling example, 20-1
floating-point to ASCII conversion example, 20-7
trigonometric calculation, 20-7
numeric underflow,
and underflow exception, 16-25
numeric exceptions, 16-18
numerical exceptions, 16-18
numerical exception masking, and FPU control word, 15-5
numerical registers, Intel486 Floating Point Processor (FPU), 15-1
numerals detection code, 3-42
numerals environment configuration, Intel486 Floating Point Processor (FPU), 19-2
NW (not write-through—bit 29), system control flag, 4-6
O/U# bit, stack exception, 16-20
OF flag, and binary arithmetic instructions, 3-6
OF (overflow flag), status flag, 2-14
offset,
for memory operand, 2-19
for segmented address space, 2-3
opcode, and instruction format, 2-16
operand selection, for basic programming model, 2-17
operand size, of instruction prefix, 2-16
operand size prefix, instruction format, 2-16
operating modes, of Intel486 processor, 1-2
operating status, Intel486 processor, 2-13
OR (logical inclusive or),
flag cross-reference, B-2
instruction description, 3-12
instruction specification, 26-224
modR/M byte opcodes, A-8
one-byte opcode map, A-4, A-5
status flag summary, C-2
ordinal, data type, 2-6
OUT (output to port),
flag cross-reference, B-2
instruction format and timing, E-15
instruction specification, 26-226
one-byte opcode map, A-4, A-5
register I/O instructions, 8-5
sensitive instructions, 8-6
output port, and input/output, 8-1
OUTS (output string), sensitive instructions, 8-6
OUTS (output string to port),
block I/O instructions, 8-6
flag cross-reference, B-2
instruction format and timing, E-15
instruction specification, 26-228
OUTSB (output string to port),
instruction specification, 26-228
one-byte opcode map, A-4, A-5
OUTSD (output string to port),
instruction specification, 26-228
one-byte opcode map, A-4, A-5
OUTSW (output string to port),
instruction specification, 26-228
one-byte opcode map, A-4, A-5
INDEX

overflow exception,
and Intel486 processor, 2-23
and numeric overflow, 16-23
overflow trap, Interrupt 4 (overflow), 9-15
packed BCD, data type, 2-6
packed decimal, numeric data type, 14-6
page, combining protection with segment, 6-25
page directory, and page translation, 5-17
page directory register (PDBR),
and CR3, 4-6
and CR3 register, 5-18
page directory update, automatic locking, 13-3
page fault,
and Interrupt 8 (double fault), 9-16
and page table entries, 5-20
and page translation, 5-17
during task switching, 9-22
Interrupt 14 (page fault), 9-21
page frame address,
with inconsistent stack pointer, 9-23
page level management, caching, 12-3
page protection, overriding, 6-24
page table update, automatic locking, 13-3
page tables,
and combined protection, 6-24
and page translation, 5-17, 5-18, 5-20
and protection parameters, 6-23
page translation,
and memory management, 5-17
and physical address, 5-17
and segment translation, 5-23
linear address, 5-17
paging,
and I/O address space, 8-1
and linear address space, 2-2
and memory management, 2-1, 5-1
and page-level protection, 6-22
and PG bit, 5-18
demand-paged virtual memory, 5-2
description, 5-2
exception handling, 2-24
initialization, 10-6
parity checking, and instruction prefetching, 2-15
PCD bit (page-level cache disable),
cache control, 5-22
cache management bits, 12-4
system control flag, 4-6
PE (protection enable — bit 0),
and protected mode initialization, 10-4
system control flag, 4-8
PF (parity flag), status flag, 2-14
PG (paging — bit 31),
system control flag, 4-6
to enable paging, 5-18
physical address,
description, 2-1
and linear address, 2-1
and page translation, 5-17
and PG bit, 5-18
and segmentation, 5-2
physical memory,
and I/O address space, 8-2
and memory-mapped I/O, 8-3
description, 2-1
PL/M-386/486, and FPU numeric applications, 18-2
PLOCK#,
and instruction prefetching, 13-1
and pseudo-locking, 13-3
PMUL, one-byte opcode map, A-4
pointer integrity,
and ARPL (adjust requested privilege level), 6-22
and RPL (requested privilege level), 6-22
pointer parameter verification, instructions (system programming), 4-9
pointer validation instructions,
and protection, 6-20
LAR (load access rights), 6-20
LSL (load segment limit), 6-20
POP (pop word from stack),
flag cross-reference, B-2
general description, 3-3
instruction format and timing, E-3, E-8
instruction specification, 26-231
mask exceptions and interrupts, 9-4
one-byte opcode map, A-4, A-5
two-byte opcode map, A-6, A-7
POPA (pop all general registers),
flag cross-reference, B-2
general description, 3-4
instruction format and timing, E-3
instruction specification, 26-234
one-byte opcode map, A-4
POPAD (pop all general registers), instruction specification, 26-234
POPF (pop stack into flags),
flag cross-reference, B-2
instruction description, 3-38
instruction format and timing, E-10
instruction specification, 26-236
one-byte opcode map, A-4, A-5
POPFD (pop stack into flags), instruction specification, 26-236
position-independent code, and segmentation, 5-1
power-up,
and RESET signal, 10-1
and self test, 10-1
precision control, Intel486 Floating Point Processor (FPU), 15-16
prefix, and instruction format (FPU), 15-16
present bit,
and page table entries, 5-20
and TSS descriptor, 7-4
privilege levels, segment descriptors, 6-5
privileged instruction,
  CLTS (clear task-switched flag), 6-19
 HLT (halt processor), 6-19
  LGDT (load GDTR register), 6-19
  LIDT (load IDTR register), 6-19
  LLDT (load LDT register), 6-19
  LMSW (load machine status word), 6-19
  LTR (load task register), 6-19
  MOV to/from CR0 (move to control register 0), 6-19
  MOV to/from DRn (move to debug register n), 6-19
  MOV to/from TRn (move to test register n), 6-19
procedure return, and gate descriptors, 6-17
process synchronization, and XCHG instruction, 3-2
processor communication, and multiprocessing systems, 13-1
processor detection code, to distinguish processors, 22-11
processor state, after reset, 10-1
  and TSS (task state segment), 7-2
programmed exceptions, software interrupts, 9-1
protected flat model, and segmentation, 5-4
protected mode,
  Intel 486 operating mode, 1-2
  initialization switching, 10-4
  Intel 286 processor, 21-1
  software initialization, 10-5
protection,
  and control transfer restrictions, 6-9
  and data access restrictions, 6-7
  and gate descriptors, 6-11
  and input/output, 8-6
  and pointer validation instructions, 6-20
  and segment descriptors, 6-2
  page-level protection, 6-22
  segment-level protection, 6-1
protection mechanism,
  and IOPL flag, 4-3
  and memory organization model, 2-2
  and privilege levels, 6-5
  and read-only access, 6-24
  read/write access, 6-24
protection parameters, and page-table entries, 6-23
protection violations, Interrupt 13 (general protection), 9-20
pseudo-locking,
  and instruction prefetching, 13-4
  and multiprocessing, 13-1
  and PLOCK#, 13-3
pseudodenormal numbers,
  and Intel 486 processor, 16-13
  denormal exception, 16-13
PUSH (push operand onto stack),
  flag cross-reference, B-2
  instruction description, 3-2
  instruction format and timing, E-3, E-8
  instruction specification, 26-237
  modR/M byte opcodes, A-8
  one-byte opcode map, A-4, A-5
  two-byte opcode map, A-6, A-7
PUSHA (push all general registers),
  flag cross-reference, B-2
  general description, 3-3
  instruction format and timing, E-3
  instruction specification, 26-239
  one-byte opcode map, A-4
PUSHAD (push all general registers),
  instruction specification, 26-239
PUSHF (push flags onto stack),
  flag cross-reference, B-2
  instruction description, 3-38
  instruction format and timing, E-10
  instruction specification, 26-241
  one-byte opcode map, A-4, A-5
PUSHFD (push flags onto stack), instruction specification, 26-241
PWT bit (page-level write-through),
  cache control, 5-22
  cache management bits, 12-4
  system control flag, 4-6
QNaN real indefinite,
  and invalid operation exception, 16-11
  and quiet NaN (not-a-number), 16-11
quadwords, description, 3-4
quiet NaN (not-a-number), and QNaN real indefinite, 16-11
RCL (rotate through carry left),
  flag cross-reference, B-2
  instruction description, 3-16
  instruction specification, 26-242
  modR/M byte opcodes, A-8
  status flag summary, C-2
RCR (rotate through carry right),
  flag cross-reference, B-2
  instruction description, 3-16
  instruction specification, 26-242
  modR/M byte opcodes, A-8
  status flag summary, C-2
re-entrant code, and tasks, 7-3
re-entrant procedure, description, 7-1
re-entrant task switching, and busy bit, 7-12
read access, and accessed bit, 5-21
read-only access, and protection mechanism, 6-24
read/write access, protection mechanism, 6-24

Index-20
INDEX

read/write bit, and page table entries, 5-22
readable bit, executable-segment descriptor, 6-3
real numbers, FPU data type, 15-12
real-address mode,
  address translation, 22-1
  entering and leaving, 22-4
Intel486 operating mode, 1-2
Intel486 processor, 22-1
Intel386 DX processor, 22-1
Intel386 DX processor differences, 22-9
Intel 80186 processor, 22-1
Intel 80188 processor, 22-1
Intel 286 processor, 22-1
Intel 286 processor differences, 22-9
Intel 8086 processor, 22-1
Intel 8086 processor differences, 22-5
Intel 8088 processor, 22-1
software initialization, 10-2
  switch to protected mode, 22-4
records and structure declaratives,
  ASM386/486, 18-4
register I/O instructions,
  IN (input from port), 8-5
  OUT (output from port), 8-5
register specifier, instruction format, 2-16
registers,
  and real-address mode, 22-2
  for application programming, 2-8
  for operand selection, 2-17
  for system programming, 4-1
relative address, and JMP instruction, 3-23
REP INS, instruction format and timing, E-15
REP LODS, instruction format and timing, E-10
REP MOVSB, instruction format and timing, E-10
REP OUTS, instruction format and timing, E-15
REP prefix, and MOVS instruction, 3-29
REP (repeat),
  instruction description, 3-28
  instruction specification, 26-245
  one-byte opcode map, A-4
REP STOS, instruction format and timing, E-10
REPE CMPS, instruction format and timing, E-10
REPE (repeat while equal),
  instruction description, 3-28
  instruction specification, 26-245
  one-byte opcode map, A-4
REPE SCAS, instruction format and timing, E-10
repeat, instruction prefix, 2-16
repeat prefix, instruction format, 2-16
REPNE CMPS (compare strings), instruction format and timing, E-10
REPNE (repeat while not equal),
  instruction description, 3-28
  instruction specification, 26-245
  one-byte opcode map, A-4
REPNE SCAS, instruction format and timing, E-10
REPNZ (repeat while not zero),
  instruction description, 3-28
  instruction specification, 26-245
REPZ (repeat while zero),
  instruction description, 3-28
  instruction specification, 26-245
requester privilege level, segment selectors, 5-9
reset, and processor state, 10-1
reset initialization, and RESET signal, 10-1
RESET signal, and reset initialization, 10-1
RET (return from procedure),
  far form description, 6-17
  general description, 3-24
  instruction format and timing, E-7, E-8
  instruction specification, 26-248
  near form description, 6-17
  one-byte opcode map, A-4, A-5
RF flag (resume flag),
  debugging support, 11-1
  mask debug faults, 9-4
  system flag description, 4-3
robot arm kinematics, example, 20-23
ROL (rotate left),
  flag cross-reference, B-2
  instruction description, 3-16
  instruction specification, 26-242
  modR/M byte opcodes, A-8
  status flag summary, C-2
ROR (rotate right),
  flag cross-reference, B-2
  instruction description, 3-16
  instruction specification, 26-242
  modR/M byte opcodes, A-8
  status flag summary, C-2
round-off errors, and Intel486 Floating Point Processor (FPU), 14-4
rounding control, Intel486 Floating Point Processor (FPU), 15-15
RPL (requested privilege level),
  and data access restrictions, 6-7
  and pointer integrity, 6-22
  and segment selectors, 6-6
S bit, segment descriptors, 5-12
SAHF (store AH into flags),
  instruction description, 3-37
  instruction format and timing, E-10
  instruction specification, 26-252
INDEX

one-byte opcode map, A-4, A-5
SAL (shift arithmetic left),
instruction description, 3-13
instruction specification, 26-253
status flag summary, C-2
SAR (shift arithmetic right),
instruction description, 3-14
instruction specification, 26-253
modR/M byte opcodes, A-8
status flag summary, C-2
SBB (integer subtraction with borrow),
flag cross-reference, B-2
instruction description, 3-7
instruction specification, 26-256
modR/M byte opcodes, A-8
one-byte opcode map, A-4, A-5
status flag summary, C-1
SCAS (compare string data),
flag cross-reference, B-2
instruction format and timing, E-9
instruction specification, 26-258
status flag summary, C-2
SCAS (scan string data), instruction
description, 3-29
SCASB (compare string data),
instruction specification, 26-258
one-byte opcode map, A-4, A-5
SCASD (compare string data),
instruction specification, 26-258
one-byte opcode map, A-4, A-5
SCASW (scan string data),
instruction specification, 26-258
one-byte opcode map, A-4, A-5
segment, description, 5-1
segment descriptors,
and base, 5-10
and flat model, 5-3
and granularity bit, 5-10
and Intel 80286 processor, 21-1
and limit, 5-10
and logical address translation, 2-2
and protection, 6-2
and S bit, 5-12
and segment selectors, 5-10, 5-8
and segment translation, 5-5
and segment-present bit, 5-14
and type, 5-12
and type field, 5-13
automatic locking, 13-3
code segments, 5-13
D bit, 5-12
data segments, 5-13
descriptor table base registers, 5-16
DPL (descriptor privilege level), 5-14, 6-6
segment descriptor tables, 5-15
segment level protection,
and PE control flag, 4-8
segmentation, 6-1
segment limits, and protected flat model, 5-4
segment override prefix, instruction format, 2-16
segment privilege level, DPL (descriptor privilege level), 5-14
segment register instructions, and application programming, 3-39
segment registers,
and segment selectors, 2-10
and segment translation, 5-6
as register operand, 2-19
of Intel 486 processor, 2-8
segment selectors,
and index, 5-9
and requester privilege level, 5-9
and RPL (requested privilege level), 6-6
and segment descriptors, 5-10
and segment registers, 2-10
and segment translation, 5-8
and table indicator bit, 5-9
for segmented address space, 2-3
segment translation,
and page translation, 5-23
and segment selectors, 5-8
and segmentation, 5-5
segment-not-present fault, Interrupt 11
(segment not present), 9-18
segment-present bit, segment descriptors, 5-14
segmentation,
and combined protection with page, 6-25
and default assignment, 2-19
and default selection, 2-20
and exceptions handling, 2-24
and explicit memory operands, 2-19
and flat model, 5-3
and flat model initialization, 10-5
and I/O address space, 8-1
and instruction prefix override, 2-16
and linear address, 5-2
and logical address, 5-2
and memory management, 2-1, 5-1
and memory organization model, 2-2, 2-3
and model selection, 5-3
and multi-segment model, 5-4
and multi-segmented model initialization, 10-5
and override prefix for segment selection, 2-19, 2-20
and physical address, 5-2
and position-independent code, 5-1
and protected flat model, 5-4
and segment translation, 5-5
and segment-level protection, 6-1
self test, and power-up, 10-1
self-modifying code, internal cache, 12-3
semaphores,
and CMPXCHG instruction, 3-43
and LOCK prefix, 13-2
and XCHG instruction, 3-2
sensitive instructions, and I/O operations, 6-19
  CLI (clear interrupt-enable flag), 8-6
  IN (input), 8-6
  INS (input string), 8-6
  OUT (output), 8-6
  OUTS (output string), 8-6
  STI (set interrupt-enable flag), 8-6
SETB, two-byte opcode map, A-6
SETBE, two-byte opcode map, A-6
SETcc (byte set on condition), and status flags, 3-7
  flag cross-reference, B-2
  general description, 3-22
  instruction format and timing, E-7
  instruction specification, 26-260
SETL, two-byte opcode map, A-7
SETLE, two-byte opcode map, A-7
SETNB, two-byte opcode map, A-6
SETBNE, two-byte opcode map, A-6
SETNL, two-byte opcode map, A-7
SETNLE, two-byte opcode map, A-7
SETNO, two-byte opcode map, A-6
SETNP, two-byte opcode map, A-7
SETNS, two-byte opcode map, A-7
SETNZ, two-byte opcode map, A-6
SETO, two-byte opcode map, A-6
SETP, two-byte opcode map, A-7
SETS, two-byte opcode map, A-7
SETZ, two-byte opcode map, A-6
SF flag, and binary arithmetic instructions, 3-6
SF (sign flag), status flag, 2-14
SGDT (store global/IDTR),
  flag cross-reference, B-2
  instruction format and timing, E-12
  instruction specification, 26-262
modR/M byte opcodes, A-8
sharing data, using 16-bit and 32-bit environments, 24-3
SHL (shift left),
  instruction description, 3-13
  instruction specification, 26-253
modR/M byte opcodes, A-8
SHLD (shift left double precision),
  flag cross-reference, B-2
  instruction description, 3-16
  instruction specification, 26-264
status flag summary, C-2
two-byte opcode map, A-6
short integer, numeric data type, 14-6
SHR (shift right),
  instruction description, 3-13
  instruction specification, 26-253
modR/M byte opcodes, A-8
SHRD (shift right double precision),
  flag cross-reference, B-2
  instruction description, 3-16
  instruction specification, 26-266
status flag summary, C-2
two-byte opcode map, A-7
SIB (scale/index/base byte), instruction format, 2-16
SIDT (store global/IDTR),
  flag cross-reference, B-2
  instruction format and timing, E-12
  instruction specification, 26-262
modR/M byte opcodes, A-8
sign extension, description, 3-4
single real, numeric data type, 14-6
single-step trap, Interrupt 1 (debug exceptions), 9-14, 11-8
size limit, and segment descriptor, 2-2
SLDT (store LDTR),
  flag cross-reference, B-2
  instruction format and timing, E-12
  instruction specification, 26-268
modR/M byte opcodes, A-8
SMSW instruction, and Intel 286 processor, 4-11
SMSW (store machine status word),
  flag cross-reference, B-2
  instruction format and timing, E-12
  instruction specification, 26-269
modR/M byte opcodes, A-8
software exception handling, numeric exceptions, 16-18
software initialization,
  and real-address mode, 10-2
  in protected mode, 10-5
software interrupts, programmed exceptions, 9-1
source operands,
  floating-point instructions, 17-1
  for binary arithmetic instructions, 3-6
  for two-operand instructions, 2-17
spawning, See copy-on-write strategy
special numeric values, FPU data formats, 16-1
SS register,
  and stack segment, 2-11
  segment register, 2-10
stack, and interrupt procedures, 9-9
stack exception, numeric exceptions, 16-20
stack fault, Interrupt 12 (stack exception), 9-19
stack frame, description of, 3-30
stack frame pointer set, display, 3-30
stack operations, and default segment selection, 2-19
stack overflow, stack exception, 16-20
Stack Pointer (ESP) Register, description of, 2-12
stack segment, and SS register, 2-11
Stack Segment (SS) Register, description of, 2-12
INDEX

stack switching, and gate descriptors, 6-13
stack underflow, stack exception, 16-20
Stack-Frame Base Pointer (EBP) Register, description of, 2-13
standard underflow/overflow exception handler, and IEEE Standard, 16-27
status flags,
  and Jcc instruction, 3-7
  and SETcc instruction, 3-7
status registers, of Intel486 processor, 2-8
STC (set carry flag),
  flag cross-reference, B-2
  instruction format and timing, E-10
  instruction specification, 26-270
  one-byte opcode map, A-5
STD (set direction flag),
  flag cross-reference, B-2
  instruction format and timing, E-10
  instruction specification, 26-271
  one-byte opcode map, A-5
STI (set interrupt flag),
  flag cross-reference, B-2
  instruction format and timing, E-10
  instruction specification, 26-272
  one-byte opcode map, A-5
STI (set interrupt-enable flag),
  and INTR interrupts, 9-3
  sensitive instructions, 8-6
STOS (store string data),
  flag cross-reference, B-2
  general description, 3-30
  instruction format and timing, E-9
  instruction specification, 26-273
STOSB (store string data),
  instruction specification, 26-273
  one-byte opcode map, A-4, A-5
STOSD (store string data),
  instruction specification, 26-273
  one-byte opcode map, A-4, A-5
STOSW (store string data),
  instruction specification, 26-273
  one-byte opcode map, A-4, A-5
STR (store task register),
  and task register description, 7-6
  flag cross-reference, B-2
  instruction format and timing, E-12
  instruction specification, 26-275
  modR/M byte opcodes, A-8
string, data type, 2-6
string insertion/extraction, and double-shift instructions, 3-19
string instructions, and EFLAGS register, 2-13
string operations,
  and application programming, 3-27
  and default segment selection, 2-19
SUB (integer subtract),
  flag cross-reference, B-2
  instruction specification, 26-276
  modR/M byte opcodes, A-8
  one-byte opcode map, A-4, A-5
status flag summary, C-1
SUB (subtract integers), instruction description, 3-7
supervisor level, and addressable domain restriction, 6-23
synchronization, exceptions, 18-13, 18-14
system control, instructions (system programming), 4-9
system control flag,
  AM (alignment mask—bit 18), 4-7
  CD (cache disable—bit 30), 4-6
  EM (emulation—bit 2), 4-7
  ET (extension type—bit 4), 4-7
  MP (math present—bit 1), 4-7
  NE (numeric error—bit 5), 4-7
  PCD (page-level cache disable—CR3 bit 4), 4-6
  PE (protection enable—bit 0), 4-8
  PG (paging—bit 31), 4-6
  PWT (page-level writes transparent—CR3 bit 3), 4-6
  TS (task switched—bit 3), 4-7
  W (write protect—bit 16), 4-7
system control flags, and CR0 register, 4-5
system flags, and system programming, 4-2
system programming, and Intel486 Floating Point Processor (FPU), 19-1
system tables,
  and protected mode initialization, 10-4
  and software initialization, 10-3
T bit (trap bit of TSS),
  and BT bit, 11-4
  and debugging support, 11-1
table indicator bit, segment selectors, 5-9
tag, and cache associative memories, 12-1
task, description, 7-1
task address mapping, logical to physical space, 7-14
task address space, description, 7-13
task creation, See copy-on-write strategy
task gate descriptor, and protected task reference, 7-6
task gates,
  and IDT descriptors, 9-7
  and task switching, 6-11, 7-1
task linking,
  and Intel486 processor, 7-11
  and TSS (task state segment), 7-11
  modification of, 7-13
task state segment,
  and stack switching, 6-15
  and TSS descriptor, 7-2
description, 7-1
descriptors and task switching, 7-1
task switching, See copy-on-write strategy
task gate descriptor, and protected task reference, 7-6
task gates,
  and IDT descriptors, 9-7
  and task switching, 6-11, 7-1
  and debugging support, 11-1
table indicator bit, segment selectors, 5-9
tag, and cache associative memories, 12-1
task, description, 7-1
task address mapping, logical to physical space, 7-14
task address space, description, 7-13
task creation, See copy-on-write strategy
task gate descriptor, and protected task reference, 7-6
task gates,
  and IDT descriptors, 9-7
  and task switching, 6-11, 7-1
task linking,
  and Intel486 processor, 7-11
  and TSS (task state segment), 7-11
  modification of, 7-13
task state segment,
  and stack switching, 6-15
  and TSS descriptor, 7-2
description, 7-1
descriptors and task switching, 7-1
task switching, See copy-on-write strategy
task gate descriptor, and protected task reference, 7-6
  and debugging support, 11-1
table indicator bit, segment selectors, 5-9
tag, and cache associative memories, 12-1
task, description, 7-1
task address mapping, logical to physical space, 7-14
task address space, description, 7-13
task creation, See copy-on-write strategy
task gate descriptor, and protected task reference, 7-6
task gates,
  and IDT descriptors, 9-7
  and task switching, 6-11, 7-1
task linking,
  and Intel486 processor, 7-11
  and TSS (task state segment), 7-11
  modification of, 7-13
task state segment,
and page fault, 9-22
and task gates, 6-11, 7-1
and task state segment descriptors, 7-1
task-switch breakpoint trap, Interrupt 1
  (debug exceptions), 9-14
task-switch trap, Interrupt 1 (debug
  exceptions), 11-8
tasks,
  and NT flag, 4-3
  and re-entrant code, 7-3
  initialization, 10-6
TEST (logical compare),
  flag cross-reference, B-2
instruction description, 3-23
instruction format and timing, E-4
instruction specification, 26-278
modR/M byte opcodes, A-8
one-byte opcode map, A-4, A-5
status flag summary, C-2
test registers, and translation lookaside buffer
  (TLB), 4-8
TF flag (trap flag),
  debugging support, 11-1
  system flag description, 4-3
three-operand instructions,
  and ECX register, 2-18
description of, 2-18
TLB (translation lookaside buffer),
  initialization testing, 10-6
  structure of, 10-7
test operations, 10-10
test registers, 10-8
top-of-stack (TOS),
  and ESP register, 2-12
  and PUSH instruction, 3-2
TR4 (test status register), cache test register,
  10-13
TR6 (test command register), TLB test register,
  10-8
TR7 (test data register), TLB test register,
  10-9
TR (task register),
  and current TSS, 7-4
  register description, 4-5
transcendental instructions, floating-point
  instructions, 17-4
transferring control, in 16-bit and 32-bit
  environments, 24-3
translation lookaside buffer (TLB),
  and page translation, 5-18, 5-22
  and test registers, 4-8
trap gates,
  and exceptions, 6-11
  and IDT descriptors, 9-7
traps,
  exception conditions, 9-13
  exception description, 9-2
  exception processor-detected, 9-1
trigonometric calculation, numeric
  programming, 20-7
TS (task switched — bit3), system control flag,
  4-7
TSS Busy bit, automatic locking, 13-3
TSS (task state segment),
  and I/O permission bit map, 8-7
  and Intel 286 processor compatibility, 7-2
  and processor state information, 7-2
  and task linking, 7-11
two-operand instructions, description of, 2-17
type, segment descriptors, 5-12
type checking,
  and protection mechanism, 6-24
  segment descriptors, 6-3
type field, segment descriptors, 5-13
underflow exception,
  and denormal values, 16-3
  and inexact exception, 16-26
  and numeric underflow, 16-25
unordered, comparison instructions, 17-4
unsegmented model, creation of, 2-10
unsupported formats, and data type encoding,
  16-13
user level, and addressable domain restriction,
  6-23
user mode (privilege level 3), and alignment-
  check exception, 4-2
user mode write protect, and copy-on-write
  strategy, 6-24
user/supervisor bit, and page table entries,
  5-22
vector, exception/interrupt identification, 9-1
VERR (verify segment for read),
  descriptor validation, 6-21
  flag cross-reference, B-2
  instruction format and timing, E-12
  instruction specification, 26-279
  modR/M byte opcodes, A-8
VERW (verify segment for write),
  descriptor validation, 6-21
  flag cross-reference, B-2
  instruction format and timing, E-12
  instruction specification, 26-279
  modR/M byte opcodes, A-8
virtual memory,
  and memory model, 2-1
  description, 5-14
virtual-8086 mode,
  address translation, 23-2
  and VM flag, 4-3
  bus lock, 23-14
  entering and leaving, 23-5
  Intel486 operating mode, 1-2
  Intel486 processor, 23-1
  I/O protection, 8-6
Intel386 DX processor differences, 23-15
Intel 286 processor differences, 23-13

Index-25
Intel 8086 processor differences, 23-10
Intel 8086 processor programs, 23-1
paging tasks, 23-4
registers and instructions, 23-1
task protection, 23-5
task structure, 23-3
virtual I/O, 23-9
VM flag (virtual-8086 mode—bit 17), system
flag description, 4-3
wait, control instructions, 17-8
WAIT (wait),
flag cross-reference, B-2
instruction format and timing, E-20
instruction specification, 26-281
one-byte opcode map, A-4, A-5
WBINVD (write-back and invalidate cache),
cache management instructions, 12-3
flag cross-reference, B-2
instruction format and timing, E-11
instruction specification, 26-282
two-byte opcode map, A-7
word, data type, 2-3
word integer, numeric data type, 14-6
WP (write protect—bit 16), system control
flag, 4-7
writable bit, and data-segment descriptor, 6-3
write access,
and accessed bit, 5-21
and dirty bit, 5-21
write protection, and user-mode pages, 6-24
write-back, and caching, 12-2
write-through,
and caching, 12-2
and external cache, 12-2
and internal cache, 12-2
XADD (exchange and add),
flag cross-reference, B-2
instruction description, 3-48
instruction format and timing, E-6
instruction specification, 26-283
status flag summary, C-1
two-byte opcode map, A-6
XCHG (exchange),
automatic locking, 13-3
flag cross-reference, B-2
instruction description, 3-2
instruction format and timing, E-3
instruction specification, 26-285
one-byte opcode map, A-4
XLAT (table look-up translation),
flag cross-reference, B-2
instruction format and timing, E-9
instruction specification, 26-286
one-byte opcode map, A-4
XLATB (table look-up translation),
instruction description, 3-42
instruction specification, 26-286
XOR (logical exclusive or),
flag cross-reference, B-2
instruction description, 3-12
instruction specification, 26-288
modR/M byte opcodes, A-8
one-byte opcode map, A-4
status flag summary, C-2
zero operands, and Intel486 Floating Point
Processor (FPU), 16-6
zero-divide exception, and division by zero,
16-21
ZF flag, and binary arithmetic instructions, 3-6
ZF (zero flag), status flag, 2-14
## NORTH AMERICAN SALES OFFICES

<table>
<thead>
<tr>
<th>State</th>
<th>Address</th>
<th>Phone Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALABAMA</td>
<td>Intel Corp., 600 Boulevard South, Suite 104-4, Huntsville 35802</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Arizona</td>
<td>Intel Corp., 410 North 44th Street, Suite 500, Phoenix 85008</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>California</td>
<td>Intel Corp., 3550 Watt Avenue, Suite 140, Sacramento 95821</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Colorado</td>
<td>Intel Corp., 1551 N. TuCin Avenue, Suite 200, Santa Ana 92701</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Connecticut</td>
<td>Intel Corp., 100 Mill Plain Road, Danbury 06811</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Florida</td>
<td>Intel Corp., 800 Fairway Drive, Suite 160, Deerfield Beach 33441</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Georgia</td>
<td>Intel Corp., 20 Technology Parkway, Suite 150, Norcross 30092</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Idaho</td>
<td>Intel Corp., 9458 Fairview Ave., Suite C, Boise 83704</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Illinois</td>
<td>*Intel Corp., Woodfield Corp., Center III, 300 N. Martinlale Road, Suite 400, Schaumburg 60173</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Indiana</td>
<td>Intel Corp., 8910 Purdue Road, Suite 360, Indianapolis 46208</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Maryland</td>
<td>*Intel Corp., 10010 Junction Dr., Suite 200, Annapolis Junction 20701</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Massachusetts</td>
<td>*Intel Corp., Westford Corp. Center 5, Carlisle Road, Suite 200</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Michigan</td>
<td>Intel Corp., 801 N. Broadway, Suite 115, Oklahoma City 73162</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Minnesota</td>
<td>Intel Corp., 15290 Ventura Boulevard, Suite 360, Sherman Oaks 91403</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>New Jersey</td>
<td>Intel Corp., 2001 Route 46, Suite 310, Parsippany 07054-1315</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>New York</td>
<td>*Intel Corp., 650 Croxley Office Park, Farmington 14450</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Ohio</td>
<td>*Intel Corp., 56 Mifflin Dr., Suite 205, Hudson 44236</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Oklahoma</td>
<td>Intel Corp., 6801 N. Broadway, Suite 115, West Bloomfield 48322</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Oregon</td>
<td>Intel Corp., 15254 N.W. Greenbrier Pkwy, Portland 97229</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Pennsylvania</td>
<td>*Intel Corp., 925 Harvest Drive, Suite 200, Blue Bell 19422</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>South Carolina</td>
<td>Intel Corp., 7400 Parklane Rd., Suite 3 Columbia 29253</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Texas</td>
<td>Intel Corp., 100 Executive Center Drive, Suite 109, Austin 78759</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Utah</td>
<td>Intel Corp., 439 East 5400 South, Suite 135, Murray 84107</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Washington</td>
<td>Intel Corp., 2001 156th Avenue S.E. Suite 105, Bellevue 98007</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Wisconsin</td>
<td>Intel Corp., 400 N. Executive Dr., Suite 401, Brookfield 53005</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Canada</td>
<td>Intel Semiconductor of Canada, Ltd., 995 Canada Place</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>British Columbia</td>
<td>Intel Semiconductor of Canada, Ltd., 995 Canada Place</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Ontario</td>
<td>Intel Semiconductor of Canada, Ltd., 2650 Snowberry Drive, Suite 250, Ottawa K2B 6H8</td>
<td>(800) 628-8686</td>
</tr>
<tr>
<td>Quebec</td>
<td>Intel Semiconductor of Canada, Ltd., 1 Rue Holiday, Suite 330, Tour East</td>
<td>(800) 628-8686</td>
</tr>
</tbody>
</table>

*Sales and Service Office
Field Application Office
Office Location
NORTH AMERICAN DISTRIBUTORS

ALABAMA
Arrow/Schweber Electronics 1015 Henderson Road Hamilton 36040 Tel: (205) 837-6955 FAX: (205) 721-1581
Hamilton Hallmark 4890 University Square, #1 Huntsville 35811 Tel: (205) 837-6700 FAX: (205) 830-2555
MTI Systems 4590 Corporate Dr., #120 Huntsville 35805 Tel: (205) 837-2026 FAX: (205) 830-9557
Pioneer Technologies Group 4305 University Square, #5 Huntsville 35811 Tel: (205) 837-9000 FAX: (205) 837-9358
Wyle Laboratories 7600 Governors Drive Tower Building, 2nd Floor Huntsville 35805 Tel: (205) 832-3119 FAX: (205) 830-1520

ARIZONA
Anthem Electronics 1555 W. 16th Place, #101 Tempe 85281 Tel: (602) 956-6600 FAX: (602) 956-6465
Arrow/Schweber Electronics 2415 W. Elto Drive Tempe 85281 Tel: (602) 431-0000 FAX: (602) 525-9109
Avnet Computer 1626 S. Edwards Drive Tempe 85281 Tel: (602) 902-4600 FAX: (602) 902-4640
Hamilton Hallmark 4037 S. 36th Place Phoenix 85040 Tel: (602) 437-1200 FAX: (602) 437-2348
Wyle Laboratories 4141 E. Raymond Phoenix 85040 Tel: (602) 433-4688 FAX: (602) 437-2124

CALIFORNIA
Anthem Electronics 90 Cedar Ave. Chatsworth 91311 Tel: (818) 775-1300 FAX: (818) 775-1305
Anthem Electronics 1 Oldfield Drive Irvine 92618-2809 Tel: (714) 769-4444 FAX: (714) 769-6466
Anthem Electronics 580 Merlo Drive, # B Rocklin 95677 Tel: (916) 624-9744 FAX: (916) 624-9750
Anthem Electronics 9369 Carroll Park Drive San Diego 92121 Tel: (619) 453-9005 FAX: (619) 546-7693
Anthem Electronics 1160 Ridder Park Drive San Jose 95131 Tel: (408) 452-9215 FAX: (408) 441-9454
Arrow Commercial Systems Group 1320 Creekview Drive Hayward 94544 Tel: (510) 489-9093
Arrow Commercial Systems Group 14242 Fair Oaks Road Tustin 92689 Tel: (714) 731-4349

COLORADO
Anthem Electronics 273 Inverness Drive South Englewood 80112 Tel: (303) 790-4332 FAX: (303) 250-0392
Arrow/Schweber Electronics 6118 Inverness Dr. East, #105 Englewood 80112 Tel: (303) 799-0258 FAX: (303) 793-3769
Hamilton Hallmark 12500 E. 2nd Avenue Englewood 80111 Tel: (303) 790-1662 FAX: (303) 790-4991

FLORIDA
Anthem Electronics 598 South Northlake Blvd., #102 Altamonte Springs 32701 Tel: (407) 365-0152 FAX: (407) 796-4860
Arrow/Schweber Electronics 600 Fairway Drive, #102 Deerfield Beach 33441 Tel: (954) 429-8200 FAX: (954) 429-3661
Wyle Laboratories 37 Skyrine Drive, #3101 Lake Mary 32746 Tel: (407) 333-9320 FAX: (407) 880-5080
Wyle Computer 3340 W. Commercial Boulevard Building C, Suite 107 Ft. Lauderdale 33309 Tel: (954) 305-0368 FAX: (954) 305-0369

INDIANA
Anthem Electronics 1300 Remington Road, Suite A Schererville 46375 Tel: (708) 884-2020 FAX: (708) 884-0490
Arrow/Schweber Electronics 1140 W. Thorndale Rd. Indianapolis 46226 Tel: (317) 290-0500 FAX: (317) 290-0850
MTI Systems 1130 Thorndale Avenue Bensenville 60106 Tel: (708) 860-7870 FAX: (708) 860-8530
Pioneer Technologies Group 14947 72nd St. North Largo 33773 Tel: (727) 454-7529 FAX: (727) 423-6574
Hamilton Hallmark 3350 N.W. 53rd St., #105-107 Ft. Lauderdale 33309 Tel: (954) 305-0366 FAX: (954) 305-0369

ILLINOIS
Anthem Electronics 10491 72nd St. North Largo 33773 Tel: (727) 534-1740 FAX: (727) 544-4934
Hamilton Hallmark 7000 S. Ridgeland Blvd. North Park 33792 Tel: (708) 457-3325 FAX: (708) 457-3324
Pioneer Technologies Group 334 Northlake Blvd., #100 Alta Monde Springs 33701 Tel: (407) 834-0906 FAX: (407) 834-0965
Wyle Laboratories 2051 Airline Road, #14 Addison 60101 Tel: (800) 893-9963 FAX: (708) 620-1610

INDIANA
Arrow/Schweber Electronics 7103 Lakeview Parkway West Dr. Indianapolis 46269 Tel: (317) 290-0291 FAX: (317) 290-2379
Avnet Computer 485 Grade Drive Carmel 46032 Tel: (317) 575-0029 FAX: (317) 844-9644
Hamilton Hallmark 4275 W. 96th Indianapolis 46269 Tel: (317) 575-0909 FAX: (317) 575-2998
Pioneer Technologies Group 3940 C. Corporate Way North Doral 33162 Tel: (305) 628-3805 FAX: (305) 628-3925
Arrow/Schweber Electronics 4520 E. Rivergreen Pkwy., # E Duluth 30092 Tel: (706) 391-2130 FAX: (706) 476-1453
Avnet Computer 3425 Corporate Way, #G Doral 33016 Tel: (305) 623-5432 FAX: (305) 623-0125
Hamilton Hallmark 3455 Corporate Way, # G & # A Doral 33162 Tel: (305) 623-5475 FAX: (305) 623-5490

CONNECTICUT
Anthem Electronics 61 Mattatuck Heights Road Watertown 06795 Tel: (203) 575-1575 FAX: (203) 575-6922
Arrow/Schweber Electronics 12 Beach Road Waterburg 06778 Tel: (203) 526-7741 FAX: (203) 256-7898

GEORGIA
Arrow Commercial Systems Group 3400 C. Corporate Way Doral 33016 Tel: (305) 628-2805 FAX: (305) 628-3620
Arrow/Schweber Electronics 5400 Harrold Pkwy., # E South Plainfield 07080 Tel: (908) 489-9093 FAX: (908) 489-9094
Pioneer Technologies Group 3600 City Center Drive North Doral 33162 Tel: (305) 628-3805 FAX: (305) 628-3925
NORTH AMERICAN DISTRIBUTORS (Contd.)

OREGON
Anitas Arrow Electronics 1850 N. 66th Place Beaverton 97006 Tel: (503) 645-0611 FAX: (503) 645-0611
Anthem Electronics 9501 S.W. Gemini Drive Beaverton 97005 Tel: (503) 643-1114 FAX: (503) 626-7028
Avnet Computer 9703 Southwest Nimbus Ave. Beaverton 97005 Tel: (503) 627-6030 FAX: (503) 626-6420
Hamilton Hallmark 9750 S.W. Nimbus Ave. Beaverton 97005 Tel: (503) 526-6200 FAX: (503) 614-0559
Wyle Laboratories 9650 Sunshine Court Blvd. G, Suite 200 Beaverton 97005 Tel: (503) 643-7500 FAX: (503) 646-5460

PENNSYLVANIA
Anthem Electronics 305 Business Center Dr. Horsham 19044 Tel: (215) 443-5150 FAX: (215) 675-8775
Avnet Computer 213 Executive Drive, #320 Mars 15046 Tel: (412) 772-1988 FAX: (412) 772-8790
Pioneer Technologies Group 259 Kappa Drive Pittsburgh 15239 Tel: (412) 782-2300 FAX: (412) 983-6259
Pioneer Technologies Group 500 Enterprise Road Keith Valley Business Center Horsham 19044 Tel: (215) 530-4700
Wyle Laboratories 1 Evens Dr., #111 Marlton 08053-3185 Tel: (609) 985-7857 FAX: (609) 985-8757

TEXAS
Anthem Electronics 651 N. Plano Road, #401 Richardson 75081 Tel: (214) 236-7100 FAX: (214) 236-0807
Arrow/Schweber Electronics 15050 Maric Blvd., #160 Austin 78758 Tel: (512) 856-4180 FAX: (512) 856-5591

ARROW/SCHWEBER ELECTRONICS

Arrow/Schweber Electronics 3220 Wernimont Dr. Carrollton 75006 Tel: (214) 383-3646 FAX: (214) 248-7206
Arrow/Schweber Electronics 10099 Kramerio Dr. #100 Houston 77099 Tel: (713) 530-4700
Avnet Computer 4004 Beltline, Suite 200 Dallas 75244 Tel: (214) 308-8118 FAX: (214) 308-8129
Avnet Computer 1235 North Loop West, #525 Houston 77008 Tel: (713) 667-8572 FAX: (713) 667-8551
Hamilton Hallmark 1211 Technology Blvd. Austin 78721 Tel: (512) 259-8848 FAX: (512) 259-3777
Hamilton Hallmark 11430 Page Mill Road Dallas 75243 Tel: (214) 553-4300 FAX: (214) 553-4395
Hamilton Hallmark 8000 W. Montgomery Houston 77055 Tel: (713) 593-8400 FAX: (713) 993-8401
Pioneer Standard 1200 Greenville Avenue Austin 78758 Tel: (512) 633-4000 FAX: (512) 635-9629
Pioneer Standard 2565 Bates Road Dallas 75207 Tel: (214) 263-3168 FAX: (214) 264-3193
Pioneer Standard 10530 Rockley Road, #100 Houston 77099 Tel: (713) 495-4700 FAX: (713) 495-5642
Wyle Laboratories 5100 Greenville Avenue Richardson 75081 Tel: (214) 236-2700 FAX: (214) 644-5064
Wyle Laboratories 4000 Woodfield Lane, #330 Austin 78758 Tel: (512) 345-8050 FAX: (512) 345-3300
Wyle Laboratories 11001 South Wilcrest, #100 Houston 77099 Tel: (713) 879-9935 FAX: (713) 879-6540

ARROW/SCHWEBER ELECTRONICS

Anthem Electronics 2233 West 5200 South Salt Lake City 84119 Tel: (801) 973-8300
Arrow/Schweber Electronics 1789 S. W. Penparkly Blvd. Salt Lake City 84119 Tel: (801) 973-6913 FAX: (801) 972-0200
Avnet Computer 12055 S. Redwood, #150 Salt Lake City 84121 Tel: (801) 266-1115 FAX: (801) 266-2062
Wyle Laboratories 1235 West 2200 South, #10 West Valley 84119 Tel: (801) 974-9933 FAX: (801) 972-2524

WASHINGTON
Anmac Arrow Electronics 14360 S.E. Eastgate Way Bellevue 98007 Tel: (206) 643-9979 FAX: (206) 643-9979
Anthem Electronics 2599 N.W. Ave., N.E. #102 Bothell 98011 Tel: (425) 483-7000 FAX: (425) 483-0971
Avnet Computer 27711 N.E. 78th Place Redmond 98052 Tel: (425) 887-1019 FAX: (425) 887-0161
Wyle Laboratories 12755 15th Avenue Redmond 98057 Tel: (425) 421-4001 FAX: (425) 421-5376

BRITISH COLUMBIA
Almac Arrow Electronics 8544 Baxter Place Burnaby 561 2333 Tel: (604) 421-3233 FAX: (604) 421-5303
Avnet Computer 3600 Commerce Court Burnaby 56146 Tel: (604) 273-5375 FAX: (604) 273-2413

ONTARIO
Avnet/Schweber Electronics 2218 21st Street Northeast Calgary 7TE 622 Tel: (403) 291-3284 FAX: (403) 250-1591
Zentronics 6101 8th Street N.E. #101 Calgary 7TE 7H Tel: (403) 299-9938 FAX: (403) 299-6714

QUEBEC
Avnet/Schweber Electronics 1100 St. Regis Blvd. Dorval H9P 2T5 Tel: (514) 421-7430 FAX: (514) 421-7430
Avnet/Schweber Electronics 500 Boul. St-Jean-Baptiste Ave. Quebec G6R 9R9 Tel: (418) 871-7500 FAX: (418) 871-8816
Avnet Computer 2795 Reu Halper St. Laurent H4S 1P8 Tel: (514) 335-2483 FAX: (514) 335-2483
Avnet/Schweber Electronics 1000 Meyerside, Unit 2 Mississauga L5T 1M4 Tel: (416) 670-7789 FAX: (416) 670-7789
Avnet/Schweber Electronics 36 Antares Dr., Unit 100 Nepean K2E 7W5 Tel: (613) 226-9903 FAX: (613) 226-9903
Zentronics 525 McGill Md St. Laurent N4T 1N3 Tel: (514) 737-5210 FAX: (514) 737-5212.

CG/SALE/111283
NORTH AMERICAN SERVICE OFFICES

COMPUTERVISION
Intel Corporation's North American Preferred Service Provider
Central Dispatch: 1-800-876-SERV (1-800-876-7378)

ALABAMA
Birmingham
Huntsville

ALASKA
Anchorage

ARIZONA
Phoenix* Tucson

ARKANSAS
Little Rock

CALIFORNIA
Bakersfield
Brea
Carson* Fresno
Livermore
Mar Del Rey
Ontario*
Orange
Sacramento*
San Diego*
San Francisco*
Santa Clara*
Ventura
Sunnynasie
Waltin Creek*
Woodland Hilt*

COLORADO
Colorado Springs
Denver
Englewood*

CONNECTICUT
Glastonbury*

DELAWARE
New Castle

FLORIDA
Ft. Lauderdale
Heathrow
Jacksonville
Melbourne
Pensacola
Tampa
West Palm Beach

GEORGIA
Atlanta*
Savannah
West Robbins

HAWAII
Honolulu

ILLINOIS
Bulloin
Calumet City
Chicago
Lansing
Oak Brook

INDIANA
Carmel*
Fl. Wayne

KANSAS
Overland Park*
Wichita

KENTUCKY
Lexington
Louisville
Madisonville

LOUISIANA
Baton Rouge
Metairie

MAINE
Brunswick

MARYLAND
Frederick
Linthicum*
Rockville*

MASSACHUSETTS
Boston*
Natick*
Norton
Springfield

MICHIGAN
Ann Arbor
Benton Harbor
Flint
Grand Rapids*
Leslie
Livonia*
St. Joseph
Troy*

MINNESOTA
Bloomington*
Deluth

MISSOURI
Springfield
St. Louis*

NEVADA
Minden
Las Vegas
Reno

NEW HAMSHIRE
Manchester*

NEW JERSEY
Edison*
Hampton Town*
Parsippany*

NEW MEXICO
Albuquerque

NEW YORK
Albany*
Amherst*
Dewitt*
Fairport*
Farmington* New York City*

NORTH CAROLINA
Brevard
Charlotte
Greenboro
Haveluch
Raleigh
Winston

NORTH DAKOTA
Bismarck

OHIO
Cincinnati*
Columbus
Dayton
Independence*
Middle Heights*
Toldeo*

OREGON
Beaverton*

PENNSYLVANIA
Charleston
Cherry Point
Columbia
Fourinn

SOUTH CAROLINA
Charleston
Columbia
Greenville
Inman

SOUTH DAKOTA
Sioux Falls

TENNESSEE
Bartlett
Chattanooga
Knoxville
Nashville

TEXAS
Austin
Bay City
Beaumont
Canyon
College Station
Houston*
Irving*
San Antonio
Tyler

UTAH
Salt Lake City*

VIRGINIA
Charlottesville
Glen Allen
Maclean*
Norfolk
Virginia Beach

WASHINGTON
Bellevue*
Olympia
Renton
Richland
Spokane
Verdale

WEST VIRGINIA
St. Albans

WISCONSIN
Brockfield*
Green Bay
Madison
Waukesau

CANADA
Calgary*
Edmonton
Halifax
London*
Montreal*
Ottawa
Toronto*
Vancouver, BC*
Winnipeg
Regina
St. John

CUSTOMER TRAINING CENTERS

ALABAMA
Computervision Customer Education
2401 W. Behrend Dr., Suite 17
Phoenix 85027
Tel: 1-800-234-8606

ARIZONA
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

ATLANTA
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

COLORADO
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

ILLINOIS
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

MARYLAND
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

MASSACHUSETTS
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

MINNESOTA
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

NEW YORK
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

SYSTEMS ENGINEERING OFFICES

MINNESOTA
3500 W. 38th Street
Suite 362
Bloomington 55431
Tel: (612) 838-6722

NEW YORK
2950 Expressway Dr., South
Islandia 11722
Tel: (506) 231-3300

*Carry-in locations