# intel®

### Design Considerations Migrating from Intel<sup>®</sup> 80960RM/RN I/O Processor to Intel<sup>®</sup> 80303 I/O Processor

**Application Note** 

June 2000

Order Number: 273396-001

## intel

Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel<sup>®</sup> products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel<sup>®</sup> products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel<sup>®</sup> 80303 I/O processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

#### Copyright© Intel Corporation, 2000

\*Other brands and names are the property of their respective owners.



# intہا، سنج Contents

| 1.0 | Object | tive    |                                    | 5   |
|-----|--------|---------|------------------------------------|-----|
| 2.0 | Summ   | nary    |                                    | 5   |
|     | 2.1    | Unit De | escriptions                        | 6   |
|     |        | 2.1.1   | Core Processor                     | 6   |
|     |        | 2.1.2   | PCI-to-PCI Bridge                  | 6   |
|     |        | 2.1.3   | Address Translation Unit (ATU)     | 6   |
|     |        | 2.1.4   | Application Accelerator Unit (AAU) |     |
|     |        | 2.1.5   | Memory Controller Unit (MCU)       |     |
|     |        | 2.1.6   | DMA Controller Unit                | 7   |
|     |        | 2.1.7   | General Purpose I/O                | 7   |
|     |        | 2.1.8   | Package and Ball Out               |     |
|     |        | 2.1.9   | Memory Mapped Registers (MMR)      | 9   |
|     |        | 2.1.10  | ACPI                               | .10 |
|     |        | 2.1.11  | No Change                          |     |

#### **Figures**

No Figures Shown In This Document

#### **Tables**

| 1 | Intel <sup>®</sup> 80960RM/RN I/O Processor and Intel <sup>®</sup> 80303 I/O Processor Differences | .5  |
|---|----------------------------------------------------------------------------------------------------|-----|
| 2 | Memory Controller Signals                                                                          | . 8 |
| 3 | Primary and Secondary PCI Bus Signals                                                              |     |
| 4 | Miscellaneous Signals                                                                              | . 8 |
| 5 | New or Changed Registers                                                                           | 9   |
| 6 | New or Changed Bit Functions                                                                       |     |



#### 1.0 Objective

This document describes both hardware and software issues that should be considered when migrating from the Intel<sup>®</sup> 80960RM I/O processor or the Intel<sup>®</sup> 80960RN I/O processor (B-0 step), to the Intel<sup>®</sup> 80303 I/O processor.

*Note:* As with any design change, customers should perform thorough validation of their application hardware and software prior to production. See *Intel*<sup>®</sup> *i960*<sup>®</sup> *RM/RN I/O Processor Specification Update* (273164) for differences between A-0 step and B-0 step.

#### 2.0 Summary

Table 1 summarizes the differences between the I/O processors.

#### Table 1. Intel<sup>®</sup> 80960RM/RN I/O Processor and Intel<sup>®</sup> 80303 I/O Processor Differences

| Unit                         | Intel <sup>®</sup> 80960RM/RN I/O Processor                                                                                                                                                        | Intel <sup>®</sup> 80303 I/O Processor                                                                                                                                                                 |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal Bus                 | 66 MHz/64-bit                                                                                                                                                                                      | 100MHz/64-bit                                                                                                                                                                                          |
| PCI-to-PCI<br>Bridge         | <ul> <li>33 MHz bus</li> <li>5 V PCI signaling</li> <li>None</li> <li>128 Bytes upstream delayed read completion queue</li> </ul>                                                                  | <ul> <li>66 MHz bus</li> <li>3.3 V and 5 V PCI signaling</li> <li>six secondary PCI output clocks</li> <li>256 Bytes upstream delayed read completion queue</li> </ul>                                 |
| Memory<br>Controller<br>Unit | <ul> <li>66 MHz SDRAM</li> <li>Up to 128 Mbyte of 64-bit SDRAM</li> <li>16, 64 Mbit SDRAM</li> <li>Supports 32- and 64-bit</li> <li>ECC off option</li> <li>DCLKOUT for external buffer</li> </ul> | <ul> <li>100 MHz SDRAM</li> <li>Up to 512 Mbytes of 64-bit SDRAM</li> <li>64, 128, 256 Mbit SDRAM</li> <li>No 32-bit SDRAM support</li> <li>ECC always on</li> <li>Four SDRAM output clocks</li> </ul> |
| ATU<br>Inbound<br>Queues     | 128 Bytes                                                                                                                                                                                          | 256 Bytes                                                                                                                                                                                              |
| AAU                          | 128 Bytes                                                                                                                                                                                          | 512 to 1 Kbytes (user programmable)                                                                                                                                                                    |
| General<br>Purpose I/O       | None                                                                                                                                                                                               | Eight GPIO pins                                                                                                                                                                                        |



#### 2.1 Unit Descriptions

#### 2.1.1 Core Processor

The 80303 I/O processor uses the 100 MHz Intel<sup>®</sup> 80960JT processor core, which is the same core that is used on the 80960RM/RN I/O processor. Therefore, the instruction set for the 80960RM/RN and 80303 I/O processors are the same. However, the internal bus is now 100 MHz verses the 66 MHz bus used on the 80960RM/RN I/O processors.

#### 2.1.2 PCI-to-PCI Bridge

The PCI-to-PCI Bridge supports 64-bit/66 MHz PCI bus, which translates to 528 MB/s performance. If the primary PCI bus is programmed to operate at 66 MHz, the secondary bus is capable of operating at either 33 MHz or 66 MHz. If the primary PCI bus is programmed to operate at 33 MHz, the bridge forces the secondary bus to operate at 33 MHz.

The 80303 I/O processor provides six secondary PCI output clocks. These output clocks can be individually disabled by using the Secondary Clock Disable register listed in Table 5.

A voltage reference pin is provided for both the primary and secondary PCI busses. These pins should be strapped to 5 V or 3.3 V to determine which voltage reference to use. The secondary PCI bus does not have to use the same voltage reference as the primary PCI bus, and visa versa.

For upstream transactions (initiated on the secondary PCI bus), the bridge supports a larger set of queues to accommodate high PCI bandwidth targeted at the primary PCI bus. 516 bytes are dedicated for delayed read completion (DRC) data for upstream reads, organized as two 256 bytes queues and one 4 byte queue.

The bridge also includes VGA address support. To support a VGA device on the downstream bus of the 80303 I/O processor, the PCI-to-PCI bridge is able to recognize and forward VGA addresses on the primary PCI bus to the secondary PCI bus. The bridge does not support VGA palette snooping.

The bridge implements a special downstream memory window to support an external Hot Plug controller. This is enabled by the SPMEM# pin described in Table 2.

#### 2.1.3 Address Translation Unit (ATU)

The primary and secondary inbound read and write queues have been increased from 128 Bytes to 256 Bytes.

#### 2.1.4 Application Accelerator Unit (AAU)

The AAU has been increased from 128 Bytes to 1 KBytes. The user also has the option to configure it as 512 Bytes, by setting ACR.2. This new bit is listed in Table 6.

With the increased queue size it gives up to 15% RAID 5 performance improvements.

#### 2.1.5 Memory Controller Unit (MCU)

The SDRAM interface of the MCU supports 100 MHz technologies and it supports between 32 and 512 Mbytes of 64-bit SDRAM.

32-bit SDRAM is not supported, therefore, the 32BITMEM\_EN# pin function is no longer multiplexed with RAD[2], and SDCR.2 is now reserved.

To keep up with SDRAM technology, the memory controller supports 64, 128 and 256 Mbit technology.

ECC is always on, therefore, do not design an 80303 I/O processor based product without ECC implemented, this causes severe system errors. For the 80960RM/RN I/O processor, ECCR.3 can be cleared to disable ECC, but with the 80303 I/O processor, ECCR.3 is reserved.

The MCU provides four SDRAM clock outs, therefore no external clock buffer is required.

#### 2.1.6 DMA Controller Unit

The only thing to note about the DMA, is that it has burst support up to 528 MB/s for both the PCI bus and the 80303 I/O processor internal bus. This is because the 80303 I/O processor now supports 64-bit/66 MHz PCI.

#### 2.1.7 General Purpose I/O

There are eight general purpose I/O pins which can be individually used to control and monitor external devices in the I/O subsystem. Three new registers are defined for the GPI/O and are listed in Table 5.



#### 2.1.8 Package and Ball Out

The 80303 I/O processor uses the same 540-lead HL-PBGA package as the 80960RM/RN. Due to additional pin functions, and to address customer inputs concerning the location of some specific pins, the 80303 I/O processor is not pin-compatible with the 80960RM/RN. For a complete list of all pins, ball out and package dimensions, see the *Intel*<sup>®</sup> 80303 I/O Processor Datasheet (273358).

The 80303 I/O processor has the same pin functions as the 80960RM/RN I/O processor, in addition to several new pins used to support product enhancements. Table 2 through Table 4 summarize the new pins implemented on the 80303 I/O processor which are not on the 80960RM/RN.

#### Table 2. Memory Controller Signals

| Pin               | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DCLK[3:0](output) | <b>SDRAM Output Clock.</b> Used to provide clocks to external SDRAM memory subsystem. Therefore, no need to have external clock buffers.                                                                                                                                                                                                                                                                         |
| RAD[5]/ONCE# (I)  | ONCE. No longer a dedicated pin, it is multiplexed with flash address/data bit 5 (RAD5).                                                                                                                                                                                                                                                                                                                         |
| RAD[2]/SPMEM# (I) | Flash Address/Data Bus Bit 2 (RAD2). Now multiplexed with SPMEM#, which is used to enable a special downstream memory window, to support an external Hot Plug controller. If SPMEM# is asserted during processor initialization, this special downstream memory window opens by default. This window includes the addresses FEC0_0000h through FECF_FFFFh. The 32BITMEM_EN# pin function is no longer available. |
| SA12 (output)     | SDRAM Multiplexed Address Bus. Now 13 bits to increase memory addressability.                                                                                                                                                                                                                                                                                                                                    |
| SA13 (output)     | <b>SDRAM Multiplexed Address Bus</b> . To provide proper addressing support for 256Mbx16 SDRAM, connect SA13 instead of SA12.                                                                                                                                                                                                                                                                                    |

#### Table 3. Primary and Secondary PCI Bus Signals

| Pin                 | Description                                                                                                                                                                                                                                                        |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P_M66EN (input)     | Primary PCI Bus 66 MHz Enable. Input pin indicates speed of primary PCI bus. EBCR.10 reflects the state of this pin.                                                                                                                                               |
| R_CLKIN (input)     | <b>Reference Input Clock</b> . Input clock drives internal PCI clocks. Must be connected to R_CLKOUT.                                                                                                                                                              |
| R_CLKOUT (output)   | <b>Reference Feedback Clock</b> . Must be connected to R_CLKIN and the trace length must match the S_CLK[5:0].                                                                                                                                                     |
| S_CLK[5:0] (output) | Secondary PCI Bus Output Clocks. Output pins can be used to drive external logic on the secondary PCI bus.                                                                                                                                                         |
| S_HOLD# (input)     | Secondary PCI Bus Hold. Input pin handles requests from an external secondary PCI device to acquire the bus. It functions similar to a secondary PCI bus request pin, except when S_HOLDA# is asserted, all other secondary PCI bus activity is halted.            |
| S_HOLDA# (output)   | Secondary PCI Bus Hold Acknowledge. Output pin indicates to an external secondary PCI device that it can now acquire bus. It functions similar to a secondary PCI bus grant pin, except when S_HOLDA# is asserted, all other secondary PCI bus activity is halted. |
| S_M66EN (input)     | Secondary PCI Bus 66 MHz Enable. Input pin indicates speed of Secondary PCI bus. EBCR.11 reflects the state of this pin.                                                                                                                                           |

#### Table 4.Miscellaneous Signals

| Pin              | Description                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO[7:0]        | <b>General Purpose Input/Output</b> . These pins can be selected on a per pin basis, as general-purpose inputs or outputs.                             |
| PWRDELAY (input) | <b>Power Fail Delay</b> . Used with external circuitry to enable a reset of memory controller power fail state machine during power up initialization. |
| VREF_P (input)   | <b>Primary PCI Input Voltage Reference</b> . Strapped to primary PCI power rail. Used to clamp inputs to either 5 V or 3.3 V.                          |
| VREF_S (input)   | <b>Secondary PCI Input Voltage Reference</b> . Strapped to secondary PCI power rail. It is used to clamp the inputs to either 5 V or 3.3 V.            |



#### 2.1.9 Memory Mapped Registers (MMR)

Note: Customer must examine each of the following items and make appropriate changes to software.

 Table 5 identifies new or changed registers:

#### Table 5.New or Changed Registers

| Register Name | Internal Bus<br>Address | Default Value                      | Register Description                                                                                                                            |
|---------------|-------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| ATUDID        | 0000 1202h              | 5309h                              | <b>ATU Device ID</b> . Identifies Intel <sup>®</sup> 80303 I/O processor in ATU PCI configuration header.                                       |
| DIDR          | 00001002h               | 0309h                              | <b>Device ID</b> . Identifies 80303 I/O processor in Bridge PCI configuration header.                                                           |
| FBSR1         | 0000 1558h              | 0000 0008h                         | Flash Bank Size Register 1. Default value has changed to enable 8Mbyte bank size.                                                               |
| GPID          | 0000 1720h              | 0000 0000h                         | GPIO Input Data. Reflects state of appropriate pin.                                                                                             |
| GPOD          | 0000 1724h              | 0000 0000h                         | <b>GPIO Output Data</b> . Write value to be driven out on the appropriate pin.                                                                  |
| GPOE          | 0000171Ch               | Pin value during<br>P_RST# assert. | <b>GPIO Output Enable</b> . Enables, on a per pin basis, the output value contained in GPOD onto appropriate pin.                               |
| RFR           | 0000 1568h              | 0000 0000h                         | <b>Refresh Interval</b> . he default value has changed from 300h on 80960RM/RN to 000h on 80303.                                                |
| SCDR          | 0000 1056h              | 0000 0000h                         | <b>Secondary Clock Disable</b> . Used to selectively disable unused secondary PCI output clocks. Default value = all output clocks are enabled. |

Table 6 identifies either new or changed bit functions.

#### Table 6. New or Changed Bit Functions (Sheet 1 of 2)

| Bit Position | Internal Bus<br>Address | Default value | Bit function                                                                                         |
|--------------|-------------------------|---------------|------------------------------------------------------------------------------------------------------|
| ACR.2        | 0000 1800h              | 0             | <b>512 Byte Buffer Enable</b> . 0=uses 1Kbyte data buffer.<br>1= uses 512 Byte data buffer.          |
| BCR.3        | 0000 103Eh              | 0             | <b>Bridge Control</b> . VGA address forwarding enable.<br>0=VGA addresses are not forwarded.         |
| EBCR.10      | 0000 1040h              | varies w/ pin | Extended Bridge Control. Reflects state of P_M66EN pin. (Primary PCI bus speed)                      |
| EBCR.11      | 0000 1040h              | varies w/ pin | Extended Bridge Control. Reflects state of<br>S_M66EN pin. (Secondary PCI bus speed)                 |
| EBCR.12      | 0000 1040h              | varies w/ pin | Extended Bridge Control. Reflects state of SPMEM#<br>pin. (Special Downstream Memory Window)         |
| ECCR.3       | 0000 1534h              | reserved      | ECC Control. Now reserved. ECC always on.                                                            |
| PATUSR.4     | 0000 1206h              | 1             | Primary ATU Status. Indicates extended capabilities use.                                             |
| PATUSR.5     | 0000 1206h              | 1             | Primary ATU Status. Indicates 66 MHz PCI supported.                                                  |
| PATUSR[10:9] | 0000 1206h              | 10            | Primary ATU Status. Define slow decode                                                               |
| PIRSR[3:0]   | 0000 1050h              | 0             | Interrupt Routing Select. 0 = P_INTx# and 1 = 80960 core. Opposite of the 80960RM/RN bit definition. |
| PSR.4        | 0000 1006h              | 1             | Primary Status. Indicates extended capabilities use.                                                 |
| PSR.5        | 0000 1006h              | 1             | Primary Status. Indicates 66 MHz PCI is supported.                                                   |
| PSR[10:9]    | 0000 1006h              | 10            | Primary Status. Define slow decode                                                                   |



#### Table 6.New or Changed Bit Functions (Sheet 2 of 2)

| Bit Position | Internal Bus<br>Address | Default value | Bit function                                                                                      |
|--------------|-------------------------|---------------|---------------------------------------------------------------------------------------------------|
| SBR0.31      | 0000 150Ch              | reserved      | SDRAM Technology. Now reserved.                                                                   |
| SBR0[7:3]    | 0000 150Ch              | 00000h        | <b>SDRAM Boundary</b> . Boundary now defined by 5 bits and bit locations have been shifted.       |
| SBR0[2:0]    | 0000 150Ch              | reserved      | Bits now reserved in the SDRAM Boundary register.                                                 |
| SBR1.31      | 0000 1510h              | reserved      | SDRAM Technology. Now reserved.                                                                   |
| SBR1[7:3]    | 0000 1510h              | 00000h        | <b>SDRAM Boundary</b> . Now defined by 5 bits and bit locations have been shifted.                |
| SBR1[2:0]    | 0000 1510h              | reserved      | Bits now reserved in SDRAM Boundary register.                                                     |
| SDBR[31:25]  | 0000 1508h              | 0             | SDRAM Base Address. Now 7 bits instead of 10 bits.                                                |
| SDCR[12:11]  | 0000 1504h              | 00            | Address and Control Drive Strength. Two bits now used to determine four distinct drive strengths. |
| SDCR[10:9]   | 0000 1504h              | 00            | Data Mask Drive Strength. Two bits now used to determine four distinct drive strengths.           |
| SDCR[8:7]    | 0000 1504h              | 00            | Chip Enable 1 Drive Strength. Two bits now used to determine four distinct drive strengths.       |
| SDCR[6:5]    | 0000 1504h              | 00            | Chip Enable 0 Drive Strength. Two bits now used to determine four distinct drive strengths.       |
| SDCR[4:3]    | 0000 1504h              | 00            | Data Bus Drive Strength. Two bits now used to determine four distinct drive strengths.            |
| SDCR.2       | 0000 1504h              | reserved      | <b>Data Bus Width</b> . Now reserved. Data bus cannot be 32-bits.                                 |
| SSR.5        | 0000 101Eh              | 1             | Secondary Status. Indicates 66 MHz PCI supported.                                                 |

#### 2.1.10 ACPI

The 80303 I/O processor supports ACPI and uses the same implementation as the 80960RM/RN B-0 stepping, except this feature is always on. For information on the ACPI implementation see these documents:

- ACPI Implementation for the *ACPI Implementation for the Intel*<sup>®</sup> *i960*<sup>®</sup> *RM/RN I/O Processor* (273255) located at: http://developer.intel.com/design/iio/applnots/273255.htm
- *Intel<sup>®</sup> i960<sup>®</sup> RM/RN I/O Processor Specification Update* (273164) located at: http://developer.intel.com/design/iio/specupdt/273164.htm

#### 2.1.11 No Change

The following units are exactly the same as the 80960RM/RN I/O processor:

- Messaging Unit
- Performance Monitoring Unit
- I/O Processor Arbitration
- I<sup>2</sup>C