CONTENTS

REVISION HISTORY ................................................................. v
PREFACE ................................................................................... vii

Part I: Specification Updates for 60- and 66-MHz Pentium® Processors
GENERAL INFORMATION .......................................................... 3
SPECIFICATION CHANGES ..................................................... 8
ERRATA .................................................................................... 13
SPECIFICATION CLARIFICATIONS .......................................... 27
DOCUMENTATION CHANGES .................................................. 32

Part II: Specification Updates for 75-, 90- and 100-MHz Pentium® Processors
GENERAL INFORMATION ....................................................... 39
SPECIFICATION CHANGES ..................................................... 42
ERRATA .................................................................................... 49
SPECIFICATION CLARIFICATIONS .......................................... 86
DOCUMENTATION CHANGES .................................................. 91
# REVISION HISTORY

<table>
<thead>
<tr>
<th>Date of Revision</th>
<th>Version</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>February 1995</td>
<td>-001</td>
<td>This document consolidates information previously contained in various versions of stepping information, notably the B, C and D stepping of Pentium® Processor at ICOMP® Index (510/60, 567/66) and the B and C stepping of Pentium Processor at ICOMP Index (610/75, 735/90, 815/100).</td>
</tr>
</tbody>
</table>
PREFACE

This document is an update to the specifications contained in the Pentium™ Family User's Manual. It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools. It contains Specification Changes, Errata, Specification Clarifications, and Documentation Changes, and is divided into the following two parts:

- Part I: Specification Update for 60- and 66-MHz Pentium processors
- Part II: Specification Update for 75-, 90-, and 100-MHz Pentium processors

Contact Information

For questions or comments, please call one of the following numbers:

DIRECT NUMBERS

<table>
<thead>
<tr>
<th>Country</th>
<th>Phone Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>US and Canada</td>
<td>1-800-628-8686</td>
</tr>
<tr>
<td>US (from overseas)</td>
<td>1-916-356-3551</td>
</tr>
<tr>
<td>Australia</td>
<td>61-2-975-3300</td>
</tr>
<tr>
<td>England</td>
<td>+44 (0) 1793 431144</td>
</tr>
<tr>
<td>France</td>
<td>+44 (0) 1793 421777</td>
</tr>
<tr>
<td>Germany</td>
<td>+44 (0) 1793 421333</td>
</tr>
<tr>
<td>Hong Kong</td>
<td>852-844-4555</td>
</tr>
<tr>
<td>India</td>
<td>91-80-2215065</td>
</tr>
<tr>
<td>Japan</td>
<td>0120-868886</td>
</tr>
<tr>
<td>Korea</td>
<td>82-2-767-2500</td>
</tr>
<tr>
<td>People's Republic of China</td>
<td>86-1-505-0386</td>
</tr>
<tr>
<td>Singapore</td>
<td>65-735-3811</td>
</tr>
<tr>
<td>Taiwan</td>
<td>886-2-514-4200</td>
</tr>
</tbody>
</table>
Nomenclature

Specification Changes are modifications to the generally available specification of the Pentium processor. These modifications will be reflected in the Pentium™ Family User’s Manual.

Errata describe any problems associated with the current stepping of the Pentium processor and workarounds that allow the system designer to use this stepping.

Specification Clarifications describe a specification in greater detail or highlight complex design situations that may require implementation changes.

Documentation Changes include typos, errors, or omissions from the published specification of the Pentium processor. The changes will be incorporated in the next revision of the document in error.

Identification Information

The Pentium processor can be identified by the following register contents:

<table>
<thead>
<tr>
<th>Family¹</th>
<th>60- and 66-MHz Model ²</th>
<th>75-, 90-, and 100-MHz Model ²</th>
</tr>
</thead>
<tbody>
<tr>
<td>05h</td>
<td>01h (described in Part I)</td>
<td>02h (described in Part II)</td>
</tr>
</tbody>
</table>

NOTES:


2 The Model corresponds to bits [7:4] of the EDX register after RESET, bits [7:4] of the EAX register after the CPUID instruction is executed, and the model field of the Device ID register accessible through Boundary Scan.
Part I:

Specification Update for 60- and 66-MHz Pentium® Processors
GENERAL INFORMATION

Marking

B-1 Production Units – Top:

C-1 Production Units – Top:

D-1 Sample Units – Top:

D-1 Production Units – Top:

D-1 Production Units – Bottom:

NOTES:

- SS = Speed (MHz).
- SX NNN = S-Spec number.
- FFFFFFFF = FPO # (Test Lot Traceability #).
- For packages with heat spreaders, the inner line box defines the spreader edge.
- Ink Mark = All logo information on the heat spreader.
- Laser Mark = The two lines of information above and below the heat spreader. All bottomside information is laser mark.
- ES = Engineering Sample.
- QNNNN = Sample Specification number.
- SSSS = Serialization code.
- YYY = iCOMP® index (510 for 60-MHz and 567 for 66-MHz product).
- On the bottomside, the inner line box defines the edge of the metallic package lid.
- Bottomside, first two lines = Reserved for Intel internal use.
- Bottomside, third line = Copyright info; the last four digits of this line are reserved for Intel internal use.
## Basic 60- and 66-MHz Pentium® Processor Identification Information

<table>
<thead>
<tr>
<th>CPUID</th>
<th>Family</th>
<th>Model</th>
<th>Stepping</th>
<th>Mfg. Stepping</th>
<th>Speed (MHz)</th>
<th>S-Spec</th>
<th>V&lt;sub&gt;CC&lt;/sub&gt;</th>
<th>T&lt;sub&gt;CASE&lt;/sub&gt;</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1'</td>
<td>50/50</td>
<td>Q0399</td>
<td>4.75V-5.25V</td>
<td>0°C-85°C</td>
<td>1, 2</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1'</td>
<td>60/60</td>
<td>Q0352</td>
<td>4.75V-5.25V</td>
<td>0°C-85°C</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1'</td>
<td>60/60</td>
<td>Q0400</td>
<td>4.75V-5.25V</td>
<td>0°C-75°C</td>
<td>1, 2</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1'</td>
<td>60/60</td>
<td>Q0394</td>
<td>4.75V-5.25V</td>
<td>0°C-80°C</td>
<td>2, 3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1'</td>
<td>66/66</td>
<td>Q0353</td>
<td>4.90V-5.25V</td>
<td>0°C-75°C</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1'</td>
<td>66/66</td>
<td>Q0395</td>
<td>4.90V-5.25V</td>
<td>0°C-70°C</td>
<td>2, 3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1&quot;</td>
<td>60/60</td>
<td>Q0412</td>
<td>4.75V-5.25V</td>
<td>0°C-85°C</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1&quot;</td>
<td>60/60</td>
<td>SX753</td>
<td>4.75V-5.25V</td>
<td>0°C-85°C</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1&quot;</td>
<td>66/66</td>
<td>Q0413</td>
<td>4.90V-5.40V</td>
<td>0°C-75°C</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>3</td>
<td>B1&quot;</td>
<td>66/66</td>
<td>SX754</td>
<td>4.90V-5.40V</td>
<td>0°C-75°C</td>
<td>1, 4</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>5</td>
<td>C1</td>
<td>60/60</td>
<td>Q0466</td>
<td>4.75V-5.25V</td>
<td>0°C-80°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>5</td>
<td>C1</td>
<td>60/60</td>
<td>SX835</td>
<td>4.75V-5.25V</td>
<td>0°C-80°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>5</td>
<td>C1</td>
<td>66/66</td>
<td>Q0467</td>
<td>4.90V-5.40V</td>
<td>0°C-70°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>5</td>
<td>C1</td>
<td>66/66</td>
<td>SX837</td>
<td>4.90V-5.40V</td>
<td>0°C-70°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>7</td>
<td>D1</td>
<td>60/60</td>
<td>Q0625</td>
<td>4.75V-5.25V</td>
<td>0°C-80°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>7</td>
<td>D1</td>
<td>60/60</td>
<td>SX948</td>
<td>4.75V-5.25V</td>
<td>0°C-80°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>7</td>
<td>D1</td>
<td>60/60</td>
<td>SX974</td>
<td>5.15V-5.40V</td>
<td>0°C-70°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>7</td>
<td>D1</td>
<td>66/66</td>
<td>Q0626</td>
<td>4.90V-5.40V</td>
<td>0°C-70°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>7</td>
<td>D1</td>
<td>66/66</td>
<td>SX950</td>
<td>4.90V-5.40V</td>
<td>0°C-70°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>7</td>
<td>D1</td>
<td>66/66</td>
<td>Q0627</td>
<td>5.15V-5.40V</td>
<td>0°C-70°C</td>
<td>3</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>1</td>
<td>7</td>
<td>D1</td>
<td>66/66</td>
<td>SX949</td>
<td>5.15V-5.40V</td>
<td>0°C-70°C</td>
<td>3</td>
</tr>
</tbody>
</table>

**NOTES:**
1. Non-heat spreader package.
2. These are engineering samples only.
3. Heat spreader package (see Specification Change #2).
4. 66 MHz B1" shipped after work week 34 of 1993 were tested to V<sub>CC</sub> = 4.90V - 5.40V
### Summary Table of Changes

The following table indicates the Specification Changes, Errata, Specification Clarifications, or Documentation Changes which apply to the 60- and 66-MHz Pentium processor. Intel intends to fix some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or specification changes as noted. This table uses the following notations:

**CODES USED IN SUMMARY TABLE**

- **X:** Specification Change or Clarification that applies to this stepping.
- **Doc:** Document change or update that will be implemented.
- **Fix:** This erratum is intended to be fixed in a future step of the component.
- **Fixed:** This erratum has been previously fixed.
- **(No mark) or (Blank Box):** This erratum is fixed in listed stepping or specification change does not apply to listed stepping.

<table>
<thead>
<tr>
<th>NO.</th>
<th>B1</th>
<th>C1</th>
<th>D1</th>
<th>Plans</th>
<th>Specification Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>(V_{CC}) Specification Change at 66 MHz</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Mechanical/Thermal/Case Temperature Specifications for Pentium® Processor Heat Spreader Package</td>
</tr>
<tr>
<td>3</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>DP0-7 Read Data Setup Time Specification Change</td>
</tr>
<tr>
<td>4</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>CLK Toggle during (V_{CC}) Ramp</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>NO.</th>
<th>B1</th>
<th>C1</th>
<th>D1</th>
<th>Plans</th>
<th>Errata</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>BOFF# hold timing</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>Incomplete initialization may flush the internal pipeline</td>
</tr>
<tr>
<td>3</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>IV pin may not be asserted under certain conditions</td>
</tr>
<tr>
<td>4</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>Testability writes to data TLB may store wrong parity</td>
</tr>
<tr>
<td>5</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>LRU bits in the data cache TLBs are updated incorrectly</td>
</tr>
<tr>
<td>6</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>A replacement writeback cycle may invade a locked sequence</td>
</tr>
<tr>
<td>7</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>RUNBIST instruction generates incorrect BIST signature</td>
</tr>
<tr>
<td>8</td>
<td>X</td>
<td>X</td>
<td></td>
<td>Fixed</td>
<td>Data breakpoint mistakenly remembered on a faulty instruction</td>
</tr>
<tr>
<td>9</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>RESET affects RUNBIST instruction execution in Boundary Scan</td>
</tr>
<tr>
<td>10</td>
<td>X</td>
<td>X</td>
<td></td>
<td>Fixed</td>
<td>Locked operation during instruction execution tracing may hang the processor</td>
</tr>
</tbody>
</table>
## PENTIUM® PROCESSOR SPECIFICATION UPDATE

<table>
<thead>
<tr>
<th>NO.</th>
<th>B1</th>
<th>C1</th>
<th>D1</th>
<th>Plans</th>
<th>ERRATA (Cont’d)</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Breakpoint or single-step may be missed for one instruction following STI</td>
</tr>
<tr>
<td>12</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Internal snoop problem due to reflection on address bus</td>
</tr>
<tr>
<td>13</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Internal parity error on uninitialized data cache entry</td>
</tr>
<tr>
<td>14</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Missing shutdown after an IERR#</td>
</tr>
<tr>
<td>15</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Processor core may not serialize on bus idle</td>
</tr>
<tr>
<td>16</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>SMIACT# assertion during replacement writeback cycle</td>
</tr>
<tr>
<td>17</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Overflow undetected on some numbers on FIST</td>
</tr>
<tr>
<td>18</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Six operands result in unexpected FIST operation</td>
</tr>
<tr>
<td>19</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Snoop with table-walk violation may not invalidate snooped line</td>
</tr>
<tr>
<td>20</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Slight precision loss for floating point divides on specific operand pairs</td>
</tr>
<tr>
<td>21</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Power-up BIST failure</td>
</tr>
<tr>
<td>22</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>FLUSH#, INIT or Machine Check dropped due to floating point exception</td>
</tr>
<tr>
<td>23</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Floating point operations may clear Alignment Check bit</td>
</tr>
<tr>
<td>24</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>CMPXCHG6B across page boundary may cause invalid opcode exception</td>
</tr>
<tr>
<td>25</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Single step debug exception breaks out of HALT</td>
</tr>
</tbody>
</table>

## SPECIFICATION CLARIFICATIONS

<table>
<thead>
<tr>
<th>NO.</th>
<th>B1</th>
<th>C1</th>
<th>D1</th>
<th>Plans</th>
<th>SPECIFICATION CLARIFICATIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>BREQ Assertion</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>STR, SLDT, SMSW and MOV r/m16, SREG instructions</td>
</tr>
<tr>
<td>3</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Parity error during BIST</td>
</tr>
<tr>
<td>4</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>BOFF# with internal snoop hit</td>
</tr>
<tr>
<td>5</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Frequent toggling of the R/S# pin</td>
</tr>
<tr>
<td>6</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>BT3-BT0 pins are floated as a result of A_HOLD assertion</td>
</tr>
<tr>
<td>7</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>TSS’s I/O map base address vs. TSS limit</td>
</tr>
<tr>
<td>8</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>I/O trap restart in System Management mode</td>
</tr>
<tr>
<td>9</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>The IBT pin is asserted on some selector loads</td>
</tr>
<tr>
<td>10</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Data bus floats in T1, TD or Ti bus states</td>
</tr>
<tr>
<td>11</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>TLB invalidation</td>
</tr>
<tr>
<td>12</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Machine check exception as a result of bus error</td>
</tr>
<tr>
<td>13</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>BTB prefetched from inaccessible areas of memory</td>
</tr>
<tr>
<td>NO.</td>
<td>B1</td>
<td>C1</td>
<td>D1</td>
<td>Plans</td>
<td>SPECIFICATION CLARIFICATIONS (Cont’d)</td>
</tr>
<tr>
<td>-----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>------------------------</td>
<td>-------------------------------------------------------</td>
</tr>
<tr>
<td>14</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Unexpected parity check to page 0 during TLB miss reads</td>
</tr>
<tr>
<td>15</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Using POP SS to switch between different stack sizes</td>
</tr>
<tr>
<td>16</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>SMI# during CPU shutdown</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>NO.</th>
<th>B1</th>
<th>C1</th>
<th>D1</th>
<th>Plans</th>
<th>DOCUMENTATION CHANGES</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Dead clock timing diagram description, Volume 1, page 6-52</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>State of the PWT pin during bus cycles, Volume 3, page 10-6</td>
</tr>
</tbody>
</table>
SPECIFICATION CHANGES

Specification Changes will be incorporated into the Pentium™ Family User's Manual, Volume 1 and/or Volume 3, (Order Numbers: 241428 and 241430, respectively).

1. V\text{cc} Specification Change at 66 MHz

The V\text{cc} specification for the Pentium processor operating at 66 MHz is V\text{cc} = 4.90V to 5.40V. The new V\text{cc} range extends the operating V\text{cc} limit at the high end by 150mV over the previous V\text{cc} range as shown in the table below.

<table>
<thead>
<tr>
<th>Operating V\text{cc} Range at 66 MHz</th>
<th>Old</th>
<th>New</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>4.90V to 5.25V</td>
<td>4.90V to 5.40V</td>
</tr>
</tbody>
</table>

2. Mechanical/Thermal/Case Temperature Specifications for Pentium® Processor Heat Spreader Package

Following are the changes to the Pentium processor mechanical, thermal, and case temperature specifications necessitated by the addition of a heat spreader to the package for improved thermal performance of the die.

MECHANICAL SPECIFICATIONS

The changes to the Pentium processor, 273-pin PGA package, mechanical specification (Chapter 9 of the Pentium™ Family User's Manual, Volume 1, Order Number 241428) are summarized as follows:

1. Figure 9-1 is changed to reflect the addition of the heat spreader.
2. Figure 9-2 added to show the top view of the package.
3. Table 9-2 updated.
4. The weight of the heat spreader package increases to approximately 2X the weight of the standard PGA package (70.7 grams vs. 33.2 grams).

The following two figures show the new package dimensions for the Pentium processor. The mechanical specifications are provided in the table following these figures.
Top View of Package
Pentium® Processor Mechanical Specifications

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Millimeters</th>
<th>Inches</th>
<th>Notes</th>
<th>Millimeters</th>
<th>Inches</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>3.91</td>
<td>4.70</td>
<td>Solid Lid</td>
<td>0.154</td>
<td>0.185</td>
<td>Solid Lid</td>
</tr>
<tr>
<td>A1</td>
<td>0.38</td>
<td>0.43</td>
<td>Solid Lid</td>
<td>0.015</td>
<td>0.017</td>
<td>Solid Lid</td>
</tr>
<tr>
<td>A2</td>
<td>2.62</td>
<td>2.97</td>
<td></td>
<td>0.103</td>
<td>0.117</td>
<td></td>
</tr>
<tr>
<td>A4</td>
<td>0.97</td>
<td>1.22</td>
<td></td>
<td>0.038</td>
<td>0.048</td>
<td></td>
</tr>
<tr>
<td>B</td>
<td>0.43</td>
<td>0.51</td>
<td></td>
<td>0.017</td>
<td>0.020</td>
<td></td>
</tr>
<tr>
<td>D</td>
<td>54.66</td>
<td>55.07</td>
<td></td>
<td>2.152</td>
<td>2.168</td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>50.67</td>
<td>50.93</td>
<td></td>
<td>1.995</td>
<td>2.005</td>
<td></td>
</tr>
<tr>
<td>D2</td>
<td>37.85</td>
<td>38.35</td>
<td>Spreader Size</td>
<td>1.490</td>
<td>1.510</td>
<td>Spreader Size</td>
</tr>
<tr>
<td>D3</td>
<td>40.335</td>
<td>40.945</td>
<td>Braze</td>
<td>1.588</td>
<td>1.612</td>
<td>Braze</td>
</tr>
<tr>
<td>D4</td>
<td>8.382</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0.330</td>
</tr>
<tr>
<td>E1</td>
<td>2.29</td>
<td>2.79</td>
<td></td>
<td>0.090</td>
<td>0.110</td>
<td></td>
</tr>
<tr>
<td>F</td>
<td>0.127</td>
<td></td>
<td>Flatness of spreader measured diagonally</td>
<td>0.005</td>
<td>Flatness of spreader measured diagonally</td>
<td></td>
</tr>
<tr>
<td>L</td>
<td>2.54</td>
<td>3.30</td>
<td></td>
<td>0.120</td>
<td>0.130</td>
<td></td>
</tr>
<tr>
<td>N</td>
<td>273</td>
<td></td>
<td>Total Pins</td>
<td>273</td>
<td>Total Pins</td>
<td></td>
</tr>
<tr>
<td>S1</td>
<td>1.651</td>
<td>2.16</td>
<td></td>
<td>0.065</td>
<td>0.085</td>
<td></td>
</tr>
</tbody>
</table>

THERMAL SPECIFICATIONS

The following table provides the new thermal parameter specifications for the Pentium processor heat spreader package:

Junction-to-Case and Case-to-Ambient Thermal Resistances for the Pentium® Processor (With and Without a Heat Sink')

<table>
<thead>
<tr>
<th></th>
<th>$\Theta_{JC}$</th>
<th>$\Theta_{CA}^2$ vs. Airflow (ft/min)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>With 0.25&quot; Heat Sink</td>
<td>0.6</td>
<td>8.3</td>
</tr>
<tr>
<td>With 0.35&quot; Heat Sink</td>
<td>0.6</td>
<td>7.4</td>
</tr>
<tr>
<td>With 0.65&quot; Heat Sink</td>
<td>0.6</td>
<td>5.9</td>
</tr>
<tr>
<td>Without Heat Sink</td>
<td>1.2</td>
<td>10.5</td>
</tr>
</tbody>
</table>

NOTES:
1. Heat Sink: 2.1 sq. in. base, omni-directional pin AI heat sink with 0.050 in. pin width, 0.143 in pin-to-pin center spacing and 0.150 in. base thickness. Heat sinks are attached to the package with a 2 to 4 mil thick layer of typical thermal grease. The thermal conductivity of this grease is about 1.2 w/m °C.
2. $\Theta_{CA}$ values are typical values. The actual $\Theta_{CA}$ values depend on the air flow in the system (which is typically unsteady, non-uniform and turbulent) and thermal interactions between Pentium processor and surrounding components through PCB and the ambient.
The following is a description of how the heat spreader improves the package thermal performance:

Since the Pentium processor requires an external heat sink in order to maintain the junction and case temperatures below the acceptable levels, the main contributors to the total junction to ambient thermal resistance are junction to case ($\Theta_{JC}$), case to heat sink ($\Theta_{CS}$), and heat sink to ambient ($\Theta_{SA}$) thermal resistances.

$\Theta_{JC}$ is mainly a function of internal construction of the package and packaging material, thermal properties such as the die size and die attach, and ceramic thermal conductivity. $\Theta_{CS}$ is a function of the thickness and thermal properties of the interface material between the package and heat sink, package and heat sink flatness, and surface finish and effective heat transfer area between the package and the heat sink. $\Theta_{SA}$ is a function of both the heat sink design and the airflow type and rate.

Using a heat spreader in the package lowers the overall thermal resistance in two ways:

1. It increases the effective heat transfer area between the package and the heat sink and as a result lowers $\Theta_{CS}$. The actual reduction in $\Theta_{CS}$ depends on the magnitude of $\Theta_{CS}$ without a heat spreader. The larger the value of $\Theta_{CS}$ without using a heat spreader, the larger will be the reduction in the value of $\Theta_{JA}$ if a heat spreader is used.

2. A heat spreader may also improve the heat sink thermal performance by increasing the effective heat transfer area in the heat sink and making the fins away from the die more effective.

Using a heat spreader with a thermal grease interface will result in about .4 c/w lower $\Theta_{CA}$ than that for the package without the heat spreader. Thermal grease is considered one of the more thermally efficient materials for use as an interface between heat sink and package. Thermally conductive adhesives and conductive tapes or films typically have poorer thermal performance when compared to a thin layer of thermal grease, because grease facilitates a larger reduction in thermal resistance.

CASE TEMPERATURE SPECIFICATIONS

Following are the case temperature specifications for the Pentium processor with and without the heat spreader on the package:

**Pentium® Processor Package Without Heat Spreader**

The case temperature specifications for the Pentium processor package without heat spreader at 60 and 66 MHz are as follows (Note: This applies to B1" and previous steppings):

1. $T_C$ (case temperature) 0°C to 85°C @ 60 MHz.
2. $T_C$ (case temperature) 0°C to 75°C @ 66 MHz.

**Pentium® Processor With Heat Spreader Package**

The case temperature specifications for the Pentium processor heat spreader package at 60 and 66 MHz are as follows (Note: This applies to C1 and later steppings):

1. $T_C$ (case temperature) 0°C to 80°C @ 60 MHz.
2. $T_C$ (case temperature) 0°C to 70°C @ 66 MHz.

In the case of the Pentium processor with heat spreader package, the case temperature is measured at the center of the package top surface on the heat spreader. The procedure to measure the case temperature, is outlined in Chapter 10 of the *Pentium™ Family User's Manual, Volume 1* (Order Number 241428).

The thermal specification of the heat spreader package calls for 5 degrees Celsius lower case temperature than the non-spreader package for both 60- and 66-MHz versions. The lower case temperature requirement of the heat spreader package is due to its lower junction to ambient thermal resistance compared to a non-heat spreader.
spreader package with the same heat sink. For example, at 66-MHz, the heat spreader package will have 0.4*16=6.4 degrees Celsius lower case temperature than a non-heat spreader package with the same heat sink design and grease interface. This implies that in a system designed for a non-spreader package, if the non-spreader package is replaced with a heat spreader package, the measured case temperature will be lower by 6.4 degrees Celsius for the 66-MHz and 5.8 degrees Celsius for the 60-MHz versions. The actual reduction in the case temperature will be slightly higher or lower depending on the efficiency of the thermal interface. Therefore, a more conservative value of 5 degrees Celsius is used as the difference between the case temperature specifications of the two package types for both frequency versions. The expectation is that the ambient temperature in the system will be maintained while gaining the benefits of lower junction and case temperatures when the heat spreader package is added to an existing system with the same airflow and unmodified heat sink.

3. **DP[7:0] Read Data Setup Time Specification Change**

The following tables show the new A.C. Specification for the Data Parity (DP0-7) Read Data Setup Time for the Pentium processor at 66 and 60 MHz:

### 66-MHz Pentium® Processor A.C. Specification

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_{34a}</td>
<td>DP0-7 Read Data Setup Time</td>
<td>3.8</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

### 60-MHz Pentium® Processor A.C. Specification

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_{34a}</td>
<td>DP0-7 Read Data Setup Time</td>
<td>4.3</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

4. **CLK Toggle during VCC Ramp**

The following note has been added to the clock pin description: 'It is recommended that CLK begin toggling within 150 ms after VCC reaches its proper operating level. This recommendation is only to ensure long-term reliability of the device.'
ERRATA

1. **BOFF# Hold Timing**

**PROBLEM:** Silicon characterization indicates that the processor does not meet the specified hold time, 1.5ns, for the BOFF# signal. Data indicates that a minimum hold time of 2.0ns is required.

**IMPLICATION:** If a minimum hold time of 2.0ns is not met for the BOFF# input, the processor may drive undefined or incorrect cycles on to the external bus.

**WORKAROUND:** System must guarantee a minimum hold time of 2.0ns at the BOFF# input to the Pentium processor.

**STATUS:** This erratum is fixed to meet the minimum specified hold time of 1.5ns on the C-stepping.

2. **Incomplete Initialization May Flush the Internal Pipeline**

**PROBLEM:** If a memory write occurs before the first branch instruction immediately after RESET, then the internal pipeline may get flushed unexpectedly. Assuming normal distribution of code space, this unexpected flush has the probability of 1 in $2^{26}$ of occurring.

**IMPLICATION:** The probability of this unexpected flush occurring is very low. When it happens, its only effect is to flush the internal pipeline and re-fetch the correct opcodes again. The instructions will still be executed correctly.

In the FRC (Functional Redundancy Checking) environment, where the clock-by-clock behavior of the processor needs to be checked deterministically, it may cause the system to report an error.

**WORKAROUND:** After RESET, ensure that the first write to memory occurs after a branch instruction.

**STATUS:** This erratum is fixed on the C-stepping.

3. **IV Pin May Not Be Asserted under Certain Conditions**

**PROBLEM:** The IV pin is driven active by the Pentium processor to indicate that an instruction in the v-pipe has completed execution. In the following case, the IV pin may not get asserted:

When a mispredicted instruction (pair) reaches the execution stage, it will cause a pipeline flush. If in this clock, a fault is detected on the instruction in the u-pipe, the IV pin will not be asserted for a v-pipe instruction of the next instruction pair which is executed next.

**IMPLICATION:** The fact that the IV pin is not asserted under certain conditions will affect the reliability of the execution tracing data. It will also affect the performance monitoring event count for instructions executed in the v-pipe.

**WORKAROUND:** Disabling the v-pipe will allow execution tracing to work properly.

**STATUS:** This erratum is fixed on the C-stepping.
4. **Testability Writes to Data TLB May Store Wrong Parity**

**Problem:** During testability writes to the data TLB, an incorrect tag parity may be computed and stored with the tag address. Subsequently, when this entry is read during a normal (non-testability) cycle, an internal parity error (IERR#) may be generated.

**Implication:** The internal parity error may occur only if a non-testability access is made to the same data TLB entry which had been previously written on a testability write. This problem will not show up if the data TLB is flushed after having been used for testability purposes using the TLB test registers.

**Workaround:** Ensure that the data TLB is flushed after having been used for testability writes and before being used for normal operation.

**Status:** This erratum is fixed on the C-stepping.

5. **LRU Bits in the Data Cache TLBs Are Updated Incorrectly**

**Problem:** Due to a circuit problem, the LRU bits for the data cache TLBs are updated incorrectly when both the u and v pipes access the same set. As the TLBs are organized as 4-Way set associative, more specifically this problem occurs when a u-pipe match is found on Way 0 and a v-pipe match is found on Way 1, or the u-pipe match is found on Way 2 and the v-pipe match is found on Way 3 of the same set.

**Implication:** The LRU bits are used to handle replacements in the TLB. In this specific case, the pseudo LRU mechanism is not strictly adhered to. Any performance degradation resulting from this is expected to be negligible.

**Workaround:** None

**Status:** This erratum is fixed on the C-stepping.

6. **A Replacement Writeback Cycle May Invade a Locked Sequence**

**Problem:** During a locked read-modify-write (RMW) sequence, if BOFF# or AHOLD is asserted before the write portion of the RMW sequence is completed, then the write cycle will be held off in the internal write buffer until the BOFF# or AHOLD signal is deasserted. During the time that the bus is backed off, if another locked instruction (i.e., with a LOCK prefix) enters the instruction pipeline and initiates a replacement writeback in the data cache, then as soon as the bus is freed, the writeback cycle due to the replacement writeback may be issued in front of the locked write cycle pending in the write buffer. After completion of the writeback cycle, the processor will issue the write cycle to complete the RMW sequence.

**Implication:** This problem will only affect those systems which do not expect a replacement writeback cycle in the middle of a locked RMW sequence. Furthermore, the timing of events needed for the above problem to manifest itself has a low probability of occurrence. Note that even though the bus cycles are reordered in this case, the correct bus cycles are run and should not cause any data coherency problems.

**Workaround:** Do not assert BOFF# or AHOLD in between the read and the write portion of a locked read-modify-write sequence.

**Status:** This erratum is fixed on the C-stepping.
7. **RUNBIST Instruction Generates Incorrect BIST Signature**

**PROBLEM:** The Pentium processor TAP instruction, RUNBIST, generates incorrect BIST signature if issued while the processor is in Probe mode. The BIST result is also incorrect if the RUNBIST instruction is issued during a repeated MOVs (move data from string to string) instruction.

**IMPLICATION:** The BIST may report an incorrect signature indicating self-test failure even though the processor may not be faulty.

**WORKAROUND:** Do not issue the (TAP) RUNBIST instruction when the processor is in Probe mode, or during a repeated MOVs instruction.

**STATUS:** This erratum is fixed on the C-stepping.

8. **Data Breakpoint Mistakenly Remembered on a Faulty Instruction**

**PROBLEM:** In the following two cases, an instruction that has data breakpoints enabled and also generates a fault before completing execution may cause an unexpected data breakpoint to occur later in the code or may cause the software to hang:

**CASE 1:**

For the first failing case to occur, the data breakpoint must be set on an instruction that is not a simple instruction (Note: simple instructions are those that are entirely hardwired and do not require any microcode control) and includes multiple memory references (e.g., a read operation followed by a write operation). In addition, this instruction also generates a fault before completing execution. The data breakpoint must be set on one memory operation (e.g., a data read portion), and the fault occurs on a subsequent memory operation (e.g., a data write portion). If later in the code, a fault during a repeated string operation is encountered, then a spurious debug exception will be reported first, followed by the fault for the string operation. This unexpected debug exception during the string operation may only occur if no other debug exception is taken before the string operation is executed.

**CASE 2:**

For the second failing case, the data breakpoint must be set on the data read of iteration X of a repeated string instruction, and a fault must occur on the data write of the same iteration X. In this case, the Pentium processor takes the debug exception first, before handling the fault. When the faulting iteration is restarted after the debug exception is handled, the data breakpoint is again detected when the fault is encountered, and the processor returns to the debug exception handler. This will cause repeated entries into the debug exception handler for the same iteration. This loop may occur forever, unless the debug exception handler modifies the data breakpoints or the return instruction pointer.

**IMPLICATION:** In the first case, a data breakpoint may occur when it is not expected. In the second case, a repeated string instruction has a data breakpoint set on the read portion and a fault occurs on the corresponding write. This may cause the software to hang.

**WORKAROUND:** When setting data breakpoints, be aware of the above failure cases. Note that code and I/O breakpoints can be set properly and are not affected by this erratum.

**STATUS:** This erratum is fixed in the D-stepping.
9. **RESET Affects RUNBIST Instruction Execution in Boundary Scan**

**PROBLEM:** The Boundary Scan TAP instruction, RUNBIST, is affected by the assertion of the RESET pin. If the RESET pin is asserted while the processor is executing the TAP instruction, RUNBIST (TAP command field = 0111, and the TAP controller is in the Run-Test-Idle state), then the processor indicates a BIST failure.

**IMPLICATION:** The IEEE 1149.1-1990 specification states "the design of the component shall ensure that results of the self-tests executed in response to the RUNBIST instruction are not affected by signals received at the non-clock system input pins". The Pentium processor does not meet this requirement.

**WORKAROUND:** Ensure that the RESET pin is deasserted while the RUNBIST (TAP) instruction is executing.

**STATUS:** This erratum affects all steppings of the 60- and 66-MHz Pentium processor.

10. **Locked Operation during Instruction Execution Tracing May Hang the Processor**

**PROBLEM:** During instruction execution tracing (TR12.TR bit set to '1') the processor can internally buffer up to two Branch Trace messages. If there is a possibility of a third Branch Trace message being delivered from the instruction being executed, the machine will stall in order to avoid overwriting either of the two messages that are already buffered. If this instruction is performing a "locked read-modify-write" operation, the processor can hang up due to internal service contention for the bus controller logic.

**IMPLICATION:** This problem does not affect normal operation (TR12.TR bit is not set). It only affects operation while the instruction execution tracing feature is enabled. A hardware RESET will be required to get the processor out of the deadlock condition if it occurs.

**WORKAROUND:** Do not enable instruction execution tracing.

**STATUS:** This erratum is fixed in the D-stepping.

11. **Breakpoint or Single-Step May Be Missed for One Instruction Following STI**

**PROBLEM:** If the next instruction following STI is the target of a mispredicted branch, the processor may shut off the interrupt window for one instruction following STI. This will prevent breakpoints, single-step or other external interrupts from being recognized during this time.

**IMPLICATION:** The processor may not recognize NMI, SMI#, INIT, FLUSH#, BUSCHK#, R/S#, code/data breakpoint and single-step for one instruction after executing STI. This is not a problem unless breakpoints or single stepping is used. The only possible effect is that they may be missed.

**WORKAROUND:** Do not set a breakpoint on the next sequential instruction after STI. Alternatively, disabling branch prediction will prevent this problem from occurring.

**STATUS:** This erratum is fixed in the D-stepping.

12. **Internal Snoop Problem Due to Reflection on Address Bus**

**PROBLEM:** An internal snoop occurs in the following three cases:

1. An access is made to the code cache, and that access is a miss.
2. An access is made to the data cache, and that access is a miss or a write-through.
3. There is an access to the page table/directory entries.

In all of these cases, the address used for the internal snoop is obtained from the input buffer of the address I/O buffers inside the chip. If there is signal reflection on the address lines A[31:5] which causes the setup/hold time inside the chip to be violated, then the internal snoop may fail.

When the reflection on the address I/O buffer is above (or below) the trip point of an input buffer (i.e., 1.5V for a TTL input) for a high to low (or low to high) transition, then the internal snoop address will not be valid until after the address reflection falls below (or transitions above) the trip point in the clock ADS# and address is driven. If the reflection causes the wrong snoop address A[31:5] to be latched inside the chip due to setup/hold time violation, then an incorrect internal snoop may occur.

**IMPLICATION:** When the failure occurs, a wrong cache line may be snooped causing either a line to remain valid when it should not, a valid line to become invalid when it should not, or an invalid line to be snooped.

In the first case, when a valid line should be invalidated and is not, a cache coherency problem between the code and data cache is possible (e.g., self-modifying code). In the second case, when a valid cache line is incorrectly made invalid, an unexpected writeback cycle may occur if the line was in the modified state, and an unexpected bus cycle may occur to re-allocate the cache line. The third case, where an invalid line is snooped, will not cause any detectable failure.

An additional failure mechanism can be seen if address lines A[11:5] are transitioning while being sampled. In this case, the internal snoop may fail, causing a tag parity error during the snoop resulting in an IERR# assertion.

The magnitude of the reflection is dependent upon the I/O buffer vs. transmission line impedance mismatch and the length/layout of trace (transmission line). There is sufficient margin built into the external timing specification for the address bus and I/O buffer models, and it is not expected that any failures will be seen on existing systems. In a lab environment, a failure was forced by adding a 12 inch coaxial cable (with no termination) along with a 330 ohm pull-up resistor on the address line to induce excessive reflection. Removing either the pull-up resistor or adding termination to the coaxial cable eliminated the failure.

**WORKAROUND:** To avoid any internal snoop failures, ensure that the address A[31:5] setup and hold times are not violated at the processor's input due to reflection in the clock in which the processor drives the address bus and ADS# is asserted. Note: Meeting the setup and hold times at the processor's input is not necessary in the clocks where ADS# is not asserted.

**STATUS:** This erratum is fixed in the D-stepping.

13. **Internal Parity Error on Uninitialized Data Cache Entry**

**PROBLEM:** In the following case, an incorrect internal parity error (IERR#) may be reported due to an uninitialized entry in the data cache during a special qword (64-bit) read. This may occur if the qword read issued to the u-pipe is also followed by a v-pipe read, and the v-pipe read is to a different odd bank and different way than the u-pipe qword read. In addition, the u-pipe address corresponding to this different way must have invalid and uninitialized data. Under these conditions, the processor may check the invalid data for parity errors and incorrectly assert the IERR# pin.

**IMPLICATION:** After power-on reset, before the data cache is completely initialized, the processor may incorrectly report an IERR# and shutdown.

**WORKAROUND:** After power-on reset, initialize all entries in the data cache before the cache is enabled. The easiest way to do this is to invoke BIST (built-in self test) after reset. Alternatively, software can initialize the data cache by reading data from memory appropriately, or writing into all its locations through the cache test registers.

**STATUS:** This erratum is fixed in the D-stepping.
14. **Missing Shutdown after an IERR#**

**PROBLEM:** If an internal parity error is reported to the IERR# pin and a mispredicted branch or a trap/fault/interrupt with a higher priority than shutdown occurs, then the processor may not shutdown.

**IMPLICATIONS:** During the reporting of an internal parity error, the IERR# pin may go active without a processor shutdown. Note that IERR# due to an internal parity error will not occur unless the parity error is induced through parity reversal testing or if the chip is defective.

**WORKAROUND:** The system can latch an IERR# assertion at the processor clock edge and force a shutdown by asserting NMI or initializing the processor through RESET or INIT. Note: IERR# is a glitch free signal, so no spurious assertions of IERR# will occur.

**STATUS:** This erratum is fixed in the D-stepping.

15. **Processor Core May Not Serialize on Bus Idle**

**PROBLEM:** Under rare circumstances, the processor may not serialize with the bus when the processor core is waiting for the bus to finish pending cycles and BOFF# is asserted. The processor will not reorder bus cycles; it may only start with the next event (fetching and executing subsequent instructions) before waiting for all pending bus cycles to complete. The following cases have been identified that may be affected by this:

- **SMI# pending**
  - If BOFF# is used to back off a bus cycle while an SMI# is pending, the processor may assert SMIACT# before re-starting the aborted bus cycles.

- **Serializing instruction**
  - If BOFF# is used to back off a bus cycle due to a serializing instruction, the processor may start executing the next instruction before restarting or completing the previous bus cycle. The processor, however, will not reorder any bus cycles for the new instruction in front of bus cycles for the previous instruction.

- **Invalidation during cache line fill**
  - If BOFF# is used to back off a cache line fill and BOFF# occurs after the data has been returned to the processor but before the end of the line fill, an invalidation request during this time may result in the cache invalidation to occur before the line fill has completed. This may cause the cache line to remain in a valid state after the invalidation has completed. Note that if the invalidation request comes in via WBINVD or FLUSH#, the line fill would have to be backed off at least twice (or once for INVD) in order for the cache line to remain in a valid state after the invalidation has completed.

- **OUT instruction**
  - If BOFF# is used to back off a bus cycle due to an OUT instruction, the processor may start executing the next instruction before the bus cycle due to OUT has completed (note: the OUT instruction is similar to the serializing instructions except that it does not stop the prefetch of the subsequent instruction). The processor, however, will not reorder any bus cycles for the new instruction in front of the OUT bus cycle.

**IMPLICATION:** This problem has only been observed in internal test vehicles. The events described above have different possible implications as follows:

- **SMI# pending**
  - The processor may enter SMM before restarting the aborted bus cycle. The SMIACT# assertion may cause the restarted bus cycle to run to SMRAM space.

- **Serializing Instruction**
  - Since the cycles are not reordered, a system should not encounter any problems unless it depends on the serializing instruction to cause an external event prior to execution of the next instruction.
Invalidation during cache line fill

In a rare instance, a cache line may remain in the valid state (E or S state) after the cache invalidation has completed.

OUT instruction

Since the cycles are not reordered, a system should not encounter any problems unless it depends on the OUT instruction to cause an external event prior to execution of the next instruction. For example, an OUT instruction may be used to assert the A20M# signal prior to the next instruction. In this case, observed code has followed the OUT with an I/O read (IN) to ensure the signal is properly asserted. A second case, could be using an OUT instruction to configure/initialize and interrupt controller and follow it with STI to enable interrupts. Once again no failure would be observed. The controller would respond with the spurious interrupt vector.

**Workaround:** Restrict the use of BOFF# for the described events. In addition, the SMI# pending event can be eliminated by locating SMRAM so that it does not shadow standard memory and does not require SMIACT# for memory decode. The OUT or serializing instruction events are eliminated if the next instruction does not depend on the result of the event before executing the instruction.

**Status:** This erratum is fixed in the D-stepping.

16. **SMIACT# Assertion during Replacement Writeback Cycle**

**Problem:** If a data read cycle triggers a replacement writeback cycle and the SMI# signal is asserted prior to the first BRDY# of the read cycle, the processor may assert the SMIACT# signal prematurely.

Before the processor asserts SMIACT# in response to an SMI# request, it should complete all pending write cycles (including emptying the write buffers). However, if the appropriate conditions occur, the SMIACT# signal may get asserted during the replacement writeback cycle a few clocks after the last BRDY# of the read cycle.

**Implication:** If the SMIACT# signal is used by the system logic to decode SMRAM (e.g., SMRAM is located in an area that is overlaid on top of normal cacheable memory space), then the replacement writeback cycle with SMIACT# asserted could occur to SMM space. Systems that locate SMRAM in its own distinct memory space (non-overlaid) should not be affected by this.

**Workaround:** Asserting FLUSH# simultaneously with SMI# will prevent this problem from occurring. In systems that overlay SMRAM over normal cacheable memory space, this is already a necessary requirement to maintain cache coherency.

**Status:** This erratum is fixed in the D-stepping.

17. **Overflow Undetected on Some Numbers on FIST**

**Problem:** On certain large positive input floating point numbers, and only in two processor rounding modes, the instructions FIST[P] m16int and FIST[P] m32int fail to process integer overflow. As a consequence, the expected exception response for this situation is not correctly provided. Instead, a zero is returned to memory as the result.

The problem occurs only when all of the following conditions are met:

1. The FIST[P] instruction is either a 16- or 32-bit operation; 64-bit operations are unaffected.
2. Either the 'nearest' or 'up' rounding modes are being used. Both 'chop' and 'down' rounding modes are unaffected by this erratum.
3. The sign bit of the floating point operand is positive.
4. The operand is one of a very limited number of operands. The table below lists the operands that are affected. For an operand to be affected, it must have an exponent equal to the value listed and a significand with the most significant bits equal to ‘1’. Additionally, in the ‘up’ rounding mode, at least one of the remaining lower bits of the significand must be ‘1’. The Exponent and the two Significand columns describe the affected operands exactly, while the values in the column titled ‘Approximate Affected Range’ are only for clarity.

<table>
<thead>
<tr>
<th>FIST[P] Operation</th>
<th>Rounding Mode</th>
<th>Unbiased Exponent</th>
<th>Upper Bits of Significand</th>
<th>Lower Bits of Significand</th>
<th>Approximate Affected Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>16-bit</td>
<td>Up</td>
<td>15</td>
<td>16 MSB’s = ‘1’</td>
<td>At least one ‘1’</td>
<td>65,535.50 ±0.50</td>
</tr>
<tr>
<td></td>
<td>Nearest</td>
<td>15</td>
<td>17 MSB’s = ‘1’</td>
<td>Don’t care</td>
<td>65,535.75 ± 0.25</td>
</tr>
<tr>
<td>32-bit</td>
<td>Up</td>
<td>31</td>
<td>32 MSB’s = ‘1’</td>
<td>At least one ‘1’</td>
<td>4,294,967,295.50 ± 0.50</td>
</tr>
<tr>
<td></td>
<td>Nearest</td>
<td>31</td>
<td>33 MSB’s = ‘1’</td>
<td>Don’t care</td>
<td>4,294,967,295.75 ± 0.25</td>
</tr>
<tr>
<td>64-bit</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Problem does not occur</td>
</tr>
</tbody>
</table>

**ACTUAL vs. EXPECTED RESPONSE**

**Actual Response**

When the flaw is encountered, the processor provides the following response:
- A zero is returned as a result. This result gets stored to memory.
- The IE (Invalid Operation) bit in the FPU status word is not set to flag the overflow.
- The C1 (roundup) and PE bits in the FPU status word may be incorrectly updated.
- No event handler is ever invoked.

**Expected Response**

The expected processor response when the invalid operation exception is masked is:
- Return a value 10000....0000 to memory.
- Set the IE bit in the FPU status word.

The expected processor response when the invalid operation exception is unmasked is:
- Do not return a result to memory. Keep the original operand intact on the stack.
- Set the IE bit in the FPU status word.
- Appropriately vector to the user numeric exception handler.

**IMPLICATIONS:** An unexpected result will be returned when an overflow condition occurs without being processed or flagged. Integer overflow occurs rarely in applications. When overflow does occur, the likelihood of the operand being in the range of affected numbers is even more rare. The range of numbers affected by this erratum is outside that which can be converted to an integer value. The figure below and corresponding table detail the normal range of numbers (between A and B) and the range affected by this erratum (between C and D).
A 0 B  C  D
Overflow Normal Range Overflow

16-bit Operation
\[
\begin{array}{cccc}
\text{Round Nearest} & (-32,768.5) & (+32,767.5) & [+65,535.5] & (+65,536.0) \\
\text{Round Up} & (-32,769.0) & [+32,767.0] & (+65,535.0) & (+65,536.0) \\
\end{array}
\]

32-bit Operation
\[
\begin{array}{cccc}
\text{Round Nearest} & [-2,147,483,648.5] & (+2,147,483,647.5) & [+4,294,967,295.5] & (+4,294,967,296.0) \\
\text{Round Up} & (-2,147,483,649.0) & [+2,147,483,647.0] & [+4,294,967,295.0] & (+4,294,967,296.0) \\
\end{array}
\]

NOTE:
[xxx.x] indicates the endpoint is included in the interval; (xxx.x) indicates the endpoint is not included in the interval.

Furthermore, given that the problem cannot occur in the ‘chop’ rounding mode, and given that the ‘chop’ rounding mode is the standard rounding mode in ANSI-C and ANSI-FORTRAN 77, it is unlikely that this condition will occur in most applications.

This erratum is not believed to affect application programs in general. Applications will need to handle exceptional behavior and take the appropriate actions to recover from exceptions. In order to do this applications will need to do either range checking prior to conversion or implement explicit exception handling. If an application relies on explicit exception handling the possibility of an error exists. It is, however, believed that applications written in languages that support exception handling will most likely do range checking, thereby allowing the application to be compiled with a no check option for performance reasons when the application has been debugged.

WORKAROUND: Any of three software workarounds will completely avoid occurrence of this erratum:
1. Range checking performed prior to execution of the FIST[P] instruction will avoid the overflow condition from occurring. This is common program practice.
2. Use the ‘chop’ or ‘down’ rounding modes. This erratum will never occur in these modes. By default, both ANSI-C and FORTRAN will use the ‘chop’ mode.
3. Use the FRNDINT (Round floating-point value to integer) instruction immediately preceding FIST[P]. FRNDINT will always round the value correctly.

STATUS: This erratum is present in all steppings of the 60- and 66-MHz Pentium processor.

18. Six Operands Result in Unexpected FIST Operation

PROBLEM: For six possible operands and only in two processor rounding modes (up, down), the FIST or FISTP (floating-point to integer conversion and store) instructions return unexpected results to memory. Additionally, incorrect status information is returned under certain conditions in all 4 rounding modes.

The flaw occurs only on certain operands on the instructions FIST[P] m16int, FIST[P] m32int, and FIST[P] m64int. These operands are ± 0.0625, ± 0.125, and ± 0.1875.

The following table details the conditions for the flaw and the results returned. For use of any of the six above-listed operands, refer to the left-hand side of the table in the column for a given combination of sign and rounding mode. The corresponding right-hand side of the table shows the results which will occur for the given conditions.
These results include the C1 (Condition Code 1) and PE (Precision Exception) bits and, in two instances, storing of unexpected results.

<table>
<thead>
<tr>
<th>Operand (any one of)</th>
<th>Rounding Mode</th>
<th>Result Expected / Actual</th>
<th>Status Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>PE Expected / Actual</td>
<td>C1 Expected / Actual</td>
</tr>
<tr>
<td>+0.0625</td>
<td>nearest</td>
<td>SAME</td>
<td>1 / Unchanged</td>
</tr>
<tr>
<td>+0.1250</td>
<td>chop</td>
<td>SAME</td>
<td>1 / Unchanged</td>
</tr>
<tr>
<td>+0.1875</td>
<td>down</td>
<td>SAME</td>
<td>1 / Unchanged</td>
</tr>
<tr>
<td></td>
<td>up</td>
<td>0001 / 0000</td>
<td>1 / 0</td>
</tr>
<tr>
<td>-0.0625</td>
<td>nearest</td>
<td>SAME</td>
<td>1 / Unchanged</td>
</tr>
<tr>
<td>-0.1250</td>
<td>chop</td>
<td>SAME</td>
<td>1 / Unchanged</td>
</tr>
<tr>
<td>-0.1875</td>
<td>down</td>
<td>- 0001 / 0000</td>
<td>1 / Unchanged</td>
</tr>
<tr>
<td></td>
<td>up</td>
<td>SAME</td>
<td>1 / 0</td>
</tr>
</tbody>
</table>

**IMPLICATIONS:** An incorrect result (0 instead of +1 or -1) is returned to memory for the six previously listed operands. Incorrect results are returned to memory only when in the ‘up’ rounding mode with a positive sign or in the ‘down’ rounding mode with a negative sign. The majority of applications will be unaffected by this erratum since the standard rounding mode in ANSI-C and ANSI-FORTRAN 77 is ‘chop’, while BASIC and the ISO PASCAL intrinsic ROUND function use ‘nearest’ rounding mode. In addition, ‘nearest’ is also the default rounding mode in the processor.

Incorrect status information is also insignificant to most applications. Given that the PE bit in the numeric status register is ‘sticky’, and that most floating point instructions will set this bit, PE will most likely have already been set to ‘1’ before execution of the FIST[P] instruction and therefore, the PE bit will not be seen to be incorrect. In addition, the unexpected values for the C1 bit are unlikely to be significant for most applications since the only usage of this information is in exception handling.

**WORKAROUND:** Either of two software workarounds will completely avoid this erratum:

1. Use the FRNDINT (round floating-point value to integer) instruction immediately preceding FIST[P]. FRNDINT will always round the value correctly.
2. Use of ‘nearest’ or ‘chop’ modes will always avoid any incorrect result being stored (although the PE bit may have incorrect values).

**STATUS:** This erratum is present in all steppings of the 60- and 66-MHz Pentium processor.

**19. Snoop with Table-Walk Violation May Not Invalidate Snooped Line**

**PROBLEM:** If an internal snoop (as a result of ADS#) or external snoop (EADS#) with invalidation (INV) occurs coincident with a page table walk violation, the snoop may fail to invalidate the entry in the instruction cache. A page table walk violation occurs when the processor speculatively prefetches across a page boundary and this page is not accessible or not present. This violation results in a page fault if this code is executed. A page fault does not occur if the code is not executed.

For this erratum to occur, all the following conditions must be met:

1. A snoop with invalidation is run in the code cache. The snoop may be internal or external.
2. The Pentium processor is performing a page table walk to service an instruction TLB miss.
3. The page table walk results in a violation (this may or may not lead to a page or other fault due to a speculative fetch).

4. The EADS# of the external snoop or ADS# of the table update occur within the window of failure.
   
   The window is defined by:
   
   a. 2-4 clocks after BRDY# is returned for the page directory or table read.
   
   b. 2-\(n\) clocks after BRDY# is returned for the page directory or table read if the set address of a buffered write matches that of the instruction cache lookup. \(n\) is determined by the time to complete two new data write bus cycles from the data cache.

**IMPLICATION:** This erratum has not been observed on any system. It was found only through investigation of component schematics, and Intel has only duplicated it on a proprietary test system by forcing failure conditions using the internal test registers. The low frequency of occurrence is due to the way most systems operate; DMA devices snoop code 4 bytes at a time so that each line would get snooped and invalidated multiple times.

If this erratum occurs and a line is not invalidated in the instruction cache, then the instruction cache may have a coherency problem. As a result the processor may execute incorrect instructions leading to a GPF or an application error. This erratum affects only self-modifying code and bus masters/DMA devices. Due to necessary conditions, this erratum is expected to have an extremely low frequency of occurrence.

**WORKAROUND:** There are two workarounds. Because of the rarity of occurrence of this erratum, Intel does not believe that there is need to implement a workaround.

1. Rewrite the device driver for the DMA devices such that after DMA is complete, the instruction cache is invalidated using the TR5.cntl=11 (flush) and CD=0 (code cache) bits.

2. Disable the L1 cache.

**STATUS:** Fixed on the D stepping of 60- and 66-MHz Pentium processor.

**20. Slight Precision Loss for Floating Point Divides on Specific Operand Pairs**

**PROBLEM:** For certain input datum the divide, remaindering, tangent and arctangent Floating Point instructions produce results with reduced precision.

The odds of encountering the erratum are highly dependent upon the input data. Statistical characterization yields a probability that about one in nine billion randomly fed operand pairs on the divide instruction will produce results with reduced precision. The statistical fraction of the total input number space prone to failure is 1.14x10^{-10}. The degree of inaccuracy of the result delivered depends upon the input data and upon the instruction involved. On the divide, tangent, and arctangent instructions, the worst-case inaccuracy occurs in the 13th significant binary digit (4th decimal digit). On the remainder instruction, the entire result could be imprecise.

This flaw can occur in all three precision modes (single, double, extended), and is independent of rounding mode. This flaw requires the binary divisor to have any of the following bit patterns (1.0001, 1.0100, 1.0111, 1.1010 or 1.1101) as the most significant bits, followed by at least six binary ones. This condition is necessary but not sufficient for the flaw to occur. The Instructions that are affected by this erratum are: FDIV, FIDIV, FDIVR, FIDIVR, FPREM, FPREM1, FPTAN, FPATAN.

During execution, these instructions use a hardware divider that employs the SRT (Sweeney-Robertson-Tocher) algorithm which relies upon a quotient prediction PLA. Five PLA entries were omitted. As a result of the omission, a divisor/remainder pair that hits one of these missing entries during the lookup phase of the SRT division algorithm will incorrectly predict a intermediate quotient digit value. Subsequently, the iterative algorithm will return a quotient result with reduced precision.
The flaw will **not** occur when a floating point divide is used to calculate the reciprocal of the input operand in single precision mode, nor will it occur on integer operand pairs that have a value of less than 100,000.

**IMPLICATION:** For certain input datum, there will be a loss in precision of the result that is produced. The loss in precision can occur between the 13th and 64th significant binary digit in extended precision. On the remainder instruction the entire result could be imprecise.

The occurrence of the anomaly depends upon all of the following:

1. The rate of use of the specific FP instructions in the Pentium processor.
2. The data fed to them.
3. The way in which the results are propagated for further computation by the application.
4. The way in which the final result of the application is interpreted.

Because of the low probability of the occurrence with respect to the input data (one in nine billion random operand pairs), this anomaly is of low significance to users unless they exercise the CPU with a very large number of divides and/or remainder instructions per day, or unless the data fed to the divisor is abnormally high in sensitive bit patterns.

**WORKAROUND:** Due to the extreme rarity of this flaw, a workaround is not necessary for almost all users. However, Intel is replacing components for end users and OEM's upon request. In addition, a software patch is available for compiler developers. If you are a compiler developer, contact your local Intel representative to obtain this, or download from the World Wide Web Intel support server (www.intel.com).

**STATUS:** Fixed in the D stepping of the 60- and 66-MHz Pentium processor.

A white paper, *Statistical Analysis of Floating Point Flaw in the Pentium™ Processor (1994)*, Order Number 242481, is available that includes a complete analysis performed by Intel.

### 21. Power-Up BIST Failure

**PROBLEM:** The BIST (Built In Self Test) feature may fail.

**IMPLICATION:** Upon completion of BIST, a false failure may be reported. That is, a non-zero value may be returned in the EAX register, even though the part is operating correctly. As such, this erratum has no other product or system implications and is fully functional. To date, all observed false failures have returned a value of 20000H in EAX.

**WORKAROUND:** The root cause of the failure is not yet fully understood. As a result, workarounds suggested in this document are not 100 percent guaranteed. However, no BIST failures have been observed with use of either of the workarounds.

There are two workarounds:

1. **Invoke a double RESET** — All false BIST failures have occurred during cold RESET. In order to accurately execute BIST, a double RESET sequence may be performed as shown in the figure below:
The first RESET pulse is used to ensure that all logic used in the BIST test is correctly initialized; optionally, INIT may be driven high to enter BIST at the falling edge of the first RESET. In this case the results of the first BIST should be ignored.

After de-assertion of the first RESET pulse, a minimum of 173 clocks must elapse before assertion of the second RESET. (Note that if BIST was entered at the end of the first RESET, this 173-clock requirement is satisfied by the time required to complete the first BIST.) During the second RESET, INIT is toggled high in order to run the 'real' BIST. This BIST correctly returns results in EAX.

The RESET and INIT pulses must meet normal specifications; RESET must be active at least 15 clocks, as described in the AC specifications (Tables 7-3 and 7-4 of the Pentium™ Family User's Manual, Volume 1, Order Number 241428), and in the case of cold RESET must remain asserted for a minimum of 1 millisecond after Vcc and CLK have reached their proper AC/DC specifications. INIT must meet setup and hold times around the falling edge of RESET, and asynchronous INIT must be driven high at least 2 clocks before and held for at least 2 clocks after the falling edge of RESET.

2. Use RUNBIST — BIST may be run through the RUNBIST instruction, available through the Test Access Port as documented. In this fashion, BIST will return correct values.

**STATUS:** This erratum is present on all steppings, and currently there are no plans to fix it.

### 22. **FLUSH#, INIT or Machine Check Dropped Due to Floating Point Exception**

**PROBLEM:** HARDWARE FLUSH and INIT requests and Machine Check exceptions may be dropped if they occur coincidentally with a floating point exception.

The following conditions are necessary to create this errata:

1. Two floating point instructions are paired and immediately followed by an integer instruction.
2. The floating point instruction in the u-pipe causes a floating point exception.
3. The FLUSH, INIT, or Machine Check occurs internally on the same clock as the integer instruction.

**IMPLICATION:** The processor caches will not be flushed, or the INIT request may be dropped.

**WORKAROUND:** None.

**STATUS:** Present on all steppings. Currently there are no plans to fix this erratum.
23. **Floating Point Operations May Clear Alignment Check Bit**

**Problem:** The Alignment Check bit (bit 18 in the EFLAGS register) may be inadvertently cleared.

This errata occurs if a Page Fault occurs during execution of the FNSAVE instruction. After servicing the Page Fault and resuming and completing the FNSAVE, the AC bit will be '0'. Expected operation is that the contents of AC are unchanged.

**Implication:** There is no hardware or system application implication, as the only use of the AC bit is to aid code developers in aligning data structures for performance optimizations. Operating systems and applications will not be affected by this erratum.

**Workaround:** None.

**Status:** Present on all stepping. Currently there are no plans to fix this erratum.

24. **CMPXCHG8B Across Page Boundary Causes Invalid Opcode Exception**

**Problem:** Use of the new Pentium-processor specific CMPXCHG8B instruction may result in an invalid opcode exception.

If the CMPXCHG8B opcode crosses a page boundary such that the first two bytes are located in a page which is present in physical memory and the remaining bytes are located in a non-present page, unexpected program execution results. In this case, the processor generates an Invalid Opcode exception and passes control to exception handler number 6. Normal execution would be for a Page Fault to occur when the non-present page access is attempted, followed by reading in of the requested page from a storage device and completion of the CMPXCHG8B instruction.

**Implications:** This errata only affects existing software which is Pentium processor aware and uses the CMPXCHG8B instruction.

**Workaround:** Any software which uses Pentium processor specific instructions should ensure that the CMPXCHG8B opcode does not cross a page boundary.

**Status:** Present on all stepping.

25. **Single Step Debug Exception Breaks Out of HALT**

**Problem:** When Single Stepping is enabled (i.e. the TF flag is set) and the HLT instruction is executed the processor does not stay in the HALT state as it should. Instead, it exits the HALT state and immediately begins servicing the Single Step exception.

**Implications:** The behavior described above is identical to i486 CPU behavior.

**Workaround:** None.

**Status:** Present on all stepping. Currently there are no plans to fix this erratum.
SPECIFICATION CLARIFICATIONS

1. **BREQ Assertion**

The BREQ (bus request) output is asserted to indicate that the Pentium processor has internally generated a bus request. If the internal request for the bus is removed, the BREQ pin will be deasserted. Note that this means that every assertion of BREQ is NOT guaranteed to have a corresponding assertion of ADS#. For example, assume that the processor has internally requested a code prefetch which is a miss in the processor's code cache. BREQ is asserted to indicate that the processor has a bus request pending internally. If the request can not be serviced immediately (due to bus HOLD or AHOLO, or because the bus is busy), and a branch or serializing instruction is executed, the Pentium processor may recall the request for the code prefetch and deassert BREQ without ever having driven the code prefetch cycle to the bus.

2. **STR, SLDT, SMSW and MOV r/m16, SREG Instructions**

A specification change was made to the STR, SLDT, SMSW, and MOV r/m16, SREG instructions on the Intel386™ and Intel486™ processors as follows:

If the destination is a 32-bit register, the Intel386 and Intel486 processors store an undefined value in the upper 16 bits of the register. If the destination is a memory location, only a 16-bit value is stored.

This specification change also applies to 60- and 66-MHz Pentium processors, except in the case of the SMSW instruction.

3. **Parity Error during BIST**

If an internal parity error is detected during Built In Self Test (BIST), the processor will assert the IERR# pin and shutdown.

4. **BOFF# With Internal Snoop Hit**

If a read cycle is running on the bus, and an internal snoop of that read cycle hits a modified line in the data cache, and the system asserts BOFF#, then the sequence of bus cycles is as follows. Upon negation of BOFF#, the Pentium processor will drive out a writeback resulting from the internal snoop hit. After completion of the writeback, the processor will then restart the original read cycle. Thus, like external snoop writebacks, internal snoop writebacks may also be reordered in front of cycles that encounter a BOFF#. Also note that, although the original read encountered both an external BOFF# and an internal snoop hit to an M-state line, it is restarted only once.

This circumstance can occur during accesses to the page tables/directories and during prefetch cycles (these accesses cause a bus cycle to be generated before the internal snoop to the data cache is performed).

5. **Frequent Toggling of the R/S# Pin**

The R/S# input on the Pentium processor is an asynchronous, edge sensitive input used to stop the normal execution of the processor and place it into an idle state where it is optionally capable of executing Probe mode instructions. The R/S# pin is implemented as an interrupt. A high to low transition on this pin interrupts the processor causing it to stop normal execution at the next instruction boundary. The processor then asserts PRDY and remains idle, waiting for probe mode instructions until the R/S# pin is deasserted. The PRDY output
ensures that the processor has stopped all execution and is ready to accept a Probe mode instruction. The low to high transition on the R/S# pin to exit Probe mode must **NOT** occur until the PRDY output from the Pentium processor is asserted.

All interrupts (including R/S#) have the following characteristics in common: Interrupts are recognized on instruction boundaries. Specifically, on the Pentium processor, the instruction boundary is the first clock in the Execution Stage of the instruction pipeline. This means that before an instruction is executed, the processor checks to see if any interrupts are pending. If an interrupt is pending, the processor flushes the instruction pipeline and services the interrupt.

Since the R/S# pin functions as an interrupt, the frequency at which it may toggle and its recognition by the processor can affect normal instruction execution. For example, if R/S# is toggled frequently to slow down the processor's execution rate, it is possible that the processor may repeatedly interrupt the same instruction. This will appear on the external bus as if the CPU is generating endless prefetch cycles to the same address. This can occur if the R/S# pin is deasserted to resume normal operation and then asserted again **BEFORE** the next instruction can be prefetched and get past the Execution Stage of the instruction pipeline. In this case, because R/S# is an interrupt, it will be recognized when the prefetched instruction reaches the Execution Stage, and the instruction pipeline will be flushed (including the instruction that was just prefetched). The next time R/S# is deasserted, the same instruction will be prefetched again.

In order to guarantee execution of at least one instruction between back to back assertion of the R/S# pin, the system can qualify every subsequent assertion of R/S# with two assertions of the IU pin from the Pentium processor. After R/S# is deasserted, the processor activates the IU pin for one clock to indicate that it has successfully returned from the interrupt (resumed normal operation). This is the first assertion of the IU pin. The Pentium processor then generates a prefetch cycle to re-fill the instruction pipeline and continue code execution. As soon as one instruction completes execution, the processor activates the IU pin again for one clock. This second assertion of IU confirms that at least one instruction has completed execution before R/S# is asserted again.

### 6. BT3-BT0 Pins Are Floated as a Result of AHOLD Assertion

The BT3-BT0 pins on the Pentium processor provide bits [2:0] of the branch target linear address and the default operand size during a Branch Trace Message Special Cycle. These pins are currently defined only during Branch Trace message special cycles. However it should be noted they will float along with A31-A3 and AP as a result of AHOLD assertion.

### 7. TSS’s I/O Map Base Address vs. TSS Limit

There is a difference between how the Intel486 and the Pentium processor interpret TSS segments causing a difference in whether segment limit violations occur. The Intel486 CPU considers the TSS to be a 16-bit segment. As a result, it wraps around the 64K (0FFFFH) segment boundary, i.e., when the I/O map base address is 0FFFFH, the I/O instruction will try to access the I/O port based on the bit map present at 0FFFFH + offset, after wrapping around the 64K boundary. The Intel486 does not experience a TSS limit violation and arbitrarily validates the I/O access. The Intel486 Programmer’s Reference Manual states that the I/O base map address must be less than 0DFFFH so this behavior and an undesirable I/O access does not occur.

The Pentium processor considers the TSS to be a 32-bit segment causing a segment limit violation (#GP13) when the I/O base address + offset is greater than the TSS limit. As a result, the I/O map base address can be greater than 0DFFFH. However, for compatibility reasons, the I/O base map address should continue to be less than 0DFFFH on the Pentium processor.
8. **I/O Trap Restart in System Management Mode**

The SMM revision identifier, as part of the state dump record in the SMRAM area, specifies the version of SMM and the extensions that are available on the processor. Bit 16 of the SMM revision identifier, if set, indicates that the processor supports I/O Trap Restart. Currently on the Pentium processor, bit 16 of the SMM revision identifier is ‘0’ to indicate that this feature is not supported.

9. **The IBT Pin Is Asserted on Some Selector Loads**

The Pentium processor treats some segment descriptor loads as causing taken branches. This operation causes the IBT pin to be asserted. If execution tracing is enabled, then this operation will also cause a corresponding Branch Trace Message Special Cycle to be driven.

10. **Data Bus Floats in T1, TD or Ti Bus States**

The Pentium processor's data bus [D63:D0] is floated during T1, TD, or Ti bus states. During write cycles, the data bus is driven during the T2, T12, or T2P states. During read cycles, the processor samples the data bus when BRDY# is returned.

11. **TLB Invalidation**

Translation lookaside buffers (TLBs) are used to store the most recently used page table entries. They are invisible to application programs, but not to operating systems. Operating-system programmers must invalidate the TLBs (dispose of their page table entries) immediately following and every time there are changes to entries in the page tables (including when the present bit is set to ‘0’). If this is not done, old data which has not received the changes might be used for address translation and, as a result, subsequent page table references could be incorrect.

12. **Machine Check Exception as a Result of Bus Error**

If the machine check exception (interrupt vector 18) is enabled (i.e., the MCE bit in the CR4 register is set), then the BUSCHK# input being sampled active allows the system to signal an unsuccessful completion of a bus cycle and also vector to the machine check exception handler.

The Pentium processor can remember only one machine check exception at a time. This exception is recognized on an instruction boundary. If BUSCHK# is sampled active while servicing the machine check exception for a previous BUSCHK#, it will be remembered by the processor until the original machine check exception is completed. It is then that the processor will service the machine check exception for the second BUSCHK#. Note that only one BUSCHK# will be remembered by the processor while the machine exception for the previous one is being serviced.

When the BUSCHK# is sampled active by the processor, the cycle address and cycle type information for the failing bus cycle is latched upon assertion of the last BRDY# of the bus cycle. The information is latched into the Machine Check Address (MCA) and Machine Check Type (MCT) registers respectively. However, if the BUSCHK# input is not deasserted before the first BRDY# of the next bus cycle, and the machine check exception for the first bus cycle has not occurred, then new information will be latched into the MCA and MCT registers, over-writing the previous information at the completion of this new bus cycle. Therefore, in order for the MCA and MCT registers to report the correct information for the failing bus cycle when the machine check exception for this cycle is taken at the next instruction boundary, the system must deassert the BUSCHK# input immediately after the completion of the failing bus cycle (i.e., before the first BRDY# of the next bus cycle is returned).
13. **BTB Prefetches from Inaccessible Areas of Memory**

The dynamic branch prediction algorithm speculatively runs code fetch cycles to addresses corresponding to instructions executed some time in the past. Such code fetch cycles are run based on past execution history, regardless of whether the instructions retrieved are relevant to the currently executing instruction sequence.

One effect of the branch prediction mechanism is that the Pentium processor may run code fetch bus cycles to retrieve instructions which are never executed. Although the opcodes retrieved are discarded, the system must complete the code fetch bus cycle by returning BRDY#. It is particularly important that the system return BRDY# for all code fetch cycles, regardless of the address.

Furthermore, it is possible that the Pentium processor may run speculative code fetch cycles to addresses beyond the end of the current code segment (approximately 100 bytes past end of last executed instruction). Although the Pentium processor may prefetch beyond the CS limit, it will not attempt to execute beyond the CS limit. Instead, it will raise a GP fault. Thus, segmentation cannot be used to prevent speculative code fetches to inaccessible areas of memory. On the other hand, the Pentium processor never runs code fetch cycles to inaccessible pages (i.e., not present pages or pages with incorrect access rights), so the paging mechanism guards against both the fetch and execution of instructions in inaccessible pages.

For memory reads and writes, both segmentation and paging prevent the generation of bus cycles to inaccessible regions of memory. If paging is not used, branch prediction can be disabled by setting TR12.NBP (bit 0) and flushing the BTB by loading CR3 before disabling any areas of memory. Branch prediction can be re-enabled after re-enabling memory.

The following is an example of a situation that may occur:

1. Code passes control to segment at address c000h.
2. Transfers control to code at different address (6000h) by using FAR CALL instruction.
3. This portion of the code does an I/O write to a port that disables memory at address c000h.
4. At the end of this segment, an I/O write is performed to re-enable memory at address c000h.
5. Following the OUT instruction, there is a RETF instruction to c000h segment.
The branch prediction mechanism of the Pentium processor, however, predicts that the RETF instruction is going to transfer control to the segment at address c000h and performs a prefetch from that address prior to the OUT instruction that re-enables that memory address. The result is that no BRDY is returned for that prefetch cycle and the system hangs.

In this case, branch prediction should be disabled (by setting TR12.NBP and flushing the BTB by loading CR3) prior to disabling memory at address c000h and re-enabled after the RETF instruction by clearing TR12.NBP as indicated above.

14. **Unexpected Parity Check to Page 0 during TLB Miss Reads**

When paging is turned on, an additional parity check occurs to page 0 for all TLB misses. If this access is a valid entry in the cache and this entry also has a parity error, then IERR# will be asserted and shutdown will occur even though the pipeline is frozen to service the TLB miss.

During a TLB miss, a cache lookup occurs (to the data cache for a data TLB miss, or the code cache for a code TLB miss) to a default page 0 physical address until the correct page translation becomes available. At this time, if a valid cache entry is found at the page 0 address, then parity will be checked on the data read out of the cache. However, the data is not used until after the correct page address becomes available. If this valid line contains a true parity error, then the error will be reported. This will not cause an unexpected parity error. It can cause a parity error and shutdown at a time when the data is not being used because the pipeline is frozen to service the TLB miss. However, it still remains that a true parity error must exist within the cache in order for IERR# assertion and shutdown to occur.

15. **Using POP SS to Switch between Different Stack Sizes**

When POP SS is used to switch from a 32-bit stack to a 16-bit stack, the Pentium processor updates ESP[15:0] (or the SP register), based on the new value of the B bit (B = '0') of the stack segment descriptor. In the case where the value in ESP before the switch contains a boundary condition (e.g., ESP[31:0] = 0fffffffh), the new value in ESP after the switch will only be reflected on the lower 16 bits (i.e., ESP[31:0] = 0ff00000h). Therefore, code that switches from a 32-bit stack to a 16-bit stack via the POP SS instruction must not rely on ESP[31:16].

Similar considerations apply when switching from 16-bit to 32-bit stacks. When executing POP SS to switch from 16-bit stack to 32-bit stack, only SP (the old stack size) is used to increment to the stack pointer, instead of ESP (the new stack size, 32-bit).

16. **SMI# during CPU Shutdown**

The current Pentium processor specification allows SMI# to be recognized while in shutdown state. However, if SMM is entered from shutdown state, the following must be considered:

1. if FLUSH# is asserted after the processor has entered SMM from a shutdown state, the processor will service the FLUSH# and then re-enter the shutdown state rather then returning to SMM. System should either assert SMI# and FLUSH# simultaneously or prevent FLUSH# from being asserted while SMIACT# is active.

2. Servicing an SMI# request during the shutdown state could potentially further corrupt the system if the shutdown state occurred as a result of an error encountered during the RSM instruction (misaligned SMBASE, reserved bit of CR4 is set to ‘1’, etc.)

Once the system has detected that the processor has entered shutdown state (through the special bus cycle), it should generate an NMI interrupt or invoke reset initialization to get the processor out of the shutdown state before allowing an SMI# to be asserted to the processor.
DOCUMENTATION CHANGES

The Documentation Changes listed in this section apply to Rev. 3 of the Pentium™ Family User’s Manual, Volumes 1 and 3. All Documentation Changes will be incorporated into the appropriate Pentium processor documentation.

1. **Dead Clock Timing Diagram Description, Volume 1, Page 6-52**

   1. Section 6.6.2, Dead Clock Timing Diagrams
      The paragraph should read as follows:
      "In Figure 6-30, cycles 1 and 2 can be either read or write cycles and no dead clock would be needed because only one cycle is outstanding when those cycles are driven. To prevent a dead clock from being necessary after cycle 3 is driven, it must be of the "same type" as cycle 2. That is if cycle 2 is a read cycle, cycle 3 must also be a read cycle in order to prevent a dead clock. If cycle 2 is a write cycle, cycle 3 must also be a write cycle to prevent a dead clock."

2. **State of the PWT Pin during Bus Cycles, Volume 3, Page 10-6**

   1. Section 10.1.3, Page 10-6, (PWT, bit 3 of CR3)
      The last sentence should read "It is driven low during all bus cycles when paging is not enabled."
Part II:

Specification Update for 75-, 90-, and 100-MHz Pentium® Processors
GENERAL INFORMATION

Top Markings

B-Step Engineering Samples:

![B-Step Engineering Sample](image)

B-Step Production Units:

![B-Step Production Unit](image)

C-Step Engineering Samples:

![C-Step Engineering Sample](image)

C-Step Production Units:

![C-Step Production Unit](image)

TCP Units:

![TCP Unit](image)

NOTES:
- SS = Speed (MHz).
- SX YYYY = S-Spec number.
- FFFFFFFF = FPO # (Test Lot Traceability #).
- For packages with heat spreaders, the inner line box defines the spreader edge.
- Ink Mark = All logo information on the heat spreader.
- Laser Mark = The two lines of information above and below the heat spreader. All bottomside information is laser mark.
- ES = Engineering Sample.
- OZZZZZ = Sample Specification number.
- DDDDD = Serialization code.
- YYYY = iCOMP Index (610 for 75-MHz and 735 for 90-MHz, and 815 for 100-MHz product).
## Basic 75-, 90-, and 100-MHz Pentium® Processor Identification Information

<table>
<thead>
<tr>
<th>CPUID</th>
<th>Type</th>
<th>Family</th>
<th>Model</th>
<th>Stepping</th>
<th>Manufacturing Stepping</th>
<th>Speed (MHz) Core / Bus</th>
<th>S-Spec</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>75/50</td>
<td>Q0540</td>
<td>ES</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>75/50</td>
<td>Q0541</td>
<td>ES</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>90/60</td>
<td>Q0542</td>
<td>STD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>90/60</td>
<td>Q0613</td>
<td>VR</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>90/60</td>
<td>Q0543</td>
<td>DP</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>100/66</td>
<td>Q0563</td>
<td>STD</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>100/66</td>
<td>Q0587</td>
<td>VR</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>100/66</td>
<td>Q0614</td>
<td>VR</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>75/50</td>
<td>Q0601</td>
<td>TCP Mobile</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>90/60</td>
<td>SX879</td>
<td>STD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>90/60</td>
<td>SX885</td>
<td>MD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>90/60</td>
<td>SX909</td>
<td>VR</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>90/60</td>
<td>SX874</td>
<td>DP, STD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>100/66</td>
<td>SX886</td>
<td>MD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>B1</td>
<td>100/66</td>
<td>SX910</td>
<td>VR, MD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>1</td>
<td>B3</td>
<td>90/60</td>
<td>Q0628</td>
<td>STD</td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>90/60</td>
<td>Q0611</td>
<td>STD</td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>90/60</td>
<td>Q0612</td>
<td>VR</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>100/66</td>
<td>Q0677</td>
<td>VRE/MD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>75/50</td>
<td>Q0606</td>
<td>TCP Mobile</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>75/50</td>
<td>SX951</td>
<td>TCP Mobile</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>90/60</td>
<td>SX923</td>
<td>STD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>90/60</td>
<td>SX922</td>
<td>VR</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>90/60</td>
<td>SX921</td>
<td>MD</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>90/60</td>
<td>SX942</td>
<td>DP, STD</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>90/60</td>
<td>SX943</td>
<td>DP, VR</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>90/60</td>
<td>SX944</td>
<td>DP, MD</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>B3</td>
<td>100/66</td>
<td>SX960</td>
<td>VRE/MD</td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>75/50</td>
<td>Q0666</td>
<td>STD</td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>90/60</td>
<td>Q0653</td>
<td>STD</td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>90/60</td>
<td>Q0654</td>
<td>VR</td>
</tr>
<tr>
<td>Type</td>
<td>Family</td>
<td>Model</td>
<td>Stepping</td>
<td>Manufacturing Stepping</td>
<td>Speed (MHz) Core / Bus</td>
<td>S-Spec</td>
<td>Comments</td>
<td></td>
</tr>
<tr>
<td>------</td>
<td>--------</td>
<td>-------</td>
<td>----------</td>
<td>------------------------</td>
<td>------------------------</td>
<td>--------</td>
<td>----------</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>90/60</td>
<td>Q0655</td>
<td>MD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>100/66</td>
<td>Q0656</td>
<td>MD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>100/66</td>
<td>Q0657</td>
<td>VR, MD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>100/66</td>
<td>Q0658</td>
<td>VRE/MD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>75/50</td>
<td>Q0704</td>
<td>TCP Mobile</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>75/50</td>
<td>SX975</td>
<td>TCP Mobile</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>90/60</td>
<td>SX976</td>
<td>STD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>90/60</td>
<td>SX977</td>
<td>VR</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>90/60</td>
<td>SX978</td>
<td>MD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>4</td>
<td>B5</td>
<td>100/66</td>
<td>SX962</td>
<td>VRE/MD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>5</td>
<td>C2</td>
<td>75/50</td>
<td>Q0700</td>
<td>STD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>5</td>
<td>C2</td>
<td>90/60</td>
<td>Q0699</td>
<td>STD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>5</td>
<td>C2</td>
<td>100/50 or 66</td>
<td>Q0698</td>
<td>VRE/MD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>5</td>
<td>C2</td>
<td>100/50 or 66</td>
<td>Q0697</td>
<td>STD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>5</td>
<td>C2</td>
<td>75/50</td>
<td>SX969</td>
<td>STD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>5</td>
<td>C2</td>
<td>90/60</td>
<td>SX968</td>
<td>STD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>5</td>
<td>C2</td>
<td>100/50 or 66</td>
<td>SX970</td>
<td>VRE/MD</td>
<td></td>
</tr>
<tr>
<td>0 or 2</td>
<td>5</td>
<td>2</td>
<td>5</td>
<td>C2</td>
<td>100/50 or 66</td>
<td>SX963</td>
<td>STD</td>
<td></td>
</tr>
</tbody>
</table>

**NOTES:**
- For a definition of STD, VR, MD, VRE/MD, refer to specification change #7 in this document. ES refers to Engineering Samples. DP indicates that this is the dual processor component.
- The Type corresponds to bits [13:12] of the EDX register after RESET, bits [13:12] of the EAX register after the CPUID instruction is executed. This is shown as 2 different values based on the operation of the device as the primary processor or the dual processor upgrade.
- The Stepping corresponds to bits [3:0] of the EDX register after RESET, bits [3:0] of the EAX register after the CPUID instruction is executed.
Summary Table of Changes

The following table indicates the Specification Changes, Errata, Specification Clarifications, or Documentation Changes which apply to the listed 75-, 90-, and 100-MHz Pentium processor steppings. Intel intends to fix some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or specification changes as noted. This table uses the following notations:

CODES USED IN SUMMARY TABLE

- **X**: Specification Change or Clarification that applies to this stepping.
- **Doc**: Document change or update that will be implemented.
- **Fix**: This erratum is intended to be fixed in a future step of the component.
- **Fixed**: This erratum has been previously fixed.
- **(No mark) or (Blank Box)**: This erratum is fixed in listed stepping or specification change does not apply to listed stepping.
- **DP**: Dual Processing related errata.
- **AP**: APIC related errata.
- **TCP**: 75-MHz Pentium processor mobile specific errata.

<table>
<thead>
<tr>
<th>NO.</th>
<th>B1</th>
<th>B3</th>
<th>B5</th>
<th>C2</th>
<th>Plans</th>
<th>SPECIFICATION CHANGES</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td>Doc</td>
<td>Pin definition (CPUTYP)</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td>Doc</td>
<td>Timing addition for BRDYC# when driven synchronous to RESET</td>
</tr>
<tr>
<td>3</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>PICCLK input specification changes</td>
</tr>
<tr>
<td>4</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td>Doc</td>
<td>PCHK# has &quot;weak&quot; drive not open drain in Dual Processing mode</td>
</tr>
<tr>
<td>5</td>
<td>X</td>
<td></td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>BRDY# and FRCMC# pullups added</td>
</tr>
<tr>
<td>6</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Mixing steppings in Dual Processing mode</td>
</tr>
<tr>
<td>7</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>MD/VR/VRE specifications</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>CPUTYP pulldown default</td>
</tr>
<tr>
<td>9</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>CLK toggle during VCC ramp</td>
</tr>
<tr>
<td>10</td>
<td></td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Lock Step APIC operation specification</td>
</tr>
<tr>
<td>11</td>
<td>X</td>
<td></td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Package change</td>
</tr>
<tr>
<td>12</td>
<td></td>
<td>X</td>
<td></td>
<td>X</td>
<td>Doc</td>
<td>VCC specification change at 100 MHz</td>
</tr>
<tr>
<td>TCP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td></td>
<td>Doc</td>
<td>AC timing changes for TCP mobile package</td>
</tr>
<tr>
<td>NO.</td>
<td>B1</td>
<td>B3</td>
<td>B5</td>
<td>C2</td>
<td>Plans</td>
<td>ERRATA</td>
</tr>
<tr>
<td>-----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>-------</td>
<td>--------</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Branch Trace messages during lock cycles</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Breakpoint or single-step may be missed for one instruction following STI</td>
</tr>
<tr>
<td>3</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>I/O restart does not function during single stepping or data breakpoint exceptions</td>
</tr>
<tr>
<td>4</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>NMI or INIT in SMM with I/O restart during single stepping</td>
</tr>
<tr>
<td>5</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>SMI# and FLUSH# during shutdown</td>
</tr>
<tr>
<td>6</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>No shutdown after IERR#</td>
</tr>
<tr>
<td>7</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>FLUSH# with a breakpoint pending causes false DR6 values</td>
</tr>
<tr>
<td>8</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td>Fixed</td>
<td>Processor core may not serialize on bus idle</td>
</tr>
<tr>
<td>9</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>SMIACT# premature assertion during replacement writeback cycle</td>
</tr>
<tr>
<td>10</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>STPCLK# deassertion not recognized for 5 CLKs after BRDY# returned</td>
</tr>
<tr>
<td>11</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Future Pentium® OverDrive® processor FERR# contention in two-socket systems</td>
</tr>
<tr>
<td>12</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td>Fixed</td>
<td>Code cache lines are not invalidated if snooped during AutoHALT or Stop Grant states</td>
</tr>
<tr>
<td>13</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td>Fixed</td>
<td>STPCLK# assertion during execution of the HALT instruction hangs system</td>
</tr>
<tr>
<td>14</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>NMI or INIT during HALT within an SMM may cause large amount of bus activity</td>
</tr>
<tr>
<td>15</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>RUNBIST restrictions when run through Boundary Scan circuitry</td>
</tr>
<tr>
<td>16</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>FRC mode miscompare due to uninitialized internal register</td>
</tr>
<tr>
<td>17</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>STPCLK# restrictions during EWBE#</td>
</tr>
<tr>
<td>18</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Multiple allocations into Branch Target Buffer</td>
</tr>
<tr>
<td>19</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>100-MHz REP MOVS speed path</td>
</tr>
<tr>
<td>20</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Overflow undetected on some numbers on FIST</td>
</tr>
<tr>
<td>21</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Six operands result in unexpected FIST operation</td>
</tr>
<tr>
<td>22</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td>Fixed</td>
<td>Snoop with table-walk violation may not invalidate snooped line</td>
</tr>
<tr>
<td>23</td>
<td>X</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>Slight precision loss for floating point divides on specific operand pairs</td>
</tr>
<tr>
<td>24</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>FLUSH#, INIT or Machine Check dropped due to floating point exception</td>
</tr>
<tr>
<td>25</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Floating point operations may clear Alignment Check bit</td>
</tr>
<tr>
<td>26</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>CMPXCHG8B across page boundary may cause invalid opcode exception</td>
</tr>
<tr>
<td>27</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Single step debug exception breaks out of HALT</td>
</tr>
<tr>
<td>1DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Problem with external snooping while two cycles are pending on the bus</td>
</tr>
<tr>
<td>2DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>STPCLK# assertion and the Stop Grant bus cycle</td>
</tr>
<tr>
<td>NO.</td>
<td>B1</td>
<td>B3</td>
<td>B5</td>
<td>C2</td>
<td>Plans</td>
<td>ERRATA (Cont’d)</td>
</tr>
<tr>
<td>-----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>-------</td>
<td>-----------------</td>
</tr>
<tr>
<td>3DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>External snooping with ABOUND asserted may cause processor to hang</td>
</tr>
<tr>
<td>4DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Address parity check not supported in Dual Processing mode</td>
</tr>
<tr>
<td>5DP</td>
<td>X</td>
<td>X</td>
<td></td>
<td></td>
<td>Fixed</td>
<td>Inconsistent cache state may result from interprocessor pipelined READ into a WRITE</td>
</tr>
<tr>
<td>6DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Processors hang during Zero WS, pipelined bus cycles</td>
</tr>
<tr>
<td>7DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Bus lock-up problem in a specific Dual Processing mode sequence</td>
</tr>
<tr>
<td>8DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fix</td>
<td>Incorrect assertion of PHITM# without PHIT#</td>
</tr>
<tr>
<td>9DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fix</td>
<td>Double issuance of read cycles</td>
</tr>
<tr>
<td>10DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fix</td>
<td>Line invalidation may occur on read or prefetch cycles</td>
</tr>
<tr>
<td>11DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>EADS# or floating ADS# may cause extra invalidates</td>
</tr>
<tr>
<td>12DP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fix</td>
<td>HOLD and BOFF# during APIC cycle may cause dual processor arbitration problem</td>
</tr>
<tr>
<td>1AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Remote Read message shows valid status after a checksum error</td>
</tr>
<tr>
<td>2AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Chance of clearing an unread error in the Error register</td>
</tr>
<tr>
<td>3AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Writes to Error register clears register</td>
</tr>
<tr>
<td>4AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Three interrupts of the same priority causes lost local interrupt</td>
</tr>
<tr>
<td>5AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>APIC bus synchronization lost due to checksum error on a remote read message</td>
</tr>
<tr>
<td>6AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>HOLD during a READ from local APIC register may cause incorrect PCHK#</td>
</tr>
<tr>
<td>7AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>HOLD during an outstanding interprocessor pipelined APIC cycle hangs processor</td>
</tr>
<tr>
<td>8AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>PICCLK reflection may cause an APIC checksum error</td>
</tr>
<tr>
<td>9AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fix</td>
<td>Spurious interrupt in APIC through Local mode</td>
</tr>
<tr>
<td>10AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fixed</td>
<td>Potential for lost interrupts while using APIC in through Local mode</td>
</tr>
<tr>
<td>11AP</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fix</td>
<td>Back to back assertions of HOLD may cause lost APIC write cycle</td>
</tr>
<tr>
<td>1TCP</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td>Fixed</td>
<td>CPU may not reset correctly due to floating FRCMC# pin</td>
</tr>
<tr>
<td>2TCP</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td>Fixed</td>
<td>BRDY# does not have buffer selection capability</td>
</tr>
<tr>
<td>NO.</td>
<td>B1</td>
<td>B3</td>
<td>B5</td>
<td>C2</td>
<td>Plans</td>
<td>SPECIFICATION CLARIFICATIONS</td>
</tr>
<tr>
<td>-----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>----</td>
<td>---------</td>
<td>-------------------------------------------------------------------</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Pentium processor's response to Startup and Init IPIs</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>APIC ID should be driven on the BE[3:0] pins</td>
</tr>
<tr>
<td>3</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Using POP SS to switch between different stack sizes</td>
</tr>
<tr>
<td>4</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>SMI# during CPU shutdown</td>
</tr>
<tr>
<td>5</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>APIC timer use clarification</td>
</tr>
<tr>
<td>6</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fix</td>
<td>PICCLK reflection may cause APIC checksum errors and dropped IPIs</td>
</tr>
<tr>
<td>7</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Fix</td>
<td>Boundary Scan RUNBIST register requires initialization prior to use</td>
</tr>
<tr>
<td>8</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Restrictions on marking lines as non-cacheable in Dual Processing mode</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>NO.</th>
<th>B1</th>
<th>B3</th>
<th>B5</th>
<th>C2</th>
<th>Plans</th>
<th>DOCUMENTATION CHANGES</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Usage of PEN#, Volume 1, page 5-57</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>5V tolerant input PICCLK, Volume 1, page 18-5</td>
</tr>
<tr>
<td>3</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>CPUTYP pin relation table, Volume 1, page 21-13</td>
</tr>
<tr>
<td>4</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>FSAVE/FNSAVE during FRC mode, Volume 3, page 25-133</td>
</tr>
<tr>
<td>5</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Tri-state Test mode, some pins have pullups</td>
</tr>
<tr>
<td>6</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Doc</td>
<td>Private pins not tri-stated in Test mode</td>
</tr>
</tbody>
</table>
SPECIFICATION CHANGES

The Specification Changes listed in this section apply to the Pentium™ Processor at iCOMP™ Index 61075 MHz; Pentium Processor at iCOMP Index 735190 MHz; Pentium Processor at iCOMP Index 815110 MHz Datasheet, Order Number 241997, or the Pentium™ Family User's Manual, Volume 1, Order Number 241428. All Specification Changes will be incorporated into future versions of the appropriate document(s).

1. Pin Definition (CPUTYP)

CPUTYP: CPU TYPE PIN DEFINITION

The CPUTYP pin is a new configuration signal which, when sampled by the processor at the falling edge of RESET, indicates the type of OEM processor which will be placed in each socket site. CPUTYP should be strapped to either VCC or VSS, depending upon one vs. two sockets and which socket site. The following table describes when CPUTYP should be strapped HIGH (VCC) and LOW (VSS). In B1 and B3 production steppings this is not yet implemented. It will be implemented in future steppings of the component.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Connection</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>CPUTYP</td>
<td>VSS</td>
<td>When strapped to VSS, CPUTYP indicates that this socket site contains the OEM processor at initial system shipment. Therefore, in a two socket system, the 296 pin SPGA site should have CPUTYP connected to VSS. In a single socket system, CPUTYP should also be connected to VSS.</td>
</tr>
<tr>
<td></td>
<td>VCC</td>
<td>When strapped to VCC, CPUTYP indicates that there are two socket sites, and this socket either contains the dual processor upgrade at initial system shipment or may eventually contain future OverDrive® processors for PCs containing a Pentium® processor. Therefore, in a two socket system, the 320 pin SPGA site should have CPUTYP connected to VCC. In a single socket system, CPUTYP should never be strapped to VCC.</td>
</tr>
</tbody>
</table>

SINGLE SOCKET SYSTEMS

Use the 320 pin SPGA Socket 5 pinout for single socket systems. The following table shows how to connect the dual processing signals which remain unused in a single socket system design.

<table>
<thead>
<tr>
<th>Private Interface Signal</th>
<th>Connection</th>
</tr>
</thead>
<tbody>
<tr>
<td>CPUTYP</td>
<td>VSS</td>
</tr>
<tr>
<td>PBGNT#</td>
<td>NC</td>
</tr>
<tr>
<td>PBREQ#</td>
<td>NC</td>
</tr>
<tr>
<td>PHIT#</td>
<td>NC</td>
</tr>
<tr>
<td>PHITM#</td>
<td>NC</td>
</tr>
<tr>
<td>D/P# (Primary only)</td>
<td>NC</td>
</tr>
</tbody>
</table>
PENTIUM® PROCESSOR SPECIFICATION UPDATE

Family: 296 Pin Ceramic Pin Grid Array Package

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Notes</th>
<th>Min</th>
<th>Max</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>3.27</td>
<td>3.83</td>
<td>Ceramic Lid</td>
<td>0.129</td>
<td>0.151</td>
<td>Ceramic Lid</td>
</tr>
<tr>
<td>A1</td>
<td>0.66</td>
<td>0.86</td>
<td>Ceramic Lid</td>
<td>0.026</td>
<td>0.034</td>
<td>Ceramic Lid</td>
</tr>
<tr>
<td>A2</td>
<td>2.62</td>
<td>2.97</td>
<td>Ceramic Lid</td>
<td>0.103</td>
<td>0.117</td>
<td>Ceramic Lid</td>
</tr>
<tr>
<td>B</td>
<td>0.43</td>
<td>0.51</td>
<td></td>
<td>0.017</td>
<td>0.020</td>
<td></td>
</tr>
<tr>
<td>D</td>
<td>49.28</td>
<td>49.78</td>
<td></td>
<td>1.940</td>
<td>1.960</td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>45.59</td>
<td>45.85</td>
<td></td>
<td>1.795</td>
<td>1.805</td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>24.00</td>
<td>24.25</td>
<td>Includes Fillet</td>
<td>0.945</td>
<td>0.955</td>
<td>Includes Fillet</td>
</tr>
<tr>
<td>e1</td>
<td>2.29</td>
<td>2.79</td>
<td></td>
<td>0.090</td>
<td>0.110</td>
<td></td>
</tr>
<tr>
<td>L</td>
<td>3.05</td>
<td>3.30</td>
<td></td>
<td>0.120</td>
<td>1.130</td>
<td></td>
</tr>
<tr>
<td>N</td>
<td>296</td>
<td></td>
<td>Total Pins</td>
<td>296</td>
<td></td>
<td>Total Pins</td>
</tr>
<tr>
<td>S1</td>
<td>1.52</td>
<td>2.54</td>
<td></td>
<td>0.060</td>
<td>0.100</td>
<td></td>
</tr>
</tbody>
</table>
12. **Vcc Specification Change at 100 MHz**

The $V_{cc}$ specification for the C2 Pentium processor operating at 100 MHz is $V_{cc} = 3.135V$ to 3.6V. The new $V_{cc}$ range extends the operating $V_{cc}$ limit at the high end by 135mV over the previous $V_{cc}$ range as shown in the table below. This enables parts with the standard $V_{cc}$ range to function properly in systems designed to accept the VRE voltage range parts.

<table>
<thead>
<tr>
<th>Operating $V_{cc}$ Range at 100 MHz</th>
<th>Old</th>
<th>New</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>3.135V to 3.465V</td>
<td>3.135V to 3.6V</td>
</tr>
</tbody>
</table>

1TCP. **AC Timing Changes for TCP Mobile Package**

The following is a list of AC timing deviations from specifications listed in the *Pentium™ Processor at iCOMPTM Index 61075 MHz Databook* (Order Number 242323). All other timings are identical to the published timings.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Figure</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>t6d</td>
<td>D/C#, SCYC, LOCK# Valid Delay</td>
<td>0.9</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t6e</td>
<td>ADS# Valid Delay</td>
<td>0.8</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t6f</td>
<td>A3-A31, BE0-7# Valid Delay</td>
<td>0.7</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t6g</td>
<td>W/R# Valid Delay</td>
<td>0.5</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t10b</td>
<td>HITM# Valid Delay</td>
<td>0.5</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t23</td>
<td>BOFF# Hold Time</td>
<td>1.1</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>t29</td>
<td>SMI# Hold Time</td>
<td>1.1</td>
<td>n</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
2. **Timing Addition for BRDYC# when Driven Synchronous to RESET**

There is an additional timing that must be met when driving the BRDYC# (or BRDY# on the TCP package) signal synchronously with RESET. This is used primarily in determining the buffer size selector. This timing applies to all operational frequencies of the 75-, 90-, and 100-MHz Pentium processor.

<table>
<thead>
<tr>
<th>Timing</th>
<th>Description</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
<th>Figure</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>t42d</td>
<td>Reset Configuration Signal BRDYC# (BRDY# on TCP) Hold Time, RESET driven synchronously</td>
<td>1.0</td>
<td>ns</td>
<td></td>
<td></td>
<td>To RESET falling edge (1), (27)</td>
</tr>
</tbody>
</table>

**NOTES:**
1. Not 100 percent tested. Guaranteed by design/characterization.
27. BRDYC# and BUSCHK# are used as reset configuration signals to select buffer size.

3. **PICCLK Input Specification Changes**

Due to the sensitivity of the PICCLK line to both rise time and any reflections near the transistor switching threshold the PICCLK specification will change to the following values. These values are similar to the CLK switching specifications.

<table>
<thead>
<tr>
<th>Timing</th>
<th>Description</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
<th>Figure</th>
</tr>
</thead>
<tbody>
<tr>
<td>t60c</td>
<td>PICCLK High Time</td>
<td>15.0</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t60d</td>
<td>PICCLK Low Time</td>
<td>15.0</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t60e</td>
<td>PICCLK Rise Time</td>
<td>.15</td>
<td>2.5</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>t60f</td>
<td>PICCLK Fall Time</td>
<td>.15</td>
<td>2.5</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

4. **PCHK# Has “Weak” Drive Not Open Drain in Dual Processing Mode**

When operating in Dual Processing mode the PCHK# pin does not have an actual open drain circuit as described in the databook. This circuit was implemented as a weak driving high output that operates similar to an open drain output. This implementation allows connection of the two processor PCHK# pins together in a dual processing system with no ill effects. This circuit acts like a 360 Ohm resistor tied to \( V_{CC} \).

5. **BRDY# and FRCMC# Pullups Added**

This change is implemented on the C-stepping of the processor.

Both the BRDY# and the FRCMC# pins will have internal pullups added to their inputs. This is a change from the current implementation, and will better support mobile versions of the processor in the future.

6. **Mixing Steppings in Dual Processing Mode**

Some OEMs may choose to ship their systems with one processor, and then perform a field upgrade and add a second processor dual processing system. In some cases, the two processors may not be of the exact same
stepping. If there is a need to mix steppings of the Pentium processor in a dual processing system, the following guidelines must be met:

1. The processors must be set to run at the same frequencies, and the same bus/core fractions. For example: If the primary processor is running at 60 and 90 MHz, the dual processor must also run at 60 and 90 MHz.

2. The CPUTYP pin of the dual processor socket must be tied to VCC.

3. Use the following table for restrictions, or workarounds required to mix the steppings. Each of the notes is the errata that may cause the system to fail. There may be other applicable errata, please see the errata descriptions for a full listing and the complete details of the workaround.

<table>
<thead>
<tr>
<th>Mixing Stepping Matrix</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
<tr>
<td>B1 as Primary</td>
</tr>
<tr>
<td>B3 as Primary</td>
</tr>
<tr>
<td>B5 as Primary</td>
</tr>
<tr>
<td>C2 as Primary</td>
</tr>
</tbody>
</table>

NOTES:
5DP: Workaround requires pipelining disabled.
1DP: Workaround requires either pipelining disabled, or AHOLO pin held active one clock longer than BOFF# deassertion.

7. MD/VR/VRE Specifications

There are some changes to the standard VCC and timing specifications to support the highest performance operation of the Pentium processor. The values of VCC should be measured at the bottom side of the CPU pins using a scope that has at least 500 MHz of bandwidth, (2 GS/s digital sampling rate). There should be a short isolation ground lead attached to a CPU pin or to a capacitor on the bottom side of the board. The display should show continuous sampling of the VCC line, at 50mV/div, and 20ns/div with the trigger point set to the center point of the range and slowly move the trigger to the high and low ends of the specification. There are no allowances for crossing the high and low limits of the voltage specification. Part operation beyond these ranges cannot be guaranteed.

STD: Voltage range is 3.135V–3.465V

VR: This is a reduced voltage specification that has the range of 3.300V–3.465V

VRE/MD: This parts have a reduced and shifted voltage specification that has a range of 3.45V–3.60V, and reductions in the minimum output valid delays on the following list of pins.

MD: This is a reduction in the minimum valid timings on a subset of output pins. Due to faster operation of the core, and faster operation of the transistors at the higher voltages these minimum valid timings need to be met.
8. **CPUTYP Pulldown Value**

The CPUTYP pin documentation states that this pin should be tied to either the power or ground plane depending on the use of that socket in a DP system. Since some manufacturing test systems would show a short to power or ground on that net, it is common practice to put either a pullup or pulldown resistor on a net. If a pullup resistor is connected to this pin in order to operate in a Dual Processing mode, the value of this resistor must be 100Ω or less to override the internal pulldown that is normally used to put the part into a primary CPU mode of operation.

The internal pulldown will sufficiently pulldown the CPUTYP pin, therefore the pin can be left floating.

9. **CLK Toggle during VCC Ramp**

The following note has been added to the clock pin description: 'It is recommended that CLK begin toggling within 150ms after VCC reaches its proper operating level. This recommendation is only to ensure long term reliability of the device.'

10. **Lock Step APIC Operation Specification**

This feature is implemented in the C-stepping of the processor.

To support Lock Step operation of two CPUs that implement APIC as the interrupt controller, this specification has been added to guarantee the recognition of the interrupt on a specific clock in both processors. This is related to the FRC operation of the CPU, but FRC on the APIC pins is not fully supported in this way. There is not a comparator on the APIC pins but mismatches on these pins will result in a mismatch on other pins of the CPU.

This is also used for those customers who want to build fault tolerant systems that implement multiple CPUs running identical code sequences and generating identical bus cycles on all clocks. The specification required setup and hold times on PICCLK in relation to the CLK line. There is also a requirement to sustain specific integer ratios in the frequency for these to signals. This ratio (CLK/PICCLK) cannot be less than 4:1, this should support both the maximum frequency of the device and the maximum frequency of the PICCLK. To enter this
operation mode, hold the configuration pin BE4# HIGH during the falling edge of RESET. This must meet Setup and Hold times t43c, and t43d, these are the same as the APICEN pin. The BE4# pin has an internal pulldown, so if this pin is pulled down, left as no connect, or floated during this time the default will be normal device operation.

To enter Lock Step operation hold the BE4# (AL13) pin HIGH during the falling edge of RESET, in accordance with timings t43c, and t43d. If a pullup resistor is connected to this pin to cause the part to operate in a Dual Processing mode, the value of this resistor must be 100Ω or less to override the internal pulldown on this pin.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter Description</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Figure</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>t43c</td>
<td>APICEN, BE4# Setup Time</td>
<td>2</td>
<td></td>
<td>CLks</td>
<td>8</td>
<td>To RESET Falling edge</td>
</tr>
<tr>
<td>t43d</td>
<td>APICEN, BE4# Hold Time</td>
<td>2</td>
<td></td>
<td>CLks</td>
<td>8</td>
<td>To RESET Falling edge</td>
</tr>
<tr>
<td>t61</td>
<td>PICCLK Setup Time</td>
<td>5.0</td>
<td></td>
<td>ns</td>
<td>7</td>
<td>To CLK, (31)</td>
</tr>
<tr>
<td>t62</td>
<td>PICCLK Hold Time</td>
<td>2.0</td>
<td></td>
<td>ns</td>
<td>7</td>
<td>To CLK, (31)</td>
</tr>
<tr>
<td>t63</td>
<td>PICCLK Ratio (CLK/PICCLK)</td>
<td>4</td>
<td></td>
<td></td>
<td></td>
<td>(32)</td>
</tr>
</tbody>
</table>

**NOTES:**
31 This is for the Lock Step operation of the component only. This guarantees that APIC interrupts will be recognized on specific clocks to support 2 processors running in a Lock Step fashion including FRC mode. FRC on the APIC pins is not supported but mismatches on these pins will result in a mismatch on other pins of the CPU.
32 The CLK to PICCLK ratio has to be an integer and the ratio (CLK/PICCLK) cannot be smaller than 4.

11. **Package Change**

The C2 and future steppings implement a package conversion that removes the heat spreader from the top of the package, and replaces the metal lid covering the die with a ceramic lid. The package has the following dimensions:
### PENTIUM® PROCESSOR SPECIFICATION UPDATE

**Bottom View (Pin Side Up)**

**Index Chamfer**

**Seating Plane**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>Min 3.27</td>
<td>Max 3.83</td>
</tr>
<tr>
<td>A1</td>
<td>Min 0.66</td>
<td>Max 0.86</td>
</tr>
<tr>
<td>A2</td>
<td>Min 2.62</td>
<td>Max 2.97</td>
</tr>
<tr>
<td>B</td>
<td>Min 0.43</td>
<td>Max 0.51</td>
</tr>
<tr>
<td>D</td>
<td>Min 49.28</td>
<td>Max 49.78</td>
</tr>
<tr>
<td>D1</td>
<td>Min 45.59</td>
<td>Max 45.85</td>
</tr>
<tr>
<td>D3</td>
<td>Min 24.00</td>
<td>Max 24.25</td>
</tr>
<tr>
<td>e1</td>
<td>Min 2.29</td>
<td>Max 2.79</td>
</tr>
<tr>
<td>L</td>
<td>Min 3.05</td>
<td>Max 3.30</td>
</tr>
<tr>
<td>N</td>
<td>296</td>
<td></td>
</tr>
<tr>
<td>S1</td>
<td>Min 1.52</td>
<td>Max 2.54</td>
</tr>
</tbody>
</table>

**Side View**

**Family: 296 Pin Ceramic Pin Grid Array Package**

45° Index Chamfer (Index Corner)
12. **V<sub>CC</sub> Specification Change at 100 MHz**

The V<sub>CC</sub> specification for the C2 Pentium processor operating at 100 MHz is V<sub>CC</sub> = 3.135V to 3.6V. The new V<sub>CC</sub> range extends the operating V<sub>CC</sub> limit at the high end by 135mV over the previous V<sub>CC</sub> range as shown in the table below. This enables parts with the standard V<sub>CC</sub> range to function properly in systems designed to accept the VRE voltage range parts.

<table>
<thead>
<tr>
<th>Operating V&lt;sub&gt;CC&lt;/sub&gt; Range at 100 MHz</th>
<th>Old</th>
<th>New</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>3.135V to 3.465V</td>
<td>3.135V to 3.6V</td>
</tr>
</tbody>
</table>

**1TCP. AC Timing Changes for TCP Mobile Package**

The following is a list of AC timing deviations from specifications listed in the *Pentium™ Processor at iCOMP™ Index 610/175 MHz Databook* (Order Number 242323). All other timings are identical to the published timings.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Figure</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>t&lt;sub&gt;6d&lt;/sub&gt;</td>
<td>D/C#, SCYC, LOCK# Valid Delay</td>
<td>0.9</td>
<td></td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;6e&lt;/sub&gt;</td>
<td>ADS# Valid Delay</td>
<td>0.8</td>
<td></td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;6f&lt;/sub&gt;</td>
<td>A3-A31, BE0-7# Valid Delay</td>
<td>0.7</td>
<td></td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;6g&lt;/sub&gt;</td>
<td>W/R# Valid Delay</td>
<td>0.5</td>
<td></td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;10b&lt;/sub&gt;</td>
<td>HITM# Valid Delay</td>
<td>0.5</td>
<td></td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;23&lt;/sub&gt;</td>
<td>BOFF# Hold Time</td>
<td>1.1</td>
<td></td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;29&lt;/sub&gt;</td>
<td>SMI# Hold Time</td>
<td>1.1</td>
<td></td>
<td>n</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
ERRATA

1. **Branch Trace Message during Lock Cycles**

**PROBLEM:** During instruction execution tracing only two Branch Trace messages can be buffered. If there is a possibility of a third message being delivered from the instruction being executed, the machine will stall to avoid overwriting either of the messages that are buffered. If this instruction is a "locked read-modify-write" operation, the processor will hang up due to internal service contention for the bus controller logic.

**IMPLICATION:** This problem only affects operation of the component while performing instruction tracing on the CPU. It has not been seen using Intel Development tools.

**WORKAROUND:** None at this time.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

2. **Breakpoint or Single-Step May Be Missed for One Instruction Following STI**

**PROBLEM:** If the following conditions are met, the processor may shut off the interrupt window for one instruction following STI:

1. The address of the instruction preceding the STI instruction is a hit in the BTB.
2. The target address of the BTB hit does not correspond to the instruction following the STI instruction.

This will prevent breakpoints, single-step or other external interrupts from being recognized during this time.

**IMPLICATION:** The processor may not recognize NMI, SMI# INIT, FLUSH#, BUSCHK#, R/S#, code/data breakpoint and single-step for one instruction after executing STI. This is not a problem unless breakpoints or single stepping is used and then the only effect is that the breakpoint would be missed.

**WORKAROUND:** Do not set a breakpoint on the next sequential instruction after STI, or disable branch prediction to prevent this problem.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

3. **I/O Restart Does Not Function during Single Stepping or Data Breakpoint Exceptions**

**PROBLEM:** If an SMI# interrupt is generated while a data breakpoint exception is pending or during single stepping, an I/O restart attempt will not be successful.

**IMPLICATION:** If this problem occurs, it will not be possible to restart the I/O instruction.

**WORKAROUND:** Do not allow single stepping or data breakpoint exceptions when attempting to restart an I/O instruction.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.
4. **NMI or INIT in SMM with I/O Restart during Single Stepping**

**PROBLEM:** An NMI# or INIT may be falsely accepted while in an SMM handler if all of the following conditions are met:

1. I/O restart is enabled with the ITR bit in TR12.
2. An SS or DBP exception is pending at the time that the SMI# is recognized.
3. NMI# or INIT is asserted before another fault occurs or before an INTR occurs (and the IF flag is set).

**IMPLICATION:** If the above conditions are met, the processor may falsely go into an interrupt service routine or begin the INIT sequence.

**WORKAROUND:** Do not enable I/O trap restart while single stepping.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

5. **SMI# and FLUSH# during Shutdown**

**PROBLEM:** If the processor transitions from the shutdown state to System Management mode via an SMI# interrupt, and FLUSH# is asserted after the SMI# interrupt is recognized, the processor returns to the shutdown state rather than to the SMM handler.

**IMPLICATION:** After the FLUSH# is asserted, the processor erroneously returns to the shutdown state when it should return to the SMM handler.

**WORKAROUND:** Do not assert SMI# while the processor is in the shutdown state.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

6. **No Shutdown after IERR#**

**PROBLEM:** If an internal parity error is reported to the IERR# pin and a mispredicted branch or a trap with higher priority than shutdown occurs, then the processor may not shutdown.

**IMPLICATION:** During the reporting of an internal parity error, the IERR# pin may go active without a processor shutdown.

**WORKAROUND:** When the IERR# pin is asserted, force the system to shutdown.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

7. **FLUSH# with a Breakpoint Pending Causes False DR6 Values**

**PROBLEM:** If I/O restart is enabled during single stepping or while a breakpoint is pending, and a FLUSH# is asserted, the wrong value will be stored in DR6.

**IMPLICATION:** The debug status register (DR6) may contain false information.

**WORKAROUND:** Do not assert FLUSH# when I/O restart is enabled with single stepping or a breakpoint is pending.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.
8. **Processor Core May Not Serialize on Bus Idle**

**PROBLEM:** Under rare circumstances, a BOFF# asserted to the processor, while it is internally waiting (looping) for the completion of all pending bus cycles, may cause the processor to proceed with the event before all pending bus activity is completed. However, bus cycle ordering will not change.

The following is a list of events identified that may possibly effect system operation:

- SMI# pending
- OUT instructions
- Serializing instructions
- Stop Grant special cycle
- AutoHALT special cycle
- INIT asserted while there is a memory mapped APIC register access

**SMI# pending**

If BOFF# is used to back off a bus cycle while an SMI# is pending, the processor may assert SMIACT# before re-starting the aborted bus cycles.

**Serializing instruction**

If BOFF# is used to back off a bus cycle due to a serializing instruction, the processor may start executing the next instruction before restarting or completing the previous bus cycle. The processor, however, will not reorder any bus cycles for the new instruction in front of bus cycles for the previous instruction.

**Invalidation during cache line fill**

If BOFF# is used to back off a cache line fill and BOFF# occurs after the data has been returned to the processor but before the end of the line fill, an invalidation request during this time may result in the cache invalidation to occur before the line fill has completed. This may cause the cache line to remain in a valid state after the invalidation has completed. Note that if the invalidation request comes in via WBINVD or FLUSH#, the line fill would have to be backed off at least twice (or once for INVD) in order for the cache line to remain in a valid state after the invalidation has completed.

**OUT instruction**

If BOFF# is used to back off a bus cycle due to an OUT instruction, the processor may start executing the next instruction before the bus cycle due to OUT has completed (note: the OUT instruction is similar to the serializing instructions except that it does not stop the prefetch of the subsequent instruction). The processor, however, will not reorder any bus cycles for the new instruction in front of the OUT bus cycle.

**Stop Grant special cycle**

If BOFF# is used to back off a Stop Grant special cycle, the processor may hang.

**AutoHALT special cycle**

If BOFF# is used to back off a AutoHALT special cycle, the processor may hang.

**INIT asserted while there is a memory mapped APIC register access**

If BOFF# is used to back off a memory mapped APIC register access while an INIT is pending, the processor may hang. The access could be either a read or a write, and is an access to the local APIC register space.

**IMPLICATION:** This problem has only been observed in internal test vehicles. The six events have different possible implications.

**SMI# pending**

The processor may enter SMM before restarting the aborted bus cycle. The SMIACT# assertion may cause the restarted bus cycle to run to SMRAM space.
Serializing Instruction
Since the cycles are not reordered, a system should not encounter any problems unless it depends on the serializing instruction causing an external event prior to execution of the next instruction.

Invalidation during cache line fill
In a rare instance, a cache line may remain in the valid (E or S) state after the cache invalidation has completed.

OUT instruction
Since the cycles are not reordered, a system should not encounter any problems unless it depends on the OUT instruction causing an external event prior to execution of the next instruction. For example, an OUT instruction may be used to assert the A20M# signal prior to the next instruction. In this case, observed code has followed the OUT with an I/O read (IN) to ensure the signal is properly asserted. A second case, could be using an OUT instruction to configure/initiate and interrupt controller and follow it with STI to enable interrupts. Once again no failure would be observed. The controller would respond with the spurious interrupt vector.

Stop Grant special cycle
If BOFF# is used to back off a Stop Grant special cycle, the processor may hang. Stop Grant and Stop Clock states for low power consumption cannot be used.

AutoHALT special cycle
If BOFF# is used to back off a AutoHALT special cycle, the processor may hang. This means that the lower power AutoHALT state is not usable. This does not affect the normal HALT state, entered with the HALT instruction though.

INIT asserted while there is a memory mapped APIC register access
If BOFF# is used to back off a memory mapped APIC register access (read or write) while an INIT is pending, the processor may hang. The INIT would only be used during a switch from Protected to Real mode, which is normally associated with a system reboot. In the processor lockup occurs a reboot may have to be performed via system powerdown.

Workaround:
Restrict the use of BOFF# for the described events. In addition, the SMI# pending event can be eliminated by locating SMRAM so that it does not shadow standard memory and does not require SMIACT# for memory decode. The OUT or Serializing instruction events are also eliminated if the next instruction does not depend on the result of the event before executing the instruction. The Stop Grant special cycle event is also eliminated by not asserting STPCLK#. The AutoHALT special cycle event is also eliminated by disabling AUTOHALT (set TR12.AHD bit to '1').

Status:
This erratum affects the B1 stepping. It is fixed in the B3 and later steppings.

9. SMIACT# Premature Assertion during Replacement Writeback Cycle

Problem:
If a data read cycle triggers a replacement writeback cycle and the SMI# signal is asserted prior to the first BRDY# of the read cycle, the processor may assert the SMIACT# signal prematurely.

Before the processor asserts SMIACT# in response to an SMI# request, it should complete all pending write cycles (including emptying the write buffers). However, if the appropriate conditions occur, the SMIACT# signal may get asserted during the replacement writeback cycle, a few clocks after the last BRDY# of the read cycle.

Implication:
If the SMIACT# signal is used by the system logic to decode SMRAM (e.g., SMRAM is located in an area that is overlaid on top of normal cacheable memory space), then the replacement writeback cycle with SMIACT# asserted could occur to SMM space. Systems that locate SMRAM in its own distinct memory space (non-overlaid) should not be affected by this once the SMRAM has been initialized and relocated.
**WORKAROUND:** Use one of the following:

1. For Non-Overlaid SMRAM: do not use SMIACT# as a decode signal once SMRAM has been relocated. The first time that SMM is entered, the CPU cache must be set to Write Through mode or the data must be marked non-cacheable.

2. For Overlaid SMRAM: In systems that overlay SMRAM over normal cacheable memory space. Assert FLUSH# simultaneously with SMI#. Flushing the cache in this way will prevent this problem from occurring. This is already a necessary requirement to maintain cache coherency.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

### 10. **STPCLK# Deassertion Not Recognized for 5 CLks after BRDY# Returned**

**PROBLEM:** A de-assertion of STPCLK# might not be recognized during a 5 CLK period while the processor is in the Stop Grant state. This situation is described more clearly below.

When STPCLK# is asserted, the processor indicates recognition of the STPCLK# interrupt by driving a Stop Grant special cycle on the bus. Once the BRDY# is returned for this special cycle, the processor enters the Stop Grant State (low power state). If STPCLK# is de-asserted (driven high) too soon (within 5 CLks) after the BRDY# is returned, the processor will not recognize the deassertion of STPCLK# and may not return to the Normal state to begin instruction execution. In other words, there is a 5 CLK window after BRDY# where a STPCLK# de-assertion might not be recognized (causing the processor to remain in the Stop Grant state rather than returning to the normal state).

**IMPLICATION:** Some systems use STPCLK# deassertion to execute single instructions, to guarantee the execution of a single instruction by throttling STPCLK# in this manner, the STPCLK# must meet the 5 clock minimum deassertion time after the BRDY#, otherwise the processor may not return to the normal state to continue instruction execution.

**WORKAROUND:**

1. If the system deasserts STPCLK# for a minimum of 5 CLks every time, this erratum will be avoided.

   or

2. Ensure that STPCLK# is deasserted and held at least 5 CLks after the BRDY# is returned for the pending Stop Grant Bus cycle. This is the same as the minimum deassertion specification that is used in the SL Enhanced Intel486 CPU’s.

**STATUS:** This erratum affects B-step components, and currently there are no plans to fix it.
11. Future Pentium® OverDrive® Processor FERR# Contention in Two-Socket Systems

PROBLEM: When the Future Pentium OverDrive processor is plugged into Socket 5 of a two socket 75-, 90-, or 100-MHz Pentium processor system, the OEM processor shuts down following RESET to allow the OverDrive processor to drive the bus. In this case, the FERR# output of the 75-, 90-, and 100-MHz Pentium processor continues to be driven HIGH (inactive).

IMPLICATION: If the system uses the FERR# output of the OEM processor, and has the signal connected together between the two sockets (296-pin SPGA OEM socket and 320-pin Socket 5), contention on this signal is certain since the Future Pentium OverDrive processor, when placed into Socket 5, will also drive this output. This signal contention can cause component and even board reliability issues.

WORKAROUND: There are two possible workarounds for this erratum.

1. For upgradability in two socket systems: External logic may be used to connect the FERR# outputs from the two sockets (296-pin SPGA and 320-pin Socket 5) in a way that will resolve the signal contention.

   An external AND gate may be used to combine the outputs of the FERR# signals from the two sockets. A pull-up resistor (≥3KΩ) is required on the FERR# output from Socket 5 in order to allow proper operation of both the Dual Processor and the Future Pentium OverDrive processor. See the following figure:

![Diagram](image)

2. Upgradability by modifying a two socket system to be a single socket system: This workaround involves modifying a design that includes two socket sites (296-pin SPGA and 320-pin Socket 5) such that it effectively becomes a single socket design.

   A Dual Processing two socket system must have CPUTYP tied to VSS on the 296-pin SPGA OEM socket, and tied to VCC on Socket 5 (320-pin SPGA). This workaround includes inserting a jumper on the Socket 5 CPUTYP signal (or strapping Socket 5 CPUTYP directly to VSS) to make this the primary processor site. The system would then effectively become a single-socket design. NOTE: if a jumper is used, it must be set by the OEM prior to system sale (not by the end-user at the time of the Future Pentium OverDrive processor purchase and installation). This jumper would set the CPUTYP signal on Socket 5 to VSS. If the same board design is used for DP, this jumper (or strapping option) may be set to VCC for those systems, as shown in the following figure:
By setting CPUTYP to \( V_{SS} \), and inserting the 75-, 90-, and 100-MHz Pentium processor into Socket 5 prior to system sale, the design can be treated as if it is a single socket system. When upgrading with the Future Pentium OverDrive processor, the 75-, 90-, and 100-MHz Pentium processor is removed from Socket 5 and replaced by the OverDrive processor upgrade.

**Implications of Workaround #2:**

Other implications of this workaround include Boundary Scan, and any other signals not connected together between Socket 5 and the 296-pin SPGA socket site.

If Socket 5 follows the 296-pin socket in the Boundary Scan chain, the TDI input and TDO output of the 296-pin socket site must be connected together by the OEM prior to system sale in order to skip this socket site and complete the path to socket, as shown in the following figure. This connection is necessary only if Boundary Scan will be used by end-users after system sale.

All of the signals which are not connected together in a dual socket system must be handled by both socket sites if the feature is desired. These signals are APCHK\#, BP[3:0], IERR\#, PM[1:0], PRDY, and R/S\#.

**Status:** This erratum affects B-step components. It is fixed in the C-stepping.

12. **Code Cache Lines Are Not Invalidated if Snooped during AutoHALT or Stop Grant States**

**Problem:** If the code cache is snooped while the processor is in the Stop Grant state or the AutoHALT Powerdown state, and there is a hit to a line in the code cache with the INV pin asserted, the line may not be invalidated. In normal operation, a hit to a line in the code cache results in that line being invalidated.

**Implication:** This problem will cause the snooped line to remain valid in the cache. This may cause the processor to execute an invalid instruction that erroneously remained valid in the code cache. Note: HIT\# is properly asserted. This may occur in DMA transfers, or transfers to hard disks. It was found on a disk drive that
used a BIOS that used HALTs extensively in the boot sequence and performed data transfers after the CPU entered the AutoHALT state. Since this occurs in both the AutoHALT state and the Stop Grant states of the SL Enhanced power management features, both of these features should not be used unless one of the listed workarounds is implemented. Not using the power management features could impact the compliance of an Energy Star Compliant System.

**WORKAROUND:** Use one of the following:

1. Disable the AutoHALT Powerdown feature by setting the TR12.AHD bit (bit 6) to ‘1’ and do not assert STPCLK#.
2. Flush the caches before or upon entry into the AutoHALT or Stop Grant states. The flush will be serviced immediately if in the AutoHALT state, while the flush will be serviced after the Stop Grant state is exited.
3. Wake up the processor via an NMI or an R/S# prior to snooping the code cache three clocks before the EADS# of the snoop. If the system generates either NMI or R/S# pins based on AHOHD the processor will come out of the low power state to service the Snoop. (This workaround assumes that the minimum 2 clock space between AHOHD and EADS# is not being used.)
4. Use the HIT# indication from the processor to flush the cache if the processor is in the AutoHALT Powerdown or Stop Grant state. The 75-, 90-, and 100-MHz Pentium processors asserts the HIT# pin when a snoop has caused a hit in the code cache. With this Workaround, it is necessary for the system to externally track the status of the cache line in the processor. (i.e., if the processor is in AutoHALT Powerdown or Stop Grant state and the INV pin was active during the snoop, then if the HIT# is returned active, assert FLUSH#.)

**STATUS:** This erratum affects B1 steppings. It is fixed in B3 and later steppings.

**13. STPCLK# Assertion during Execution of the HALT Instruction Hangs System**

**PROBLEM:** If STPCLK# is asserted during the execution of the HALT instruction the processor will enter the Stop Grant mode without driving a Stop Grant bus cycle on to the bus. There is a 14 clock window around the ADS# for the HALT special cycle that this erratum occurs. (see figure) This erratum happens even when the AutoHALT power down feature is disabled. There are 3 scenarios for the symptom of this problem, depending on the way the system gets out of HALT.

1. When using INTR, the Interrupt Acknowledge Cycle appears on the bus, but then no other cycles. (The device has entered the Stop Grant state without issuing a Stop Grant special cycle.)
2. When using NMI or INIT, no bus cycles appear on the bus. (The device has hung up, the core has started a bus cycle but the clocks to the core have been stopped)
3. When using SMI#, the SMIACT# is driven asserted, and the SMM state dump completes, and no other cycles appear on the bus.

In addition when there is an event that brings the CPU out of HALT temporarily like FLUSH# or R/S#, if STPCLK# is asserted as the processor re-enters the HALT state, the errata will occur.

At this time the processor has entered the Stop Grant mode but the part should have generated a Stop Grant special cycle prior to entry. If STPCLK# is deasserted for at least 1 clock, prior to the interrupt assertion the processor will resume correct operation.

The following figure depicts the minimum window around the HALT special cycle ADS#: 

56
**IMPLICATION:** If the processor enters the Stop Grant state without issuing a Stop Grant special cycle, the state tracking machines of a chipset will be corrupted. A chipset will typically wait for the Stop Grant cycle before deasserting the STPCLK# pin. This will cause a system to hang.

**WORKAROUND:** Use one of the following:

- Do not use STPCLK# and disable the STPCLK# feature.
- If there is a way to deassert STPCLK# based on a timer tick, or the decode of the HALT special cycle prior to the interrupt then the system will not hang.
- If STPCLK# is being generated via software control such as an I/O instruction, then correct STPCLK# assertion can be guaranteed by using a code loop or string of no-ops that are equal to the latency of the STPCLK# assertion. As long as this code does not contain the HALT instruction, there is no possibility of this erratum occurring.

For example:

```
MOV CX, STPCLK_Delay ; set the delay to the falling edge of STPCLK#.
OUT Stop_Clock_port, AX ; trigger STPCLK#
L1: NOP ; The loop delay should be at least equal to
      ; the hardware delay in asserting the STPCLK#
      ; signal.
      LOOP L1
      NOP ; Ten NOP instructions must follow the
      ; assertion of STPCLK#.
      ...
      NOP
```

**STATUS:** This erratum affects the B1 stepping. It is fixed in B3 and later steppings.

## 14. **NMI or INIT during HALT within an SMM May Cause Large Amount of Bus Activity**

**PROBLEM:** If a HALT or REP (repeat string instruction) instruction is executed while the processor is in System Management mode (SMM), and an NMI or INIT is asserted prior to interrupt initialization, the processor may continuously re-execute the HALT, and generate the HALT special cycle, or it will perform iterations of the REP instruction that was executed. Normally the processor would ignore NMI or INIT while in SMM, except after an IRET instruction.

**IMPLICATION:** The processor may continuously run the same cycle on the bus until a non-masked interrupt is detected. There are no other problems associated with the errata, the component resumes correct operation at this time. This impacts the "low power operation" that might have been expected the use a HALT while in SMM.

**WORKAROUND:** Use one of the following:

1. Do not use HALT while in SMM.
2. If the system must use HALT in SMM, the system is required to initialize interrupt vector tables prior to use of any interrupts, doing so will ensure the error will not occur. The system must ensure that NMI and INIT are not asserted while the processor is HALTed in System Management mode, prior to interrupt vector initialization.

**STATUS:** This erratum affects B-step components, and currently there are no plans to fix it.

### 15. **RUNBIST Restrictions when Run through Boundary Scan Circuitry**

**PROBLEM:** When the built in self test (Runbist) is run via the Boundary Scan circuitry a failing result is shown on the device. This failing result appears even after initializing the RESET cell as described in the specification clarification near the end of this document.

**IMPLICATION:** The Runbist operation is started without implementing one of the listed workarounds. If one of the workarounds listed is not implemented then the system cannot depend of the result of this test as part of a Boundary Scan generated manufacturing test or power on test.

**WORKAROUND:** Use one of the following workarounds. Both of these workarounds rely on the initialization of the RESET scan cell as stated in the Specifications Clarification section of this document.

1. Although not IEEE 1149.1 compatible, it has been found that if BRDY# is asserted low for every ADS# the processor generates the Runbist test completes correctly. If the system can return these BRDY#s to the CPU then the BIST functionality can be utilized on the processor through Boundary Scan.

or

2. If RESET is held HIGH during the execution of the RUNBIST Boundary Scan instruction and the subsequent 2⁹ clocks.

**STATUS:** This erratum affects all steppings, and currently there are no plans to fix it.

### 16. **FRC Mode Miscompare Due to Uninitialized Internal Register**

**PROBLEM:** There is a mismatch and a resulting IERR# assertion when running in FRC mode due to an uninitialized internal register in the paging unit. The failure mechanism is due to uninitialized data being driven on the upper 32 bits of the data bus while updating a page table entry on the lower 32 bits (upon enabling paging). The data bits that mismatch are not valid during that bus cycle (byte enables are inactive), so the IERR# output is due to a spurious comparison.

**IMPLICATION:** The FRC mode of the processor requires use of a workaround to initialize the paging unit if addresses in the upper 32 bits are accessed.

**WORKAROUND:** Initialize this internal register through software by performing a dummy page table lookup on the upper 32 bits. (In a code segment with linear address bit 22 set to ‘1’, turn paging on and then turn it off again immediately).

**STATUS:** This erratum affects all steppings, and currently there are no plans to fix it.
17. **STPCLK# Restrictions during EWBE#**

**PROBLEM:** A system synchronization problem may occur if the STPCLK# pin is used in conjunction with the EWBE# pin, and the Stop Clock special cycle is used to allow release of the STPCLK# pin. The specific conditions are as follows:

1. The STPCLK# pin is asserted.
2. The Stop Clock special cycle is started on the bus.
3. The EWBE# pin is de-asserted prior to the return of the BRDY# for the special cycle.
4. The BRDY# is returned from the bus.
5. The STPCLK# pin is de-asserted and then re-asserted prior to the assertion of the EWBE# pin.
6. Upon assertion of the EWBE# pin, the CPU will stop its internal clocks without running a Stop Clock special cycle.

**IMPLICATION:** This erratum affects only those systems that use both STPCLK# and EWBE#. If the system gates the de-assertion of STPCLK# with the return of the Stop Clock special cycle, then there is a possibility if EWBE# is used in a manner that meets these conditions that the system may lockup.

**WORKAROUND:** Make sure that the re-assertion of the STPCLK# pin happens 3 or more clocks after the assertion of the EWBE# pin.

**STATUS:** This erratum affects all steppings, and currently there are no plans to fix it.

18. **Multiple Allocations into Branch Target Buffer**

**PROBLEM:** A specific sequence of code may cause the Pentium processor to erroneously allocate the same branch into multiple ways of the Branch Target Buffer. These multiple entries may contain conflicting branch predictions. If this occurs and the branch address is accessed for a branch prediction, an incorrect entry may be written into the instruction cache, resulting in the possible execution of invalid or erroneous opcodes and probable activation of the IERR# signal. The incorrect write is dependent on process and circuit sensitivities which vary from one unit to the next.

The occurrence is extremely rare and is software dependent. A specific sequence of code is required to create the condition. In addition, Branch Target Buffer taken/not taken predictions associated with this code must proceed in a specific pattern.

Sensitive code can be summarized as follows: Any conditional jump (possibly paired with a previous instruction), sequentially followed by a move to a segment register, with any jump or instruction pair containing any jump at the target address (LBL_A below) of the first jump. An example follows:
JCXZ LBL_A
MOV ES, CX

LBL_A:
CALL LBL_B

For this erratum to occur, there must also be a specific pattern of taken/not-taken in the conditional jump (JCXZ), as well as a specific pattern of hit/miss in the segment descriptor cache for the segment register load.

**Implication:** When this erratum occurs, the processor may execute invalid or erroneous instructions and may assert IERR#. Depending on software and system configuration, the user may see an application error message or a system reset.

**Workaround:** Several workarounds are available:

1. Disable the Branch Target Buffer by setting the NBP bit (0) to ‘1’ in TR12. This results in approximately 7 percent degradation in performance on the BAPCo benchmark suite, a measure of typical system performance.

2. Use a software patch to avoid the sensitive sequence of instructions. The specific code sequence has only been observed in Windows* 3.10 and 3.11.

3. Ensure that the descriptor tables reside in non-cacheable areas of memory.

**Status:** This erratum affects B-step components. It is fixed in the C-stepping.

**19. 100-MHz REP MOVSD Speed Path**

**Problem:** A speed path exists in the Pentium processor that may cause failures at the rated operating frequency of the part. Under certain rare and specific conditions, the speed path can cause the REP MOVSD instruction to be misprocessed.

For this speed path to be exercised, the following conditions must be met:

1. The processor must be executing a REP MOVSD instruction.

2. The source and destination operands must reside within the same cache line.

3. There must be a snoop coincident with the REP MOVSD.

Because this is a speed path, its occurrence is dependent on temperature, voltage, and process variation (differs from one unit to the next). Failures have only been observed when operating near the upper limit of the temperature range and near the lower limit of the voltage range, and, then, only in a fraction of parts.

When this erratum occurs, the result is that an extra data item is copied during the REP MOVSD. For example, in following code sequence, the Dword in memory location 108h may be erroneously copied into memory location 118h. When the error occurs, ESI will contain the value 10Ch rather than 108h and EDI will contain 11Ch rather than 118h.

MOV ECX, 2
MOV ESI, 100h
MOV EDI, 110h
REP MOVSD
The problem has been only observed in 100-MHz multi- or dual-processor machines with multi-threaded software; there have been no observed failures in uniprocessor systems. Multi- and dual-processing environments have higher processor utilization and more intense snoop activity than uniprocessor systems.

**IMPLICATION:** When this erratum occurs, the software may malfunction. This erratum has only been observed when running several instances of the WinBEZ* application on Windows NT* 3.1.

The failure may manifest itself in one of four ways:

1. A process window is dropped.
2. The screen locks with a red, vertical stripe.
3. The system hangs completely.
4. An application error message occurs.

**WORKAROUND:** Intel has implemented a tighter test screen to preclude future instances of this speed path. Operating the L1 cache in Write-Through mode reduces the frequency of occurrence and provides additional margin in the system design. For multiprocessor systems with dedicated caches, Intel's TPC benchmark testing indicates that operating the L1 cache in Write-Through mode results in less than a 5 percent performance impact. For shared-cache dual-processor systems, the performance impact is significantly higher, and L1 cache write-through operation is not recommended.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

### 20. **Overflow Undetected on Some Numbers on FIST**

**PROBLEM:** On certain large positive input floating point numbers, and only in two processor rounding modes, the instructions FIST[P] m16int and FIST[P] m32int fail to process integer overflow. As a consequence, the expected exception response for this situation is not correctly provided. Instead, a zero is returned to memory as the result.

The problem occurs only when all of the following conditions are met:

1. The FIST[P] instruction is either a 16- or 32-bit operation; 64-bit operations are unaffected.
2. Either the 'nearest' or 'up' rounding modes are being used. Both 'chop' and 'down' rounding modes are unaffected by this erratum.
3. The sign bit of the floating point operand is positive.
4. The operand is one of a very limited number of operands. The table below lists the operands that are affected. For an operand to be affected, it must have an exponent equal to the value listed and a significand with the most significant bits equal to '1'. Additionally in the 'up' rounding mode, at least one of the remaining lower bits of the significand must be '1'. The Exponent and the two Significand columns describe the affected operands exactly, while the values in the column titled 'Approximate Affected Range' are only for clarity.
### ACTUAL vs. EXPECTED RESPONSE

**Actual Response**

When the flaw is encountered, the processor provides the following response:

- A zero is returned as a result. This result gets stored to memory.
- The IE (Invalid Operation) bit in the FPU status word is not set to flag the overflow.
- The C1 (roundup) and PE bits in the FPU status word may be incorrectly updated.
- No event handler is ever invoked.

**Expected Response**

The expected processor response when the invalid operation exception is masked is:

- Return a value 10000....0000 to memory.
- Set the IE bit in the FPU status word.

The expected processor response when the invalid operation exception is unmasked is:

- Do not return a result to memory. Keep the original operand intact on the stack.
- Set the IE bit in the FPU status word.
- Appropriately vector to the user numeric exception handler.

**IMPLICATION:** An unexpected result is returned when an overflow condition occurs without being processed or flagged. Integer overflow occurs rarely in applications. If overflow does occur, the likelihood of the operand being in the range of affected numbers is even more rare. The range of numbers affected by this erratum is outside that which can be converted to an integer value. The figure below and corresponding table detail the normal range of numbers (between A and B) and the range affected by this erratum (between C and D):

<table>
<thead>
<tr>
<th>FIST[P] Operation</th>
<th>Rounding Mode</th>
<th>Unbiased Exponent</th>
<th>Upper Bits of Significand</th>
<th>Lower Bits of Significand</th>
<th>Approximate Affected Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>16-bit Up</td>
<td>15</td>
<td>16 MSB's = '1'</td>
<td>At least one '1'</td>
<td>65,535.50 ± 0.50</td>
<td></td>
</tr>
<tr>
<td>Nearest</td>
<td>15</td>
<td>17 MSB's = '1'</td>
<td>don't care</td>
<td>65,535.75 ± 0.25</td>
<td></td>
</tr>
<tr>
<td>32-bit Up</td>
<td>31</td>
<td>32 MSB's = '1'</td>
<td>At least one '1'</td>
<td>4,294,967,295.50 ± 0.50</td>
<td></td>
</tr>
<tr>
<td>Nearest</td>
<td>31</td>
<td>33 MSB's = '1'</td>
<td>don't care</td>
<td>4,294,967,295.75 ± 0.25</td>
<td></td>
</tr>
<tr>
<td>64-bit Problem does not occur</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
16 bit Operation  A     B     C     D
Round Nearest  [-32,768.5] (+32,767.5) [+65,535.5] (+65,536.0)
Round Up      (-32,769.0) [+32,767.0] (+65,535.0) (+65,536.0)

32 bit Operation  A        B        C        D
Round Nearest  [-2,147,483,648.5] (+2,147,483,647.5) [+4,294,967,295.5] (+4,294,967,296.0)
Round Up      (-2,147,483,649.0) [+2,147,483,647.0] (+4,294,967,295.0) (+4,294,967,296.0)

NOTE: [xxx.x] indicates the endpoint is included in the interval; (xxx.x) indicates the endpoint is not included in the interval.

Furthermore, given that the problem cannot occur in the 'chop' rounding mode, and given that the 'chop' rounding mode is the standard rounding mode in ANSI-C and ANSI-FORTRAN 77, it is unlikely that this condition will occur in most applications.

This erratum is not believed to affect application programs in general. Applications will need to handle exceptional behavior and take the appropriate actions to recover from exceptions. In order to do this applications will need to do either range checking prior to conversion or implement explicit exception handling. If an application relies on explicit exception handling the possibility of an error exists. It is, however, believed that applications written in languages that support exception handling will most likely do range checking, thereby allowing the application to be compiled with a no check option for performance reasons when the application has been debugged.

WORKAROUND: Any of three software workarounds will completely avoid occurrence of this erratum:
1. Range checking performed prior to execution of the FIST[P] instruction will avoid the overflow condition from occurring, and is likely to already be implemented.
2. Use the 'chop' or 'down' rounding modes. This erratum will never occur in these modes. By default, both ANSI-C and FORTRAN will use the 'chop' mode.
3. Use the FRNDINT (Round floating-point value to integer) instruction immediately preceding FIST[P]. FRNDINT will always round the value correctly.

STATUS: This erratum affects B-step components. It is fixed in the C-stepping.

21. Six Operands Result in Unexpected FIST Operation

PROBLEM: For six possible operands and only in two processor rounding modes (up, down), the FIST or FISTP (floating-point to integer conversion and store) instructions return unexpected results to memory. Additionally, incorrect status information is returned under certain conditions in all 4 rounding modes.

The flaw occurs only on certain operands on the instructions FIST[P] m16int, FIST[P] m32int, and FIST[P] m64int. These operands are ± 0.0625, ± 0.125, and ± 0.1875.

The following table details the conditions for the flaw and the results returned. For use of any of the six above-listed operands, refer to the left-hand side of the table in the column for a given combination of sign and rounding mode. The corresponding right-hand side of the table shows the results which will occur for the given conditions. These results include the C1 (Condition Code 1) and PE (Precision Exception) bits and, in two instances, storing of unexpected results.
**PENTIUM® PROCESSOR SPECIFICATION UPDATE**

<table>
<thead>
<tr>
<th>Operand (any one of)</th>
<th>Rounding Mode</th>
<th>Result Expected / Actual</th>
<th>Status Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>+0.0625</td>
<td>nearest</td>
<td>SAME</td>
<td>PE 1 / Unchanged</td>
</tr>
<tr>
<td>+0.1250</td>
<td>chop</td>
<td>SAME</td>
<td>PE 1 / Unchanged</td>
</tr>
<tr>
<td>+0.1875</td>
<td>down</td>
<td>SAME</td>
<td>PE 1 / Unchanged</td>
</tr>
<tr>
<td></td>
<td>up</td>
<td>0001 / 0000</td>
<td>PE 1 / Unchanged</td>
</tr>
<tr>
<td>-0.0625</td>
<td>nearest</td>
<td>SAME</td>
<td>PE 1 / Unchanged</td>
</tr>
<tr>
<td>-0.1250</td>
<td>chop</td>
<td>SAME</td>
<td>PE 1 / Unchanged</td>
</tr>
<tr>
<td>-0.1875</td>
<td>down</td>
<td>- 0001 / 0000</td>
<td>PE 1 / Unchanged</td>
</tr>
<tr>
<td></td>
<td>up</td>
<td>SAME</td>
<td>PE 1 / Unchanged</td>
</tr>
</tbody>
</table>

**IMPLICATION:** An incorrect result (0 instead of +1 or -1) is returned to memory for the six previously listed operands. Incorrect results are returned to memory only when in the 'up' rounding mode with a positive sign or in the 'down' rounding mode with a negative sign. The majority of applications will be unaffected by this erratum since the standard rounding mode in ANSI-C and ANSI-FORTRAN 77 is 'chop', while BASIC and the ISO PASCAL intrinsic ROUND function use 'nearest' rounding mode. In addition, 'nearest' is also the default rounding mode in the processor.

Incorrect status information is also insignificant to most applications. Given that the PE bit in the numeric status register is 'sticky', and that most floating point instructions will set this bit, PE will most likely have already been set to "1" before execution of the FIST[P] instruction and therefore the PE bit will not be seen to be incorrect. In addition, the unexpected values for the C1 bit are unlikely to be significant for most applications since the only usage of this information is in exception handling.

**WORKAROUND:** Either of two software workarounds will completely avoid this erratum.

1. Use the FRNDINT (Round floating-point value to integer) instruction immediately preceding FIST[P]. FRNDINT will always round the value correctly.

2. Use of 'nearest' or 'chop' modes will always avoid any incorrect result being stored (although the PE bit may have incorrect values).

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

**22. Snoop with Table-Walk Violation May Not Invalidate Snooped Line**

**PROBLEM:** If an internal snoop (as a result of ADS#) or external snoop (EADS#) with invalidation (INV) occurs coincident with a page table walk violation, the snoop may fail to invalidate the entry in the instruction cache. A page table walk violation occurs when the processor speculatively prefetches across a page boundary and this page is not accessible or not present. This violation results in a page fault if this code is executed. A page fault does not occur if the code is not executed.

For this erratum to occur, all the following conditions must be met:

1. A snoop with invalidation is run in the code cache. The snoop may be internal or external.
2. The Pentium processor is performing a page table walk to service an instruction TLB miss.
3. The page table walk results in a violation (this may or may not lead to a page or other fault due to a speculative fetch).
4. The EADS# of the external snoop or ADS# of the table update occur within the window of failure.
   
   The window is defined by:
   
   a. 1-3 clocks after BRDY# is returned for the page directory or table read.
   
   b. 2-n clocks after BRDY# is returned for the page directory or table read if the set address of a buffered
      write matches that of the instruction cache lookup. "n" is determined by the time to complete two new
      data write bus cycles from the data cache.

**IMPLICATION:** This erratum has not been observed on any system. It was found only through investigation of
component schematics, and Intel has only duplicated it on a proprietary test system by forcing failure conditions
using the internal test registers. Its low frequency of occurrence is due to the way most systems operate; DMA
devices snoop code 4 bytes at a time so that each line will get snooped and invalidated multiple times.

If this erratum occurs and a line is not invalidated in the instruction cache, then the instruction cache may have a
coherency problem. As a result the processor may execute incorrect instructions leading to a GPF or an
application error. This erratum affects only self Modifying code and bus masters/DMA devices. Due to
necessary conditions, this erratum is expected to have an extremely low frequency of occurrence.

**WORKAROUND:** There are two workarounds. Because of the rarity of occurrence of this erratum, Intel does not
believe that there is need to implement a workaround.

1. Rewrite the device driver for the DMA devices such that after DMA is complete, the instruction cache is
   invalidated using the TR5.cntl=11 (flush) and CD=0 (code cache) bits.

2. Disable the L1 cache.

**STATUS:** This erratum affects the B1 stepping. It is fixed in B3 and later steppings.

---

23. **Slight Precision Loss for Floating Point Divides on Specific Operand Pairs**

**PROBLEM:** For certain input data the divide, remaindering, tangent and arctangent Floating Point instructions
produce results with reduced precision.

The odds of encountering the erratum are highly dependent upon the input data. Statistical characterization
yields a probability that about one in nine billion randomly fed operand pairs on the divide instruction will produce
results with reduced precision. The statistical fraction of the total input number space prone to failure is 1.14x10^-10.
The degree of inaccuracy of the result delivered depends upon the input data and upon the instruction
involved. On the divide, tangent, and arctangent instructions, the worst-case inaccuracy occurs in the 13th
significant binary digit (4th decimal digit). On the remainder instruction, the entire result could be imprecise.

This flaw can occur in all three precision modes (single, double, extended), and is independent of rounding
mode. This flaw requires the binary divisor to have any of the following bit patterns (1.0001, 1.0100, 1.0111,
1.1010 or 1.1101) as the most significant bits, followed by at least six binary ones. This condition is necessary
but not sufficient for the flaw to occur. The instructions that are affected by this erratum are: FDIV, FDIVP,
FDIVR, FDIVRP, FIDIV, FIDIVR, FPREM, FPREM1, FPTAN, FPATAN.

During execution, these instructions use a hardware divider that employs the SRT (Sweeney-Robertson-Tocher)
algorithm which relies upon a quotient prediction PLA. Five PLA entries were omitted. As a result of the
omission, a divisor/remainder pair that hits one of these missing entries during the lookup phase of the SRT
division algorithm will incorrectly predict an intermediate quotient digit value. Subsequently, the iterative algorithm
will return a quotient result with reduced precision.

The flaw will **not** occur when a floating point divide is used to calculate the reciprocal of the input operand in
single precision mode, nor will it occur on integer operand pairs that have a value of less than 100,000.
**IMPLICATION:** For certain input datum, there will be a loss in precision of the result that is produced. The loss in precision can occur between the 13th and 64th significant binary digit in extended precision. On the remainder instruction the entire result could be imprecise.

The occurrence of the anomaly depends upon all of the following:

1. The rate of use of the specific FP instructions in the Pentium processor.
2. The data fed to them.
3. The way in which the results are propagated for further computation by the application.
4. The way in which the final result of the application is interpreted.

Because of the low probability of the occurrence with respect to the input data (one in nine billion random operand pairs), this anomaly is of low significance to users unless they exercise the CPU with a very large number of divides and/or remainder instructions per day, or unless the data fed to the divisor is abnormally high in sensitive bit patterns.

**WORKAROUND:** Due to the extreme rarity of this flaw, a workaround is not necessary for almost all users. However, Intel is replacing components for end users and OEM's upon request. In addition, a software patch is available for compiler developers. If you are a compiler developer, contact your local Intel representative to obtain this, or download from the World Wide Web Intel support server (www.intel.com).

**STATUS:** This erratum affects B1 and B3 steppings. It is fixed in B5 and later steppings.

A white paper, *Statistical Analysis of Floating Point Flaw in the Pentium™ Processor (1994)*, Order Number 242481, is available that includes a complete analysis performed by Intel.

### 24. **FLUSH#, INIT or Machine Check Dropped Due to Floating Point Exception**

**PROBLEM:** HARDWARE FLUSH and INIT requests and Machine Check exceptions may be dropped if they occur coincidentally with a floating point exception.

The following conditions are necessary to create this errata:

1) Two floating point instructions are paired and immediately followed by an integer instruction.
2) The floating point instruction in the u-pipe causes a floating point exception.
3) The FLUSH, INIT, or Machine Check occurs internally on the same clock as the integer instruction.

**IMPLICATION:** The processor caches will not be flushed, or the INIT request may be dropped.

**WORKAROUND:** None.

**STATUS:** This erratum is fixed in the C-2 stepping.

### 25. **Floating Point Operations May Clear Alignment Check Bit**

**PROBLEM:** The Alignment Check bit (bit 18 in the EFLAGS register) may be inadvertently cleared.

This errata occurs if a Page Fault occurs during execution of the FNSAVE instruction. After servicing the Page Fault and resuming and completing the FNSAVE, the AC bit will be '0'. Expected operation is that the contents of AC are unchanged.
IMPLICATION: There is no hardware or system application implication, as the only use of the AC bit is to aid code developers in aligning data structures for performance optimizations. Operating systems and applications will not be affected by this erratum.

WORKAROUND: None.

STATUS: Present on all steppings.

26. **CMPXCHG8B Across Page Boundary May Cause Invalid Opcode Exception**

PROBLEM: Use of the new Pentium-processor specific CMPXCHG8B instruction may result in an invalid opcode exception.

If the CMPXCHG8B opcode crosses a page boundary such that the first two bytes are located in a page which is present in physical memory and the remaining bytes are located in a non-present page, unexpected program execution results. In this case, the processor generates an Invalid Opcode exception and passes control to exception handler number 6. Normal execution would be for a Page Fault to occur when the non-present page access is attempted, followed by reading in of the requested page from a storage device and completion of the CMPXCHG8B instruction.

IMPLICATIONS: This errata only affects existing software which is Pentium processor aware and uses the CMPXCHG8B instruction. Any occurrence would generate an invalid opcode exception and pass control to exception handler 6.

WORKAROUND: Any software which uses Pentium processor specific instructions should ensure that the CMPXCHG8B opcode does not cross a page boundary.

STATUS: Present on all steppings.

27. **Single Step Debug Exception Breaks Out of HALT**

PROBLEM: When Single Stepping is enabled (i.e. the TF flag is set) and the HLT instruction is executed the processor does not stay in the HALT state as it should. Instead, it exits the HALT state and immediately begins servicing the Single Step exception.

IMPLICATIONS: The behavior described above is identical to i486 CPU behavior.

WORKAROUND: None.

STATUS: Fixed on C-2 stepping.

1DP. **Problem with External Snooping while Two Cycles Are Pending on the Bus**

PROBLEM: In a dual processor system, the following sequence of events can cause the processors to lock up:

1. There are two cycles pending on the bus, one from each processor. In this case the first cycle is from the C and the second from CM; therefore, C is the LRM and CM is the MRM.

2. AHOLD is asserted and then an external snoop occurs (EADS# is asserted) causing a hit to a modified line in the CM. Since the CM is the MRM, it does not give an indication to the C that it has been hit.
3. Now a BOFF# is asserted and backs off the pending cycles. Once BOFF# is released, the C becomes the MRM in order to maintain cycle order.

4. C now owns the bus but cannot run its cycle because AHOlD is still active. Since C is not aware that CM has been hit by an external snoop, C is not willing to give up the bus to the CM and thus prevents the CM from performing a write-back. Since the C will not give up the bus to the CM and cannot run its own cycle, the system hangs.

**Implication**: If each processor in a dual processor system has a cycle pending on the bus and an external snoop results in a hit to a modified line, the processors may lock up.

This problem will never occur in systems with the 82430NX PCIset.

**Workaround**:

1. Disable pipelining.
2. Deassert AHOlD no earlier than one clock after BOFF# has been deasserted. Note that if this workaround is used, the system will continue to run but a re-ordering of cycles will occur. The C will run its cycle first (rather than the writeback occurring first), and then grant the bus to the CM to complete its writeback cycle and then its outstanding cycle.

**Status**: This erratum affects B-step components. It is fixed in the C-stepping.

**2DP. STPCLK# Assertion and the Stop Grant Bus Cycle**

**Problem**: If a STPCLK# interrupt occurs and BRDY# is not asserted within 4 CLks following the Stop Grant bus cycle, then the processor which ran the Stop Grant bus cycle may hang.

**Implication**: This problem occurs only in dual processor systems and will cause one of the processors to hang.
WORKAROUND:
1. Do not assert STPCLK#.
2. Ensure that BRDY# is asserted within 4 CLKs after the Stop Grant bus cycle has begun.

STATUS: This erratum affects B-step components. It is fixed in the C-stepping.

3DP. External Snooping with A HOLD Asserted May Cause Processor to Hang

PROBLEM: The following sequence of events may cause one of the processors in a dual processing system to hang:
1. The MRM (Most Recent Bus Master, this could be the C or CM processor) issues an ADS# of a memory-write (or memory read) cycle and an A HOLD assertion follows.
2. This ADS# causes an automatic snoop by the LRM (Least Recent Bus Master) and hits a modified line in the LRM causing PHITM#/PHIT# to be asserted.
3. After PHITM# is asserted, EADS# is asserted by the system and does not hit a modified line. This causes the LRM to de-assert PHITM# for one or two clocks, and then assert PHITM# again.
4. One or two clocks after EADS# is de-asserted, A HOLD is de-asserted.
5. BRDY# or NA# is asserted within two clocks after EADS# is deasserted. With a BRDY# or NA# assertion, the MRM samples the PHITM# pin before driving the next cycle on the bus. If the MRM samples PHITM# high, during the "critical period" (shown in the figure below, the critical period is defined as the two clock periods after EADS# is sampled active.), the MRM will incorrectly issue the ADS# of its memory-write cycle again before surrendering the bus to the LRM to do its write-back.
6. After the memory-write cycle is complete, the LRM performs its write-back.
7. The MRM then re-issues the memory write-cycle again. This cycle, now being issued for the third time, causes an internal hangup in the MRM.
IMPLICTION: If a memory write or memory read cycle is pending on the bus and an external snoop occurs, one of the processors may hang.

WORKAROUND:
1. Ensure that NA#/BRDY# is asserted before, or after the "critical period". (the critical period is the two CLK period after EADS# is sampled active.)
   or
2. Ensure that A HOLD is held high for a minimum of three clocks after EADS# has been sampled active. See the following figure.
   or
3. Drive HOLD for two clocks after the EADS# was sampled active. Removal of HOLD can be done without regard to the HLDA signal. See the following figure.
   or
4. Drive BOFF# for 3 clocks after the EADS# was sampled active. See the following figure.

All of the listed workarounds prevent the MRM processor from starting a new cycle, thus preventing the third restart of the pending cycle.
**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

### 4DP. Address Parity Check Not Supported in Dual Processing Mode

**PROBLEM:** This is a dual processor errata: There is a very short setup and hold time for the address bus lines in Dual Processing mode to support the single clock interprocessor snoop response required for cache coherency. In this case the 3ns setup specification is enough for the address to propagate to the cache but it does not allow enough time for the address to propagate to the parity calculation circuits. There is a chance that the APCHK# line will spuriously go active showing a parity error on the address bus.

**IMPLICATION:** Internal measurements of these address signals show that if the 3ns spec is met the addresses will be latched correctly. Since the parity portion of the circuitry does not meet this timing there is no way to guarantee the APCHK# output is valid. Systems using the APCHK# pin will perform the APCHK# interrupt error routines.

**WORKAROUND:** Ignore APCHK# in a dual processor environment.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

### 5DP. Inconsistent Cache State May Result from Interprocessor Pipelined READ into a WRITE

**PROBLEM:** This is a dual processor errata: If there is a READ generated by processor 2 pipelined into a WRITE generated by processor 1, and both of these cycles are to the identical address, the cache states for these lines become inconsistent. In this case the WB/WT# pin is driven HIGH, and the KEN# pin is active. Processor 1 will have data that changes from the (S) shared state to the (E) exclusive state, and processor 2 will have data that changes from the (I) invalid state to the (S) shared state. This violates the cache coherency protocol, since any writes to the line that is in the (E) state in processor 1 will not be seen on the bus, resulting in the second processor operating with stale data. This is a symmetrical problem, such that the initiator of the WRITE cycle can either be the primary or dual processor in a two processor configuration. The reason this happens is that each ADS# causes a snoop in the LRM processor, but in this case at the time of the snoop the line state is (S) which will generate the PHIT#, and no PHITM#, the transition to the (E) state has been posted but is not performed until the BRDY# of the WRITE cycle.
**IMPLICATION:** If the described conditions are met, then an additional write to the same address in processor 1 will cause a cache state transition from (E) to (M) and will not generate a bus cycle. This will mean that the data in processor 2 is stale but it could continue operating with the stale data. For example: when 2 processors are sharing a cached semaphore, and processor 1 is updating the semaphore just as processor 2 is reading the semaphore, then processor 2 would eventually end up with stale data in its cache. Due to the nature of the problem, this could cause a number of unknown system problems and may or may not cause a system to hang.

**WORKAROUND:** Disable pipelining while using dual processing, this is done by not asserting NA#.

**STATUS:** This erratum affects B1 and B3 step components. It is fixed in B5 and later steppings.

---

### 6DP. Processors Hang during Zero WS, Pipelined Bus Cycles

**PROBLEM:** In a Dual Processing system when the following conditions are met: a non-bursted read or write cycle that hits a modified line in the data cache is pipelined into a data read cycle, and this dual processing system is running in zero Wait State mode to the L2 Cache, (2-1-1-1). If the ADS# for the pipelined cycle is in the same clock as the 3 or 4th BRDY# of the bursted data read then the processors will hang.

**IMPLICATION:** Possible system hang in Dual Processing operation. System restart/reboot would be required.

**WORKAROUND:** Use one of the following:
1. Run the Dual Processing configuration in a non-zero Wait State mode, a (3-1-1-1) burst operation has an anticipated impact of 2-4 percent performance decrease. This is how the 82430NX PCIset operates.
2. Disable pipelining by setting NA# pin high.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.
PROBLEM: In a Dual Processor system with the CPUs operating in 2/3 (bus/core) Bus Fraction mode, the following sequence of events may cause the system to lock up:

1. The LRM processor is 'spinning' on a semaphore location, with interrupts disabled, waiting for the other CPU to complete its task.
2. The MRM (CPU A) issues a bus cycle by asserting ADS#.
3. The LRM (CPU B) samples the ADS# from the MRM and initiates an internal snoop.
4. Due to an internal circuit problem, the snoop may cause the LRM to assert PBREQ# for one clock erroneously even though it does not have a bus cycle to run. The LRM deasserts PBREQ# in the next clock.
5. The MRM (CPU A) on seeing PBREQ# asserted, grants the bus to the LRM (CPU B) by asserting PBGNT#.
6. Since CPU B actually does not need the bus, it does not run any bus cycle but it continues to own the bus.
7. CPU A asserts PBREQ# to CPU B in order to obtain bus ownership back to run its pending cycle.
8. CPU B, however does not grant the bus back to CPU A since it needs to run a bus cycle before relinquishing the bus ownership. Since interrupts are disabled and the processor is executing in a tight 'spin' loop, it does not have any bus cycles to run and does not relinquish the bus.

IMPLICATION: A system lockup can occur because one CPU requests the bus, while the other CPU does not relinquish bus control. Running Windows NT operating system, it has been observed that when the hang condition occurs, the code inside the Windows NT kernel is always inside a very tight code loop, with at least one of the processors 'spinning' on a semaphore location, with interrupts disabled, waiting for the other CPU to complete its task.

WORKAROUND: Asserting STPCLK# to the processor that owns the bus will cause the system to come out of the lock up condition. Using a timer, when the PBREQ# signal is seen asserted for a few thousand clocks.
without the PBGNT# signal asserted, STPCLK# can then be asserted to the processor that owns the bus in order to get it out of the hang condition and resume normal operation. The D/P# pin can be used to tell which processor owns the bus. Alternatively, asserting STPCLK# to both processors will also work.

Although this problem is extremely rare, the failure rate is higher:
1. At lower temperatures, closer to approximately 30 degrees Celsius.
2. With pipelining enabled. Pipelining is disabled by setting NA# pin high.
3. Operating in zero or one Wait State mode.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

---

**8DP: Incorrect Assertion of PHITM# without PHIT#**

**PROBLEM:** In a DP environment, assertion of BOFF# in a pipelined bus situation may cause the same cycle to be completed twice on the bus.

This problem occurs in the following case:
1. The Primary processor issues cycle A, either a memory read or write.
2. While cycle A is in progress, the Dual processor obtains the bus and issues pipelined memory cycle B, creating an internal self-snoop in the Dual processor. Cycle B is of the type that creates a snoop into the data cache (TLB snoop or a code read), and this snoop hits a modified line. As a result, the Dual processor has a pending internal write-back cycle.
3. BOFF# is asserted to both processors, backing off cycles A and B.
4. After de-assertion of BOFF#, the Primary processor restarts cycle A.
5. The Dual processor erroneously asserts PHITM# (without PHIT#) due to the pending internal write-back cycle. This causes the Primary processor to internally back off cycle A, even though there is no hit to a modified line in the Dual processor and cycle A completes on the bus externally.
6. The Dual processor receives the bus and issues the pending internal write-back.
7. The Dual processor restarts cycle B.
8. The Primary processor receives the bus and erroneously re-issues cycle A, completing it a second time.

**IMPLICATION:** Cycle A is completed twice on the system bus. In most cases the extra cycle will not create any system problems. If the cycle is to a memory-mapped I/O device, mis-operation could occur.

This problem will never occur in systems with the 82430NX PCIset.

**WORKAROUND:** Either of two workarounds will avoid this errata.
1. Disable pipelining.
2. Do not assert BOFF# during a pipelined cycle condition.

**STATUS:** Present on all steppings. This erratum will be fixed in a future stepping.
9DP. **Double Issuance of Read Cycles**

**Problem:** In a DP environment, a memory read cycle (either data read or prefetch) may occur twice. The second read cycle may cause mis-operation of the CPU.

This problem occurs only in DP systems with a bus/core ratio of 2/3. For this to occur, pipelining must be enabled with some or all read cycles occurring in zero wait states.

For this errata to occur, either of two specific sequence of conditions must occur on the bus as shown in the figures below:

**Case 1:**
- The processor issues read cycle A which may be pipelined into an earlier (unshown) cycle.
- Cycle A will be completed by the system as a 2-1-1-1 (zero wait state) cycle.
- One clock after issuance of the ADS#, NA# is asserted by the system.
- A pipelined cycle (B) is asserted by the MRM in clock 4.
- Cycle A completes on the bus in clock 5.
- One clock later, PHITM# is issued by the LRM.

```plaintext
CLK | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
ADS# | A | B |
NA# |
BRDY# | A1 | A2 | A3 | A4 |
PHITM# |
```

**Case 2:**
- The processor issues read cycle A which may be pipelined into an earlier (unshown) cycle.
- Cycle A will be completed by the system as a 2-1-1-1 (zero wait state) cycle.
- One or two clocks after issuance of the ADS#, NA# is asserted by the system.
- A pipelined cycle (B) is asserted by the MRM in either clock 4 or clock 5.
- Cycle A completes on the bus in clock 5.
- One clock later, BOFF# is issued by the system.
Specifically given the above conditions, the error condition occurs internally in the CPU due to the assertion of PHITM# or BOFF# one clock after the final BRDY# of cycle A. If this occurs, the CPU will respond to the PHITM# or BOFF# by subsequently re-issuing both cycles A and B, where expected operation would be that only cycle B is re-issued.

**Implication:** The codefetch or data read cycle (A) will be re-issued even though it is already completed. The second occurrence of the cycle, even if harmless from a system point of view, will confuse the internal state of the CPU and may cause subsequent CPU mis-operation.

This problem will never occur in systems with the 82430NX PCIset.

**Workaround:** Any of three workarounds will avoid this errata:

1. Avoid assertion of BOFF# or PHITM# during the sensitive clock (clock 6). Avoiding assertion of PHITM# in clock 6 is guaranteed by asserting NA# no earlier than clock 3. Since ADS# occurs two or more clocks after NA# and since PHITM# occurs 2 clocks after ADS#, assertion of NA# in clock 3 or after will ensure that PHITM# is not driven active in clock 6.
2. Disable pipelining by not asserting NA#.
3. Do not perform zero wait-state read cycles.

**Status:** Present on all steppings. This erratum will be fixed in a future stepping.

---

### 10DP. Line Invalidation May Occur On Read or Prefetch Cycles

**Problem:** When operating in Dual Processing mode, a read or prefetch cycle from either CPU may invalidate a cache line in the other.

In a Dual Processor environment, the LRM performs an internal snoop for each memory cycle the MRM drives onto the bus. If this snoop results in a hit in the either the code or data cache and the INV (Invalidate) signal is asserted by the system, the LRM will assert either the PHIT# or PHITM# signal and invalidate the snooped line. Expected operation is that the INV signal is not meaningful and that the LRM should respond only by asserting the PHIT# or PHITM# signal.

**Implications:** Unnecessary and unexpected invalidations in the LRM's caches will result. If this occurs, the only impact is to system performance; no functional problems occur with this errata. Unnecessary invalidations in the LRM L1 caches will possibly decrease subsequent hit rate. The amount of performance degradation is a function of how many lines are shared between the two processors.

This problem will never occur in systems with the 82430NX PCIset.
**Workaround:** After external snoops have completed, the system should de-assert the INV signal so that no invalidations are performed on subsequent private snoop operations.

**Status:** Present on all steppings.

---

**11DP. EADS# or Floating ADS# May Cause Extra Invalidates**

**Problem:** This errata only occurs in a DP environment. Extra invalidates may occur into the L1 cache due to assertions of EADS#. If EADS# is asserted while the processor is driving the bus, an invalidate into the processor’s L1 cache may occur.

**Implications:** The specification states that EADS# is ignored while the processor is driving the bus. Occurrence of this errata means that unnecessary invalidations and write-back cycles may be performed resulting in sub-optimal performance.

**Workaround:** The system should not assert EADS# while the CPU owns the bus.

**Status:** Present in all steppings.

---

**12DP. HOLD and BOFF# during APIC Cycle May Cause Dual Processor Arbitration Problem**

**Problem:** In a Dual Processor system, the following sequence of events may cause the DP arbitration machines of both processors to lose synchronization and cause the system to hang:

1. One of the CPUs initiates an internal APIC cycle (read or write). The LRM CPU requests ownership of the bus by asserting PBREQ#
2. HOLD is asserted during the APIC cycle
3. BOFF# is asserted before the APIC cycle gets completed, two or three clocks after HOLD is asserted (as shown in figure below)
4. Once BOFF# is deasserted, both processors may assume ownership of the bus at the same time resulting in possible contention of the CPU pins.
**PENTIUM® PROCESSOR SPECIFICATION UPDATE**

**IMPLICATION:** This problem affects DP (with CPU local APIC enabled) that assert HOLD and BOFF#. When the problem occurs, the DP arbitration machines of both processors get out of synchronization causing both processors to park on the bus. This will result in a system hang.

**WORKAROUND:** Use one of the following workarounds:

1. Do not use HOLD/HLDA protocol together with BOFF#. Use one or the other.
2. In a non-pipelined system, avoid assertion of HOLD when the bus is idle. Asserting HOLD while CPU is running a bus cycle (between ADS# and last BRDY#) will ensure that HOLD does not hit an APIC cycle. Alternatively, if HOLD is asserted when the bus is idle, avoid asserting BOFF# two or three clocks after HOLD is asserted (as shown in figure above.)
3. In a pipelined system, use the same workaround as described in #2 with an additional requirement. Since an APIC cycle can be pipelined into another bus cycle, avoid assertion of HOLD in the clocks between NA# and the next ADS# (as shown in figure below.)

![Diagram](image.png)

**STATUS:** Present on all steppings of PP 75/90/100. Will be fixed in a future stepping.

**1AP. Remote Read Message Shows Valid Status after a Checksum Error**

**PROBLEM:** If an APIC Remote Read (RR) transmission suffers checksum error, the RR bits of the register are mistakenly set to valid when they should show an invalid message state.

**IMPLICATION:** The implication is that the data portion (cycles 21-36) of the remote read message could be corrupted, but the RR status bits (bits [17:16] of the ICR0 register) would show a valid status of ‘10’, when they should show an invalid status of ‘00’.

**WORKAROUND:** There is no workaround for this errata, but checksum errors on the APIC bus imply that there are more serious noise issues inherent to the system that need to be addressed. In any event the RR messages should not be used if there are noise issues on the bus.
**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

### 2AP. Chance of Clearing an Unread Error in the Error register

**PROBLEM:** A normal read of the APIC Error register clears the register. The clearing process waits 3 clocks to complete due to the possibility of being backed off. In the mean time if another error is written during this 3 clock delay, this new error overwrites the originally read error, and then is cleared at the end of the original 3 clock period.

**IMPLICATION:** An error could be posted in the APIC Error register but cleared prior to being read.

**WORKAROUND:** None.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

### 3AP. Writes to Error register Clears Register

**PROBLEM:** The APIC Error register is intended to be read Only. If there is a write to this register the data in the APIC Error register will be cleared and lost.

**IMPLICATION:** There is a possibility of clearing the Error register status since the write to the register is not specifically blocked.

**WORKAROUND:** Writes should not occur to the Pentium Processor APIC Error register.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

### 4AP. Three Interrupts of the Same Priority Causes Lost Local Interrupt

**PROBLEM:** If three interrupts of the same priority level (priority is defined in the 4MSB of the interrupt vector), arrive in the following circumstance:

1. A interrupt is being serviced by the CPU, and the proper bit is set in the ISR register.
2. A second interrupt is received from the serial bus.
3. At the same time a third interrupt is received from a local interrupt source, which could include local pins (LVT), an APIC timer (Timer), self-interrupt, or an APIC error interrupt.

If the first two conditions are met the third interrupt will be lost, and not serviced.

**IMPLICATION:** The third interrupt will be ignored and not serviced if the specific scenario happens as listed above.

**WORKAROUND:** The problem can be avoided if different priority levels are assigned to serial interrupts, than to local interrupts.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

### 5AP. APIC Bus Synchronization Lost Due to Checksum Error on a Remote Read Message

**PROBLEM:** This error only occurs when a Remote Read message request is processed, and the returned data has a non-zero value in the bits [30:29], and this returned data suffers a checksum (CS) error in the
transmission. When the device that generated the Remote Read responds with the end of interrupt message (EOI) or the ICR message the APIC bus will lose synchronization.

**IMPLICATION:** If this rare condition occurs the APIC bus will become unusable, and will impact system operation. The system will hang because there will be no service on interrupts. Since RR messages are primarily used in system debug procedures, there is no impact foreseen on normal APIC or system operation.

**WORKAROUND:** There is no workaround for this errata; Remote Read messages should not be used. This error is mainly caused by checksum errors on the APIC bus which means that there are more serious noise issues inherent to the system that need to be fixed.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

**6AP. HOLD during a READ from Local APIC Register May Cause Incorrect PCHK#**

**PROBLEM:** If the processor is reading one of its local APIC registers when the HOLD pin is asserted, PCHK# may be asserted for one clock even though there is no data parity error. PCHK# will be asserted if the values of the data bits [D31:0] and the parity bits [DP3:DP0] do not match during the HOLD/HLDA transaction.

**IMPLICATION:** This will impact a system that implements or responds to parity checking by the CPU, the response will be specific to the parity error recovery routines implemented in the system. If parity is not implemented in a system, there will be NO adverse effect from this erratum since there is no real parity problem.

**WORKAROUND:** If data parity checking and the local APIC are both enabled, deassert PEN# (parity enable) during the time that HOLD is active. This signals to the processor that parity is not being driven from the system and PCHK# will never be driven in response to this data transfer.

**STATUS:** This erratum affects B-step components. It is fixed in the C-stepping.

**7AP. HOLD during an Outstanding Interprocessor Pipelined APIC Cycle Hangs Processor**

**PROBLEM:** This is an APIC related dual processor errata: When an APIC read cycle is interprocessor pipelined into any other allowable cycle, and HOLD is prior to the last BRDY# of the outstanding cycle, the MRM processor will hang.

**IMPLICATION:** A system that uses Dual processor with pipelining enabled, is subject to periodic lockups if HOLD/HLDA# protocol is used.
WORKAROUND: Use one of the following:
1. Disable pipelining in Dual Processor operation.
2. Do not use the HOLD/HLDA# protocol, use BOFF# instead.

STATUS: This erratum affects B-step components. It is fixed in the C-stepping.

8AP. **PICCLK Reflection May Cause an APIC Checksum Error**

**PROBLEM:** This is an APIC-related errata: Even though the PICCLK signal is a slower frequency clock, it has been found to be extremely sensitive to the signal transition speeds and slopes. If the PICCLK specification for rise time is met but there is a "knee" or a reflection during a high or low going transition between 0.8V to 2.0V then the CPIJ may not correctly receive the APIC message, and will generate a checksum error and in addition it will try to resend the APIC message. This knee could be as small as 100-200ps, and it may still cause a problem. If the reflection occurs regularly, the resend tries on the bus could saturate the bus bandwidth and the system could lose interrupts or hang up.

**IMPLICATION:** Checksums happen occasionally, but if there is a knee in the PICCLK transition range then there is a much higher likelihood of the occurrence. A healthy system will only see one or two per day of operation, if this problem shows up then there is a chance that the resends of the checksum errors will saturate the APIC bus and hang the system.

**WORKAROUND:** Use the Intel Diagnostic tool under Microsoft Windows NT 3.1 to count the number of checksum errors that occur. This tool is available to OEMs through Intel, and only works with the latest release of the Windows NT 1.1 HAL. If you are an OEM, contact your Intel representative to get a copy.

Verify that the PICCLK signal meets the new .15ns (min), 2.5ns (max), specification for a rise from 0.8V to 2.0V or a fall between 2.0V and 0.8V. Also verify that this signal is "clean", and there are no chances or evidence of reflection during this time. The reflection would show up as ledges in the transition of the signal in the 0.8V to 2.0V transition range. If there is any evidence of a reflection and the system shows errors on the diagnostic tool, then the PICCLK line must be reworked to clean this up. The rework could include a different clock driver, and/or rerouting the clock lines on the board. See the Specification Clarification that is part of this document for guidance on PICCLK routing. See also the Specification Change section of this document for more details on the PICCLK specification.

**STATUS:** This erratum affects B-step components, the PICCLK circuits were redesigned to show less sensitivity in the C-stepping.

9AP. **Spurious Interrupt in APIC Through Local Mode**

**PROBLEM:** This erratum affects APIC in through Local (virtual wire) mode. The system can be a uniprocessing or dual processing system that is using a 75-, 90- or 100-MHz Pentium processor with the APIC in through-local (virtual wire) mode. This mode is supposed to cause the processor to respond to interrupts identically to a Level triggered 8259 interrupt controller, and is typically used to provide AT compatibility mode for existing drivers. Currently it acts as an edge triggered mode interrupt controller, latching any interrupts that may be quickly asserted and then deasserted based on driver interception. The result is that some operating systems (i.e., Novell*) will report the spurious interrupt and it may impact the performance or operation of certain debug hooks for the operating system or network. Software disabling of the APIC by clearing bit 8 of the SVR (spurious vector interrupt register) will not prevent this from occurring.

**IMPLICATION:** Reports of the a spurious interrupt or lost interrupt message may continuously be output to the terminal connection and fill the screen of a monitoring host.
WORKAROUND: Use one of the following:

1. Ignore/disable the spurious interrupt reports. This may impact other debug hooks normally associated with the network or operating system.

2. Rewrite drivers such that they disable interrupt processing during the driver execution, and then re-enable the interrupts at the end of the procedure.

3. Disable APIC instead of running it in through Local mode.
   - By Hardware: By deasserting the APICEN pin prior to the falling edge of reset.
   - By Software: This can be done on the B-step components by using a reserved bit (bit 4) in the TR12 test register set to '1'. The use of a reserved bit is only for the B-steppings (B1, B3, and B5) of the 75-, 90-, and 100-MHz Pentium processors and the function of this bit may change in future steppings. When implementing this workaround ensure that the BIOS does a CPUID check looking for a specific B stepping of the device. CPUIDs for the following components are B1 = 0521H, B3 = 0522H and B5 = 0524H. If the TR12 register is used, APIC is fully disabled. To re-enable APIC, bit 4 must be cleared to '0' and then a warm reset of the part performed prior to APIC use of any kind.

4. Use Virtual-Wire mode via I/O APIC.

STATUS: This erratum affects all steppings.

10AP. Potential for Lost Interrupts while Using APIC in Through Local Mode

PROBLEM: This erratum affects APIC in through Local (virtual wire) mode. If a uniprocessing or dual processing system is using a 75-, 90- or 100-MHz Pentium processor with the APIC in through Local (virtual wire) mode, and the chipset is able to re-assert the INTR line prior to completion of the second Interrupt acknowledge cycle (from a prior assertion of the INTR line), then the processor will neither recognize nor service the second interrupt. The assertion edge of INTR has to occur after the completion of the second IntAck BRDY#, if there is a transition and this transition is held high during the restricted time period, this INTR will not be recognized. Software disabling of the APIC by clearing bit 8 of the SVR (spurious vector interrupt register) will not prevent this from occurring.

IMPLICATION: If the conditions listed above are met the system may hang up since there would be an interrupt that would not get serviced.
**Workaround:** Use one of the following:

1. Verify/modify chipsets such that they cannot assert a second INTR for processing prior to the completion of both interrupt acknowledge cycles for the first INTR.

2. Disable APIC instead of running through Local mode.
   - By Hardware: This can be done through hardware by deasserting the APICEN pin prior to the falling edge of reset.
   - By Software: This can be done on the B-step components by using a reserved bit (bit 4) in the TR12 test register set to ‘1’. The use of a reserved bit is only for the B-steppings (B1, B3, or B5) of the 75-, 90-, and 100-MHz Pentium processors and the function of this bit may change in future steppings. When implementing this workaround ensure the BIOS does a CPUID check looking for a specific B stepping of the device. CPUIDs for the following components are B1 = 0521H, B3 = 0522H and B5 = 0524H. If the TR12 register is used APIC is fully disabled. To re-enable APIC, bit 4 must be cleared to ‘0’ and then a warm reset of the part performed prior to APIC use of any kind.

**Status:** This erratum affects B-step components. It is fixed in the C-stepping.
**PROBLEM:** If the processor is writing to one of its local APIC registers when the HOLD pin is asserted, then the next assertion of HOLD or BOFF# can potentially cause a subsequent APIC write cycle to be lost. This may occur as a result of the following sequence of events:

1. The CPU issues a write cycle to one of its local APIC registers (this cycles runs internally to the CPU but the corresponding APIC address is observed on the address bus while the cycle is executing)
2. HOLD is asserted while this APIC cycle is executing. (The write cycle to the local APIC register does complete but internal logic remembers to restart this cycle upon deassertion of HOLD)
3. The processor asserts HLDA
4. HOLD is deasserted.
5. The processor deasserts HLDA
6. The first APIC write cycle appears to restart
7. Another HOLD or the BOFF# signal is asserted while this restarted APIC write cycle is executing internally
8. The processor asserts HLDA (if HOLD is asserted)
9. HOLD or BOFF# is deasserted
10. The processor deasserts HLDA (if HOLD is asserted)
11. The CPU issues the next APIC write cycle to one of its local APIC registers and there is no bus activity prior to this cycle and the previous restarted APIC write cycle.
12. This subsequent APIC write cycle is observed to start (the correct address is observed on the bus), however it fails to complete internally. In other words, from a software perspective this APIC write instruction is lost.

**IMPLICATION:** This problem affects systems that use HOLD/HLDA and enable the local APIC of the CPU. If the second APIC write cycle is an EOI (End of Interrupt) cycle, the CPU will stop servicing subsequent interrupts of equal or less priority. This may cause the system to hang. If the second APIC write cycle is not an EOI, the failure mode would depend on the particular APIC register that is not updated correctly.

**WORKAROUND:** Using one of the following workarounds will avoid this erratum:

1. This problem will not occur if an instruction in between the two APIC write commands in the code results in a bus cycle. This may also be achieved by inserting an APIC read instruction (reading one of the local APIC registers) before every APIC write instruction. Other instructions such as I/O or locked instructions would also force bus activity prior to executing an APIC write and will avoid this erratum.
2. Disable the local APIC if running in Uniprocessor mode.
3. In Dual Processor mode, delay the next assertion of HOLD or BOFF# to allow the restarted APIC write cycle to complete.

**STATUS:** Present on all steppings of PP 75/90/100. Will be fixed on the D-Stepping.

**HARDWARE WORKAROUND**

None.
1TCP. CPU May Not Reset Correctly Due to Floating FRCMC# Pin

**Problem:** The functional redundancy master/checker (FRCMC#) input is sampled by the processor during reset (it is ignored after reset). If it is sampled active, then it tri-states the outputs. In the TCP package, this input is not bonded out, and is therefore floating internally. The possibility exists that the processor will sample this input low during reset and tri-state the outputs.

**Implication:** The system may fail to boot up.

**Workaround:** If CPU fails to reset, reboot the system.

**Status:** This erratum is fixed in the TCP package used in B-3 and later steppings.

2TCP. BRDY# Does Not Have Buffer Selection Capability

**Problem:** The Pentium processor (610/75) Databook for the 75-MHz processor describes the capability of configuring selectable buffer sizes via the BRDY# and BUSCHK# pins. This selection capability is not available; only the Typical Stand Alone Component strength is available.

**Implication:** Only the Typical Stand Alone Component buffer size (EB2) is available.

**Workaround:** None

**Status:** This erratum is fixed in the TCP package used in B-3 and later steppings.
SPECIFICATION CLARIFICATIONS

1. **Pentium® Processor’s Response to Startup and Init IPIs**

The 75-, 90-, and 100-MHz Pentium processors, when used as a dual processor upgrade component, will require a STARTUP IPI to wake up this part after the following two situations:

1. After any assertion of RESET.
   
   or
   
2. After any assertion of INIT.

(The assertion of INIT could come from toggling the INIT pin or though an APIC IPI.)

In either case, the dual processor upgrade component will not jump to the RESET Vector, it will instead go into a halt state. If an INIT IPI is then sent to the halted upgrade component, it will be latched and kept pending until a STARTUP IPI is received. From the time the STARTUP IPI is received the CPU will respond to further INIT IPIs but will ignore any STARTUP IPIs. It will not respond to future STARTUP IPIs until a RESET assertion or an INIT assertion (INIT Pin or INIT IPI) happens again.

The 75-, 90, and 100-MHz Pentium processors, when used as a primary processor, will never respond to a STARTUP IPI at any time. It will ignore the STARTUP IPI with no effects.

To shutdown the processors the operating system should only use the INIT IPI, STARTUP IPIs should never be used once the processors are running.

The following pseudo-code shows the logic flow of the APIC version check prior to startup:

```c
void cpu_startup()
{
    issue STARTUP IPI to the target processor
    delay 20 microseconds
    wait for the target processor to set an ONLINE flag
    if the ONLINE flag is set,
        return
    if timeout,
        issue INIT IPI to the target processor
}
```

2. **APIC ID Should Be Driven on the BE[3:0] Pins**

The Byte Enable Pins BE[3:0] are sampled at the falling edge of RESET to establish the APIC ID for the Processor. There are strong pull down resistors on the BE pins internally that make it impractical to use pullup circuits to drive the APIC ID. When not using the default APIC ID of the component, the value of the pullup resistors would have to be 50Ω or less. For this reason it is suggested to use active drivers on these lines that would drive the APIC ID to the component during the falling edge of RESET; passive pullups should be avoided.

3. **Using POP SS to Switch between Different Stack Sizes**

When POP SS is used to switch from a 32-bit stack to a 16-bit stack, the Pentium processor updates ESP[15:0] (or the SP register), based on the new value of the B bit (B = ‘0’) of the stack segment descriptor. In the case where the value in ESP before the switch contains a boundary condition (e.g., ESP[31:0] = 07ffffffh), the new
value in ESP after the switch will only be reflected on the lower 16 bits (i.e., ESP[31:0] = 07ff0000h). Therefore, code that switches from a 32-bit stack to a 16-bit stack via the POP SS instruction must not rely on ESP[31:16].

Similar considerations apply when switching from 16-bit to 32-bit stacks. When executing POP SS to switch from 16-bit stack to 32-bit stack, only SP (the old stack size) is used to increment to the stack pointer, instead of ESP (the new stack size, 32-bit).

4. **SMI# during CPU Shutdown**

The current Pentium processor specification allows SMI# to be recognized while in shutdown state. However, if SMM is entered from shutdown state, the following must be considered:

1. If FLUSH# is asserted after the processor has entered SMM from a shutdown state, the processor will service the FLUSH# and then re-enter the shutdown state rather then returning to SMM. System should either assert SMI# and FLUSH# simultaneously or prevent FLUSH# from being asserted while SMI# is active.

2. Servicing an SMI# request during the shutdown state could potentially further corrupt the system if the shutdown state occurred as a result of an error encountered during the RSM instruction (misaligned SMBASE, reserved bit of CR4 is set to ‘1’, etc.)

Once the system has detected that the processor has entered shutdown state (through the special bus cycle), it should generate an NMI interrupt or invoke reset initialization to get the processor out of the shutdown state before allowing an SMI# to be asserted to the processor.

Future versions of the Pentium processor will block recognition of SMI# during the shutdown state and prevent this occurrence.

5. **APIC Timer Use Clarification**

The APIC Timer functions correctly, but there is one timer "tick" that is a different pulse width than the other timer "ticks". The countdown performs correctly regardless of the divisor that is programmed, each of these ticks is of the same pulse width, but the last tick is held for just one single timer clock regardless of the divisor programmed. This results in a slightly inaccurate timer. This last tick pulse width is shown in the top diagram. The lower diagram shows how the accuracy of the timer will be corrected in a future stepping. This phenomenon occurs when the timer is used as a single shot generator as well.

Note: The CPU Bus clock in which the CCR is loaded from the ICR occurs one clock after the ICR is loaded.
Many of the APIC errors that are listed in the errata concern checksum errors on the APIC bus. This specification clarification is to address the elimination of checksum errors on the APIC bus. Doing so would reduce the error rate and would eliminate the possibility of dropping of Interprocessor Interrupts (IPI) due to multiple data errors on the same APIC message. Getting a single checksum error does not typically pose a problem, because the error will cause the APIC message will be resent, but if there is a high error rate then there is a possibility that the retries of the APIC messages may take up the bandwidth of the APIC bus some may be rescheduled or accidentally dropped. A system that performs in this manner has a fundamental design problem that needs to be corrected.

Most of the checksum errors observed are a result of the PICCLK not crossing the threshold cleanly, this can be tracked down to 2 possible issues: PICCLK marginally meeting rise/fall time specification, and reflections causing PICCLK to re-cross the threshold. Both of the problems are fairly easily solved, and a robust system design will typically show zero checksum errors in a 24 hour period during stress testing.

The current specification for the rise/fall time of the PICCLK signal is shown in the timing tables as t60e and t60f for all frequencies. This rise/fall time must be met to guarantee correct operation of the device. This rise/fall time should be verified at all receivers of the PICCLK signal. If a daisy chain type route is used with a large series termination resistor the rise/fall time at the devices near the driver end of the net are the most critical and should be checked. The high and low time specifications also need to be verified to meet the specification.

There is also a good chance that in a system using daisy chain route topologies that there will be reflections seen by receivers located close to the driver. It would be recommended to use a balanced star type route on
clock signals like PICCLK to ensure there are no reflections that may re-cross any trip thresholds on the inputs to the CPU. The correct balanced route is based on both the length of the traces and the relative input capacitance loading presented by each device. It is also important to verify the selection of the correct series terminating resistors to dampen out any reflections on this line.

The values of the series resistances should be chosen using the following guidelines:

Single Receiver:
1. Driver and receiver on opposite ends of the trace.
2. \( R_{\text{driver}} + R_{\text{terminator}} = Z_0 \).

Multiple Receivers:
1. Trace has 1 branch per receiver, branches are of equal equivalent capacitive loads.
2. Branch as close as possible to the Driver.
3. For single termination resistor (n branches):
   a. Place terminator as close to driver as possible.
   b. \( R_{\text{driver}} + R_{\text{terminator}} = Z_0 / n \)
4. For multiple termination resistors (n branches):
   a. Place terminators on each branch, as close to the branch point as possible.
   b. \( R_{\text{driver}} + R_{\text{terminator}} / n = Z_0 / n \)

Even though PICCLK is a lower frequency clock this clock is still critical and should be routed with care and reflections at each node should be eliminated. More detailed clock routing techniques are available in the Pentium™ Processor Clock Design application note (AP-479), Order Number 241574.

7. **Boundary Scan RUNBIST Register Requires Initialization Prior to Use**

It has been found that the Reset cell of the Boundary Scan register is not correctly initialized prior to use. There is a failing result reported from running the RUNBIST Command through the Boundary Scan circuitry.

The IEEE 1149.1-1990 specification states: “where a test data register (other than the Boundary Scan register) must be initialized prior to execution of the self-test this must occur at the start of the self-test without any requirement to shift data into the component.”

To execute the TAP RUNBIST instruction:
1. Select “Sample/Preload” TAP instruction (XXXXXXXXXXXX0001) and load the RESET BSCAN cell (cell #52) with ‘0’.
2. Shift in the “Runbist” TAP instruction move to and wait in the “run-test-idle” state for 2^9 clocks.
3. Examine the pass/fail status by advancing to the “shift-dr” state to read the runbist register.
8. Restrictions on Marking Lines As Non-Cacheable in Dual Processing Mode

In a uniprocessor environment it may be possible to lock the data in the cache, by loading the data in the cache and then programming that region to be non-cacheable. By doing so, that region of the cache will never get invalidated. The result of this is that areas of the cache may be set as non-cacheable. In a DP system this would be prevented by the bootup processor upon recognition of the DP environment.

In a Dual processing environment, upon bootup, the primary processor will disable the capability of programming specific lines in the cache as non-cacheable. This is required since both processors drive HIT and HITM# in specific clocks as a result of an external snoop, and both processors will required to respond correctly to this external snoop. On detection of DP, the cacheability controls are overridden, the cache bits are set to (NW=1, CD=1). Since Dual Processor mode is recognized at bootup, the second processor does not have to be enabled to see this occur.
DOCUMENTATION CHANGES

The Documentation Changes listed in this section apply to the Pentium™ Family User’s Manual Databook, Volume 1. All Documentation Changes will be incorporated into the appropriate Pentium processor documentation.

1. **Usage of PEN#, Volume 1, Page 5-57**

   PEN# pin along with CR4.MCE are used to enable a machine check exception if sampled active during a BRDY#. This pin indicates that correct parity is being returned from the bus. If this pin is sampled inactive, it does not prevent PCHK# from being asserted in response to a bus parity error. If systems are using PCHK#, they should be aware of this usage of PEN#.

2. **5V Tolerant Input PICCLK, Volume 1, Page 18-5**

   In section 18.2.5 the third sentence of that paragraph says:
   
   "However, two clock inputs are 5V safe, CLK and TCK."
   
   It should read:
   
   "However, two clock inputs are 5V safe, CLK and PICCLK."
   
   TCK pin is not a 5V tolerant pin, this pin should always be driven with a 3.3V level signal.

3. **CPUTYP Pin Relation Table, Volume 1, Page 21-13**

   The CPUTYP Pin Relation Table on page 21-13 should read.

<table>
<thead>
<tr>
<th>Pin</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DPEN#</td>
<td>When CPUTYP is strapped to VCC, the DPEN# is driven active to indicate that the second socket is occupied.</td>
</tr>
<tr>
<td>FERR#</td>
<td>When CPUTYP is strapped to VCC, the FERR# output pin is undefined.</td>
</tr>
</tbody>
</table>

4. **FSAVE/FNSAVE during FRC Mode, Volume 3, Page 25-133**

   FINIT/FNINIT must be used to initialize FPU state prior to using FSAVE/FNSAVE in FRC mode.

5. **Tri-state Test Mode, Some Pins Have Pullups**

   When Tri-state Test mode is entered, by holding FLUSH# low at the falling edge of RESET, all output pins of the Pentium processor are set into a Tri-state Test mode. There are 5 (7 in DP) pins that have internal pullups attached that show these pins going high during Tri-state Test mode. There is 1 pin, PICD1, that has an internal pulldown attached that show this pin going low during Tri-state Test mode. The 5 pins that have pullups are PHIT#, PHITM#, PBREQ#, PBGNT#, PICD0. There are 2 other pins that have pullups attached during Dual Processor mode, HIT#, HITM#. The pullups on these pins (except HIT#) have a value of about 30KΩ, HIT# is about 2KΩ.
6. **Private Pins Not Tri-stated in Test Mode**

The following document change is being made to chapter 27 (Testability) of Volume 1 of the Pentium™ Processor User's Manual (document 241428). Specifically, section 27.3, Private Interface Pins, is being added which states:

"In a dual-processor system, the private interface pins are not floated in Tri-state Test mode. These pins are PBREQ#, PBGNT#, PHIT#, and PHITM#."
NORTH AMERICAN SALES OFFICES

ARIZONA
Intel Corp.
410 North 44th Street
Suite 470
Phoenix 85008
Tel: (602) 628-8686
FAX: (602) 244-0446

CALIFORNIA
Intel Corp.
3550 West Avenue
Suite 140
Sacramento 95821
Tel: (916) 488-1473

Intel Corp.
9855 Glenridge Drive
3rd Floor
Suite 410
San Diego 92123
Tel: (619) 467-2460
FAX: (619) 467-2460

Intel Corp.
1701 Fox Fora Drive
San Jose 95131
Tel: (408) 628-8686
FAX: (408) 441-9540

Intel Corp.
1551 North Tustin Avenue
Suite 800
Santa Ana 92701
Tel: (714) 322-8670
FAX: (714) 322-8670

Intel Corp.
1250 Ventura Boulevard
Suite 360
Sherman Oaks 91403
Tel: (818) 628-8686
FAX: (818) 628-8686

Intel Corp.
514 Via de la Valle
Suite 206-C
Solana Beach 92075

Intel Corp.
300 N. Continental Boulevard
Suite 100
El Segundo 90245
Tel: (310) 628-8686
FAX: (310) 628-8686

COLORADO
* Intel Corp.
600 South Cherry Street
Suite 700
Denver 80222
Tel: (303) 628-8686
FAX: (303) 628-8686

CONNECTICUT
Intel Corp.
40 Old Ridgebury Road
Suite 311
Danbury 06811
Tel: (203) 628-8686
FAX: (203) 778-2168

FLORIDA
Intel Corp.
800 Fairway Drive
Suite 160
N. Palm Beach 33414
Tel: (561) 628-8686
FAX: (561) 421-2444

* Field Application Location

* Sales and Service Office
INTERNATIONAL DISTRIBUTORS/REPRESENTATIVES

ARGENTINA
DAFSYS Consulting
S.A.
Chacabuco, 90-6 Piso 1069 Buenos Aires
Tel: 54 1 342 7726
FAX: 54 1 334 1871

REYCOM ELECTRONICA S.A.
Bernardo de Irigoyen 972-29
1304 Buenos Aires
Tel: 54 1 304 2018
FAX: 54 1 304 2018

AUSTRALIA
Hardie Technologies
205 Middlborough Road
Box Hill, Victoria 3128

BRAZIL
Hitech
Av. Eng. Luiz Carlos Barimil
801-12 andar
Sao Paulo/SP
Cep: 04571 901
Tel: 55 11 536 0355
FAX: 55 11 240 2650

ITALCOM
Av. Wilhelm Winter, 301
Jundiai/SP
Cep: 13213 000
Tel: 55 11 755 3184
FAX: 55 11 735 3004

CHILE
DTG
Rosas 1444
Santiago
Tel: 562 697 6091
FAX: 562 699 3316

CHINA
Novel Precision
Room 206 Trade Square
681 Cheung Sha Wan Road
Kowloon, Hong Kong
Tel: 852 360 8309
TLX: 32020 VTNL, HX
FAX: 852 725 3659
Cable: NVTINCINDHK H.K.

COLOMBIA
Dimser Ingenieria Ltda
Avenida El Dorado No. 84-55 Loc. 130
Bogotá, D.C.
Tel: 571 295 3602
FAX: 571 295 5998

HONG KONG
Components Agent Ltd.
36/1 Metropiata, Tower 1
Kong Fong Road
Kwai Chung
New Territories
Tel: 852 487 8826
TLX: 30396 COMAG HK
FAX: 852 487 1268

Novel Precision
Machinery Co., Ltd.
Room 712
Trade Square No. 681
Cheung Sha Wan Road
Kowloon
Tel: 852 360 8999
TLX: 32032 VTNL, HX
FAX: 652 725 3659
Cable: NVTINCINDHK H.K.

INDIA
SES Computers and Technologies Pvt., Ltd.
11/18 SNS Chambers
329 Palace Upper Orchards
Sandhyagram
Bangalore 560 009
Tel: 91 80 334 8481
FAX: 91 80 334 3685

Priya International, Ltd.
G-6 2nd Floor
Deviatha Plaza
131/132 Residency Road
Bangalore 560 025
Tel: 91 80 221 4027
FAX: 91 80 221 4150

JAPAN
Asahl Electronics Co., Ltd.
KMD Building 2-14-1
Asao
Kokurakita-ku
Kita gunsu-shi 802
Tel: 81 3 511 6471
FAX: 81 3 551 7961

C. Ith Tech-Science Co., Ltd.
C. Ith Bldg.
2-5-1 Kita-akaya
Minato-ku, Tokyo 107
Tel: 81 3 497 4879
FAX: 81 3 497 4879

Dia Semicon Systems, Inc.
Wadore 64
1-37-8 Sangiyoraya
Setagaya-ku, Tokyo 154
Tel: 81 3 3546 9011
FAX: 81 3 3546 9011

KOREA
Samsung Electronics
15th Floor, Sevensere Building
84-11, S, K, Namdameun Ro
Chungku, Seoul 100-095
Tel: 82 2 295 7475
FAX: 82 2 295 2482

Tong Bang Electronics
Co., Ltd.
Yong San Electronic Office
26FM 503
16-58, S, K, Han Gung
Yong San-Ku, Seoul

MEXICO
Dicopel, S.A.
C. L.V.
Fco. Pimentel No. 98
Col. San Rafael
Mexico D.F., C. P. 05470
Tel: 52 52 0303
FAX: 52 52 0303

Tecnicos Asesoras de America
17 Harvey Road #04-01
Singapore 1383
Tel: 65 283 0888, 289
1618
FAX: 65 289 5327

SOUTH AFRICA
Electronic Building Elements
178 Erasmus Street
Meyerspark, Pretoria
0184
Tel: 2782 803 7680
FAX: 2782 808 6294

TAIWAN
Acer Sertek Inc.
11-15/F, 135 Section 2
Chien Kuo North Road
Taipei 10479
Tel: 886 2 501 0055
TWX: 23756 SERTEK
FAX: 886 2 501 12521

Syntex Technology
Int Tech Corp.
1/F, 75 Section 3
Ming-Shen East Road
Taipei

URUGUAY
Interfase South A.
Bulevar Esparis 2094
11200 Montevideo
Tel: 598 249 4500
FAX: 598 249 3040

YUGOSLAVIA
H.R. Microelectronics Corp.
2005 de la Cruz Boulevard
Suite 150
Santa Clara, CA 95050
U.S.A.
Tel: (408) 988-0286
TLX: 287452
FAX: (408) 988-0306

MOUNTAIN VIEW, CA
(covers rest of Latin America)

INTEGRA
2801 Medical Boulevard
Mountain View, CA 94043
U.S.A.
Tel: (415) 967-6818
FAX: (415) 967-6838
NORTH AMERICAN SERVICE OFFICES

PrimeService
Intel Corporation's North American Preferred Service Provider
Central Dispatch: 1-800-876-SERV (1-800-876-7378)

ALABAMA
Birmingham
Huntsville

ALASKA
Anchorage

ARIZONA
Phoenix
Tucson

ARKANSAS
Little Rock

CALIFORNIA
Bakersfield
Brea
Carson
Fresno
Livermore
Marine
Ontario
Orange
Sacramento
San Diego
San Francisco
Santa Clara
Sunnyvale
Walnut Creek
Woodland Hills

COLORADO
Boulder
Denver
Englewood

CONNECTICUT
Glastonbury

DELAWARE
New Castle

FLORIDA
Fort Lauderdale
Heathrow
Jacksonville
Melbourne
Pensacola
Tampa
West Palm Beach

GEORGIA
Atlanta
Savannah
West Payson

HAWAII
Honolulu

ILLINOIS
Buffalo
Calumet City
Chicago
Lenexa
Oak Brook

INDIANA
Carmel
Fl. Wayne

KANSAS
Overland Park
Wichita

KENTUCKY
Lexington
Louisville

LOUISIANA
Baton Rouge
Metairie

MAINE
Brunswick

MARYLAND
Frederick

MASSACHUSETTS
Boston

MICHIGAN
Ann Arbor
Benton Harbor
Flint
Grand Rapids
Leesie
Livonia
Street Joseph
Troy

MINNESOTA
Bloomington
Duluth

MISSOURI
Springfield

NEVADA
Minden

NEW HAMPSHIRE
Manchester

NEW JERSEY
Edison
Hamton Town
Parippany

NEW MEXICO
Albuquerque

NEW YORK
Albany
Amherst
Dewitt
Fairport
Farmingdale
New York City

NORTH CAROLINA
Brevard
Charlotte
Greensboro
Havelock
Raleigh
Wilmington

OHIO
Cincinnati
Columbus
Dayton
Independence
Middle Heights
Toledo

OREGON
Beaverton

PENNSYLVANIA
Bala Cynwyd
Camp Hill
East Erie
Pittsburgh
Wayne

SOUTH CAROLINA
Charleston
Cherry Point
Columbia
Fountain Inn

SOUTH DAKOTA
Sioux Falls

TENNESSEE
Barlett
Chattanooga
Knoxville
Nashville

TEXAS
Austin
Bay City
Beaumont
Canyon
College Station
Houston
Irving
San Antonio
Tyler

UTAH
Salt Lake City

VIRGINIA
Charlottesville
Glen Allen
Maclean
Norfolk
Virginia Beach

WASHINGTON
Bellevue
Olympia
Renton
Richland
Spokane
Vernon

WEST VIRGINIA
Street Albans

WISCONSIN
Brookfield
Green Bay
Madison
Wausau

CANADA
Calgary
Edmonton
Halifax
London
Montreal
Ottawa
Toronto
Vancouver, B.C.
Winnipeg
Regina
Street John

CUSTOMER TRAINING CENTERS

ARIZONA
Computervision Customer Education
2401 West Behrend Drive
Suite 12
Phoenix 85027
Tel: 1-800-234-8806

ILLINOIS
Computervision Customer Education
1 Oakbrook Terrace
Suite 600
Oakbrook 60181
Tel: 1-800-234-8806

MASSACHUSETTS
Computervision Customer Education
11 Oak Park Drive
Bedford 01730
Tel: 1-800-234-8806

SYSTEMS ENGINEERING OFFICES

MINNESOTA
3500 West 80th Street
Suite 360
Bloomington 55431
Tel: (612) 639-7672

NEW YORK
2950 Expressway Drive, South Islandia 11722
Tel: (506) 231-3300

*Cary in locations
To receive Pentium® Processor Specification Updates (242480) automatically in the future, complete this form and mail it to:

Intel Subscription Service
P.O. Box 5000
Crawfordsville, IN 47933-0857
or FAX to (317) 364-7816

In the U.S. and Canada, credit card orders may be phoned in to:
1-800-535-8830

Name: ________________________________
Company: ________________________________ Mail Stop: _______
Address: ________________________________
_____________________________________
City: __________________ State/Province: __________________
Country: __________________ Postal Code: __________________

Preferred Subscription Length:
☐ 6 issues for $75.00
☐ 12 issues for $135.00

Preferred Payment Method:
☐ Check enclosed ☐ VISA ☐ Master Card

Card Number: ___________________________ Expiration Date: __________

Signature: _____________________________ Phone Number: __________

EXPIRES 4-30-95 PPS1