Innovative systems through silicon.

## FAMILY

## MICROCOMPUTER / MICROPROCESSOR



Motorola reserves the right to make changes to any products herein to improve functioning or design. Although the information in this document has been carefully reviewed and is believed to be reliable, Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.
"All Rights Reserved"

## TABLE OF CONTENTS

## Chapter 1

1 General Description ..... 1-1
1.0 Introduction to the M6805 Family ..... 1-1
1.1 Place in the Microspectrum. ..... 1-1
1.1.1 Optimized for Controller Applications. ..... 1-1
1.1.2 M6805 Microcomputer Family Options. ..... 1-2
1.2 Choice of Technologies ..... 1-2
1.2.1 HMOS Feature. ..... 1-3
1.2.2 CMOS Features ..... 1-3
1.3 Hardware. ..... 1-4
1.3.1 Hardware Common to all Versions ..... 1-4
1.3.2 M6805 Family Options. ..... 1-5
1.3.3 Differences Between Family Versions. ..... 1-6
1.4 Enhanced Microcomputer Test Capability ..... 1-7
1.5 Microprocessor System in CMOS ..... 1-7
1.5.1 MC146805E2 Microprocessor ..... 1-8
1.5.2 Peripherals. ..... 1-8
1.5.3 High-Speed Bus Logic. ..... 1-9
1.6 Software Development ..... 1-9
1.6.1 Critical Factor for Product Success. ..... 1-9
1.6.2 Software Development. ..... 1-9
1.6.3 Unified Development System. ..... 1-10
Chapter 2
2 Programming Features ..... 2-1
Chapter 3
3 Architecture. ..... 3-1
3.0 Processor Architecture ..... 3-1
3.1 M6805 Family Programming Model. ..... 3-1
3.2 Accumulator (A). ..... 3-2
3.3 Index Register (X). ..... 3-2
3.4 Program Counter (PC). ..... 3-2
3.5 Stack Pointer (SP) ..... 3-2
3.6 Condition Code Register (CC). ..... 3-3
3.6.1 Half Carry (H). ..... 3-3
3.6.2 Interrupt Mask (I). ..... 3-3
3.6.3 Negative Bit (N). ..... 3-3
3.6.4 Zero Bit (Z). ..... 3-3
3.6.5 Carry Bit (C). ..... 3-3

## TABLE OF CONTENTS (Continued)

## Chapter 4

4 Addressing Modes ..... 4-1
4.0 Introduction. ..... 4-1
4.1 Immediate Addressing Mode. ..... 4-1
4.2 Direct Addressing Mode. ..... 4-2
4.3 Extended Addressing Mode. ..... 4-4
4.4 Indexed Addressing Mode. ..... 4-5
4.4.1 Indexed - No Offset ..... 4-5
4.4.2 Indexed - 8-Bit Offset. ..... 4-7
4.4.3 Indexed - 16-Bit Offset. ..... 4-8
4.4.4 Indexed Compatability. ..... 4-10
4.5 Relative Addressing ..... 4-10
4.6 Bit Set/Clear Addressing Mode. ..... 4-12
4.7 Bit Test and Branch Addressing Mode. ..... 4-13
4.8 Inherent Addressing Mode. ..... 4-16
Chapter 5
5 Instruction Types ..... 5-1
5.0 Introduction. ..... 5-1
5.1 Register/Memory Instructions. ..... 5-1
5.2 Read/Modify/Write Instructions ..... 5-2
5.3 Branch Instructions ..... 5-2
5.4 Bit Manipulation Instructions. ..... 5-3
5.5 Control Instructions ..... 5-3
Chapter 6
6 Programming Interrupts ..... 6-1
6.0 Introduction. ..... 6-1
6.1 Timer Interrupt ..... 6-1
6.2 External Interrupt ..... 6-2
6.3 Software Interrupt. ..... 6-2
6.4 Reset. ..... 6-2
6.5 Vectors ..... 6-2
6.6 Stacking Order ..... 6-3

# TABLE OF CONTENTS (Concluded) 

## Appendices

| A | M6800 Compatability |
| :--- | :--- |
| B | HMOS and CMOS Technologies |
| C | RASM05 Macro Assembler Syntax and Directives |
| D | Instruction Set Detailed Definition |
| E | Instruction Set Alphabetical Listing |
| F | Instruction Set Functional Listing |
| G | ASCII Hexadecimal Code Conversion Chart |
| H | Instruction Set Opcode Map |
| I | Memory Map |

## LIST OF ILLUSTRATIONS

## Figure No.

Title
Page No.
1-1 MC6805 Family Basic Microcomputer Block Diagram. ..... 1-4
1-2 Example of Self-Check Schematic Diagram for MC6805P2 ..... 1-8
1-3 Support System Block Diagram. ..... 1-11
3-1 M6805 Family Register Architecture ..... 3-1
4-1 Immediate Addressing Mode Example. ..... 4-2
4-2 Direct Addressing Mode Example. ..... 4-3
4-3 Extended Addressing Mode Example. ..... 4-5
4-4 Indexed Addressing Mode, No Offset Example. ..... 4-6
4-5 Indexed Addressing Mode, 8-Bit Offset Example. ..... 4-8
4-6 Indexed Addressing Mode, 16-Bit Offset Example ..... 4-9
4-7 Relative Addressing Mode Example. ..... 4-11
4-8 Bit Set/Clear Addressing Mode Example. ..... 4-13
4-9 Bit Test and Branch Addressing Mode Example. ..... 4-15
4-10 Inherent Addressing Mode Example ..... 4-16
LIST OF TABLES
1-1 High-Speed CMOS Bus Logic. ..... 1-9
1-2 Software Development Phase. ..... 1-10

## CHAPTER 1 <br> GENERAL DESCRIPTION

### 1.0 INTRODUCTION TO THE M6805 FAMILY

The microcomputers and microprocessors of the Motorola M6805 Family are designed to provide an 8 -bit processor using a familiar architecture, plus optimization for controller applications. The architecture includes features not usually found on machines of this class such as on-chip timer/counter with interrupt, complete external interrupt, multiple subroutine nesting, true bit manipulation, an index register and numerous configurations.

### 1.1 PLACE IN THE MICROSPRECTRUM

The M6805 Family architecture and instruction set are very similar to that of Motorola's MC6800. Any programmer who has worked with the MC6800 can attain equivalent proficiency with the M6805 Family in a relatively short time. In some respects the M6805 Family is more powerful than the MC6800 (depending upon the application) as a result of architecture optimization. Appendix A summarizes the architectural and instruction set differences between the M6805 and M6800 Families.

### 1.1.1 Optimized For Controller Applications

The M6805 Family architecture has been optimized for controller applications, rather than general purpose data processing operations. Several features contribute to this optimization.

The instruction set, used with the M6805 Family, is specifically designed for byte-efficient program storage. Byte efficiency permits a maximum amount of program function to be implemented within a finite amount of on-chip ROM. Improved ROM efficiency allows the M6805 Family to be used in applications where other processors might not perform the task in the available ROM space. More features may be included in applications where ROM space is more than adequate. In some cases the user might wish to include programs for more than one application. In such cases the appropriate program could be selected by the power-up initialization program. The ability to nest subroutines, the addition of true bit test and manipulation instructions, the multi-function instructions, and the versatile addressing modes all contribute to the byte efficiency.

Superficial comparisons of the number of bytes per instruction for the M6805 Family, when compared to other machines in this class, can be very misleading. A single M6805 Family instruction occupying 2 or 3 bytes accomplishes as much real programming work as several single byte instructions, or a subroutine, would accomplish in many other processors.

The bit test and bit manipulation instructions permit the program to:
branch on bit set
branch on bit clear
set bit
clear bit.
These instructions operate on any individual bit in the first 256 address spaces. As such, the bit manipulations access I/O pins, RAM bits and ROM bits.

One of the chief measures of the effectiveness of a computer architecture is its ability to access data. The M6805 Family has several major memory addressing modes. They include immediate, direct and extended, plus three distinct indexed modes. The programmer is thus given the opportunity to optimize the code to the task. The indexed addressing modes permit conversion tables, jump tables, and data tables to be located anywhere in the address space. The use of look-up tables is an important tool in controller type applications.

Efficient addressing methods are coupled with instructions which manipulate memory without disturbing the program registers. Thus, RAM may be used for the same functions that other processors use general purpose registers (increment, decrement, clear, complement, test, etc.). M6805 Family members have a very versatile, efficient and easy to use I/O structure. All microcomputer I/O function registers are memory mapped into the first 16 address spaces. Advantage is thus taken of the efficient addressing modes, the many memory reference instructions, and the use of RAM (or I/O registers) as general purpose registers. As an example, there are 64 unique instructions which permit the programmer to modify an I/O port. The programmer's problem is not so much how to accomplish a given I/O task, but rather to choose the most effective method from the many methods available. In addition, as with other M6800 Family I/O devices, most M6805 Family I/O pins are individually programmed as inputs or outputs under software control.

### 1.1.2 M6805 Microcomputer Family Options

A fundamental purpose of the M6805 Family is to offer a common architecture around which various on-chip I/O and memory options are configured. Different microcomputer versions are configured by selecting from among the available options.

The family includes both HMOS (MC6805_) and CMOS (MC146805_) devices, providing a choice as to the technology of the end product. Architectural choices include RAM and ROM size, the number of I/O pins, output drive capability and other kinds of hardware I/O options.

### 1.2 CHOICE OF TECHNOLOGIES

The first option to be selected by the system designer is the choice between HMOS or CMOS as a processor technology. Appendix B points out the basic difference in HMOS and CMOS technology.

### 1.2.1 HMOS Feature

The NMOS (N-Channel Metal Oxide on Silicon) technology has been the mainstay of the M6800 Family. The current state of the continual shrinking of NMOS is called HMOS (High-Density NMOS).

The prime consideration in choosing an HMOS M6805 Family microcomputer is its lower price. Motorola's highly-efficient fabrication process results in a greater yield than other processes. The decreased production costs ultimately result in lower selling prices. The economics of large scale production also contribute to a low selling price.

The high speed of Motorola's HMOS, when compared to PMOS or other NMOS processors, produces a very high performance/price ratio.

A low voltage inhibit (LVI) feature may be selected on HMOS versions. The LVI option forces a RESET when the supply voltage drops below a threshold which guarantees correct operation. The CMOS Family members offer wide operating voltage and clock speed ranges, which preclude establishing an LVI threshold.

### 1.2.2 CMOS Features

An emerging microcomputer technology is CMOS (Complementary MOS, both P- and N-channel devices). The unique properties of CMOS are increasingly attractive. Some applications are simply not feasible with PMOS, NMOS, or HMOS microcomputers.

Maximum power consumption of CMOS parts ranges from $1 / 15$ to $1 / 200$ of that of an equivalent HMOS part. Low power consumption is important in several classes of applications.
(a) Portable Equipment - Hand-held and other portable units operate from selfcontained batteries. Battery drain is frequently important in such applications; thus, CMOS microcomputers are desirable.
(b) Battery Back-Up - CMOS is appropriate in ac powered applications when some or all system functions must continue during a power outage. A small, rechargeable battery keeps a CMOS MCU operable.
(c) Storage Batteries - Automotive and telephone equipment operate from larger batteries. Automobile battery drain must be low when the engine is not running. Telephones must operate independent of ac power.
(d) Heat Dissipation - Packaging constraints sometimes preclude dissipating electronics generated heat. Or, the heat is costly to dissipate.
(e) Power Costs - The cost of electricity to power the equipment becomes a significant factor in calculating the total life cycle cost of equipment which operates continuously.

The CMOS technology inherently operates over a wide range of supply voltages. CMOS is thus appointed where the supply voltage fluctuates, such as in battery powered equipment; or if line power is available, a lower-cost, loosely regulated supply may be used.

An additional advantage of CMOS is that circuitry is fully static. CMOS microcomputers may be operated at any clock rate less than the guaranteed maximum. This feature may be used to conserve power, since power consumption increases with higher clock frequencies. Static operation may also be advantageous during product developments.

### 1.3 HARDWARE

Every M6805 Family microcomputer contains hardware common to all versions, plus a combination of options unique to a particular version. There are also several differences among family members of which potential users should be aware.

### 1.3.1 Hardware Common To All Versions

Figure 1-1 details the hardware functional blocks common to all M6805 Family versions.
The central processor unit (CPU) contains the 8-bit arithmetic logic unit, accumulator, program counter, index register, stack pointer, condition code register, instruction decoder, and timing and control logic. These elements resemble the M6800 Family of microprocessors which reflect the M6805 Family heritage.

The M6805 Family has on-chip RAM, permitting the microcomputer versions to operate without external memory. The addressing modes and register-like memory operations use this RAM to the fullest extent possible.


Figure 1-1. MC6805 Family Basic Microcomputer Block Diagram

Parallel I/O capability, with each pin programmable as an input or as an output, is built into every unit.

The external interrupt input, and the capability for multiple nesting of subroutine and interrupts, are features usually found on much more powerful architectures. They permit an M6805 Family MCU to be used in projects usually considered too complex for microcomputers.

A feature which greatly simplifies software development and extends the capability of a microcomputer is an on-chip timer/counter. This 8 -bit counter and its prescaler can be programmed for innumerable functions. It can generate an interrupt at software selected intervals. It can also be used as an event counter to generate an interrupt after some software selected number of external events. The timer/counter can also be used for timekeeping, measuring and generating pulses, and counting external events. In the case of the CMOS versions, the timer can be set to "wake-up" the processor from the power-saving WAIT mode.

The external interrupt and timer/counter interrupt are vectored to different service routine addresses. This greatly simplifies interrupt programming. It also speeds execution of interrupt routines, by eliminating software interrupt polling, for determining the source of the interrupt.

The first 16 address spaces are reserved for memory mapped I/O registers. The programmer of the M6805 Family may take full advantage of the versatile addressing modes and the register-like RAM operations of the M6805 Family.

### 1.3.2 M6805 Family Options

In addition to the common hardware described previously, users can make selections from among devices having a combination of hardware options. Potential users should consult their local Motorola sales representative or the most recent data brochures to determine which versions have reached production.

The first option to be selected by the system designer is the choice of technology. In general, the HMOS units would be selected unless the application specifically requires one of the unique characteristics of CMOS.

User ROM sizes range from none, for the microprocessor, to 2 k and larger. Future versions will have additional ROM sizes. When self-check ROM is a part of the device, the ROM area used in the self-check operation is not included in the published ROM sizes. The user gets the entire ROM space for his program.

A small portion of the ROM is located in page zero (the direct page) to facilitate more efficient access to lookup tables using all available addressing modes. This ROM can, of course, be used for program storage as well as lookup tables.

The initial M6805 Family versions contain either 64 or 112 bytes of on-chip RAM which is located in page zero. Future versions will accomodate additional or differing amounts of RAM.

Package size options permit as many as four, full 8 -bit bidirectional I/O ports. Each pin is defined under software control as an input or output by loading a data direction register.

Electrical options include TTL compatibility, CMOS compatibility, and high-current outputs designed to drive darlington transistors and LEDs.

Complex I/O functions are also included in selected versions of the M6805 Family. For example, an on-chip, high-speed, successive approximation type, 8-bit, analog-to-digital converter is included on one early member of the family.

The expandable CMOS microprocessor version uses a multiplexed address-then-data bus. The expandable version is used with related peripheral and memory ICs to implement larger systems. Prototyping ROM-based microcomputers is a second use of the expandable version.

Zero-crossing detection circuitry, which is connected internally to the external interrupt-input pin of some versions, can be interfaced with a power line or other source of periodic input for time-keeping functions. It can also be used by the program to synchronize outputs to the zero-crossing of the power line voltage.

### 1.3.3 Differences Between Family Versions

There are some significant differences among the products being offered which might be of concern to the system designer.

Pinouts - M6805 Family members having similar features might not have identical pinouts, due to manufacturing factors taken into consideration during design. This should not cause problems for users since the decision of which version to use is made early in the design cycle. A switch from one version or one technology to the other is unlikely.

STOP and WAIT Instructions - In order to further decrease the power consumption of the CMOS versions, two instructions (STOP and WAIT) are added.The STOP and WAIT instructions disable the clock signal to all or portions of the internal logic. This eliminates dynamic power dissipation which accounts for most of the power used in a CMOS microcomputer. The clock is reenabled when the timer counter reaches zero and/or an external interrupt is received.

Fewer Cycles - All family versions execute the same instructions (except for STOP and WAIT). But some versions of the M6805 Family require fewer clock cycles to execute the instructions. Most programs are not affected by the difference. Since a hardware timer is included, software timing intervals are not often needed. Individual data sheets for each family member list the number of clock cycles required to execute each instruction. The fastest M6805 Family members execute code at a speed equal to that of the M6800 Family for those instructions which are directly comparable.

Clock Divider - Most versions use a divide-by-four on the clock input to generate the internal bus timing. The microprocessor version requires more resolution to generate the bus interface and control signals. Thus it uses a divide-by- 5 clock input to generate the internal bus timing.

Software Configurable Timer - Not all of the microcomputer versions permit the programmer to configure the timer/counter, prescaler and clock source under software control. In some this is done in hardware, using the ROM mask layer to define timer/counter operation.

The most reliable method of obtaining specific details, for a particular version of the M6805 Family, is to consult the most recent data sheet describing the version of interest. These data sheets and other literature are available from your local Motorola sales representative or franchised distributor.

### 1.4 ENHANCED MICROCOMPUTER TEST CAPABILITY

As the complexity of VLSI (Very Large Scale Integration) rises, increasingly complex and costly test hardware is required. This is especially true of ROM-based microcomputers. Implementation of the user's program in ROM essentially creates a custom part for every customer program.

An added cost for the user is that of incoming inspection testing.
M6805 Family microcomputers have a sophisticated on-chip self-check capability. This consists of a ROM area, separate from the user's ROM, which contains a program designed to exercise the majority of on-chip hardware. The self-check ROM is accessed only when the microcomputer is placed in the self-check mode.

The self-check program is designed to exercise the on-chip circuitry to ensure that it is operable. The test program includes software which checks the RAM, ROM, I/O ports, external interrupt, and the timer. Although it cannot check execution of every possible instruction, it is designed to exercise the vast majority of on-chip logic.

The self-check program requires user assembly of only a socket and a few inexpensive components (costing approximately ten dollars). The assembled tester is contrasted to the most advanced and expensive integrated circuit testers used by Motorola for the factory final test. Figure 1-2 shows a schematic diagram of the typical connections required to test the MC6805P2 Microcomputer member of the M6805 Family. All four LED indicators will flash; however, the LED connected to pin 11 flashes at about a 3 Hz rate. If the pin 11 LED indicator does not flash, the unit is defective. Other members of the family require similar connections to match their specific I/O configuration.

### 1.5 MICROPROCESSOR SYSTEM IN CMOS

The MC146805E2 Microprocessor is designed as a general-purpose CMOS microprocessor for applications requiring a multi-chip CMOS system. It also serves as a development tool for ROM-based microcomputer versions. It is supported by a line of CMOS memories, peripherals and high-speed logic to simplify system design.


Figure 1-2. Example of Self-Check Schematic Diagram for MC6805P2

### 1.5.1 MC146805E2 Microprocessor

The 40-pin microprocessor contains the processor, 112 bytes of RAM, an expansion bus, and 16 I/O lines. The eight low-order address bits and eight data bits are time-multiplexed on the bus pins. Multiplexing of the bus is controlled by three bus control lines. Five additional non-multiplexed address lines permit a total address space of 8 k bytes. Bank-switching techniques could be used to extend this address space as required. System interface problems are reduced by including bus driver outputs on all bus pins.

### 1.5.2 Peripherals

Any microprocessor-based system is heavily dependant upon easily interfaced peripherals for costeffective system design. The MCM65512 RAM, MCM65516 ROM, MC146823 Peripheral Interface Adapter, MC146824 Peripheral Interface Adapter plus Timer, and MC146818 Real-Time Clock plus RAM all include the following design simplifying characteristics:

1) Bus Drivers - All bus interface pins are designed to drive a capacitive load of 130 pF at maximum clock frequency. The use of off-chip bus drivers is thus eliminated in many systems.
2) Bus Compatablity - The peripherals and memories are designed to operate directly on Motorola MC146805 and MC6801 multiplexed buses. Other type multiplexed buses (8085/8048/8086, etc.) are also easily accomodated by the CMOS peripheral and memory circuits.

### 1.5.3 High-Speed Bus Logic

On complex microprocessor-based systems, a family of high-speed logic is required to perform functions such as driving bus loads, address decoding, bus control functions, etc. Table 1-1 outlines some of the high-speed CMOS devices designed by Motorola to implement these functions.

Table 1-1. High-Speed CMOS Bus Logic

| Octal, Bus Driver |
| :--- |
| Octal, Three-State Bus Transceiver |
| 3-to-8 Latched Decoder |
| 3-to-8 Decoder |
| Octal, Three-State Transparent Latch |
| Hex Inverter |
| Quad 2-Input NAND Gate |
| 8-Input NAND Gate |
| Dual D Flip-Flop |

### 1.6 SOFTWARE DEVELOPMENT

Microcomputers accomplish a task by using software to define the operations of the microcomputer at the programming stage, rather than by using digital logic to construct a system which has its operations defined in the design stage. Therefore, software development serves a function similar to logic design. Appendix $C$ provides information concerning the assembly language syntax and assembler directive for the M6805 Family.

### 1.6.1 Critical Factor for Product Success

Since software development replaces most of the digital design function in microcomputer systems, it is important that error-free software be generated. Because many of the microcomputers are used in projects which exist in highly competitive markets, it is also essential that the error-free software be ready for product introduction during the most advantageous "product window marketing time."

To produce error-free software at the right time, a thorough development and debug system is a necessity. Also, since software development usually consumes most of the project start-up costs, an efficient development system makes the programmer's task less difficult, thus paying for itself by the time saved.

### 1.6.2 Software Development

Table 1-2 lists the various phases of a software development process together with the Motorola Support Products used in each phase.

Table 1-2. Software Development Phase

| Software <br> Development Phase | Motorola Support Products |
| :--- | :--- |
| Evaluation | M6805 Evaluation Module with Debug |
| Code Generation | EXORciser with MDOS Operating System and Macro Assembler |
| Debug | EXORciser with MDOS and MEX6805 with Software Package |
| Prototype | MC146805E2 Microprocessor with MCM2716 UV EPROM |
| Mask Programmed Device <br> Verification | EXORciser with MDOS and MEX6805 with Software Package |

The first phase in the software development process takes place prior to selection of the actual microcomputer to be used. This stage includes evaluation of various microprocessors and microcomputers to determine the one best suited for the particular system. When evaluating the M6805 Family, an M6805 Evaluation Module with Debug can be used. This module, available through local Motorola Sales Offices, provides the opportunity to gain "hands-on" experience with the M6805 Family during this phase.

Once the M6805 Family part is selected for the system, the Code Generation phase begins. The efficient instruction set of the M6805 Family, together with the convenience of the EXORciser-based development system and the macro assembler, all contribute to programmer efficiency during the code generation phase.

When the code is written and assembled, the EXORciser-based software development board is connected to the rest of the microcomputer system. This allows simultaneous checkout of both the software and the hardware under control of the development system supervisory software.

Once the software and hardware are functioning as expected, prototype systems can be constructed for field trials, using EPROM devices. The field-trial phase of prototype development can uncover hidden bugs since the equipment might be field operated in ways which are difficult to forsee during the design phase. Field trials also provide user feedback which could result in beneficial changes to the final version of the product. EPROM versions of the microcomputer itself or a microprocessor version using separate EPROMs are two methods of constructing prototype systems.

The final steps in the software development include submittal of the code to Motorola and verification of correct microcomputer system operation by using mask programmed samples, supplied by Motorola, prior to volume production.

### 1.6.3 Unified Development System

Since the software development and debug phase of product development is so important to the success of a microcomputer-based product, Motorola provides the hardware and software necessary to ensure that software development can be accomplished efficiently and thoroughly. The M6805 Support System is used, together with the Motorola EXORciser and MDOS operating system, to help debug the M6805 Family. Figure 1-3 provides a block diagram of the support system used in the software checkout.

The M6805 Support System (part number MEX6805) consists of a circuit board(s), cables with connectors, and an MDOS diskette. The support system circuit board(s) contains either an HMOS or a CMOS M6805 Family processor which executes code in real time from either on-board RAM or onboard EPROM. The circuit board(s) also contains breakpoint hardware and a wiring area for
system modification. A DIP connector is also provided for direct connection to the microcomputer socket of the end product. Thus, the support system permits both the hardware and the software to be debugged as an assembly rather than individually. This also helps to locate interface errors which could otherwise be difficult to isolate.

The software package supplied, with the support system, provides the programmer wtih direct control of the M6805 Family processor. Programs can be loaded from the disk drive, breakpoints can be set and program operation can be traced directly from the EXORciser terminal. These and other features reduce the debug phase of both the hardware and the software to a minimum and provide a high level of confidence that the code has been debugged.

Motorola's macro assembler and linking loader give the M6805 Family software development system capabilities usually available only for the most sophisticated microprocessors.

Appendix C contains a description of the macro assembler directives. It includes a versatile macro capability, conditional assembly and numerous other features which simplify the programmer's task Other versions of the same basic macro assembler are able to assemble programs written for other Motorola processors such as the M6800, M6801 and M6809.

The EXORciser is, of course, a general purpose microcomputer system which supports several high level languages and can be used for tasks other than software development. It need not sit idle between software development projects.


Figure 1-3. M6805 Support System Block Diagram

## CHAPTER 2 PROGRAMMING FEATURES

Software implementation for the M6805 Family closely follows the MC6800 heritage. Since the programming features are similar, many of the MC6800 programming features are inherent to the M6805 Family. Some key M6805 Family features are listed below:

ROM Byte Efficient
Easy to Program
Versatile Interrupt Handling
True Bit Manipulation
Bit Test and Branch Instructions
Powerful Addressing Modes
Consistent Instruction Set
Indexed Addressing for Table Lookup
Powerful Instruction Set

- All MC6800 Arithmetic Instructions
- All MC6800 Logical Instructions
- All MC6800 Shift Instructions
- Full Set of Conditional Branches


## CHAPTER 3 ARCHITECTURE

### 3.0 PROCESSOR ARCHITECTURE

### 3.1 M6805 FAMILY PROGRAMMING MODEL

The M6805 Family processor contains five registers. The accumulator (A) and index register (X) are 8 -bit registers, while the condition code (CC) register contains five bits. The program counter (PC) and stack pointer (S) vary in length, depending upon the version of the family. The PC of initial versions is 11,12 , or 13 bits long, depending upon memory size. As far as accessing memory is concerned, S is the same length as PC. However, the high order bits are fixed. The initial versions have either five or six register bits in S, depending upon the size of on-chip RAM. The M6805 Family Register Architecture is shown below.


Figure 3-1. M6805 Family Register Architecture

### 3.2 ACCUMULATOR (A)

The A-register is a general purpose accumulator that is used by the program for arithmetic calculations and data manipulations.

### 3.3 INDEX REGISTER (X)

The X-register is used during the indexed modes of addressing, as well as an auxiliary accumulator. In indexed instructions, the X-register provides an 8 -bit value that is added to an optional instruction-provided value, to create an effective address. For more information see the section on Addressing Modes. The X-register is also used on the M6805 Family for limited calculations and data manipulation. The full set of read/modify/write instructions operate on the X-register, as well as the accumulator. Code sequences which do not employ the index register for indexed addressing may use X as a temporary storage cell, or accumulator.

### 3.4 PROGRAM COUNTER (PC)

The program counter is used by the processor to point to the next instruction to be executed by the processor. Though the PC on early M6805s is 11,12 , or 13 bits, the family architecture supports a PC of up to 16 bits.

### 3.5 STACK POINTER (SP)

The stack pointer contains the address of the top of a push-down/pull-up stack located in RAM. The stack pointer is used to automatically (under hardware control) store return addresses ( 2 bytes) on subroutine calls and to automatically store all registers ( 5 bytes) during interrupts. The saved registers may be interleaved on the stack. It is thus possible to allow for nesting of subroutines and interrupts, to allow subroutines to be interrupted, as well as to allow interrupts to call subroutines. This 'nesting' of subroutines and interrupts can occur to some maximum amount described below.

Since the M6805 is a family of parts, the actual size of the stack pointer may vary with RAM size (see appropriate data sheets). But from the programmer's perspective, the stack pointers all appear similar on the different versions. Both the hardware RESET pin and the Reset Stack Pointer (RSP) instruction reset the stack pointer to its maximum value ( $\$ 7 \mathrm{~F}$ on all initial versions). The stack pointer on the M6805 Family always points to the next free location on the stack. Each 'push' decrements while each 'pull' increments it ('push' and 'pull' are not available as user instructions in the M6805 Family).

Nested subroutine calls and interrupts may not safely underflow the stack pointer. For example, when the stack pointer is 6 -bits wide, the usable stack length is $2^{6}-1$ bytes or after 63 bytes are pushed. The 6 -bit S accommodates up to 31 nested subroutine calls, 12 interrupts, or a mixture of both. The programmer must exercise care when approaching the underflow threshold. When the S underflows, some family members allow it to wrap around, while other family members produce different results. The stack limit in the example above is thus stated to be 63, not 64, bytes. The stack limit is well beyond the needs required by most programs. A maximum subroutine nesting of five levels coupled with one interrupt level occupies only 15 bytes of stack space. The allowed stack length is typically traded off against the needed data RAM space.

### 3.6 CONDITION CODE REGISTER (CC)

The condition code register contains various flag bits that reflect the current state of the processor. Most CC bits reflect the results of the last executed data reference instruction. The effect of each instruction on the CC bits is listed with the instructions in Section 8. These CC bits are described briefly below.

### 3.6.1 Half Carry (H)

The H-bit is set when a carry occurs between bits three and four during an ADD or ADC instruction. The half-carry flag may be used in BCD addition subroutines.

### 3.6.2 Interrupt Mask (I)

When the I-bit is set, the external interrupt and timer interrupt are masked (disabled). Clearing the I-bit allows interrupts to be enabled. If an Interrupt occurs while the I-bit is set, the interrupt is latched and causes the interrupt vector to be fetched when the I-bit is next cleared.

### 3.6.3 Negative Bit (N)

The N -bit is set when bit seven of the result of the last data manipulation, arithmetic, or logical operation was set. This indicates that the result of the operation was negative.

### 3.6.4 Zero Bit (Z)

The Z-bit is set if the result of the last data manipulation, arithmetic, or logical operation was zero.

### 3.6.5 Carry Bit (C)

The C-bit is set if a carry or borrow out of the 8-bit ALU occurred during the last arithmetic operation. Also, the C-bit is set during shift, rotate, and bit test instructions.

## CHAPTER 4 ADDRESSING MODES

### 4.0 INTRODUCTION

The power of any computer (either large or small) lies in its ability to access memory. The addressing modes of the processor provide that capability. The M6805 Family has a set of addressing modes that meets these criteria extremely well, especially for a processor in its price range.

In the following descriptions the term effective address (EA) is used. The EA is the address in memory from which the argument for an instruction is fetched or stored. In two operand instructions, such as add to accumulator (ADD), one of the effective operands (the accumulator) is inherent and not considered an addressing mode per se.

Descriptions and examples of the various modes of addressing the M6805 Family are provided in the paragraphs which follow. Several program assembly examples are shown for each mode, and one of the examples is described in detail (ORG, EQU, and FCB are assembler instructions and not an instruction set mnemonic). Parenthesis are used in these descriptions/examples, of the various addressing modes, to indicate "the contents of"' the location or register referred to; e.g., (PC) indicates the contents of the location pointed to by the PC. The colon symbol (:) indicates a concatenation of bytes. In the following examples, the program counter (PC) is initially assumed to be pointing to the location of the first opcode byte. The first PC +1 is the first incremental result and shows that the PC is pointing to the location immediately following the first opcode byte.

### 4.1 IMMEDIATE ADDRESSING MODE

The EA of an immediate mode instruction is the location following the opcode. This mode is used to hold a value which is known at the time the program is written, and which is not changed during program execution. These are two byte instructions, one for the opcode and one for the immediate data byte.

$$
\begin{aligned}
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& \mathrm{EA}=\mathrm{PC} \\
& \mathrm{PC}+1 \rightarrow \mathrm{PC}
\end{aligned}
$$

## Assembly Examples:

| 0400 | A6 | 03 | A | LDA | $\# \$ 03$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0402 | AE | C3 | A | LDX | $\# \$ C 3$ |
| 0404 | A3 | FF | A | CPX | $\# \$ F F$ |
| 05BE |  |  | ORG | \$5BE |  |
| $05 B E$ | A6 | F8 | A | LDA | $\# \$ F 8$ | (See example description below.)

Figure 4-1 shows an example of the Immediate Addressing Mode. In this example, the program contains an instruction to load the accumulator with the hexadecimal number F8, which is the byte immediately following the opcode byte.


Figure 4-1. Immediate Addressing Mode Example

### 4.2 DIRECT ADDRESSING MODE

The EA of a direct mode (DIR) instruction is the contents of the next byte of the opcode. Direct addressing can be used to reference any of the first 256 ( $\$ 00-\$ F F$ ) locations of memory with a two byte instruction. In the M6805 Family, direct addressing can be used to reference all I/O and RAM locations as well as some ROM. This is a two byte instruction.

$$
\begin{aligned}
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& \mathrm{EA}=(\mathrm{PC})+\$ 0000 \\
& \mathrm{PC}+1 \rightarrow \mathrm{PC}
\end{aligned}
$$

## Assembly Examples:

| 0400 | B6 | 50 | A | LDA | $\$ 50$ |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | 0030 | A DOG | EOU | $\$ 30$ |  |
| 0402 | BE | 30 | A | LDX | DOG |  |
| 0404 | 3 C | 27 | A | INC | $\$ 27$ |  |
| 0406 | 12 | 30 | A | BSET | 1, DOG |  |
| 052 D |  |  |  | ORG | $\$ 52 \mathrm{D}$ |  |
|  |  | 004 B | A CAT | EQU | $\$ 4 \mathrm{~B}$ |  |
| 052 D | B6 | 4 B | A | LDA | CAT | (See example description below.) |

Figure 4-2 shows an example of the Direct Addressing Mode. In this example, the program contains an instruction to load the accumulator with CAT. (CAT in this example is equal to the contents of memory location 004B, which is the result of adding the byte following the opcode byte to $\$ 0000$.)


Figure 4-2. Direct Addressing Mode Example

### 4.3 EXTENDED ADDRESSING MODE

The EA of an extended mode instruction is the contents of the two bytes following the opcode. Extended addressing references any location in the MC6805 memory space, I/O, RAM and ROM. Also, since the two bytes following the opcode contain 16 bits, the addressing range of the M6805 Family may be extended in the future without affecting the instruction set or addressing modes. Extended addressing mode instructions are three bytes long, the one byte opcode plus a two byte address.

$$
\begin{aligned}
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& \mathrm{EA}=(\mathrm{PC}):(\mathrm{PC}+1) \\
& \mathrm{PC}+2 \rightarrow \mathrm{PC}
\end{aligned}
$$

Assembly Examples:

|  |  | 07 FE | A PIG | EQU | $\$ 7 \mathrm{FE}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 040 E | C 3 | 07 FE | A | CPX | PIG |
|  | 06 E 5 | A DOG | EQU | $\$ 06 \mathrm{E} 5$ |  |
| 0409 |  |  |  | ORG | S409 |
| 0409 | C6 6 | 06 E 5 | A | LDA | DOG | (See example description below.)

Figure 4-3 shows an example of the Extended Addressing Mode. In this example, the program contains an instruction to load the accumulator with DOG. (DOG in this example is equal to the contents of memory location 06 E 5 , which is the result of adding the concatenated two bytes following the opcode byte to $\$ 0000$.)


Figure 4-3. Extended Addressing Mode Example

### 4.4 INDEXED ADDRESSING MODE

In the indexed addressing modes the X-register (index register) is used in the calculation of the EA. Three types of indexed addressing exist in the M6805 Family.

### 4.4.1 Indexed - No Offset

In this mode the contents of the index register is the EA. This mode is used to create EAs pointing to data in the lowest 256 bytes of the address space, including I/O, RAM and part of ROM. It may be used to move a pointer through a table, point to a frequently referenced location (e.g. - an I/O location), or hold the address of a piece of data that is calculated by a program. Indexed, no offset, instructions use only one byte, the opcode.

$$
\begin{aligned}
& \mathrm{EA}=\mathrm{X}+\$ 0000 \\
& \mathrm{PC}+1 \rightarrow \mathrm{PC}
\end{aligned}
$$

## Assembly Examples:

| 0414 | F6 |  | LDA | , X |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0415 | FE |  | LDX | , X |  |
| 0416 | 7 D |  | TST | , X |  |
| 05F2 |  |  | ORG | \$5F2 |  |
| 05F2 | AE B8 | A | LDX | \# \$88 |  |
| 05F4 | F6 |  | LDA | , X | (See example description below.) |

Figure 4-4 shows an example of the Indexed Addressing Mode with no offset. In this example, the program contains an instruction to load the accumulator with the ASCII letter L. (The ASCII letter L in this example is the contents of memory location 00 B 8 , which is the result of adding the contents of the index register to $\$ 0000$.)


Figure 4-4. Indexed Addressing Mode, No-Offset Example

### 4.4.2 Indexed - 8-Bit Offset

The EA is calculated by adding the contents of the byte following the opcode to the contents of the index register. This mode is useful in selecting the kth element in an n element table. To use this mode the table must begin in the lowest 256 memory locations, but may extend through the first 511 memory locations of the M6805 Family. All indexed 8-bit offset addressing can be used for ROM, RAM or I/O. This is a two byte instruction, the opcode byte and the offset byte. ROM efficiency encourages the inclusion of as many tables as possible in page zero and page 1.
$\mathrm{PC}+1 \rightarrow \mathrm{PC}$
$\mathrm{EA}=(\mathrm{PC})+\mathrm{X}+\$ 0000$
$\mathrm{PC}+1 \rightarrow \mathrm{PC}$
Assembly Examples:


Figure 4-5 shows an example of the Indexed Addressing Mode with 8-bit offset. In this example, the program contains an instruction to load the accumulator with a tabular value containing the hexadecimal number \$CF. (\$CF in this case is contained in memory location $\$ 008 \mathrm{C}$, which is the result of adding the byte following the opcode to the contents of the index register plus $\$ 0000$.)


Figure 4-5. Indexed Addressing Mode, 8-Bit Offset Example

### 4.4.3 Indexed - 16-Bit Offset

The EA for the 2-byte offset mode is calculated by adding the concatenated contents of the next two bytes following the opcode to the contents of the index register. This mode is used in a similar manner to indexed with one byte offset; except that since the offset is 16 bits, the tables being referenced can be anywhere in the memory space. For more details see the Compatibility paragraph below. This is a three byte instruction, one for the opcode and two for the offset value.

$$
\begin{aligned}
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& \mathrm{EA}=(\mathrm{PC}):(\mathrm{PC}+1)+\mathrm{X} \\
& \mathrm{PC}+2 \rightarrow \mathrm{PC}
\end{aligned}
$$

## Assembly Examples:

|  | 0700 | A COW | EQU | $\$ 700$ |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 041 B | 076 | 0700 | A | LDA | COW, X |
| 041 E | DA | 0700 | A | ORA | COW, |
|  |  | 077 E | A TABL | EQU | $\$ 77 \mathrm{E}$ |
| 0690 |  |  | ORG | $\$ 690$ |  |
| 0690 | BE | 02 | A | LDX | $\$ 02$ |
| 0692 | D 6 | 077 E | A | LDA | TABL, X |

Figure 4-6 shows an example of the Indexed Addressing Mode with 16-bit offset. In this example, the program contains an instruction to load the accumulator with a tabular value containing the hexadecimal number \$DB. (\$DB in this case is contained in memory location 0780, which is the result of adding the concatenated two bytes following the opcode byte to the contents of the index register.)


Figure 4-6. Indexed Addressing Mode, 16-Bit Offset Example

### 4.4.4 Indexing Compatibility

Since the index register on the M6805 Family is only eight bits long, and the offset values are $\mathbf{0 , 8}$, or 16 bits, the MC6800 user may thus find that the X-register on the M6805 Family is best utilized 'backwards' from the MC6800. That is, the offset will contain an address or pointer to the table and the index register contains the displacement into the table.

### 4.5 RELATIVE ADDRESSING

Relative (REL) addressing adds the contents of the byte following the opcode to the value of the program counter (PC). The resultant EA is used if, and only if, a relative branch is taken. Note that by the time the byte following the opcode is added to the PC, the PC is already pointing to the next instruction. The relative byte is sign extended so that memory references may be within the range of -126 and +129 locations of the instruction. Relative addressing instructions occupy two bytes, the opcode and the relative byte.
$\mathrm{PC}+1 \rightarrow \mathrm{PC}$
(PC) $\rightarrow$ TEMP
$\mathrm{PC}+1 \rightarrow \mathrm{PC}$
$E A=P C+T E M P$ iff branch is taken
Assembly Examples:

|  |  | 0487 | A | GOOSE | EOU | * |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0487 | 27 | 04 | 048D |  | BEO | SWAN |  |
| 0489 | 20 | FC | 0487 |  | BRA | GOOSE |  |
| 048B | 20 | FE | 048B |  | BRA | * |  |
|  |  | 048D | A | SWAN | EOU | * |  |
| 04A7 |  |  |  |  | ORG | \$4A7 |  |
|  |  | 04 CO | A | PROG2 | EOU | S4C0 |  |
| 04 A 7 | 27 | 17 | 04C0 |  | BEQ | PROG2 | (See example description below.) |

Figure 4-7 shows an example of the Relative Addressing Mode. In this example, the program contains an instruction to branch to PROG2, if the condition code register Z-bit was set by a previous program step.


Instruction Complete
$\mathrm{EA}=\$ 04 \mathrm{C} 0$
New $P C=E A=\$ 04 C 0$

Instruction Complete
New PC=EA $=\$ 04 \mathrm{~A} 9$

Figure 4-7. Relative Addressing Mode Example

### 4.6 BIT SET/CLEAR ADDRESSING MODE

Direct byte addressing and bit addressing are combined in instructions which set and clear individual memory and I/O bits. In the bit set and clear instructions the byte is specified as a direct address in the location following the opcode. The first 256 addressable locations are thus accessed. The bit to be modified within that byte is specified with three bits of the opcode. The bit set and clear instructions occupy two bytes, one for the opcode (including the bit number) and the second to address the byte which contains the bit of interest.

## CAUTION

On some HMOS devices, the data direction registers are write-only registers and will read as $\$$ FF. Therefore, the Bit Set/Clear instructions (or Read/Modify/Write instructions) shall not be used to manipulate the data direction register.

$$
\begin{aligned}
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& \mathrm{EA}=(\mathrm{PC})+\$ 0000 \\
& \mathrm{PC}+1 \rightarrow \mathrm{PC}
\end{aligned}
$$

Assembly Examples:

|  |  | 0002 | A OUTPUT | EQU | $\$ 002$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0411 | 16 | 02 | A | BSET | 3, OUTPUT |
| 0413 | 17 | 02 | A | BCLR | 3, OUTPUT |
| 058 F |  |  |  | ORG | $\$ 58 \mathrm{~F}$ |
|  |  | 0001 | A PORTB | EQU | $\$ 001$ |
| 058 F | 1 D | 01 | A | BCLR | 6, PORTB (See example description below.) |

Figure 4-8 shows an example of the Bit Set/Clear Addressing mode. In this example, the program contains an instruction to clear bit 6 in PORTB. (PORTB in this case is equal to the contents of memory location $\$ 0001$, which is the result of adding the byte following the opcode to $\$ 0000$.)


Figure 4-8. Bit Set/Clear Addressing Mode Example

### 4.7 BIT TEST AND BRANCH ADDRESSING MODE

This mode is a combination of direct, relative and bit addressing. The data byte to be tested is located via a direct address in the location following the opcode. The bit to be tested within the byte is identified within the opcode. The relative address is in the byte following the direct address. The bit test and branch instructions thus occupy three bytes.

NOTE
On some HMOS devices, the data direction registers are write-only registers and will provide an error read of \$FF.

$$
\begin{aligned}
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& \mathrm{EA}=(\mathrm{PC})+\$ 0000 \\
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& (\mathrm{PC}) \rightarrow \mathrm{TEMP} \\
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& \mathrm{EA} 2=\mathrm{PC}+\mathrm{TEMP} \text { iff branch is taken }
\end{aligned}
$$

## Assembly Examples:



Figure 4-9 shows an example of the Bit Test and Branch Addressing Mode. In this example, the program counter contains an instruction to test bit 2 in location PORTC, and if the bit is a 1 , then branch to COW. (PORTC in this case is equal to memory location $\$ 002$, which is the result of adding the byte following the opcode to $\$ 0000$. If bit 2 in location PORTC is a 1 , then the condition C -bit is set. With the C -bit set, the contents of the second byte following the opcode is added to the contents of the program counter, which then becomes the new program counter and branch address, \$0594.)


Figure 4-9. Bit Test and Branch Addressing Mode Example

### 4.8 INHERENT ADDRESSING MODE

This mode has no EA. Inherent address instructions are the only type which do not include information in the operand field. All the information necessary to carry out the instruction is contained in the opcode.

Assembly Examples:

| 0493 | 98 | CLC |  |
| :--- | :--- | :--- | :--- |
| 0494 | $9 D$ | NOP |  |
| 05BA | ORG | $\$ 5 B A$ |  |
| 05BA 97 | TAX |  | (See example description below.) |

Figure 4-10 shows an example of the Inherent Addressing Mode. In this example, the program contains an instruction to transfer the contents of the accumulator into the index register.


After Completion


Figure 4-10. Inherent Addressing Mode Example

## CHAPTER 5 INSTRUCTION TYPES

### 5.0 INTRODUCTION

It is convenient to view the M6805 Family as having several instruction types, which are described below. Appendix D contains a detailed definition of the Instruction Set used with the M6805 Family.

### 5.1 REGISTER/MEMORY INSTRUCTIONS

Most of these instructions contain two operands. One operand is inherently defined as either the accumulator or the index register. The other operand is fetched from memory via one of the addressing modes. The addressing modes which are applicable to the register/memory instructions are given below:

Immediate
Direct
Extended
Indexed - no offset
Indexed - 1 byte offset
Indexed - 2 byte offset
Immediate addressing is not usable with the store and jump instructions (STA, JMP, JSR and STX). A listing of the Register/Memory instructions is given below.

| ADC | Add Memory and Carry to Accumulator |
| :--- | :--- |
| ADD | Add Memory to Accumulator |
| AND | AND Memory with Accumulator |
| BIT | Bit Test Memory with Accumulator (Logical Compare) |
| CMP | Compare Accumulator with Memory (Arithmetic Compare) |
| CPX | Compare Index Register with Memory (Arithmetic Compare) |
| EOR | Exclusive Or Memory with Accumulator |
| JMP | Jump |
| JSR | Jump to Subroutine |
| LDA | Load Accumulator from Memory |
| LDX | Load Index Register from Memory |
| ORA | OR Memory with Accumulator |
| SBC | Subtract Memory and Borrow from Accumulator |

STA
Store Accumulator in Memory
STX Store Index Register in Memory
SUB
Subtract Memory from Accumulator

### 5.2 READ/MODIFY/WRITE INSTRUCTIONS

These instructions read a memory location or register, modify or test the contents, and then write the modified value back into the memory or the register. The available addressing modes for these instructions are given below.

Direct
Inherent
Indexed - No Offset
Indexed - 1 byte offset

The Read/Modify/Write instructions are listed below.
ASL Arithmetic Shift Left (Same as LSL)
ASR Arithmetic Shift Right
CLR Clear
COM Complement
DEC Decrement
INC Increment
LSL Logical Shift Left (Same as ASL)
LSR Logical Shift Right
NEG Negate (Two's Complement)
ROL Rotate Left thru Carry
ROR Rotate Right thru Carry
TST Test for Negative or Zero

### 5.3 BRANCH INSTRUCTIONS

In this set of instructions the program branches to a different routine when a particular condition is met. When the specified condition is not met, execution continues with the next instruction. Most of the branch instructions test the state of one or more of the condition code bits.Relative is the only legal addressing mode applicable to the branch instructions. A list of the branch instructions is provided below.

| BCC | Branch iff Carry Clear (Same as BHS) |
| :--- | :--- |
| BCS | Branch iff Carry is Set (Same as BLO) |
| BEQ | Branch iff Equal to Zero |
| BHCC | Branch iff Half Carry is Clear |
| BHCS | Branch iff Half Carry is Set |


| BHI | Branch iff Higher than Zero |
| :--- | :--- |
| BHS | Branch iff Higher or Same as Zero (Same as BCC) |
| BIH | Branch iff Interrupt Line is High |
| BIL | Branch iff Interrupt Line is Low |
| BLO | Branch iff Lower than Zero (Same as BCS) |
| BLS | Branch iff Lower or Same as Zero |
| BMC | Branch iff Interrupt Mask is Clear |
| BMI | Branch iff Minus |
| BMS | Branch iff Interrupt Mask is Set |
| BNE | Branch iff Not Equal to Zero |
| BPL | Branch iff Plus |
| BRA | Branch Always |
| BRN | Branch Never |
| BSR | Branch to Subroutine |

Note that the BIH and BIL instructions permit an external pin to be tested easily.

### 5.4 BIT MANIPULATION INSTRUCTIONS

There are two basic types of bit manipulation instructions. One group either sets or clears any single bit in a memory byte. This instruction group uses the Bit Set/Clear addressing mode which is similar to direct addressing. The bit number (0-7) is part of the opcode. The other group tests the state of any single bit in a memory location and branches if the bit is set or clear. These instructions have 'test and branch' addressing. The bit manipulation instructions are shown below.

BCLR $n \quad$ Clear Bit $n$ in Memory
BRCLR $n \quad$ Branch iff Bit $n$ in Memory is Clear
BRSET $n \quad$ Branch iff Bit n in Memory is Set
BSET n Set Bit n in Memory $(\mathrm{n}=0 . . .7$ )

### 5.5 CONTROL INSTRUCTIONS

Instructions in this group have inherent addressing. These instructions manipulate condition code bits, control stack and interrupt operations, transfer data between the accumulator and index register, and do nothing (NOP). The control instructions are listed below.

| CLC | Clear Carry Bit |
| :--- | :--- |
| CLI | Clear Interrupt Mask Bit |
| NOP | No-Operation |
| RSP | Reset Stack Pointer |
| RTI | Return from Interrupt |

RTS
SEC
SEI
SWI
TAX
TXA

Return from Subroutine
Set Carry Bit
Set Interrupt Mask Bit
Software Interrupt
Transfer Accumulator to Index Register
Transfer Index Register to Accumulator

## CHAPTER 6 PROGRAMMING INTERRUPTS

### 6.0 INTRODUCTION

One of the major features of the M6805 Family is that it has both hardware and software interrupts. Typically, the hardware interrupts are represented by both external and internal interrupts. The software interrupt (SWI) instruction provides a program initiated interrupt capability.

When an interrupt occurs (either hardware or software), the normal processing is suspended and an interrupt routine is executed. Interrupts, as they occur in the M6805 Family, eliminate the need for inefficient main program 'branch on status" loops for both timed and external events.

Since the hardware interrupts are maskable, their effects on the CPU is controllable. All interrupts are latched so that interrupt events are not lost while they are masked. Such interrupt requests are held pending until the mask(s) is cleared. The I-bit status, in the condition code register (CC), controls the masking of all hardware interrupts. Other masks, such as bit 6 in the timer control register, provide additional levels of interrupt masking. Upon completion of the instruction being executed, the hardware controlled sequence will cause the following to be stored (using the stack pointer):
(1) The lower program counter (PCL) value (eight bits)
(2) the upper program counter ( PCH ) value (up to eight bits)
(3) the index register
(4) the accumulator
(5) the condition code register

Following this register 'push' sequence, the I-bit in the CC register is set which masks further interrupts. In addition, the vector address, stored at a location unique to the interrupt being serviced, is loaded into the PCH and PCL, respectively. This becomes the starting address of the interrupt software service routine. At the end of the interrupt software service routine, a return from interrupt (RTI) instruction is executed. The RTI execution is a 'pull' sequence that restores the state of the CPU. The five bytes saved prior to the interrupt routine are loaded back into the program register. When RTI is complete, the restored PC permits the interrupted program to continue.

### 6.1 TIMER INTERRUPT

When the timer mask bit in the timer control word is zero, a timer interrupt is generated each time the counter reaches zero, provided the interrupt mask bit in the condition code register is also zero. When the interrupt is recognized, the current machine state is pushed onto the stack and the PC is loaded with the timer interrupt vector address (two bytes). The I-bit in the condition code register is also set, which masks further interrupts. At the end of the execution of the timer interrupt routine, an RTI instruction is executed to restore the machine state and return execution to the interrupted program, with all registers unchanged.

NOTE
One of the tasks, which should be accomplished by the timer interrupt software routine, is to clear the timer interrupt request flag. This flag is stored at $\$ 09$ (Timer Control Register), bit 7.

### 6.2 EXTERNAL INTERRUPT

If the I-bit in the condition code register is cleared (interrupts enabled) the external interrupt pin(s) initiate the interrupt sequence. The various M6805 Family MPUs recognize different external interrupt signals. Some of the options are high-to-low transition, a zero-crossing, and a low level. Recognition of the INT external interrupt is much the same as the timer interrupt, except that the vector address is stored in a different memory location.

## NOTE

Typically, externally generated interrupt requests are cleared by hardware while the specific interrupt is being serviced. However, certain specific versions of the M6805 Family may contain additional external interrupts. Instructions for clearing these additional external requests are found in the specific Data Sheet instructions (either automatically by hardware or by software control such as the timer interrupt request flag).

### 6.3 SOFTWARE INTERRUPT

The software interrupt is an executable instruction that behaves much like a hardware interrupt. When the SWI is executed the machine state is saved on the stack and the software interrupt vector is fetched from memory. An SWI will be executed regardless of the state of the I-bit in the condition code register. Software interrupts are used as breakpoints for debugging in many systems.

### 6.4 RESET

Reset is not an interrupt but behaves much like one. When the reset occurs, the vector, stored in memory, is loaded into the program counter (PC). During reset, the I-bit in the condition code register and the timer interrupt mask bit in (in the TCR) are both set. Also, the stack pointer is reset to the beginning of the stack. In addition, the timer and its prescaler are set to all 1's and the Data Direction Registers are cleared on all I/O ports (outputs assume high impedance state). The contents of the reset vector location contains the address of the first instruction to be executed after reset.

### 6.5 VECTORS

A vector is the address from which the next instruction will be fetched. To summarize, the basic vectors for the M6805 Family are:

| \$XXF8 | Timer |
| :--- | :--- |
| \$XXFA | INT |
| \$XXFC | SWI |
| \$XXFE | Reset |

## NOTE

XX refers to the top of the available memory address space and varies by family part consult specific device data sheet. For example: in the 'PZ device (11-bit PC) $\mathbf{X X}=07$; in the ' RZ device (12-bit PC) $\mathrm{XX}=0 \mathrm{~F}$; and in the 'EZ device (13-bit PC) $\mathrm{XX} 2=1 \mathrm{~F}$.

The total number of basic vectors may increase depending upon the specific family I/O options (refer to specific device data sheet).

### 6.6 STACKING ORDER

The machine state is pushed onto or pulled from the stack in the following order:


Since the stack pointer decrements during pushes the PCL is stacked first, then the PCH, etc. Pulling from the stack is in the reverse order. The stack pointer in the M6805 Family always points to the next free location on the stack (similar to the MC6800 and MC6801).

## APPENDIX A M6800 COMPATIBILITY

## A. 0 INTRODUCTION

Strictly speaking, the M6805 Family is neither source nor object code compatible with the MC6800; but it is very similar to all M6800 family processors. An experienced MC6800 programmer should have little difficulty adapting to the M6805 Family instruction set. The following paragraphs enumerate the differences between the MC6800 and the MC6805.

## A. 1 REMOVED B-REGISTER

In order to free up valuable opcode space, the B-register is removed in the MC6805. Therefore, none of the register/memory or read/modify/write instructions have a B-register form. Several other instructions are also not available in the MC6805, including:

SBA, CBA, TAB, TBA, ABA, PSHB, and PULB

## A. 2 REMOVED V-FLAG

The V-flag bit and the logic to set it is removed in the MC6805. This was done because usage of the small controller does not generally require signed arithmetic operations. However, unsigned arithmetic operations are still available. Without the V-flag bit, the following MC6800 instructions are not available in the MC6805.

SEV, CLV, BVC, BVS, BGE, BLT, BGT, and BLE.
Notice that the unsigned inequalities are still available using BHS (BCC) and BLO (BCS).

## A. 3 REDUCED STACK CONTROL

Instructions relating to the manipulation of the SP are greatly reduced. On reset, or upon execution of the RSP instruction, the SP is initialized to $\$ 7 \mathrm{~F}$. Other instructions that were deleted include:

LDS, STS, INS, DES, PSHA, PULA, TXS, TSX and WAI.

## A. 4 REMOVED DAA

Although the DAA is useful in some low-end applications, it was deleted. The H-bit, however, was retained and two additional branches were added to branch if the H -bit is set or cleared (BHCS, BHCC). These branches can be used to write software subroutines accomplishing DAA (remember, ROM is much cheaper than the DAA).

## A. 5 CHANGED REGISTER LENGTHS

The X-register was reduced to eight bits, the SP to eight bits or less and the PC to 16 bits or less. The change in the X -register size from 16 to eight bits required changes in the addressing modes; these are described in the Addressing Modes Chapter. Also, since the $X$ and A registers are equal in size, two new instructions are added to transfer $\mathbf{X}$ to $\mathbf{A}$ and $A$ to $X$ (TXA, TAX).

## A. 6 BIT MANIPULATION

Bit manipulation instructions are added to the MC6805 because they are extremely useful for lowend applications. Two classes of bit manipulation instructions were added, Bit Set/Clear, and Test and Branch on Bit Set/Clear.

## (a) Bit Set/Clear

These instructions allow any bit in page zero ( $<\$ 100$ ) including bits in the I/O ports (but not always the data direction registers) to be set or cleared with one 2-byte instruction.

## (b) Test and Branch on Bit Set/Clear

These instructions test any bit in page zero, inclucing I/O, RAM and ROM, and branch, if the bit is set or cleared. In addition, the C-bit of the Condition Code Register contains the state of the bit tested.

## A. 7 NEW BRANCHES

Several new branches are added to facilitate low-end type programs. BHCS and BHCC are useful in BCD additions. A branch, if interrupt mask bit is set or cleared (BMS/BMC), is also added. This eliminates the need for TAP and TPA since each bit in the condition code register can be tested by a branch. Two more branches are added that branch on the logic condition of the interrupt line (high or low): BIH/BIL. These allow the interrupt line to be used as an additional input in systems not using interrupts.

## A. 8 NEW ADDRESSING MODES

The addressing modes of the MC6800 were optimized for the MC6805. For more details see the Addressing Modes section of the manual.

## A. 9 READ/MODIFY/WRITE THE X-REGISTER

By utilizing the column in the opcode map vacated by the B-register for read/modify/write, and since the X-register is now eight bits, all of these operations are available to the X-register. For example:

ROLX, INCX, CLRX, NEGX, etc.
This eliminated the traditional INX, DEX. However, mnemonics INX and DEX are still recognized by the assembler for compatibility.

## A. 10 CONVENIENCE MNEMONICS

These are not new M6805 Family instructions, but only represent improvements to the MC6805 assembler that allow existing instructions to be recognized by more than mnemonic.

## (a) LSL (Logical Shift Left)

Since logical and arithmetic left shifts are identical, LSL is equivalent to ASL.

## (b) BHS (Branch Higher or Same)

After a compare or subtract, the carry is cleared if the register argument was higher or equal to the memory argument, hence the BHS is equivalent to BCC.

## (c) BLO (Branch if Lower)

After a compare or subtract, the carry is set if the register argument was lower than the memory argument, hence the BLO is equivalent to BCS.

## APPENDIX B HMOS AND CMOS TECHNOLOGIES

## B. 1 HMOS LOGIC

The HMOS inverter circuit, shown in Figure B-1, illustrates the operating principles of HMOS logic. Two transistors are series connected between ground (VSS) and VDD; one is an active N -channel transistor and the other is a turned-on pull-up transistor. When a logic low is applied to the circuit input, the N -channel transistor is reverse biased and represents a high impedance, compared to the pull-up transistor (which provides the same function as a resistor). A load connected to the circuit output can be driven to a logic high by the supply current through the pull-up transistor.

When a logic high is applied to the circuit input, the N -channel transistor is turned on and becomes a very low resistance to VSS causing the output to go low and a current, equal to VDD - VSS/R, to flow through the pull-up transistor.

Other logic circuits constructed in HMOS technology use series and parallel combinations of the N -channel transistors. However, they all rely on the same operating principle, that is, the active N -channel transistor is used to sink current from the output and a passive load transistor, which behaves similarly to a resistor, is used to source current to the output.

It is the current flowing through the pull-up load transistor, when the N -channel transistor is turned on, that accounts for most of the power consumed in an HMOS integrated circuit.


Figure B-1. HMOS Inverter Circuit

## B. 2 CMOS LOGIC

The CMOS inverter circuit, shown in Figure B-2, illustrates the operating principles of CMOS logic. In CMOS, the pull-up transistor is replaced with an active, P-channel, transistor. In this type of circuit, one transistor complements the other; i.e., when one is turned on the other is turned off. The characteristics of the P-channel transistor are such that a high signal input turns it off; conversely, a low signal input turns it on.

The active P-channel transistor sources current when the output is high (input low), and presents a high impedance when the output is low (input high). Thus, there is essentially no current flow within the inverter whenever the output is low. The overall result is extremely low power consumption because there is no power loss through the active pull-up transistor.

The switch point of the CMOS inverter is at approximately $50 \%$ of the supply voltage (VDD) rather than being determined by the threshold of the N -channel transistor. Because of this, the operating voltage range of a CMOS device is much wider than that of an HMOS device. This permits a greater choice of supply voltages or allows the use of a less regulated power supply.


Figure B-2. CMOS Inverter Circuit

## APPENDIX C RASM05 MACRO ASSEMBLER SYNTAX AND DIRECTIVES

## C. 0 ASSEMBLY LANGUAGE SYNTAX AND ASSEMBLER DIRECTIVES

This appendix provides information concerning the Assembly Language Syntax and Assembler Directive for the M6805 Family. This information is more thoroughly discussed in Macro Assemblers Reference Manual M68MASR(D2) for M6800, 6801, 6805 and 6809; Motorola Literature Distribution Center, Phoenix, Az.

M6805 Family assembly language source statements follow the same format as M6800 source statements. See Macro Assembler Reference Manual M68MASR(D2) for detailed M6805 Family syntax. Highlights of the M6805 Family syntax and assembler directives are discussed in the following paragraphs.

## C. 1 OPERATION FIELD SYNTAX

All instruction mnemonics for the M6805 Family are three, four, or five characters long. Examples are:

LDA
JSR
INC
BHCC
BRSET

If the accumulator or index register is used as the operand of read/modify/write instructions, then the register is appended to the operation field. For example:

NEGA
RORX
INCX
DECA
TSTA

## C. 2 OPERAND FIELD SYNTAX

## C.2.1 Inherent

Inherent instructions are the only type which do not include information in the operand field. All information necessary is incorporated in the operation field. Some examples are listed below. Note that an " $A$ " or an " $X$ " is added to the opcode for the register reference inherent instructions.

RTS
CLC
INCA
RORA
INCX
RORX

## C.2. 2 Immediate

The immediate value appears in the operand field preceded by a '\#'. Example:

| LDA | $\# 30$ |
| :--- | :--- |
| LDX | $\# \$ 49$ |
| CPX | $\# \$ F F$ |
| LDA. | $\#$ ADDR |

## C.2.3 Direct Addressing

The direct address appears in the operand field. If, on any pass through the source program, the assembler finds an unresolved (undefined) forward reference, the longer extended addressing mode is chosen instead of the direct addressing mode even if the address is subsequently found to be on page zero. To ensure direct addressing for direct variables, always define the variable before using it. In read/modify/write instructions all addresses are assumed to be direct since extended addressing is illegal with this mode. Examples:

| LDA | CAT |
| :--- | :--- |
| STA | $\$ 30$ |
| CPX | DOG |
| ROL | $\$ 01$ |

Where CAT and DOG have addresses $<\$ 100$.

## C.2.4 Extended Addressing

The extended address appears in the operand field. This mode is only legal when executing register/memory instructions. Examples:

LDA BIG

LDA \$325
STA COW
Where BIG and COW have addresses $>\$ 100$.

## C.2.5 Indexed - No Offset

The characters comma and X appear in the operand field. For example:

| LDA | ,X |
| :--- | :--- |
| COM | ,X |
| STA | ,X |
| INC | ,X |
| TST | $\mathbf{X}$ |

## C.2.6 Indexed - One Byte Offset

The offset appears followed by a comma and " $X$ ". The offset must have a value $<\$ 100$. Examples:
LDA 3, X
LDA TABLE, $X$
INC 50, X
Where TABLE $<\$ 100$.

## C.2.7 Indexed - Two Byte Offset

The offset appears followed by a comma and " X ". The offset would normally have a value $>\$ 100$. Examples:

| LDA | $300, \mathrm{X}$ |
| :--- | :--- |
| LDA | ZOT, X |
| COM | $500, \mathrm{X}$ |

Where ZOT > \$100.

## C.2.8 Bit Set/Clear

The bit set and clear instructions contain the bit number followed by a comma and the address. Examples:

| BSET | 3, CAT |
| :--- | :--- |
| BCLR | $4, \$ 30$ |
| BCLR | 5, DOG |

Where CAT and DOG are $<\$ 100$.

## C.2.9 Bit Test and Branch

The bit test and branch instructions contain the bit number, a comma, the address to be tested, a comma, and the location to branch to if the test was successful. Examples:

| PIG | BRSET | 3, CAT, DOG |
| :--- | :--- | :--- |
| DOG | BRCLR | 4, CAT, PIG |

Where CAT < $\$ 100$, DOG and PIG are Relative Addresses similar to those explained in the next paragraph.

## C.2.10 Relative Addressing

The operand field contains the label of the address to be loaded into the program counter if the branch is taken. The branch address must be in the range -126 to +129 . Examples:

| BEQ | CAT |
| :--- | :--- |
| BNE | DOG |
| BRA | PIG |

## C. 3 ASSEMBLER DIRECTIVE SUMMARY

The assembler directives are instructions to the assembler rather than instructions which are directly translated into object code. Detailed descriptions are provided in the M68MASR(D2) reference manual.

## C.3.1 Assembly Control Directives

| END | Program end |
| :--- | :--- |
| FAIL | Programmer generated errors |
| NAM | Assign program name |
| ORG | Origin program counter |

## C.3.2 Symbol Definition Directives

| ENDM | Macro definition end |
| :--- | :--- |
| EQU | Assign permanent value |
| MACR | Macro definition start |
| SET | Assign temporary value |

## C.3.3 Data Definition/Storage Allocation Directives

BSZ Block storage of zero; single bytes
FCB Form constant byte
FCC Form constant character string
FDB Form constant double byte
RMB Reserve memory; single bytes

## C.3.4 Program Relocation Directives

| ASCT | Absolute section |
| :--- | :--- |
| BSCT | Base section |
| COMM | Named common section |
| CSCT | Blank common section |
| DSCT | Data section |
| IDNT | Identification record |
| PSCT | Program section |
| OPT REL | Relocatable output selected |
| XDEF | External symbol definition |
| XREF | External symbol reference |

## C.3.5 Conditional Assembly Directives

ENDC End of current level of conditional assembly
IFC Assemble if strings compare
IFEQ Assemble if expression is equal to zero
IFGE Assemble if expression is greater than or equal to zero
IFGT Assemble if expression is greater than zero
IFLE Assemble if expression is less than or equal to zero
IFLT Assemble if expression is less than zero
IFNC Assemble if strings do not compare
IFNE Assemble if expression is not equal to zero

## C.3.6 Listing Control Directives

| OPT ABS | Select absolute MDOS-loadable object output |
| :--- | :--- |
| OPT CL | Print conditional assembly directives |
| OPT NOCL | Don't print conditional assembly directives |
| OPT CMO | Allow CMOS instructions STOP and WAIT (M6805 only) |
| OPT NOCMO | Don't allow CMOS instructions STOP and WAIT (M6805 only) |
| OPT CRE | Print cross reference table |
| OPT G | Print generated lines of FCB, FCC, and FDB directives |
| OPT NOG | Don't print generated lines of FDB, FCC, and FDB directives |
| OPT L | Print source listing from this point |
| OPT NOL | Inhibit printing of source listing from this point |
| OPT LLE = n | Change line length |
| OPT LOAD | Select absolute EXORciser-loadable object output |
| OPT M | Create object output in memory |
| OPT MC | Print macro calls |
| OPT NOMC | Don't print macro calls |
| OPT MD | Print macro definitions |
| OPT NOMD | Don't print macro definitions |
| OPT MEX | Print macro expansions |
| OPT NOMEX | Don't print macro expansions |
| OPT O | Create object output file |
| OPT NOO | Do not create object output file |
| OPT P = | Change page length |
| OPT NOP | Inhibit paging and printing of headings |
| OPT REL | Select relocatable object output |
| OPT S | Print symbol table |
| OPT SE | Print user-supplied sequence numbers |
| OPT U | Print unassembled code from conditional directives |
| OPT NOU | Don't print unassembled code from conditional directives |
| PAGE | Print subsequent statements on top of next page |
| SPC | Skip lines |
| TTL | Initialize heading for source listing |

# APPENDIX D INSTRUCTION SET DETAILED DEFINITION 

## D. 0 EXECUTABLE INSTRUCTIONS

## D. 1 INTRODUCTION

In the pages that follow this section, the various Accumulator and Memory operations, together with the respective Mnemonic, provides a heading for each of the executable instructions. The STOP and WAIT instructions apply only to the CMOS M146805 Family. The pages are arranged in alphabetical order of the Mnemonic. A brief description of the operation is provided along with other applicable pertinent information, including: condition code status; Boolean Formula; Source Forms; usable Addressing Modes; number of execution cycles (both M6805 and M146805 Families), number of bytes required; and the opcode for each usable Addressing Mode. Paragraph D. 2 contains a listing of the various nomeclature (abbreviations and signs) used in the operations.

## D. 2 NOMENCLATURE

The following nomenclature is used in the executable instructions which follow this paragraph.
(a) Operators:
( ) indirection. i.e., (SP) means the value pointed to by SP
$\leftarrow \quad$ is loaded with (read: 'gets')

- boolean AND
v boolean (inclusive) OR
$\oplus \quad$ boolean EXCLUSIVE OR
~ boolean NOT
- $\quad$ negation (two's complement)
(b) Registers in the MPU:

ACCA Accumulator
CC Condition Code Register
$\mathrm{X} \quad$ Index Register
PC Program Counter
PCH Program Counter High Byte
PCL Program Counter Low Byte
SP Stack Pointer
(c) Memory and Addressing:

M Contents of any memory location (one byte)
Rel Relative address (i.e., the two's complement number stored in the second byte of machine code in a branch instruction.)
(d) Bits in the Condition Code Register:

C Carry/Borrow, Bit 0
Z Zero Indicator, Bit 1
N Negative Indicator, Bit 2
I Interrupt Mask, Bit 3
H Half Carry Indicator, Bit 4
(e) Status of Individual Bits BEFORE Execution of an Instruction

An $\quad$ Bit $n$ of ACCA ( $\mathrm{n}=7,6,5,4,3,2,1,0$ )
Xn $\quad$ Bit $n$ of $X(n=7,6,5,4,3,2,1,0)$
$\mathrm{Mn} \quad$ Bit n of $\mathrm{M}(\mathrm{n}=7,6,5,4,3,2,1,0)$. In read/modify/write instructions, Mn is used to represent bit n of $\mathrm{M}, \mathrm{A}$ or X .
(f) Status of Individual Bits AFTER Execution of an Instruction:
$\mathrm{Rn} \quad$ Bit n of the result $(\mathrm{n}=7,6,5,4,3,2,1,0)$
(g) Source Forms:

P Operands with IMMediate, DIRect, EXTended and INDexed (0, 1, 2 byte offset) addressing modes
Q Operands with DIRect, INDexed (0 and 1 byte offset) addressing modes
dd Relative operands
DR Operands with DIRect addressing mode only.
(h) iff
abbreviation for if-and-only-if.

Operation: $\quad$ ACCA $-\mathrm{ACCA}+\mathrm{M}+\mathrm{C}$
Description: Adds the contents of the C bit to the sum of the contents of ACCA and M, and places the result in ACCA.

## Condition

Codes:
H: Set if there was a carry from bit 3; cleared otherwise.
I: Not affected.
$\mathrm{N}: \quad$ Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Set if there was a carry from the most significant bit of the result; cleared otherwise.

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{H}=\mathrm{A} 3 \cdot \mathrm{M} 3 \mathrm{vM} 3 \cdot \mathrm{R} 3 \mathrm{vR} 3 \cdot \mathrm{~A} 3 \\
& \mathrm{~N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{A} 7 \cdot \mathrm{M} 7 \mathrm{vM} 7 \cdot \mathrm{R} 7 \mathrm{vR} 7 \cdot \mathrm{~A} 7
\end{aligned}
$$

Source
Form(s): $\quad$ ADC $\mathbf{P}$

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS |  |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | A9 |
| Immediate | 2 | 3 | 2 | B9 |
| Direct | 4 | 4 | 3 | C9 |
| Extended | 5 | 3 | 1 | F9 |
| Indexed 0 Offset | 4 | 3 | 2 | E9 |
| Indexed 1-Byte | 5 | 4 | 3 | D9 |

Operation: $\quad$ ACCA $-\mathrm{ACCA}+\mathrm{M}$
Description: Adds the contents of ACCA and the contents of $M$ and places the result in ACCA.

## Condition

Codes:
H: Set if there was a carry from bit 3; cleared otherwise.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Set if there was a carry from the most significant bit of the result; cleared otherwise.

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{H}=\mathrm{A} 3 \cdot \mathrm{M} 3 \mathrm{vM} 3 \cdot \mathrm{R} 3 \mathrm{vR} 3 \cdot \mathrm{~A} 3 \\
& \mathrm{~N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{A} 7 \cdot \mathrm{M} 7 \mathrm{vM} 7 \cdot \overline{\mathrm{R} 7 \mathrm{v} 7} \cdot \mathrm{~A} 7
\end{aligned}
$$

## Source

Form(s): ADD P

|  | Cycles |  | Bddressing Mode | HMOS |
| :--- | :---: | :---: | :---: | :---: |
| CMOS | Opcode |  |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  | 2 | AB |
| Immediate | 2 | 2 | 2 | BB |
| Direct | 4 | 3 | 2 | CB |
| Extended | 5 | 4 | 3 | FB |
| Indexed 0 Offset | 4 | 3 | 1 | 2 |

Operation: $\quad$ ACCA - ACCA.$M$
Description: Performs logical AND between the contents of ACCA and the contents of $M$ and places the result in ACCA. Each bit of ACCA after the operation will be the logical AND result of the corresponding bits of M and of ACCA before the operation.

Condition
Codes: H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Not affected.

Boolean Formulae for Condition Codes:
$\mathrm{N}=\mathrm{R} 7$
$\mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}$
Source
Form(s): AND P

|  | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS | Bytes | Opcode |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | A4 |
| Immediate | 2 | 2 | 2 | B4 |
| Direct | 4 | 3 | 3 | C4 |
| Extended | 5 | 4 | 1 | F4 |
| Indexed 0 Offset | 4 | 3 | 2 | E4 |
| Indexed 1-Byte | 5 | 4 | 3 | D4 |

Operation:


Description: Shifts all bits of ACCA, X or M one place to the left. Bit 0 is loaded with a zero. The C bit is loaded from the most significant bit of ACCA, X or M .

## Condition

## Codes:

H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Set if, before the operation, the most significant bit of ACCA, X or M was set; cleared otherwise.

Boolean Formulae for Condition Codes:
$\mathrm{N}=\mathrm{R} 7$
$\mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}$
$\mathrm{C}=\mathrm{M} 7$

Comments: Same opcode as LSL

Source
Form(s): ASL Q, ASLA, ASLX

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :---: | :---: | :---: | :---: | :---: |
|  | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator | 4 | 3 | 1 | 48 |
| Index Register | 4 | 3 | 1 | 58 |
| Immediate |  |  |  |  |
| Direct | 6 | 5 | 2 | 38 |
| Extended |  |  |  |  |
| Indexed 0 Offset | 6 | 5 | 1 | 78 |
| Indexed 1-Byte | 7 | 6 | 2 | 68 |
| Indexed 2-Byte |  |  |  |  |

Operation:


Description: Shifts all bits of ACCA, X or $\mathbf{M}$ one place to the right. Bit 7 is held constant. Bit 0 is loaded into the C bit.

## Condition

Codes:
H: Not affected.
I: Not affected.
$\mathrm{N}: \quad$ Set if the most significant bit of the result is set; cleared otherwise.
Z: $\quad$ Set if all bits of the result are cleared; cleared otherwise.
C: $\quad$ Set if, before the operation, the least significant bit of ACCA, X or M was set; cleared otherwise.

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{M} 0
\end{aligned}
$$

Source
Form(s): ASR Q, ASRA, ASRX

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS |  |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator | 4 | 3 | 1 | 47 |
| Index Register | 4 | 3 | 1 | 57 |
| Immediate |  |  |  |  |
| Direct <br> Extended | 6 | 5 | 2 | 37 |
| Indexed 0 Offset <br> Indexed 1-Byte | 6 | 5 | 1 | 77 |
| Indexed 2-Byte | 7 | 6 | 2 | 67 |
|  |  |  |  |  |

## Branch if Carry Clear

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $\mathrm{C}=0$
Description: Tests the state of the C bit and causes a branch iff C is clear. See BRA instruction for further details of the execution of the branch.

## Condition

Codes: Not affected.
Comments: Same opcode as BHS

## Source <br> Form(s): BCC dd

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent |  | CMOS |  |  |
| Relative | 4 | 3 | 2 | 24 |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

BCLR n

Operation: $\quad \mathrm{Mn}-0$
Description: Clear bit $n(n=0,7)$ in location $M$. All other bits in $M$ are unaffected.
Condition
Codes: Not affected.
Source
Form(s): BCLR n, DR

| Addressing Mode | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS | Bytes | Opcode |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  | 5 | 2 | $11+2 \bullet n$ |
| Direct | 7 | 5 |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $\mathrm{C}=1$
Description: Tests the state of the C bit and causes a branch iff C is set. See BRA instruction for further details of the execution of the branch.

Condition
Codes: Not affected.
Comments: Same opcode as BLO
Source
Form(s): $\quad$ BCS dd

| Addressing Mode | Cycles |  | ByOS | CMOS |
| :--- | :---: | :---: | :---: | :---: | Opcode

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $\mathrm{Z}=1$
Description: Tests the state of the Z bit and causes a branch iff Z is set. Following a compare or subtract instruction BEQ will cause a branch if the arguments were equal. See BRA instruction for further details of the execution of the branch.

## Condition

Codes:
Not affected.
Source
Form(s): BEQ dd

| Addressing Mode | Cycles |  | ByOS | CMOS |
| :--- | :---: | :---: | :---: | :---: | Opcode

Operation: $\quad \mathrm{PC}-\mathrm{PC}+0002+$ Rel iff $\mathrm{H}=0$
Description: Tests the state of the H bit and causes a branch iff H is clear. See BRA instruction for further details of the execution of the branch.

## Condition

Codes: Not affected.

## Source

Form(s): $\quad$ BHCC dd

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS |  |  |  |
| Inherent |  |  | 2 | 28 |
| Relative | 4 | 3 | 2 |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $\mathrm{H}=1$
Description: Tests the state of the H bit and causes a branch iff H is set. See BRA instruction for further details of the execution of the branch.

## Condition

Codes:
Not affected.
Source
Form(s): $\quad$ BHCS dd

| Addressing Mode | Cycles |  | BMOS | CMOS |
| :--- | :---: | :---: | :---: | :---: | Opcode

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $(\mathrm{C} v \mathrm{Z})=0$

> i.e., if ACCA > M (unsigned binary numbers)

Description: Causes a branch iff both C and Z are zero. If the BHI instruction is executed immediately after execution of either of the CMP or SUB instructions, the branch will occur if and only if the unsigned binary number represented by the minuend (i.e., ACCA) was greater than the unsigned binary number represented by the subtrahend (i.e., M). See BRA instruction for further details of the execution of the branch.

Condition
Codes: Not affected.
Source
Form(s): BHI dd

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | CMOS |  |  |  |
| Relative | 4 | 3 | 2 | 22 |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $\mathrm{C}=0$
Description: Following an unsigned compare or subtract, BHS will cause a branch iff the register was higher than or the same as the location in memory. See BRA instruction for further details of the execution of the branch.

## Condition

Codes:
Comments: Same opcode as BCC
Source
Form(s): BHS dd

| Addressing Mode | Cycles |  | By | CMOS |
| :--- | :---: | :---: | :---: | :---: | Opcode

Operation: $\quad \mathrm{PC}-\mathrm{PC}+0002+$ Rel iff INT $=1$
Description: Tests the state of the external interrupt pin and branches iff it is high. See BRA instruction for further details of the execution of the branch.

## Condition

Codes:
Not affected.

Comments: In systems not using interrupts, this instruction and BIL can be used to create an extra I/O input bit. This instruction does NOT test the state of the interrupt mask bit nor does it indicate whether an interrupt is pending. All it does is indicate whether the INT line is high.

Source
Form(s): BIH dd

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | CMOS |  |  |  |
| Relative | 4 | 3 | 2 | 2F |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC}-\mathrm{PC}+0002+$ Rel iff INT $=0$
Description: Tests the state of the external interrupt pin and branches iff it is low. See BRA instruction for further details of the execution of the branch.

## Condition

Codes: Not affected.
Comments: In systems not using interrupts, this instruction and BIH can be used to create an extra I/O input bit. This instruction does NOT test the state of the interrupt mask bit nor does it indicate whether an interrupt is pending. All it does is indicate whether the INT line is Low.

## Source

Form(s):
BIL dd

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent |  | CMOS |  |  |
| Relative | 4 | 3 | 2 | 2E |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

## Operation: ACCA • M

Description: Performs the logical AND comparison of the contents of ACCA and the contents of M and modifies the condition codes accordingly. The contents of ACCA and M are unchanged.

## Condition

Codes:
H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result of the AND is set; cleared otherwise.
Z: Set if all bits of the result of the AND are cleared; cleared otherwise.
C: Not affected.
Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}
\end{aligned}
$$

## Source

Form(s): BIT P

| Addressing Mode | Cycles |  | BMOS | CMOS |
| :--- | :---: | :---: | :---: | :---: | Bytes $\quad$ Opcode

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $\mathrm{C}=1$
Description: Following a compare, BLO will branch iff the register was lower than the memory location. See BRA instruction for further details of the execution of the branch.

## Condition

Codes: Not affected.

Comments: Same opcode as BCS

## Source <br> Form(s): BLO dd

| Addressing Mode | Cycles |  | By | CMOS |
| :--- | :---: | :---: | :---: | :---: | Opcode

Branch iff Lower or Same

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $(\mathrm{C} v \mathrm{Z})=1$
i.e., if ACCA - M (unsigned binary numbers)

Description: Causes a branch if ( C is set) OR ( Z is set). If the BLS instruction is executed immediately after execution of either of the instructions CMP or SUB, the branch will occur if and only if the unsigned binary number represented by the minuend (i.e., ACCA) was less than or equal to the unsigned binary number represented by the subtrahend (i.e., M). See BRA instruction for further details of the execution of the branch.

## Condition

Codes:
Not affected.
Source
Form(s): BLS dd

|  | Cycles |  | Addressing Mode | HMOS |
| :--- | :---: | :---: | :---: | :---: |
| CMOS | Bytes | Opcode |  |  |
| Inherent |  |  |  |  |
| Relative | 4 | 3 | 2 | 23 |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC}-\mathrm{PC}+0002+$ Rel iff $\mathrm{I}=0$

Description: Tests the state of the I bit and causes a branch iff I is clear. See BRA instruction for further details of the execution of the branch.

Condition
Codes: Not affected.

Comments: This instruction does NOT branch on the condition of the external interrupt line. The test is performed only on the interrupt mask bit.

Source
Form(s): $\quad$ BMC dd

Addressing Mode
Inherent
Relative
Accumulator
Index Register
Immediate
Direct
Extended
Indexed 0 Offset
Indexed 1-Byte
Indexed 2-Byte


43

Bytes Opcode

2 2C

Branch if Minus

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $\mathrm{N}=1$

Description: Tests the state of the $\mathbf{N}$ bit and causes a branch iff N is set. See BRA instruction for further details of the execution of the branch.

## Condition

Codes: Not affected.

Source
Form(s) BMI dd

| Addressing Mode | Cycles |  | ByOS | CMOS |
| :--- | :---: | :---: | :---: | :---: | Opcode

```
Operation: }\quad\textrm{PC}\leftarrow\textrm{PC}+0002+\mathrm{ Rel iff I = 1
```

Description: Tests the state of the I bit and causes a branch iff I is set. See BRA instruction for further details of the execution of the branch.

## Condition

Codes: Not affected.
Comments: This instruction does NOT branch on the condition of the external interrupt line.
The test is performed only on the interrupt mask bit.
Source
Form(s): BMS dd

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent |  |  |  |  |
| Relative | 4 | 3 | 2 | 2D |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel iff $\mathrm{Z}=0$
Description: Tests the state of the Z bit and causes a branch iff Z is clear. Following a compare or subtract instruction BNE will cause a branch if the arguments were different. See BRA instruction for further details of the execution of the branch.

## Condition

Codes:
Not affected.
Source
Form(s): BNE dd

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent |  |  |  |  |
| Relative | 4 | 3 | 2 | 26 |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Description: Tests the state of the N bit and causes a branch iff N is clear. See BRA instruction for further details of the execution of the branch.

## Condition

Codes: Not affected.
Source
Form(s): BPL dd

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | CMOS |  |  |  |
| Relative | 4 | 3 | 2 | 2A |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0002+$ Rel
Description: Unconditional branch to the address given by the foregoing formula, in which Rel is the relative address stored as a two's complement number in the second byte of machine code corresponding to the branch instruction.

NOTE: The source program specifies the destination of any branch instruction by its absolute address, either as a numerical value or as a symbol or expression which can be evaluated by the assembler. The assembler obtains the relative address Rel from the absolute address and the current value of the program counter.

Condition
Codes:
Not affected.
Source
Form(s): BRA dd

| Addressing Mode | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS | Bytes | Opcode |  |
| Inherent |  | 3 | 2 | 20 |
| Relative | 4 | 3 |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

## BRCLR n

Operation: $\quad \mathrm{PC}-\mathrm{PC}+0003+$ Rel iff bit n of M is zero

Description: Tests bit $n(n=0,7)$ of location $M$ and branches iff the bit is clear.

## Condition

Codes: H: Not affected.
I: Not affected.
$\mathrm{N}: \quad$ Not affected.
Z: Not affected.
C: $\quad$ Set if $\mathrm{Mn}=1$; cleared otherwise.
Boolean Formulae for Condition Codes:
$\mathrm{C}=\mathrm{Mn}$
Comments: The C bit is set to the state of the bit tested. Used with an appropriate rotate instruction, this instruction is an easy way to do serial to parallel conversions.

Source
Form(s): BRCLR n, DR, dd

| Addressing Mode | Cycles |  | BMOS | CMOS |
| :--- | :---: | :---: | :---: | :---: | Bytes | Opcode |
| :---: |
| Inherent |

Branch Never
BRN

Description: Never branches. Branch never is a 2 byte 4 cycle NOP.
Condition
Codes:
Not affected.
Comments: BRN is included here to demonstrate the nature of branches on the M6805 Family. Each branch is matched with an inverse that varies only in the least significant bit of the opcode. BRN is the inverse of BRA. This instruction may have some use during program debugging.

Source
Form(s): BRN dd

| Addressing Mode | Cycles |  | ByOs | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent |  |  |  |  |
| Relative | 4 | 3 | 2 | 21 |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC} \leftarrow \mathrm{PC}+0003+$ Rel iff Bit n of M is not zero
Description: Tests bit $\mathrm{n}(\mathrm{n}=0,7)$ of location M and branches iff the bit is set.
Condition
Codes:
H: Not affected.
I: Not affected.
$\mathrm{N}: \quad$ Not affected.
Z: Not affected.
C: $\quad$ Set if $\mathrm{Mn}=1$; cleared otherwise.
Boolean Formulae for Condition Codes:

$$
\mathrm{C}=\mathrm{Mn}
$$

Comments: The C bit is set to the state of the bit tested. Used with an appropriate rotate instruction, this instruction is an easy way to provide serial to parallel conversions.

Source
Form(s): BRSET n, DR, dd

| Addressing Mode | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS | Bytes | Opcode |  |
| Inherent |  |  |  |  |
| Relative | 10 | 5 | 3 | $2 \bullet \mathrm{n}$ |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |

Operation: $\quad \mathrm{Mn}-1$
Description: Set bit $\mathrm{n}(\mathrm{n}=0,7)$ in location M . All other bits in M are unaffected.
Condition
Codes:
Not affected.

Source
Form(s): $\quad$ BSET n, DR

| Addressing Modes | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS | Bytes | Opcode |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate | 7 | 5 | 2 | $10+2 \bullet n$ |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |

Operation: $\quad \mathrm{PC}-\mathrm{PC}+0002$
(SP) -PCL ; SP $-\mathrm{SP}-0001$
$(S P) \leftarrow P C H ; S P-S P-0001$
$\mathrm{PC}-\mathrm{PC}+\mathrm{Rel}$

Description: The program counter is incremented by 2. The least (low) significant byte of the program counter contents is pushed onto the stack. The stack pointer is then decremented (by one). The most (high) signficant byte of the program counter contents is then pushed onto the stack. Unused bits in the Program Counter high byte are stored as 1's on the stack. The stack pointer is again decremented (by one). A branch then occurs to the location specified by the relative offset. See the BRA instruction for details of the branch execution.

Condition
Codes: Not affected.

Source
Form(s): BSR dd

| Addressing Mode | Cycles |  | By | CMOS |
| :--- | :---: | :---: | :---: | :---: | Opcos $\quad$ Opcode

## Clear Carry Bit

Operation: $\quad$ C bit -0
Description: Clears the carry bit in the processor condition code register.

Condition
Codes:

H: Not affected.
I: Not affected.
N: Not affected.
Z: Not affected.
C: Cleared.

Boolean Formulae for Condition Codes:
$\mathrm{C}=0$

Source
Form(s):
CLC

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :---: | :---: | :---: | :---: | :---: |
|  | HMOS | CMOS |  |  |
| Inherent | 2 | 2 | 1 | 98 |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad$ I bit -0
Description: Clears the interrupt mask bit in the processor condition code register. This enables the microprocessor to service interrupts. Interrupts that were pending while the I bit was set will now begin to have effect.

## Condition

H: Not affected.
I: Cleared
N: Not affected.
Z: Not affected.
C: Not affected.

## Boolean Formulae for Condition Codes:

$\mathrm{I}=0$
Source
Form(s)
CLI

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | HMOS | CMOS | By | ( |
| Inelative |  | 2 | 1 | 9 A |
| Relater |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Registers |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |

Clear

Operation: $\quad \mathrm{X}-00$ or, ACCA - 00 or, $\mathrm{M} \leftarrow \mathbf{0 0}$

Description: The contents of ACCA, X or M are replaced with zeroes.

## Condition

Codes:
H: Not affected.
I: Not affected.
$\mathrm{N}: \quad$ Cleared.
Z: Set.
C: Not affected.
Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=0 \\
& \mathrm{Z}=1
\end{aligned}
$$

Source
Form(s): CLR Q, CLRA, CLRX

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS |  |  |  |
| Inherent |  |  |  |  |
| Relative |  | 3 | 1 | 4 F |
| Accumulator | 4 | 3 | 1 | 5 F |
| Index Register | 4 |  |  |  |
| Immediate |  | 5 | 2 | 3 F |
| Direct | 6 |  |  |  |
| Extended | 6 | 5 | 1 | 7 F |
| Indexed 0 Offset | 7 | 6 | 2 | 6 F |
| Indexed 1-Byte |  |  |  |  |

Operation: ACCA - M

Description: Compares the contents of ACCA and the contents of $M$ and sets the condition codes, which may then be used for controlling the conditional branches. Both operands are unaffected.

## Condition

## Codes:

H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result of the subtraction is set; cleared otherwise.
Z: Set if all bits of the result of the subtraction are cleared; cleared otherwise.
C: Set if the absolute value of the contents of memory is larger than the absolute value of the accumulator; cleared otherwise.

Boolean Formulae for Condition Codes:

```
N = R7
Z = \overline{R7}}\cdot\overline{\textrm{R}6}\cdot\overline{\textrm{R}5}\cdot\overline{\textrm{R}4}\cdot\overline{\textrm{R}}\cdot\cdot\overline{\textrm{R}2}\cdot\overline{\textrm{R}1}\cdot\overline{\textrm{R}0
C=A7•M7vM7.\overline{R7}v\overline{R7}\cdotA7
```

Source
Form(s): CMP P

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | A1 |
| Immediate | 2 | 3 | 2 | B1 |
| Direct | 4 | 3 | 3 | C1 |
| Extended | 5 | 4 | 1 | F1 |
| Indexed 0 Offset | 4 | 3 | 2 | E1 |
| Indexed 1-Byte | 5 | 4 | 3 | D1 |

Complement

Operation: $\quad X-\sim X=\$ F F-X$ or,
ACCA $-\sim$ ACCA $=\$ F F-$ ACCA or, $\mathbf{M} \leftarrow \sim \mathbf{M}=\$ F F-M$

Description: Replaces the contents of ACCA, X or M with the one's complement. Each bit of the operand is replaced with the complement of that bit.

## Condition

Codes:
H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Set.
Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=1
\end{aligned}
$$

Source
Form(s): COM Q, COMA, COMX

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  | 3 | 1 | 43 |
| Accumulator | 4 | 3 | 1 | 53 |
| Index Register | 4 |  |  |  |
| Immediate |  | 5 | 2 | 33 |
| Direct | 6 |  |  |  |
| Extended |  | 5 | 1 | 73 |
| Indexed 0 Offset | 6 | 6 | 2 | 63 |
| Indexed 1-Byte | 7 |  |  |  |

Operation: $\quad \mathrm{X}-\mathrm{M}$
Description: Compares the contents of X to the contents of M and sets the condition codes, which may then be used for controlling the conditional branches. Both operands are unaffected.

## Condition

 Codes:H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result of the subtraction is set; cleared otherwise.
Z: Set if all bits of the result of the subtraction are cleared; cleared otherwise.
C: Set if the absolute value of the contents of memory is larger than the absolute value of the index register; cleared otherwise.

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\frac{\mathrm{R} 7}{\mathrm{Z}}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{X} 7 \cdot \mathrm{M} 7 \mathrm{vM} 7 \cdot \overline{\mathrm{R} 7} \overline{\mathrm{R} 7} \cdot \mathrm{X} 7
\end{aligned}
$$

## Source

Form(s): CPX P

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS |  |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | A3 |
| Immediate | 2 | 3 | 2 | B3 |
| Direct | 4 | 4 | 3 | C3 |
| Extended | 5 | 3 | 1 | F3 |
| Indexed 0 Offset | 4 | 4 | 2 | E3 |
| Indexed 1-Byte | 5 | 5 | 3 | D3 |

Operation: $\quad \mathrm{X}-\mathrm{X}$-01 or, ACCA - ACCA-01 or, $\mathbf{M}-\mathrm{M}-01$

Description: Subtract one from the contents of ACCA, X or M . The N and Z bits are set or reset according to the result of this operation. The C bit is not affected by this operation.

## Condition

Codes: H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Not affected.
Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}
\end{aligned}
$$

Source
Form(s): DEC Q, DECA, DECX, DEX

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative | 4 | 3 | 1 | 4 A |
| Accumulator | 4 | 3 | 1 | 5 A |
| Index Register |  |  |  |  |
| Immediate | 6 | 5 | 2 | $3 A$ |
| Direct |  |  |  |  |
| Extended | 7 | 6 | 1 | $7 A$ |
| Indexed 0 Offset | 6 | 2 | $6 A$ |  | | Indexed 1-Byte |
| :--- |
| Indexed 2-Byte |

Operation: $\quad$ ACCA $-\mathrm{ACCA} \oplus \mathrm{M}$
Description: Performs the logical EXCLUSIVE OR between the contents of ACCA and the contents of M, and places the result in ACCA. Each bit of ACCA after the operation will be the logical EXCUSIVE OR of the corresponding bit of $M$ and ACCA before the operation.

## Condition

Codes:
H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Not affected.
Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}
\end{aligned}
$$

Source
Form(s): EOR P

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | A8 |
| Immediate | 2 | 3 | 2 | B8 |
| Direct | 4 | 4 | 3 | C8 |
| Extended | 5 | 3 | 1 | F8 |
| Indexed 0 Offset | 4 | 3 | 2 | E8 |
| Indexed 1-Byte | 5 | 4 | 3 | D8 |
| Indexed 2-Byte | 6 | 5 |  |  |

Operation: $\quad X-X+01$ or,
$\mathrm{ACCA}-\mathrm{ACCA}+01$ or,
$\mathbf{M} \leftarrow \mathbf{M}+01$
Description: Add one to the contents of ACCA, X or M . The N and Z bits are set or reset according to the result of this operation. The C bit is not affected by this operation.

## Condition

Codes: H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Not affected.
Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}
\end{aligned}
$$

Source
Form(s): INC Q, INCA, INCX, INX

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :---: | :---: | :---: | :---: | :---: |
|  | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator | 4 | 3 | 1 | 4C |
| Index Register | 4 | 3 | 1 | 5 C |
| Immediate |  |  |  |  |
| Direct | 6 | 5 | 2 | 3C |
| Extended |  |  |  |  |
| Indexed 0 Offset | 6 | 5 | 1 | 7C |
| Indexed 1-Byte | 7 | 6 | 2 | 6 C |
| Indexed 2-Byte |  |  |  |  |

Jump

Operation: PC - effective address
Description: A jump occurs to the instruction stored at the effective address. The effective address is obtained according to the rules for EXTended, DIRect or INDexed addressing.

Condition
Codes:
Not affected.

Source
Form(s): JMP P

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct | 3 | 2 | 2 | BC |
| Extended | 4 | 3 | 3 | CC |
| Indexed 0 Offset | 3 | 2 | 1 | FC |
| Indexed 1-Byte | 4 | 3 | 2 | EC |
| Indexed 2-Byte | 5 | 4 | 3 | DC |

Operation: $\quad \mathrm{PC}-\mathrm{PC}+\mathrm{N}$
(SP) - PCL; SP $-\mathrm{SP}-0001$
$(S P)-\mathrm{PCH} ; \mathrm{SP}-\mathrm{SP}-0001$
$\mathrm{PC} \leftarrow$ effective address

Description: The program counter is incremented by $\mathbf{N}(\mathbf{N}=1,2$ or 3 depending on the addressing mode), and is then pushed onto the stack (least significant byte first). Unused bits in the Program Counter high byte are stored as 1's on the stack. The stack pointer points to the next empty location on the stack. A jump occurs to the instruction stored at the effective address. The effective address is obtained according to the rules for EXTended, DIRect, or INDexed addressing.

Condition
Codes: Not affected.
Source
Form(s): JSR P

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS |  |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  | 2 | BD |
| Direct | 7 | 5 | 3 | CD |
| Extended | 8 | 6 | 1 | FD |
| Indexed 0 Offset | 7 | 5 | 2 | ED |
| Indexed 1-Byte | 8 | 6 | 3 | DD |
| Indexed 2-Byte | 9 | 7 | 3 |  |

Operation: $\quad$ ACCA $-M$
Description: Loads the contents of memory into the accumulator. The condition codes are set according to the data.

## Condition

## Codes:

H: Not affected.
I: Not affected.
N : Set if the most significant bit of the accumulator is set; cleared otherwise.
Z: Set if all bits of the accumulator are cleared; cleared otherwise.
C : Not affected.
Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}
\end{aligned}
$$

Source
Form(s): LDA P

| Addressing Mode | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS | Bytes | Opcode |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | A6 |
| Immediate | 2 | 3 | 2 | B6 |
| Direct | 4 | 4 | 3 | C6 |
| Extended | 5 | 3 | 1 | F6 |
| Indexed 0 Offset | 4 | 4 | 2 | E6 |
| Indexed 1-Byte | 5 | 4 | 3 | D6 |

Operation: $\quad \mathbf{X}-\mathbf{M}$
Description: Loads the contents of memory into the index register. The condition codes are set according to the data.

## Condition

Codes: H: Not affected.
I: Not affected.
N : $\quad$ Set if the most significant bit of the index register is set; cleared otherwise.
Z: Set if all bits of the index register are cleared; cleared otherwise.
C: Not affected.

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\frac{\mathrm{R} 7}{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{Z}=\overline{2}
\end{aligned}
$$

Source
Form(s): LDX P

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | AE |
| Immediate | 2 | 3 | 2 | BE |
| Direct | 4 | 3 | 3 | CE |
| Extended | 5 | 4 | 1 | FE |
| Indexed 0 Offset | 4 | 3 | 2 | EE |
| Indexed 1-Byte | 5 | 4 | 2 |  |

Operation:


Description: Shifts all bits of the ACCA, X or M one place to the left. Bit 0 is loaded with a zero. The C bit is loaded from the most signficant bit of ACCA, X or M .

Condition
Codes:
H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Set if, before the operation, the most significant bit of ACCA, X or M was set; cleared otherwise.

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{M} 7
\end{aligned}
$$

Comments: Same as ASL
Source
Form(s): LSL Q, LSLA, LSLX

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  | 3 | 1 | 48 |
| Accumulator | 4 | 3 | 1 | 58 |
| Index Register | 4 |  |  |  |
| Immediate |  | 5 | 2 | 38 |
| Direct | 6 |  |  |  |
| Extended |  | 5 | 1 | 78 |
| Indexed 0 Offset | 6 | 6 | 2 | 68 |
| Indexed 1-Byte | 7 |  |  |  |
| Indexed 2-Byte |  |  |  |  |

## Logical Shift Right

Operation:


Description: Shifts all bits of ACCA, X or $M$ one place to the right. Bit 7 is loaded with a zero. Bit 0 is loaded into the C bit.

## Condition

Codes:
H: Not affected.
I: Not affected.
$\mathrm{N}: \quad$ Cleared.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Set if, before the operation, the least significant bit of ACCA, X or M was set; cleared otherwise.

## Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=0 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{M} 0
\end{aligned}
$$

## Source

Form(s): LSR Q, LSRA, LSRX

| Addressing Mode | Cycles |  | ByOS | CMOS |
| :--- | :---: | :---: | :---: | :---: | Bytes | Opcode- |
| :---: |
| Inherent |
| Relative |

## NEG

## Negate

Operation: $\quad-\mathrm{X} \rightarrow \mathrm{X}=00-\mathrm{X}$ or,

- ACCA $\rightarrow$ ACCA $=00-$ ACCA or,
$-\mathrm{M} \rightarrow \mathrm{M}=\mathbf{0 0}-\mathrm{M}$
Description: Replaces the contents of ACCA, X or M with its two's complement. Note that $\$ 80$ is left unchanged.

Condition
Codes:
H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C : Set if there would be a borrow in the implied subtraction from zero; the C bit will be set in all cases except when the contents of ACCA, X or M before the NEG is 00 .

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{R} 7 \mathrm{R} 6 \mathrm{R} 5 \mathrm{R} 4 \mathrm{R} 3 \mathrm{R} 2 \mathrm{vR} 1 \mathrm{R} 0
\end{aligned}
$$

Source
Form(s): NEG Q, NEGA, NEGX

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS |  |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  | 40 |
| Accumulator | 4 | 3 | 1 | 50 |
| Index Register | 4 | 3 | 1 |  |
| Immediate |  |  |  |  |
| Direct | 6 | 5 | 2 | 30 |
| Extended |  |  | 1 | 70 |
| Indexed 0 Offset | 6 | 5 | 1 | 60 |
| Indexed 1-Byte | 7 | 6 | 2 |  |
| Indexed 2-Byte |  |  |  |  |

Description: This is a single-byte instruction which causes only the program counter to be incremented. No other registers are changed.

## Condition

Codes:
Not affected.
Source
Form(s): NOP

| Addressing Mode | Cycles |  | ByOs | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | $\mathbf{2}$ | $\mathbf{2}$ | 1 | 9D |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: ACCA - ACCA V M
Description: Performs logical OR between the contents of ACCA and the contents of $M$ and place the result in ACCA. Each bit of ACCA after the operation will be the logical (inclusive) OR result of the corresponding bits of $M$ and ACCA before the operation.

## Condition

Codes:
H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Not affected.
Boolean Formulae for Condition Codes:
$\mathrm{N}=\mathrm{R} 7$
$\mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}$

Source
Form(s): ORA P

| Addressing Mode | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS | Bytes | Opcode |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | AA |
| Immediate | 2 | 2 | 2 | BA |
| Direct | 4 | 3 | 3 | CA |
| Extended | 5 | 4 | 1 | FA |
| Indexed 0 Offset | 4 | 3 | 2 | EA |
| Indexed 1-Byte | 5 | 4 | 3 | DA |



Description: Shifts all bits of the ACCA, X or M one place to the left. Bit 0 is loaded from the C bit. The C bit is loaded from the most significant bit of ACCA, X or M .

Condition
Codes:
H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Set if, before the operation, the most significant bit of ACCA, X or M was set; cleared otherwise.

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{M} 7
\end{aligned}
$$

Source
Form(s): ROL Q, ROLA, ROLX

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative | 4 | 3 | 1 | 49 |
| Accumulator | 4 | 3 | 1 | 59 |
| Index Register |  |  |  |  |
| Immediate | 6 | 5 | 2 | 39 |
| Direct |  |  |  |  |
| Extended | 7 | 6 | 1 | 79 |
| Indexed 0 Offset | 6 | 2 | 69 |  |
| Indexed 1-Byte | 7 |  |  |  |

Operation:


Description: Shifts all bits of ACCA, X or M one place to the right. Bit 7 is loaded from the $\mathbf{C}$ bit. Bit 0 is loaded into the C bit.

## Condition

Codes: H: Not affected.
I: Not affected.
$\mathrm{N}: \quad$ Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: $\quad$ Set if, before the operation, the least significant bit of ACCA, X or M was set; cleared otherwise.

## Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\mathrm{R} 7 \\
& \mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0} \\
& \mathrm{C}=\mathrm{M} 0
\end{aligned}
$$

Source
Form(s): ROR Q, RORA, RORX

| Addressing Mode | Cycles |  | ByItes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent |  |  |  |  |
| Relative | 4 | 3 | 1 | 46 |
| Accumulator | 4 | 3 | 1 | 56 |
| Index Register |  |  |  |  |
| Immediate | 6 | 5 | 2 | 36 |
| Direct <br> Extended | 6 | 5 | 1 | 76 |
| Indexed 0 Offset <br> Indexed 1-Byte <br> Indexed 2-Byte | 7 | 6 | 2 | 66 |
|  |  |  |  |  |

Operation: $\quad$ SP $\leftarrow \$ 7$
Description: Resets the stack pointer to the top of the stack.
Condition Codes:

Not affected.

Source
Form(s): RSP

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | HMOS | CMOS | Byde | 2 |
| Relative |  |  | 1 | 9C |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{SP} \leftarrow \mathrm{SP}+0001$; $\mathrm{CC} \leftarrow(\mathrm{SP})$
$\mathrm{SP} \leftarrow \mathrm{SP}+0001 ; \mathrm{ACCA}-(\mathrm{SP})$
SP $-\mathrm{SP}+0001 ; \mathrm{X}-(\mathrm{SP})$
SP - SP + $0001 ;$ PCH $-(\mathrm{SP})$
$S P-S P+0001 ; P C L-(S P)$

Description: The Condition Codes, Accumulator, Index Register and the Program Counter are restored according to the state previously saved on the stack. Note that the interrupt mask bit (I bit) will be reset if and only if the corresponding bit stored on the stack is zero.

## Condition

Codes:
Set or cleared according to the first byte pulled from the stack.

## Source

Form(s): RTI

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherens | HMOS | CMOS | Mode | 9 |
| Inherint |  |  | 1 | 80 |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad \mathrm{SP} \leftarrow \mathrm{SP}+0001 ; \mathrm{PCH} \leftarrow(\mathrm{SP})$
$\mathrm{SP}-\mathrm{SP}+0001 ; \mathrm{PCL}-(\mathrm{SP})$
Description: The stack pointer is incremented (by one). The contents of the byte of memory, pointed to by the stack pointer, are loaded into the high byte of the program counter. The stack pointer is again incremented (by one). The byte pointed to by the stack pointer is loaded into the low byte of the program counter.

## Condition

Codes: Not affected.
Source
Form(s): RTS

| Addressing Mode | Cycles |  | ByOs | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | 6 | 6 | 1 | 81 |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

Subtract with Carry

Operation: $\quad$ ACCA - ACCA $-\mathrm{M}-\mathrm{C}$
Description: Subtracts the contents of $M$ and $C$ from the contents of ACCA, and places the result in ACCA.

## Condition

Codes:
H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the result are cleared; cleared otherwise.
C: Set if the absolute value of the contents of memory plus the previous carry is larger than the absolute value of the accumulator; cleared otherwise.

## Boolean Formulae for Condition Codes:

$\mathrm{N}=\mathrm{R} 7$
$\mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}$
$\mathrm{C}=\mathrm{A} 7 \cdot \mathrm{M} 7 \mathrm{vM} 7 \cdot \overline{\mathrm{R} 7} \mathrm{v} \overline{\mathrm{R} 7} \cdot \mathrm{~A} 7$

Source
Form(s): $\quad$ SBC $\mathbf{P}$

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  | 2 | 2 | A2 |
| Immediate | 2 | 2 | 2 | B2 |
| Direct | 4 | 3 | 3 | C2 |
| Extended | 5 | 4 | 1 | F2 |
| Indexed 0 Offset | 4 | 3 | 2 | E2 |
| Indexed 1-Byte | 5 | 4 | 3 | D2 |

Operation: $\quad \mathrm{C}$ bit -1
Description: Sets the carry bit in the processor condition code register.
Condition
Codes:
H: Not affected.
I: Not affected.
N: Not affected.
Z: Not affected.
C: Set.

Boolean Formulae for Condition Codes:
$C=1$

Source
Form(s): SEC

|  | Cycles |  |  | Bytes |
| :--- | :---: | :---: | :---: | :---: | Opcode

Operation: $\quad$ I bit $\leftarrow 1$
Description: Sets the interrupt mask bit in the processor condition code register. The microprocessor is inhibited from servicing interrupts, and will continue with execution of the instructions of the program until the interrupt mask bit is cleared.

Condition
Codes: H: Not affected.
I: $\quad$ Set
N: Not Affected.
Z: Not affected.
C: Not affected.
Boolean Formulae for Condition Codes:
$\mathrm{I}=1$
Source
Form(s): SEI

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | HMOS | CMOS | Mode | 2 |
| Relative |  |  | 1 | 9B |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |

Operation: $\quad \mathbf{M}-\mathrm{ACCA}$

Description: Stores the contents of ACCA in memory. The contents of ACCA remain the same.

## Condition

Codes: H: Not affected.
I: Not affected.
$\mathrm{N}: \quad$ Set if the most significant bit of the accumulator is set; cleared otherwise.
Z: Set if all bits of the accumulator are clear; cleared otherwise.
C: Not Affected.

Boolean Formulae for Condition Codes:

$$
\begin{aligned}
& \mathrm{N}=\frac{\mathrm{A} 7}{} \\
& \mathrm{Z}=\overline{\mathrm{A} 7} \cdot \overline{\mathrm{~A} 6} \cdot \overline{\mathrm{~A} 5} \cdot \overline{\mathrm{~A} 4} \cdot \overline{\mathrm{~A} 3} \cdot \overline{\mathrm{~A} 2} \cdot \overline{\mathrm{~A} 1} \cdot \overline{\mathrm{~A} 0}
\end{aligned}
$$

Source
Form(s): STA P

| Addressing Mode | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS | Bytes | Opcode |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  | 2 | B7 |
| Direct | 5 | 4 | 2 | C7 |
| Extended | 6 | 5 | 3 | F7 |
| Indexed 0 Offset | 5 | 4 | 1 | F7 |
| Indexed 1-Byte | 6 | 5 | 2 | E7 |
| Indexed 2-Byte | 7 | 6 | 3 | D7 |

Description: Reduces power consumption by eliminating all dynamic power dissipation. Results in: (1) timer prescaler to clear; (2) disabling of timer interrupts (3) timer interrupt flag bit to clear; (4) external interrupt request enabling; and (5) inhibiting of oscillator.

When $\overline{\text { RESET }}$ or $\overline{\text { IRQ }}$ input goes low: (1) oscillator is enabled, (2) a delay of 1920 instruction cycles allows oscillator to stabilize, (3) the interrupt request vector is fetched, and (4) service routine is executed.

External interrupts are enabled following the RTI command.
Condition

## Codes:

H: Not Affected.
I: Cleared.
N: Not Affected.
Z: Not Affected.
C: Not Affected.

## Source

Form(s): STOP

|  | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS | By | (nherent |
| Relative | - | 2 | 1 | 8 E |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |

Operation: $\quad \mathbf{M} \leftarrow \mathbf{X}$
Description: Stores the contents of $\mathbf{X}$ in memory. The contents of $\mathbf{X}$ remain the same.

## Condition

Codes:
H: Not Affected.
I: Not affected.
N : Set if the most significant bit of the index register is set; cleared otherwise.
Z: Set if all bits of the index register are clear; cleared otherwise.
C: Not affected.

## Boolean Formulae for Condition Codes:

```
N = X7
Z}=\overline{\textrm{X}}\cdot\cdot\overline{\textrm{X}6}\cdot\overline{\textrm{X}5}\cdot\overline{\textrm{X}4}\cdot\overline{\textrm{X}}\cdot\vec{\textrm{X}2}\cdot\overline{\textrm{X}1}\cdot\overline{\textrm{X}0
```

Source
Form(s): STX P

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS |  |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  | 2 | BF |
| Direct | 5 | 4 | 3 | CF |
| Extended | 6 | 5 | 1 | FF |
| Indexed 0 Offset | 5 | 4 | 1 |  |
| Indexed 1-Byte | 6 | 5 | 2 | EF |
| Indexed 2-Byte | 7 | 6 | 3 | DF |

Operation: ACCA - ACCA - M
Description: Subtracts the contents of $M$ from the contents of ACCA and places the result in ACCA.

Condition

## Codes:

H: Not affected.
I: Not affected.
N : Set if the most significant bit of the result is set; cleared otherwise.
Z: Set if all bits of the results are cleared; cleared otherwise.
C : Set if the absolute value of the contents of memory are larger than the absolute value of the accumulator; cleared otherwise.

## Boolean Formulae for Condition Codes:

$\mathrm{N}=\mathrm{R} 7$
$\mathrm{Z}=\overline{\mathrm{R} 7} \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}$
$\mathbf{C}=\mathrm{A} 7 \cdot \mathrm{M} 7 \mathrm{vM} 7 \bullet \overline{\mathrm{R} 7} \mathrm{v} \overline{\mathrm{R}} 7 \bullet \mathrm{~A} 7$
Source
Form(s): SUB P

|  | Cycles |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Addressing Mode | HMOS | CMOS | Bytes | Opcode |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  | 2 | A0 |
| Immediate | 2 | 2 | 2 | B0 |
| Direct | 4 | 3 | 3 | C0 |
| Extended | 5 | 4 | 1 | F0 |
| Indexed 0 Offset | 4 | 3 | 1 | E0 |
| Indexed 1-Byte | 5 | 4 | 2 | D0 |
| Indexed 2-Byte | 6 | 5 | 3 | D0 |

```
Operation: \(\quad \mathrm{PC}-\mathrm{PC}+0001\)
    (SP) - PCL ; SP \(-\mathrm{SP}-0001\)
    \((S P)-\mathrm{PCH} ; \mathrm{SP}-\mathrm{SP}-0001\)
\((S P)-X ; S P-S P-0001\)
(SP) - ACCA ; SP - SP - 0001
\((S P)-C C ; S P-S P-0001\)
I bit -1
PCH \(-\mathrm{n}-0003\)
PCL - n - 0002
```

Description: The program counter is incremented (by one). The Program Counter, Index Register and Accumulator are pushed onto the stack. The Condition Code register bits are then pushed onto the stack with bits $\mathrm{H}, \mathrm{I}, \mathrm{N}, \mathrm{Z}$ and C going into bit positions 4 through 0 with the top three bits ( 7,6 and 5 ) containing ones. The stack pointer is decremented by one after each byte is stored on the stack.
The interrupt mask bit is then set. The program counter is then loaded with the address stored in the software interrupt vector located at memory locations $n-0002$ and $n-0003$, where $n$ is the address corresponding to a high state on all lines of the address bus.

## Condition

Codes: H: Not affected.
I: Set.
N: Not affected.
Z: Not affected.
C: Not affected.
Boolean Formulae for Condition Codes:
$\mathrm{I}=1$
Caution: This instruction is used by Motorola in some of its software products and may be unavailable for general use.

Source
Form(s): SWI

| Addressing Mode | Cycles |  | By | HOS |
| :--- | :---: | :---: | :---: | :---: | Opcode

Description: Loads the index register with the contents of the accumulator. The contents of the accumulator are unchanged.

## Condition

Codes:
Not affected.
Source
Form(s): TAX

|  | Addressing Mode | Cycles |  | By |
| :--- | :---: | :---: | :---: | :---: |
| HMOS | CMOS | Opcode |  |  |
| Inherent | $\mathbf{2}$ | $\mathbf{2}$ | 1 | 97 |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |

Operation: $\quad \mathrm{X}-00$ or,
ACCA - 00 or, M-0

Description: Sets the condition codes N and Z according to the contents of ACCA, X or M .

## Condition

H: Not affected.
I: Not affected.
N : $\quad$ Set if the most significant bit of the contents of ACCA, X or M is set; cleared otherwise.
Z: Set if all bits of ACCA, X or M are clear; cleared otherwise.
C: Not affected.
Boolean Formulae for Condition Codes:

$$
\mathrm{N}=\mathrm{M} 7
$$

$$
\mathrm{Z}=\overline{\mathrm{M} 7} \cdot \overline{\mathrm{M} 6} \cdot \overline{\mathrm{M} 5} \cdot \overline{\mathrm{M} 4} \cdot \overline{\mathrm{M} 3} \cdot \overline{\mathrm{M} 2} \cdot \overline{\mathrm{M} 1} \cdot \overline{\mathrm{M} 0}
$$

Source
Form(s): $\quad$ TST Q, TSTA, TSTX

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :---: | :---: | :---: | :---: | :---: |
|  | HMOS | CMOS |  |  |
| Inherent |  |  |  |  |
| Relative |  |  |  |  |
| Accumulator | 4 | 3 | 1 | 4D |
| Index Register | 4 | 3 | 1 | 5D |
| Immediate |  |  |  |  |
| Direct | 6 | 4 | 2 | 3D |
| Extended |  |  |  |  |
| Indexed 0 Offset | 6 | 4 | 1 | 7D |
| Indexed 1-Byte | 7 | 5 | 2 | 6D |
| Indexed 2-Byte |  |  |  |  |

Operation: $\quad$ ACCA $\leftarrow \mathbf{X}$
Description: Loads the accumulator with the contents of the index register. The contents of the index register are unchanged.

## Condition

Codes: Not affected.
Source
Form(s): TXA

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :--- | :---: | :---: | :---: | :---: |
| Inherent | 2 | 2 | 1 | 9 CMOS |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |

Description: Reduces power consumption by eliminating dynamic power dissipation in all circuits except the timer and timer prescaler. Causes enabling of external interrupts and stops clocking or processor circuits.

Timer interrupts may be enabled or disabled by programmer prior to execution of WAIT.

When RESET or IRQ input goes low, or timer counter reaches zero with counter interrupt enabled: (1) processor clocks are enabled, and (2) interrupt request, reset, and timer interrupt vectors are fetched.

Interrupts are enabled following the RTI command.
Condition Codes:

H: Not affected.
I: Cleared.
N: Not affected.
Z: Not affected.
C: Not affected.
Source
Form(s): WAIT

| Addressing Mode | Cycles |  | Bytes | Opcode |
| :---: | :---: | :---: | :---: | :---: |
|  | HMOS | CMOS |  |  |
| Inherent | - | 2 | 1 | 8F |
| Relative |  |  |  |  |
| Accumulator |  |  |  |  |
| Index Register |  |  |  |  |
| Immediate |  |  |  |  |
| Direct |  |  |  |  |
| Extended |  |  |  |  |
| Indexed 0 Offset |  |  |  |  |
| Indexed 1-Byte |  |  |  |  |
| Indexed 2-Byte |  |  |  |  |

## APPENDIX E INSTRUCTION SET ALPHABETICAL LISTING

This appendix provides an alphabetical listing of the Mnemonic Instruction Set, together with Addressing Modes used and the effects on the condition code register.

|  | Addressing Modes |  |  |  |  |  |  |  |  |  | Condition Codes |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Inherent | Immediate | Direct | Extended | Relative | Indexed (No Offset) | Indexed (8 Bits) | Indexed (16 Bits) | Bit <br> Set/ <br> Clear | Bit <br> Test \& Branch | H | 1 | N | Z | C |
| ADC |  | $X$ | X | $X$ |  | $X$ | $X$ | X |  |  | $\Lambda$ | $\bullet$ | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| ADD |  | X | X | X |  | X | X | X |  |  | $\Lambda$ | - | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| AND |  | X | $X$ | X |  | $X$ | $X$ | X |  |  | $\bullet$ | - | $\Lambda$ | $\Lambda$ | $\bullet$ |
| ASL | X |  | X |  |  | $X$ | X |  |  |  | $\bullet$ | - | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| ASR | X |  | X |  |  | X | X |  |  |  | - | $\bullet$ | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| BCC |  |  |  |  | X |  |  |  |  |  | $\bullet$ | - | - | - | $\bullet$ |
| BCLR |  |  |  |  |  |  |  |  | X |  | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ |
| BCS |  |  |  |  | X |  |  |  |  |  | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ |
| BEQ |  |  |  |  | $x$ |  |  |  |  |  | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| BHCC |  |  |  |  | $x$ |  |  |  |  |  | $\bullet$ | $\bullet$ | $\bullet$ | - | - |
| BHCS |  |  |  |  | $x$ |  |  |  |  |  | $\bullet$ | - | $\bullet$ | - | $\bullet$ |
| BHI |  |  |  |  | X |  |  |  |  |  | $\bullet$ | - | $\bullet$ | - | - |
| BHS |  |  |  |  | X |  |  |  |  |  | $\bullet$ | - | - | - | - |
| BIH |  |  |  |  | X |  |  |  |  |  | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ |
| BIL |  |  |  |  | X |  |  |  |  |  | - | - | $\bullet$ | $\bullet$ | $\bullet$ |
| BIT |  | X | X | X |  | X | X | X |  |  | $\bullet$ | $\bullet$ | $\Lambda$ | $\Lambda$ | - |
| BLO |  |  |  |  | $x$ |  |  |  |  |  | $\bullet$ | - | $\bullet$ | - | $\bullet$ |
| BLS |  |  |  |  | $X$ |  |  |  |  |  | $\bullet$ | - | - | - | $\bullet$ |
| BMC |  |  |  |  | X |  |  |  |  |  | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ |
| BMI |  |  |  |  | X |  |  |  |  |  | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ |
| BMS |  |  |  |  | X |  |  |  |  |  | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ |
| BNE |  |  |  |  | X |  |  |  |  |  | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| BPL |  |  |  |  | X |  |  |  |  |  | $\bullet$ | - | - | - | $\bullet$ |
| BRA |  |  |  |  | $X$ |  |  |  |  |  | $\bullet$ | $\bullet$ | - | $\bullet$ | $\bullet$ |
| BRN |  |  |  |  | X |  |  |  |  |  | $\bullet$ | $\bullet$ | - | - | $\bullet$ |
| BRCLR |  |  |  |  |  |  |  |  |  | X | - | $\bullet$ | $\bullet$ | - | $\Lambda$ |
| BRSET |  |  |  |  |  |  |  |  |  | X | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\Lambda$ |
| BSET |  |  |  |  |  |  |  |  | X |  | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ |
| BSR |  |  |  |  | X |  |  |  |  |  | - | $\bullet$ | $\bullet$ | - | - |
| CLC | $X$ |  |  |  |  |  |  |  |  |  | - | - | - | - | 0 |
| CLI | $x$ |  |  |  |  |  |  |  |  |  | - | 0 | - | - | $\bullet$ |
| CLR | X |  | $x$ |  |  | X | $x$ |  |  |  | $\bullet$ | $\bullet$ | 0 | 1 | $\bullet$ |
| CMP |  | X | $x$ | X |  | X | X | X |  |  | - | $\bullet$ | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| COM | X |  | X |  |  | X | X |  |  |  | - | - | $\Lambda$ | $\Lambda$ | 1 |
| CPX |  | X | X | X |  | X | X | X |  |  | $\bullet$ | - | $\Lambda$ | $\Lambda$ | $\Lambda$ |


|  | Addressing Modes |  |  |  |  |  |  |  |  |  | Condition Codes |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Inherent | Immediate | Direct | Extended | Relative | Indexed <br> (No Offset) | Indexed (8 Bits) | Indexed (16 Bits) | $\begin{gathered} \text { Bit } \\ \text { Set/ } \\ \text { Clear } \\ \hline \end{gathered}$ | $\begin{array}{\|c} \hline \text { Bit } \\ \text { Test \& } \\ \text { Branch } \\ \hline \end{array}$ | H | 1 | N | Z | C |
| DEC | X |  | $\times$ |  |  | X | X |  |  |  | $\bullet$ | - | $\Lambda$ | $\Lambda$ | $\bullet$ |
| EOR |  | X | X | X |  | X | X | X |  |  | - | - | $\Lambda$ | $\Lambda$ | $\bullet$ |
| INC | X |  | X |  |  | X | X |  |  |  | - | - | $\Lambda$ | $\Lambda$ | - |
| JMP |  |  | X | X |  | X | X | X |  |  | - | - | - | $\bullet$ | $\bullet$ |
| JSR |  |  | X | X |  | X | X | X |  |  | - | - | - | - | - |
| LDA |  | X | X | X |  | X | x | X |  |  | - | - | $\Lambda$ | $\Lambda$ | $\bullet$ |
| LDX |  | X | X | X |  | X | X | X |  |  | - | - | $\Lambda$ | $\Lambda$ | $\bullet$ |
| LSL | X |  | X |  |  | X | X |  |  |  | - | - | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| LSR | X |  | X |  |  | X | X |  |  |  | - | - | 0 | $\Lambda$ | $\Lambda$ |
| NEG | X |  | X |  |  | X | X |  |  |  | - | - | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| NOP | X |  |  |  |  |  |  |  |  |  | - | - | - | - | $\bullet$ |
| ORA |  | X | X | X |  | X | X | X |  |  | - | - | $\Lambda$ | $\Lambda$ | $\bullet$ |
| ROL | X |  | X |  |  | X | X |  |  |  | - | - | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| RSP | X |  |  |  |  |  |  |  |  |  | - | - | - | $\bullet$ | $\bullet$ |
| RTI | X |  |  |  |  |  |  |  |  |  | ? | ? | ? | ? | ? |
| RTS | X |  |  |  |  |  |  |  |  |  | - | - | - | $\bullet$ | $\bullet$ |
| SBC |  | X | X | X |  | X | X | X |  |  | - | - | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| SEC | X |  |  |  |  |  |  |  |  |  | - | - | - | $\bullet$ | 1 |
| SEI | X |  |  |  |  |  |  |  |  |  | - | 1 | - | - | - |
| STA |  |  | X | X |  | $\times$ | X | X |  |  | - | - | $\Lambda$ | $\Lambda$ | - |
| STX |  |  | X | X |  | $\times$ | X | $\times$ |  |  | - | - | $\Lambda$ | $\Lambda$ | - |
| STOP | $\times$ |  |  |  |  |  |  |  |  |  | - | 1 | - | - | $\bullet$ |
| SUB |  | X | X | X |  | X | X | X |  |  | - | - | $\Lambda$ | $\Lambda$ | $\Lambda$ |
| SWI | X |  |  |  |  |  |  |  |  |  | - | 1 | - | - | - |
| TAX | X |  |  |  |  |  |  |  |  |  | - | - | - | - | - |
| TST | X |  | $\times$ |  |  | X | $\times$ |  |  |  | - | - | $\Lambda$ | $\Lambda$ | - |
| TXA | X |  |  |  |  |  |  |  |  |  | - | $\bullet$ | - | $\bullet$ | $\bullet$ |
| WAIT | X |  |  |  |  |  |  |  |  |  | - | 1 | $\bullet$ | $\bullet$ | $\bullet$ |

## Condition Code Symbols

H Half Carry (From Bit 3)
Interrupt Mask
$\mathrm{N} \quad$ Negative (Sign Bit)
Z Zero
C Carry/Borrow
$\Lambda \quad$ Test and Set if True, Cleared Otherwise

- Not Affected
? Load CC Register From Stack


## APPENDIX F INSTRUCTION SET FUNCTIONAL LISTING

This Instruction Set contains a list of functions which are categorized as to the type of instruction. It provides five different categories of instructions and provides the following information for each function: (1) Corresponding Mnemonic, (2) Addressing Mode, (3) Op Code, (4) Number of Bytes, and (5) number of cycles.

## Branch Instructions

| Function | Mnemonic | Relative Addressing Mode |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Op <br> Code | \# Bytes | HMOS/CMOS <br> \# Of Cycles |
| Branch Always | BRA | 20 | 2 | 4/3 |
| Branch Never | BRN | 21 | 2 | 4/3 |
| Branch IFF Higher | BHI | 22 | 2 | 4/3 |
| Branch IFF Lower or Same | BLS | 23 | 2 | 4/3 |
| Branch IFF Carry Clear | BCC | 24 | 2 | 4/3 |
| (Branch IFF Higher or Same) | (BHS) | 24 | 2 | 4/3 |
| Branch IFF Carry Set | BCS | 25 | 2 | 4/3 |
| (Branch IFF Lower) | (BLO) | 25 | 2 | 4/3 |
| Branch IFF Not Equal | BNE | 26 | 2 | $4 / 3$ |
| Branch IFF Equal | BEQ | 27 | 2 | 4/3 |
| Branch IFF Half Carry Clear | BHCC | 28 | 2 | 4/3 |
| Branch IFF Half Carry Set | BHCS | 29 | 2 | 4/3 |
| Branch IFF Plus | BPL | 2A | 2 | 4/3 |
| Branch IFF Minus | BMI | 2B | 2 | 4/3 |
| Branch IFF Interrupt Mask Bit is Clear | BMC | 2C | 2 | 4/3 |
| Branch IFF Interrupt Mask Bit is Set | BMS | 2D | 2 | 4/3 |
| Branch IFF Interrupt Line is Low | BIL | 2 E | 2 | 4/3 |
| Branch IFF Interrupt Line is High | BIH | 2F | 2 | 4/3 |
| Branch to Subroutine | BSR | AD | 2 | 8/6 |

## Bit Manipulation Instructions

| Function | Mnemonic | Addressing Modes |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Bit Set/Clear |  |  | Bit Test and Branch |  |  |
|  |  | Op Code |  | HMOS/CMOS <br> \# of Cycles | Op Code | Bytes | HMOS/CMOS \# of Cycles |
| Branch IFF Bit n is set | BRSET $\mathrm{n}(\mathrm{n}=0 \ldots .7)$ | - | - | - | 2•n | 3 | 10/5 |
| Branch IFF Bit n is clear | BRCLR $\mathrm{n}(\mathrm{n}=0 \ldots .7)$ | - | - | - | $01+2 \cdot n$ | 3 | 10/5 |
| Set Bit n | BSET $n(n=0 . . .7)$ | $10+2 \cdot n$ | 2 | 7/5 | - | - | - |
| Clear bit n | $B C L R n(n=0 \ldots .7)$ | $11+2 \cdot n$ | 2 | 7/5 | - | - | - |

Control Instructions

| Function |  | Inherent |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | Mnemonic | Op <br> Code | \# <br> Bytes | HMOS/CMOS <br> \# of Cycles |
| Transfer A to X |  | 97 | 1 | $2 / 2$ |
| Transfer X to A | TXA | $9 F$ | 1 | $2 / 2$ |
| Set Carry Bit | SEC | 99 | 1 | $2 / 2$ |
| Clear Carry Bit | CLC | 98 | 1 | $2 / 2$ |
| Set Interrupt Mask Bit | SEI | $9 B$ | 1 | $2 / 2$ |
| Clear Interrupt Mask Bit | CLI | 9 A | 1 | $2 / 2$ |
| Software Interrupt | SWI | 83 | 1 | $11 / 10$ |
| Return from Subroutine | RTS | 81 | 1 | $6 / 6$ |
| Return from Interrupt | RTI | 80 | 1 | $9 / 9$ |
| Reset Stack Pointer | RSP | 9 C | 1 | $2 / 2$ |
| No-Operation | NOP | $9 D$ | 1 | $2 / 2$ |
| Enable IRQ, Stop Oscillator | STOP | 8 E | 1 | $-/ 2$ |
| Enable Interrupt, Stop Processor | WAIT | 8 F | 1 | $-/ 2$ |

Read/Modify/Write Instructions

| Function | Mnem. | Addressing Modes |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Inherent (A) |  |  | Inherent (X) |  |  | Direct |  |  | Indexed (No Offset) |  |  | Indexed (8-Bit Offset) |  |  |
|  |  | Op Code |  | Cycles (see note) | Op Code | $\begin{gathered} \# \\ \text { Bytes } \end{gathered}$ | $\begin{gathered} \text { Cycles } \\ \text { (see note) } \end{gathered}$ | Op Code | $\begin{array}{\|c\|} \hline \# \\ \text { Bytes } \end{array}$ | Cycles (see note) | $\begin{gathered} \text { Op } \\ \text { Code } \end{gathered}$ | $\begin{gathered} \# \\ \text { Bytes } \end{gathered}$ | Cycles (see note) | $\begin{array}{\|c\|} \hline \text { Op } \\ \text { Code } \end{array}$ | $\begin{array}{\|c\|} \hline \# \\ \text { Bytes } \end{array}$ | Cycles <br> (see note) |
| Increment | INC | 4C | 1 | 4/3 | 5C | 1 | 4/3 | 3C | 2 | 6/5 | 7C | 1 | 6/5 | 6C | 2 | 7/6 |
| Decrement | DEC | 4A | 1 | 4/3 | 5A | 1 | 4/3 | 3A | 2 | 6/5 | 7A | 1 | 6/5 | 6 A | 2 | 7/6 |
| Clear | CLR | 4F | 1 | 4/3 | 5 F | 1 | 4/3 | 3F | 2 | 6/5 | 7F | 1 | 6/5 | 6 F | 2 | 7/6 |
| Complement | COM | 43 | 1 | 4/3 | 53 | 1 | 4/3 | 33 | 2 | 6/5 | 73 | 1 | 6/5 | 63 | 2 | 7/6 |
| Negate (2's complement) | NEG | 40 | 1 | 4/3 | 50 | 1 | 4/3 | 30 | 2 | 6/5 | 70 | 1 | 6/5 | 60 | 2 | 7/6 |
| Rotate Left Thru Carry | ROL | 49 | 1 | 4/3 | 59 | 1 | 4/3 | 39 | 2 | 6/5 | 79 | 1 | 6/5 | 69 | 2 | 7/6 |
| Rotate Right Thru Carry | ROR | 46 | 1 | $4 / 3$ | 56 | 1 | 4/3 | 36 | 2 | 6/5 | 76 | 1 | 6/5 | 66 | 2 | 7/6 |
| Logical Shift Left | LSL | 48 | 1 | 4/3 | 58 | 1 | 4/3 | 38 | 2 | 6/5 | 78 | 1 | 6/5 | 68 | 2 | 7/6 |
| Logical Shift Right | LSR | 44 | 1 | 4/3 | 54 | 1 | 4/3 | 34 | 2 | 6/5 | 74 | 1 | 6/5 | 64 | 2 | 7/6 |
| Arithmetic Shift Right | ASR | 47 | 1 | 4/3 | 57 | 1 | 4/3 | 37 | 2 | 6/5 | 77 | 1 | 6/5 | 67 | 2 | 7/6 |
| Test for Negative or Zero | TST | 4D | 1 | 4/3 | 5D | 1 | 4/3 | 3D | 2 | 6/4 | 7D | 1 | 6/4 | 6D | 2 | 7/5 |

NOTE: The cycles column actually shows the number of HMOS/CMOS cycles (e.g., $4 / 3$ indicates 4 HMOS cycles or 3 CMOS cycles)

Register/Memory Instructions

| Function | Mnem. | Addressing Modes |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Immediate |  |  | Direct |  |  | Extended |  |  | Indexed (No Offset) |  |  | Indexed (8-Bit Offset) |  |  | Indexed (16-Bit Offset) |  |  |
|  |  | $\begin{gathered} \text { Op } \\ \text { Code } \end{gathered}$ | $\begin{array}{\|c\|} \hline \# \\ \text { Bytes } \end{array}$ | Cycles (see note) | $\begin{array}{\|c} \hline \text { Op } \\ \text { Code } \end{array}$ |  | $\begin{gathered} \text { Cycles } \\ \text { (see note) } \end{gathered}$ | $\begin{gathered} \text { Op } \\ \text { Code } \end{gathered}$ |  | Cycles (see note) | $\begin{aligned} & \hline \text { Op } \\ & \text { Code } \end{aligned}$ |  | Cycles (see note) | $\begin{gathered} \text { Op } \\ \text { Code } \end{gathered}$ | $\begin{array}{c\|} \hline \# \\ \text { Bytes } \end{array}$ | Cycles (see note) | $\begin{gathered} \text { Op } \\ \text { Code } \end{gathered}$ | $\begin{array}{\|c\|} \hline \# \\ \text { Bytes } \end{array}$ | Cycles (see note) |
| Load A from Memory | LDA | A6 | 2 | 2/2 | B6 | 2 | $4 / 3$ | C6 | 3 | 5/4 | F6 | 1 | 4/3 | E6 | 2 | 5/4 | D6 | 3 | 6/5 |
| Load X from Memory | LDX | AE | 2 | 2/2 | BE | 2 | 4/3 | CE | 3 | 5/4 | FE | 1 | 4/3 | EE | 2 | 5/4 | DE | 3 | 6/5 |
| Store A in Memory | STA | - | - | - | B7 | 2 | 5/4 | C7 | 3 | 6/5 | F7 | 1 | 5/4 | E7 | 2 | 6/5 | D7 | 3 | 7/6 |
| Store X in Memory | STX | - | - | - | BF | 2 | 5/4 | CF | 3 | 6/5 | FF | 1 | 5/4 | EF | 2 | 6/5 | DF | 3 | 7/6 |
| Add Memory to A | ADD | AB | 2 | 2/2 | BB | 2 | 4/3 | CB | 3 | 5/4 | FB | 1 | 4/3 | EB | 2 | 5/4 | DB | 3 | 6/5 |
| Add Memory and Carry to A | ADC | A9 | 2 | 2/2 | B9 | 2 | 4/3 | C9 | 3 | 5/4 | F9 | 1 | 4/3 | E9 | 2 | 5/4 | D9 | 3 | 6/5 |
| Subtract Memory | SUB | A0 | 2 | 2/2 | B0 | 2 | 4/3 | C0 | 3 | 5/4 | FO | 1 | 4/3 | E0 | 2 | 5/4 | D0 | 3 | 6/5 |
| Subtract Memory from A with Borrow | SBC | A2 | 2 | 2/2 | B2 | 2 | 4/3 | C2 | 3 | 5/4 | F2 | 1 | 4/3 | E2 | 2 | 5/4 | D2 | 3 | 6/5 |
| AND Memory to A | AND | A4 | 2 | 2/2 | B4 | 2 | 4/3 | C4 | 3 | 5/4 | F4 | 1 | 4/3 | E4 | 2 | 5/4 | D4 | 3 | 6/5 |
| OR Memory with A | ORA | AA | 2 | 2/2 | BA | 2 | 4/3 | CA | 3 | 5/4 | FA | 1 | 4/3 | EA | 2 | 5/4 | DA | 3 | 6/5 |
| Exclusive OR Memory with A | EOR | A8 | 2 | 2/2 | B8 | 2 | 4/3 | C8 | 3 | 5/4 | F8 | 1 | 4/3 | E8 | 2 | 5/4 | D8 | 3 | 6/5 |
| Arithmetic Compare A with Memory | CMP | A1 | 2 | 2/2 | B1 | 2 | 4/3 | C1 | 3 | 5/4 | F1 | 1 | 4/3 | F1 | 2 | 5/4 | D1 | 3 | 6/5 |
| Arithmetic Compare $X$ with Memory | CPX | A3 | 2 | 2/2 | B3 | 2 | 4/3 | C3 | 3 | 5/4 | F3 | 1 | 4/3 | E3 | 2 | 5/4 | D3 | 3 | 6/5 |
| Bit Test Memory with <br> A (Logical Compare) | BIT | A5 | 2 | 2/2 | B5 | 2 | 4/3 | C5 | 3 | 5/4 | F5 | 1 | 4/3 | E5 | 2 | 5/4 | D5 | 3 | 6/5 |
| Jump Unconditional | JMP | - | - | - | BC | 2 | 3/2 | CC | 3 | 4/3 | FC | 1 | 3/2 | EC | 2 | 4/3 | DC | 3 | 5/4 |
| Jump to Subroutine | JSR | - | - | - | BD | 2 | 7/5 | CD | 3 | 8/6 | FD | 1 | 7/5 | ED | 2 | 8/6 | DD | 3 | 9/7 |

NOTE: The cycles column actually shows the number of HMOS/CMOS cycles (e.g., $4 / 3$ indicates 4 HMOS cycles or 3 CMOS cycles).

## APPENDIX G ASCII HEXADECIMAL CODE CONVERSION CHART

This appendix shows the equivalent alphanumeric characters for the equivalent ASCII hexadecimal code.

| Hex | ASCII | Hex | ASCII | Hex | ASCII | Hex | ASCII |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 | nul | 20 | sp | 40 | @ | 60 | , |
| 01 | soh | 21 | ! | 41 | A | 61 | a |
| 02 | stx | 22 | " | 42 | B | 62 | b |
| 03 | etx | 23 | \# | 43 | C | 63 | c |
| 04 | eot | 24 | \$ | 44 | D | 64 | d |
| 05 | enq | 25 | \% | 45 | E | 65 | e |
| 06 | ack | 26 | 8 | 46 | F | 66 | f |
| 07 | bel | 27 | , | 47 | G | 67 | 9 |
| 08 | bs | 28 | 1 | 48 | H | 68 | h |
| 09 | ht | 29 | 1 | 49 | 1 | 69 | i |
| 0A | nl | 2A | * | 4A | $J$ | 6A | j |
| OB | vt | 2B | + | 4B | K | 6B | k |
| OC | ff | 2 C | , | 4 C | L | 6C | 1 |
| OD | cr | 2D | - | 4D | M | 6D | m |
| OE | so | 2 E | . | 4E | N | 6 E | n |
| OF | si | 2 F | 1 | 4F | 0 | 6 F | 0 |
| 10 | dle | 30 | 0 | 50 | P | 70 | p |
| 11 | dc1 | 31 | 1 | 51 | Q | 71 | q |
| 12 | dc2 | 32 | 2 | 52 | R | 72 | r |
| 13 | dc3 | 33 | 3 | 53 | S | 73 | s |
| 14 | dc4 | 34 | 4 | 54 | T | 74 | t |
| 15 | nak | 35 | 5 | 55 | U | 75 | u |
| 16 | syn | 36 | 6 | 56 | V | 76 | v |
| 17 | etb | 37 | 7 | 57 | W | 77 | w |
| 18 | can | 38 | 8 | 58 | X | 78 | $x$ |
| 19 | em | 39 | 9 | 59 | Y | 79 | y |
| 1 A | sub | 3A | : | 5A | Z | 7A | z |
| 1 B | esc | 3B | ; | 5B | [ | 7 B | 1 |
| 1C | fs | 3C | < | 5 C | 1 | 7 C | ! |
| 1D | gs | 3D | = | 5D | ] | 7D | ) |
| 1 E | rs | 3E | $>$ | 5E | $\Lambda$ | 7 E | $\sim$ |
| 1 F | us | 3 F | ? | 5F | - | 7 F | del |

## APPENDIX H INSTRUCTION SET OPCODE MAP

The Opcode Map contains a summary of opcodes used with the M6805 and M146805 Family. The map is outlined by two sets ( $0-\mathrm{F}$ ) of hexadecimal numbers; one horizontal and one vertical. The horizontal set represents the MSD and the vertical set represents the LSD. For example, a 25 opcode represents a BCS (located at the 2 and 5 coordinates) used in the Relative Mode. There are five different opcodes for COM, each in a different addressing mode (Direct; Accumulator; Indexed; Indexed, one byte offset; and Indexed, two byte offset). A legend is provided, as part of the map, to show the information contained in each coordinate square. The legend represents the coordinates for Opcode F0 (SUB). Included in the legend is the opcode binary equivalent, the number of execution cycles required for both the M6805 (HMOS) and M146805 (CMOS) Family, the required number of bytes, the address mode, and the mnemonic.

MC6805/MC146805 Instruction Set Opcode Map

|  | Bit Manipulation |  | $\begin{aligned} & \text { Branch } \\ & \hline \text { REL } \end{aligned}$ | Read/Modify/Write |  |  |  |  | Control |  | Register/Memory |  |  |  |  |  | $\mathrm{Hi}^{\text {Low }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | BTB | BSC |  | DIR | A | X | IX1 | IX | INH | INH | IMM | DIR | EXT | IX2 | IX1 | IX |  |
| Low Hi | 0000 | 1 0001 | $\begin{aligned} & 2 \\ & 0010 \end{aligned}$ | $\begin{gathered} 3 \\ 3 \\ 0001 \end{gathered}$ | $\begin{aligned} & 4 \\ & 0100 \end{aligned}$ | $\begin{gathered} \mathbf{5} \\ \text { 010\% } \end{gathered}$ | $\begin{gathered} 6 \\ 010 \\ 010 \end{gathered}$ | $\begin{aligned} & \hline 7 \\ & 0.11 \end{aligned}$ | $8$ | $\begin{gathered} 9 \\ \hline 1001 \end{gathered}$ | $\underset{100}{\text { A }}$ | $\begin{gathered} \mathbf{B} \\ 1011 \end{gathered}$ | $\underset{1100}{\mathrm{C}}$ | $\begin{gathered} \hline 101 \\ \hline 101 \end{gathered}$ | $\begin{gathered} 1110 \\ \hline \end{gathered}$ | $\begin{gathered} \text { (111 } \\ \hline \end{gathered}$ |  |
| $\begin{gathered} 0 \\ 0000 \end{gathered}$ |  | ${ }_{2}^{7} \mathrm{BSETO}_{\mathrm{BSC}}^{5}$ | $\begin{array}{\|llll} \hline 4 & & & 3 \\ & \mathrm{BRA}^{2} & & \mathrm{REL} \\ \hline \end{array}$ | $\begin{array}{\|lll} \hline 6 & & \\ & \text { NEG } & \\ \hline \end{array}$ | NEG | ${ }_{1}^{4}$ NEG ${ }^{3}$ | $\begin{array}{\|lll\|} \hline 7 & & \\ { }_{2} & \text { NEG } & \\ \hline \end{array}$ | $\begin{array}{\|lll} \hline 6 & & \\ & \text { NEG } & \\ 1 & \end{array}$ | $\begin{array}{\|lll} \hline 9 & & \\ & \text { RTI } & \\ \hline 1 & \end{array}$ |  | $\begin{array}{lll} 2 & & \\ 2 & \text { SUB } & \\ \text { IMM } \end{array}$ | $\begin{array}{\|lll} \hline{ }^{4} & & \\ & \text { SUB } & \\ \hline 2 & & \text { DiR } \end{array}$ | $\begin{array}{\|ccc} \hline 5 & \text { SUB } & \\ & \\ 3 & & \text { EXT } \end{array}$ | $\begin{array}{lll} 6 & & \\ & \text { SUB } & \\ { }_{3}^{5} \times 2 \end{array}$ | $\begin{array}{\|lll} \hline 5 & & \\ { }_{2} & \text { SUB } & \\ & \\ 1 \times 1 \end{array}$ | $\begin{array}{\|lll\|} \hline 4 & & \\ & \text { SUB } & \\ \hline \end{array}$ | ${ }_{0}^{0}$ |
| 1 0001 | $\begin{array}{\|c\|} \hline{ }^{10} \text { BRCLRO }^{5} \\ \text { BTB } \end{array}$ | ${ }_{2}^{7} \mathrm{BCLRO}^{5}$ | BRN <br> $\mathrm{N}_{\text {REL }}$ |  |  |  |  |  | RTS <br> INH |  | $\int_{2}^{2} \quad \mathrm{CMP}^{2}{ }^{2}$ | $\begin{array}{\|lll\|} \hline & & \\ \hline & & \\ \hline \end{array}$ | CMP <br> EXT | CMP <br> 3 1×2 | CMP <br> 2 <br> \|x1 | CMP | $\begin{gathered} 1 \\ 0001 \end{gathered}$ |
| 20010 | $\begin{array}{\|c} { }^{10} \text { BRSET1 }^{5} \\ { }_{3}^{5} \\ \text { BTB } \\ \hline \end{array}$ | $\begin{array}{\|lll} \hline 7 & & \\ \hline{ }_{2} & \mathrm{BSET1} \\ \hline \end{array}$ | $\begin{array}{\|ccc\|} \hline{ }^{4} & \mathrm{BHI} & \\ 2 & & \mathrm{REL} \\ \hline \end{array}$ |  |  |  |  |  |  |  | $\begin{array}{\|lll} 2_{2}^{2} & & \\ & S_{2 B C}^{2} \\ \hline \end{array}$ | $\begin{array}{lll} 4_{4}^{4} & & \\ & & \\ 2 & & \\ \hline \end{array}$ | $\begin{array}{\|ll\|} \hline 5 & \\ \int_{3}^{5} & \\ \hline \end{array}$ | $\frac{3}{6} \quad S B C_{1 \times 2}^{5}$ | $\begin{array}{lll} \hline 5 & & \\ { }_{2}^{2} & & \\ \hline 1 \times 1 \\ \hline \end{array}$ | ${ }^{4} \mathrm{SBC}^{3}$ | $\stackrel{2}{\text { 0010 }}$ |
| $\stackrel{3}{3}$ | $\int_{3}^{10} \text { BRCLR1 }^{518}$ | ${ }_{2}^{7} \mathrm{BCLR}^{2}{ }^{\mathrm{BSC}}{ }^{5}$ | BLS REL | $\begin{array}{\|ccc\|} \hline 6 & \mathrm{COM}_{\text {DIR }} \\ \hline \end{array}$ | COM ${ }_{\text {A }}{ }^{3}$ | ${ }_{1}^{4} \mathrm{COM}^{3}$ | ${ }_{2}^{7} \operatorname{CoM}_{1 \times 1}{ }^{6}$ | COM | SWI <br> INH |  | ${ }_{2}^{2} \mathrm{CPXX}^{2}{ }_{\text {mm }}{ }^{2}$ | ${ }_{2}^{4} \quad \mathrm{CPXX}^{\text {diR }}$ | CPX <br> EXT | ${ }_{3}^{\frac{3}{6}} \mathrm{CPX}^{\frac{1 \times 2}{5}}$ | ${ }_{2}^{5}{ }^{5} \mathrm{CPX}{ }_{\mid \times 1}^{4}$ | ${ }_{1}^{4} \mathrm{CPX}^{\text {1x }}$ | $\stackrel{3}{2}$ |
| $\begin{gathered} 4 \\ 0,100 \end{gathered}$ |  | $\left[\begin{array}{\|cc\|} \hline & \\ \hline & \\ & \mathrm{BSET2} \\ 2 & 5 \\ \hline \end{array}\right.$ | ${ }_{2}^{4}$ | $\begin{array}{\|lll} \hline 6 & & \\ \hline & \text { LSR } & 5 \\ 2 & & \text { DTR } \\ \hline \end{array}$ | ${ }_{1}^{4}$ LSR ${ }^{\text {L }}$ | ${ }_{1}^{4} \mathrm{LSR}^{\text {L }} \times$ | $\begin{array}{\|lll} \hline 7 & \text { LSR } & \\ \hline & \\ \hline \end{array}$ | ${ }_{6}^{6}$ LSR ${ }^{\text {L }}$ [ ${ }^{5}$ |  |  | $\int_{2}^{2} \begin{array}{ll} 2_{\text {IMMM }} \\ \hline & \\ \hline \end{array}$ | $\begin{array}{\|lll} \hline{ }^{4} & & \\ & A N D^{\text {In }} & \\ \hline \end{array}$ | $\begin{array}{\|ll\|} \int_{3}^{5} & \\ & A N D^{E X I} \\ \hline \end{array}$ | ${ }_{3}^{6} \text { AND }{ }_{1 \times 2}^{5}$ | $\begin{array}{lll} \frac{2}{5} & & \\ { }_{2}^{\|X\|} & { }^{4 N D} & { }_{\mid \times 1} \\ \hline \end{array}$ | ${ }_{1}^{4}$ AND ${ }^{\text {a }}{ }^{3}$ | $\begin{gathered} 4 \\ 0,00 \end{gathered}$ |
| ${ }_{0}^{5}$ | $\begin{array}{\|r} \hline 10 \\ { }_{3} \quad \text { BRCLR2 }{ }^{5} \\ \hline \end{array}$ | ${ }_{2}^{7}{ }^{\text {BCLR2 }}{ }^{\text {BSC }}{ }^{5}$ | $\begin{array}{llll} 4 & \mathrm{BCS}^{3} \\ 2 & & \mathrm{REL} \\ \hline \end{array}$ |  |  |  |  |  |  |  | $2_{2}^{2} \mathrm{BIT}^{2}{ }^{2}$ |  | ${ }_{3}^{5} \mathrm{BITr}^{\text {B }}$ [ ${ }^{4}$ | ${ }_{3}^{6}$ BIT ${ }^{\text {a }}{ }^{5}$ | $\begin{array}{lll} \hline 5 & \text { BIT } & 4 \\ 2 & \\ \hline \end{array}$ |  | $\stackrel{5}{0101}$ |
| 6 0110 | $\int_{3}^{10} \text { BRSET3 }{ }^{5}$ |  | BNE rel | $\begin{array}{\|lll} \hline 6 & \text { ROR } & 5 \\ 2 & & \\ \hline \end{array}$ | $\mathrm{ROR}^{3}{ }^{3}$ | ${ }_{1}^{4} \mathrm{ROR}^{3}$ | $\begin{array}{\|lll\|} \hline 7 & & \\ \hline 2 & \text { ROR } & \\ \hline \end{array}$ |  |  |  | $\begin{array}{\|lll} 2_{2}^{2} & { }^{\text {INM }} \\ \hline \end{array}$ |  | ${ }_{3}^{5} \mathrm{LDA}^{\text {EXT }}$ | ${ }_{3}^{6}$ LDA ${ }_{\text {1X2 }}{ }^{5}$ | LDA ${ }_{\mid 1 x_{1}}^{4}$ | LDA ${ }_{\text {ix }}{ }^{\text {a }}$ | $\stackrel{6}{6}$ |
| 7 011 | $\begin{array}{\|c\|} \hline 10 \\ \mathrm{BRCLR}^{5} \\ \hline \end{array}$ | $\begin{array}{\|lll} \hline 7 & & 5 \\ \hline & \mathrm{BCLR3} 3 \\ \hline \end{array}$ | ${ }_{2}^{4} \mathrm{BEQ}^{\text {REL }}{ }^{3}$ | $\begin{array}{\|lll\|} \hline 6 & & \\ \hline & \text { ASR } & 5 \\ \hline 2 & & \\ \hline \end{array}$ | ${ }^{4}{ }_{+}{ }^{\text {A }}$ ASR ${ }^{3}$ | ASR ${ }^{3}$ | $\int_{2}^{7} \text { ASR }{ }^{\frac{1}{61}}$ | ASR |  | $\begin{array}{\|llll} \hline 2 & & & \\ \hline & \operatorname{TAX} & \\ \hline & & \\ \hline N H H \end{array}$ |  | ${ }_{2}^{5}$ STA ${ }^{4}{ }^{4}$ | $\begin{array}{\|lll\|} \hline 6 & & \\ \hline & \text { STA } & \\ \hline & & \text { EXT } \\ \hline \end{array}$ | ${ }_{3}{ }^{\text {STA }}{ }^{\text {a }}{ }^{6}$ | ${ }_{2}^{6}$ STA ${ }^{\text {a }}{ }^{5}$ | STA ${ }_{1 \times}^{4}$ | 7 0 |
| $\stackrel{8}{1000}$ | ${ }_{3}^{10}$ BRSET4 $^{5}$ | ${ }_{2}{ }^{\text {BSET4 }}{ }^{\text {BSC }}{ }^{5}$ | ${ }_{2}^{4} \mathrm{BHCC}_{\text {REL }}{ }^{3}$ | ${ }_{2}^{6}$ LSL ${ }^{\text {LIR }}$ | ${ }^{4} \mathrm{C}_{1} \mathrm{LSLL}^{3}{ }^{3}$ | ${ }_{1}^{4}$ LSL ${ }^{3}$ | ${ }_{2}^{7} \quad{ }^{2}{ }^{5}{ }^{6}$ |  |  | $\int_{1}^{2} \quad \text { CLC }{ }_{\text {INH }}^{2}$ | $\begin{array}{\|lll\|} \hline 2 & & \\ & \text { EOR } & \\ \hline \end{array}$ | $\begin{array}{\|lll\|} \hline{ }^{4} & \text { EOR } & \\ 2 & & \\ \hline \end{array}$ | $\begin{array}{\|lll\|} \hline 5 & & \\ \hline & \text { EOR } & \\ \hline \end{array}$ | $\begin{aligned} & 6 \\ & 3 \\ & \hline \end{aligned}$ | ${ }_{2}^{5}{ }^{\text {EOR }}{ }^{4}{ }^{4}$ | ${ }_{1}^{4}{ }^{\text {EOR }}{ }^{\text {a }}$ | $\stackrel{8}{1000}$ |
| $\stackrel{9}{1001}$ | $\begin{gathered} 10 \\ { }^{10} \text { BRCLR4 }{ }^{5} \\ \hline \end{gathered}$ | ${ }_{2}^{7} \mathrm{BCLRA}^{5}{ }^{5}$ | ${ }_{2}^{4} \quad \mathrm{BHCS}_{\mathrm{REL}}{ }^{3}$ | ROL <br> Dir | .$_{4}^{4} \mathrm{ROL}^{3}{ }^{3}$ | ${ }^{4} \mathrm{ROL}^{3}$ | ${ }_{2}^{7} \mathrm{ROL}^{\text {1x }}{ }^{6}$ | ${ }_{1}^{6}$ ROL ${ }^{\text {a }}$ [ ${ }^{5}$ |  | ${ }_{1}^{2} \operatorname{SEC}^{\text {a }}{ }^{2}$ |  | ${ }_{2}^{4} \mathrm{ADC}^{\text {dir }}$ | $\left.\right\|_{3} ^{5} \quad A D C^{5 \times 1}{ }^{5}$ | ${ }_{3}^{6}$ ADC ${ }^{5}{ }^{5}$ | ${ }_{2}^{5}$ ADC ${ }_{1 \times 1}^{4}$ | ADC ${ }_{\text {ix }}{ }^{\text {a }}$ | $\stackrel{9}{1001}$ |
| $\underset{1010}{\text { A }}$ |  | ${ }_{2}{ }^{\text {BSET5 }}{ }^{5}{ }^{5}$ | $\begin{array}{\|ccc\|} \hline{ }^{4} & & \\ { }_{2} & & \\ & & \\ \hline \end{array}$ | $\begin{array}{lll} 6^{6} & \text { DEC } & 5 \\ 2 & & 5 \\ \hline \end{array}$ | ${ }^{4}$ DEC ${ }^{3}$ | DEC ${ }^{3}$ | $\int_{2}^{7} \text { DEC }{ }_{1 \times 1}^{6}$ | ${ }^{6}$ D ${ }_{1} \mathrm{DEC}^{5} 5$ |  | ${ }_{1}^{2} \mathrm{CLLI}^{2}{ }^{2}$ | ORA <br> IMM | ${ }_{2}^{4}$ ORA ${ }^{3}$ | ${ }_{3}^{5}$ ORA ${ }_{\text {EXT }}^{4}$ | ${ }_{3}^{6}$ ORA ${ }_{\text {1 }{ }^{5}}$ | ${ }_{2}^{5}$ ORA ${ }^{\text {a }}{ }^{4}$ | ${ }_{1}^{4}$ ORA ${ }_{\text {ix }}{ }^{3}$ | $\underset{1010}{\text { A }}$ |
| B |  | $\begin{array}{\|l\|} \hline{ }^{2} \\ \hline \end{array}$ | $\begin{array}{\|ccc\|} \hline{ }^{2} & & \\ { }_{2}^{2} & \mathrm{BMII}_{\mathrm{REL}}^{3} \\ \hline \end{array}$ |  |  |  |  |  |  | $\begin{array}{\|lll\|} \hline 2 & & \\ \hline 1 & \text { SEI } & \\ \hline 1 & & \text { INH } \\ \hline \end{array}$ | $\begin{array}{\|ll\|} \hline \frac{2}{2} & \\ { }_{2} & \\ \hline \end{array}$ | $\begin{array}{\|lll} 4_{2}^{4} & & \\ 2 D D D & \\ \hline 2 & & \\ \hline \end{array}$ | $\begin{array}{\|ll\|} \hline{ }^{5} & \\ & \\ & \\ \hline \end{array}$ |  |  | ${ }^{4}{ }_{1}{ }^{\text {ADD }}{ }^{\text {a }}$ | $\underset{1011}{ }$ |
| $\underset{1100}{\text { C }}$ | $\begin{array}{\|c\|} \hline 10 \\ \hline \\ \hline \end{array} \quad \begin{gathered} 5 R S E T 6 \\ \hline \end{gathered}$ | $\begin{array}{\|r\|} \hline 7 \\ \hline \end{array}$ | $\begin{array}{\|ccc} 4_{4}^{4} & \mathrm{BMC}^{3} \\ 2 & \\ \hline \end{array}$ | $\begin{array}{\|lll} \hline 6 & & \\ \hline 2 & & \\ \hline \end{array}$ | ${ }_{1}^{4}{ }^{4}$ INC ${ }^{3}$ | ${ }_{1}^{4} \mathrm{INC}^{3} \times$ | $\begin{array}{\|lll} \hline 7 & \text { INC } & \\ { }_{2}^{6} & & \\ \hline 1 \times 1 \end{array}$ | ${ }^{6}$ INC ${ }^{\text {I }}$ IN ${ }^{5}$ |  |  |  | ${ }_{2}^{3} \mathrm{JMP}^{\text {J }}$ / ${ }^{2}$ | $\begin{array}{\|lll\|} \hline 4 & & \\ \hline 3 & & \\ \hline \end{array}$ | ${ }_{3}^{5} \mathrm{JMP}_{1 \times 2}^{{ }^{1 \times 2}}$ | ${ }_{2}^{4}$ JMP ${ }^{\text {Px1 }}$ | ${ }_{1}^{3}$ JMP ${ }^{\text {ix }}$ | $\underset{1100}{\text { C }}$ |
| D | ${ }^{10} \mathrm{BRCLR}^{5}{ }^{5}{ }^{5}$ |  | $\begin{array}{\|l\|l\|} \hline{ }^{4} & \mathrm{BMS}^{3} \\ 2 & \\ \hline \end{array}$ | $\begin{array}{\|llll} \hline 6 & & & \\ 2 & \text { TST } & \\ \hline \end{array}$ | ${ }_{1}^{4}{ }^{4}$ TST ${ }^{3}{ }^{3}$ | ${ }^{4} \times$ TST ${ }^{4}$ |  | $\begin{array}{\|lll\|} \hline 6 & & \\ \hline & \text { TST } & \\ \hline \end{array}$ |  | ${ }_{1}^{2}$ NOP ${ }^{\text {² }}$ | $\begin{array}{\|lll\|} \hline 8 & & \\ 2_{2} & & \\ \hline \end{array}$ | ${ }_{2}{ }_{2}$ JSR ${ }^{\text {DIR }}$ |  |  | $\begin{array}{\|lll\|} \hline 8 & & \\ \hline & \text { Ji } \\ \hline \end{array}$ | $\begin{aligned} & 7 \\ & { }^{7} \quad \text { JSR }{ }^{5} \\ & \hline \end{aligned}$ | ${ }_{1101}^{\text {D }}$ |
| $\underset{110}{E}$ | ${ }_{3}^{10}{ }^{\text {BRSET7 }}$ Etb ${ }^{5}$ | $\begin{array}{ll} 7_{2}^{7} & \mathrm{BSETF}^{5} \\ \hline & { }^{5} \\ \hline \end{array}$ | $\begin{array}{\|lll\|} \hline 4 & & 3 \\ & & \text { BIL } \\ \hline \end{array}$ |  |  |  |  |  | $\begin{array}{\|l\|} \hline \text { STOP }^{2} \\ \hline \end{array}$ |  | $\left\lvert\, \begin{array}{lll} 2 & & \\ 2 & \text { LDI } \\ 2 & \\ \hline \end{array}\right.$ | $\begin{array}{\|lll\|} \hline y^{4} & & \\ 2 & \text { LDX } & \\ \hline 2 & & \\ \hline \end{array}$ | LDX <br> EXT | ${ }_{3}^{\frac{3}{6}} \operatorname{LDX}{ }_{\text {\|X2 }}^{5}$ |  | ${ }_{1}^{4}$ LDX ${ }_{\text {ix }}{ }^{3}$ | $\underset{111}{\text { E }}$ |
| $\underset{\text { Fin }}{ }$ |  |  | $\begin{array}{lll} 4_{4}^{4} & \mathrm{BIH}^{3} \\ 2 & & \mathrm{REL} \\ \hline \end{array}$ |  | ${ }_{1}^{4} \mathrm{CLR}^{\text {Cl }}$ |  | $\begin{array}{\|lll\|} \hline 7 & \text { CLR } & \\ \hline 2 & & \\ \hline 2 \times 1 \end{array}$ | ${ }^{6}$ Cll ${ }_{1} \mathrm{CLR} 5{ }^{5}$ | WAIT | $\begin{array}{\|lll\|} \hline 2 & & \\ \hline & \text { TXA } & \\ \hline \end{array}$ |  | $\begin{array}{\|lll} 5^{5} & \text { STX } & \\ 2 & \\ \hline \end{array}$ | $\begin{array}{\|lll\|} \hline{ }^{6} & & \\ \hline & \text { STX } & \\ \hline \end{array}$ | $\operatorname{STX}{ }_{1 \times 2}{ }^{6}$ |  | ${ }_{1}^{5}$ STX ${ }^{4}$ | $\underset{111}{\mathrm{~F}}$ |

## Abbreviations for Address Modes

INH inherent
A Accumulator
$X \quad$ Index Registe
MM immediate
Direct
Extended
Relative
Bit Set/Clear
Bit Test and Branch
Indexed (No Offset)
Indexed, 1 Byte (8-Bit) Offset
Indexed, 2 Byte (16-Bit) Offset

LEGEND


## APPENDIX I MEMORY MAP

The Memory Map provides a quick reference as to the available bytes of addressable address spaces. Note that the first 128 bytes are relatively fixed. However, the number of remaining bytes and their function depends upon the actual device. See individual data sheet for specific memory map details.


