

NATIONAL SEMICONDUCTOR CORPORATION



## NS16000 DATABOOK

NATIONAL SEMICONDUCTOR CORPORATION







#### Introduction

This NS16000 Databook presents technical descriptions of the entire NS16000 family of 8-, 16- and 32-bit microprocessors, slave processors, peripherals, software and development tools. It is designed to be updated frequently so that our customers can have the latest technical information on the NS16000 family.

The NS16000 family leads the way in state-of-the-art microprocessor designs because of its advanced architecture, which includes:

- 32-Bit Architecture
- Demand Paged Virtual Memory
- Fast Floating-Point Capability
- High-Level Language Support
- Symmetrical Architecture

When we at National Semiconductor began the design of the NS16000 microprocessor family, we decided to take a radical departure from popular trends in architectural design-trends that date back more than a decade. We chose to take the time to design it properly.

Working from the top down, we analyzed the issues and anticipated the computing needs of the 80's and 90's. The result is an advanced and efficient family of microprocessor hardware and software products.

Clearly, software productivity has become a major issue in computer-related product development. In microprocessorbased systems this issue centers around the capability of the microprocessor to maximize the utility of software relative to shorter development cycles, improved software reliability and extended software life cycles.

In short, the degree to which the microprocessor can maximize software utility directly affects the cost of a product, its reliability, and time to market. It also eliminates future software modification for product enhancement or because of rapid advances in hardware technology.

Our approach has been to define an architecture addressing these software issues most effectively. The NS16000 combines 32-bit performance with efficient management of large address space. It facilitates high-level language program development and efficient instruction execution. Floating-point is integrated into the architecture.

This combination gives the user large system computing power at two orders of magnitude less cost.

But we didn't stop there. Advanced architecture isn't enough. Our top-down approach includes the hardware, software, and development support products necessary for your design. The evaluation board, in-system emulator, software development tools, including a VAX-11 crosssoftware package, and third party software are also available now for your evaluation and development.

The NS16000 family is a solid foundation from which National can build solutions for your future designs while satisfying your needs today.

i

#### Training

In addition to customer training on National's microprocessors, Starplex II<sup>™</sup> and ISE<sup>™</sup>, training on the NS16000 family is now being conducted. This includes "The NS16000 Architecture", "ISE/16", "NSX-16 Cross-Software Support", "GENIX Cross Support" and "SYS16".

The NS16000 family development tools are thoroughly explained and demonstrated through lectures and lab exercises. Depending on the topic, these courses take from two to five days.

National's Training Center is located in San Jose, California, about forty miles south of San Francisco International Airport, and only ten minutes from San Jose Airport. Upon request, National will conduct on-site customer training.

#### Service

The Service Organization offers three levels of technical support for the Microcomputer Systems Division's products:

1 The Response Center utilizes SPIRE, a computerized technical data base designed for rapid search, to solve customer and technical problems. Depot repair services are available for board and system products. Our customers can use our toll-free numbers to contact the Response Center for immediate solutions. (800) 538-1866 (California only) or (800) 672-1811.

2 When indicated, the Response Center will utilize our Application System Engineers who have in-depth product knowledge for dealing with application-oriented issues (both hardware and software) to help solve customer design problems. The Application System Engineers are supported by engineering and manufacturring resources.

3 National's Field Engineers are located in various cities in the United States and Canada, and are available for dispatch to customer sites to repair our development systems products. Each field engineering location maintains an extensive spare parts inventory.

ii

#### **Microcomputer Systems Division**

The Microcomputer Systems Division's goal is to become a leading force in the microcomputer systems marketplace.

To achieve this goal, a total systems approach has been taken on the NS16000 program to provide the customer with the necessary hardware and software support, evaluation and development tools, training, service and technical literature.

The focus is on upward migration paths, system integration at all levels and the preservation of the user's software investment.

Four groups (Microprocessors, OEM Board Level Products, Software Products and Development Systems) offer a broad capability to solve customer needs at various levels of performance and integration.

#### **Quality and Reliability**

As electronic systems become more and more complex, the need for consistently high quality integrated circuits becomes increasingly important. Having recognized this need as far back as the 1970's, National Semiconductor initiated a unique, company-wide Quality Improvement Program. The results have been dramatic and, we believe, unmatched in this industry. Over the years, National has regularly been named by many major customers as "Quality Manufacturer of the Year". We are proud of our success, which sets a standard for others to achieve. And yet our quest for perfection is ongoing, so that customers can continue to rely on National Semiconductor integrated circuits and products in their system designs.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUP-PORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

 Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.

 A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

TRI-STATE® is a registered trademark of National Semiconductor Corp. BLX™, DIGITALKER™, GENIX™, ISE™, ISE/08™, ISE/16™, ISE/32™, NS16000™, NSX16™, STARPLEX™, STARPLEX II™, SYS16™, and XMOS™ are trademarks of National Semiconductor Corp.

UNIX<sup>™</sup> is a trademark of Bell Laboratories

DEC<sup>®</sup> is a registered trademark of Digital Equipment Corp. VAXTM, VAX-11TM and VMSTM are trademarks of Digital Equipment Corp.

MICROBUS™ is a trademark of Intel Corp.

PAL® is a registered trademark and used with the permission of Monolithic Memories, Inc.

National does not assume any responsibility for use of any circuitry described; no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry and specifications.

Information contained herein is intended to be a general product description and is subject to change.



| Introduction                                                | i    |
|-------------------------------------------------------------|------|
| Training                                                    | ü    |
| Service                                                     | ii   |
| Microcomputer Systems Division                              | iii  |
| Quality and Reliability                                     | iii  |
| Hardware Chart                                              | vii  |
| Development Tools Chart                                     | viii |
| CPUs                                                        |      |
| NS08032-6, NS08032-4 High-Performance 8-Bit Microprocessors | 3    |
| NS16032-4, NS16032-6 High-Performance Microprocessors       | 51   |
| NS16032-10 High-Performance Microprocessor                  | 113  |
| NS32032-6, NS32032-4 High-Performance Microprocessors       | 175  |

#### **Slave Processors**

| NS16081-6 Floating-Point Unit  | 239 |
|--------------------------------|-----|
| NS16082 Memory Management Unit | 253 |

## Peripherals

| DP8350 Series CRT Controllers                                               | 275 |
|-----------------------------------------------------------------------------|-----|
| DP8400 E <sup>2</sup> C <sup>2</sup> Expandable Error Checker and Corrector | 299 |
| DP8408 Dynamic RAM Controller/Driver                                        | 332 |
| DP8409 Multi-Mode Dynamic RAM Controller/Driver                             | 350 |
| DP8460 Data Separator                                                       | 372 |
| DP84300 Programmable Refresh Timer                                          | 394 |
| DP84312 Dynamic RAM Controller Interface Circuit for the NS16032 CPU        | 400 |
| INS8250A Asynchronous Communications Element                                | 409 |
| NS16201-6 Timing Control Unit                                               | 425 |
| NS16202 Interrupt Control Unit                                              | 443 |

## **Development Tools**

| BLX-281A, BLX-281B Speech Synthesis Expansion Modules                     | 467         |
|---------------------------------------------------------------------------|-------------|
| BLX-350 Parallel I/O Expansion Module                                     | 471         |
| BLX-351 Serial I/O Expansion Module                                       | 475         |
| BLX-391 Prototyping Expansion Module                                      | 480         |
| DB16000 Development Board                                                 | <b>48</b> 4 |
| GENIX Cross Support Software                                              | 489         |
| NS08032 In-System Emulator (ISE/08)                                       | 491         |
| NS16032 In-System Emulator (ISE/16)                                       | 506         |
| NSX16 Cross Software Package                                              | 520         |
| SYS16 Multi-User Development System for the NS16000 Microprocessor Family | 522         |

#### Software

| BLMX-16 Board Level, Multitasking Executive | 527 |
|---------------------------------------------|-----|
| GENIX Operating System                      | 531 |

## NS16000 Microprocessor Family



Note: Products in the Shaded boxes are additional hardware components planned to support the NS16000 CPUs. Please contact your local National Sales Office for further information on their availability.

# NS16000 Development Tools



A CONTRACT OF A CONTRACT OF

Note: Products in the Shaded boxes are additional hardware components planned to support the NS16000 CPUs. Please contact your local National Sales Office for further information on their availability.





## PRELIMINARY



## NS08032-6, NS08032-4 High-Performance 8-Bit Microprocessors

## **General Description**

The NS08032 functions as a Central Processing Unit (CPU) in National Semiconductor's NS16000 microcomputer family. It has been designed to optimally support microprocessor users who need the ability to use a large addressing space for large programs and/or large data structures. Because large programs must realistically be generated and maintained in high-level languages, the NS16000 architecture provides for very efficient compilation while remaining easy to program at the assembler level for optimizations. The NS08032 represents an implementation of this architecture for 8-bit systems. High-performance Floating-Point instructions are provided with the NS16081 Floating-Point Unit (FPU). The NS08032–4 and NS08032–6 have different timing parameters. Refer to Section 4 for timing specifications.

## Features

- 32-Bit Architecture and Implementation
- 8-bit Bus for Low System Cost
- 16-MByte Uniform Addressing Space
- Powerful Instruction Set
  - General Two-Address Capability
  - Very High Degree of Symmetry
  - Addressing Modes Optimized for High-Level Language References
  - Expansion via Slave Processors or Traps
- High-Speed XMOS Technology
- Single 5V Supply
- 48-Pin Dual-In-Line Package



3

## **Absolute Maximum Ratings**

Temperature under bias Storage Temperature All input or output voltages with respect to GND Power Dissipation 0 to +70°C -65°C to +150°C

> -0.5V to +7V 1.5 Watt

**Note:** Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Electrical Characteristics.

## DC Electrical Characteristics:

 $\begin{array}{ll} NS08032-4 & T_{A}=0 \text{ to } +70^{\circ}\text{C}, \ V_{CC}=5 \ V \pm 5 \ \%, \ \text{GND}=0 \ V \\ NS08032-6 & T_{A}=0 \text{ to } +50^{\circ}\text{C}, \ V_{CC}=5 \ V \pm 5 \ \%, \ \text{GND}=0 \ V \\ \end{array}$ 

| Symbol           | Parameter                                                 | Conditions                                                                | Min.                 | Тур. | Max.                 | Unit |
|------------------|-----------------------------------------------------------|---------------------------------------------------------------------------|----------------------|------|----------------------|------|
| VIH              | Logical 1 Input Voltage                                   |                                                                           | 2.0                  |      | V <sub>CC</sub> +0.5 | v    |
| VIL              | Logical 0 Input Voltage                                   |                                                                           | -0.5                 |      | 0.8                  | v    |
| VCH              | Logical 1 Clock Voltage                                   | PHI1, PHI2 pins only                                                      | V <sub>CC</sub> -0.5 | 1.   | V <sub>CC</sub> +0.5 | V    |
| V <sub>CL</sub>  | Logical 0 Clock Voltage                                   | PHI1, PHI2 pins only                                                      | -0.5                 |      | 0.3                  | V    |
| V <sub>CLT</sub> | Logical 0 Clock Voltage, Transient<br>(ringing tolerance) | PHI1, PHI2 pins only                                                      | -0.5                 |      | 0.6                  | V    |
| VOH              | Logical 1 Output Voltage                                  | I <sub>OH</sub> = -400μA                                                  | 2.4                  |      |                      | V    |
| VOL              | Logical 0 Output Voltage                                  | I <sub>OL</sub> = 2mA                                                     |                      |      | 0.45                 | ٧    |
| IILS             | SPC Input Current (low)                                   | $V_{IN} = 0.4V$ , SPC in input mode                                       | 0.05                 |      | 1.0                  | mA   |
| կ                | Input Leakage Current                                     | 0≤V <sub>IN</sub> ≤V <sub>CC</sub> , All inputs except<br>PHI1, PHI2, SPC | -10                  |      | 10                   | μA   |
| IO(OFF)          | Output Leakage Current                                    | 0.4 ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>                                  | -20                  |      | 20                   | μA   |
| Icc              | Active Supply Current                                     | $I_{OUT} = 0, T_A = 25^{\circ}C$                                          |                      | 180  | 300                  | mA   |

## 1 NS08032 Pin Descriptions

The following is a brief description of all NS08032 pins. The descriptions reference portions of the Functional Description, Section 3.

#### 1.1 Supplies

Power (V<sub>CC</sub>): +5V Positive Supply. Section 3.1.

Logical Ground (GNDL): Ground reference for on-chip logic. Section 3.1.

**Buffer Ground (GNDB):** Ground reference for on-chip drivers connected to output pins. Section 3.1.

Back-Blas Generator (BBG): Output of on-chip substrate voltage generator. Section 3.1.

#### 1.2 Input Signals

**Clocks (PHI1, PHI2):** Two-phase clocking signals. Section 3.2.

Ready (RDY): Active high. While RDY is inactive, the CPU extends the current bus cycle to provide for a slower memory or peripheral reference. Upon detecting RDY active, the CPU terminates the bus cycle. Section 3.4.1.

Hold Request (HOLD): Active low. Causes the CPU to release the bus for DMA or multiprocessing purposes. Section 3.5.

Interrupt (INT): Active low. Maskable Interrupt Request. Section 3.7.

Non-Maskable Interrupt (NMI): Active Iow. Non-Maskable Interrupt Request. Section 3.7.

Reset (RST): Active low. It initiates a Reset. Section 3.3.

## **Connection Diagram**

| A22       1       48       VCC         A21       2       47       A23         A20       3       46       INT         A19       4       45       IIIO         A11       5       44       IIIO         A16       7       42       ST1         AD15       8       41       ST2         AD14       9       40       ST3         AD12       11       38       DDIN         AD11       12       NS08032       37       AD5         AD2       15       34       FST       AD5         AD3       15       34       FST       AD6         AD5       18       31       HILDA         AD1       20       29       BBG       AD1         AD1       22       27       PH12       AD0       23       26       PH11         GNDL       24       25       GNDB       TUC5049                                                         | 1    |    |          |    | 1          |          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----|----------|----|------------|----------|
| A21       2       47       A23         A20       3       46       INT         A19       4       45       INMI         A19       4       45       INMI         A18       5       44       ILO         A17       6       43       ST0         A16       7       42       ST1         AD15       8       41       ST2         AD14       9       40       ST3         AD14       9       40       ST3         AD12       11       38       DDIN         AD11       12       NS08032       37       AD3         AD10       13       36       U/S       AD5         AD6       15       34       FST       AD6         AD7       16       33       DS       AD5         AD5       18       31       HILDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PH12         AD0       23       26       PH11 <td>A22</td> <td>1.</td> <td></td> <td>48</td> <td>Vcc</td> <td></td> | A22  | 1. |          | 48 | Vcc        |          |
| A20       3       46       INT         A19       4       45       INT         A19       5       44       ILO         A17       6       43       STO         A16       7       42       ST1         AD15       8       41       ST2         AD14       9       40       ST3         AD12       11       38       DDIN         AD11       12       NS08032       37       AD5         AD10       13       NS08032       36       U/5         AD01       13       NS08032       37       AD5         AD6       17       32       HBE       AD5         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                            | A21  | 2  |          | 47 | A23        |          |
| A19       4       45       NMi         A18       5       44       ILO         A17       6       43       ST0         A16       7       42       ST1         AD15       8       41       ST2         AD14       9       40       ST3         AD13       10       39       PFS         AD12       11       38       DDIN         AD11       12       NS08032       37       AD5         AD10       13       NS08032       36       U/S         AD3       14       35       SPC         AD8       15       34       PRST         AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PH12         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                          | A20  | 3  |          | 46 |            |          |
| A18       5       44       ILO         A17       6       43       ST0         A16       7       42       ST1         AD15       8       41       ST2         AD14       9       40       ST3         AD13       10       39       PFS         AD12       11       38       DDIN         AD11       12       NS08032       37       AD5         AD10       13       36       U/S       AD5         AD8       15       34       RST       AD6         AD7       16       33       DS       AD6         AD5       18       31       HIDA       HOLD         AD3       20       29       BBG       AD1       22       27         AD1       22       27       PH12       AD0       23       26       PH11         GNDL       24       25       GNDB       TUC5049                                                                                                                                                                                                                         | A19  | 4  |          | 45 | NMI        |          |
| A17       6       43       ST0         A16       7       42       ST1         AD15       8       41       ST2         AD14       9       40       ST3         AD13       10       39       PFS         AD12       11       38       DDIN         AD11       12       NS08032       37       AD5         AD9       14       35       SPC       AD6         AD7       16       33       DS       AD6         AD5       18       31       HLDA       HUDD         AD3       20       29       BBG       AD2       21       28       RDY         AD1       22       27       PH12       AD0       23       26       PH11         GNDL       24       25       GNDB       TUC5049                                                                                                                                                                                                                                                                                                         | A18  | 5  |          | 44 | ILO        |          |
| A16       7       42       ST1         AD15       8       41       ST2         AD16       9       40       ST3         AD13       10       39       PFS         AD12       11       38       DDIN         AD11       12       NS08032       37       ADS         AD10       13       36       U/S         AD9       14       35       SPC         AD8       15       34       RST         AD6       17       32       HBE         AD5       18       31       HLDA         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PH12         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                       | A17  | 6  |          | 43 | ST0 .      |          |
| AD15       8       41       ST2         AD14       9       40       ST3         AD14       9       40       ST3         AD13       10       39       PFS         AD12       11       38       DDIN         AD11       12       NS08032       37       ADS         AD10       13       NS08032       36       U/S         AD9       14       35       SPC         AD8       15       34       PRST         AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD1       22       27       PH12         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                      | A 16 | 7  |          | 42 | ST1        |          |
| AD14       9       40       ST3         AD13       10       39       PFS         AD12       11       38       DDINN         AD11       12       NS08032       37       AD5         AD10       13       NS08032       36       U/S         AD9       14       35       SPC         AD8       15       34       RST         AD7       16       33       DS         AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD1       22       27       PH12         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                               | AD15 | 8  |          | 41 | ST2        |          |
| AD13       10       39       PFS         AD12       11       38       DDIN         AD11       12       NS08032       37       AD5         AD10       13       36       U/S       AD5         AD9       14       35       SPC         AD8       15       34       RST         AD7       16       33       DS         AD6       17       32       HBE         AD5       18       31       HLDA         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PH12         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                             | AD14 | 9  |          | 40 | <b>ST3</b> |          |
| AD12       11       38       DDIN         AD11       12       NS08032       37       AD5         AD10       13       36       U/S         AD9       14       35       SPC         AD8       15       34       RST         AD7       16       33       DS         AD6       17       32       HBE         AD5       18       31       HLDA         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PHI1         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                | AD13 | 10 |          | 39 | PFS        |          |
| AD11       12       NS08032       37       ADS         AD10       13       36       U/S         AD9       14       35       SPC         AD8       15       34       RST         AD7       16       33       DS         AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                 | AD12 | 11 |          | 38 | DDIN       |          |
| AD10       13       INSUGUS2       36       U/S         AD9       14       35       SPC         AD8       15       34       RST         AD7       16       33       DS         AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD1       22       27       PHI2         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | AD11 | 12 | NEORODO  | 37 | ADS        |          |
| AD9       14       35       SPC         AD8       15       34       PST         AD7       16       33       DS         AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | AD10 | 13 | 11300032 | 36 | υ/s        |          |
| AD8       15       34       RST         AD7       16       33       DS         AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AD9  | 14 |          | 35 | SPC        |          |
| AD7       16       33       DS         AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PHI1         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | AD8  | 15 |          | 34 | RST        |          |
| AD6       17       32       HBE         AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PH11         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | AD7  | 16 |          | 33 | D DS       |          |
| AD5       18       31       HLDA         AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PHI1         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | AD6  | 17 |          | 32 | HBE        |          |
| AD4       19       30       HOLD         AD3       20       29       BBG         AD2       21       28       RDY         AD1       22       27       PHI2         AD0       23       26       PHI1         GNDL       24       25       GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AD5  | 18 |          | 31 | HLDA       |          |
| AD3         20         29         BBG           AD2         21         28         RDY           AD1         22         27         PHI2           AD0         23         26         PHI1           GNDL         24         25         GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AD4  | 19 |          | 30 | HOLD       |          |
| AD2         21         28         RDY           AD1         22         27         PHI2           AD0         23         26         PHI1           GNDL         24         25         GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AD3  | 20 |          | 29 | BBG        |          |
| AD1 22 27 PHI2<br>AD0 23 26 PHI1<br>GNDL 24 25 GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | AD2  | 21 |          | 28 | RDY        |          |
| AD0 23 26 PHI1<br>GNDL 24 25 GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | AD1  | 22 |          | 27 | PHI2       |          |
| GNDL 24 25 GNDB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      | 23 |          | 26 | PHI1       |          |
| TL/C5049                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GNDL | 24 |          | 25 | GNDB       |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <br> |    |          |    |            | TL/C5049 |

#### **1.3 Output Signals**

Address Bits 16-23 (A16-A23): Active high. These are the most significant eight bits of the memory address bus. Section 3.4.

Address Strobe (ADS): Active low. Controls address latches; indicates start of a bus cycle. Section 3.4.

**Data Direction In (DDIN):** Active low. Status signal indicating direction of data transfer during a bus cycle. Section 3.4.

Status (ST0-ST3): Active high. Bus cycle status code, ST0 least significant. Section 3.4.2. Encodings are:

- 0000-Idle: CPU Inactive on Bus
- 0001 Idle: WAIT Instruction
- 0010-(Reserved)
- 0011 Idle: Waiting for Slave
- 0100 Interrupt Ack., Master
- 0101 Interrupt Ack., Cascaded
- 0110-End of Interrupt, Master
- 0111 End of Interrupt, Cascaded
- 1000 Sequential Instruction Fetch 1001 — Nonsequential Instruction Fetch
- 1010 Data Transfer
- 1011 Read RMW Operand
- 1100 Read for Effective Address
- 1101 Transfer Slave Operand
- 1110 Read Slave Status Word
- 1111 Broadcast Slave ID.

Hold Acknowledge (HLDA): Active low. Applied by the CPU in response to HOLD input, indicating that the bus has been released for DMA or multiprocessing purposes. Section 3.5.

**User/Supervisor (U/S):** User or Supervisor Mode status. High state indicates User Mode, low indicates Supervisor Mode. Section 3.6.

Interlocked Operation (ILO): Active low. Indicates that an interlocked instruction is being executed. Section 3.6.

**Program Flow Status (PFS):** Active low. Pulse indicates beginning of an instruction execution. Section 3.6.

**Data Strobe (DS):** Active low. Data strobe output. Section 3.4.

#### 1.4 Input-Output Signals

Address/Data 0-15 (AD0-AD15): Active high. In all except Slave Processor bus cycles, pins AD0-AD7 serve as an 8-bit Multiplexed Address/Data bus, and pins AD8-AD15 hold address bits 8-15 throughout the bus cycle. Bit 0 is defined as the least-significant bit. Section 3.4.

In Slave Processor bus cycles, all 16 pins are used as a data bus (Section 3.4.6).

Slave Processor Control (SPC): Active low. Used by the CPU as the data strobe output for Slave Processor transfers; used by Slave Processors to acknowledge completion of an instruction. Section 3.4.6 and Section 3.8.

Data Strobe: Active low. Data Strobe output. Section 3.4.

### **2** Architectural Description

#### 2.1 Programming Model

The NS16000 architecture includes 16 registers on the NS08032 CPU. *Figure 2–1* shows the NS08032 registers.

#### 2.1.1 General Purpose Registers

There are eight registers for meeting high-speed general storage requirements, such as holding temporary variables and addresses. The general purpose registers are free for any use by the programmer. They are 32 bits in length. If a general register is specified for an operand which is 8 or 16 bits long, only the low part of the register is used; the high part is not referenced or modified.

#### 2.1.2 Dedicated Registers

The eight dedicated registers of the NS08032 are assigned specific functions:

**PC:** The PROGRAM COUNTER register is a pointer to the first byte of the instruction currently being executed. The PC is used to reference memory in the program section. (In the NS08032, the upper eight bits of this register are always zero.)

**SP0, SP1:** The SP0 register points to the lowest address of the last item stored on the INTERRUPT STACK. This stack is normally used only by the operating system. It is used primarily for storing temporary data, and holding return information for operating system subroutines and interrupt and trap service routines. The SP1 register points to the lowest address of the last item stored on the USER STACK. This stack is used by normal user programs to hold temporary data and subroutine return information.

In this document, reference is made to the SP register. The terms "SP register" or "SP" refer to either SP0 or SP1, depending on the setting of the S bit in the PSR register. If the S bit in the PSR is 0, then SP refers to SP0. If the S bit in the PSR is 1, then SP refers to SP1. (In the NS08032, the upper eight bits of these registers are always zero.)

Stacks in the NS16000 family grow downward in memory. A push operation pre-decrements the stack pointer by the operand length. A pop operation post-increments the stack pointer by the operand length.

**FP:** The FRAME POINTER register is used by a procedure to access parameters and local variables on the stack. The FP register is set up on procedure entry with the ENTER instruction and restored on procedure termination with the EXIT instruction.

The frame pointer holds the lowest address in memory occupied by the old contents of the frame pointer. (In the NS08032, the upper eight bits of this register are always zero.)

SB: The STATIC BASE register points to the global variables of a software module. This register is used to support relocatable global variables for software modules. The SB register holds the lowest address in memory occupied by the global variables of a module. (In the NS08032, the upper eight bits of this register are always zero.)



FIGURE 2-1. The General and Dedicated Registers

**INTBASE:** The INTERRUPT BASE register holds the address of the dispatch table for interrupts and traps (Section 3.7). The INTBASE register holds the lowest address in memory occupied by the dispatch table. (In the NS08032, the upper eight bits of this register are always zero.)

**MOD:** The MODULE register holds the address of the module descriptor of the currently executing software module. The MOD register is 16 bits long, therefore the module table must be contained within the first 64k bytes of memory.

**PSR:** The PROCESSOR STATUS REGISTER holds the status codes for the NS08032 microprocessor.

The PSR is 16 bits long, divided into two 8-bit halves (*Figure 2-2*). The low order eight bits are accessible to all programs, but the high order eight bits are accessible only to programs executing in Supervisor Mode.



TL/C5049

FIGURE 2-2. The Processor Status Register

**C:** The C bit indicates that a carry or borrow occurred after an addition or subtraction instruction. It is used in the calculation of multiple precision numbers. It may have a setting of 0 (no carry or borrow) or 1 (carry or borrow).

**T:** The T bit causes program tracing. If this bit is a 1, a TRC trap is executed after every instruction (Section 3.7.5).

L: The L bit is altered by comparison instructions. In a comparison instruction, the L bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as unsigned integers. Otherwise, it is set to "0". In Floating-Point comparisons, this bit is always cleared.

**F:** The F bit is a general condition flag, which is altered by many instructions (e.g., integer arithmetic instructions use it to indicate overflow). Z: The Z bit is altered by comparison instructions. In a comparison instruction, the Z bit is set to "1" if the second operand is equal to the first operand; otherwise it is set to "0".

N: The N bit is altered by comparison instructions. In a comparison instruction, the N bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as signed integers. Otherwise, it is set to "0".

U: If the U bit is "1", no privileged instructions may be executed. If the U bit is "0", then all instructions may be executed. When U = 0, the NS08032 is said to be in Supervisor Mode; when U = 1, the NS08032 is said to be in User Mode. A User Mode program is restricted from executing certain instructions and accessing certain registers which could interfere with the operating system. For example, a User Mode program is prevented from changing the setting of the flag used to indicate its own privilege mode. A Supervisor Mode program is assumed to be a trusted part of the operating system, hence it has no such restrictions.

S: The S bit specifies whether the SP0 register or SP1 register is used as the stack pointer. The bit is automatically cleared on interrupts and traps. It may have a setting of 0 (use the SP0 register) or 1 (use the SP1 register).

**P:** The P bit prevents a TRC trap from occurring more than once for an instruction (Section 3.7.5). It may have a setting of 0 (no trace pending) or 1 (trace pending).

I: If I = 1, then all interrupts will be accepted (Section 3.7). If I = 0, only the  $\overline{\text{NMI}}$  interrupt is accepted. Trap enables are not affected by this bit.

#### 2.1.3 The Configuration Register (CFG)

Within the Control section of the NS08032 CPU is the 4-bit CFG Register, which declares the presence of certain external devices. It is referenced by only one instruction, SETCFG, which is intended to be executed only as part of system initialization after reset. The format of the CFG Register is shown in *Figure 2–3*.



#### FIGURE 2-3. CFG Register

The CFG I bit declares the presence of external interrupt vectoring circuitry (specifically, the NS16202 Interrupt Control Unit). If the CFG I bit is set, interrupts requested through the INT pin are "Vectored." If it is clear, these interrupts are "Non-Vectored." See Section 3.7.

The F and C bits declare the presence of the FPU and Custom Slave Processors. If these bits are not set, the corresponding instructions are trapped as being undefined.

#### 2.1.4 Memory Organization

The main memory of the NS08032 is a uniform linear address space. Memory locations are numbered sequentially starting at zero and ending at  $2^{24}$ –1. The number specifying a memory location is called an address. The contents of each memory location is a byte consisting of eight bits (*Figure 2-4A*). Unless otherwise noted, diagrams in this document show data stored in memory with the lowest address on the right and the highest address on the left. Also, when data is shown vertically, the lowest address is at the top of a diagram and the highest address at the bottom of the diagram. When bits are numbered in a diagram, the least significant bit is given the number zero, and is shown at the right of the diagram. Bits are numbered in increasing significance and toward the left.



#### FIGURE 2-4. Data Formats for NS08032 Memory

Two contiguous bytes are called a word (*Figure 2-4B*). Except where noted (Section 2.2.1), the least significant byte of a word is stored at the lower address, and the most significant byte of the word is stored at the next higher address. In memory, the address of a word is the address of its least significant byte, and a word may start at any address.

Two contiguous words are called a double word (*Figure* 2-4C). Except where noted (Section 2.2.1), the least significant word of a double word is stored at the lowest address and the most significant word of the double

word is stored at the address two greater. In memory, the address of a double word is the address of its least significant byte, and a double word may start at any address.

#### 2.1.5 Dedicated Tables

TUC5049

Two of the NS08032 dedicated registers (MOD and INTBASE) serve as pointers to dedicated tables in memory.

The INTBASE register points to the Interrupt Dispatch and Cascade tables. These are described in Section 3.7.

The MOD register contains a pointer into the Module Table, whose entries are called Module Descriptors. A Module Descriptor contains four pointers, three of which are used by the NS08032. At any point in time, the MOD register contains the address of the Module Descriptor for the currently running module. It is automatically updated by the Call External Procedure instructions (CXP and CXPD).

The format of a Module Descriptor is shown in *Figure* 2-5. The Static Base entry contains the address of static data which is assigned to the running module. It is loaded into the CPU Static Base register by the CXP and CXPD instructions. The Program Base entry contains the address of the first byte of instruction code in the module. Since a module may have multiple entry points, the Program Base pointer serves only as a reference to find them.



FIGURE 2-5. Module Descriptor Format

The Link Table Address points to the Link Table for the currently running module. The Link Table provides the information which is needed for:

- 1. Sharing variables between modules. Such variables are accessed through the Link Table via the External addressing mode.
- 2. Transferring control from one module to another. This is done via the Call External Procedure (CXP) instruction.

The format of a Link Table is given in *Figure 2–6*. A Link Table Entry for an external variable contains the 32-bit address of that variable. An entry for an external procedure contains two 16-bit fields: Module and Offset. The Module field contains the new MOD register contents for the module being entered. The Offset field is an unsigned number giving the position of the entry point relative to the new module's Program Base pointer.

For further details of the functions of these tables, see the NS16000 Programmer's Reference Manual.





#### 2.2 Instruction Set

#### 2.2.1 General Instruction Format

*Figure 2–7* shows the general format of an NS16000 instruction. The Basic Instruction is one to three bytes long and contains the opcode and up to two 5-bit General Addressing Mode ("Gen") fields. Following the Basic Instruction field is a set of optional extensions which may appear, depending on the instruction and the addressing modes selected.

Index Bytes appear when either or both Gen fields specify Scaled Index. In this case, the Gen field specifies only the Scale Factor (1, 2, 4 or 8), and the Index Byte specifies which General Purpose register to use as the index, and which addressing mode calculation to perform before indexing. See *Figure 2–8*.

Following Index Bytes come any displacements (addressing constants) or immediate values associated with the selected addressing modes. Each Displacement/Immediate field may contain one or two displacements, or one immediate value. The size of a Displacement field is encoded within the top bits of that field, as shown in *Figure 2-9*, with the remaining bits interpreted as a signed (two's complement) value. The size of an Immediate value is determined from the Opcode field. Both Displacement and Immediate fields are stored most-significant byte first. Note that this is backward from the usual memory representation of data (Section 2.1.4).

Some instructions require additional, "implied" immediates and/or displacements, apart from those associated with addressing modes. Any such extensions appear at the end of the instruction, in the order that they appear within the list of operands in the instruction definition (Section 2.2.3).



FIGURE 2-8. Index Byte Format

#### 2.2.2 Addressing Modes

The NS08032 CPU generally accesses an operand by calculating its Effective Address based on information available when the operand is to be accessed. The method to be used in performing this calculation is specified by the programmer as an "addressing mode."

Addressing modes in the NS08032 are designed to optimally support high-level language accesses to variables. In nearly all cases, a variable access requires only one addressing mode, within the instruction which acts upon that variable. Extraneous data movement is therefore minimized.

NS08032 Addressing Modes fall into nine basic types:

**Register:** The operand is available in one of the eight General Purpose Registers. In certain Slave Processor instructions, an auxiliary set of eight registers may be referenced instead.

**Register Relative:** A General Purpose Register contains an address to which is added a displacement value from the instruction, yielding the effective address of the operand in memory.

**Memory Space:** Identical to Register Relative above, except that the register used is one of the dedicated registers PC, SP, SB or FP. These registers point to data areas generally needed by high-level languages.

**Memory Relative:** A pointer variable is found within the memory space pointed to by the SP, SB or FP register. A displacement is added to that pointer to generate the Effective Address of the operand.

**Immediate:** The operand is encoded within the instruction. This addressing mode is not allowed if the operand is to be written.

**Absolute:** The address of the operand is specified by a displacement field in the instruction.



#### FIGURE 2-7. General Instruction Format

8





DOUBLE WORD DISPLACEMENT: RANGE (ENTIRE ADDRESSING SPACE)

#### **FIGURE 2-9. Displacement Encodings**

**External:** A pointer value is read from a specified entry of the current Link Table. To this pointer value is added a displacement, yielding the Effective Address of the operand.

Top of Stack: The currently-selected Stack Pointer (SP0 or SP1) specifies the location of the operand. The operand is pushed or popped, depending on whether it is written or read.

Scaled Index: Although encoded as an addressing mode, Scaled Indexing is an option on any addressing mode except Immediate or another Scaled Index. It has the effect of calculating an Effective Address, then multiplying any General Purpose Register by 1, 2, 4 or 8 and adding it into the total, yielding the final Effective Address of the operand. The following table, Table 2–1, is a brief summary of the addressing modes. For a complete description of their actions, see the Programmer's Reference Manual.

#### 2.2.3 Instruction Set Summary

This section presents a brief description of the NS08032 instruction set. The instructions are functionally grouped In Table 2–2. The Format column of each table is a reference to the Instruction Format tables (Appendix A). The Instruction column gives the instruction as coded in assembly language, and the Description column provides a short description of the function provided by that instruction. Further details of the exact operations performed by each instruction may be found in the Programmer's Reference Manual.

#### Notations:

i = Integer length suffix: B = Byte

W = Word D = Double Word

f = Floating Point length suffix: F = Standard Floating L = Long Floating

gen = General operand. Any addressing mode can be specified.

short = A 4-bit value encoded within the Basic Instruction.

imm = Immediate operand. An 8-bit value appended after any addressing extensions.

disp = Displacement (addressing constant): 8, 16, 32 bits. All three lengths legal.

reg = Any General Purpose Register: R0-R7.

areg = Any Dedicated/Address Register: SP, SB, FP, MOD, INTBASE, PSR, UPSR (bottom eight PSR bits).

creg = A Custom Slave Processor Register (implementation dependent)

cond = Any condition code, encoded as a 4-bit field within the Basic Instruction.

#### Table 2-1. NS08032 Addressing Modes

| Register        |                                       |                                     | ······································                                                                                     |
|-----------------|---------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| 00000           |                                       |                                     |                                                                                                                            |
| 00000           | Register 0                            | B0 or F0                            | None: Operand is in the specified register                                                                                 |
| 00001           | Register 1                            | B1 or F1                            |                                                                                                                            |
| 00010           | Begister 2                            | B2 or E2                            |                                                                                                                            |
| 00010           | Pogistor 2                            | P3 or E3                            |                                                                                                                            |
| 00100           | Register 5                            | D4 or E4                            | ·                                                                                                                          |
| 00100           | Register 4                            | H4 Or F4                            |                                                                                                                            |
| 00101           | Register 5                            | R5 or F5                            |                                                                                                                            |
| 00110           | Register 6                            | R6 or F6                            |                                                                                                                            |
| 00111           | Register 7                            | R7 or F7                            |                                                                                                                            |
| Register Relati | ive                                   |                                     |                                                                                                                            |
| 01000           | Register 0 relative                   | disp(R0)                            | Disp + Register.                                                                                                           |
| 01001           | Register 1 relative                   | disp(B1)                            |                                                                                                                            |
| 01001           | Pogiotor 2 relativo                   | disp(P2)                            |                                                                                                                            |
| 01010           | Register 2 relative                   |                                     |                                                                                                                            |
| 01011           | Register 3 relative                   | alsp(H3)                            |                                                                                                                            |
| 01100           | Register 4 relative                   | disp(R4)                            |                                                                                                                            |
| 01101           | Register 5 relative                   | disp(R5)                            |                                                                                                                            |
| 01110           | Register 6 relative                   | disp(R6)                            |                                                                                                                            |
| 01111           | Register 7 relative                   | disp(R7)                            |                                                                                                                            |
| Memory Space    | 1                                     |                                     | · · · · · · · · · · · · · · · · · · ·                                                                                      |
| 11000           | Frame memory                          | disp(EP)                            | Dien + Begieter: "SB" is aithor SB0 at                                                                                     |
| 11000           | Frame memory                          |                                     | Disp + Register; SP is either SP0 or                                                                                       |
| 11001           | Stack memory                          | disp(SP)                            | SP1, as selected in PSR.                                                                                                   |
| 11010           | Static memory                         | disp(SB)                            |                                                                                                                            |
| 11011           | Program memory                        | disp(PC)                            |                                                                                                                            |
| Memory Relati   | ve                                    | Les provinces in a second since and |                                                                                                                            |
| 10000           | Frame memory relative                 | disp2(disp1(EP))                    | Disp2 + Pointer: Pointer found at address                                                                                  |
| 10000           | Plane memory relative                 |                                     | Disp2 + Politier, Politier found at address                                                                                |
| 10001           | Stack memory relative                 | disp2(disp1(SP))                    | Disp1 + Register. "SP" is either SPU or                                                                                    |
| 10010           | Static memory relative                | disp2(disp1(SB))                    | SP1, as selected in PSR.                                                                                                   |
| Immediate       |                                       |                                     |                                                                                                                            |
| 10100           | Immediate                             | value                               | None: Operand is input from instruction queue.                                                                             |
| Absolute        |                                       | L                                   |                                                                                                                            |
| 10101           | Absolute                              | @disp                               | Disp.                                                                                                                      |
| External        |                                       |                                     |                                                                                                                            |
| 10110           | External                              | EXTERNAL (disp1) +                  | Disp2 + Pointer: Pointer is found at Link                                                                                  |
| 10110           | External                              | disp2                               | Table Entry number Disp1.                                                                                                  |
| Top of Stack    |                                       |                                     |                                                                                                                            |
| 10111           | Top of stack                          | TOS                                 | Top of current stack, using either User or<br>Interrupt Stack Pointer, as selected in<br>PSR. Automatic Push/Pop included. |
| Scaled Index    | alar                                  |                                     |                                                                                                                            |
| 11100           | Index bytes                           | mode[Bn·B]                          | Mode + Bn                                                                                                                  |
| 11101           | Index, bytes                          | mode[Pn:\//]                        | Mode + 2 × Pn                                                                                                              |
| 11101           | Index, words                          | mode[Dn/D]                          |                                                                                                                            |
| 11110           | index, double words                   | mode[Rn:D]                          | $MODE + 4 \times Hn.$                                                                                                      |
| 11111           | Index, quad words                     | mode[Rn:Q]                          | Mode + $8 \times Rn$ .                                                                                                     |
|                 |                                       |                                     | "Mode" and "n" are contained within the                                                                                    |
|                 | · · · · · · · · · · · · · · · · · · · |                                     | Index Byte.                                                                                                                |
| 10011           | (Reserved for Future Use)             |                                     |                                                                                                                            |
|                 |                                       |                                     |                                                                                                                            |
|                 |                                       |                                     |                                                                                                                            |
|                 |                                       |                                     |                                                                                                                            |

| Format    | 1.          | nstruction   | Description                                                 |
|-----------|-------------|--------------|-------------------------------------------------------------|
| Moyae     |             |              |                                                             |
| 4         | MOV         |              | Move e velue                                                |
| . 4       | MOVI        | gen,gen      | Extend and move a 4 bit constant                            |
| 27        |             | short,gen    | Extenu and move a 4-bit constant.                           |
| <u>'</u>  | MOVMI       | gen,gen,disp | Move with response                                          |
| <i>'</i>  | MOVZBVV     | gen,gen      | Move with zero extension.                                   |
| <u>'</u>  | MOVZID      | gen,gen      | Move with zero extension.                                   |
| <u>'</u>  | MOVXBW      | gen,gen      | Move with sign extension.                                   |
| · / ·     | MOVAID      | gen,gen      | Move with sign extension.                                   |
| 4         |             | gen,gen      | WOVE Effective Address.                                     |
| Integer A | rithmetic   |              |                                                             |
| 4         | ADDi        | gen,gen      | Add.                                                        |
| 2         | ADDQi       | short,gen    | Add 4-bit constant.                                         |
| 4         | ADDCi       | gen,gen      | Add with carry.                                             |
| 4         | SUBi        | gen,gen      | Subtract.                                                   |
| 4         | SUBCI       | gen,gen      | Subtract with carry (borrow).                               |
| 6         | NEGI        | gen,gen      | Negate (2's complement).                                    |
| 6         | ABSi        | gen,gen      | Take absolute value.                                        |
| 7         | MULI        | gen,gen      | Multiply.                                                   |
| 7         | QUOI        | gen,gen      | Divide, rounding toward zero.                               |
| 7         | REMI        | gen,gen      | Remainder from QUO.                                         |
| 7,        | DIVi        | gen,gen      | Divide, rounding down.                                      |
| 7         | MODi        | gen,gen      | Remainder from DIV (Modulus).                               |
| 7         | MEli        | gen,gen      | Multiply to Extended Integer.                               |
| 7         | DEli        | gen,gen      | Divide Extended Integer.                                    |
| Packed D  | ecimal (BCD | ))           |                                                             |
| 6         | ADDPi       | aen.aen      | Add Packed.                                                 |
| 6         | SUBPi       | gen,gen      | Subtract Packed.                                            |
| Integer C | omparison   |              |                                                             |
| 4         | CMPi        | gen,gen      | Compare.                                                    |
| 2         | CMPQi       | short.gen    | Compare to 4-bit constant.                                  |
| 7         | СМРМІ       | gen,gen,disp | Compare Multiple: disp bytes.                               |
| Logical a | nd Boolean  |              |                                                             |
| 4         | ANDI        | gen,gen      | Logical AND.                                                |
| 4         | ORI         | aen.aen      | Logical OR.                                                 |
| 4         | BICi        | gen gen      | Clear selected bits.                                        |
| 4         | XORi        | gen.gen      | Logical Exclusive-OR.                                       |
| 6         | COMI        | aen.aen      | Complement all bits.                                        |
| 6         | NOTI        | gen.gen      | Boolean complement: LSB only.                               |
| 2         | Scondi      | gen          | Save condition code (cond) as a Boolean variable of size i. |
| Shifts    |             |              |                                                             |
| 6         | LSHI        | gen.gen      | Logical Shift, left or right,                               |
| 6         | ASHI        | den.den      | Arithmetic Shift, left or right,                            |
| 6         | ROTI        | gen,gen      | Rotate, left or right.                                      |
| Bits      | 1           |              |                                                             |
| 4         | ТВІТІ       | gen.gen      | Test bit.                                                   |
| 6         | SBITI       | gen.gen      | Test and set bit.                                           |
| 6         | SBITH       | den den      | Test and set bit, interlocked.                              |
| 6         | CBITI       | den den      | Test and clear hit                                          |
| Ä         | CBITH       | den den      | Test and clear bit, interlocked                             |
| 6 ·       |             | den den      | Test and invert hit                                         |
| Q         |             | yen,yen      | TEST AND INVERT DIL.                                        |

| Table 2-2 | 2. Instruction 2. Ins | on Set | Summary ( | (Cont'd) |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|----------|
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        | -         |          |

| Format                    | ir        | nstruction       | Description                                                  |  |  |
|---------------------------|-----------|------------------|--------------------------------------------------------------|--|--|
| Bit Fields                | (Note 1)  |                  |                                                              |  |  |
| 8                         | EXTI      | reg,gen,gen,disp | Extract bit field (array oriented).                          |  |  |
| 8                         | INSI      | rea.gen.gen.disp | Insert bit field (array oriented).                           |  |  |
| 7                         | EXTSI     | aen.aen.imm.imm  | Extract bit field (short form).                              |  |  |
| 7                         | INSSI     | gen.gen.imm.imm  | Insert bit field (short form).                               |  |  |
| 8                         | CVTP      | reg,gen,gen      | Convert to Bit Field Pointer.                                |  |  |
| Arrays                    |           | engerse          |                                                              |  |  |
| 8                         | CHECKI    | reg,gen,gen      | Index bounds check.                                          |  |  |
| 8 -                       | INDEXi    | reg,gen,gen      | Recursive indexing step for multiple-dimensional arrays.     |  |  |
| Strings (N                | ote 2)    | - I              |                                                              |  |  |
| 5                         | MOVSi     | options          | Move String 1 to String 2.                                   |  |  |
| 5                         | MOVST     | options          | Move string, translating bytes.                              |  |  |
| 5                         | CMPSi     | options          | Compare String 1 to String 2.                                |  |  |
| 5                         | CMPST     | options          | Compare, translating String 1 bytes.                         |  |  |
| 5                         | SKPSi     | options          | Skip over String 1 entries.                                  |  |  |
| 5                         | SKPST     | options          | Skip, translating bytes for Until/While.                     |  |  |
| Jumps an                  | d Linkage |                  |                                                              |  |  |
| 3                         | JUMP      | gen              | Jump.                                                        |  |  |
| 0                         | BR        | disp             | Branch (PC Relative).                                        |  |  |
| 0                         | Bcond     | disp             | Conditional branch.                                          |  |  |
| 3                         | CASEI     | gen              | Multiway branch.                                             |  |  |
| 2                         | ACBi      | short,gen,disp   | Add 4-bit constant and branch if nonzero.                    |  |  |
| 3                         | JSR       | gen              | Jump to subroutine.                                          |  |  |
| 1                         | BSR       | disp             | Branch to subroutine.                                        |  |  |
| 1                         | CXP       | disp             | Call external procedure.                                     |  |  |
| 3                         | CXPD      | gen              | Call external procedure using descriptor.                    |  |  |
| 1                         | SVC       |                  | Supervisor call.                                             |  |  |
| 1                         | FLAG      |                  | Flag Trap.                                                   |  |  |
| 1 .                       | BPT       |                  | Breakpoint Trap.                                             |  |  |
| 1                         | ENTER     | [reg list],disp  | Save registers and allocate stack frame (Enter Procedure).   |  |  |
| 1                         | EXIT      | [reg list]       | Restore registers and reclaim stack frame (Exit Procedure).  |  |  |
| 1                         | RET       | disp             | Return from subroutine.                                      |  |  |
| 1                         | RXP       | disp             | Return from external procedure call.                         |  |  |
| 1                         | RETT      | disp             | Return from trap. (Privileged)                               |  |  |
| 1                         | RETI      |                  | Return from interrupt. (Privileged)                          |  |  |
| CPU Register Manipulation |           |                  |                                                              |  |  |
| 1                         | SAVE      | [reg list]       | Save General Purpose Registers.                              |  |  |
| 1                         | RESTORE   | [reg list]       | Restore General Purpose Registers.                           |  |  |
| 2                         | LPRi      | areg,gen         | Load Dedicated Register. (Privileged if PSR or INTBASE).     |  |  |
| 2                         | SPRi      | areg,gen         | Store Dedicated Register. (Privileged if PSR or INTBASE).    |  |  |
| 3                         | ADJSPi    | gen              | Adjust Stack Pointer.                                        |  |  |
| 3                         | BISPSRi   | gen              | Set selected bits in PSR. (Privileged if not Byte length).   |  |  |
| 3                         | BICPSRI   | gen              | Clear selected bits in PSR. (Privileged if not Byte length). |  |  |
| 5                         | SETCFG    | [option list]    | Set Configuration Register. (Privileged)                     |  |  |

|                                                |                                                                                                  | Ta                                                                                                         | ble 2-2. Instruction Set Summary (Cont'd)                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Format                                         | ir                                                                                               | nstruction                                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                 |
| Floating F                                     | Point                                                                                            |                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                             |
| 11<br>9<br>9<br>9<br>9<br>11<br>11<br>11<br>11 | MOVf<br>MOVLF<br>MOVFL<br>MOVif<br>ROUNDfi<br>TRUNCfi<br>FLOORfi<br>ADDf<br>SUBf<br>MULf<br>DIVf | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen | Move a Floating-Point value.<br>Move and shorten a Long value to Standard.<br>Move and lengthen a Standard value to Long.<br>Convert any integer to Standard or Long Floating.<br>Convert to integer by rounding.<br>Convert to integer by truncating, toward zero.<br>Convert to largest integer less than or equal to value.<br>Add.<br>Subtract.<br>Multiply.<br>Divide. |
| 11<br>11<br>9<br>9<br>Miscellan<br>1<br>1      | CMPf<br>NEGf<br>ABSf<br>LFSR<br>SFSR<br>eous<br>WAIT<br>DIA                                      | gen,gen<br>gen,gen<br>gen<br>gen<br>gen                                                                    | Compare.<br>Negate.<br>Take absolute value.<br>Load FSR.<br>Store FSR.<br>No Operation.<br>Wait for interrupt.<br>Diagnose. Single-byte "Branch to Self" for hardware breakpointing. Not<br>for use in programming.                                                                                                                                                         |
| Custom S                                       | lave                                                                                             | and the second second                                                                                      |                                                                                                                                                                                                                                                                                                                                                                             |
| 15.5<br>15.5<br>15.5<br>15.5<br>15.5           | CCAL0c<br>CCAL1c<br>CCAL2c<br>CCAL2c<br>CCAL3c                                                   | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen                                                                   | Custom Calculate.                                                                                                                                                                                                                                                                                                                                                           |
| 15.5<br>15.5<br>15.5<br>15.5                   | CMOV0c<br>CMOV1c<br>CMOV2c<br>CCMPc                                                              | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen                                                                   | Custom Move.<br>Custom Compare.                                                                                                                                                                                                                                                                                                                                             |
| 15.1<br>15.1<br>15.1<br>15.1<br>15.1<br>15.1   | CCV0ci<br>CCV1ci<br>CCV2ci<br>CCV3ci<br>CCV4DQ<br>CCV5QD                                         | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen                                             | Custom Convert.                                                                                                                                                                                                                                                                                                                                                             |
| 15.1<br>15.1<br>15.0                           | LCSR<br>SCSR<br>CATST0                                                                           | gen<br>gen<br>gen                                                                                          | Load Custom Status Register.<br>Store Custom Status Register.<br>Custom Address/Test. (Privileged)                                                                                                                                                                                                                                                                          |
| 15.0<br>15.0<br>15.0                           | LCR<br>SCR                                                                                       | creg,gen<br>creg,gen<br>creg,gen                                                                           | Load Custom Register. (Privileged)<br>Store Custom Register. (Privileged)                                                                                                                                                                                                                                                                                                   |

Note 1: Bit fields are values in memory which are not aligned to byte boundaries. Examples are PACKED arrays and records used In Pascal. "Extract" instructions read and align a bit field. "Insert" instructions write a bit field from an aligned source.

Note 2: String instructions assign specific functions to the General Purpose Registers:

R4-Comparison Value

R3-Translation Table Pointer

R2-String 2 Pointer

R1-String 1 Pointer

R0-Limit Count

Options on all string instructions are:

 B (Backward):
 Decrement string pointers after each step rather than incrementing.

 U (Until match):
 End instruction if String 1 entry matches R4.

W (While match): End instruction if String 1 entry does not match R4.

All string instructions end when R0 decrements to zero.

## **3 Functional Description**

#### 3.1 Power and Grounding

The NS08032 requires a single 5V power supply, applied on pin 48 ( $V_{CC}$ ). See DC Electrical Characteristics.

Grounding connections are made on two pins. Logic Ground (GNDL, pin 24) is the common pin for on-chip logic, and Buffer Ground (GNDB, pin 25) is the common pin for the output drivers. For optimal noise immunity, it is recommended that GNDL be attached through a single conductor directly to GNDB, and that all other grounding connections be made only to GNDB, as shown below (*Figure 3-1*).

In addition to  $V_{CC}$  and Ground, the NS08032 CPU uses an internally-generated negative voltage. It is necessary to filter this voltage externally by attaching a pair of capacitors (*Figure 3-1*) from the BBG pin to ground. Recommended values for these are:

- C<sub>1</sub>: 1µF, Tantalum.
- C<sub>2</sub>: 1000pF, low inductance. This should be either a disc or monolithic ceramic capacitor.





#### 3.2 Clocking

The NS08032 inputs clocking signals from the NS16201 Timing Control Unit (TCU), which presents two non-overlapping phases of a single clock frequency. These phases are called PHI1 (pin 26) and PHI2 (pin 27). Their relationship to each other is shown in *Figure 3-2*.

Each positive edge of PHI1 defines a transition in the timing state ("T-State") of the CPU. One T-State represents the execution of one microinstruction within the





CPU and/or one step of an external bus transfer. See the AC Electrical Characteristics (Section 4) for complete specifications of PHI1 and PHI2.



FIGURE 3-2. Clock Timing Relationships

As the TCU presents signals with very fast transitions, it is recommended that the conductors carrying PHI1 and PHI2 be kept as short as possible, and that they not be connected anywhere except from the TCU to the CPU. A TTL clock signal (CTTL) is provided by the TCU for all other clocking.

#### 3.3 Resetting

The RST pin serves as a reset for on-chip logic. The CPU may be reset at any time by pulling the RST pin low for at least 64 clock cycles. Upon detecting a reset, the CPU terminates instruction processing, resets its internal logic, and clears the Program Counter (PC) and Processor Status Register (PSR) to all zeroes.

On application of power,  $\overrightarrow{\text{RST}}$  must be held low for at least  $50\mu$ s after V<sub>CC</sub> is stable. This is to ensure that all on-chip voltages are completely stable before operation. Whenever a Reset is applied, it must also remain active for not less than 64 clock cycles. The trailing (positive-going) edge must occur while PHI1 is high, and no later than 10ns before the PHI1 trailing edge. See *Figures 3-3* and *3-4*.



FIGURE 3-4. General Reset Timing

The NS16201 Timing Control Unit (TCU) provides circuitry to meet the Reset requirements of the NS08032 CPU. *Figure 3-5* shows the recommended connections.



FIGURE 3-5. Recommended Reset Connections

#### 3.4 Bus Cycles

The NS08032 will perform a bus cycle for one of the following reasons:

- To write or read data to or from memory or a peripheral interface device. Peripheral input and output are memory-mapped in the NS16000 family.
- To fetch instructions into the 4-byte instruction queue. This happens whenever the bus would otherwise be idle and the queue is not already full.
- To acknowledge an interrupt and allow external circuitry to provide a vector number, or to acknowledge completion of an interrupt service routine.
- 4. To transfer information to or from a Slave Processor.

In terms of bus timing, cases 1 through 3 above are identical. For timing specifications, see Section 4. The only external difference between them is the 4-bit code placed on the Bus Status pins (ST0–ST3). Slave Processor cycles differ in that separate control signals are applied and transfers are performed 16 bits at a time (Section 3.4.6).

*Figure 3-6* shows typical bus connections for the NS08032. The address, data, and control signals referenced in the following discussion are shown in this figure.

The sequence of events in a non-Slave Processor bus cycle is shown in *Figure 3–7* for a Read cycle and *Figure 3–8* for a Write cycle. The cases shown assume that the selected memory or interface device is capable of communicating with the CPU at full speed. If it is not, then cycle extension may be requested through the RDY line (Section 3.4.1).

A full-speed bus cycle is performed in four cycles of the PHI1 clock signal, labeled T1 through T4. Clock cycles not associated with a bus cycle are designated Ti (for "Idle").

During T1, the CPU applies an address on pins AD0-AD15 and A16-A23. It also provides a low-going pulse on the ADS pin, which serves the dual purpose of informing external circuitry that a bus cycle is starting and of providing control to an external latch for demultiplexing address bits 0-7 from the AD0-AD7 pins. See *Figure 3-6*. Also during this time the status signal DDIN, indicating the direction of the transfer, becomes valid.

During T2, the CPU switches the Data Bus, AD0-AD7, to either accept or present data. Note that the signals AD8-AD15 and A16-A23 remain valid, and need not be latched. It also starts the Data Strobe ( $\overline{DS}$ ), signaling the beginning of the data transfer. Associated signals from the NS16201 Timing Control Unit are also activated at this time:  $\overline{RD}$  (Read Strobe) or  $\overline{WR}$  (Write Strobe),  $\overline{TSO}$ (Timing State Output, indicating that T2 has been reached) and  $\overline{DBE}$  (Data Buffer Enable). The T3 state provides for access time requirements, and it occurs at least once in a bus cycle. At the beginning of T3, on the rising edge of the PHI1 clock, the RDY (Ready) line is sampled to determine whether the bus cycle will be extended (Section 3.4.1).

If the CPU is performing a Read cycle, the Data Bus (ADO-AD7) is sampled at the falling edge of PHI2 of the last T3 state. See Timing Specification, Section 4. Data must, however, be held at least until the beginning of T4.  $\overline{DS}$  and  $\overline{RD}$  are guaranteed not to go inactive before this point, so the rising edge of either of them may safely be used to disable the device providing the input data.

The T4 state finishes the bus cycle. At the beginning of T4, the  $\overline{DS}$ ,  $\overline{RD}$  or  $\overline{WR}$ , and  $\overline{TSO}$  signals go inactive, and at the rising edge of PHI2,  $\overline{DBE}$  goes inactive, having provided for necessary data hold times. Addresses (and Data during Write cycles) remain valid from the CPU throughout T4. Note that the Bus Status lines (ST0-ST3) change at the beginning of T4, anticipating the following bus cycle (if any).



FIGURE 3-6. Bus Connections

-



FIGURE 3-7. Read Cycle Timing



#### NS08032 CPU BUS SIGNALS

#### 3.4.1 Cycle Extension

To allow sufficient strobe widths and access times for any speed of memory or peripheral device, the NS08032 provides for extension of a bus cycle. Any type of bus cycle except a Slave Processor cycle can be extended.

In *Figures 3–7* and *3–8*, note that during T3 all bus control signals from the CPU and TCU are flat. Therefore, a bus cycle can be cleanly extended by causing the T3 state to be repeated. This is the purpose of the RDY (Ready) pin.

At the beginning of T3, on the rising edge of PHI1, the RDY line is sampled by the CPU. If RDY is high, the next T-State will be T4, ending the bus cycle. If it is sampled low, then the next T-State will be another T3, and the RDY line will again be sampled on PHI1. Each additional T3 state after the first is referred to as a "WAIT State." See Figure 3-9. The RDY pin is driven by the NS16201 Timing Control Unit, which applies WAIT States to the CPU as requested on three sets of pins:

- 1. CWAIT (Continuous WAIT), which holds the CPU in WAIT States until removed.
- WAIT1, WAIT2, WAIT4, WAIT8 (collectively, WAITn), which may be given a 4-bit binary value requesting a specific number of WAIT States from 0 to 15.
- PER (Peripheral), which inserts five additional WAIT states and causes the TCU to reshape the RD and WR strobes. This provides the setup and hold times required by most MOS peripheral interface devices.

Combinations of these various WAIT requests are both legal and useful. For details on their use, see the NS16201 Data Sheet.

Figure 3-10 illustrates a typical Read cycle, with two WAIT states requested through the TCU WAITn pins.

TL/C5049



FIGURE 3-9. RDY Pin Timing

#### 3.4.2 Bus Status

The NS08032 CPU presents four bits of Bus Status information on pins ST0-ST3. The various combinations on these pins indicate why the CPU is performing a bus cycle, or, if it is idle on the bus, why it is idle.

Referring to *Figures 3–7* and *3–8*, note that Bus Status leads the corresponding Bus Cycle, going valid one clock cycle before T1, and changing to the next state at T4. This allows the system designer to fully decode the bus status and, if desired, latch the decoded signals before ADS initiates the Bus Cycle.

The Bus Status pins are interpreted as a 4-bit value, with ST0 the least significant bit. Their values decode as follows:

- 0000 The bus is idle because the CPU does not yet need access to the bus.
- 0001 The bus is idle because the CPU is executing the WAIT instruction.
- 0010 (Reserved for future use.)
- 0011 The bus is idle because the CPU is waiting for a Slave Processor to complete an instruction.
- 0100 Interrupt Acknowledge, Master. The CPU is performing a Read cycle. To acknowledge receipt of a Non-Maskable Interrupt (on NMI), it will read from address FFFF00<sub>16</sub>, but will ignore any data provided. To acknowledge receipt of a Maskable Interrupt (on INT), it will read from

address FFFE00<sub>16</sub>, expecting a vector number to be provided from the Master NS16202 Interrupt Control Unit. If the vectoring mode selected by the last SETCFG instruction was Non-Vectored, then the CPU will ignore the value it has read and will use a default vector instead, having assumed that no NS16202 is present. See Section 3.4.5.

- 0101 Interrupt Acknowledge, Cascaded. The CPU is reading a vector number from a Cascaded NS16202 Interrupt Control Unit. The address provided is the address of the NS16202 Hardware Vector register. See Section 3.4.5.
- 0110 End of Interrupt, Master. The CPU is performing a Read cycle to indicate that it is executing a Return from Interrupt (RETI) instruction. See Section 3.4.5.
- 0111 End of Interrupt, Cascaded. The CPU is reading from a Cascaded Interrupt Control Unit to indicate that it is returning (through RETI) from an interrupt service routine requested by that unit. See Section 3.4.5.
- 1000 Sequential Instruction Fetch. The CPU is reading the next sequential word from the instruction stream into the Instruction Queue. It will do so whenever the bus would otherwise be idle and the queue is not already full.



TL/C5049

Note: Arrows on CWAIT, PER, WAITn indicate points at which the TCU samples. Arrows on AD0-AD7 and RDY indicate points at which the CPU samples.

FIGURE 3-10. Extended Cycle Example

1001 Non-Sequential Instruction Fetch.

The CPU is performing the first fetch of instruction code after the Instruction Queue is purged. This will occur as a result of any jump or branch, or any interrupt or trap, or execution of certain instructions.

- 1010 Data Transfer. The CPU is reading or writing an operand of an instruction.
- 1011 Read RMW Operand. The CPU is reading an operand which will subsequently be modified and rewritten.
- 1100 Read for Effective Address Calculation. The CPU is reading information from memory in order to determine the Effective Address of an operand. This will occur whenever an instruction uses the Memory Relative or External addressing mode.
- 1101 Transfer Slave Processor Operand. The CPU is either transferring an instruction operand to or from a Slave Processor, or it is issuing the Operation Word of a Slave Processor instruction. See Section 3.8.1
- 1110 Read Slave Processor Status.

The CPU is reading a status word from a Slave Processor. This occurs after the Slave Processor has signaled completion of an instruction. The transferred word tells the CPU whether a trap should be taken, and in some instructions, it presents new values for the CPU Processor Status Register bits N, Z, L or F. See Section 3.8.1.

1111 Broadcast Slave ID. The CPU is initiating the execution of a Slave Processor instruction. The ID Byte (first byte of the instruction) is sent to all Slave Processors, one of which will recognize it. From this point, the CPU is communicating with only one Slave Processor. See Section 3.8.1.

#### 3.4.3 Data Access Sequences

The NS08032 accesses all memory and peripheral devices in sequences of single-byte transfers. Transfer of values larger than bytes is performed from least-significant byte (lowest address) to most-significant byte.

#### 3.4.3.1 Bit Accesses

The bit instructions access the byte containing the designated bit. The Test and Set Bit instruction (SBIT), for example, reads a byte, alters it, and rewrites it, having changed the contents of one bit.

#### 3.4.3.2 Bit Field Accesses

An access to a Bit Field in memory always generates a Double Word transfer starting at the address containing the least-significant bit of the field. The Double Word is read by an Extract instruction; an Insert instruction reads a Double Word, modifies it, and rewrites it.

#### 3.4.3.3 Extending Multiply Accesses

The extending multiply instruction (MEI) will return a result which is twice the size in bytes of the operands which it reads. If the multiplicand is in memory, the most-significant half of the result is written first (at the higher address), then the least-significant half.

#### 3.4.4 Instruction Fetches

Instructions for the NS08032 CPU are "prefetched"; that is, they are input before being needed into the next available entry of the 4-byte Instruction Queue. The CPU performs two types of Instruction Fetch cycles: Sequential and Non-Sequential. These can be distinguished from each other by their differing status combinations on pins ST0-ST3 (Section 3.4.2).

A Sequential Fetch will be performed by the CPU whenever the Data Bus would otherwise be idle and the Instruction Queue is not currently full.

A Non-Sequential Fetch occurs as a result of any break in the normally sequential flow of a program. Any jump or branch instruction, a trap or an interrupt will cause the next Instruction Fetch cycle to be Non-Sequential. In addition, certain instructions flush the Instruction Queue, causing the next instruction fetch to display Non-Sequential status. Only the first bus cycle after a break displays Non-Sequential status.

#### 3.4.5 Interrupt Control Cycles

Activating the INT or NMI pin on the CPU will initiate one or more bus cycles whose purpose is interrupt control rather than the transfer of instructions or data. Execution of the Return from Interrupt instruction (RETI) will also cause Interrupt Control bus cycles. These differ from instruction or data transfers only in the status presented on pins ST0–ST3. All Interrupt Control cycles are Read cycles. Table 3–1 summarizes NS08032 interrupt sequences.

This section describes only the Interrupt Control sequences associated with each interrupt and with the return from its service routine. For full details of the NS08032 interrupt structure, see Section 3.7.

#### Table 3-1. Interrupt Sequences

| Cycle                                                              | Status                 | Address              | DDIN    | Bus                                                     |
|--------------------------------------------------------------------|------------------------|----------------------|---------|---------------------------------------------------------|
| A. Nonmaskable Interrupt Control Sequences.                        |                        |                      |         |                                                         |
| Interrupt Acknowledge                                              |                        |                      |         |                                                         |
| 1                                                                  | 0100                   | FFFF00 <sub>16</sub> | 0       | Don't Care                                              |
| · · · · - ·                                                        |                        |                      |         |                                                         |
| Interrupt Return                                                   |                        |                      | *       |                                                         |
| None: Performed through                                            | Heturn from Trap (RE   | (1) Instruction.     |         |                                                         |
| B. Nonvectored Interrupt                                           | Control Sequences.     |                      |         |                                                         |
| Interrunt Acknowledge                                              |                        |                      |         |                                                         |
| 1                                                                  | 0100                   | FFFE0016             | 0       | Don't Care                                              |
|                                                                    |                        |                      |         |                                                         |
| Interrupt Return                                                   |                        |                      |         |                                                         |
| None. Performed through                                            | n return from Trap (RE | II) instruction.     |         |                                                         |
| C Veetered Interrupt Ser                                           | wonoos: Nonoonoodo     | A                    |         |                                                         |
|                                                                    |                        |                      |         |                                                         |
| Interrupt Acknowledge                                              | 0100                   | EEECO.               | 0       | Vector: Pange 0, 127                                    |
|                                                                    | 0100                   |                      | U       | vector. Hange 0-127                                     |
| Interrupt Return                                                   |                        |                      |         |                                                         |
| 1                                                                  | 0110                   | FFFE00 <sub>16</sub> | 0       | Vector: Same as in                                      |
|                                                                    |                        |                      |         | Acknowledge Cycle                                       |
|                                                                    |                        |                      |         | , ioi inicia ge e joie                                  |
| D. Vectored Interrupt Sequences: Cascaded.                         |                        |                      |         |                                                         |
| Interrupt Acknowledge                                              |                        |                      |         |                                                         |
| 1                                                                  | 0100                   | FFFE00 <sub>16</sub> | 0       | Cascade Index:                                          |
|                                                                    |                        |                      |         | Range -16 to -1                                         |
| (The CPU here uses the Cascade Index to find the Cascade Address.) |                        |                      |         |                                                         |
| 2                                                                  | 0101                   | Cascade              | 0       | Vector: Range 0-255                                     |
|                                                                    |                        | Address              |         | an an tha an tha an |
|                                                                    |                        |                      |         |                                                         |
| Interrupt Return                                                   |                        |                      |         |                                                         |
| .1                                                                 | 0110                   | FFFE00 <sub>16</sub> | 0       | Cascade Index: Same                                     |
|                                                                    |                        |                      |         | as in Previous Interrupt                                |
|                                                                    |                        |                      |         | Actionedge Oyole                                        |
| (The CPU here uses the Cascade Index to find the Cascade Address.) |                        |                      |         |                                                         |
| 2                                                                  | 0111                   | Cascade              | 0       | Don't Čare                                              |
|                                                                    |                        | Address              | 14.<br> |                                                         |

#### 3.4.6 Slave Processor Communication

The  $\overline{SPC}$  pin is used as the data strobe for Slave Processor transfers. In a Slave Processor bus cycle, data is transferred 16 bits at a time on the Data Bus (ADO-AD15) and the least-significant two bits of CPU cycle status (STO-ST1) are monitored by each Slave Processor in order to determine the type of transfer being performed. *Figure 3-11* shows typical Slave Processor connections.  $\overline{SPC}$  is bidirectional, but is driven by the CPU during all Slave Processor bus cycles. See Section 3.8 for full protocol sequences.



FIGURE 3-11. Slave Processor Connections



Note 1. CPU samples Data Bus here.

Note 2. Slave Processor samples CPU status here.

Note 3. DBE and all other NS16201 TCU bus signals remain inactive because no ADS pulse is received from the CPU.

FIGURE 3-12. CPU Read from Slave Processor

#### 3.4.6.1 Slave Processor Bus Cycles

A Slave Processor bus cycle always takes exactly two clock cycles, labeled T1 and T4 (see *Figures 3-12* and *3-13*). During a Read cycle, SPC is activated at T1, data is sampled at T4, and SPC is removed. The Cycle Status pins lead the cycle by one clock period, and are sampled at the leading edge of SPC. During a Write cycle, the CPU applies data and activates SPC at T1, removing SPC at T4. The Slave Processor latches status on the leading edge of SPC and latches data on the trailing edge.

Since the CPU does not pulse the Address Strobe (ADS), no bus signals are generated by the NS16201 Timing Control Unit. The direction of a transfer is determined by the sequence ("protocol") established by the instruction under execution; but the CPU indicates the direction on the DDIN pin for hardware debugging purposes.

#### 3.4.6.2 Operand Transfer Sequences

A Slave Processor operand is transferred in one or more Slave bus cycles. A Byte operand is transferred on the least-significant byte of the Data Bus (AD0-AD7), and a Word operand is transferred on the entire 16-bit bus (AD0-AD15). A Double Word is transferred in a consecutive pair of bus cycles, least-significant word first. A Quad Word is transferred in two pairs of Slave cycles, with other bus cycles possibly occurring between them. The word order is from least-significant to mostsignificant word.



 Note 1. Arrows indicate points at which the Slave Processor samples.
 Note 2. DBE, being provided by the NS16201 TCU, remains inactive due to the fact that no pulse is presented on ADS, TCU signals RD, WR and TSO also remain inactive.



#### 3.5 Bus Access Control

The NS08032 CPU has the capability of relinquishing its access to the bus upon request from a DMA device or another CPU. This capability is implemented on the HOLD (Hold Request) and HLDA (Hold Acknowledge) pins. By asserting HOLD low, an external device requests access to the bus. On receipt of HLDA from the CPU, the device may perform bus cycles, as the CPU at this point has set the AD0-AD15, A16-A23,  $\overline{ADS}$  and  $\overline{DDIN}$  pins to the TRI-STATE® condition. To return control of the bus to the CPU, the device sets HOLD inactive, and the CPU acknowledges return of the bus by setting HLDA inactive.

How quickly the CPU releases the bus depends on whether it is idle on the bus at the time the HOLD request is made, as the CPU must always complete the current bus cycle. Figure 3-14 shows the timing sequence when the CPU is idle. In this case, the CPU grants the bus during the immediately following clock cycle. Figure 3-15 shows the sequence if the CPU is using the bus at the time that the HOLD request is made. If the request is made during or before the clock cycle shown (two clock cycles before T4), the CPU will release the bus during the clock cycle following T4. If the request occurs closer to T4, the CPU may already have decided to initiate another bus cycle. In that case, it will not grant the bus until after the next T4 state. Note that this situation will also occur if the CPU is idle on the bus, but has initiated a bus cycle internally.





25




# 3.6 Instruction Status

In addition to the four bits of bus cycle status (ST0–ST3), the NS08032 CPU also presents Instruction Status information on three separate pins. These pins differ from ST0–ST3 in that they are synchronous to the CPU's internal instruction execution section rather than to its bus interface section.

**PFS** (Program Flow Status) is pulsed low as each instruction begins execution. It is intended for debugging purposes.

 $U/\overline{S}$  originates from the U bit of the Processor Status Register, and indicates whether the CPU is currently running in User or Supervisor mode. Although it is not synchronous to bus cycles, there are guarantees on its validity during any given bus cycle. See the Timing Specifications, *Figure 4–19*.

**ILO** (Interlocked Operation) is activated during an SBITI (Set Bit, Interlocked) or CBITI (Clear Bit, Interlocked) instruction. It is made available to external bus arbitration circuitry in order to allow these instructions to implement the semaphore primitive operations for multiprocessor communication and resource sharing. As with the  $U/\overline{S}$  pin, there are guarantees on its validity during the operand accesses performed by the instructions. See the Timing Specification section, *Figures 4-16* and *4-17*.

### 3.7 NS08032 Interrupt Structure

The NS08032 CPU has two interrupt pins: INT, on which maskable interrupts may be requested, and NMI, on which nonmaskable interrupts may be requested.

In addition, there is a set of internally-generated "traps" which cause interrupt service to be performed as a result either of exceptional conditions (e.g., attempted division by zero) or of specific instructions whose purpose is to cause a trap to occur (e.g., the Supervisor Call instruction).

### 3.7.1 General Interrupt/Trap Sequence

Upon receipt of an interrupt or trap request, the CPU goes through four major steps:

1. Adjustment of Registers.

Depending on the source of the interrupt or trap, the CPU may restore and/or adjust the contents of the Program Counter (PC), the Processor Status Register (PSR) and the currently-selected Stack Pointer (SP). A copy of the PSR is made, and the PSR is then set to reflect Supervisor Mode and selection of the Interrupt Stack.

- Saving Processor Status. The PSR copy is pushed onto the Interrupt Stack as a 16-bit guantity.
- Vector Acquisition. A Vector is either obtained from the Data Bus or is supplied by default.
- 4. Service Call.

The Vector is used as an index into the Interrupt Dispatch Table, whose base address is taken from the CPU Interrupt Base (INTBASE) Register. See *Figure* 3-16. A 32-bit External Procedure Descriptor is read from the table entry, and an External Procedure Call is performed using it. The MOD Register (16 bits) and Program Counter (32 bits) are pushed on the Interrupt Stack.



### FIGURE 3-16. Interrupt Dispatch and Cascade Tables

This process is illustrated in *Figure 3-17*, from the viewpoint of the programmer. Interrupt on INT or NMI pin: Traps (except Trace): Trace Trap: Sec. 3.7.7.1 Sec. 3.7.7.2 Sec. 3.7.7.3

Full sequences of events in processing interrupts and traps may be found as follows:



28

### 3.7.2 Interrupt/Trap Return

To return control to an interrupted program, one of two instructions is used. The RETT (Return From Trap) instruction (*Figure 3-18*) restores the PSR, MOD, PC and SB registers to their previous contents and, since traps are often used deliberately as a call mechanism for Supervisor Mode procedures, it also discards a specified number of bytes from the original stack as surplus parameter space. RETT is used to return from any trap or interrupt except the Maskable Interrupt. For this, the RETI (Return from Interrupt) instruction is used, which also informs any external Interrupt Control Units that interrupt service has been completed. Since interrupts are generally asynchronous external events, RETI does not pop parameters. See *Figure 3-19*.

### 3.7.3 Maskable Interrupts (The INT Pin)

The INT pin is a level-sensitive input. A continuous low level is allowed for generating multiple interrupt requests. The input is maskable, and is therefore enabled to generate interrupt requests only while the Processor Status Register I bit is set. The I bit is automatically cleared during service of an INT or NMI request, and is restored to its original setting upon return from the interrupt service routine via the RETT or RETI instruction.

The  $\overline{INT}$  pin may be configured via the SETCFG instruction as either Non-Vectored (CFG register bit I = 0) or Vectored (bit I = 1).

### 3.7.3.1 Non-Vectored Mode

In the Non-Vectored Mode, an interrupt request on the INT pin will cause an Interrupt Acknowledge bus cycle, but the CPU will ignore any value read from the bus and use instead a default vector of zero. This mode is useful for small systems in which hardware interrupt prioritization is unnecessary. The RETT instruction should be used to return from an interrupt in Non-Vectored Mode.



### FIGURE 3-18. Return from Trap (RETTn) Instruction Flow





#### 3.7.3.2 Vectored Mode: Non-Cascaded Case

In the Vectored mode, the CPU uses an NS16202 Interrupt Control Unit (ICU) to prioritize up to 16 interrupt requests. Figure 3-20 shows the connections required for a single ICU. Upon receipt of an interrupt request on the INT pin, the CPU performs an "Interrupt Acknowledge, Master" bus cycle (Section 3.4.2) reading a vector value from the Data Bus. This vector is then used as an index into the Dispatch Table in order to find the External Procedure Descriptor for the proper interrupt service procedure. The service procedure eventually returns via the Return from Interrupt (RETI) instruction, which performs an End of Interrupt bus cycle, informing the ICU that it may reprioritize any interrupt requests still pending. The ICU provides the vector number again, which the CPU uses to determine whether it needs also to inform a Cascaded ICU (see below).

In a system with only one ICU (16 levels of interrupt), the vectors provided must be in the range of 0 through 127; that is, they must be positive numbers in eight bits. By providing a negative vector number, an ICU flags the interrupt source as being a Cascaded ICU (see below).

### 3.7.3.3 Vectored Mode: Cascaded Case

In order to allow up to 256 levels of interrupt, provision is made both in the CPU and in the NS16202 Interrupt Control Unit (ICU) to transparently support cascading. *Figure 3-21* shows a typical cascaded configuration. Note that the Interrupt output from a Cascaded ICU goes to an Interrupt Request input of the Master ICU, which is the only ICU which drives the CPU INT pin.

In a system which uses cascading, two tasks must be performed upon initialization:

- For each Cascaded ICU in the system, the Master ICU must be informed of the line number (0 to 15) on which it receives the cascaded requests.
- 2. A Cascade Table must be established in memory. The Cascade Table is located in a *negative* direction from

the location indicated by the CPU Interrupt Base (INTBASE) register. Its entries are 32-bit addresses, pointing to the Vector Registers of each of up to 16 Cascaded ICUs.

Figure 3-16 illustrates the position of the Cascade Table. To find the Cascade Table entry for a Cascaded ICU, take its Master ICU line number (0 to 15) and subtract 16 from it, giving an index in the range -16 to -1. Multiply this value by 4, and add the resulting negative number to the contents of the INTBASE Register. The 32-bit entry at this address must be set to the address of the Hardware Vector Register of the Cascaded ICU. This is referred to as the "Cascade Address."

Upon receipt of an interrupt request from a Cascaded ICU, the Master ICU interrupts the CPU and provides the negative Cascade Table index instead of a (positive) vector number. The CPU, seeing the negative value, uses it as an index into the Cascade Table and reads the Cascade Address from the referenced entry. Applying this address, the CPU performs an "Interrupt Acknowledge, Cascaded" bus cycle (Section 3.4.2), reading the final vector value. This vector is interpreted by the CPU as an unsigned byte, and can therefore be in the range of 0 through 255.

In returning from a Cascaded interrupt, the service procedure executes the Return from Interrupt (RETI) instruction, as it would for any Maskable Interrupt. The CPU performs an "End of Interrupt, Master" bus cycle (Section 3.4.2), whereupon the Master ICU again provides the negative Cascade Table index. The CPU, seeing a negative value, uses it to find the corresponding Cascade Address from the Cascade Table. Applying this address, it performs an "End of Interrupt, Cascaded" bus cycle (Section 3.4.2), informing the cascaded ICU of the completion of the service routine. The byte read from the Cascaded ICU is discarded.



FIGURE 3-20. Interrupt Control Unit Connections (16 Levels)





### 3.7.4 Non-Maskable Interrupt (The NMI Pin)

The Non-Maskable interrupt is triggered whenever a falling edge is detected on the  $\overline{\text{NMI}}$  pin. The CPU performs an "Interrupt Acknowledge, Master" bus cycle (Section 3.4.2) when processing of this interrupt actually begins. The Interrupt Acknowledge cycle differs from that provided for Maskable Interrupts in that the address presented is FFFF00<sub>16</sub>. The vector value used for the Non-Maskable Interrupt is taken as 1, regardless of the value read from the bus.

The service procedure returns from the Non-Maskable Interrupt using the Return from Trap (RETT) instruction. No special bus cycles occur on return.

For the full sequence of events in processing the Non-Maskable Interrupt, see Section 3.7.7.1.

### 3.7.5 Traps

A trap is an internally-generated interrupt request caused as a direct and immediate result of the execution of an instruction. Traps recognized by the NS08032 are: **Trap (FPU):** An exceptional condition was detected by the NS16081 Floating-Point unit or another Slave Processor during the execution of a Slave Instruction. This trap is requested via the Status Word returned as part of the Slave Processor Protocol (Section 3.8.1).

**Trap (ILL):** Illegal operation. A privileged operation was attempted while the CPU was in User Mode (PSR bit U = 1).

Trap (SVC): The Supervisor Call (SVC) instruction was executed.

**Trap (DVZ):** An attempt was made to divide an integer by zero. (The FPU trap is used for Floating-Point division by zero.)

Trap (FLG): The FLAG instruction detected a "1" in the CPU PSR F bit.

Trap (BPT): The Breakpoint (BPT) instruction was executed.

Trap (TRC): The instruction just completed is being traced. See below.

Trap (UND): An undefined opcode was encountered by the CPU.

The Return Address pushed by any trap except TRC is the address of the first byte of the instruction during which the trap occurred. Traps do not disable interrupts, as they are not associated with external events.

A special case is the Trace Trap (TRC), which is enabled by setting the T bit in the Processor Status Register (PSR). At the beginning of each instruction, the T bit is copied into the PSR P (Trace "Pending") bit. If the P bit is set at the end of an instruction, then the Trace Trap is activated. If any other trap or interrupt request is made during a traced instruction, its entire service procedure is allowed to complete before the Trace Trap occurs. Each interrupt and trap sequence handles the P bit for proper tracing, guaranteeing one and only one Trace Trap per instruction, and guaranteeing that the Return Address pushed during a Trace Trap is always the address of the next instruction to be traced.

### 3.7.6 Prioritization

The NS08032 CPU internally prioritizes simultaneous interrupt and trap requests as follows:

- 1. Traps other than Trace
- (Highest priority)
- Non-Maskable Interrupt
  Maskable Interrupts
- 4. Trace Trap

(Lowest priority)

#### 3.7.7 Interrupt/Trap Sequences: Detailed Flow

For purposes of the following detailed discussion of interrupt and trap service sequences, a single sequence called "Service" is defined in *Figure 3–22*. Upon detecting any interrupt request or trap condition, the CPU first performs a sequence dependent upon the type of interrupt or trap. This sequence will include pushing the Processor Status Register and establishing a Vector and a Return Address. The CPU then performs the Service sequence.

For the sequence followed in processing either Maskable or Non-Maskable interrupts (on the INT or NMI pins, respectively), see Section 3.7.7.1. For the Trace Trap, see Section 3.7.7.3, and for all other traps, see Section 3.7.7.2.

### 3.7.7.1 Maskable/Non-Maskable Interrupt Sequence

This sequence is performed by the CPU when the  $\overline{\text{NMI}}$  pin receives a falling edge, or the  $\overline{\text{INT}}$  pin becomes active with the PSR I bit set. The interrupt sequence begins either at the next instruction boundary or, in the case of the String instructions, at the next interruptable point during its execution.

- 1. If a String instruction was interrupted and not yet completed:
  - a. Clear the Processor Status Register P bit.
  - b. Set "Return Address" to the address of the first byte of the interrupted instruction.

Otherwise, set "Return Address" to the address of the next instruction.

- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, T, P and I.
- 3. If the interrupt is Non-Maskable:
  - a. Read a byte from address FFFF00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2). Discard the byte read.
  - b. Set "Vector" to 1.
  - c. Go to Step 8.
- 4. If the interrupt is Non-Vectored:
  - a. Read a byte from address FFFE00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2). Discard the byte read.
  - b. Set "Vector" to 0.
  - c. Go to Step 8.
- Here the interrupt is Vectored. Read "Byte" from address FFFE00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2).
- If "Byte" ≥ 0, then set "Vector" to "Byte" and go to Step 8.
- If "Byte" is in the range -16 through -1, then the interrupt source is Cascaded. (More negative values are reserved for future use.) Perform the following:
  - a. Read the 32-bit Cascade Address from memory. The address is calculated as INTBASE +4\*Byte.
  - b. Read "Vector," applying the Cascade Address just read and Status Code 0101 (Interrupt Acknowledge, Cascaded: Section 3.4.2).
- 8. Push the PSR copy (from Step 2) onto the Interrupt Stack as a 16-bit value.
- 9. Perform Service (Vector, Return Address), Figure 3-22.

#### Service (Vector, Return Address):

- 1) Push MOD Register onto the Interrupt Stack as a 16-bit value. (The PSR has already been pushed as a 16-bit value.)
- 2) Push the Return Address onto the Interrupt Stack as a 32-bit quantity.
- Read the 32-bit External Procedure Descriptor from the Interrupt Dispatch Table: address is Vector\*4+INTBASE Register contents.
- 4) Move the Module field of the Descriptor into the MOD Register.
- 5) Read the new Static Base pointer from the memory address contained in MOD, placing it into the SB Register.
- 6) Read the Program Base pointer from memory address MOD+8, and add to it the Offset field from the Descriptor, placing the result in the Program Counter.

#### TL/C5049

#### FIGURE 3-22. Service Sequence Invoked during all interrupt/trap sequences.

### 3.7.7.2 Trap Sequence: Traps Other Than Trace

- 1. Restore the currently selected Stack Pointer and the Processor Status Register to their original values at the start of the trapped instruction.
- 2. Set "Vector" to the value corresponding to the trap type.

FPU: Vector = 3

- ILL: Vector = 4
- SVC: Vector = 5
- DVZ: Vector = 6
- FLG: Vector = 7`
- BPT: Vector = 8
- UND: Vector = 10
- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, T and P.
- 4. Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 5. Set "Return Address" to the address of the first byte of the trapped instruction.
- 6. Perform Service (Vector, Return Address), Figure 3-22.

#### 3.7.7.3 Trace Trap Sequence

- 1. In the Processor Status Register (PSR), clear the P bit.
- 2. Copy the PSR into a temporary register, then clear PSR bits S, U and T.
- 3. Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 4. Set "Vector" to 9.
- 5. Set "Return Address" to the address of the next instruction.
- 6. Perform Service (Vector, Return Address), *Figure* 3-22.

### 3.8 Slave Processor Instructions

The NS08032 CPU recognizes two groups of instructions as being executable by external Slave Procesors:

Floating-Point Instruction Set

Custom Instruction Set

Each Slave Instruction Set is validated by a bit in the Configuration Register (Section 2.1.3). Any Slave Instruction which does not have its corresponding

|      | and the second se |                                                                                       |          |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------|
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Status Combinations:                                                                  |          |
| ,    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Send ID(ID): Code 1111<br>Xfer Operand (OP): Code 1101<br>Read Status (ST): Code 1110 |          |
| Step | Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Action                                                                                |          |
| 1    | ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CPU Send ID Byte.                                                                     |          |
| , 2  | OP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CPU Sends Operation Word.                                                             |          |
| 3    | OP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CPU Sends Required Operands.                                                          |          |
| 4    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Slave Starts Execution, CPU Pre-fetches.                                              |          |
| 5    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Slave Pulses SPC Low.                                                                 |          |
| 6    | ST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CPU Reads Status Word. (Trap? Alter Fla                                               | gs?)     |
| 7    | OP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CPU Reads Results (If Any).                                                           | TL/C5049 |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                       |          |

FIGURE 3-23. Slave Processor Protocol

Configuration Register bit set will trap as undefined, without any Slave Processor communication attempted by the CPU. This allows software simulation of a nonexistent Slave Processor. Slave Processor cycles use pins AD0-AD15 as a 16-bit data bus.

### 3.8.1 Slave Processor Protocol

Slave Processor instructions have a 3-byte Basic Instruction field, consisting of an ID Byte followed by an Operation Word. The ID Byte has three functions:

- 1. It identifies the instruction as being a Slave Processor instruction.
- 2. It specifies which Slave Processor will execute it.
- 3. It determines the format of the following Operation Word of the instruction.

Upon receiving a Slave Processor instruction, the CPU initiates the sequence outlined in *Figure 3–23*. While applying Status Code 1111 (Broadcast ID, Section 3.4.2), the CPU transfers the ID Byte on the least-significant half of the data bus (AD0-AD7). All Slave Processors input this Byte and decode it. The Slave Processor selected by the ID Byte is activated, and from this point the CPU is communicating only with it. If any other slave protocol was in progress (e.g., an aborted Slave instruction), this transfer cancels it.

The CPU next sends the Operation Word while applying Status Code 1101 (Transfer Slave Operand, Section 3.4.2). Upon receiving it, the Slave Processor decodes it, and at this point both the CPU and the Slave Processor are aware of the number of operands to be transferred and their sizes. The Operation Word is swapped on the Data Bus; that is, bits 0-7 appear on pins AD8-AD15, respectively, and bits 8-15 appear on pins AD0-AD7, respectively.

Using the Addressing Mode fields within the Operation Word, the CPU starts fetching operands and issuing them to the Slave Processor. To do so, it references any Addressing Mode extensions which may be appended to the Slave Processor instruction. Since the CPU is solely responsible for memory accesses, these extensions are not sent to the Slave Processor. The Status Code applied is 1101 (Transfer Slave Processor Operand, Section 3.4.2).

After the CPU has issued the last operand, the Slave Processor starts the actual execution of the instruction. Upon completion, it will signal the CPU by pulsing  $\overline{SPC}$ low. To allow for this,  $\overline{SPC}$  is normally held high only by an internal pull-up device of approximately  $5k\Omega$ .

While the Slave Processor is executing the instruction, the CPU is free to prefetch instructions into its queue. If it fills the queue before the Slave Processor finishes, the CPU will wait, applying Status Code 0011 (Waiting for Slave, Section 3.4.2).

Upon receiving the pulse on SPC, the CPU uses SPC to read a Status Word from the Slave Processor, applying Status Code 1110 (Read Slave Status, Section 3.4.2). This. word has the format shown in *Figure 3–24*. If the Q bit ("Quit," Bit 0) is set, this indicates that an error was detected by the Slave Processor. The CPU will not continue the protocol, but will immediately trap through the

FPU vector in the Interrupt Table. Certain Slave Processor instructions cause CPU PSR bits to be loaded from the Status Word.

The last step in the protocol is for the CPU to read a result, if any, and transfer it to the destination. The Read cycles from the Slave Processor are performed by the CPU while applying Status Code 1101 (Transfer Slave Operand, Section 3.4.2).

An exception to the protocol above is a Custom Slave instruction (LCR: Load Custom Register). In executing this instruction, the protocol ends after the CPU has issued the last operand. The CPU does not wait for an acknowledgement from the Slave Processor, and it does not read status.

### 3.8.2 Floating-Point Instructions

Table 3-2 gives the protocols followed for each Floating-Point instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see Appendix A. The Operand class columns give the Access Classes for each general operand, defining how the addressing modes are interpreted (see Programmer's Reference Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating-Point Unit by the CPU. "D" indicates a 32-bit Double Word. "I" Indicates that the instruction specifies an integer size for the operand (B = byte, W = word, D = double word). "f" indicates that the instruction specifies a Floating-Point size for the operand (F = 32-bit standard floating, L = 64-bit Long Floating).

The Returned Value type and Destination column gives the size of any returned value and where the CPU places it. The PSR Bits Affected column indicates which PSR bits, if any, are updated from the Slave Processor Status Word (*Figure 3–24*).

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified. This is because the Floating-Point Registers are physically on the Floating-Point Unit and are therefore available without CPU assistance.

| Ta            | able 3–2.   |           |
|---------------|-------------|-----------|
| loating-Point | Instruction | Protocols |

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value<br>Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|---------------------|---------------------|----------------------------------|----------------------|
| ADDf     | read.f             | rmw.f              | · · · f             | f                   | f to Op. 2                       | none                 |
| SUBf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| MULf     | read.f             | rmw.f              | f .                 | f                   | f to Op. 2                       | none                 |
| DIVf     | read.f             | rmw f              | f                   | f                   | f to Op. 2                       | none                 |
| MOVf     | read.f             | write.f            | f                   | N/A                 | f to Op. 2                       | none                 |
| ABSf     | read.f             | write.f            | f                   | N/A                 | f to Op.2                        | none                 |
| NEGf     | read.f             | write.f            | f -                 | N/A                 | f to Op.2                        | none                 |
| CMPf     | read.f             | read.f             | f                   | f                   | N/A                              | N,Z,L                |
| FLOORfi  | read.f             | write.i            | · · · · · f         | N/A                 | i to Op. 2                       | none                 |
| TRUNCfi  | read .f            | write.i            | ° f                 | N/A                 | i to Op. 2                       | none                 |
| ROUNDfi  | read.f             | write.i            | f                   | N/A                 | i to Op. 2                       | none                 |
| MOVFL    | read.F             | write. L           | F                   | N/A                 | L to Op. 2                       | none                 |
| MOVLF    | read L             | write . F          | L                   | N/A                 | F to Op. 2                       | none                 |
| MOVif    | read.i             | write.f            | i ·                 | N/A                 | f to Op. 2                       | none                 |
| LFSR     | read.D             | N/A                | D                   | N/A                 | N/A                              | none                 |
| SFSR     | write . D          | N/A                | N/A                 | N/A                 | D to Op. 1                       | none                 |

Note:

D = Double word.

i = Integer size (B,W,D) specified in mnemonic.

f = Floating-point type (F,L) specified in mnemonic.

N/A = Not applicable to this instruction.

### 3.8.3 Custom Slave Instruction

Provided in the NS08032 is the capability of communicating with a user-defined, "Custom" Slave Processor. The instruction set provided for a Custom Slave Processor defines the instruction formats, the operand classes and the communication protocol. Left to the user are the interpretations of the opcode fields, the programming model of the Custom Slave and the actual types of data transferred. The protocol specifies only the size of an operand, not its data type.

Table 3-3 lists the relevant information for the Custom Slave instruction set. The designation "c" is used to represent an operand which can be a 32-bit ("D") or 64-bit ("Q") quantity in any format; the size is determined by



FIGURE 3-24. Slave Processor Status Word Format

the suffix on the mnemonic. Similarly, an "i" indicates an integer size (Byte, Word, Double Word) selected by the corresponding mnemonic suffix.

For the instruction encodings, see Appendix A.

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value<br>Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|---------------------|---------------------|----------------------------------|----------------------|
| CCAL0c   | read.c             | rmw.c              | с                   | с                   | c to Op. 2                       | none                 |
| CCAL1c   | read.c             | rmw.c              | C                   | С                   | c to Op. 2                       | none                 |
| CCAL2c   | read.c             | rmw.c              | с                   | Ċ                   | c to Op. 2                       | none                 |
| CCAL3c   | read.c             | rmw.c              | C                   | С                   | c to Op. 2                       | none                 |
| CMOV0c   | read.c             | write.c            | С                   | N/A                 | c to Op. 2                       | none                 |
| CMOV1c   | read.c             | write.c            | с                   | N/A                 | c to Op. 2                       | none                 |
| CMOV2c   | read.c             | write.c            | C                   | N/A                 | c to Op. 2                       | none                 |
| CCMPc    | read.c             | read.c             | C                   | C                   | N/A                              | N,Z,L                |
| CCV0ci   | read.c             | write. i           | с                   | N/A                 | i to Op. 2                       | none                 |
| CCV1ci   | read.c             | write.i            | С                   | N/A                 | i to Op. 2                       | none                 |
| CCV2ci   | read.c             | write.i            | C                   | N/A                 | i to Op. 2                       | none                 |
| CCV3ic   | read.i             | write.c            | i                   | N/A                 | c to Op. 2                       | none                 |
| CCV4DQ   | read . D           | write.Q            | D                   | N/A                 | Q to Op. 2                       | none                 |
| CCV5QD   | read.Q             | write.D            | Q                   | N/A                 | D to Op. 2                       | none                 |
| LCSR     | read D             | N/A                | D                   | N/A                 | N/A                              | none                 |
| SCSR     | write . D          | N/A                | N/A                 | N/A                 | D to Op. 2                       | none                 |
| CATST0*  | addr               | N/A                | D                   | N/A                 | N/A                              | F                    |
| CATST1*  | addr               | N/A                | D                   | N/A                 | N/A                              | F                    |
| LCR*     | read.D             | N/A                | D                   | N/A                 | N/A                              | none                 |
| <br>SCR* | write.D            | N/A                | N/A                 | N/A                 | D to Op. 1                       | none                 |

### Table 3-3. Custom Slave Instruction Protocols

Note:

D = Double word.

i = Integer size (B, W, D) specified in mnemonic.

c = Custom size (D: 32 bits or Q: 64 bits) specified in mnemonic.

\* = Privileged instruction; will trap if CPU is in User Mode.

N/A = Not applicable to this instruction.

# **4** AC Electrical Characteristics

# 4.1 Definitions

All the timing specifications given in this section refer to 50% of the leading or trailing edges of the appropriate clock phase and 0.8V or 2.0V on the appropriate signal as illustrated in *Figures 4–1* and *4–2*, unless specifically stated otherwise.

# Abbreviations:

L.E.—leading edge T.E.—trailing edge







FIGURE 4-2. Timing Specification Standard (Signal Valid Before Edge)

# 4.2 Timing Tables

### Table 4-1. Output Signals: Internal Propagation Delays, NS08032-4, NS08032-6 Maximum times assume capacitive loading of 100 pF.

| Name               | Description                          | Figure | Reference/Conditions           | Min.    | Тур. | Max. | Unit    |
|--------------------|--------------------------------------|--------|--------------------------------|---------|------|------|---------|
| tain               | Address bits 0-7 valid               | 4-3    | after L.E., PHI1 T1            |         |      | 80   | ns      |
| tain               | Address bits 0-7 hold                | 4-3    | after L.E., PHI1 Tmmu or T2    | 0       |      |      | ns      |
| tov                | Data valid (write cycle)             | 4-3    | after L.E., PHI1 T2            |         |      | 80   | ns      |
| ton                | Data hold (write cycle)              | 4-3    | after L.E., PHI1 next T1 or Ti | 0       |      |      | ns      |
| t <sub>AHV</sub>   | Address bits 8-23 valid              | 4-3    | after L.E., PHI1 T1            |         |      | 80   | ns      |
| tann               | Address bits 8-23 hold               | 4-3    | after L.E., PHI1 next T1 or Ti | 0       |      |      | ns      |
| tal ADSs           | Address bits 0-7 set up to ADS T.E.  | 4-4    | before ADS reaches 2.0V        | 20      |      | ]    | ns      |
| tAHADSs            | Address bits 8-23 set up to ADS T.E. | 4-4    | before ADS reaches 2.0V        | 20      |      |      | ns      |
| tALADSh            | Address bits 0-7 hold from ADS T.E.  | 4-9    | after ADS reaches 2.0V         | 10      |      |      | ns      |
| tAHADSh            | Address bits 8-23 hold from ADS T.E. | 4-8    | after ADS reaches 2.0V         | 10      |      |      | ns      |
| tALF               | Address bits 0-7 floating            | 4-4    | after L.E., PHI1 T2            |         |      | 25   | ns      |
| tstv               | Status (ST0-ST3) valid               | 4-3    | after L.E., PHI1 T4            |         |      | 90   | ns      |
|                    |                                      |        | (before T1, see note)          |         |      |      |         |
| t <sub>STh</sub>   | Status (ST0-ST3) hold                | 4-3    | after L.E., PHI1 T4 (after T1) | 0       |      |      | ns      |
| tDDINV             | DDIN signal valid                    | 4-4    | after L.E., PHI1 T1            |         |      | 110  | ns      |
| t <sub>DDINh</sub> | DDIN signal hold                     | 4-4    | after L.E., PHI1 next T1 or Ti | 0       |      |      | ns      |
| t <sub>ADSa</sub>  | ADS signal active (low)              | 4-3    | after L.E., PHI1 T1            |         |      | 50   | ns      |
| t <sub>ADSia</sub> | ADS signal inactive                  | 4-3    | after T.E., PHI1 T1            |         |      | 65   | ns      |
| t <sub>ADSw</sub>  | ADS pulse width                      | 4-3    | at 0.8V, both edges            | 60      |      |      | ns      |
| t <sub>DSa</sub>   | DS signal active (low)               | 4-3    | after L.E., PHI1 T2            |         |      | 70   | ns      |
| ······             |                                      |        |                                | <b></b> | L    | I    | ,,,,,,, |

|                     | Table 4-1. Output Signals: Internal Propagation Delays, NS08032-4, NS08032-6 (Cont'd) |        |                                                        |      |      |      |                 |  |  |  |  |  |
|---------------------|---------------------------------------------------------------------------------------|--------|--------------------------------------------------------|------|------|------|-----------------|--|--|--|--|--|
| Name                | Description                                                                           | Figure | Reference/Conditions                                   | Min. | Тур. | Max. | Unit            |  |  |  |  |  |
| t <sub>DSia</sub>   | DS signal inactive                                                                    | 4-3    | after L.E., PHI1 T4                                    |      |      | 60   | ns              |  |  |  |  |  |
| tALF                | AD0-AD7 floating (caused by HOLD)                                                     | 4-5    | after L.E., PHI1 T1                                    |      |      | 100  | ns              |  |  |  |  |  |
| t <sub>AHf</sub>    | A8-A23 floating (caused by HOLD)                                                      | 4-5    | after L.E., PHI1 T1                                    |      |      | 100  | ns              |  |  |  |  |  |
| tADSf               | ADS floating (caused by HOLD)                                                         | 4-5    | after L.E., PHI1 Ti                                    |      |      | 100  | ns              |  |  |  |  |  |
| tDDINF              | DDIN floating (caused by HOLD)                                                        | 4-5    | after L.E., PHI1 Ti                                    |      |      | 100  | ns              |  |  |  |  |  |
| t <sub>HLDAa</sub>  | HLDA signal active (low)                                                              | 4-5    | after L.E., PHI1 Ti                                    |      |      | 100  | ns              |  |  |  |  |  |
| t <sub>HLDAia</sub> | HLDA signal inactive                                                                  | 4-7    | after L.E., PHI1 Ti                                    | l i  |      | 100  | ns              |  |  |  |  |  |
| t <sub>ADSr</sub>   | ADS signal returns from floating (caused by HOLD)                                     | 4-7    | after L.E., PHI1 Ti                                    |      |      | 100  | ns              |  |  |  |  |  |
| t <sub>DDINr</sub>  | DDIN signal returns from floating (caused by HOLD)                                    | 4-7    | after L.E., PHI1 Ti                                    |      |      | 100  | ns              |  |  |  |  |  |
| t <sub>SPCa</sub>   | SPC output active (low)                                                               | 4-12   | after L.E., PHI1 T1                                    |      |      | 50   | ns              |  |  |  |  |  |
| t <sub>SPCia</sub>  | SPC output inactive                                                                   | 4-12   | after L.E., PHI1 T4                                    | ·    |      | 50   | ns              |  |  |  |  |  |
| tSPCnf              | SPC output nonforcing                                                                 | 4-14   | after L.E., PHI2 T4                                    |      |      | 40   | ns              |  |  |  |  |  |
| t <sub>Dv</sub>     | Data valid (slave processor write)                                                    | 4-12   | after L.E., PHI1 T1                                    |      |      | 80   | ns              |  |  |  |  |  |
| t <sub>Dh</sub>     | Data hold (slave processor write)                                                     | 4-12   | after L.E., PHI1 next T1 or Ti                         | 0    |      |      | ns              |  |  |  |  |  |
| t <sub>PFSw</sub>   | PFS pulse width                                                                       | 4-17   | at 0.8V, both edges                                    | 70   | }    |      | ns              |  |  |  |  |  |
| t <sub>PFSa</sub>   | PFS pulse active (low)                                                                | 4-17   | after L.E., PHI2                                       |      |      | 70   | ns              |  |  |  |  |  |
| t <sub>PFSia</sub>  | PFS pulse inactive                                                                    | 4-17   | after L.E., PHI2                                       |      |      | 70   | ns              |  |  |  |  |  |
| tiLOs               | ILO signal setup                                                                      | 4-19a  | before L.E., PHI1 T1                                   | 0    |      |      | ns              |  |  |  |  |  |
|                     |                                                                                       | 1      | of first interlocked                                   |      | 1.1  | 1 1  | i i             |  |  |  |  |  |
|                     |                                                                                       |        | write cycle                                            |      |      | 1    | i -             |  |  |  |  |  |
| t <sub>ILOh</sub>   | ILO signal hold                                                                       | 4-19b  | after L.E., PHI1 T3                                    | 0    |      |      | ns              |  |  |  |  |  |
|                     |                                                                                       | 1      | of last interlocked                                    |      |      | [ ]  |                 |  |  |  |  |  |
|                     |                                                                                       | 1      | read cycle)                                            |      |      |      | -               |  |  |  |  |  |
| t <sub>ILOa</sub>   | ILO signal active (low)                                                               | 4-20   | after L.E., PHI1                                       |      |      | 70   | ns              |  |  |  |  |  |
| t <sub>ILOia</sub>  | ILO signal inactive                                                                   | 4-20   | after L.E., PHI1                                       |      |      | 70   | ns              |  |  |  |  |  |
| t <sub>USs</sub>    | U/S signal setup                                                                      | 4-21   | before L.E., PHI1 T4                                   | 0    |      | 1 1  | ns              |  |  |  |  |  |
| tush                | U/S signal hold                                                                       | 4-21   | after L.E., PHI1 T1                                    | 2    |      | 1    | t <sub>Cp</sub> |  |  |  |  |  |
| t <sub>NSPF</sub>   | Nonsequential fetch to next<br>PFS clock cycle                                        | 4-18b  | after L.E., PHI1 T1                                    | 4    |      |      | t <sub>Cp</sub> |  |  |  |  |  |
| tpfns               | PFS clock cycle to next<br>nonsequential fetch                                        | 4-18a  | before L.E., PHI1 T1                                   | 4    |      |      | t <sub>Cp</sub> |  |  |  |  |  |
| t <sub>LXPF</sub>   | Last operand transfer of an instruction to next PFS clock cycle                       | 4-29   | before L.E., PHI1 T1 of<br>first bus cycle of transfer | 0    |      |      | t <sub>Cp</sub> |  |  |  |  |  |

Note 1. Timing parameters for components with an "S" suffix are not guaranteed compatible with an NS16081 Slave Processor at a clock rate greater than 4MHz.

Note 2. Every memory cycle starts with T4, during which Cycle Status is applied. If the CPU was idling, the sequence will be: "...Ti,T4,T1...". If the CPU was not idling, the sequence will be: "...T4,T1...".

# Table 4-2. Input Signal Requirements: NS08032-4, NS08032-6

| Name               | Description                                                                | Figure     | <b>Reference/Conditions</b>        | Min. | Тур.  | Max. | Unit            |
|--------------------|----------------------------------------------------------------------------|------------|------------------------------------|------|-------|------|-----------------|
| tewe               | Power stable to RST T.E.                                                   | 4-24       | after V <sub>CC</sub> reaches 4.5V | 50   |       |      | μS              |
| t <sub>Dis</sub>   | Data in setup (read cycle)                                                 | 4-4        | before T.E., PHI2 T3               | 20   | 100   |      | ns              |
| t <sub>Din</sub>   | Data in hold (read cycle)                                                  | 4-4        | after L.E., PHI1 T4                | 0    | 1 - A | ·    | ns              |
| t <sub>HLDa</sub>  | HOLD active (low) setup time (See note)                                    | 4-5        | before T.E., PHI2 TX1              | 25   |       |      | ns              |
| t <sub>HLDia</sub> | HOLD inactive setup time                                                   | 4-7        | before T.E., PHI2 Ti               | 25   |       |      | ns              |
| tHLDh              | HOLD hold time                                                             | 4-5        | after L.E., PHI1 TX2               | 0    |       |      | ns              |
| t <sub>RDYs</sub>  | RDY setup time                                                             | 4-10, 4-11 | before T.E., PHI2 T2 or T3         | 25   |       |      | ns              |
| tRDYh              | RDY hold time                                                              | 4-10, 4-11 | after L.E., PHI2 T3                | 0    |       |      | ns              |
| t <sub>RSTs</sub>  | RST setup time                                                             | 4-24, 4-25 | before T.E., PHI1                  | 20   |       |      | ns              |
| tRSTW              | RST pulse width                                                            | 4-25       | at 0.8V (both edges)               | 64   | e 1   |      | t <sub>Cp</sub> |
| t <sub>INTa</sub>  | INT setup time                                                             | 4-26       | before T.E., PHI1                  | 10   |       | 1    | ns              |
| t <sub>NMIw</sub>  | NMI pulsewidth                                                             | 4-27       | at 0.8V (both edges)               | 40   |       |      | ns              |
| t <sub>NMPF</sub>  | NMI setup time after a PFS clock cycle<br>(for use of NMI as a breakpoint) | 4-28       | before L.E., PHI1 (as shown)       | -10  |       |      | ns              |
| t <sub>Dis</sub>   | Data setup (slave read cycle)                                              | 4-13       | before T.E., PHI2 T1               | 20   |       |      | ns              |
| t <sub>DIh</sub>   | Data hold (slave read cycle)                                               | 4-13       | after L.E., PHI1 T4                | 0    |       |      | ns ·            |
| t <sub>SPCw</sub>  | SPC pulse width (from slave processor)                                     | 4-12       | at 0.8V (both edges)               | 30   |       |      | ns              |

Note: This setup time is necessary to ensure prompt acknowledgement via HLDA and the ensuing floating of CPU off the buses. Note that the time from the receipt of the HOLD signal until the CPU floats is a function of the time HOLD signal goes low, and the state of the RDY input.

### Table 4-3. Clocking Requirements: NS08032-4

| Na             | ame | Description          | Figure | Reference/Conditions                           | Min.                      | Тур.  | Max. | Unit | _ |
|----------------|-----|----------------------|--------|------------------------------------------------|---------------------------|-------|------|------|---|
| tc             | Lr  | PHI1, PHI2 rise time | 4-16   | to V <sub>CH</sub><br>(see page 2)             |                           |       | 9    | ns   |   |
| t <sub>C</sub> | Lf  | PHI1, PHI2 fall time | 4-16   | from 90-10% of V <sub>CH</sub><br>(see page 2) |                           |       | 9    | ns   |   |
| tc             | Lh  | PHI1, PHI2 high time | 4-16   |                                                | 0.5t <sub>Cp</sub><br>-15 |       |      | ns   |   |
| tc             | D   | Clock period         | 4-16   |                                                | 240                       | - · · | 5000 | ns   |   |
| to             | VL  | Non-overlap time     | 4-16   | at 10% of V <sub>CH</sub> (see page 2)         | 0                         |       | 15   | ns   |   |

# Table 4-4. Clocking Requirements: NS08032-6

| Name             | Description          | Figure | Reference/Conditions                           | Min.                      | Тур. | Max. | Unit |  |
|------------------|----------------------|--------|------------------------------------------------|---------------------------|------|------|------|--|
| t <sub>CLr</sub> | PHI1, PHI2 rise time | 4-16   | to V <sub>CH</sub><br>(see page 2)             |                           |      | 9    | ns   |  |
| t <sub>CLf</sub> | PHI1, PHI2 fall time | 4-16   | from 90-10% of V <sub>CH</sub><br>(see page 2) |                           |      | 9    | ns   |  |
| t <sub>CLh</sub> | PHI1, PHI2 high time | 4-16   |                                                | 0.5t <sub>Cp</sub><br>-15 |      |      | ns   |  |
| t <sub>Cp</sub>  | Clock period         | 4-16   |                                                | 160                       |      | 5000 | ns   |  |
| tovL             | Non-overlap time     | 4-16   | at 10% of $V_{CH}$ (see page 2)                | 0                         |      | 15   | ns   |  |











TL/C5049

Note: Whenever the CPU is not idling (not in Ti), the HOLD request (HOLD Low) must be active t<sub>HLDa</sub> before the trailing edge of PHI2 of the clock cycle that appears two clock cycles before T4 (TX1) and stay low until t<sub>HLDh</sub> after the leading edge of PHI1 of the clock cycle that precedes T4 (TX2) for the request to be acknowledged.

















FIGURE 4–9. Ready Sampling (CPU Initially NOT READY)







Note: After transferring last operand to a Slave Processor, CPU turns OFF driver and holds  $\overline{SPC}$  high with internal  $5k\Omega$  pullup.

FIGURE 4-12. SPC Non-Forcing Delay







FIGURE 4-14. Relationship of PFS to Clock Cycles



FIGURE 4-15a. Guaranteed Delay, PFS to Non-Sequential Fetch











FIGURE 4-17. Relationship of ILO to Last Operand Cycle of an Interlocked Instruction



FIGURE 4-18. Relationship of ILO to Any Clock Cycle







### FIGURE 4-20. Power-On Reset



Note: Violation of  $t_{\rm INTs}$  timing is allowed, but detection then occurs one clock cycle later.

# FIGURE 4-22. INT Interrupt Signal Detection

FIGURE 4-21. Non-Power-On Reset



FIGURE 4-23. NMI Interrupt Signal Timing



### FIGURE 4-24. Required Relationship of NMI to PFS (Breakpoint Use)



Note: In a transfer of a Read-Modify-Write type operand, this is the Read transfer, displaying RMW Status (Code 1011).

FIGURE 4-25. Relationship Between Last Data Transfer of an Instruction and PFS Pulse of Next Instruction

# Appendix A: Instruction Formats

# Notations

| Notations                   |                                                                                                     | 1      | Configuration bits                       | s, in SETCFG:         |                             |          |
|-----------------------------|-----------------------------------------------------------------------------------------------------|--------|------------------------------------------|-----------------------|-----------------------------|----------|
| i In<br>B<br>W<br>D         | nteger Type Field<br>= 00 (Byte)<br>/=01 (Word)<br>= 11 (Double Word)                               |        |                                          | C F I                 | ]                           |          |
| fFl<br>F<br>L               | loating-Point Type Field<br>= 1 (Standard Floating: 32 bits)<br>= 0 (Long Floating: 64 bits)        |        | mreg: MMU Regis<br>0000 = BPR            | ster number, in LM    | R, SMR.                     |          |
| c Ci<br>D<br>Q              | ustom Type Field<br>= 1 (Double Word)<br>= 0 (Quad Word)                                            |        | 0001 = BPR<br>0010 = (Res<br>0011 = (Res | 1<br>erved)<br>erved) |                             |          |
| op O<br>Va                  | peration Code<br>alid encodings shown with each f                                                   | ormat. | 0100 = PP0<br>0110 = (Res                | erved)                |                             |          |
| gen, gen1,<br>gen2 Ge<br>Se | eneral Addressing Mode Field.<br>ee Section 2.2 for encodings.                                      |        | 1000 = SC<br>1001 = (Res<br>1001 = MSR   | erved)<br>erved)      |                             |          |
| reg G                       | eneral Purpose Register Number                                                                      |        | 1011 = BCN                               | IT ·                  |                             |          |
| cond Co<br>00               | ondition Code Field<br>000 = EQual: Z = 1                                                           |        | 1100 = PTB<br>1101 = PTB                 | 0<br>1                |                             |          |
| 00                          | 001 = Not Equal: Z = 0                                                                              |        | 1110 = (Res<br>1111 - EIA                | erved)                |                             |          |
| 00                          | D10 = Carry Set. C = 1<br>D11 = Carry Clear: C = 0                                                  |        |                                          |                       |                             |          |
| 01                          | 100 = Higher:  L = 1                                                                                |        |                                          |                       | 17                          | 0        |
| 01                          | 101 = Lower or Same: L = 0<br>110 = Greater Than: N = 1                                             |        |                                          |                       | cond 1 0                    | 10       |
| 01                          | 111 = Less  or Equal:  N = 0                                                                        |        |                                          |                       | -                           |          |
| 10                          | 000 = Flag Set: F = 1<br>001 = Flag Clear: F = 0                                                    |        |                                          | Format 0              |                             |          |
| 10                          | D10 = LOwer: L = 0 and Z = 0                                                                        |        | Bcond                                    | (BR)                  |                             |          |
| 10                          | 011 = Higher or Same: L = 1 or Z = 100 = Less Than: N = 0 and Z = 0                                 | 1      | •                                        |                       |                             |          |
| 11<br>11<br>11              | 101 = Greater or Equal: N = 1 or Z<br>110 = (Unconditionally True)<br>111 = (Unconditionally False) | = 1    |                                          |                       | 7<br>0 0 0 0                | 0<br>1 0 |
| short Sh                    | hort Immediate Value. May contai                                                                    | n:     |                                          |                       |                             |          |
| qu                          | ADDQ, CMPQ, ACB                                                                                     | DVQ,   | Pen                                      | Format 1              | ю <sup>1</sup>              | 000      |
| cc                          | ond: Condition Code (above),<br>Scond.                                                              | in     | RET                                      | -0001 EXIT            | -1                          | 000      |
| ar                          | reg: CPU Dedicated Register                                                                         | , in   | RXP                                      | -0010 NOP             | -1                          | 010      |
|                             | LPR, SPR.<br>0000 = US                                                                              |        | RETT                                     | -0100 DIA             | 1                           | 100      |
|                             | 0001-0111 = (Reserved)                                                                              |        | SAVE                                     | -0110 FLAG            | , –1<br>–1                  | 110      |
|                             | 1000 = FP<br>1001 = SP                                                                              |        | RESTORE                                  | -0111 BPT             | -1                          | 111      |
|                             | 1010 = SB                                                                                           |        |                                          |                       |                             |          |
|                             | 1011 = (Reserved)<br>1100 = (Reserved)                                                              |        |                                          |                       | <sup>3</sup> 1 <sup>7</sup> | -+       |
|                             | 1101 = PSR                                                                                          |        |                                          | gen sho               | rt op 11                    | 1        |
|                             | 1110 = INTBASE                                                                                      |        |                                          |                       |                             |          |
| Or                          | ntions in String Instructions                                                                       |        |                                          | Format 2              |                             |          |
| 0                           | priorio. In orning instructions                                                                     |        | ADDQ                                     | -000 ACB              | -                           | 100      |
|                             |                                                                                                     |        | CMPQ<br>SPR                              | -001 MOV              | 2 <sub>0</sub> –            | ·101     |
|                             | U/W В Т                                                                                             |        | Scond                                    | -011                  |                             | 110      |
|                             |                                                                                                     |        |                                          | •                     |                             |          |
| . )                         | T = Translated<br>B = Backward                                                                      |        |                                          | •                     |                             |          |
|                             | U/W = 00 None                                                                                       |        |                                          |                       |                             |          |

46

01: While Match 11: Until Match





If nnn = 010, 011, 100, 110, 111, then Trap (UND) Always



### Format 16

Trap (UND) Always



Format 17

Trap (UND) Always



### Format 18

Trap (UND) Always

7 0 X X X 0 0 1 1 0

Format 19

Trap (UND) Always

Implied Immediate Encodings:





### Offset/Length Modifier, appended to INSS, EXTS



\*To be used with an NS08032 plug-in module for NS08032 evaluation and development.

# National Semiconductor

# NS16032-4, NS16032-6 High-Performance Microprocessors

# **General Description**

The NS16032 functions as a central processing unit (CPU) in National Semiconductor's NS16000™ microprocessor family. It has been designed to optimally support microprocessor users who need the ability to use a large addressing space for large programs and/or large data structures. Because large programs must realistically be generated and maintained in high-level languages, the NS16000 architecture provides for very efficient compilation while remaining easy to program at the assembler level for optimizations. NS16000 architecture provides for full virtual memory capability, in conjunction with with the NS16082 Memory Management Unit (MMU). High performance floating-point instructions are provided with the NS16081 Floating-Point Unit (FPU). The NS16032-4 and NS16032-6 have different timing parameters. Refer to Section 4 for timing specifications.

# Features

- 32-bit Architecture and Implementation
- 16-MByte Uniform Addressing Space
- Powerful Instruction Set
  - General 2-Address Capability
- Very High Degree of Symmetry
- Addressing Modes Optimized for High-Level Language References
- High-Speed XMOS<sup>™</sup> Technology
- Single 5V Supply
- 48-pin Dual-In-Line Package

# NS16032 CPU Block Diagram



# **Absolute Maximum Ratings**

| Temperature under bias            |  |  |
|-----------------------------------|--|--|
| Storage Temperature               |  |  |
| All input or output voltages with |  |  |
| respect to GND                    |  |  |
| Power Dissipation                 |  |  |

0°C to +70°C -65°C to +150°C

> -0.5V to +7V 1.5 Watt

**Note:** Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Electrical Characteristics.

# DC Electrical Characteristics: NS16032: $T_A = 0$ to + 70°C, $V_{CC} = 5V \pm 5\%$ , GND = 0V

| Symbol                                                                                                                                 | Parameter                                                                                                                                                                                                                   | Conditions                                                                                                                                                                                                                                                           | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Тур. | Max.                                  | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------|------|
| VIH                                                                                                                                    | Logical 1 Input Voltage                                                                                                                                                                                                     | and the second                                                                                                                                                     | 2.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | V <sub>CC</sub> +0.5                  | v    |
| VIL                                                                                                                                    | Logical 0 Input Voltage                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                      | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 0.8                                   | V    |
| V <sub>CH</sub>                                                                                                                        | Logical 1 Clock Voltage                                                                                                                                                                                                     | PHI1, PHI2 pins only                                                                                                                                                                                                                                                 | V <sub>CC</sub> -0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | V <sub>CC</sub> +0.5                  | V    |
| VCL                                                                                                                                    | Logical 0 Clock Voltage                                                                                                                                                                                                     | PHI1, PHI2 pins only                                                                                                                                                                                                                                                 | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 0.3                                   | V    |
| V <sub>CLT</sub>                                                                                                                       | Logical 0 Clock Voltage,<br>Transient (ringing tolerance)                                                                                                                                                                   | PHI1, PHI2 pins only                                                                                                                                                                                                                                                 | -0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 0.6                                   | v    |
| VOH                                                                                                                                    | Logical 1 Output Voltage                                                                                                                                                                                                    | $I_{OH} = -400 \mu A$                                                                                                                                                                                                                                                | 2.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |                                       | v    |
| V <sub>OL</sub>                                                                                                                        | Logical 0 Output Voltage                                                                                                                                                                                                    | $I_{OL} = 2 mA$                                                                                                                                                                                                                                                      | n in the second se |      | 0.45                                  | V    |
| IILS                                                                                                                                   | AT/SPC Input Current (Iow)                                                                                                                                                                                                  | $V_{IN} = 0.4 V$ , $\overline{AT}/\overline{SPC}$ in input mode                                                                                                                                                                                                      | 0.05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 1.0                                   | mA   |
| h                                                                                                                                      | Input Leakage Current                                                                                                                                                                                                       | $0 \le V_{IN} \le V_{CC}$ , All inputs except PHI1, PHI2, AT/SPC                                                                                                                                                                                                     | - 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 20                                    | μΑ   |
| IO(OFF)                                                                                                                                | Output Leakage Current                                                                                                                                                                                                      | 0.4 ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>                                                                                                                                                                                                                             | - 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 20                                    | μA   |
| lcc                                                                                                                                    | Active Supply Current                                                                                                                                                                                                       | $I_{OUT} = 0, T_A = 25^{\circ}C$                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 180  | 300                                   | mA   |
| V <sub>CLT</sub><br>V <sub>OH</sub><br>V <sub>OL</sub><br>I <sub>ILS</sub><br>I <sub>1</sub><br>I <sub>0(OFF)</sub><br>I <sub>CC</sub> | Logical 0 Clock Voltage,<br>Transient (ringing tolerance)<br>Logical 1 Output Voltage<br>Logical 0 Output Voltage<br>AT/SPC Input Current (Iow)<br>Input Leakage Current<br>Output Leakage Current<br>Active Supply Current | PHI1, PHI2 pins only $I_{OH} = -400 \mu A$ $I_{OL} = 2 m A$ $V_{IN} = 0.4 V, \overline{AT/SPC}$ in input mode $0 \ll V_{IN} \ll V_{CC}$ , All inputs exceptPHI1, PHI2, $\overline{AT/SPC}$ $0.4 \leqslant V_{OUT} \leqslant V_{CC}$ $I_{OUT} = 0, T_A = 25^{\circ}C$ | -0.5<br>2.4<br>0.05<br>- 20<br>- 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 180  | 0.6<br>0.45<br>1.0<br>20<br>20<br>300 |      |

# 1 NS16032 Pin Descriptions

The following is a brief description of all NS16032 pins. The descriptions reference portions of the Functional Description, Section 3.

# 1.1 SUPPLIES

Power (V<sub>cc</sub>): +5V Positive Supply. Sec. 3.1.

Logic Ground (GNDL): Ground reference for on-chip logic. Sec. 3.1

**Buffer Ground (GNDB):** Ground reference for on-chip drivers connected to output pins. Sec. 3.1.

**Back-Bias Generator (BBG):** Output of on-chip substrate voltage generator. Sec. 3.1.

### 1.2 INPUT SIGNALS

**Clocks (PHI1, PHI2):** Two-phase clocking signals. Sec. 3.2.

**Ready (RDY):** Active high. While RDY is inactive, the CPU extends the current bus cycle to provide for a slower memory or peripheral reference. Upon detecting RDY active, the CPU terminates the bus cycle. Sec. 3.4.1.

Hold Request (HOLD): Active low. Causes the CPU to release the bus for DMA or multiprocessing purposes. Sec. 3.6.

Interrupt (INT): Active low. Maskable Interrupt request. Sec. 3.8.

Non-Maskable Interrupt (NMI): Active low. Non-Maskable Interrupt request. Sec. 3.8.

**Reset/Abort (RST/ABT):** Active low. If held active for one clock cycle and released, this pin causes an Abort Command, Sec. 3.5.4. If held longer, it initiates a Reset, Sec. 3.3.

# **Connection Diagram**



### 1.3 OUTPUT SIGNALS

Address Bits 16-23 (A16-A23): Active high. These are the most significant 8 bits of the memory address bus. Sec. 3.4.

Address Strobe (ADS): Active low. Controls address latches; indicates start of a bus cycle. Sec. 3.4.

**Data Direction In (DDIN):** Active low. Status signal indicating direction of data transfer during a bus cycle. Sec. 3.4.

**High Byte Enable (HBE):** Active low. Status signal enabling transfer on the most-significant byte of the Data Bus. Sec. 3.4; Sec. 3.4.3.

Status (ST0-ST3): Active high. Bus cycle status code, ST0 least significant. Sec. 3.4.2. Encodings are:

- 0000 Idle: CPU Inactive on Bus.
- 0001 Idle: WAIT Instruction.
- 0010 (Reserved)
- 0011 Idle: Waiting for Slave.
- 0100 Interrupt Acknowledge, Master.
- 0101 Interrupt Acknowledge, Cascaded.

0110 — End of Interrupt, Master.

0111 --- End of Interrupt, Cascaded.

1000 — Sequential Instruction Fetch.

- 1001 Non-Sequential Instruction Fetch.
- 1010 Data Transfer.
- 1011 Read Read-Modify-Write Operand.
- 1100 Read for Effective Address.
- 1101 Transfer Slave Operand.
- 1110 Read Slave Status Word.
- 1111 Broadcast Slave ID.

Hold Acknowledge (HLDA): Active low. Applied by the CPU in response to HOLD input, indicating that the bus has been released for DMA or multiprocessing purposes. Sec. 3.6.

**User/Supervisor (U/S):** User or Supervisor Mode status. Sec. 3.7. High state indicates User Mode, low indicates Supervisor Mode. Sec. 3.7.

Interlocked Operation (ILO): Active low. Indicates that an interlocked instruction is being executed. Sec. 3.7.

**Program Flow Status (PFS):** Active low. Pulse indicates beginning of an instruction execution. Sec. 3.7.

# 1.4 INPUT-OUTPUT SIGNALS

Address/Data 0-15 (AD0-AD15): Active high. Multiplexed Address/Data information. Bit 0 is the least significant bit of each. Sec. 3.4.

Address Translation / Slave Processor Control ( $\overline{AT}$ / SPC): Active low. Used by the CPU as the data strobe output for Slave Processor transfers; used by Slave Processors to acknowledge completion of an instruction. Sec. 3.4.6; Sec. 3.9. Sampled on trailing edge of Reset pulse as Address Translation Strap. Sec. 3.5.1.

Data Strobe/Float (DS/FLT): Active low. Data Strobe output, Sec. 3.4, or Float Command input, Sec. 3.5.3. Pin function is selected on AT/SPC pin, Sec. 3.5.1.

# 2 Architectural Description

# 2.1 PROGRAMMING MODEL

The NS16000 architecture includes 16 registers on the NS16032 CPU.



FIGURE 2-1. The General and Dedicated Registers.

### 2.1.1 General Purpose Registers

There are eight registers for meeting high speed general storage requirements, such as holding temporary variables and addresses. The general purpose registers are free for any use by the programmer. They are thirty-two bits in length. If a general register is specified for an operand that is eight or sixteen bits long, only the low part of the register is used; the high part is not referenced or modified.

### 2.1.2 Dedicated Registers

The eight dedicated registers of the NS16032 are assigned specific functions.

**PC:** The PROGRAM COUNTER register is a pointer to the first byte of the instruction currently being executed. The PC is used to reference memory in the program section. (In the NS16032 the upper eight bits of this register are always zero.)

**SP0**, **SP1**: The SP0 register points to the lowest address of the last item stored on the INTERRUPT STACK. This stack is normally used only by the operating system. It is used primarily for storing temporary data, and holding return information for operating system subroutines and interrupt and trap service routines. The SP1 register points to the lowest address of the last item stored on the USER STACK. This stack is used by normal user programs to hold temporary data and subroutine return information.

In this document, reference is made to the SP register. The terms "SP register" or "SP" refer to either SP0 or SP1, depending on the setting of the S bit in the PSR register. If the S bit in the PSR is 0 then SP refers to SP0. If the S bit in the PSR is 1 then SP refers to SP1. (In the NS16032 the upper eight bits of these registers are always zero).

Stacks in the NS16000 family grow downward in memory. A Push operation pre-decrements the Stack Pointer by the operand length. A Pop operation post-increments the Stack Pointer by the operand length. **FP:** The FRAME POINTER register is used by a procedure to access parameters and local variables on the stack. The FP register is set up on procedure entry with the ENTER instruction and restored on procedure termination with the EXIT instruction.

The frame pointer holds the address in memory occupied by the old contents of the frame pointer. (In the NS16032 the upper eight bits of this register are always zero.)

**SB:** The STATIC BASE register points to the global variables of a software module. This register is used to support relocatable global variables for software modules. The SB register holds the lowest address in memory occupied by the global variables of a module. (In the NS16032 the upper eight bits of this register are always zero.)

**INTBASE:** The INTERRUPT BASE register holds the address of the dispatch table for interrupts and traps (Sec. 3.8). The INTBASE register holds the lowest address in memory occupied by the dispatch table. (In the NS16032 the upper eight bits of this register are always zero.)

**MOD:** The MODULE register holds the address of the module descriptor of the currently executing software module. The MOD register is sixteen bits long, therefore the module table must be contained within the first 64K bytes of memory.

**PSR:** The PROCESSOR STATUS REGISTER (PSR) holds the status codes for the NS16032 microprocessor.

The PSR is sixteen bits long, divided into two eight-bit halves. The low order eight bits are accessible to all programs, but the high order eight bits are accessible only to programs executing in Supervisor Mode.

| 15 |   |   | 8 | 7 |   | 0      |  |
|----|---|---|---|---|---|--------|--|
|    | Ρ | s | U | N | Z | FXXLTC |  |

FIGURE 2-2. Processor Status Register.

C: The C bit indicates that a carry or borrow occurred after an addition or subtraction instruction. It can be used with the ADDC and SUBC instructions to perform multiple-precision integer arithmetic calculations. It may have a setting of 0 (no carry or borrow) or 1 (carry or borrow).

**T**: The T bit causes program tracing. If this bit is a 1, a TRC trap is executed after every instruction (Sec. 3.8.5).

L: The L bit is altered by comparison instructions. In a comparison instruction the L bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as unsigned integers. Otherwise, it is set to "0". In Floating Point comparisons, this bit is always cleared.

F: The F bit is a general condition flag, which is altered by many instructions (e.g., integer arithmetic instructions use it to indicate overflow).

Z: The Z bit is altered by comparison instructions. In a comparison instruction the Z bit is set to "1" if the second operand is equal to the first operand; otherwise it is set to "0".

N: The N bit is altered by comparison instructions. In a comparison instruction the N bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as signed integers. Otherwise, it is set to "0".

U: If the U bit is "1" no privileged instructions may be executed. If the U bit is "0" then all instructions may be executed. When U = 0 the NS 16032 is said to be in Supervisor Mode; when U = 1 the NS 16032 is said to be in User Mode. A User Mode program is restricted from executing certain instructions and accessing certain registers which could interfere with the operating system. For example, a User Mode program is prevented from changing the setting of the flag used to indicate its own privilege mode. A Supervisor Mode program is assumed to be a trusted part of the operating system, hence it has no such restrictions.

S: The S bit specifies whether the SP0 register or SP1 register is used as the stack pointer. The bit is automatically cleared on interrupts and traps. It may have a setting of 0 (use the SP0 register) or 1 (use the SP1 register).

**P:** The P bit prevents a TRC trap from occurring more than once for an instruction (Sec. 3.8.5). It may have a setting of 0 (no trace pending) or 1 (trace pending).

I: If I = 1, then all interrupts will be accepted (Sec. 3.8). If I = 0, only the NMI interrupt is accepted. Trap enables are not affected by this bit.

### 2.1.3 The Configuration Register (CFG)

Within the Control section of the NS16032 CPU is the four-bit CFG Register, which declares the presence of certain external devices. It is referenced by only one instruction, SETCFG, which is intended to be executed only as part of system initialization after reset. The format of the CFG Register is shown in Figure 2-3.

# CMFI

#### FIGURE 2-3. CFG Register.

The CFG I bit declares the presence of external interrupt vectoring circuitry (specifically, the NS16202 Interrupt Control Unit). If the CFG I bit is set, interrupts requested through the INT pin are "Vectored." If it is clear, these interrupts are "Non-Vectored." See Sec. 3.8.

The F, M and C bits declare the presence of the FPU, MMU and Custom Slave Processors. If these bits are not set, the corresponding instructions are trapped as being undefined.

### 2.1.4 Memory Organization

The main memory of the NS16032 is a uniform linear address space. Memory locations are numbered sequentially starting at zero and ending at  $2^{24} - 1$ . The number specifying a memory location is called an address. The contents of each memory location is a byte consisting of eight bits. Unless otherwise noted, diagrams in this document show data stored in memory with the lowest address on the right and the highest address on the left. Also, when data is shown vertically, the lowest address is at the top of a diagram and the highest address at the bottom of the diagram. When bits are numbered in a diagram, the least significant bit is given the number zero, and is shown at the right of the diagram. Bits are numbered in increasing significance and toward the left.



Two contiguous bytes are called a word. Except where noted (Sec. 2.2.1), the least significant byte of a word is stored at the lower address, and the most significant byte of the word is stored at the next higher address. In memory, the address of a word is the address of its least significant byte, and a word may start at any address.

| 15 | MSB's | 8 7 | LSB's | 0 |
|----|-------|-----|-------|---|
|    | A + 1 |     | A     |   |
|    |       |     |       |   |

#### Word at Address A

Two contiguous words are called a double word. Except where noted (Sec. 2.2.1), the least significant word of a double word is stored at the lowest address and the most significant word of the double word is stored at the address two greater. In memory, the address of a double word is the address of its least significant byte, and a double word may start at any address.

| 31 | MSB's | 24 | 23 | 16         | 15           | 8 | 7 | LSB's    | 0 |
|----|-------|----|----|------------|--------------|---|---|----------|---|
|    | A + 3 |    | ,  | A + 2      | A + 1        |   |   | <b>A</b> |   |
|    |       |    | D  | ouble Word | at Address A |   |   |          |   |

Although memory is addressed as bytes, it is actually organized as words. Therefore, words and double words that are aligned to start at even addresses (multiples of two) are accessed more quickly than words and double words that are not so aligned.

### 2.1.5 Dedicated Tables

Two of the NS16032 dedicated registers (MOD and INTBASE) serve as pointers to dedicated tables in memory.

The INTBASE register points to the Interrupt Dispatch and Cascade tables. These are described in Sec. 3.8.

The MOD register contains a pointer into the Module Table, whose entries are called Module Descriptors. A Module Descriptor contains four pointers, three of which are used by the NS 16032. At any point in time, the MOD register contains the address of the Module Descriptor for the currently running module. It is automatically updated by the Call External Procedure instructions (CXP and CXPD).

The format of a Module Descriptor is shown in Figure 2-4. The Static Base entry contains the address of static data assigned to the running module. It is loaded into the CPU Static Base register by the CXP and CXPD instructions. The Program Base entry contains the address of the first byte of instruction code in the module. Since a module may have multiple entry points, the Program Base pointer serves only as a reference to find them.



FIGURE 2-4. Module Descriptor Format.

The Link Table Address points to the Link Table for the currently running module. The Link Table provides the information needed for:

- 1) Sharing variables between modules. Such variables are accessed through the Link Table via the External addressing mode.
- Transferring control from one module to another. This is done via the Call External Procedure (CXP) instruction.

The format of a Link Table is given in Figure 2-5. A Link Table Entry for an external variable contains the 32-bit address of that variable. An entry for an external procedure contains two 16-bit fields: Module and Offset. The Module field contains the new MOD register contents for the module being entered. The Offset field is an unsigned number giving the position of the entry point relative to the new module's Program Base pointer.

For further details of the functions of these tables, see the NS 16000 Programmer's Manual.



### 2.2 INSTRUCTION SET

### 2.2.1 General Instruction Format

Figure 2-6 shows the general format of an NS16000 instruction. The Basic Instruction is one to three bytes long and contains the Opcode and up to two 5-bit General Addressing Mode ("Gen") fields. Following the Basic Instruction field is a set of optional extensions, which may appear depending on the instruction and the addressing modes selected.



### FIGURE 2-6. General Instruction Format.

56

Index Bytes appear when either or both Gen fields specify Scaled Index. In this case, the Gen field specifies only the Scale Factor (1, 2, 4 or 8), and the Index Byte specifies which General Purpose Register to use as the index, and which addressing mode calculation to perform before indexing. See Figure 2-7.



### FIGURE 2-7. Index Byte Format.

Following Index Bytes come any displacements (addressing constants) or immediate values associated with the selected addressing modes. Each Disp/Imm field may contain one or two displacements, or one immediate value. The size of a Displacement field is encoded within the top bits of that field, as shown in Figure 2-8, with the remaining bits interpreted as a signed (two's complement) value. The size of an immediate value is determined from the Opcode field. Both Displacement and Immediate fields are stored most-significant byte first. Note that this is backward from the usual memory representation of data (Sec. 2.1.4).

Some instructions require additional, "implied" immediates and/or displacements, apart from those associated with addressing modes. Any such extensions appear at the end of the instruction, in the order that they appear within the list of operands in the instruction definition (Sec. 2.2.3).

### 2.2.2 Addressing Modes

The NS16032 CPU generally accesses an operand by calculating its Effective Address based on information available when the operand is to be accessed. The method to be used in performing this calculation is specified by the programmer as an "addressing mode."

Addressing modes in the NS16032 are designed to optimally support high-level language accesses to variables. In nearly all cases, a variable access requires only one addressing mode, within the instruction that acts upon that variable. Extraneous data movement is therefore minimized.

NS16032 Addressing Modes fall into nine basic types:

**Register:** The operand is available in one of the eight General Purpose Registers. In certain Slave Processor instructions, an auxiliary set of eight registers may be referenced instead.

**Register Relative:** A General Purpose Register contains an address to which is added a displacement value from the instruction, yielding the Effective Address of the operand in memory.

**Memory Space:** Identical to Register Relative above, except that the register used is one of the dedicated registers PC, SP, SB or FP. These registers point to data areas generally needed by high-level languages.





WORD DISPLACEMENT: RANGE -8192 TO +8191



DOUBLE WORD DISPLACEMENT: RANGE (ENTIRE ADDRESSING SPACE) TL/C/5054-10

FIGURE 2-8. Displacement Encodings.

**Memory Relative:** A pointer variable is found within the memory space pointed to by the SP, SB or FP register. A displacement is added to that pointer to generate the Effective Address of the operand.

**Immediate:** The operand is encoded within the instruction. This addressing mode is not allowed if the operand is to be written.

**Absolute:** The address of the operand is specified by a displacement field in the instruction.

**External:** A pointer value is read from a specified entry of the current Link Table. To this pointer value is added a displacement, yielding the Effective Address of the operand.

**Top of Stack:** The currently-selected Stack Pointer (SP0 or SP1) specifies the location of the operand. The operand is pushed or popped, depending on whether it is written or read.

Scaled Index: Although encoded as an addressing mode, Scaled Indexing is an option on any addressing mode except Immediate or another Scaled Index. It has the effect of calculating an Effective Address, then multiplying any General Purpose Register by 1, 2, 4 or 8 and adding it into the total, yielding the final Effective Address of the operand.

Table 2-1 is a brief summary of the addressing modes. For a complete description of their actions, see the Programmer's Manual.

# TABLE 2-1. NS16032 Addressing Modes

| ENCODING                                                                                           | MODE                                                                                                                                                                                 | ASSEMBLER SYNTAX                                                                             | EFFECTIVE ADDRESS                                                                                                                            |
|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>00000<br>00001<br>00010<br>00011<br>00100<br>00101<br>00110<br>00111                   | Register 0<br>Register 1<br>Register 2<br>Register 3<br>Register 4<br>Register 5<br>Register 6<br>Register 7                                                                         | R0 or F0<br>R1 or F1<br>R2 or F2<br>R3 or F3<br>R4 or F4<br>R5 or F5<br>R6 or F6<br>R7 or F7 | None: Operand is in the specified register.                                                                                                  |
| Register Relative<br>01000<br>01001<br>01010<br>01011<br>01100<br>01101<br>01101<br>01110<br>01111 | Register 0 relative<br>Register 1 relative<br>Register 2 relative<br>Register 3 relative<br>Register 4 relative<br>Register 5 relative<br>Register 6 relative<br>Register 7 relative | disp(R0)<br>disp(R1)<br>disp(R2)<br>disp(R3)<br>disp(R4)<br>disp(R5)<br>disp(R6)<br>disp(R7) | Disp + Register.                                                                                                                             |
| Memory Relative<br>10000<br>10001<br>10010                                                         | Frame memory relative<br>Stack memory relative<br>Static memory relative                                                                                                             | disp2(disp1(FP))<br>disp2(disp1(SP))<br>disp2(disp1(SB))                                     | Disp2 + Pointer; Pointer found at<br>address Disp1 + Register. "SP"<br>is either SP0 or SP1, as selected<br>in PSR.                          |
| Reserved<br>10011                                                                                  | (Reserved for Future Use)                                                                                                                                                            |                                                                                              |                                                                                                                                              |
| Immediate<br>10100                                                                                 | Immediate                                                                                                                                                                            | value                                                                                        | None: Operand is input from instruction queue.                                                                                               |
| Absolute<br>10101                                                                                  | Absolute                                                                                                                                                                             | @disp                                                                                        | Disp.                                                                                                                                        |
| <b>External</b><br>10110                                                                           | External                                                                                                                                                                             | EXT (disp1) + disp2                                                                          | Disp2 + Pointer; Pointer is found at Link Table Entry number Disp1.                                                                          |
| Top of Stack<br>10111                                                                              | Top of stack                                                                                                                                                                         | TOS                                                                                          | Top of current stack, using either<br>User or Interrupt Stack Pointer,<br>as selected in PSR. Automatic<br>Push/Pop included.                |
| <b>Memory Space</b><br>11000<br>11001<br>11010<br>11011                                            | Frame memory<br>Stack memory<br>Static memory<br>Program memory                                                                                                                      | disp(FP)<br>disp(SP)<br>disp(SB)<br>* + disp                                                 | Disp + Register; "SP" is either<br>SP0 or SP1, as selected in PSR.                                                                           |
| Scaled Index<br>11100<br>11101<br>11110<br>11111                                                   | Index, bytes<br>Index, words<br>Index, double words<br>Index, quad words                                                                                                             | mode[Rn:B]<br>mode[Rn:W]<br>mode[Rn:D]<br>mode[Rn:Q]                                         | EA (mode) + Rn.<br>EA (mode) + $2 \times Rn$ .<br>EA (mode) + $4 \times Rn$ .<br>EA (mode) + $8 \times Rn$ .<br>"Mode" and "n" are contained |
|                                                                                                    |                                                                                                                                                                                      |                                                                                              | within the Index Byte.                                                                                                                       |

EA (mode) denotes the effective address generated using mode.

### 2.2.3 Instruction Set Summary

Table 2-2 presents a brief description of the NS16032 instruction set. The Format column refers to the Instruction Format tables (Appendix A). The Instruction column gives the instruction as coded in assembly language, and the Description column provides a short description of the function provided by that instruction. Further details of the exact operations performed by each instruction may be found in the Programmer's Manual.

### Notations:

i = Integer length suffix: B = ByteW = Word D = Double Word

f = Floating Point length suffix: F = Standard FloatingL = Long Floating

gen = General operand. Any addressing mode can be specified.

short = A 4-bit value encoded within the Basic Instruction (see Appendix A for encodings).

imm = Implied immediate operand. An 8-bit value appended after any addressing extensions.

disp = Displacement (addressing constant): 8, 16 or 32 bits. All three lengths legal.

reg = Any General Purpose Register: R0-R7.

areg = Any Dedicated/Address Register: SP, SB, FP, MOD, INTBASE, PSR, US (bottom 8 PSR bits).

mreg = Any Memory Management Status/Control Register.

creg = A Custom Slave Processor Register (Implementation Dependent).

cond = Any condition code, encoded as a 4-bit field within the Basic Instruction (see Appendix A for encodings).

### TABLE 2-2. NS16032 Instruction Set Summary

# MOVES

| Format | Operation | Operands     | Description                       |
|--------|-----------|--------------|-----------------------------------|
| 4      | MOVi      | gen,gen      | Move a value.                     |
| 2      | MOVQi     | short,gen    | Extend and move a 4-bit constant. |
| 7      | MOVMi     | gen,gen,disp | Move Multiple: disp bytes.        |
| 7      | MOVZBW    | gen,gen      | Move with zero extension.         |
| 7      | MOVZiD    | gen,gen      | Move with zero extension.         |
| 7      | MOVXBW    | gen,gen      | Move with sign extension.         |
| 7      | MOVXID    | gen.gen      | Move with sign extension.         |
| 4      | ADDR      | gen,gen      | Move Effective Address.           |

# **INTEGER ARITHMETIC**

| Format | Operation | Operands  | Description                   |
|--------|-----------|-----------|-------------------------------|
| 4      | ADDi      | gen,gen   | Add.                          |
| 2      | ADDQi     | short,gen | Add 4-bit constant.           |
| 4      | ADDCi     | gen,gen   | Add with carry.               |
| 4      | SUBi      | gen,gen   | Subtract.                     |
| 4      | SUBCi     | gen,gen   | Subtract with carry (borrow). |
| 6      | NEGi      | gen,gen   | Negate (2's complement).      |
| 6      | ABSi      | gen,gen   | Take absolute value.          |
| 7      | MULi      | gen,gen   | Multiply.                     |
| 7      | QUOi      | gen,gen   | Divide, rounding toward zero. |
| 7      | REMi      | gen,gen   | Remainder from QUO.           |
| 7      | DIVi      | gen,gen   | Divide, rounding down.        |
| 7      | MODi      | gen,gen   | Remainder from DIV (Modulus). |
| 7      | MEli      | gen,gen   | Multiply to Extended Integer. |
| 7      | DEli      | gen,gen   | Divide Extended Integer.      |
|        |           |           |                               |

# PACKED DECIMAL (BCD)

| Format | Operation | Operands | Description      |
|--------|-----------|----------|------------------|
| 6      | ADDPi     | gen,gen  | Add Packed.      |
| 6      | SUBPi     | gen,gen  | Subtract Packed. |

# INTEGER COMPARISON

| Format | Operation | Operands     | Description                   |
|--------|-----------|--------------|-------------------------------|
| 4      | CMPi      | gen,gen      | Compare.                      |
| 2      | CMPQi     | short,gen    | Compare to 4-bit constant.    |
| 7      | CMPMi     | gen,gen,disp | Compare Multiple: disp bytes. |

# LOGICAL AND BOOLEAN

| Format | Operation | Operands | Description                                                 |
|--------|-----------|----------|-------------------------------------------------------------|
| 4      | ANDi      | gen,gen  | Logical AND.                                                |
| 4      | ORi       | gen,gen  | Logical OR.                                                 |
| 4      | BICi      | gen,gen  | Clear selected bits.                                        |
| 4      | XORi      | gen,gen  | Logical Exclusive OR.                                       |
| 6      | COMi      | gen,gen  | Complement all bits.                                        |
| 6      | NOTI      | gen,gen  | Boolean complement: LSB only.                               |
| 2      | Scondi    | gen      | Save condition code (cond) as a Boolean variable of size i. |

#### SHIFTS Format Operation Operands Description 6 LSHi gen,gen Logical Shift, left or right. 6 ASHi gen,gen Arithmetic Shift, left or right. 6 ROTi gen,gen Rotate, left or right. BITS Format Operation Operands Description 4 TBITi gen,gen Test bit. 6 SBITi Test and set bit. gen,gen 6 SBITI gen,gen Test and set bit, interlocked. 6 CBITI gen,gen Test and clear bit. 6 CBITIi Test and clear bit, interlocked. gen,gen 6 **IBITi** gen,gen Test and invert bit. 8 FFSi gen,gen Find first set bit.

# **BIT FIELDS**

Bit fields are values in memory which are not aligned to byte boundaries. Examples are PACKED arrays and records used in Pascal. "Extract" instructions read and align a bit field. "Insert" instructions write a bit field from an aligned source.

| Format | Operation | Operands         | Description                        |
|--------|-----------|------------------|------------------------------------|
| 8      | EXTi      | reg,gen,gen,disp | Extract bit field(array oriented). |
| 8      | INSi      | reg,gen,gen,disp | Insert bit field (array oriented). |
| 7      | EXTSi     | gen,gen,imm,imm  | Extract bit field (short form).    |
| 7      | INSSi     | gen,gen,imm,imm  | Insert bit field (short form).     |
| 8      | CVTP      | reg,gen,gen      | Convert to Bit Field Pointer.      |

# ARRAYS

| Format | Operation | Operands    | Description                                              |
|--------|-----------|-------------|----------------------------------------------------------|
| 8      | CHECKi    | reg,gen,gen | Index bounds check.                                      |
| 8      | INDEX     | reg,gen,gen | Recursive indexing step for multiple-dimensional arrays. |

# STRINGS

String instructions assign specific functions to the General Purpose Registers:

R4 – Comparison Value

- R3 Translation Table Pointer
- R2 String 2 Pointer
- R1 String 1 Pointer
- R0 Limit Count

| - (                    | step rather than incrementing.                       |
|------------------------|------------------------------------------------------|
| U (Until match):       | End instruction if String 1 entry                    |
|                        | matches R4.                                          |
| W (While match):       | End instruction if String 1 entry does not match R4. |
| All string instruction | ons end when R0 decrements to zero.                  |

Decrement string pointers after each

Options on all string instructions are:

B (Backward).

| Format | Operation      | Operands           | Description                                                             |  | 1.<br> |
|--------|----------------|--------------------|-------------------------------------------------------------------------|--|--------|
| 5      | MOVSi<br>MOVST | options<br>options | Move String 1 to String 2.<br>Move string, translating bytes.           |  |        |
| 5      | CMPSi<br>CMPST | options<br>options | Compare String 1 to String 2.<br>Compare, translating String 1 bytes.   |  |        |
| 5      | SKPSi<br>SKPST | options<br>options | Skip over String 1 entries.<br>Skip, translating bytes for Until/While. |  |        |
# JUMPS AND LINKAGE

| Format | Operation | Operands        | Description                                                 |
|--------|-----------|-----------------|-------------------------------------------------------------|
| 3      | JUMP      | gen             | Jump.                                                       |
| 0      | BR        | disp            | Branch (PC Relative).                                       |
| 0      | Bcond     | disp            | Conditional branch.                                         |
| 3      | CASEi     | gen             | Multiway branch.                                            |
| 2      | ACBi      | short,gen,disp  | Add 4-bit constant and branch if non-zero.                  |
| 3      | JSR       | gen             | Jump to subroutine.                                         |
| 1      | BSR       | disp            | Branch to subroutine.                                       |
| 1      | CXP       | disp            | Call external procedure.                                    |
| 3      | CXPD      | gen             | Call external procedure using descriptor.                   |
| 1      | SVC       | -               | Supervisor Call.                                            |
| 1      | FLAG      |                 | Flag Trap.                                                  |
| 1      | BPT       |                 | Breakpoint Trap.                                            |
| 1      | ENTER     | [reg list],disp | Save registers and allocate stack frame (Enter Procedure).  |
| 1      | EXIT      | [reg list]      | Restore registers and reclaim stack frame (Exit Procedure). |
| 1      | RET       | disp            | Return from subroutine.                                     |
| 1      | RXP       | disp            | Return from external procedure call.                        |
| 1      | RETT      | disp            | Return from trap. (Privileged)                              |
| 1      | RETI      | ·               | Return from interrupt. (Privileged)                         |

# **CPU REGISTER MANIPULATION**

| Format | Operation                                                                                                        | Operands      | Description                                                 |
|--------|------------------------------------------------------------------------------------------------------------------|---------------|-------------------------------------------------------------|
| 1      | SAVE                                                                                                             | [reg list]    | Save General Purpose Registers.                             |
| 1      | RESTORE                                                                                                          | [reg list]    | Restore General Purpose Registers.                          |
| 2      | LPRi                                                                                                             | areg,gen      | Load Dedicated Register. (Privileged if PSR or INTBASE)     |
| 2      | SPRi                                                                                                             | areg,gen      | Store Dedicated Register. (Privileged if PSR or INTBASE)    |
| 3      | ADJSPi                                                                                                           | gen           | Adjust Stack Pointer.                                       |
| 3      | BISPSRi                                                                                                          | gen           | Set selected bits in PSR. (Privileged if not Byte length)   |
| 3      | BICPSRi                                                                                                          | gen           | Clear selected bits in PSR. (Privileged if not Byte length) |
| 5      | SETCFG                                                                                                           | [option list] | Set Configuration Register. (Privileged)                    |
|        | and the second |               |                                                             |

# **FLOATING POINT**

| Format                      | Operation                                             | Operands                                                       | Description                                                                                                                                                                                                                                                         |
|-----------------------------|-------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11<br>9<br>9<br>9<br>9<br>9 | MOVf<br>MOVLF<br>MOVFL<br>MOVif<br>ROUNDfi<br>TRUNCfi | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen | Move a Floating Point value.<br>Move and shorten a Long value to Standard.<br>Move and lengthen a Standard value to Long.<br>Convert any integer to Standard or Long Floating.<br>Convert to integer by rounding.<br>Convert to integer by truncating, toward zero. |
| 9                           | FLOORfi                                               | gen,gen                                                        | Convert to largest integer less than or equal to value.                                                                                                                                                                                                             |
| 11                          | ADDf                                                  | gen,gen                                                        | Add.                                                                                                                                                                                                                                                                |
| 11                          | SUBf                                                  | gen,gen                                                        | Subtract.                                                                                                                                                                                                                                                           |
| 11                          | MULF                                                  | gen,gen                                                        | Multiply.                                                                                                                                                                                                                                                           |
| 11                          | DIVf                                                  | gen,gen                                                        | Divide.                                                                                                                                                                                                                                                             |
| 11                          | CMPf                                                  | gen,gen                                                        | Compare.                                                                                                                                                                                                                                                            |
| 11                          | NEGf                                                  | gen,gen                                                        | Negate.                                                                                                                                                                                                                                                             |
| 11                          | ABSf                                                  | gen,gen                                                        | Take absolute value.                                                                                                                                                                                                                                                |
| 9                           | LFSR                                                  | gen                                                            | Load FSR.                                                                                                                                                                                                                                                           |
| 9                           | SFSR                                                  | gen                                                            | Store FSR.                                                                                                                                                                                                                                                          |

# **MEMORY MANAGEMENT**

| Format | Operation | Operands | Description                                    |
|--------|-----------|----------|------------------------------------------------|
| 14     | LMR       | mreg.gen | Load Memory Management Register. (Privileged)  |
| 14     | SMR       | mreg.gen | Store Memory Management Register. (Privileged) |
| 14     | RDVAL     | aen      | Validate address for reading. (Privileged)     |
| 14     | WRVAL     | gen      | Validate address for writing. (Privileged)     |
| 8      | MOVSUI    | aen.aen  | Move a value from Supervisor                   |
|        |           | 3- ,3-   | Space to User Space, (Privileged)              |
| 8      | MOVUSi    | aen.aen  | Move a value from User Space                   |
|        |           | 5 ,5     | to Supervisor Space. (Privileged)              |

# **MISCELLANEOUS**

| Format | Operation | Operands |
|--------|-----------|----------|
| 1      | NOP       |          |
| 1 1    | WAIT      |          |
| 1      | DIA       |          |

# Description

No Operation. Wait for interrupt. Diagnose. Single-byte "Branch to Self" for hardware breakpointing. Not for use in programming.

# **CUSTOM SLAVE**

| Format                                               | Operation                                                | Operands                                                       |
|------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------|
| 15.5                                                 | CCAL0c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL1c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL2c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL3c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV0c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV1c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV2c                                                   | gen,gen                                                        |
| 15.5                                                 | CCMPc                                                    | gen,gen                                                        |
| 15.1<br>15.1<br>15.1<br>15.1<br>15.1<br>15.1<br>15.1 | CCV0ci<br>CCV1ci<br>CCV2ci<br>CCV3ic<br>CCV4DQ<br>CCV5QD | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen |
| 15.1                                                 | LCSR                                                     | gen                                                            |
| 15.1                                                 | SCSR                                                     | gen                                                            |
| 15.0                                                 | CATST0                                                   | gen                                                            |
| 15.0                                                 | CATST1                                                   | gen                                                            |
| 15.0                                                 | LCR                                                      | creg,gen                                                       |
| 15.0                                                 | SCR                                                      | creg,gen                                                       |
|                                                      |                                                          |                                                                |

Description

Custom Calculate.

Custom Move.

Custom Compare. Custom Convert.

Load Custom Status Register. Store Custom Status Register. Custom Address/Test. (Privileged)

(Privileged) Load Custom Register. (Privileged) Store Custom Register. (Privileged)

# 3 Functional Description

## 3.1 POWER AND GROUNDING

The NS16032 requires a single 5-volt power supply, applied on pin 48 ( $V_{cc}$ ). See DC Specification Section.

Grounding connections are made on two pins. Logic Ground (GNDL, pin 24) is the common pin for on-chip logic, and Buffer Ground (GNDB, pin 25) is the common pin for the output drivers. For optimal noise immunity, it is recommended that GNDL be attached through a single conductor directly to GNDB, and that all other grounding connections be made only to GNDB, as shown below (Figure 3-1).

In addition to  $V_{cc}$  and Ground, the NS16032 CPU uses an internally-generated negative voltage. It is necessary to filter this voltage externally by attaching a pair of capacitors (Fig. 3-1) from the BBG pin to ground. Recommended values for these are:

- $C_1$ : 1  $\mu$ F, Tantalum.
- C<sub>2</sub>: 1000 pF, low inductance. This should be either a disc or monolithic ceramic capacitor.



FIGURE 3-1. Recommended Supply Connections.

## 3.2 CLOCKING

The NS16032 inputs clocking signals from the NS16201 Timing Control Unit (TCU), which presents two nonoverlapping phases of a single clock frequency. These phases are called PHI1 (pin 26) and PHI2 (pin 27). Their relationship to each other is shown in Figure 3-2. Each positive edge of PHI1 defines a transition in the timing state ("T-State") of the CPU. One T-State represents the execution of one microinstruction within the CPU, and/or one step of an external bus transfer. See the AC Specifications (Sec. 4) for complete specifications of PHI1 and PHI2.



FIGURE 3-2. Clock Timing Relationships.

As the TCU presents signals with very fast transitions, it is recommended that the conductors carrying PHI1 and PHI2 be kept as short as possible, and that they not be connected anywhere except from the TCU to the CPU and, if present, the MMU. A TTL Clock signal (CTTL) is provided by the TCU for all other clocking.

## 3.3 RESETTING

The RST/ABT pin serves both as a Reset for on-chip logic and as the Abort input for Memory-Managed systems. For its use as the Abort Command, see Sec. 3.5.4.

The CPU may be reset at any time by pulling the RST/ ABT pin low for at least 64 clock cycles. Upon detecting a reset, the CPU terminates instruction processing, resets its internal logic, and clears the Program Counter (PC) and Processor Status Register (PSR) to all zeroes.

On application of power,  $\overline{\text{RST}}/\overline{\text{ABT}}$  must be held low for at least 50  $\mu$ sec after V<sub>CC</sub> is stable. This is to ensure that all on-chip voltages are completely stable before operation. Whenever a Reset is applied, it must also remain



FIGURE 3-3. Power-on Reset Requirements.

active for not less than 64 clock cycles. The trailing (positive-going) edge must occur while PHI1 is high, and no later than 10 ns before the PHI1 trailing edge. See Figures 3-3 and 3-4.

The NS16201 Timing Control Unit (TCU) provides circuitry to meet the Reset requirements of the NS16032 CPU. Figure 3-5a shows the recommended connections for a non-Memory-Managed system. Figure 3-5b shows the connections for a Memory-Managed system.

Vcc





#### FIGURE 3-5b. Recommended Reset Connections, Memory-Managed System.

# 3.4 BUS CYCLES

The NS16032 CPU has a strap option which defines the Bus Timing Mode as either With or Without Address Translation. This section describes only bus cycles under the No Address Translation option. For details of the use of the strap and of bus cycles with address translation, see Sec. 3.5.

The CPU will perform a bus cycle for one of the following reasons:

- To write or read data, to or from memory or a peripheral interface device. Peripheral input and output are memory-mapped in the NS16000 family.
- To fetch instructions into the eight-byte instruction queue. This happens whenever the bus would otherwise be idle and the queue is not already full.

- To acknowledge an interrupt and allow external circuitry to provide a vector number, or to acknowledge completion of an interrupt service routine.
- 4) To transfer information to or from a Slave Processor.

In terms of bus timing, cases 1 through 3 above are identical. For timing specifications, see Sec. 4. The only external difference between them is the four-bit code placed on the Bus Status pins (ST0-ST3). Slave Processor cycles differ in that separate control signals are applied (Sec. 3.4.6).

The sequence of events in a non-Slave bus cycle is shown below in Figure 3-7 for a Read cycle and Figure 3-8 for a Write cycle. The cases shown assume that the selected memory or interface device is capable of communicating with the CPU at full speed. If it is not, then cycle extension may be requested through the RDY line (Sec. 3.4.1). A full-speed bus cycle is performed in four cycles of the PHI1 clock signal, labeled T1 through T4. Clock cycles not associated with a bus cycle are designated Ti (for "Idle").

During T1, the CPU applies an address on pins AD0-AD15 and A16-A23. It also provides a low-going pulse on the ADS pin, which serves the dual purpose of informing external circuitry that a bus cycle is starting and of providing control to an external latch for demultiplexing Address bits 0-15 from the AD0-AD15 pins. See Figure 3-6. During this time also the status signals DDIN, indicating the direction of the transfer, and HBE, indicating whether the high byte (AD8-AD15) is to be referenced, become valid.

During T2 the CPU switches the Data Bus, AD0-AD15, to either accept or present data. Note that the signals A16-A23 remain valid, and need not be latched. It also starts the data strobe (DS), signalling the beginning of the data transfer. Associated signals from the NS16201 Timing Control Unit are also activated at this time: RD (Read Strobe) or WR (Write Strobe), TSO (Timing State Output, indicating that T2 has been reached) and DBE (Data Buffer Enable).

The T3 state provides for access time requirements, and it occurs at least once in a bus cycle. At the beginning of T3, on the rising edge of the PHI1 clock, the RDY (Ready) line is sampled to determine whether the bus cycle will be extended (Sec. 3.4.1).

If the CPU is performing a Read cycle, the Data Bus (AD0-AD15) is sampled at the falling edge of PHI2 of the last T3 state. See Timing Specification, Sec. 4. Data must, however, be held at least until the beginning of T4. DS and RD are guaranteed not to go inactive before this point, so the rising edge of either of them may safely be used to disable the device providing the input data.

The T4 state finishes the bus cycle. At the beginning of T4, the  $\overline{DS}$ ,  $\overline{RD}$  or  $\overline{WR}$ , and  $\overline{TSO}$  signals go inactive, and at the rising edge of PHI2,  $\overline{DBE}$  goes inactive, having provided for necessary data hold times. Addresses (and Data during Write cycles) remain valid from the CPU throughout T4. Note that the Bus Status lines (ST0-ST3) change at the beginning of T4, anticipating the following bus cycle (if any).







FIGURE 3-7. Read Cycle Timing.



#### 3.4.1 Cycle Extension

To allow sufficient strobe widths and access times for any speed of memory or peripheral device, the NS16032 provides for extension of a bus cycle. Any type of bus cycle except a Slave Processor cycle can be extended.

In Figures 3-7 and 3-8, note that during T3 all bus control signals from the CPU and TCU are flat. Therefore, a bus cycle can be cleanly extended by causing the T3 state to be repeated. This is the purpose of the RDY (Ready) pin.

At the end of T2 on the falling edge of PHI 2, the RDY line is sampled by the CPU. If RDY is high, the next Tstates will be T3 and then T4, ending the bus cycle. If it is sampled low, then another T3 state will be inserted after the next T-state and the RDY line will again be sampled on the falling edge of PHI 2. Each additional T3 state after the first is referred to as a "wait state". See Figure 3-9. The RDY pin is driven by the NS16201 Timing Control Unit, which applies WAIT States to the CPU as requested on three sets of pins:

- CWAIT (Continuous WAIT), which holds the CPU in WAIT states until removed.
- WAIT1, WAIT2, WAIT4, WAIT8 (Collectively WAITn), which may be given a four-bit binary value requesting a specific number of WAIT States from 0 to 15.
- PER (Peripheral), which inserts five additional WAIT states and causes the TCU to reshape the RD and WR strobes. This provides the setup and hold times required by most MOS peripheral interface devices.

Combinations of these various WAIT requests are both legal and useful. For details on their use, see the NS16201 Data Sheet.

Figure 3-10 illustrates a typical Read cycle, with two WAIT states requested through the TCU WAITn pins.



FIGURE 3-9. RDY Pin Timing.

## 3.4.2 Bus Status

The NS16032 CPU presents four bits of Bus Status information on pins ST0-ST3. The various combinations on these pins indicate why the CPU is performing a bus cycle, or, if it is idle on the bus, then why it is idle.

Referring to Figures 3-7 and 3-8, note that Bus Status leads the corresponding Bus Cycle, going valid one clock cycle before T1, and changing to the next state at T4. This allows the system designer to fully decode the Bus Status and, if desired, latch the decoded signals before ADS initiates the Bus Cycle.

The Bus Status pins are interpreted as a four-bit value, with ST0 the least significant bit. Their values decode as follows:

- 0000 The bus is idle because the CPU does not yet need access to the bus.
- 0001 The bus is idle because the CPU is executing the WAIT instruction.
- 0010 (Reserved for future use.)
- 0011 The bus is idle because the CPU is waiting for a Slave Processor to complete an instruction.
- 0100 Interrupt Acknowledge, Master. The CPU is performing a Read cycle. To acknowledge receipt of a Non-Maskable Interrupt (on NMI) it will read from address FFFF00<sub>16</sub>, but will ignore any data provided.

To acknowledge receipt of a Maskable Interrupt (on INT) it will read from address FFFE00<sub>16</sub>, expecting a vector number to be provided from the Master NS16202 Interrupt Control Unit. If the vectoring mode selected by the last SETCFG instruction was Non-Vectored, then the CPU will ignore the value it has read and will use a default vector instead, having assumed that no NS16202 is present. See Sec. 3.4.5.

- 0101 Interrupt Acknowledge, Cascaded. The CPU is reading a vector number from a Cascaded NS16202 Interrupt Control Unit. The address provided is the address of the NS16202 Hardware Vector register. See Sec. 3.4.5.
- 0110 End of Interrupt, Master. The CPU is performing a Read cycle to indicate that it is executing a Return from Interrupt (RETI) instruction. See Sec. 3.4.5.
- 0111 End of Interrupt, Cascaded. The CPU is reading from a Cascaded Interrupt Control Unit to indicate that it is returning (through RETI) from an interrupt service routine requested by that unit. See Sec. 3.4.5.
- 1000 Sequential Instruction Fetch. The CPU is reading the next sequential word from the instruction stream into the Instruction



NOTE:

Arrows on CWAIT, PER, WAITn indicate points at which the TCU samples. Arrows on AD0-AD15 and RDY indicate points at which the CPU samples.

Queue. It will do so whenever the bus would otherwise be idle and the queue is not already full.

1001- Non-Sequential Instruction Fetch.

The CPU is performing the first fetch of instruction code after the Instruction Queue is purged. This will occur as a result of any jump or branch, or any interrupt or trap, or execution of certain instructions.

- 1010 Data Transfer. The CPU is reading or writing an operand of an instruction.
- 1011 Read RMW Operand.

The CPU is reading an operand which will subsequently be modified and rewritten. If memory protection circuitry would not allow the following Write cycle, it must abort this cycle.

1100 - Read for Effective Address Calculation.

The CPU is reading information from memory in order to determine the Effective Address of an operand. This will occur whenever an instruction uses the Memory Relative or External addressing mode.

1101 - Transfer Slave Processor Operand.

The CPU is either transferring an instruction operand to or from a Slave Processor, or it is issuing the Operation Word of a Slave Processor instruction. See Sec. 3.9.1.

1110 - Read Slave Processor Status.

The CPU is reading a Status Word from a Slave Processor. This occurs after the Slave Processor has signalled completion of an instruction. The transferred word tells the CPU whether a trap should be taken, and in some instructions it presents new values for the CPU Processor Status Register bits N, Z, L or F. See Sec. 3.9.1.

1111 - Broadcast Slave ID.

The CPU is initiating the execution of a Slave Processor instruction. The ID Byte (first byte of the instruction) is sent to all Slave Processors, one of which will recognize it. From this point the CPU is communicating with only one Slave Processor. See Sec. 3.9.1.

#### 3.4.3 Data Access Sequences

The 24-bit address provided by the NS16032 is a byte address; that is, it uniquely identifies one of up to 16,777,216 eight-bit memory locations. An important feature of the NS16032 is that the presence of a 16-bit data bus imposes no restrictions on data alignment; any data item, regardless of size, may be placed starting at any memory address. The NS16032 provides a special control signal, High Byte Enable (HBE), which facilitates individual byte addressing on a 16-bit bus.

Memory is intended to be organized as two eight-bit banks, each bank receiving the word address (A1-A23) in parallel. One bank, connected to Data Bus pins AD0-AD7, is enabled to respond to even byte addresses; i.e., when the least significant address bit (A0) is low. The other bank, connected to Data Bus pins AD8-AD15, is enabled when HBE is low. See Figure 3-11.



FIGURE 3-11. Memory Interface.

Any bus cycle falls into one of three categories: Even Byte Access, Odd Byte Access, and Even Word Access. All accesses to any data type are made up of sequences of these cycles. Table 3-1 gives the states of A0 and HBE for each category.

#### Table 3-1. Bus Cycle Categories

| Category  | HBE | <b>A</b> 0 |
|-----------|-----|------------|
| Even Byte | 1   | 0          |
| Odd Byte  | 0   | 1          |
| Even Word | 0   | 0          |

Accesses of operands requiring more than one bus cycle are performed sequentially, with no idle T-States separating them. The number of bus cycles required to transfer an operand depends on its size and its alignment (i.e., whether it starts on an even byte address or an odd byte address). Table 3-2 lists the bus cycle performed for each situation. For the timing of A0 and HBE see Sec. 3.4.

|                  |                        |                        | Acc         | Table 3.2<br>ess Seque | nces        |                      |                  |            |
|------------------|------------------------|------------------------|-------------|------------------------|-------------|----------------------|------------------|------------|
| Cycle            | Туре                   | Addre                  | SS          | HBE                    | <b>A</b> 0  | High Bus             | Low Bus          |            |
|                  |                        |                        |             |                        |             |                      |                  |            |
|                  |                        | Д                      | . Odd Wo    | rd Access :            | Sequenc     | e                    |                  |            |
|                  |                        |                        |             | 0                      |             |                      | BYTE 0           | <b>A</b> → |
| 2                | Even Byte              | A .<br>A+1             |             | 1                      | 0           | Don't Care           | Byte 1           |            |
| r                |                        |                        |             |                        |             |                      |                  |            |
|                  |                        | B. I                   | Even Doub   | le-Word Ac             | cess Sec    | quence               |                  |            |
|                  |                        |                        |             | BYTE 3                 | ВУТЕ        | 2 BYTE 1             | BYTE 0           | ⊷ A        |
| 1                | Even Word              | A                      |             | 0                      | 0           | Bvte 1               | Byte 0           |            |
| 2                | Even Word              | A+2                    |             | 0                      | 0           | Byte 3               | Byte 2           |            |
|                  |                        |                        |             |                        |             |                      |                  |            |
|                  |                        | . С. С                 | dd Double   | -Word Acc              | ess Sequ    | uence                | ·                |            |
|                  |                        |                        |             | BYTE 3                 | ВҮТІ        | E2 BYTE 1            | BYTE 0           | A>         |
| 1                | Odd Byte               | A                      |             | 0                      | 1           | Byte 0               | Don't Care       |            |
| 3                | Even Word<br>Even Byte | A+1<br>A+3             |             | 1                      | 0           | Byte 2<br>Don't Care | Byte 1<br>Byte 3 |            |
|                  |                        |                        |             |                        |             |                      |                  |            |
|                  |                        | D. E                   | ven Quad    | Word Acce              | ess Sequ    | ence ,               |                  |            |
| BYTE 7           | BYTE 6                 | BYTE 5                 | BYTE 4,     | BYTE 3                 | ВУТ         | E 2 BYTE 1           | BYTE 0           | - A        |
| 1                | Even Word              | А                      |             | 0                      | . <b></b> . | Byte 1               | Byte 0           |            |
| 2                | Even Word              | A+2                    |             | 0                      | 0           | Byte 3               | Byte 2           |            |
| Other bus c      | Fven Word              | pretetch or sia<br>Δ+4 | ave) can o  | ccur nere.             | 0           | Bute 5               | Bute 1           |            |
| 4                | Even Word              | A+6                    |             | Ö                      | Ö           | Byte 7               | Byte 6           |            |
|                  |                        |                        |             |                        |             |                      |                  |            |
|                  |                        | E. C                   | dd Quad-    | Word Acces             | ss Seque    | ence                 |                  |            |
| BYTE 7           | BYTE 6                 | BYTE 5                 | BYTE 4      | BYTE 3                 | BYTE        | 2 BYTE 1             | BYTE 0           | <b>→</b> A |
| 1                | Odd Bvte               | Α                      |             | 0                      | 1           | Bvte 0               | Don't Care       |            |
| 2                | Even Word              | A+1                    |             | 0                      | Ó           | Byte 2               | Byte 1           |            |
| J<br>Other hus o | EVEN Byte              | A+3                    | ave) can or | 1<br>Cur bere          | 0           | Don't Care           | Byte 3           |            |
| 4                | Odd Byte               | A+4                    | ave) can ou | 0                      | 1           | Bvte 4               | Don't Care       |            |
| 5                | Even Word              | A+5                    |             | Õ                      | 0           | Byte 6               | Byte 5           |            |
| 0                | Even Byte              | A+7                    |             | 1                      | 0           | Don't Care           | Byte 7           |            |
|                  |                        |                        |             |                        |             |                      |                  |            |

#### 3.4.3.1 Bit Accesses

The Bit Instructions perform byte accesses to the byte containing the designated bit. The Test and Set Bit instruction (SBIT), for example, reads a byte, alters it, and rewrites it, having changed the contents of one bit.

#### 3.4.3.2 Bit Field Accesses

An access to a Bit Field in memory always generates a Double-Word transfer at the address containing the least significant bit of the field. The Double Word is read by an Extract instruction; an Insert instruction reads a Double Word, modifies it, and rewrites it.

#### 3.4.3.3 Extending Multiply Accesses

The Extending Multiply instruction (MEI) will return a result which is twice the size in bytes of the operands which it reads. If the multiplicand is in memory, the most-significant half of the result is written first (at the higher address), then the least-significant half. This is done in order to support retry if this instruction is aborted.

#### 3.4.4 Instruction Fetches

Instructions for the NS16032 CPU are "prefetched"; that is, they are input before being needed into the next available entry of the eight-byte Instruction Queue. The CPU performs two types of Instruction Fetch cycles: Sequential and Non-Sequential. These can be distinguished from each other by their differing status combinations on pins ST0-ST3 (Sec. 3.4.2). A Sequential Fetch will be performed by the CPU whenever the Data Bus would otherwise be idle and the Instruction Queue is not currently full. Sequential Fetches are always Even Word Read cycles (Table 3-1).

A Non-Sequential Fetch occurs as a result of any break in the normally sequential flow of a program. Any jump or branch instruction, a trap or an interrupt will cause the next Instruction Fetch cycle to be Non-Sequential. In addition, certain instructions flush the instruction queue, causing the next instruction fetch to display Non-Sequential status. Only the first bus cycle after a break displays Non-Sequential status, and that cycle is either an Even Word Read or an Odd Byte Read, depending on whether the destination address is even or odd.

#### 3.4.5 Interrupt Control Cycles

Activating the INT or NMI pin on the CPU will initiate one or more bus cycles whose purpose is interrupt control rather than the transfer of instructions or data. Execution of the Return from Interrupt instruction (RETI) will also cause Interrupt Control bus cycles. These differ from instruction or data transfers only in the status presented on pins ST0-ST3. All Interrupt Control cycles are singlebyte Read cycles.

This section describes only the Interrupt Control sequences associated with each interrupt and with the return from its service routine. For full details of the NS16032 interrupt structure, see Sec. 3.8.

|             |               |                      | Table<br>Interrupt S | e 3-3<br>equences | <b>i</b> . |                 |                                                   |
|-------------|---------------|----------------------|----------------------|-------------------|------------|-----------------|---------------------------------------------------|
| Cycle       | Status        | Address              | DDIN                 | HBE               | <b>A</b> 0 | High Bus        | Low Bus                                           |
| Interrupt A | cknowledge    | A. Non               | -Maskable Intel      | rrupt Contr       | ol Sequ    | ences.          |                                                   |
| 1           | 0100          | FFFF00 <sub>16</sub> | 0                    | 1                 | 0          | Don't Care      | Don't Care                                        |
| Intorrupt C | latura        |                      |                      |                   |            |                 |                                                   |
| None Per    | formed throug | h Beturn from Trar   | o (RETT) instru      | ction             | •          |                 |                                                   |
|             |               |                      |                      |                   |            |                 |                                                   |
|             |               | B. Nor               | n-Vectored Inter     | rrupt Contr       | ol Sequ    | ences.          |                                                   |
| Interrupt A | cknowledge    |                      |                      |                   |            |                 |                                                   |
| 1           | 0100          | FFFE00 <sub>16</sub> | 0                    | 1                 | 0          | Don't Care      | Don't Care                                        |
| Interrupt F | leturn        | •                    |                      |                   |            |                 |                                                   |
| None: Per   | formed throug | gh Return from Tra   | ap (RETT) inst       | ruction.          |            |                 |                                                   |
|             |               |                      |                      |                   |            |                 |                                                   |
|             |               | C. Vectore           | d Interrupt Sea      | uences: N         | on-Cas     | caded.          |                                                   |
|             |               |                      |                      |                   |            |                 |                                                   |
| Interrupt A | cknowledge    |                      |                      |                   | . •        |                 |                                                   |
| 1           | 0100          | FFFE00 <sub>16</sub> | 0                    | 1                 | 0          | Don't Care      | Vector:<br>Range: 0-127                           |
| Interrupt F | leturn        |                      |                      |                   |            |                 |                                                   |
| 1           | 0110          | FFFE00 <sub>16</sub> | 0                    | 1                 | 0          | Don't Care      | Vector: Same as<br>in Previous Int.<br>Ack. Cycle |
|             |               | D Vect               | ored Interrupt S     | Seauences         | : Casca    | ded.            |                                                   |
|             |               | D. Veci              |                      | joquonee          |            |                 |                                                   |
| Interrupt A |               | FFFF00               | 0                    |                   | •          | Don't Caro      | Cascado Index:                                    |
| I           | 0100          |                      | U                    | 1                 | 0          | DontCare        | range -16 to -1                                   |
|             |               |                      |                      |                   |            |                 |                                                   |
| (The CPU    | here uses the | Cascade Index to     | o find the Casca     | de Addres         | s.)        | Vector range (  |                                                   |
| 2           |               | Address              | . •                  | 0*                | 1*         | half of Data Bu | s for even/odd addres                             |
| Interrupt F | leturn        |                      |                      |                   |            |                 |                                                   |
| 1           | 0110          | FFFE00 <sub>16</sub> | 0                    | 1                 | 0          | Don't Care      | Cascade Index:                                    |
|             |               | с.<br>С              |                      |                   |            |                 | previous Int.<br>Ack. Cycle                       |
| (The CPU    | here uses the | Cascade Index to     | o find the Casca     | de Addres         | s.)        |                 |                                                   |
| 2           | 0111          | Cascade<br>Address   | 0                    | 1 or<br>0*        | 0 or<br>1* | Don't Care      | Don't Care                                        |

.

## 3.4.6 Slave Processor Communication

In addition to its <u>use as</u> the Address Translation strap (Sec. 3.5.1), the  $\overline{AT}/\overline{SPC}$  pin is used as the data strobe for Slave Processor transfers. In this role, it is referred to as Slave Processor Control (SPC). In a Slave Processor bus cycle, data is transferred on the Data Bus (AD0-AD15), and the least significant two bits of CPU cycle status (ST0-ST1) are monitored by each Slave Processor in order to determine the type of transfer being performed.  $\overline{SPC}$  is bidirectional, but is driven by the CPU during all Slave Processor bus cycles. See Sec. 3.9 for full protocol sequences.





## NOTE:

(1) CPU samples Data Bus here.

(2) Slave Processor samples CPU Status here.

(3) DBE and all other NS16201 TCU bus signals remain inactive because no ADS pulse is received from the CPU.

#### FIGURE 3-13. CPU Read from Slave Processor.

#### 3.4.6.1 Slave Processor Bus Cycles

A Slave Processor bus cycle always takes exactly two clock cycles, labelled T1 and T4 (see Figures 3-13 and 3-14). During a Read cycle, SPC is activated at T1, data is sampled at T4, and SPC is removed. The Cycle Status pins lead the cycle by one clock period, and are sampled at the leading edge of SPC. During a Write cycle, the <u>CPU</u> applies data and activates SPC at T1, removing SPC at T4. The <u>Slave</u> Processor latches status on the leading edge of SPC and latches data on the trailing edge.

Since the CPU does not pulse the Address Strobe (ADS), no bus signals are generated by the NS16201 Timing Control Unit. The direction of a transfer is deter-

mined by the sequence ("protocol") established by the instruction under execution; but the CPU indicates the direction on the DDIN pin for hardware debugging purposes.

## 3.4.6.2 Operand Transfer Sequences

A Slave Processor operand is transferred in one or more Slave bus cycles. A Byte operand is transferred on the least-significant byte of the Data Bus (AD0-AD7), and a Word operand is transferred on the entire bus. A Double Word is transferred in a consecutive pair of bus cycles, least-significant word first. A Quad Word is transferred in two pairs of Slave cycles, with other bus cycles possibly occurring between them. The word order is from least-significant word to most-significant.



#### NOTE:

(1) Arrows indicate points at which the Slave Processor samples.

(2) DBE, being provided by the NS16201 TCU, remains inactive due to the fact that no pulse is presented on ADS. TCU signals RD, WR and TSO also remain inactive.

FIGURE 3-14. CPU Write to Slave Processor.

## 3.5 MEMORY MANAGEMENT OPTION

The NS16032 CPU, in conjunction with the NS16082 Memory Management Unit (MMU), provides full support for address translation, memory protection, and memory allocation techniques up to and including Virtual Memory.

# 3.5.1 Address Translation Strap

The Bus Interface Control section of the NS16032 CPU has two bus timing modes: With or Without Address Translation. The mode <u>of operation</u> is selected by the CPU by sampling the AT/SPC (Address Translation/<u>Slave Processor Control) pin on the rising edge of the RST (Reset) pulse. If AT/SPC is sampled as high, the</u>

bus timing is as previously described in Sec. 3.4. If it is sampled as low, two changes occur:

- 1) An extra clock cycle, Tmmu, is inserted into all bus cycles except Slave Processor transfers.
- The DS/FLT pin changes in function from a Data Strobe output (DS) to a Float Command input (FLT).

The NS16082 MMU will itself pull the CPU  $\overline{AT}/\overline{SPC}$  pin low when it is reset, but this pin may be left floating in non-Memory-Managed systems.

Note that the Address Translation strap does not specifically declare the presence of an NS16082 MMU, but



FIGURE 3-15. Read Cycle with Address Translation (CPU Action).

only the presence of external address translation circuitry. MMU instructions will still trap as being undefined unless the SETCFG (Set Configuration) instruction is executed to declare the MMU instruction set valid. See Sec. 2.1.3.

# 3.5.2 Translated Bus Timing

Figures 3-15 and 3-16 illustrate the CPU activity during a Read cycle and a Write cycle in Address Translation mode. The additional T-State, Tmmu, is inserted between T1 and T2. During this time the CPU places AD0-AD15 and A16-A23 into the TRI-STATE® mode, allowing the MMU to assert the translated address and issue the physical address strobe PAV. T2 through T4 of the cycle are identical to their counterparts without Address Translation, with the exception that the CPU Address lines A16-A23 remain in the TRI-STATE condition. This allows the MMU to continue asserting the translated address on those pins.

Figures 3-17 and 3-18 show a Read cycle and a Write cycle as generated by the 16032/16082/16201 group. Note that with the CPU  $\overline{\text{ADS}}$  signal going only to the  $\underline{\text{MMU}}$ , and with the MMU PAV signal substituting for  $\overline{\text{ADS}}$  everywhere else, Tmmu through T4 look exactly like T1 through T4 in a non-Memory-Managed system. For the connection diagram, see Appendix B.



FIGURE 3-16. Write Cycle with Address Translation (CPU Action).









## at) Pin

in mode, the DS/FLT pin is treated d FLT (Float). Activating FLT during PU to wait longer than Tmmu for ind validation. This feature is used S 16082 MMU in order to update its ache from page tables in memory, tatus bits within them.

he effects of FLT. Upon sampling i, the CPU enters idle T-States (Tf)

- 1) Sets AD0-AD15, A16-A23 and DDIN to the TRI-STATE condition ("floating").
- 2) Sets HBE low.
- Suspends further internal processing of the current instruction. This ensures that the current instruction remains abortable with retry. (See RST/ABT description, Sec. 3.5.4.)

Note that the AD0-AD15 pins may be briefly asserted during the first idle T-State. The above conditions remain in effect until  $\overline{FLT}$  again goes high. See the Timing Specifications, Sec. 4.



FIGURE 3-19. FLT Float Command Timing.

## 3.5.4 Aborting Bus Cycles

The RST/ABT pin, apart from its Reset function (Sec. 3.3), also serves as the means to "abort", or cancel, a bus cycle and the instruction, if any, which initiated it. An Abort request is distinguished from a Reset in that the RST/ABT pin is held active for only one clock cycle.

If RST/ABT is pulled low during Tmmu or Tf, this signals that the cycle must be aborted. The CPU itself will enter T2 and then Ti, thereby terminating the cycle. Since it is the MMU PAV signal which triggers a physical cycle, the rest of the system remains unaware that a cycle was even started.

The NS16082 MMU will abort a bus cycle for either of two reasons:

- The CPU is attempting to access a virtual address which is not currently resident in physical memory. The referenced page must be brought into physical memory from mass storage to make it accessible to the CPU.
- The CPU is attempting to perform an access which is not allowed due to the protection level assigned to that page.

When a bus cycle is aborted by the MMU, the instruction which caused it to occur is also aborted in such a manner that it is guaranteed re-executable later. Due to the NS16000 Family instruction set definition and its implementation in the NS16032 CPU, the only information which is changed irrecoverably by such partly-executed instructions is information which does not affect their re-execution.

## 3.5.4.1 The Abort Interrupt

Upon aborting an instruction, the CPU immediately performs an interrupt through the ABT vector in the Interrupt Table (see Sec. 3.8). The Return Address pushed on the Interrupt Stack is the address of the aborted instruction, such that a Return from Trap (RETT) instruction will automatically retry it.

The one exception to this sequence occurs if the aborted bus cycle was an instruction prefetch. If so, it is not yet certain that the aborted prefetched code is to be executed. Instead of causing an interrupt, the CPU only aborts the bus cycle, and stops prefetching. If the information in the Instruction Queue runs out, meaning that the instruction will actually be executed, the ABT interrupt will occur, in effect aborting the instruction which was being fetched.

## 3.5.4.2 Hardware Considerations

In order to guarantee instruction retry, certain rules must be followed in applying an Abort to the CPU. These rules are followed by the NS16082 Memory Management Unit.

- If FLT has not pulse must oc Timing Specific
- If FLT has bee must be applie inactive. The ( Abort commar 4-23.
- No bus cycle r of a Read-Moi guarantees th Memory Manai RMW status ( half of the acc status, that cyc to write to any

If RST/ABT is pu cated above, it wil under execution c a very high-priori which was running erable, and shoul

## 3.6 BUS ACCE

The NS16032 CP access to the bus another CPU. Tr HOLD (Hold Req pins. By asserting access to the bus the device may p point has set the HBE pins to the T of the bus to the T of the bus to the and the CPU acki HLDA inactive.

How quickly the whether it is idle request is made, current bus cycle. when the CPU is bus during the im 3-21 shows the s the time that the F made during or b cycles before T4 the clock cycle fo to T4, the CPU another bus cycl until after the new also occur if the C bus cycle interna

In a Memory-Mar nected in a daisy the MMU can rele

# 3.5.3 The FLT (Float) Pin

In Address Translation mode, the DS/FLT pin is treated as the input command FLT (Float). Activating FLT during Tmmu causes the CPU to wait longer than Tmmu for address translation and validation. This feature is used occasionally by the NS 16082 MMU in order to update its internal translation cache from page tables in memory, or to update certain status bits within them.

Figure 3-19 shows the effects of FLT. Upon sampling FLT low, late in Tmmu, the CPU enters idle T-States (Tf) during which it:

- 1) Sets AD0-AD15, A16-A23 and DDIN to the TRI-STATE condition ("floating").
- 2) Sets HBE low.
- Suspends further internal processing of the current instruction. This ensures that the current instruction remains abortable with retry. (See RST/ABT description, Sec. 3.5.4.)

Note that the AD0-AD15 pins may be briefly asserted during the first idle T-State. The above conditions remain in effect until FLT again goes high. See the Timing Specifications, Sec. 4.





#### 3.5.4 Aborting Bus Cycles

The RST/ABT pin, apart from its Reset function (Sec. 3.3), also serves as the means to "abort", or cancel, a bus cycle and the instruction, if any, which initiated it. An Abort request is distinguished from a Reset in that the RST/ABT pin is held active for only one clock cycle.

If RST/ABT is pulled low during Tmmu or Tf, this signals that the cycle must be aborted. The CPU itself will enter T2 and then Ti, thereby terminating the cycle. Since it is the MMU PAV signal which triggers a physical cycle, the rest of the system remains unaware that a cycle was even started.

The NS16082 MMU will abort a bus cycle for either of two reasons:

- The CPU is attempting to access a virtual address which is not currently resident in physical memory. The referenced page must be brought into physical memory from mass storage to make it accessible to the CPU.
- The CPU is attempting to perform an access which is not allowed due to the protection level assigned to that page.

When a bus cycle is aborted by the MMU, the instruction which caused it to occur is also aborted in such a manner that it is guaranteed re-executable later. Due to the NS16000 Family instruction set definition and its implementation in the NS16032 CPU, the only information which is changed irrecoverably by such partly-executed instructions is information which does not affect their re-execution.

## 3.5.4.1 The Abort Interrupt

Upon aborting an instruction, the CPU immediately performs an interrupt through the ABT vector in the Interrupt Table (see Sec. 3.8). The Return Address pushed on the Interrupt Stack is the address of the aborted instruction, such that a Return from Trap (RETT) instruction will automatically retry it.

The one exception to this sequence occurs if the aborted bus cycle was an instruction prefetch. If so, it is not yet certain that the aborted prefetched code is to be executed. Instead of causing an interrupt, the CPU only aborts the bus cycle, and stops prefetching. If the information in the Instruction Queue runs out, meaning that the instruction will actually be executed, the ABT interrupt will occur, in effect aborting the instruction which was being fetched.

#### 3.5.4.2 Hardware Considerations

In order to guarantee instruction retry, certain rules must be followed in applying an Abort to the CPU. These rules are followed by the NS16082 Memory Management Unit.

- If FLT has not been applied to the CPU, the Abort pulse must occur during or before Tmmu. See the Timing Specifications, Figure 4-22.
- If FLT has been applied to the CPU, the Abort pulse must be applied before the T-State in which FLT goes inactive. The CPU will not actually respond to the Abort command until FLT is removed. See Figure 4-23.
- 3) No bus cycle may be aborted which is the Write half of a Read-Modify-Write operand access. The CPU guarantees that this will never be necessary for Memory Management functions by applying a special RMW status (Status Code 1011) during the Read half of the access. When the CPU presents RMW status, that cycle must be aborted if it would be illegal to write to any of the accessed addresses.

If RST/ABT is pulsed at any time other than as indicated above, it will abort either the instruction currently under execution or the next instruction and will act as a very high-priority interrupt. However, the program which was running at the time is not guaranteed recoverable, and should be terminated.

## 3.6 BUS ACCESS CONTROL

The NS 16032 CPU has the capability of relinquishing its access to the bus upon request from a DMA device or another CPU. This capability is implemented on the HOLD (Hold Request) and HLDA (Hold Acknowledge) pins. By asserting HOLD low, an external device requests access to the bus. On receipt of HLDA from the CPU, the device may perform bus cycles, as the CPU at this point has set the AD0-AD15, A16-A23, ADS, DDIN and HBE pins to the TRI-STATE\* condition. To return control of the bus to the CPU, the device sets HOLD inactive, and the CPU acknowledges return of the bus by setting HLDA inactive.

How quickly the CPU releases the bus depends on whether it is idle on the bus at the time the HOLD request is made, as the CPU must always complete the current bus cycle. Figure 3-20 shows the timing sequence when the CPU is idle. In this case, the CPU grants the bus during the immediately following clock cycle. Figure 3-21 shows the sequence if the CPU is using the bus at the time that the HOLD request is made. If the request is made during or before the clock cycle shown (two clock cycles before T4), the CPU will release the bus during the clock cycle following T4. If the request occurs closer to T4, the CPU may already have decided to initiate another bus cycle. In that case it will not grant the bus until after the next T4 state. Note that this situation will also occur if the CPU is idle on the bus but has initiated a bus cycle internally.

In a Memory-Managed system, the HLDA signal is connected in a daisy-chain through the NS 16082, such that the MMU can release the bus if it is using it.







# 3.7 INSTRUCTION STATUS

In addition to the four bits of Bus Cycle status (ST0-ST3), the NS16032 CPU also presents Instruction Status information on three separate pins. These pins differ from ST0-ST3 in that they are synchronous to the CPU's internal instruction execution section rather than to its bus interface section.

PFS (Program Flow Status) is pulsed low as each instruction begins execution. It is intended for debugging purposes, and is used that way by the NS16082 Memory Management Unit.

U/S originates from the U bit of the Processor Status Register, and indicates whether the CPU is currently running in User or Supervisor mode. It is sampled by the MMU for mapping, protection and debugging purposes. Although it is not synchronous to bus cycles, there are guarantees on its validity during any given bus cycle. See the Timing Specifications, Figure 4-21.

ILO (Interlocked Operation) is activated during an SBITI (Set Bit, Interlocked) or CBITI (Clear Bit, Interlocked) instruction. It is made available to external bus arbitration circuitry in order to allow these instructions to implement the semaphore primitive operations for multiprocessor communication and resource sharing. As with the U/S pin, there are guarantees on its validity during the operand accesses performed by the instructions. See the Timing Specification Section, Figure 4-19.

## 3.8 NS16032 INTERRUPT STRUCTURE

INT, on which maskable interrupts may be requested,

NMI, on which non-maskable interrupts may be requested, and RST/ABT, which may be used to abort a bus cycle and any associated instruction. It generates an interrupt request if an instruction was aborted. See Sec. 3.5.4.

In addition, there is a set of internally-generated "traps" which cause interrupt service to be performed as a result either of exceptional conditions (e.g., attempted division by zero) or of specific instructions whose purpose is to cause a trap to occur (e.g., the Supervisor Call instruction).

## 3.8.1 General Interrupt/Trap Sequence

Upon receipt of an interrupt or trap request, the CPU goes through four major steps:

- 1) Adjustment of Registers.
  - Depending on the source of the interrupt or trap, the CPU may restore and/or adjust the contents of the Program Counter (PC), the Processor Status Register (PSR) and the currently-selected Stack Pointer (SP). A copy of the PSR is made, and the PSR is then set to reflect Supervisor Mode and selection of the Interrupt Stack.
- Saving Processor Status. The PSR copy is pushed onto the Interrupt Stack as a 16-bit quantity.
- Vector Acquisition.
   A Vector is either obtained from the Data Bus or is supplied by default.
- 4) Service Call.

The Vector is used as an index into the Interrupt Dispatch Table, whose base address is taken from the CPU Interrupt Base (INTBASE) Register. See Figure 3-22. A 32-bit External Procedure Descriptor is read from the table entry, and an External Procedure Call is performed using it. The MOD Register (16 bits) and Program Counter (32 bits) are pushed of the Interrupt Stack.





Sequence.

## 3.8.2 Interrupt/Trap Return

To return control to an interrupted program, one of two instructions is used. The RETT (Return from Trap) instruction (Figure 3-24) restores the PSR, MOD, PC and SB registers to their previous contents and, since traps are often used deliberately as a call mechanism for Supervisor Mode procedures, it also discards a specified number of bytes from the original stack as surplus parameter space. RETT is used to return from any trap or interrupt except the Maskable Interrupt. For this, the RETI (Return from Interrupt) instruction is used, which also informs any external Interrupt Control Units that interrupt service has completed. Since interrupts are generally asynmeters. See Figure 3-25.

## 3.8.3 Maskable Interrupts (The INT Pin)

The INT pin is a level-sensitive input. A continuous low

level is allowed for generating multiple interrupt requests. The input is maskable, and is therefore enabled to generate interrupt requests only while the Processor Status Register I bit is set. The I bit is automatically cleared during service of an INT, NMI or Abort request, and is restored to its original setting upon return from the interrupt service routine via the RETT or RETI instruction.

The INT pin may be configured via the SETCFG instruction as either Non-Vectored (CFG Register bit I = 0) or Vectored (bit I = 1).

## 3.8.3.1 Non-Vectored Mode

In the Non-Vectored mode, an interrupt request on the INT pin will cause an Interrupt Acknowledge bus cycle, but the CPU will ignore any value read from the bus and use instead a default vector of zero. This mode is useful for small systems in which hardware interrupt prioritization is unnecessary.



FIGURE 3-24. Return from Trap (RETT n) Instruction Flow.



"END OF INTERRUPT" BUS CYCLE

> INTERRUPT CONTROL UNIT

# FIGURE 3-25. Return from Interrupt (RETI) Instruction Flow.

## 3.8.3.2 Vectored Mode: Non-Cascaded Case

In the Vectored mode, the CPU uses an NS16202 Interrupt Control Unit (ICU) to prioritize up to 16 interrupt requests. Upon receipt of an interrupt request on the INT pin, the CPU performs an "Interrupt Acknowledge, Master" bus cycle (Sec. 3.4.2) reading a vector value from the low-order byte of the Data Bus. This vector is then used as an index into the Dispatch Table in order to find the External Procedure Descriptor for the proper interrupt service procedure. The service procedure eventually returns via the Return from Interrupt (RETI) instruction, which performs an End of Interrupt bus cycle, informing the ICU that it may re-prioritize any interrupt requests still pending. The ICU provides the vector number again, which the CPU uses to determine whether it needs also to inform a Cascaded ICU (see below).

In a system with only one ICU (16 levels of interrupt), the vectors provided must be in the range of 0 through 127; that is, they must be positive numbers in eight bits. By providing a negative vector number, an ICU flags the interrupt source as being a Cascaded ICU (see below).

#### 3.8.3.3 Vectored Mode: Cascaded Case

In order to allow up to 256 levels of interrupt, provision is made both in the CPU and in the NS16202 Interrupt Control Unit (ICU) to transparently support cascading. Figure 3-27, shows a typical cascaded configuration. Note that the Interrupt output from a Cascaded ICU goes to an Interrupt Request input of the Master ICU, which is the only ICU which drives the CPU INT pin.

In a system which uses cascading, two tasks must be performed upon initialization:

1) For each Cascaded ICU in the system, the Master ICU must be informed of the line number (0 to 15) on which it receives the cascaded requests.

2) A Cascade Table must be established in memory. The Cascade Table is located in a NEGATIVE direction from the location indicated by the CPU Interrupt Base (INTBASE) Register. Its entries are 32-bit addresses, pointing to the Vector Registers of each of up to 16 Cascaded ICUs.

Figure 3-22 illustrates the position of the Cascade Table. To find the Cascade Table entry for a Cascaded ICU, take its Master ICU line number (0 to 15) and subtract 16 from it, giving an index in the range -16 to -1. Multiply this value by 4, and add the resulting negative number to the contents of the INTBASE Register The 32-bit entry at this address must be set to the address of the Hardware Vector Register of the Cascaded ICU. This is referred to as the "Cascade Address."

Upon receipt of an interrupt request from a Cascaded ICU, the Master ICU interrupts the CPU and provides the negative Cascade Table index instead of a (positive) vector number. The CPU, seeing the negative value, uses it as an index into the Cascade Table and reads the Cascade Address from the referenced entry. Applying this address, the CPU performs an "Interrupt Acknowledge, Cascaded" bus cycle (Sec. 3.4.2), reading the final vector value. This vector is interpreted by the CPU as an unsigned byte, and can therefore be in the range of 0 through 255.

In returning from a Cascaded interrupt, the service procedure executes the Return from Interrupt (RETI) instruction, as it would for any Maskable Interrupt. The CPU performs an "End of Interrupt, Master" bus cycle (Sec. 3.4.2), whereupon the Master ICU again provides the negative Cascade Table index. The CPU, seeing a negative value, uses it to find the corresponding Cascade Address from the Cascade Table. Applying this address, it performs an "End of Interrupt, Cascaded" bus cycle (Sec. 3.4.2), informing the Cascade ICU of the completion of the service routine. The byte read from the Cascaded ICU is discarded.



FIGURE 3-26. Interrupt Control Unit Connections (16 Levels).



FIGURE 3-27. Cascaded Interrupt Control Unit Connections.

#### 3.8.4 Non-Maskable Interrupt (The NMI Pin)

The Non-Maskable Interrupt is triggered whenever a falling edge is detected on the NMI pin. The CPU performs an "Interrupt Acknowledge, Master" bus cycle (Sec. 3.4.2) when processing of this interrupt actually begins. The Interrupt Acknowledge cycle differs from that provided for Maskable Interrupts in that the address presented is FFFF00<sub>16</sub>. The vector value used for the Non-Maskable Interrupt is taken as 1, regardless of the value read from the bus.

The service procedure returns from the Non-Maskable Interrupt using the Return from Trap (RETT) instruction. No special bus cycles occur on return.

For the full sequence of events in processing the Non-Maskable Interrupt, see Sec. 3.8.7.1.

#### 3.8.5 Traps

A trap is an internally-generated interrupt request caused as a direct and immediate result of the execution of an instruction. The Return Address pushed by any trap except Trap (TRC) below is the address of the first byte of the instruction during which the trap occurred. Traps do not disable interrupts, as they are not associated with external events. Traps recognized by NS16032 CPU are:

**Trap (FPU):** An exceptional condition was detected by the NS16081 Floating Point Unit or another Slave Processor during the execution of a Slave Instruction. This trap is requested via the Status Word returned as part of the Slave Processor Protocol (Sec. 3.9.1).

**Trap (ILL):** Illegal operation. A privileged operation was attempted while the CPU was in User Mode (PSR bit U = 1).

**Trap (SVC):** The Supervisor Call (SVC) instruction was executed.

**Trap (DVZ):** An attempt was made to divide an integer by zero. (The FPU trap is used for Floating Point division by zero.)

Trap (FLG): The FLAG instruction detected a "1" in the CPU PSR F bit.

Trap (BPT): The Breakpoint (BPT) instruction was executed.

**Trap (TRC):** The instruction just completed is being traced. See below.

Trap (UND): An undefined opcode was encountered by the CPU.

A special case is the Trace Trap (TRC), which is enabled by setting the T bit in the Processor Status Register (PSR). At the beginning of each instruction, the T bit is copied into the PSR P (Trace "Pending") bit. If the P bit is set at the end of an instruction, then the Trace Trap is activated. If any other trap or interrupt request is made during a traced instruction, its entire service procedure is allowed to complete before the Trace Trap occurs. Each interrupt and trap sequence handles the P bit for proper tracing, guaranteeing one and only one Trace Trap per instruction, and guaranteeing that the Return Address pushed during a Trace Trap is always the address of the next instruction to be traced.

#### 3.8.6 Prioritization

The NS16032 CPU internally prioritizes simultaneous interrupt and trap requests as follows:

- 1) Traps other than Trace
  - e (Highest priority)
- 2) Abort
- 3) Non-Maskable Interrupt
- 4) Maskable Interrupts
- 5) Trace Trap

(Lowest priority)

#### 3.8.7 Interrupt/Trap Sequences: Detailed Flow

For purposes of the following detailed discussion of interrupt and trap service sequences, a single sequence called "Service" is defined in Figure 3-28. Upon detecting any interrupt request or trap condition, the CPU first performs a sequence dependent upon the type of interrupt or trap. This sequence will include pushing the Processor Status Register and establishing a Vector and a Return Address. The CPU then performs the Service sequence.

For the sequence followed in processing either Maskable or Non-Maskable interrupts (on the INT or NMI pins, respectively), see Sec. 3.8.7.1. For Abort interrupts, see Sec. 3.8.7.4. For the Trace Trap, see Sec. 3.8.7.3, and for all other traps see Sec. 3.8.7.2.

#### 3.8.7.1 Maskable/Non-Maskable Interrupt Sequence

This sequence is performed by the CPU when the  $\overline{\text{NM}}$  pin receives a falling edge, or the  $\overline{\text{INT}}$  pin becomes active with the PSR I bit set. The interrupt sequence begins either at the next instruction boundary or, in the case of the String instructions, at the next interruptible point during its execution.

- 1. If a String instruction was interrupted and not yet completed:
  - a. Clear the Processor Status Register P bit.
  - b. Set "Return Address" to the address of the first byte of the interrupted instruction.

Otherwise, set "Return Address" to the address of the next instruction.

- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, T, P and I.
- 3. If the interrupt is Non-Maskable:
  - a. Read a byte from address FFFF00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2). Discard the byte read.
  - b. Set "Vector" to 1.
  - c. Go to Step 8.
- 4. If the interrupt is Non-Vectored:
  - a. Read a byte from address FFFF00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2). Discard the byte read.
  - b. Set "Vector" to 0.
  - c. Go to Step 8.
- Here the interrupt is Vectored. Read "Byte" from address FFFE00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2).
- 6. If "Byte" ≥ 0, then set "Vector" to "Byte" and go to Step 8.
- If "Byte" is in the range 16 through 1, then the interrupt source is Cascaded. (More negative values are reserved for future use.) Perform the following:
  - a. Read the 32-bit Cascade Address from memory. The address is calculated as INTBASE +4\* Byte.
  - b. Read "Vector," applying the Cascade Address just read and Status Code 0101 (Interrupt Acknowledge, Cascaded: Section 3.4.2).
- 8. Push the PSR copy (from Step 2) onto the Interrupt Stack as a 16-bit value.
- Perform Service (Vector, Return Address), Figure 3-28.

Service (Vector, Return Address):

1) Push MOD Register onto the Interrupt Stack as a 16-bit value. (The PSR has already been pushed as a 16-bit value.)

Push the Return Address onto the Interrupt Stack as a 32-bit quantity.
 Read the 32-bit External Procedure Descriptor from the Interrupt Dis-

patch Table: address is Vector\*4 + INTBASE Register contents.

4) Move the Module field of the Descriptor into the MOD Register.

5) Read the new Static Base pointer from the memory address contained in MOD, placing it into the SB Register.

6) Read the Program Base pointer from memory address MOD+8, and add to it the Offset field from the Descriptor, placing the result in the Program Counter.

TL/C/5054-39

FIGURE 3-28. Service Sequence. Invoked during all interrupt/trap sequences.

#### 3.8.7.2 Trap Sequence: Traps Other Than Trace

- Restore the currently selected Stack Pointer and the Processor Status Register to their original values at the start of the trapped instruction.
- 2) Set "Vector" to the value corresponding to the trap type.

| FPU: | Vector = 3. |
|------|-------------|
| ILL: | Vector = 4. |
| SVC: | Vector = 5. |
| DVZ: | Vector = 6. |
| FLG: | Vector = 7. |
| BPT: | Vector = 8. |

- UND: Vector = 10.
- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, P and T.
- Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 5) Set "Return Address" to the address of the first byte of the trapped instruction.
- Perform Service (Vector, Return Address), Figure 3-28.

#### 3.8.7.3 Trace Trap Sequence

- 1) In the Processor Status Register (PSR), clear the P bit.
- Copy the PSR into a temporary register, then clear PSR bits S, U and T.
- 3) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 4) Set "Vector" to 9.
- 5) Set "Return Address" to the address of the next instruction.
- 6) Perform Service (Vector, Return Address), Figure 3-28.

# 3.8.7.4 Abort Sequence

- Restore the currently selected Stack Pointer to its original contents at the beginning of the aborted instruction.
- 2) Clear the PSR P bit.
- 3) Copy the PSR into a temporary register, then clear PSR bits S, U, T and I.
- 4) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 5) Set "Vector" to 2.
- 6) Set "Return Address" to the address of the first byte of the aborted instruction.
- 7) Perform Service (Vector, Return Address), Figure 3-28.

## 3.9 SLAVE PROCESSOR INSTRUCTIONS

The NS16032 CPU recognizes three groups of instructions as being executable by external Slave Processors:

Floating Point Instruction Set

#### 

Each Slave Instruction Set is validated by a bit in the Configuration Register (Sec. 2.1.3). Any Slave Instruction which does not have its corresponding Configuration Register bit set will trap as undefined, without any Slave Processor communication attempted by the CPU. This allows software simulation of a non-existent Slave Processor.

## 3.9.1 Slave Processor Protocol

Slave Processor instructions have a three-byte Basic Instruction field, consisting of an ID Byte followed by an Operation Word. The ID Byte has three functions:

- 1) It identifies the instruction as being a Slave Processor instruction.
- 2) It specifies which Slave Processor will execute it.
- 3) It determines the format of the following Operation Word of the instruction.

Upon receiving a Slave Processor instruction, the CPU initiates the sequence outlined in Figure 3-29. While applying Status Code 1111 (Broadcast ID, Sec. 3.4.2), the CPU transfers the ID Byte on the least-significant half of the Data Bus (AD0-AD7). All Slave Processors input this byte and decode it. The Slave Processor selected by the ID Byte is activated, and from this point the CPU is communicating only with it. If any other slave protocol was in progress (e.g., an aborted Slave instruction), this transfer cancels it.

The CPU next sends the Operation Word while applying Status Code 1101 (Transfer Slave Operand, Sec. 3.4.2). Upon receiving it, the Slave Processor decodes it, and at this point both the CPU and the Slave Processor are aware of the number of operands to be transferred and their sizes. The operation Word is swapped on the Data Bus; that is, bits 0-7 appear on pins AD8-AD15 and bits 8–15 appear on pins AD0-AD7.

Using the Addressing Mode fields within the Operation Word, the CPU starts fetching operands and issuing them to the Slave Processor. To do so, it references any Addressing Mode extensions which may be appended to the Slave Processor instruction. Since the CPU is

#### Status Combinations:

|      |        | Send ID (ID): Code 1111<br>Xfer Operand (OP): Code 1101<br>Read Status (ST): Code 1110 |               |
|------|--------|----------------------------------------------------------------------------------------|---------------|
| Step | Status | Action                                                                                 |               |
| 1    | ID     | CPU Send ID Byte.                                                                      |               |
| 2    | OP     | CPU Sends Operation Word.                                                              |               |
| 3    | OP     | CPU Sends Required Operands.                                                           |               |
| 4    | ·. —   | Slave Starts Execution. CPU Pre-                                                       | fetches.      |
| 5    | ·      | Slave Pulses SPC Low                                                                   |               |
| 6    | ST     | CPU Reads Status Word. (Trap? A                                                        | Alter Flags?) |
| 7    | OP     | CPU Reads Results (If Any).                                                            | TL/C/5054-40  |

#### FIGURE 3-29. Slave Processor Protocol.

solely responsible for memory accesses, these extensions are not sent to the Slave processor. The Status Code applied is 1101 (Transfer Slave Processor Operand, Sec. 3.4.2).

After the CPU has issued the last operand, the Slave Processor starts the actual execution of the instruction. Upon completion, it will signal the CPU by pulsing SPC low. To allow for this, and for the Address Translation strap function, AT/SPC is normally held high only by an internal pull-up device of approximately 5K ohms.

While the Slave Processor is executing the instruction, the CPU is free to prefetch instructions into its queue. If it fills the queue before the Slave Processor finishes, the CPU will wait, applying Status Code 0011 (Waiting for Slave, Sec. 3.4.2).

Upon receiving the pulse on SPC, the CPU uses SPC to read a Status Word from the Slave Processor, applying Status Code 1110 (Read Slave Status, Sec. 3.4.2). This word has the format shown in Figure 3-30. If the Q bit ("Quit", Bit 0) is set, this indicates that an error was detected by the Slave Processor. The CPU will not continue the protocol, but will immediately trap through the FPU vector in the Interrupt Table. Certain Slave Processor instructions cause CPU PSR bits to be loaded from the Status Word.

The last step in the protocol is for the CPU to read a result, if any, and transfer it to the destination. The Read cycles from the Slave Processor are performed by the CPU while applying Status Code 1101 (Transfer Slave Operand, Sec. 3.4.2).

An exception to the protocol above is the LMR (Load Memory Management Register) instruction, and a corresponding Custom Slave instruction (LCR: Load Custom Register). In executing these instructions, the protocol ends after the CPU has issued the last operand. The CPU does not wait for an acknowledgement from the Slave Processor, and it does not read status.

#### 3.9.2 Floating Point Instructions

Table 3-4 gives the protocols followed for each Floating Point instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see Appendix A.

The Operand class columns give the Access Class for each general operand, defining how the addressing modes are interpreted (see Programmer's Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating Point Unit by the CPU. "D" indicates a 32-bit Double Word. "i" indicates that the instruction specifies an integer size for the operand (B = Byte, W = Word, D = Double Word). "f" indicates that the instruction specifies a Floating Point size for the operand (F = 32-bit Standard Floating, L = 64-bit Long Floating).

The Returned Value Type and Destination column gives the size of any returned value and where the CPU places it. The PSR Bits Affected column indicates which PSR bits, if any, are updated from the Slave Processor Status Word (Figure 3-30).

| Mnemonic | Operand 1 | Operand 2 | Operand 1 | Operand 2 | Returned Value | PSR Bits |
|----------|-----------|-----------|-----------|-----------|----------------|----------|
|          | Class     | Class     | Issued    | Issued    | Type and Dest. | Affected |
| ADDf     | read.f    | rmw.f     | f         | f.        | f to Op. 2     | none     |
| SUBf     | read.f    | rmw.f     |           | f         | f to op. 2     | none     |
| MULf     | read.f    | rmw.f     | f         | f         | f to Op. 2     | none     |
| DIVf     | read.f    | rmw.f     | f         | f         | f to Op. 2     | none     |
| MOVf     | read.f    | write.f   | f         | N/A       | f to Op. 2     | none     |
| ABSf     | read.f    | write.f   | f         | N/A       | f to Op. 2     | none     |
| NEGf     | read.f    | write.f   | f         | N/A       | f to Op. 2     | none     |
| CMPf     | read.f    | read.f    | f         | f ,       | N/A            | N,Z,L    |
| FLOORfi  | read.f    | write.i   | f         | N/A       | i to op. 2     | none     |
| TRUNCfi  | read.f    | write.i   | f         | N/A       | i to Op. 2     | none     |
| ROUNDfi  | read.f    | write.i   | f         | N/A       | i to Op. 2     | none     |
| MOVFL    | read.F    | write L   | FL        | N/A       | L to Op. 2     | none     |
| MOVLF    | read.L    | write F   |           | N/A       | F to Op. 2     | none     |
| MOVif    | read.i    | write.f   | ì         | N/A       | f to Op. 2     | none     |
| LFSR     | read.D    | N/A       | D         | N/A       | N/A            | none     |
| SFSR     | N/A       | write.D   | N/A       | N/A       | D to Op. 2     | none     |

# Table 3-4. Floating Point Instruction Protocols.

#### NOTE:

D = Double Word.

i = Integer size (B,W,D) specified in mnemonic.

c = Custom size (D:32 bits or Q:64 bits) specified in mnemonic.

\* = Privileged Instruction: will trap if CPU is in User Mode.

N/A = Not Applicable to this instruction.



#### FIGURE 3-30. Slave Processor Status Word Format.

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified. This is because the Floating Point Registers are physically on the Floating Point Unit and are therefore available without CPU assistance.

## 3.9.3 Memory Management Instructions

Table 3-5 gives the protocols for Memory Management instructions. Encodings for these instructions may be found in Appendix A.

In executing the RDVAL and WRVAL instructions, the CPU calculates and issues the 32-bit Effective Address of the single operand. The CPU then performs a singlebyte Read cycle from that address, allowing the MMU to safely abort the instruction if the necessary information is not currently in physical memory. Upon seeing the memory cycle complete, the MMU continues the protocol, and returns the validation result in the F bit of the Slave Status Word.

The size of a Memory Management operand is always a 32-bit Double Word. For futher details of the Memory Management Instruction set, see the Programmer's Manual and the NS16082 MMU Data Sheet.

## Table 3-5. Memory Management Instruction Protocols.

| Mnemonic | Operand 1 | Operand 2 | Operand 1 | Operand 2 | Returned Value | PSR Bits |
|----------|-----------|-----------|-----------|-----------|----------------|----------|
|          | Class     | Class     | Issued    | Issued    | Type and Dest. | Affected |
| RDVAL *  | addr      | N/A       | D         | N/A       | N/A            | F        |
| WRVAL *  | addr      | N/A       | D         | N/A       | N/A            |          |
| LMR *    | read.D    | N/A       | D         | N/A       | N/A            | none     |
| SMR *    | write.D   | N/A       | N/A       | · N/A     | D to Op. 1     | none     |

#### NOTE:

In the RDVAL and WRVAL instructions, the CPU issues the address as a Double Word, and performs a single byte Read cycle from that memory address. For details, see the Programmer's Manual and the NS16082 Memory Management Unit Data Sheet.

D = Double Word.

\* = Privileged Instruction: will trap if CPU is in User Mode.

N/A = Not Applicable to this instruction.

## 3.9.4 Custom Slave Instructions

Provided in the NS16032 is the capability of communicating with a user-defined, "Custom" Slave Processor. The instruction set provided for a Custom Slave Processor defines the instruction formats, the operand classes and the communication protocol. Left to the user are the interpretations of the Op Code fields, the programming model of the Custom Slave and the actual types of data transferred. The protocol specifies only the size of an operand, not its data type. Table 3-6 lists the relevant information for the Custom Slave instruction set. The designation "c" is used to represent an operand which can be a 32-bit ("D") or 64-bit ("Q") quantity in any format; the size is determined by the suffix on the mnemonic. Similarly, an "i" indicates an integer size (Byte, Word, Double Word) selected by the corresponding mnemonic suffix.

Any operand indicated as being of type 'c' will not cause a transfer if the register addressing mode is specified. It is assumed in this case that the slave processor is already holding the operand internally.

For the instruction encodings, see Appendix A.

#### Table 3-6. Custom Slave Instruction Protocols.

| Mnemonic                                                 | Operand 1<br>Class                                       | Operand 2<br>Class                                  | Operand 1<br>Issued   | Operand 2<br>Issued             | Returned Value Type and Dest.                                                    | PSR Bits<br>Affected                 |
|----------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|-----------------------|---------------------------------|----------------------------------------------------------------------------------|--------------------------------------|
| CCAL0c                                                   | read.c                                                   | rmw.c                                               | C                     | C                               | c to Op. 2                                                                       | none                                 |
| CCAL1c                                                   | read.c                                                   | rmw.c                                               | C                     | C                               | c to Op. 2                                                                       | none                                 |
| CCAL2c<br>CCAL3c                                         | read.c<br>read.c                                         | rmw.c                                               | C<br>C                | C<br>C                          | c to Op. 2<br>c to Op. 2                                                         | none                                 |
| CMOV0c                                                   | read.c                                                   | write.c                                             | C                     | N/A                             | c to Op. 2                                                                       | none                                 |
| CMOV1c                                                   | read.c                                                   | write.c                                             | C                     | N/A                             | c to Op. 2                                                                       | none                                 |
| CMOV2c                                                   | read.c                                                   | write.c                                             | C                     | N/A                             | c to Op. 2                                                                       | none                                 |
| CCMPc                                                    | read.c                                                   | read.c                                              | с                     | C T                             | N/A                                                                              | N,Z,L                                |
| CCV0ci<br>CCV1ci<br>CCV2ci<br>CCV3ic<br>CCV4DQ<br>CCV5QD | read.c<br>read.c<br>read.c<br>read.i<br>read.D<br>read.Q | write.i<br>write.i<br>write.c<br>write.Q<br>write.D | C<br>C<br>I<br>D<br>Q | N/A<br>N/A<br>N/A<br>N/A<br>N/A | i to Op. 2<br>i to Op. 2<br>i to Op. 2<br>c to Op. 2<br>Q to Op. 2<br>D to Op. 2 | none<br>none<br>none<br>none<br>none |
| LCSR                                                     | read.D                                                   | N/A                                                 | D                     | N/A                             | N/A                                                                              | none                                 |
| SCSR                                                     | N/A                                                      | write D                                             | N/A                   | N/A                             | D to Op. 2                                                                       |                                      |
| CATST0*                                                  | addr                                                     | N/A                                                 | D                     | N/A                             | N/A                                                                              | F                                    |
| CATST1*                                                  | addr                                                     | N/A                                                 | D                     | N/A                             | N/A                                                                              | F                                    |
| LCR *                                                    | read.D                                                   | N/A                                                 | D                     | N/A                             | N/A                                                                              | none                                 |
| SCR *                                                    | write.D                                                  | N/A                                                 | N/A                   | N/A                             | D to Op. 1                                                                       |                                      |

#### NOTE:

D = Double Word

i = integer size (B,W,D) specified in mnemonic. f = Floating Point type (F,L) specified in mnemonic.

N/A = Not Applicable to this instruction.
# **4** AC Electrical Characteristics

## 4.1 Definitions

All the timing specifications given in this section refer to 50% of the leading or trailing edges of the appropriate clock phase and 0.8V or 2.0V on the appropriate signal



as illustrated in *Figures 4-1* and *4-2*, unless specifically stated otherwise.

#### Abbreviations:

L.E - leading edge

T.E. - trailing edge



(Signal Valid Before Clock Edge)

## 4.2 Timing Tables

#### 4.2.1 Output Signals: Internal Propagation Delays, NS16032-4, NS16032-6 Maximum times assume capacitive loading of 100 pF.

| Name               | Description                            | Figure | Reference/Conditions           | Min. | Тур. | Max.      | Unit |
|--------------------|----------------------------------------|--------|--------------------------------|------|------|-----------|------|
| t <sub>ALv</sub>   | Address bits 0-15 valid                | 4-3    | after L.E., PHI1 T1            |      |      | 80        | ns   |
| tALh               | Address bits 0-15 hold                 | 4-3    | after L.E., PHI1 Tmmu or T2    | 0    |      |           | ns   |
| t <sub>Dv</sub>    | Data valid (write cycle)               | 4-3    | after L.E., PHI1 T2            |      |      | 80        | ns   |
| t <sub>Dh</sub>    | Data hold (write cycle)                | 4-3    | after L.E., PHI1 next T1 or Ti | 0    |      |           | ns   |
| t <sub>AHv</sub>   | Address bits 16-23 valid               | 4-3    | after L.E., PHI1 T1            |      |      | 95        | ns   |
| t <sub>AHh</sub>   | Address bits 16-23 hold                | 4-3    | after L.E., PHI1 next T1 or Ti | 0    |      |           | ns   |
| tALADSs            | Address bits 0-15 set up to ADS T.E.   | 4-4    | before ADS reaches 2.0V        | 20   |      |           | ns   |
| tAHADSs            | Address bits 16-23 set up to ADS T.E.  | 4-4    | before ADS reaches 2.0V        | 20   |      |           | ns   |
| tALADSh            | Address bits 0-15 hold from ADS T.E.   | 4-9    | after ADS reaches 2.0V         | 10   |      |           | ns   |
| tAHADSh            | Address bits 16-23 hold from ADS T.E.  | 4-8    | after ADS reaches 2.0V         | 10   |      | 1997 - A. | ns   |
| tALF               | Address bits 0-15 floating (no MMU)    | 4-4    | after L.E., PHI1 T2            |      |      | 25        | ns   |
| t <sub>ALMf</sub>  | Address bits 0-15 floating (with MMU)  | 4-8    | after L.E., PHI1 Tmmu          |      |      | 25        | ns   |
| t <sub>AHMf</sub>  | Address bits 16-23 floating (with MMU) | 4-8    | after L.E., PHI1 Tmmu          |      |      | 25        | ns   |
| t <sub>HBEv</sub>  | HBE signal valid                       | 4-3    | after L.E., PHI1 T1            |      |      | 95        | ns   |
| t <sub>HBEh</sub>  | HBE signal hold                        | 4-3    | after L.E., PHI1 next T1 or Ti | 0    |      |           | ns   |
| t <sub>STv</sub>   | Status (ST0-ST3) valid                 | 4-3    | after L.E., PHI1 T4            |      |      | 90        | nis  |
|                    | <i>(</i>                               |        | (before T1, see note)          |      |      |           |      |
| t <sub>STh</sub>   | Status (ST0-ST3) hold                  | 4-3    | after L.E., PHI1 T4 (after T1) | 0    |      |           | ns   |
| tDDINV             | DDIN signal valid                      | 4-4    | after L.E., PHI1 T1            |      |      | 110       | ns   |
| tDDINh             | DDIN signal hold                       | 4-4    | after L.E., PHI1 next T1 or Ti | 0    |      |           | ns   |
| t <sub>ADSa</sub>  | ADS signal active (low)                | 4-3    | after L.E., PHI1 T1            | 1.00 |      | 55        | ns   |
| t <sub>ADSia</sub> | ADS signal inactive                    | 4-3    | after T.E., PHI1 T1            |      |      | 60        | ns   |
| tADSw              | ADS pulse width                        | 4-3    | at 0.8V, both edges            | 60   |      |           | ns   |
| t <sub>DSa</sub>   | DS signal active (low)                 | 4-3    | after L.E., PHI1 T2            |      |      | 70        | ns   |

## 4.2.1 Output Signals: Internal Propagation Delays, NS16032-4, NS16032-6 (continued)

| Name               | Description                          | Figure | Reference/Conditions           | Min.  | Тур. | Max. | Unit            |
|--------------------|--------------------------------------|--------|--------------------------------|-------|------|------|-----------------|
| t <sub>DSia</sub>  | DS signal inactive                   | 4-3    | after L.E., PHI1 T4            |       |      | 60   | ns              |
| tALf               | AD0-AD15 floating (caused by HOLD)   | 4-5    | after L.E., PHI1 T1            |       |      | 100  | ns              |
| tAHF               | A16-A23 floating (caused by HOLD)    | 4-5    | after L.E., PHI1 T1            |       |      | 100  | ns              |
| t <sub>ADSf</sub>  | ADS floating (caused by HOLD)        | 4-5    | after L.E., PHI1 Ti            |       |      | 100  | ns              |
| tHBE               | HBE floating (caused by HOLD)        | 4-5    | after L.E., PHI1 Ti            |       |      | 100  | ns              |
|                    | DDIN floating (caused by HOLD)       | 4-5    | after L.E., PHI1 Ti            |       |      | 100  | ns              |
| tHLDAa             | HLDA signal active (low)             | 4-5    | after L.E., PHI1 Ti            |       |      | 100  | ns              |
| tHLDAia            | HLDA signal inactive                 | 4-7    | after L.E., PHI1 Ti            |       |      | 100  | ns              |
| t <sub>ADSr</sub>  | ADS signal returns from floating     |        |                                |       |      | 100  |                 |
|                    | (caused by HOLD)                     | 4-7    | aller L.E., PHIT II            |       |      | 100  | ns              |
| t <sub>HBEr</sub>  | HBE signal returns from floating     | 4.7    | after I E PHI1 Ti              |       |      | 100  |                 |
|                    | (caused by HOLD)                     | 4-7    | aller L.E., PHIT II            |       |      | 100  | IIS             |
| tDDINr             | DDIN signal returns from floating    | 4-7    | ofter LE BHI1 Ti               |       |      | 100  |                 |
|                    | (caused by HOLD)                     | 4-7    | aller L.E., FHIT II            |       |      | 100  | 115             |
| tALf               | AD0-AD15 floating (caused by FLT)    | 4-8    | after L.E., PHI1 Tf            | · · . |      | 60   | ns              |
| tDDINF             | DDIN signal floating (caused by FLT) | 4-8    | after FLT reaches 0.8V         |       |      | 80   | ns              |
| t <sub>HBEI</sub>  | HBE signal low (caused by FLT)       | 4-8    | after FLT reaches 0.8V         |       |      | 100  | ns              |
| tDDINr             | DDIN signal returns from floating    | 1-0    | after ELT reaches 2 OV         |       |      | 75   | ne              |
|                    | (caused by FLT)                      | 4-5    | alter i El leaches 2.0 V       |       |      | 13   | 113             |
| t <sub>HBEr</sub>  | HBE signal returns from floating     | 4-9    | after FLT reaches 2 0V         |       |      | 90   | ns              |
|                    | (caused by FLT)                      |        |                                |       |      |      |                 |
| t <sub>SPCa</sub>  | SPC output active (low)              | 4-12   | after L.E., PHI1 T1            |       |      | 50   | ns '            |
| t <sub>SPCia</sub> | SPC output inactive                  | 4-12   | after L.E., PHI1 T4            |       |      | 50   | ns              |
| tspCnf             | SPC output nonforcing                | 4–14   | after L.E., PHI2 T4            |       |      | 40   | ns              |
| t <sub>Dv</sub>    | Data valid (slave processor write)   | 4-12   | after L.E., PHI1 T1            |       |      | 80   | ns              |
| t <sub>Dh</sub>    | Data hold (slave processor write)    | 4-12   | after L.E., PHI1 next T1 or Ti | 0     |      |      | ns              |
| tpfsw              | PFS pulse width                      | 4–17   | at 0.8V, both edges            | 70    |      |      | ns              |
| t <sub>PFSa</sub>  | PFS pulse active (low)               | 4-17   | after L.E., PHI2               |       |      | 70   | ns              |
| t <sub>PFSia</sub> | PFS pulse inactive                   | 4–17   | after L.E., PHI2               |       |      | 70   | ns              |
| •                  |                                      |        | before L.E., PHI1 T1           |       |      |      |                 |
| t <sub>ILOs</sub>  | ILO signal setup                     | 4-19a  | of first interlocked           | 0     |      |      | ns              |
|                    |                                      |        | write cycle                    |       |      | 1    |                 |
|                    |                                      |        | after L.E., PHI1 T3            |       |      | 1    |                 |
| t <sub>ILOh</sub>  | ILO signal hold                      | 4-19b  | of last interlocked            | .0.   |      |      | ns              |
|                    |                                      |        | read cycle                     | 1 - A |      |      |                 |
| t <sub>ILOa</sub>  | ILO signal active (low)              | 4-20   | after L.E., PHI1               |       |      | 70   | ns              |
| t <sub>ILOia</sub> | ILO signal inactive                  | 4-20   | after L.E., PHI1               | -     |      | 70   | ns              |
| t <sub>USs</sub>   | U/S signal setup                     | 4-21   | before I.E., PHI1 14 or 11     | 15    |      |      | ns              |
| tush               | U/S signal hold                      | 4-21   | after L.E., PHIT IT            | 2     |      |      | t <sub>Cp</sub> |
| <sup>t</sup> NSPF  | Nonsequential fetch to next          | 4-18b  | after L.E., PHI1 T1            | 4     | 1    |      | t <sub>Cp</sub> |
| • • • •            | PFS CIOCK CYCIE                      |        |                                |       |      |      |                 |
| <b>TPFNS</b>       | Pro clock cycle to next              | 4-18a  | before L.E., PHI1 T1           | 4     |      |      | t <sub>Cp</sub> |
|                    | nonsequential retch                  |        |                                |       |      |      | -               |
| LXPF               | to payt PES clock such               | 4-28   | first bus ovels of transfer    | 0     |      |      | t <sub>Cp</sub> |
|                    |                                      |        | This bus cycle of transfer     | 1     | 1    | 1    |                 |

NOTE:

Every memory cycle starts with T4, during which Cycle Status is applied. If the CPU was idling, the sequence will be: "...Ti,T4,T1...". If the CPU was not idling, the sequence will be: "...T4,T1...".

#### 4.2.2 Input Signal Requirements: NS16032-4, NS16032-6

| 4.2.2 mp           | n olgnar nequirements. No rootz-4, No root | - •        |                                    |      |         |                  |                 |
|--------------------|--------------------------------------------|------------|------------------------------------|------|---------|------------------|-----------------|
| Name               | Description                                | Figure     | <b>Reference/Conditions</b>        | Min. | Тур.    | Max.             | Unit            |
| tewe               | Power stable to RST T.E.                   | 4-24       | after V <sub>CC</sub> reaches 4.5V | 50   |         |                  | μs              |
| t <sub>DIs</sub>   | Data in setup (read cycle)                 | 4-4        | before T.E., PHI2 T3               | 20   |         | $= -E_{\rm eff}$ | ns              |
| tDih               | Data in hold (read cycle)                  | 4-4        | after T.E., PHI2 T3                | 10   |         |                  | ns              |
| tHLDa              | HOLD active (low) setup time (See note)    | 4-5        | before T.E., PHI2 TX1              | 25   |         |                  | ns              |
| t <sub>HLDia</sub> | HOLD inactive setup time                   | 4-7        | before T.E., PHI2 Ti               | 25   | 1       |                  | ns              |
| tHLDh              | HOLD hold time                             | 4-5        | after L.E., PHI1 TX2               | 0    |         |                  | ns              |
| t <sub>FLTa</sub>  | FLT active (low) setup time                | 4-8        | before T.E., PHI2 Tmmu             | 25   |         |                  | ns              |
| t <sub>FLTia</sub> | FLT inactive setup time                    | 4-9        | before T.E., PHI2 T2               | 25   |         |                  | ns              |
| t <sub>RDYs</sub>  | RDY setup time                             | 4-10, 4-11 | before T.E., PHI2 T2 or T3         | 25   |         |                  | ns              |
| t <sub>RDYh</sub>  | RDY hold time                              | 4-10, 4-11 | after T.E., PHI1 T3                | 0    |         |                  | ns              |
| tABTS              | ABT setup time (FLT inactive)              | 4-22       | before T.E., PHI2 Tmmu             | 30   |         |                  | ns 🦾            |
| t <sub>ABTs</sub>  | ABT setup time (FLT active)                | 4-23       | before T.E., PHI2 T2               | 30   | and the |                  | ns              |
| tABTh              | ABT hold time                              | 4-22       | after L.E., PHI1                   | 0    |         |                  | ns              |
| t <sub>RSTs</sub>  | RST setup time                             | 4-24, 4-25 | before T.E., PHI1                  | 20   | 1       |                  | ns              |
| t <sub>RSTw</sub>  | RST pulse width                            | 4-25       | at 0.8V (both edges)               | 64   |         |                  | t <sub>Cp</sub> |
| t <sub>INTs</sub>  | INT setup time                             | 4-26       | before T.E., PHI1                  | 20   | 1.00    |                  | ns              |
| t <sub>NMIw</sub>  | NMI pulsewidth                             | 4-27       | at 0.8V (both edges)               | 40   |         |                  | ns              |
| t <sub>DIs</sub>   | Data setup (slave read cycle)              | 4-13       | before T.E., PHI2 T1               | 20   |         |                  | ns              |
| t <sub>Dih</sub>   | Data hold (slave read cycle)               | 4-13       | after T.E., PHI2 T1                | 10   |         | 100              | ns              |
| tSPCw              | SPC pulse width (from slave processor)     | 4-12       | at 0.8V (both edges)               | 30   |         |                  | ns              |
| t <sub>ATs</sub>   | AT/SPC setup for address                   | 4-15       | before L.E., PHI1 of               | 1    |         |                  | t <sub>Cp</sub> |
|                    | translation strap                          | 1          | cycle during which RST             |      | 1. A.   |                  |                 |
|                    |                                            |            | pulse is removed                   | 1 ·  | ·       |                  |                 |
| tATh               | AT/SPC hold for address                    | 4-15       | after T.E., PHI1 of                | 2    |         |                  | t <sub>Cp</sub> |
|                    | translation strap                          |            | cycle during which RST             |      |         |                  |                 |
|                    |                                            |            | pulse is removed                   |      |         |                  |                 |

#### NOTE:

This setup time is necessary to ensure prompt acknowledgement via HLDA and the ensuing floating of CPU off the buses. Note that the time from the receipt of the HOLD signal until the CPU floats is a function of the time HOLD signal goes low, the state of the RDY input (in MMU systems), and the length of the current MMU cycle.

### 4.2.3 Clocking Requirements: NS16032-4

| Name             | Description          | Figure | Reference/Conditions                           | Min. | Тур. | Max. | Unit            |
|------------------|----------------------|--------|------------------------------------------------|------|------|------|-----------------|
| t <sub>CLr</sub> | PHI1, PHI2 rise time | 4-16   | to V <sub>CH</sub><br>(see page 2)             |      |      | 9    | ns              |
| t <sub>CLf</sub> | PHI1, PHI2 fall time | 4-16   | from 90–10% of V <sub>CH</sub><br>(see page 2) |      |      | 9    | ns              |
| t <sub>CLh</sub> | PHI1, PHI2 high time | 4-16   |                                                | 0.4  |      |      | t <sub>Cp</sub> |
| t <sub>CLI</sub> | PHI1, PHI2 low time  | 4-16   |                                                | 0.35 |      |      | t <sub>Cp</sub> |
| t <sub>Cp</sub>  | Clock period         | 4-16   |                                                | 240  |      | 5000 | ns              |
| t <sub>OVL</sub> | Non-overlap time     | 4-16   | at 10% of V <sub>CH</sub> (see page 2)         | 0    |      |      | ns              |

#### 4.2.4 Clocking Requirements: NS16032-6

| Name             | Description          | Figure | Reference/Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Min. | Тур. | Max. | Unit            |   |
|------------------|----------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----------------|---|
| t <sub>CLr</sub> | PHI1, PHI2 rise time | 4-16   | to V <sub>CH</sub><br>(see page 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1    |      | 9    | ns              |   |
| t <sub>CLf</sub> | PHI1, PHI2 fall time | 4-16   | from 90-10% of V <sub>CH</sub><br>(see page 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |      | 9    | ns              | , |
| tCLh             | PHI1, PHI2 high time | 4-16   | (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.4  |      |      | t <sub>Cp</sub> | 1 |
| tcLI             | PHI1, PHI2 low time  | 4-16   | the state of the s | 0.35 |      |      | t <sub>Cp</sub> |   |
| t <sub>Cp</sub>  | Clock period         | 4-16   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 160  |      | 5000 | ns              |   |
| tovL             | Non-overlap time     | 4-16   | at 10% of V <sub>CH</sub> (see page 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0    |      |      | ns              |   |













Note that whenever the CPU is not idling (not in Ti), the HOLD request (HOLD low) must be active tHLDa before the trailing edge of PHI2 of the clock cycle that appears two clock cycles before T4 (TX1) and stay low until tHLDh after the leading edge of PHI1 of the clock cycle that precedes T4 (TX2) for the request to be acknowledged.





Note that during Ti1 the CPU is already idling.









TL/C/5490-49



Note that when FLT is deasserted the CPU restarts driving DDIN before the MMU releases it. This, however, does not cause any conflict, since both CPU and MMU force DDIN to the same logic level.





101



FIGURE 4-11. Ready Sampling (CPU Initially NOT READY).







FIGURE 4-13. Slave Processor Read Timing.



FIGURE 4-14. SPC Non-Forcing Delay.

After transferring last operand to a Slave Processor, CPU turns OFF driver and holds  $\overrightarrow{SPC}$  high with internal  $5K\Omega$  pullup.









FIGURE 4-18a. Guaranteed Delay, PFS to Non-Sequential Fetch.





103











FIGURE 4-27. NMI Interrupt Signal Timing.

FIGURE 4-26. INT Interrupt Signal Detection.

Violation of tINTs timing is allowed, but detection then occurs one clock cycle later.



FIGURE 4-28. Relationship Between Last Data Transfer of an Instruction and PFS Pulse of Next<sup>7</sup>Instruction.

NOTE:

In a transfer of a Read-Modify-Write type operand, this is the Read transfer, displaying RMW Status (Code 1011).

| Appendix A: Instruction Formats                                                                                                                                                                                           | Config                                 | uration bits, in SETCFG:                                                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NOTATIONS:                                                                                                                                                                                                                |                                        | C M F L                                                                                                                                                                                                   |
| i = Integer Type Field                                                                                                                                                                                                    | mreg:                                  | MMU Register number, in LMR, SMR.<br>0000 = BPR0<br>0001 = BPR1                                                                                                                                           |
| f = Floating Point Type Field                                                                                                                                                                                             | ۰<br>۲۰۰۰ ۲۰۰۰<br>۲۰۰۱                 | 0001 = BFN1<br>0010 = (Reserved)<br>0011 = (Reserved)<br>0100 = PF0                                                                                                                                       |
| c = Custom Type Field D = 1 (Double Word) Q = 0 (Quad Word)                                                                                                                                                               |                                        | 0101 = PF1<br>0110 = (Reserved)<br>0111 = (Reserved)<br>1000 = SC                                                                                                                                         |
| op = Operation Code<br>Valid encodings shown with each format.                                                                                                                                                            |                                        | 1001 = (Reserved)<br>1010 = MSR                                                                                                                                                                           |
| gen, gen 1, gen 2 = General Addressing Mode Field<br>See Sec. 2.2 for encodings.                                                                                                                                          |                                        | 1011 = BCN1<br>1100 = PTB0<br>1101 = PTB1                                                                                                                                                                 |
| reg = General Purpose Register Number                                                                                                                                                                                     |                                        | 1110 = (Reserved)                                                                                                                                                                                         |
| cond = Condition Code Field $0000 = EQual; Z = 1$ $0001 = Not Equal; Z = 0$ $0010 = Carry Set; C = 1$ $0011 = Carry Clear; C = 0$ $0100 = Higher; L = 1$ $0101 = Lower c Same; L = 0$                                     |                                        | 1111 = EIA                                                                                                                                                                                                |
| 0110 = Greater Than: N = 1                                                                                                                                                                                                |                                        | Format 0                                                                                                                                                                                                  |
| 0111 = Less or Equal: N = 0<br>1000 = Flag Set: F = 1<br>1001 = Flag Clear: F = 0                                                                                                                                         | Bcond                                  | (BR)                                                                                                                                                                                                      |
| 1010 = LOwer: L = 0 and Z = 0<br>1011 = Higher or Same: L = 1 or Z = 1<br>1100 = Less Than: N = 0 and Z = 0<br>1101 = Greater or Equal: N = 1 or Z = 1<br>1110 = (Unconditionally True)<br>1111 = (Unconditionally False) |                                        | 7 0<br>1 1 1 1 1<br>op 0 0 1 0                                                                                                                                                                            |
| short = Short Immediate value. May contain:<br>quick: Signed 4-bit value, in MOVQ, ADDQ,<br>CMPO, 4CB                                                                                                                     | · •                                    | Format 1                                                                                                                                                                                                  |
| cond: Condition Code (above), in Scond.<br>areg: CPU Dedicated Register, in LPR, SPR.                                                                                                                                     | BSR<br>RET<br>CXP                      | -0000 ENTER -1000<br>-0001 EXIT -1001<br>-0010 NOP -1010                                                                                                                                                  |
| 0000 = US<br>0001 - 0111 = (Reserved)<br>1000 = FP<br>1001 = SP<br>1010 = SB<br>1011 = (Reserved)<br>1100 = (Reserved)<br>1401 = BSP                                                                                      | RXP<br>RETT<br>RETI<br>SAVE<br>RESTORE | -0011         WAIT         -1011           -0100         DIA         -1100           -0101         FLAG         -1101           -0110         SVC         -1110           -0111         BPT         -1111 |
| 1110 = INTBASE<br>1111 = MOD<br>Options: in String Instructions                                                                                                                                                           |                                        | 15 8 7 0<br>                 <br>gen short op 1 1 i                                                                                                                                                       |
| U/W В Т                                                                                                                                                                                                                   |                                        | Format 2                                                                                                                                                                                                  |
| I = Iransiated<br>B = Backward<br>U/W = 00: None<br>01: While Match<br>11: Until Match                                                                                                                                    | ADDQ<br>CMPQ<br>SPR<br>Scond           | -000         ACB         -100           -001         MOVQ         -101           -010         LPR         -110           -011         -011         -011                                                   |

| gen op 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                               | i gen 1 gen 2 op i 1 1 0 0 1 1 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Format 3                                                                                                                                                                                                                                                                                                                                                                                                                                       | Format 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| CXPD         -0000         ADJSP         -10           BICPSR         -0010         JSR         -111           JUMP         -0100         CASE         -11           BISPSR         -0110         Trap (UND) on XXX1, 1000                                                                                                                                                                                                                     | 10         MOVM         -0000         MUL         -1000           00         CMPM         -0001         MEI         -1001           10         INSS         -0010         Trap (UND)         -1010           EXTS         -0011         DEI         -1011           MOVXBW         -0100         QUO         -1100           MOVZBW         -0101         REM         -1101           MOVZID         -0110         MOD         -1110           MOVXID         -0111         DIV         -1111 |
| 15 8 <sub> </sub> 7<br>               <br>gen 1 gen 2 op                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Format 4                                                                                                                                                                                                                                                                                                                                                                                                                                       | gen 1 gen 2 reg i 1 0 1 1 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ADD         -0000         SUB         -10           CMP         -0001         ADDR         -10           BIC         -0010         AND         -10           ADDC         -0100         SUBC         -11           MOV         -0101         TBIT         -11           OR         -0110         XOR         -11                                                                                                                               | 00<br>01<br>10 Format 8<br>00<br>01 EXT -0 00 INDEX '-1 00<br>10 CVTP -0 01 FFS -1 01                                                                                                                                                                                                                                                                                                                                                                                                         |
| 23 16 15 8  7<br>                                                                                                                                                                                                                                                                                                                                                                                                                              | $\begin{bmatrix} INS & -0 & 10 \\ CHECK & -0 & 11 \\ MOVSU & -1 & 10, reg = 001 \\ 0 & MOVUS & -1 & 10, reg = 011 \\ 23 & 16 & 15 & 8 & 7 & 0 \\ \hline & & & & & & & & \\ gen & 1 & gen & 2 & op & f & i & 0 & 0 & 1 & 1 & 1 & 1 & 0 \\ \hline & & & & & & & & & & \\ gen & 1 & & & & & & & \\ gen & 2 & & & op & f & i & 0 & 0 & 1 & 1 & 1 & 1 & 0 \\ \hline & & & & & & & & & & \\ \hline & & & & & &$                                                                                     |
| Format 5                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| MOVS -0000 SETCFG -00<br>CMPS -0001 SKPS -00<br>Trap (UND) on 1XXX, 01XX                                                                                                                                                                                                                                                                                                                                                                       | 10         Format 9           11         MOVif         -000         ROUND         -100           LFSR         -001         TRUNC         -101                                                                                                                                                                                                                                                                                                                                                 |
| 23 16 15 8 7                                                                                                                                                                                                                                                                                                                                                                                                                                   | MOVLF -010 SFSH -110<br>MOVFL -011 FLOOR -111                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Format 6                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ROT         -0000         NEG         -10           ASH         -0001         NOT         -10           CBIT         -0010         Trap (UND)         -10           CBITI         -0011         SUBP         -10           Trap (UND)         -0100         ABS         -111           LSH         -0101         COM         -111           SBIT         -0110         IBIT         -11           SBITI         -0111         ADDP         -11 | 00<br>01<br>10<br>10<br>11<br>00<br>01<br>Format 10<br>11<br>Trap (UND) Always                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| 23 16 <sub>1</sub> 15 8 <sub>1</sub> 7 0<br>1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 23 1                                       | 16   15 8   7 0<br>               <br>  n n 1 0 1 1 0                                                                                                     |                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Format 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ope                                        | eration Word ID Byte                                                                                                                                      |                    |
| ADDf -0000 DIVf -1000<br>MOVf -0001 Trap (UND) -1010<br>CMPf -0010 Trap (UND) -1011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                            | Format 15<br>(Custom Slave)                                                                                                                               |                    |
| SUBf         -0100         MULf         -1100           NEGf         -0101         ABSf         -1101           Trap (UND)         -0110         Trap (UND)         -1110           Trap (UND)         -0111         Trap (UND)         -1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | nnn                                        | Operation Word Format                                                                                                                                     |                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 000                                        | 23 16 15 8<br>1 1 1 1 1 1 1 1 1 1 1<br>gen 1 short x 0p i                                                                                                 |                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                            | Format 15.0                                                                                                                                               |                    |
| $ \begin{array}{c} 7 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CATST0<br>CATST1                           | -0000 LCR -0010<br>-0001 SCR -001                                                                                                                         | )<br>1             |
| Format 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Trap (UND) on                              | all others                                                                                                                                                |                    |
| Trap (UND) Always                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 001                                        | 23 16 15 8<br>1 1 1 1 1 1 1 1 1<br>gen 1 gen 2 op c i                                                                                                     | 1                  |
| $\frac{1}{2} \left( \frac{1}{2} + \frac{1}{2} \right) = \frac{1}{2} \left( \frac{1}{2} + \frac{1}{2} \right) \left( \frac{1}{2}$ |                                            | Format 15.1                                                                                                                                               |                    |
| Format 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CCV3<br>LCSR<br>CCV5<br>CCV4               | -000         CCV2         -100           -001         CCV1         -100           -010         SCSR         -110           -011         CCV0         -111 | )<br>1<br>)<br>1 . |
| Trap (UND) Always                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                            | 23 16 15                                                                                                                                                  | 획                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 101                                        | gen 1 gen 2 op x c                                                                                                                                        |                    |
| 23 16 <sub>1</sub> 15 8 <sub>1</sub> 7 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                            | Format 15.5                                                                                                                                               |                    |
| gen 1 short 0 op i 0 0 0 1 1 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CCAL0<br>CMOV0<br>CCMP                     | -0000 CCAL3 -100<br>-0001 Trap (UND) -101<br>-0010 Trap (UND) -101                                                                                        | 0<br>0<br>1        |
| Format 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CCAL1                                      | -0100 CCAL2 -110                                                                                                                                          | 0                  |
| RDVAL -0000 LMR -0010<br>WRVAL -0001 SMR -0011<br>Trap (UND) on 01XX, 1XXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Trap (UND)<br>Trap (UND)<br>frap = 010,011 | -0110 Trap (UND) -1110<br>-0111 Trap (UND) -1111                                                                                                          | 5                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | then Trap (UND)                            | Always                                                                                                                                                    |                    |

0 0 1 0 1 1 1 1 0

Format 16

### Trap (UND) Always



0

0

r0

X X X 0 0 1 1 0

#### Trap (UND) Always

r6

7

r7

Implied Immediate Encodings:

r5



Format 17

Trap (UND) Always





r4

r3

r2

r1

Offset/Length Modifier appended to INSS, EXTS

Format 18

Trap (UND) Always



Ħ

\*

## ORDERING INFORMATION

NS16032D-6 NS16032D-4 NS16032N-6 NS16032N-4

ii

**DEVELOPMENT TOOLS ORDERING INFORMATION** 

DB16000

Evaluation Board

(STARPLEX II™) NS-ISE-16 In-System Emulator (VAX/VMS) SPM-90-A1632 In-System Emulator (STARPLEX II)

**Cross Software Package** 

Cross Software Package (VAX/VMS)

#### Physical Dimensions inches (millimeters) 2.434 (61.82) MAX 48 47 43 42 41 37 33 32 31 28 27 40 30 29 0.580 0.610 (14.73) MAX (15.49) MAX IN NO. 1 IDENT 12 13 16 17 0.110-0.200 (1.143) MAX TYP-0 670 (2.794-5.080) (17.018) MA) 0.030-0.060 (0.762-1.524) 0.008-0.015 203-0.381) TYP LEADS VERTICAL TO 15° MAX OUTWARD TYP 0.100 ±0.010 0.015 0 023 0.590-0.620 TYP SEA 0.125 (2.54 ±0.254) Ceramic Dual-In-Line Package (D) (14.99-15.75) REF **NS Package D48A** 2.440 (61.98) MAX 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 0.550 ± 0.005 (13.97 ± 0.127) 0.062 RAD PIN NO. 1 IDENT U 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 0.060 0.030 (0.752) MAX 0.130 ± 0.005 (3.302 ± 0.127) 0.600-0.628 (15.24-15.74) 0.020 - 5° 0.580 $\frac{0.100 \pm 0.010}{(2.54 \pm 0.254)}$ 0.018 ± 0.003 (0.457 ± 0.076) TYP 0.050 (1.27) TYP MIN 0.125 0.009-0.015 0.625 + 0.025 Molded Dual-In-Line Package (N) (15.88 +0.635) -0.381)

**NSX-16** 

SFW-90-A010

NS Package N48A

112

# National Semiconductor

# NS16032–10 High-Performance Microprocessor

# **General Description**

The NS16032 functions as a central processing unit (CPU) in National Semiconductor's NS16000<sup>™</sup> microprocessor family. It has been designed to optimally support microprocessor users who need the ability to use a large addressing space for large programs and/or large data structures. Because large programs must realistically be generated and maintained in high-level languages, the NS16000 architecture provides for very efficient compilation while remaining easy to program at the assembler level for optimizations. NS16000 architecture provides for full virtual memory capability, in conjunction with with the NS16082 Memory Management Unit (MMU). High performance floating-point instructions are provided with the NS16081 Floating-Point Unit (FPU).

# Features

- 32-bit Architecture and Implementation
- 16-MByte Uniform Addressing Space
- Powerful Instruction Set
  - General 2-Address Capability
  - Very High Degree of Symmetry
  - Addressing Modes Optimized for High-Level Language References
- High-Speed XMOS<sup>TM</sup> Technology
- Single 5V Supply
- 48-pin Dual-In-Line Package

# NS16032 CPU Block Diagram



113

# **Absolute Maximum Ratings**

| Temperature under bias            | 0°C to +70°C    |
|-----------------------------------|-----------------|
| Storage Temperature               | -65°C to +150°C |
| All input or output voltages with |                 |
| respect to GND                    | -0.5V to +7V    |
| Power Dissipation                 | 1.5 Watt        |

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Electrical Characteristics.

# DC Electrical Characteristics: $T_A = 0$ to + 70°C, $V_{CC} = 5V \pm 5\%$ , GND = 0V

| Symbol           | Parameter                                                 | Conditions                                                                      | Min.         | Тур. | Max.                 | Unit |
|------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------|--------------|------|----------------------|------|
| VIH              | Logical 1 Input Voltage                                   |                                                                                 | 2.0          |      | V <sub>CC</sub> +0.5 | V    |
| VIL              | Logical 0 Input Voltage                                   |                                                                                 | -0.5         |      | 0.8                  | v    |
| V <sub>CH</sub>  | Logical 1 Clock Voltage                                   | PHI1, PHI2 pins only                                                            | $V_{CC}-0.4$ |      | V <sub>CC</sub> +0.5 | V    |
| V <sub>CL</sub>  | Logical 0 Clock Voltage                                   | PHI1, PHI2 pins only                                                            | -0.5         |      | 0.3                  | v    |
| V <sub>CLT</sub> | Logical 0 Clock Voltage,<br>Transient (ringing tolerance) | PHI1, PHI2 pins only                                                            | -0.5         |      | 0.6                  | V    |
| V <sub>OH</sub>  | Logical 1 Output Voltage                                  | $I_{OH} = -400\mu\text{A}$                                                      | 2.4          |      |                      | V    |
| V <sub>OL</sub>  | Logical 0 Output Voltage                                  | I <sub>OL</sub> = 2mA                                                           |              |      | 0.45                 | V    |
| lils             | AT/SPC Input Current (low)                                | $V_{IN} = 0.4 V$ , $\overline{AT}/\overline{SPC}$ in input mode                 | 0.05         |      | 1.0                  | mA   |
| lı –             | Input Load Current                                        | 0 ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> , All inputs except<br>PHI1, PHI2, AT/SPC | - 20         |      | 20                   | μΑ   |
| IO(OFF)          | Output Leakage Current                                    | $0.4 \leq V_{OUT} \leq V_{CC}$                                                  | - 20         |      | 20                   | μΑ   |
| Icc              | Active Supply Current                                     | $I_{OUT} = 0, T_A = 25^{\circ}C$                                                |              | 180  | 300                  | mA   |

0°C to +70°C

# 1 NS16032 Pin Descriptions

The following is a brief description of all NS16032 pins. The descriptions reference portions of the Functional Description, Section 3.

#### 1.1 SUPPLIES

Power (V<sub>cc</sub>): +5V Positive Supply. Sec. 3.1.

Logic Ground (GNDL): Ground reference for on-chip logic. Sec. 3.1

**Buffer Ground (GNDB):** Ground reference for on-chip drivers connected to output pins. Sec. 3.1.

**Back-Bias Generator (BBG):** Output of on-chip substrate voltage generator. Sec. 3.1.

### 1.2 INPUT SIGNALS

**Clocks (PHI1, PHI2):** Two-phase clocking signals. Sec. 3.2.

**Ready (RDY):** Active high. While RDY is inactive, the CPU extends the current bus cycle to provide for a slower memory or peripheral reference. Upon detecting RDY active, the CPU terminates the bus cycle. Sec. 3.4.1.

Hold Request (HOLD): Active low. Causes the CPU to release the bus for DMA or multiprocessing purposes. Sec. 3.6.

Interrupt (INT): Active low. Maskable Interrupt request. Sec. 3.8.

Non-Maskable Interrupt (NMI): Active low. Non-Maskable Interrupt request. Sec. 3.8.

**Reset/Abort (RST/ABT):** Active low. If held active for one clock cycle and released, this pin causes an Abort Command, Sec. 3.5.4. If held longer, it initiates a Reset, Sec. 3.3.

# **Connection Diagram**



## 1.3 OUTPUT SIGNALS

Address Bits 16-23 (A16-A23): Active high. These are the most significant 8 bits of the memory address bus. Sec. 3.4.

Address Strobe (ADS): Active low. Controls address latches; indicates start of a bus cycle. Sec. 3.4.

**Data Direction In (DDIN):** Active low. Status signal indicating direction of data transfer during a bus cycle. Sec. 3.4.

**High Byte Enable (HBE):** Active low. Status signal enabling transfer on the most-significant byte of the Data Bus. Sec. 3.4; Sec. 3.4.3.

Status (ST0-ST3): Active high. Bus cycle status code, ST0 least significant. Sec. 3.4.2. Encodings are:

0000 — Idle: CPU Inactive on Bus.

- 0001 Idle: WAIT Instruction.
- 0010 (Reserved)
- 0011 Idle: Waiting for Slave.
- 0100 Interrupt Acknowledge, Master.
- 0101 Interrupt Acknowledge, Cascaded.
- 0110 End of Interrupt, Master.
- 0111 End of Interrupt, Cascaded.
- 1000 Sequential Instruction Fetch.
- 1001 Non-Sequential Instruction Fetch.
- 1010 Data Transfer.
- 1011 Read Read-Modify-Write Operand.
- 1100 Read for Effective Address.
- 1101 Transfer Slave Operand.
- 1110 Read Slave Status Word.
- 1111 Broadcast Slave ID.

Hold Acknowledge (HLDA): Active low. Applied by the CPU in response to HOLD input, indicating that the bus has been released for DMA or multiprocessing purposes. Sec. 3.6.

**User/Supervisor (U/S):** User or Supervisor Mode status. Sec. 3.7. High state indicates User Mode, low indicates Supervisor Mode. Sec. 3.7.

Interlocked Operation (ILO): Active low. Indicates that an interlocked instruction is being executed. Sec. 3.7.

**Program Flow Status (PFS):** Active low. Pulse indicates beginning of an instruction execution. Sec. 3.7.

### 1.4 INPUT-OUTPUT SIGNALS

Address/Data 0-15 (AD0-AD15): Active high. Multiplexed Address/Data information. Bit 0 is the least significant bit of each. Sec. 3.4.

Address Translation / Slave Processor Control ( $\overline{AT}$ / SPC): Active low. Used by the CPU as the data strobe output for Slave Processor transfers; used by Slave Processors to acknowledge completion of an instruction. Sec. 3.4.6; Sec. 3.9. Sampled on trailing edge of Reset pulse as Address Translation Strap. Sec. 3.5.1.

Data Strobe/Float (DS/FLT): Active low. Data Strobe output, Sec. 3.4, or Float Command input, Sec. 3.5.3. Pin function is selected on AT/SPCpin, Sec. 3.5.1.

## 2 Architectural Description

#### 2.1 PROGRAMMING MODEL

The NS16000 architecture includes 16 registers on the NS16032 CPU.



FIGURE 2-1. The General and Dedicated Registers.

#### 2.1.1 General Purpose Registers

There are eight registers for meeting high speed general storage requirements, such as holding temporary variables and addresses. The general purpose registers are free for any use by the programmer. They are thirty-two bits in length. If a general register is specified for an operand that is eight or sixteen bits long, only the low part of the register is used; the high part is not referenced or modified.

#### 2.1.2 Dedicated Registers

The eight dedicated registers of the NS16032 are assigned specific functions.

**PC:** The PROGRAM COUNTER register is a pointer to the first byte of the instruction currently being executed. The PC is used to reference memory in the program section. (In the NS16032 the upper eight bits of this register are always zero.)

**SP0, SP1:** The SP0 register points to the lowest address of the last item stored on the INTERRUPT STACK. This stack is normally used only by the operating system. It is used primarily for storing temporary data, and holding return information for operating system subroutines and interrupt and trap service routines. The SP1 register points to the lowest address of the last item stored on the USER STACK. This stack is used by normal user programs to hold temporary data and subroutine return information.

In this document, reference is made to the SP register. The terms "SP register" or "SP" refer to either SP0 or SP1, depending on the setting of the S bit in the PSR register. If the S bit in the PSR is 0 then SP refers to SP0. If the S bit in the PSR is 1 then SP refers to SP1. (In the NS16032 the upper eight bits of these registers are always zero).

Stacks in the NS16000 family grow downward in memory. A Push operation pre-decrements the Stack Pointer by the operand length. A Pop operation post-increments the Stack Pointer by the operand length. **FP:** The FRAME POINTER register is used by a procedure to access parameters and local variables on the stack. The FP register is set up on procedure entry with the ENTER instruction and restored on procedure termination with the EXIT instruction.

The frame pointer holds the address in memory occupied by the old contents of the frame pointer. (In the NS16032 the upper eight bits of this register are always zero.)

**SB:** The STATIC BASE register points to the global variables of a software module. This register is used to support relocatable global variables for software modules. The SB register holds the lowest address in memory occupied by the global variables of a module. (In the NS16032 the upper eight bits of this register are always zero.)

**INTBASE:** The INTERRUPT BASE register holds the address of the dispatch table for interrupts and traps (Sec. 3.8). The INTBASE register holds the lowest address in memory occupied by the dispatch table. (In the NS16032 the upper eight bits of this register are always zero.)

**MOD:** The MODULE register holds the address of the module descriptor of the currently executing software module. The MOD register is sixteen bits long, therefore the module table must be contained within the first 64K bytes of memory.

**PSR:** The PROCESSOR STATUS REGISTER (PSR) holds the status codes for the NS16032 microprocessor.

The PSR is sixteen bits long, divided into two eight-bit halves. The low order eight bits are accessible to all programs, but the high order eight bits are accessible only to programs executing in Supervisor Mode.



FIGURE 2-2. Processor Status Register.

C: The C bit indicates that a carry or borrow occurred after an addition or subtraction instruction. It can be used with the ADDC and SUBC instructions to perform multiple-precision integer arithmetic calculations. It may have a setting of 0 (no carry or borrow) or 1 (carry or borrow).

**T:** The T bit causes program tracing. If this bit is a 1, a TRC trap is executed after every instruction (Sec. 3.8.5).

L: The L bit is altered by comparison instructions. In a comparison instruction the L bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as unsigned integers. Otherwise, it is set to "0". In Floating Point comparisons, this bit is always cleared.

**F:** The F bit is a general condition flag, which is altered by many instructions (e.g., integer arithmetic instructions use it to indicate overflow).

Z: The Z bit is altered by comparison instructions. In a comparison instruction the Z bit is set to "1" if the second operand is equal to the first operand; otherwise it is set to "0".

N: The N bit is altered by comparison instructions. In a comparison instruction the N bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as signed integers. Otherwise, it is set to "0".

U: If the U bit is "1" no privileged instructions may be executed. If the U bit is "0" then all instructions may be executed. When U = 0 the NS 16032 is said to be in Supervisor Mode; when U = 1 the NS 16032 is said to be in User Mode. A User Mode program is restricted from executing certain instructions and accessing certain registers which could interfere with the operating system. For example, a User Mode program is prevented from changing the setting of the flag used to indicate its own privilege mode. A Supervisor Mode program is assumed to be a trusted part of the operating system, hence it has no such restrictions.

S: The S bit specifies whether the SP0 register or SP1 register is used as the stack pointer. The bit is automatically cleared on interrupts and traps. It may have a setting of 0 (use the SP0 register) or 1 (use the SP1 register).

**P:** The P bit prevents a TRC trap from occurring more than once for an instruction (Sec. 3.8.5). It may have a setting of 0 (no trace pending) or 1 (trace pending).

I: If I = 1, then all interrupts will be accepted (Sec. 3.8). If I = 0, only the NMI interrupt is accepted. Trap enables are not affected by this bit.

#### 2.1.3 The Configuration Register (CFG)

Within the Control section of the NS16032 CPU is the four-bit CFG Register, which declares the presence of certain external devices. It is referenced by only one instruction, SETCFG, which is intended to be executed only as part of system initialization after reset. The format of the CFG Register is shown in Figure 2-3.

## C M F I TL/C/5490-5

#### FIGURE 2-3. CFG Register.

The CFG I bit declares the presence of external interrupt vectoring circuitry (specifically, the NS16202 Interrupt Control Unit). If the CFG I bit is set, interrupts requested through the INT pin are "Vectored." If it is clear, these interrupts are "Non-Vectored." See Sec. 3.8.

The F, M and C bits declare the presence of the FPU, MMU and Custom Slave Processors. If these bits are not set, the corresponding instructions are trapped as being undefined.

#### 2.1.4 Memory Organization

The main memory of the NS16032 is a uniform linear address space. Memory locations are numbered sequentially starting at zero and ending at  $2^{24} - 1$ . The number specifying a memory location is called an address. The contents of each memory location is a byte consisting of eight bits. Unless otherwise noted, diagrams in this document show data stored in memory with the lowest address on the right and the highest address on the left. Also, when data is shown vertically, the lowest address is at the top of a diagram and the highest address at the bottom of the diagram. When bits are numbered in a diagram, the least significant bit is given the number zero, and is shown at the right of the diagram. Bits are numbered in increasing significance and toward the left.



#### Byte at Address A

Two contiguous bytes are called a word. Except where noted (Sec. 2.2.1), the least significant byte of a word is stored at the lower address, and the most significant byte of the word is stored at the next higher address. In memory, the address of a word is the address of its least significant byte, and a word may start at any address.

| 15 | MSB's | 87 | LSB's | 0 |
|----|-------|----|-------|---|
|    | A + 1 |    | A     |   |

#### Word at Address A

Two contiguous words are called a double word. Except where noted (Sec. 2.2.1), the least significant word of a double word is stored at the lowest address and the most significant word of the double word is stored at the address two greater. In memory, the address of a double word is the address of its least significant byte, and a double word may start at any address.

| 31 | MSB's | 24 | 23       | 16   | 15           | 8 | 7 | LSB's | 0 |
|----|-------|----|----------|------|--------------|---|---|-------|---|
|    | A + 3 |    | A + 2    |      | <b>A</b> + 1 |   |   | Α     |   |
|    |       |    | Double V | ford | at Address A |   |   |       |   |

Although memory is addressed as bytes, it is actually organized as words. Therefore, words and double words that are aligned to start at even addresses (multiples of two) are accessed more quickly than words and double words that are not so aligned.

### 2.1.5 Dedicated Tables

Two of the NS16032 dedicated registers (MOD and INTBASE) serve as pointers to dedicated tables in memory.

The INTBASE register points to the Interrupt Dispatch and Cascade tables. These are described in Sec. 3.8.

The MOD register contains a pointer into the Module Table, whose entries are called Module Descriptors. A Module Descriptor contains four pointers, three of which are used by the NS 16032. At any point in time, the MOD register contains the address of the Module Descriptor for the currently running module. It is automatically updated by the Call External Procedure instructions (CXP and CXPD).

The format of a Module Descriptor is shown in Figure 2-4. The Static Base entry contains the address of static data assigned to the running module. It is loaded into the CPU Static Base register by the CXP and CXPD instructions. The Program Base entry contains the address of the first byte of instruction code in the module. Since a module may have multiple entry points, the Program Base pointer serves only as a reference to find them.





The Link Table Address points to the Link Table for the currently running module. The Link Table provides the information needed for:

- Sharing variables between modules. Such variables are accessed through the Link Table via the External addressing mode.
- Transferring control from one module to another. This is done via the Call External Procedure (CXP) instruction.

The format of a Link Table is given in Figure 2-5. A Link Table Entry for an external variable contains the 32-bit address of that variable. An entry for an external procedure contains two 16-bit fields: Module and Offset. The Module field contains the new MOD register contents for the module being entered. The Offset field is an unsigned number giving the position of the entry point relative to the new module's Program Base pointer.

For further details of the functions of these tables, see the NS16000 Programmer's Manual.



FIGURE 2-5. A Sample Link Table.

#### 2.2 INSTRUCTION SET

#### 2.2.1 General Instruction Format

Figure 2-6 shows the general format of an NS16000 instruction. The Basic Instruction is one to three bytes long and contains the Opcode and up to two 5-bit General Addressing Mode ("Gen") fields. Following the Basic Instruction field is a set of optional extensions, which may appear depending on the instruction and the addressing modes selected.



Index Bytes appear when either or both Gen fields specify Scaled Index. In this case, the Gen field specifies only the Scale Factor (1, 2, 4 or 8), and the Index Byte specifies which General Purpose Register to use as the index, and which addressing mode calculation to perform before indexing. See Figure 2-7.



FIGURE 2-7. Index Byte Format.

Following Index Bytes come any displacements (addressing constants) or immediate values associated with the selected addressing modes. Each Disp/Imm field may contain one or two displacements, or one immediate value. The size of a Displacement field is encoded within the top bits of that field, as shown in Figure 2-8, with the remaining bits interpreted as a signed (two's complement) value. The size of an immediate value is determined from the Opcode field. Both Displacement and Immediate fields are stored most-significant byte first. Note that this is backward from the usual memory representation of data (Sec. 2.1.4).

Some instructions require additional, "implied" immediates and/or displacements, apart from those associated with addressing modes. Any such extensions appear at the end of the instruction, in the order that they appear within the list of operands in the instruction definition (Sec. 2.2.3).

#### 2.2.2 Addressing Modes

The NS16032 CPU generally accesses an operand by calculating its Effective Address based on information available when the operand is to be accessed. The method to be used in performing this calculation is specified by the programmer as an "addressing mode."

Addressing modes in the NS16032 are designed to optimally support high-level language accesses to variables. In nearly all cases, a variable access requires only one addressing mode, within the instruction that acts upon that variable. Extraneous data movement is therefore minimized.

NS16032 Addressing Modes fall into nine basic types:

**Register:** The operand is available in one of the eight General Purpose Registers. In certain Slave Processor instructions, an auxiliary set of eight registers may be referenced instead.

**Register Relative:** A General Purpose Register contains an address to which is added a displacement value from the instruction, yielding the Effective Address of the operand in memory.

**Memory Space:** Identical to Register Relative above, except that the register used is one of the dedicated registers PC, SP, SB or FP. These registers point to data areas generally needed by high-level languages.



BYTE DISPLACEMENT: RANGE -64 TO +63



WORD DISPLACEMENT: RANGE -8192 TO +8191



DOUBLE WORD DISPLACEMENT: RANGE (ENTIRE ADDRESSING SPACE) TL/0/5490-10

FIGURE 2-8. Displacement Encodings.

**Memory Relative:** A pointer variable is found within the memory space pointed to by the SP, SB or FP register. A displacement is added to that pointer to generate the Effective Address of the operand.

**Immediate:** The operand is encoded within the instruction. This addressing mode is not allowed if the operand is to be written.

**Absolute:** The address of the operand is specified by a displacement field in the instruction.

**External:** A pointer value is read from a specified entry of the current Link Table. To this pointer value is added a displacement, yielding the Effective Address of the operand.

**Top of Stack:** The currently-selected Stack Pointer (SP0 or SP1) specifies the location of the operand. The operand is pushed or popped, depending on whether it is written or read.

Scaled Index: Although encoded as an addressing mode, Scaled Indexing is an option on any addressing mode except Immediate or another Scaled Index. It has the effect of calculating an Effective Address, then multiplying any General Purpose Register by 1, 2, 4 or 8 and adding it into the total, yielding the final Effective Address of the operand.

Table 2-1 is a brief summary of the addressing modes. For a complete description of their actions, see the Programmer's Manual.

## TABLE 2-1. NS,16032 Addressing Modes

| ENCODING                                                                                  | MODE                                                                                                                                                                                 | ASSEMBLER SYNTAX                                                                             | EFFECTIVE ADDRESS                                                                                                                                                     |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>00000<br>00001<br>00010<br>00011<br>00100<br>00101<br>00110<br>00111          | Register 0<br>Register 1<br>Register 2<br>Register 3<br>Register 4<br>Register 5<br>Register 6<br>Register 7                                                                         | R0 or F0<br>R1 or F1<br>R2 or F2<br>R3 or F3<br>R4 or F4<br>R5 or F5<br>R6 or F6<br>R7 or F7 | None: Operand is in the specified register.                                                                                                                           |
| Register Relative<br>01000<br>01001<br>01010<br>01011<br>01100<br>01101<br>01110<br>01111 | Register 0 relative<br>Register 1 relative<br>Register 2 relative<br>Register 3 relative<br>Register 4 relative<br>Register 5 relative<br>Register 6 relative<br>Register 7 relative | disp(R0)<br>disp(R1)<br>disp(R2)<br>disp(R3)<br>disp(R4)<br>disp(R5)<br>disp(R6)<br>disp(R7) | Disp + Register.                                                                                                                                                      |
| Memory Relative<br>10000<br>10001<br>10010                                                | Frame memory relative<br>Stack memory relative<br>Static memory relative                                                                                                             | disp2(disp1(FP))<br>disp2(disp1(SP))<br>disp2(disp1(SB))                                     | Disp2 + Pointer; Pointer found at<br>address Disp1 + Register. "SP"<br>is either SP0 or SP1, as selected<br>in PSR.                                                   |
| Reserved<br>10011                                                                         | (Reserved for Future Use)                                                                                                                                                            |                                                                                              |                                                                                                                                                                       |
| Immediate<br>10100                                                                        | Immediate                                                                                                                                                                            | value                                                                                        | None: Operand is input from instruction queue.                                                                                                                        |
| Absolute<br>10101                                                                         | Absolute                                                                                                                                                                             | @disp                                                                                        | Disp.                                                                                                                                                                 |
| External<br>10110                                                                         | External                                                                                                                                                                             | EXT (disp1) + disp2                                                                          | Disp2 + Pointer; Pointer is found at Link Table Entry number Disp1.                                                                                                   |
| Top of Stack<br>10111                                                                     | Top of stack                                                                                                                                                                         | TOS                                                                                          | Top of current stack, using either<br>User or Interrupt Stack Pointer,<br>as selected in PSR. Automatic<br>Push/Pop included.                                         |
| <b>Memory Space</b><br>11000<br>11001<br>11010<br>11011                                   | Frame memory<br>Stack memory<br>Static memory<br>Program memory                                                                                                                      | disp(FP)<br>disp(SP)<br>disp(SB)<br>* + disp                                                 | Disp + Register; "SP" is either<br>SP0 or SP1, as selected in PSR.                                                                                                    |
| Scaled Index<br>11100<br>11101<br>11110<br>111110<br>11111                                | Index, bytes<br>Index, words<br>Index, double words<br>Index, quad words                                                                                                             | mode[Rn:B]<br>mode[Rn:W]<br>mode[Rn:D]<br>mode[Rn:Q]                                         | EA (mode) + Rn.<br>EA (mode) + $2 \times Rn$ .<br>EA (mode) + $4 \times Rn$ .<br>EA (mode) + $8 \times Rn$ .<br>"Mode" and "n" are contained<br>within the Index Byte |

EA (mode) denotes the effective address generated using mode.

,

#### 2.2.3 Instruction Set Summary

Table 2-2 presents a brief description of the NS16032 instruction set. The Format column refers to the Instruction Format tables (Appendix A). The Instruction column gives the instruction as coded in assembly language, and the Description column provides a short description of the function provided by that instruction. Further details of the exact operations performed by each instruction may be found in the Programmer's Manual.

#### Notations:

i = Integer length suffix: B = Byte W = Word D = Double Word

f = Floating Point length suffix: F = Standard FloatingL = Long Floating

gen = General operand. Any addressing mode can be specified.

short = A 4-bit value encoded within the Basic Instruction (see Appendix A for encodings).

imm = Implied immediate operand. An 8-bit value appended after any addressing extensions.

disp = Displacement (addressing constant): 8, 16 or 32 bits. All three lengths legal.

reg = Any General Purpose Register: R0-R7.

areg = Any Dedicated/Address Register: SP, SB, FP, MOD, INTBASE, PSR, US (bottom 8 PSR bits).

mreg = Any Memory Management Status/Control Register.

creg = A Custom Slave Processor Register (Implementation Dependent).

cond = Any condition code, encoded as a 4-bit field within the Basic Instruction (see Appendix A for encodings).

## TABLE 2-2. NS16032 Instruction Set Summary

### MOVES

| Format | Operation | Operands     | Description                       |
|--------|-----------|--------------|-----------------------------------|
| 4      | MOVi      | gen.gen      | Move a value.                     |
| 2      | MOVQi     | short.gen    | Extend and move a 4-bit constant. |
| 7      | MOVMi     | gen,gen,disp | Move Multiple: disp bytes.        |
| 7      | MOVZBW    | gen.gen      | Move with zero extension.         |
| 7      | MOVZiD    | gen,gen      | Move with zero extension.         |
| 7      | MOVXBW    | gen,gen      | Move with sign extension.         |
| 7      | MOVXID    | aen.aen      | Move with sign extension.         |
| 4      | ADDR      | gen.gen      | Move Effective Address.           |

## **INTEGER ARITHMETIC**

| Format | Operation | Operands  | Description                   |
|--------|-----------|-----------|-------------------------------|
| 4      | ADDi      | gen,gen   | Add.                          |
| 2      | ADDQi     | short,gen | Add 4-bit constant.           |
| 4      | ADDCi     | gen,gen   | Add with carry.               |
| 4      | SUBi      | gen,gen   | Subtract.                     |
| 4      | SUBCi     | gen,gen   | Subtract with carry (borrow). |
| 6      | NEGi      | gen,gen   | Negate (2's complement).      |
| 6      | ABSi      | gen,gen   | Take absolute value.          |
| 7      | MULI      | gen,gen   | Multiply.                     |
| 7      | QUOi      | gen,gen   | Divide, rounding toward zero. |
| 7      | REMi      | gen,gen   | Remainder from QUO.           |
| 7      | DIVi      | gen,gen   | Divide, rounding down.        |
| 7      | MODi      | gen,gen   | Remainder from DIV (Modulus). |
| 7      | MEli      | gen,gen   | Multiply to Extended Integer. |
| 7      | DEli      | gen,gen   | Divide Extended Integer.      |
|        |           |           |                               |

## PACKED DECIMAL (BCD)

| Format | Operation | Operands | Description      |
|--------|-----------|----------|------------------|
| 6      | ADDPi     | gen,gen  | Add Packed.      |
| 6      | SUBPi     | gen,gen  | Subtract Packed. |

### **INTEGER COMPARISON**

| Format | Operation | Operands     | Description                   |  |
|--------|-----------|--------------|-------------------------------|--|
| 4      | CMPi      | gen.gen      | Compare.                      |  |
| 2      | CMPQi     | short,gen    | Compare to 4-bit constant.    |  |
| 7      | CMPMi     | gen,gen,disp | Compare Multiple: disp bytes. |  |

## LOGICAL AND BOOLEAN

| Format | Operation | Operands | Description                                                 |
|--------|-----------|----------|-------------------------------------------------------------|
| 4      | ANDi      | gen,gen  | Logical AND.                                                |
| 4      | ORi       | gen,gen  | Logical OR.                                                 |
| 4      | BICi      | gen,gen  | Clear selected bits.                                        |
| 4      | XORi      | gen,gen  | Logical Exclusive OR.                                       |
| 6      | COMi      | gen,gen  | Complement all bits.                                        |
| 6      | NOTi      | gen,gen  | Boolean complement: LSB only.                               |
| 2      | Scondi    | gen      | Save condition code (cond) as a Boolean variable of size i. |

| SHIFTS                     |                                                            |                                                                           |                                                                                                                                                                            |  |
|----------------------------|------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Format                     | Operation                                                  | Operands                                                                  | Description                                                                                                                                                                |  |
| 6<br>6<br>6                | LSHi<br>ASHi<br>ROTi                                       | gen,gen<br>gen,gen<br>gen,gen                                             | Logical Shift, left or right.<br>Arithmetic Shift, left or right.<br>Rotate, left or right.                                                                                |  |
| BITS                       |                                                            |                                                                           |                                                                                                                                                                            |  |
| Format                     | Operation                                                  | Operands                                                                  | Description                                                                                                                                                                |  |
| 4<br>6<br>6<br>6<br>6<br>8 | tbiti<br>Sbiti<br>Sbiti<br>Cbiti<br>Cbiti<br>Ibiti<br>FFSi | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen | Test bit.<br>Test and set bit.<br>Test and set bit, interlocked.<br>Test and clear bit.<br>Test and clear bit, interlocked.<br>Test and invert bit.<br>Find first set bit. |  |

## **BIT FIELDS**

Bit fields are values in memory which are not aligned to byte boundaries. Examples are PACKED arrays and records used in Pascal. "Extract" instructions read and align a bit field. "Insert" instructions write a bit field from an aligned source.

| Format | Operation | Operands         | Description                        |  |
|--------|-----------|------------------|------------------------------------|--|
| 8      | EXTi      | reg,gen,gen,disp | Extract bit field(array oriented). |  |
| 8      | INSi      | reg,gen,gen,disp | Insert bit field (array oriented). |  |
| 7      | EXTSi     | gen,gen,imm,imm  | Extract bit field (short form).    |  |
| 7      | INSSi     | gen,gen,imm,imm  | Insert bit field (short form).     |  |
| 8      | CVTP      | reg,gen,gen      | Convert to Bit Field Pointer.      |  |

## ARRAYS

| Format | Operation | Operands    | Description                                              |
|--------|-----------|-------------|----------------------------------------------------------|
| 8      | CHECKi    | reg,gen,gen | Index bounds check.                                      |
| 8      | INDEXi    | reg,gen,gen | Recursive indexing step for multiple-dimensional arrays. |

## STRINGS

String instructions assign specific functions to the General Purpose Registers:

R4 – Comparison Value

- R3 Translation Table Pointer
- R2 String 2 Pointer
- R1 String 1 Pointer
- R0 Limit Count

Options on all string instructions are:

| D (Da        | ckwaru). Dec     | rement string pointers alter each    |
|--------------|------------------|--------------------------------------|
|              | ster             | o rather than incrementing.          |
| Un (Un       | til match): End  | instruction if String 1 entry        |
|              | mat              | ches R4.                             |
| <b>W</b> (WI | hile match): End | I instruction if String 1 entry does |
| ,            | not              | match R4.                            |

All string instructions end when R0 decrements to zero.

| Format | Operation      | Operands           | Description                                                             |  |
|--------|----------------|--------------------|-------------------------------------------------------------------------|--|
| 5      | MOVSi<br>MOVST | options<br>options | Move String 1 to String 2.<br>Move string, translating bytes.           |  |
| 5      | CMPSi<br>CMPST | options<br>options | Compare String 1 to String 2.<br>Compare, translating String 1 bytes.   |  |
| 5      | SKPSi<br>SKPST | options<br>options | Skip over String 1 entries.<br>Skip, translating bytes for Until/While. |  |

## JUMPS AND LINKAGE

| Format | Operation | Operands        | Description                                                 |
|--------|-----------|-----------------|-------------------------------------------------------------|
| 3      | JUMP      | gen             | Jump.                                                       |
| 0      | BR        | disp            | Branch (PC Relative).                                       |
| 0      | Bcond     | disp            | Conditional branch.                                         |
| 3 -    | CASEi     | gen             | Multiway branch.                                            |
| 2      | ACBi      | short,gen,disp  | Add 4-bit constant and branch if non-zero.                  |
| 3      | JSR       | gen             | Jump to subroutine.                                         |
| 1      | BSR       | disp            | Branch to subroutine.                                       |
| 1      | CXP       | disp            | Call external procedure.                                    |
| 3      | CXPD      | gen             | Call external procedure using descriptor.                   |
| 1      | SVC       | -               | Supervisor Call.                                            |
| 1      | FLAG      |                 | Flag Trap.                                                  |
| 1      | BPT       |                 | Breakpoint Trap.                                            |
| 1      | ENTER     | [reg list],disp | Save registers and allocate stack frame (Enter Procedure).  |
| 1      | EXIT      | [reg list]      | Restore registers and reclaim stack frame (Exit Procedure). |
| 1      | RET       | disp            | Return from subroutine.                                     |
| 1      | RXP       | disp            | Return from external procedure call.                        |
| 1      | RETT      | disp            | Return from trap. (Privileged)                              |
| 1      | RETI      |                 | Return from interrupt. (Privileged)                         |

## **CPU REGISTER MANIPULATION**

| Format                          | Operation                                                                 | Operands                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>2<br>3<br>3<br>3<br>5 | Save<br>Restore<br>LPRi<br>Spri<br>Adjspi<br>Bispsri<br>Bicpsri<br>Setcfg | [reg list]<br>[reg list]<br>areg,gen<br>areg,gen<br>gen<br>gen<br>[option list] | Save General Purpose Registers.<br>Restore General Purpose Registers.<br>Load Dedicated Register. (Privileged if PSR or INTBASE)<br>Store Dedicated Register. (Privileged if PSR or INTBASE)<br>Adjust Stack Pointer.<br>Set selected bits in PSR. (Privileged if not Byte length)<br>Clear selected bits in PSR. (Privileged if not Byte length)<br>Set Configuration Register. (Privileged) |

# FLOATING POINT

| Format | Operation | Operands  | Description                                             |
|--------|-----------|-----------|---------------------------------------------------------|
| 11     | MOVf      | gen.gen   | Move a Floating Point value.                            |
| 9      | MOVLF     | gen,gen   | Move and shorten a Long value to Standard.              |
| 9      | MOVFL     | gen.gen   | Move and lengthen a Standard value to Long.             |
| 9      | MOVif     | gen.gen   | Convert any integer to Standard or Long Floating.       |
| 9      | ROUNDfi   | gen,gen   | Convert to integer by rounding.                         |
| 9      | TRUNCfi   | gen.gen   | Convert to integer by truncating, toward zero.          |
| 9      | FLOORfi   | gen,gen   | Convert to largest integer less than or equal to value. |
| 11     | ADDf      | gen,gen   | Add.                                                    |
| 11     | SUBf      | gen,gen   | Subtract.                                               |
| 11     | MULf      | gen,gen   | Multiply.                                               |
| 11     | DIVf      | gen,gen   | Divide.                                                 |
| 11     | CMPf      | gen,gen   | Compare.                                                |
| 11     | NEG       | gen,gen   | Negate.                                                 |
| 11     | ABSf      | gen,gen 🧭 | Take absolute value.                                    |
| 9      | LFSR      | aen       | Load FSR.                                               |
| 9      | SFSR      | ğen       | Store FSR.                                              |
|        |           |           |                                                         |

#### MEMORY MANAGEMENT

| Format | Operation | Operands                | Description                                    |
|--------|-----------|-------------------------|------------------------------------------------|
| 14     | LMR       | mreg.gen                | Load Memory Management Register. (Privileged)  |
| 14     | SMR       | mreg.gen                | Store Memory Management Register. (Privileged) |
| 14     | RDVAL     | gen                     | Validate address for reading. (Privileged)     |
| 14     | WRVAL     | gen                     | Validate address for writing. (Privileged)     |
| 8      | MOVSUi    | gen.gen                 | Move a value from Supervisor                   |
|        |           | <b>3</b> * , <b>3</b> * | Space to User Space. (Privileged)              |
| 8      | MOVUSi    | aen.aen                 | Move a value from User Space                   |
| -      |           | 3                       | to Supervisor Space. (Privileged)              |

## MISCELLANEOUS

| Format | Operation | Operands |
|--------|-----------|----------|
| 1      | NOP       |          |
| 1      | WAIT      |          |
| 1      | DIA       |          |

## Description

No Operation. Wait for interrupt. Diagnose. Single-byte "Branch to Self" for hardware breakpointing. Not for use in programming.

## CUSTOM SLAVE

| Format                                               | Operation                                                | Operands                                                       |
|------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------|
| 15.5                                                 | CCAL0c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL1c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL2c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL3c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV0c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV1c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV2c                                                   | gen,gen                                                        |
| 15.5                                                 | CCMPc                                                    | gen,gen                                                        |
| 15.1<br>15.1<br>15.1<br>15.1<br>15.1<br>15.1<br>15.1 | CCV0ci<br>CCV1ci<br>CCV2ci<br>CCV3ic<br>CCV4DQ<br>CCV5QD | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen |
| 15.1                                                 | LCSR                                                     | gen                                                            |
| 15.1                                                 | SCSR                                                     | gen                                                            |
| 15.0                                                 | CATST0                                                   | gen                                                            |
| 15.0                                                 | CATST1                                                   | gen                                                            |
| 15.0                                                 | LCR                                                      | creg,gen                                                       |
| 15.0                                                 | SCR                                                      | creg,gen                                                       |
|                                                      |                                                          |                                                                |

Custom Calculate.

Description

Custom Move.

Custom Compare. Custom Convert.

Load Custom Status Register. Store Custom Status Register. Custom Address/Test. (Privileged) (Privileged) Load Custom Register. (Privileged)

Store Custom Register. (Privileged)

## 3 Functional Description

### 3.1 POWER AND GROUNDING

The NS16032 requires a single 5-volt power supply, applied on pin 48 ( $V_{cc}$ ). See DC Specification Section.

Grounding connections are made on two pins. Logic Ground (GNDL, pin 24) is the common pin for on-chip logic, and Buffer Ground (GNDB, pin 25) is the common pin for the output drivers. For optimal noise immunity, it is recommended that GNDL be attached through a single conductor directly to GNDB, and that all other grounding connections be made only to GNDB, as shown below (Figure 3-1).

In addition to  $V_{cc}$  and Ground, the NS16032 CPU uses an internally-generated negative voltage. It is necessary to filter this voltage externally by attaching a pair of capacitors (Fig. 3-1) from the BBG pin to ground. Recommended values for these are:

- C1: 1 µF, Tantalum.
- C<sub>2</sub>: 1000 pF, low inductance. This should be either a disc or monolithic ceramic capacitor.



FIGURE 3-1. Recommended Supply Connections.

#### 3.2 CLOCKING

The NS 16032 inputs clocking signals from the NS 16201 Timing Control Unit (TCU), which presents two nonoverlapping phases of a single clock frequency. These phases are called PHI1 (pin 26) and PHI2 (pin 27). Their relationship to each other is shown in Figure 3-2. Each positive edge of PHI1 defines a transition in the timing state ("T-State") of the CPU. One T-State represents the execution of one microinstruction within the CPU, and/or one step of an external bus transfer. See the AC Specifications (Sec. 4) for complete specifications of PHI1 and PHI2.



FIGURE 3-2. Clock Timing Relationships.

As the TCU presents signals with very fast transitions, it is recommended that the conductors carrying PHI1 and PHI2 be kept as short as possible, and that they not be connected anywhere except from the TCU to the CPU and, if present, the MMU. A TTL Clock signal (CTTL) is provided by the TCU for all other clocking.

#### 3.3 RESETTING

The RST/ABT pin serves both as a Reset for on-chip logic and as the Abort input for Memory-Managed systems. For its use as the Abort Command, see Sec. 3.5.4.

The CPU may be reset at any time by pulling the RST/ ABT pin low for at least 64 clock cycles. Upon detecting a reset, the CPU terminates instruction processing, resets its internal logic, and clears the Program Counter (PC) and Processor Status Register (PSR) to all zeroes.

On application of power,  $\overrightarrow{RST}/\overrightarrow{ABT}$  must be held low for at least 50  $\mu$ sec after V<sub>cc</sub> is stable. This is to ensure that all on-chip voltages are completely stable before operation. Whenever a Reset is applied, it must also remain



FIGURE 3-3. Power-on Reset Requirements.

active for not less than 64 clock cycles. The trailing (positive-going) edge must occur while PHI1 is high, and no later than 10 ns before the PHI1 trailing edge. See Figures 3-3 and 3-4.

The NS16201 Timing Control Unit (TCU) provides circuitry to meet the Reset requirements of the NS16032 CPU. Figure 3-5a shows the recommended connections for a non-Memory-Managed system. Figure 3-5b shows the connections for a Memory-Managed system.

RESET SWITCH

(OPTIONAL)

Vcc

Vcc





FIGURE 3-5b. Recommended Reset Connections, Memory-Managed System.

#### 3.4 BUS CYCLES

RESET

EXTERNAL RESET (OPTIONAL)

The NS16032 CPU has a strap option which defines the Bus Timing Mode as either With or Without Address Translation. This section describes only bus cycles under the No Address Translation option. For details of the use of the strap and of bus cycles with address translation. see Sec. 3.5.

The CPU will perform a bus cycle for one of the following reasons:

- 1) To write or read data, to or from memory or a peripheral interface device. Peripheral input and output are memory-mapped in the NS16000 family.
- To fetch instructions into the eight-byte instruction queue. This happens whenever the bus would otherwise be idle and the queue is not already full.

- 3) To acknowledge an interrupt and allow external circuitry to provide a vector number, or to acknowledge completion of an interrupt service routine.
- 4) To transfer information to or from a Slave Processor.

In terms of bus timing, cases 1 through 3 above are identical. For timing specifications, see Sec. 4. The only external difference between them is the four-bit code placed on the Bus Status pins (ST0-ST3). Slave Processor cycles differ in that separate control signals are applied (Sec. 3.4.6).

The sequence of events in a non-Slave bus cycle is shown below in Figure 3-7 for a Read cycle and Figure 3-8 for a Write cycle. The cases shown assume that the selected memory or interface device is capable of communicating with the CPU at full speed. If it is not, then cycle extension may be requested through the RDY line (Sec. 3.4.1).

A full-speed bus cycle is performed in four cycles of the PHI1 clock signal, labeled T1 through T4. Clock cycles not associated with a bus cycle are designated Ti (for "Idle").

During T1, the CPU applies an address on pins AD0-AD15 and A16-A23. It also provides a low-going pulse on the ADS pin, which serves the dual purpose of informing external circuitry that a bus cycle is starting and of providing control to an external latch for demultiplexing Address bits 0-15 from the AD0-AD15 pins. See Figure 3-6. During this time also the status signals DDIN, indicating the direction of the transfer, and HBE, indicating whether the high byte (AD8-AD15) is to be referenced, become valid.

During T2 the CPU switches the Data Bus, AD0-AD15, to either accept or present data. Note that the signals A16-A23 remain valid, and need not be latched. It also starts the data strobe (DS), signalling the beginning of the data transfer. Associated signals from the NS16201 Timing Control Unit are also activated at this time: RD (Read Strobe) or WR (Write Strobe), TSO (Timing State Output, indicating that T2 has been reached) and DBE (Data Buffer Enable).

The T3 state provides for access time requirements, and it occurs at least once in a bus cycle. At the beginning of T3, on the rising edge of the PHI1 clock, the RDY (Ready) line is sampled to determine whether the bus cycle will be extended (Sec. 3.4.1).

If the CPU is performing a Read cycle, the Data Bus (AD0-AD15) is sampled at the falling edge of PHI2 of the last T3 state. See Timing Specification, Sec. 4. Data must, however, be held at least until the beginning of T4. DS and RD are guaranteed not to go inactive before this point, so the rising edge of either of them may safely be used to disable the device providing the input data.

The T4 state finishes the bus cycle. At the beginning of T4, the  $\overline{DS}$ ,  $\overline{RD}$  or  $\overline{WR}$ , and  $\overline{TSO}$  signals go inactive, and at the rising edge of PHI2,  $\overline{DBE}$  goes inactive, having provided for necessary data hold times. Addresses (and Data during Write cycles) remain valid from the CPU throughout T4. Note that the Bus Status lines (ST0-ST3) change at the beginning of T4, anticipating the following bus cycle (if any).



FIGURE 3-6. Bus Connections.



FIGURE 3-7. Read Cycle Timing.



#### 3.4.1 Cycle Extension

To allow sufficient strobe widths and access times for any speed of memory or peripheral device, the NS 16032 provides for extension of a bus cycle. Any type of bus cycle except a Slave Processor cycle can be extended.

In Figures 3-7 and 3-8, note that during T3 all bus control signals from the CPU and TCU are flat. Therefore, a bus cycle can be cleanly extended by causing the T3 state to be repeated. This is the purpose of the RDY (Ready) pin.

At the end of T2 on the falling edge of PHI 2, the RDY line is sampled by the CPU. If RDY is high, the next Tstates will be T3 and then T4, ending the bus cycle. If it is sampled low, then another T3 state will be inserted after the next T-state and the RDY line will again be sampled on the falling edge of PHI 2. Each additional T3 state after the first is referred to as a "wait state". See Figure 3-9. The RDY pin is driven by the NS16201 Timing Control Unit, which applies WAIT States to the CPU as requested on three sets of pins:

- 1) CWAIT (Continuous WAIT), which holds the CPU in WAIT states until removed.
- WAIT1, WAIT2, WAIT4, WAIT8 (Collectively WAITn), which may be given a four-bit binary value requesting a specific number of WAIT States from 0 to 15.
- PER (Peripheral), which inserts five additional WAIT states and causes the TCU to reshape the RD and WR strobes. This provides the setup and hold times required by most MOS peripheral interface devices.

Combinations of these various WAIT requests are both legal and useful. For details on their use, see the NS16201 Data Sheet.

Figure 3-10 illustrates a typical Read cycle, with two WAIT states requested through the TCU WAITn pins.



#### FIGURE 3-9. RDY Pin Timing.

### 3.4.2 Bus Status

The NS16032 CPU presents four bits of Bus Status information on pins ST0-ST3. The various combinations on these pins indicate why the CPU is performing a bus cycle, or, if it is idle on the bus, then why it is idle.

Referring to Figures 3-7 and 3-8, note that Bus Status leads the corresponding Bus Cycle, going valid one clock cycle before T1, and changing to the next state at T4. This allows the system designer to fully decode the Bus Status and, if desired, latch the decoded signals before ADS initiates the Bus Cycle.

The Bus Status pins are interpreted as a four-bit value, with ST0 the least significant bit. Their values decode as follows:

- 0000 The bus is idle because the CPU does not yet need access to the bus.
- 0001 The bus is idle because the CPU is executing the WAIT instruction.
- 0010 (Reserved for future use.)
- 0011 The bus is idle because the CPU is waiting for a Slave Processor to complete an instruction.
- 0100 Interrupt Acknowledge, Master. The CPU is performing a Read cycle. To acknowledge receipt of a Non-Maskable Interrupt (on NMI) it will read from address FFFF00<sub>16</sub>, but will ignore any data provided.

To acknowledge receipt of a Maskable Interrupt (on INT) it will read from address FFFE00<sub>16</sub>, expecting a vector number to be provided from the Master NS16202 Interrupt Control Unit. If the vectoring mode selected by the last SETCFG instruction was Non-Vectored, then the CPU will ignore the value it has read and will use a default vector instead, having assumed that no NS16202 is present. See Sec. 3.4.5.

- 0101 Interrupt Acknowledge, Cascaded. The CPU is reading a vector number from a Cascaded NS16202 Interrupt Control Unit. The address provided is the address of the NS16202 Hardware Vector register. See Sec. 3.4.5.
- 0110 End of Interrupt, Master. The CPU is performing a Read cycle to indicate that it is executing a Return from Interrupt (RETI) instruction. See Sec. 3.4.5.
- 0111 End of Interrupt, Cascaded. The CPU is reading from a Cascaded Interrupt Control Unit to indicate that it is returning (through RETI) from an interrupt service routine requested by that unit. See Sec. 3.4.5.
- 1000 Sequential Instruction Fetch. The CPU is reading the next sequential word from the instruction stream into the Instruction




Arrows on CWAIT, PER, WAITn indicate points at which the TCU samples. Arrows on AD0-AD15 and RDY indicate points at which the CPU samples.

Queue. It will do so whenever the bus would otherwise be idle and the queue is not already full.

1001-Non-Sequential Instruction Fetch.

The CPU is performing the first fetch of instruction code after the Instruction Queue is purged. This will occur as a result of any jump or branch, or any interrupt or trap, or execution of certain instructions.

- 1010 Data Transfer. The CPU is reading or writing an operand of an instruction.
- 1011 Read RMW Operand.

The CPU is reading an operand which will subsequently be modified and rewritten. If memory protection circuitry would not allow the following Write cycle, it must abort this cycle.

- 1100 Read for Effective Address Calculation. The CPU is reading information from memory in order to determine the Effective Address of an operand. This will occur whenever an instruction uses the Memory Relative or External addressing mode.
- 1101 Transfer Slave Processor Operand. The CPU is either transferring an instruction operand to or from a Slave Processor, or it is issuing the Operation Word of a Slave Processor instruction. See Sec. 3.9.1.
- 1110 Read Slave Processor Status.

The CPU is reading a Status Word from a Slave Processor. This occurs after the Slave Processor has signalled completion of an instruction. The transferred word tells the CPU whether a trap should be taken, and in some instructions it presents new values for the CPU Processor Status Register bits N, Z, L or F. See Sec. 3.9.1.

1111 - Broadcast Slave ID.

The CPU is initiating the execution of a Slave Processor instruction. The ID Byte (first byte of the instruction) is sent to all Slave Processors, one of which will recognize it. From this point the CPU is communicating with only one Slave Processor. See Sec. 3.9.1.

## 3.4.3 Data Access Sequences

The 24-bit address provided by the NS16032 is a byte address; that is, it uniquely identifies one of up to 16,777,216 eight-bit memory locations. An important feature of the NS16032 is that the presence of a 16-bit data bus imposes no restrictions on data alignment; any data item, regardless of size, may be placed starting at any memory address. The NS16032 provides a special control signal, High Byte Enable (HBE), which facilitates individual byte addressing on a 16-bit bus.

Memory is intended to be organized as two eight-bit banks, each bank receiving the word address (A1-A23) in parallel. One bank, connected to Data Bus pins AD0-AD7, is enabled to respond to even byte addresses; i.e., when the least significant address bit (A0) is low. The other bank, connected to Data Bus pins AD8-AD15, is enabled when HBE is low. See Figure 3-11.



FIGURE 3-11. Memory Interface.

Any bus cycle falls into one of three categories: Even Byte Access, Odd Byte Access, and Even Word Access. All accesses to any data type are made up of sequences of these cycles. Table 3-1 gives the states of A0 and HBE for each category.

#### Table 3-1. Bus Cycle Categories

| Category  | HBE | <b>A</b> 0 |
|-----------|-----|------------|
| Even Byte | . 1 | 0          |
| Odd Byte  | 0   | 1          |
| Even Word | 0   | 0          |
|           |     |            |

Accesses of operands requiring more than one bus cycle are performed sequentially, with no idle T-States separating them. The number of bus cycles required to transfer an operand depends on its size and its alignment (i.e., whether it starts on an even byte address or an odd byte address). Table 3-2 lists the bus cycle performed for each situation. For the timing of A0 and HBE see Sec. 3.4.

|             | · · · · · · |                                    |                         | Acc                | Table 3.2<br>cess Sequen | ces         |                                | •                              |
|-------------|-------------|------------------------------------|-------------------------|--------------------|--------------------------|-------------|--------------------------------|--------------------------------|
| Су          | /cle        | Туре                               | Add                     | ress               | HBE                      | <b>A</b> 0  | High Bus                       | Low Bus                        |
|             |             |                                    |                         | A. Odd W           | ord Access S             | equenc      | e.                             |                                |
|             |             |                                    |                         |                    |                          |             | BYTE                           | 1 BYTE0 ←A                     |
| 1<br>2      |             | Odd Byte<br>Even Byte              | <b>A</b><br><b>A</b> +1 |                    | 0<br>1                   | 1<br>0      | Byte 0<br>Don't Care           | Don't Care<br>Byte 1           |
|             |             |                                    | B.                      | Even Doul          | ble-Word Acc             | ess Se      | quence                         |                                |
|             |             |                                    |                         |                    | BYTE 3                   | ВҮТ         | E2 BYT                         | E1 BYTE0 -A                    |
| 1<br>2      |             | Even Word<br>Even Word             | A<br>A+2                |                    | 0<br>0                   | 0<br>0      | Byte 1<br>Byte 3               | Byte 0<br>Byte 2               |
|             |             |                                    | С.                      | Odd Doubl          | le-Word Acce             | ess Seq     | uence                          |                                |
|             |             |                                    |                         |                    | BYTE 3                   | BYT         | E2 BY                          | TE1 BYTE0 + A                  |
| 1<br>2<br>3 | •           | Odd Byte<br>Even Word<br>Even Byte | A<br>A+1<br>A+3         | •<br> <br><b>3</b> | 0<br>0<br>1              | 1<br>0<br>0 | Byte 0<br>Byte 2<br>Don't Care | Don't Care<br>Byte 1<br>Byte 3 |
|             |             |                                    | D.                      | Even Quad          | -Word Acces              | ss Sequ     | ience                          |                                |
|             | BYTE 7      | BYTE 6                             | BYTE 5                  | BYTE 4.            | BYTE 3                   | ВҮТ         | E2 BY                          | TE 1 BYTE 0 - A                |
| 1<br>2      |             | Even Word<br>Even Word             | A<br>A+2                | 2                  | 0<br>0                   | 0           | Byte 1<br>Byte 3               | Byte 0<br>Byte 2               |
| Ot          | her bus cy  | cles (instructio                   | n prefetch or           | slave) can o       | occur here.              |             |                                |                                |
| 4           |             | Even Word<br>Even Word             | A+4<br>A+6              | 3                  | 0<br>0                   | 0           | Byte 5<br>Byte 7               | Byte 4<br>Byte 6               |
|             |             |                                    | , E                     | Odd Quad           | Word Acces               | e Seau      | anca                           |                                |
|             | BYTE 7      | BYTE 6                             | BYTE 5                  | BYTE 4             | BYTE 3                   | BYT         | E 2 BY1                        |                                |
| 1<br>2      | L           | Odd Byte<br>Even Word              | A<br>A+1                |                    | 0                        | 1           | Byte 0<br>Byte 2               | Don't Care<br>Byte 1           |
| 3           |             | Even Byte                          | A+3                     |                    | 1                        | Ō           | Don't Care                     | Byte 3                         |
| Ot          | her bus cyc | cles (instructio                   | n prefetch or           | slave) can c       | occur here.              |             |                                |                                |
| 4<br>5      |             | Odd Byte<br>Even Word              | A+4                     |                    | 0                        | 1<br>0      | Byte 4<br>Byte 6               | Don't Care<br>Byte 5           |
| 6           |             | Even Byte                          | A+7                     |                    | 1                        | ŏ           | Don't Care                     | Byte 7                         |

#### 3.4.3.1 Bit Accesses

The Bit Instructions perform byte accesses to the byte containing the designated bit. The Test and Set Bit instruction (SBIT), for example, reads a byte, alters it, and rewrites it, having changed the contents of one bit.

#### 3.4.3.2 Bit Field Accesses

An access to a Bit Field in memory always generates a Double-Word transfer at the address containing the least significant bit of the field. The Double Word is read by an Extract instruction; an Insert instruction reads a Double Word, modifies it, and rewrites it.

#### 3.4.3.3 Extending Multiply Accesses

The Extending Multiply instruction (MEI) will return a result which is twice the size in bytes of the operands which it reads. If the multiplicand is in memory, the most-significant half of the result is written first (at the higher address), then the least-significant half. This is done in order to support retry if this instruction is aborted.

#### 3.4.4 Instruction Fetches

Instructions for the NS16032 CPU are "prefetched"; that is, they are input before being needed into the next available entry of the eight-byte Instruction Queue. The CPU performs two types of Instruction Fetch cycles: Sequential and Non-Sequential. These can be distinguished from each other by their differing status combinations on pins ST0-ST3 (Sec. 3.4.2). A Sequential Fetch will be performed by the CPU whenever the Data Bus would otherwise be idle and the Instruction Queue is not currently full. Sequential Fetches are always Even Word Read cycles (Table 3-1).

A Non-Sequential Fetch occurs as a result of any break in the normally sequential flow of a program. Any jump or branch instruction, a trap or an interrupt will cause the next Instruction Fetch cycle to be Non-Sequential. In addition, certain instructions flush the instruction queue, causing the next instruction fetch to display Non-Sequential status. Only the first bus cycle after a break displays Non-Sequential status, and that cycle is either an Even Word Read or an Odd Byte Read, depending on whether the destination address is even or odd.

#### 3.4.5 Interrupt Control Cycles

Activating the INT or NMI pin on the CPU will initiate one or more bus cycles whose purpose is interrupt control rather than the transfer of instructions or data. Execution of the Return from Interrupt instruction (RETI) will also cause Interrupt Control bus cycles. These differ from instruction or data transfers only in the status presented on pins ST0-ST3. All Interrupt Control cycles are singlebyte Read cycles.

This section describes only the Interrupt Control sequences associated with each interrupt and with the return from its service routine. For full details of the NS16032 interrupt structure, see Sec. 3.8.

|               |                         |                                          | Table<br>Interrupt S | 3-3<br>equences         | ;                 |                                    |                                                   |
|---------------|-------------------------|------------------------------------------|----------------------|-------------------------|-------------------|------------------------------------|---------------------------------------------------|
| Cycle         | Status                  | Address                                  | DDIN                 | HBE                     | <b>A</b> 0        | High Bus                           | Low Bus                                           |
| Interrupt A   | Acknowledge             | A. Non-                                  | Maskable Inter       | rupt Conț               | rol Sequ          | ences.                             |                                                   |
| 1             | 0100                    | FFFF00 <sub>16</sub>                     | 0                    | 1                       | 0                 | Don't Care                         | Don't Care                                        |
| Interrupt F   | Return                  |                                          |                      |                         |                   |                                    |                                                   |
| None: Per     | formed throug           | h Return from Trap                       | (RETT) instruc       | ction.                  |                   |                                    |                                                   |
|               |                         | B Non                                    | Vectored Inter       | runt Conti              | rol Seau          | ences                              |                                                   |
| Interrupt A   | aknowlodge              | B. Non                                   | -vectored inter      | rupt Cont               | 0,0040            |                                    |                                                   |
|               | O100                    | FFFF00                                   | 0                    | 1                       | 0                 | Don't Care                         | Don't Care                                        |
| · · · · · -   | 0100                    | 111 LOO <sub>16</sub>                    |                      |                         | Ū                 | Dontoale                           | Donteale                                          |
| Interrupt F   | teturn                  | ah Beturn from Tro                       | n (RETT) inst        | ruction                 |                   |                                    |                                                   |
| None: Per     | nomied tirrou(          | gii netuin nom na                        |                      | uction.                 |                   |                                    |                                                   |
|               |                         |                                          |                      |                         |                   |                                    |                                                   |
|               |                         | C. Vectore                               | d Interrupt Seq      | uences: N               | lon-Cas           | caded.                             |                                                   |
| Interrupt A   | Acknowledge             |                                          |                      |                         |                   |                                    |                                                   |
| 1             | 0100                    | FFFE00 <sub>16</sub>                     | 0                    | * <b>1</b>              | 0                 | Don't Care                         | Vector:<br>Range: 0-127                           |
| Interrupt F   | Return                  |                                          |                      |                         |                   |                                    |                                                   |
| 1             | 0110                    | FFFE00 <sub>16</sub>                     | 0                    | . 1                     | 0.                | Don't Care                         | Vector: Same as<br>in Previous Int.<br>Ack. Cycle |
|               |                         | D. Vecto                                 | ored Interrupt S     | Sequence                | s: Casca          | aded.                              |                                                   |
|               | Acknowledge             |                                          |                      |                         |                   |                                    |                                                   |
| 1             | 0100                    | FFFE00 <sub>16</sub>                     | 0                    | 1                       | 0                 | Don't Care                         | Cascade Index:<br>range -16 to -1                 |
|               |                         |                                          |                      |                         |                   |                                    |                                                   |
| (The CPL<br>2 | J here uses the<br>0101 | e Cascade Index to<br>Cascade<br>Address | find the Casca<br>0  | de Addres<br>1 or<br>0* | s.)<br>0 or<br>1* | Vector, range 0<br>half of Data Bu | -255; on appropriate<br>s for even/odd addres     |
|               | Poturn                  |                                          |                      |                         | 4 C.              | • .                                |                                                   |
| 1             | 0110                    | FFFE00 <sub>16</sub>                     | 0                    | 1                       | 0                 | Don't Care                         | Cascade Index:<br>same as in                      |
|               |                         |                                          |                      |                         |                   |                                    | previous Int.<br>Ack. Cycle                       |
| (The CPL      | J here uses the         | e Cascade Index to                       | find the Casca       | de Addres               | ss.)              |                                    |                                                   |
| 2             | 0111                    | Cascade<br>Address                       | 0                    | 1 or<br>0*              | 0 or<br>1*        | Don't Care                         | Don't Care                                        |
| *If the Casca | aded ICU Address i      | is Even (A0 is low), then                | the CPU applies H    | BE high and             | reads the v       | vector number from bi              | ts 0-7 of the Data Bus.                           |

If the cascaded ICO Address is Even (AU is low), then the CPO applies HBE light and reads the vector number from bits 8-15 of the Data Bus. The vector number may be in the range 0-255.

#### 3.4.6 Slave Processor Communication

In addition to its <u>use as</u> the Address Translation strap (Sec. 3.5.1), the  $\overline{AT}/\overline{SPC}$  pin is used as the data strobe for Slave Processor transfers. In this role, it is referred to as Slave Processor Control (SPC). In a Slave Processor bus cycle, data is transferred on the Data Bus (ADO-AD15), and the least significant two bits of CPU cycle status (ST0-ST1) are monitored by each Slave Processor in order to determine the type of transfer being performed.  $\overline{SPC}$  is bidirectional, but is driven by the CPU during all Slave Processor bus cycles. See Sec. 3.9 for full protocol sequences.



FIGURE 3-12. Slave Processor Connections.



NOTE:

(1) CPU samples Data Bus here.

(2) Slave Processor samples CPU Status here.

(3) DBE and all other NS16201 TCU bus signals remain inactive because no ADS pulse is received from the CPU.

FIGURE 3-13. CPU Read from Slave Processor.

#### 3.4.6.1 Slave Processor Bus Cycles

A Slave Processor bus cycle always takes exactly two clock cycles, labelled T1 and T4 (see Figures 3-13 and 3-14). During a Read cycle, SPC is activated at T1, data is sampled at T4, and SPC is removed. The Cycle Status pins lead the cycle by one clock period, and are sampled at the leading edge of SPC. During a Write cycle, the <u>CPU</u> applies data and activates SPC at T1, removing SPC at T4. The <u>Slave</u> Processor latches status on the leading edge of SPC and latches data on the trailing edge.

Since the CPU does not pulse the Address Strobe (ADS), no bus signals are generated by the NS16201 Timing Control Unit. The direction of a transfer is deter-

mined by the sequence ("protocol") established by the instruction under execution; but the CPU indicates the direction on the DDIN pin for hardware debugging purposes.

## 3.4.6.2 Operand Transfer Sequences

A Slave Processor operand is transferred in one or more Slave bus cycles. A Byte operand is transferred on the least-significant byte of the Data Bus (AD0-AD7), and a Word operand is transferred on the entire bus. A Double Word is transferred in a consecutive pair of bus cycles, least-significant word first. A Quad Word is transferred in two pairs of Slave cycles, with other bus cycles possibly occurring between them. The word order is from least-significant word to most-significant.



#### NOTE:

(1) Arrows indicate points at which the Slave Processor samples.

(2) DBE, being provided by the NS16201 TCU, remains inactive due to the fact that no pulse is presented on ADS. TCU signals RD, WR and TSO also remain inactive.

FIGURE 3-14. CPU Write to Slave Processor.

## 3.5 MEMORY MANAGEMENT OPTION

The NS16032 CPU, in conjunction with the NS16082 Memory Management Unit (MMU), provides full support for address translation, memory protection, and memory allocation techniques up to and including Virtual Memory.

## 3.5.1 Address Translation Strap

The Bus Interface Control section of the NS16032 CPU has two bus timing modes: With or Without Address Translation. The mode <u>of operation</u> is selected by the CPU by sampling the AT/SPC (Address Translation/ Slave Processor Control) <u>pin</u> on the rising edge of the RST (Reset) pulse. If AT/SPC is sampled as high, the bus timing is as previously described in Sec. 3.4. If it is sampled as low, two changes occur:

- 1) An extra clock cycle, Tmmu, is inserted into all bus cycles except Slave Processor transfers.
- The DS/FLT pin changes in function from a Data Strobe output (DS) to a Float Command input (FLT).

The NS16082 MMU will itself pull the CPU  $\overline{AT}/\overline{SPC}$  pin low when it is reset, but this pin may be left floating in non-Memory-Managed systems.

Note that the Address Translation strap does not specifically declare the presence of an NS16082 MMU, but



FIGURE 3-15. Read Cycle with Address Translation (CPU Action).

only the presence of external address translation circuitry. MMU instructions will still trap as being undefined unless the SETCFG (Set Configuration) instruction is executed to declare the MMU instruction set valid. See Sec. 2.1.3.

## 3.5.2 Translated Bus Timing

Figures 3-15 and 3-16 illustrate the CPU activity during a Read cycle and a Write cycle in Address Translation mode. The additional T-State, Timmu, is inserted between T1 and T2. During this time the CPU places AD0-AD15 and A16-A23 into the TRI-STATE® mode, allowing the MMU to assert the translated address and issue the physical address strobe PAV. T2 through T4 of the cycle are identical to their counterparts without Address Translation, with the exception that the CPU Address lines A16-A23 remain in the TRI-STATE condition. This allows the MMU to continue asserting the translated address on those pins.

Figures 3-17 and 3-18 show a Read cycle and a Write cycle as generated by the 16032/16082/16201 group. Note that with the CPU  $\overline{\text{ADS}}$  signal going only to the MMU, and with the MMU PAV signal substituting for  $\overline{\text{ADS}}$  everywhere else, Timu through T4 look exactly like T1 through T4 in a non-Memory-Managed system. For the connection diagram, see Appendix B.



FIGURE 3-16. Write Cycle with Address Translation (CPU Action).









## 3.5.3 The FLT (Float) Pin

In Address Translation mode, the DS/FLT pin is treated as the input command FLT (Float). Activating FLT during Tmmu causes the CPU to wait longer than Tmmu for address translation and validation. This feature is used occasionally by the NS 16082 MMU in order to update its internal translation cache from page tables in memory, or to update certain status bits within them.

Figure 3-19 shows the effects of FLT. Upon sampling FLT low, late in Tmmu, the CPU enters idle T-States (Tf) during which it:

- 1) Sets AD0-AD15, A16-A23 and DDIN to the TRI-STATE condition ("floating").
- 2) Sets HBE low.
- Suspends further internal processing of the current instruction. This ensures that the current instruction remains abortable with retry. (See RST/ABT description, Sec. 3.5.4.)

Note that the AD0-AD15 pins may be briefly asserted during the first idle T-State. The above conditions remain in effect until FLT again goes high. See the Timing Specifications, Sec. 4.

\*





#### 3.5.4 Aborting Bus Cycles

The RST/ABT pin, apart from its Reset function (Sec. 3.3), also serves as the means to "abort", or cancel, a bus cycle and the instruction, if any, which initiated it. An Abort request is distinguished from a Reset in that the RST/ABT pin is held active for only one clock cycle.

If RST/ABT is pulled low during Tmmu or Tf, this signals that the cycle must be aborted. The CPU itself will enter T2 and then Ti, thereby terminating the cycle. Since it is the MMU PAV signal which triggers a physical cycle, the rest of the system remains unaware that a cycle was even started.

The NS16082 MMU will abort a bus cycle for either of two reasons:

- The CPU is attempting to access a virtual address which is not currently resident in physical memory. The referenced page must be brought into physical memory from mass storage to make it accessible to the CPU.
- The CPU is attempting to perform an access which is not allowed due to the protection level assigned to that page.

When a bus cycle is aborted by the MMU, the instruction which caused it to occur is also aborted in such a manner that it is guaranteed re-executable later. Due to the NS16000 Family instruction set definition and its implementation in the NS16032 CPU, the only information which is changed irrecoverably by such partly-executed instructions is information which does not affect their re-execution.

#### 3.5.4.1 The Abort Interrupt

Upon aborting an instruction, the CPU immediately performs an interrupt through the ABT vector in the Interrupt Table (see Sec. 3.8). The Return Address pushed on the Interrupt Stack is the address of the aborted instruction, such that a Return from Trap (RETT) instruction will automatically retry it.

The one exception to this sequence occurs if the aborted bus cycle was an instruction prefetch. If so, it is not yet certain that the aborted prefetched code is to be executed. Instead of causing an interrupt, the CPU only aborts the bus cycle, and stops prefetching. If the information in the Instruction Queue runs out, meaning that the instruction will actually be executed, the ABT interrupt will occur, in effect aborting the instruction which was being fetched.

#### 3.5.4.2 Hardware Considerations

In order to guarantee instruction retry, certain rules must be followed in applying an Abort to the CPU. These rules are followed by the NS16082 Memory Management Unit.

- If FLT has not been applied to the CPU, the Abort pulse must occur during or before Tmmu. See the Timing Specifications, Figure 4-22.
- If FLT has been applied to the CPU, the Abort pulse must be applied before the T-State in which FLT goes inactive. The CPU will not actually respond to the Abort command until FLT is removed. See Figure 4-23.
- 3) No bus cycle may be aborted which is the Write half of a Read-Modify-Write operand access. The CPU guarantees that this will never be necessary for Memory Management functions by applying a special RMW status (Status Code 1011) during the Read half of the access. When the CPU presents RMW status, that cycle must be aborted if it would be illegal to write to any of the accessed addresses.

If RST/ABT is pulsed at any time other than as indicated above, it will abort either the instruction currently under execution or the next instruction and will act as a very high-priority interrupt. However, the program which was running at the time is not guaranteed recoverable, and should be terminated.

#### 3.6 BUS ACCESS CONTROL

The NS16032 CPU has the capability of relinquishing its access to the bus upon request from a DMA device or another CPU. This capability is implemented on the HOLD (Hold Request) and HLDA (Hold Acknowledge) pins. By asserting HOLD low, an external device requests access to the bus. On receipt of HLDA from the CPU, the device may perform bus cycles, as the CPU at this point has set the AD0-AD15, A16-A23, ADS, DDIN and HBE pins to the TRI-STATE\* condition. To return control of the bus to the CPU, the device sets HOLD inactive, and the CPU acknowledges return of the bus by setting HLDA inactive.

How quickly the CPU releases the bus depends on whether it is idle on the bus at the time the HOLD request is made, as the CPU must always complete the current bus cycle. Figure 3-20 shows the timing sequence when the CPU is idle. In this case, the CPU grants the bus during the immediately following clock cycle. Figure 3-21 shows the sequence if the CPU is using the bus at the time that the HOLD request is made. If the request is made during or before the clock cycle shown (two clock cycles before T4), the CPU will release the bus during the clock cycle following T4. If the request occurs closer to T4, the CPU may already have decided to initiate another bus cycle. In that case it will not grant the bus until after the next T4 state. Note that this situation will also occur if the CPU is idle on the bus but has initiated a bus cycle internally.

In a Memory-Managed system, the HLDA signal is connected in a daisy-chain through the NS16082, such that the MMU can release the bus if it is using it.





T2 OR T3 Ti OR T1 тз Т4 Ti Ti Ti Ti PHI 1 PHI 2 HOLD ₩ HLDA Ⅎᠶ AFFECTED SIGNALS ADS 55 DS ∯ DDIN NEXT VALID ·}} HBE ∯ VALID NEXT NEXT ADDR ╧ AD0-AD15 ᢢ VALID A16-A23 VALID NEXT STATUS STO-ST3 TL/C/5490-32 FIGURE 3-21. HOLD Timing, Bus Initially Not Idle.

## 3.7 INSTRUCTION STATUS

In addition to the four bits of Bus Cycle status (ST0-ST3), the NS16032 CPU also presents Instruction Status information on three separate pins. These pins differ from ST0-ST3 in that they are synchronous to the CPU's internal instruction execution section rather than to its bus interface section.

**PFS** (Program Flow Status) is pulsed low as each instruction begins execution. It is intended for debugging purposes, and is used that way by the NS 16082 Memory Management Unit.

U/S originates from the U bit of the Processor Status Register, and indicates whether the CPU is currently running in User or Supervisor mode. It is sampled by the MMU for mapping, protection and debugging purposes. Although it is not synchronous to bus cycles, there are guarantees on its validity during any given bus cycle. See the Timing Specifications, Figure 4-21.

ILO (Interlocked Operation) is activated during an SBITI (Set Bit, Interlocked) or CBITI (Clear Bit, Interlocked) instruction. It is made available to external bus arbitration circuitry in order to allow these instructions to implement the semaphore primitive operations for multiprocessor communication and resource sharing. As with the  $U/\overline{S}$  pin, there are guarantees on its validity during the operand accesses performed by the instructions. See the Timing Specification Section, Figure 4-19.

## 3.8 NS16032 INTERRUPT STRUCTURE

INT, on which maskable interrupts may be requested,

NMI, on which non-maskable interrupts may be requested, and RST/ABT, which may be used to abort a bus cycle and any associated instruction. It generates an interrupt request if an instruction was aborted. See Sec. 3.5.4.

In addition, there is a set of internally-generated "traps" which cause interrupt service to be performed as a result either of exceptional conditions (e.g., attempted division by zero) or of specific instructions whose purpose is to cause a trap to occur (e.g., the Supervisor Call instruction).

## 3.8.1 General Interrupt/Trap Sequence

Upon receipt of an interrupt or trap request, the CPU goes through four major steps:

- 1) Adjustment of Registers.
  - Depending on the source of the interrupt or trap, the CPU may restore and/or adjust the contents of the Program Counter (PC), the Processor Status Register (PSR) and the currently-selected Stack Pointer (SP). A copy of the PSR is made, and the PSR is then set to reflect Supervisor Mode and selection of the Interrupt Stack.
- Saving Processor Status. The PSR copy is pushed onto the Interrupt Stack as a 16-bit quantity.
- Vector Acquisition.
   A Vector is either obtained from the Data Bus or is supplied by default.
- 4) Service Call.

The Vector is used as an index into the Interrupt Dispatch Table, whose base address is taken from the CPU Interrupt Base (INTBASE) Register. See Figure 3-22. A 32-bit External Procedure Descriptor is read from the table entry, and an External Procedure Call is performed using it. The MOD Register (16 bits) and Program Counter (32 bits) are pushed on the Interrupt Stack.



This process is illustrated in Figure 3-23, from the viewpoint of the programmer.

Full sequences of events in processing interrupts and traps may be found as follows:

Interrupt on INT or NMI pin: Abort Interrupt: Traps (except Trace): Trace Trap: Sec. 3.8.7.1. Sec. 3.8.7.4. Sec. 3.8.7.2. Sec. 3.8.7.3.



148

#### 3.8.2 Interrupt/Trap Return

To return control to an interrupted program, one of two instructions is used. The RETT (Return from Trap) instruction (Figure 3-24) restores the PSR, MOD, PC and SB registers to their previous contents and, since traps are often used deliberately as a call mechanism for Supervisor Mode procedures, it also discards a specified number of bytes from the original stack as surplus parameter space. RETT is used to return from any trap or interrupt except the Maskable Interrupt. For this, the RETI (Return from Interrupt) instruction is used, which also informs any external Interrupt Control Units that interrupt service has completed. Since interrupts are generally asynmeters. See Figure 3-25.

## 3.8.3 Maskable Interrupts (The INT Pin)

The INT pin is a level-sensitive input. A continuous low

level is allowed for generating multiple interrupt requests. The input is maskable, and is therefore enabled to generate interrupt requests only while the Processor Status Register I bit is set. The I bit is automatically cleared during service of an INT, NMI or Abort request, and is restored to its original setting upon return from the interrupt service routine via the RETT or RETI instruction.

The INT pin may be configured via the SETCFG instruction as either Non-Vectored (CFG Register bit I = 0) or Vectored (bit I = 1).

#### 3.8.3.1 Non-Vectored Mode

In the Non-Vectored mode, an interrupt request on the INT pin will cause an Interrupt Acknowledge bus cycle, but the CPU will ignore any value read from the bus and use instead a default vector of zero. This mode is useful for small systems in which hardware interrupt prioritization is unnecessary.



#### FIGURE 3-24. Return from Trap (RETT n) Instruction Flow.



## FIGURE 3-25. Return from Interrupt (RETI) Instruction Flow.

## 3.8.3.2 Vectored Mode: Non-Cascaded Case

In the Vectored mode, the CPU uses an NS16202 Interrupt Control Unit (ICU) to prioritize up to 16 interrupt requests. Upon receipt of an interrupt request on the INT pin, the CPU performs an "Interrupt Acknowledge, Master" bus cycle (Sec. 3.4.2) reading a vector value from the low-order byte of the Data Bus. This vector is then used as an index into the Dispatch Table in order to find the External Procedure Descriptor for the proper interrupt service procedure. The service procedure eventually returns via the Return from Interrupt (RETI) instruction, which performs an End of Interrupt bus cycle, informing the ICU that it may re-prioritize any interrupt ber again, which the CPU uses to determine whether it needs also to inform a Cascaded ICU (see below).

In a system with only one ICU (16 levels of interrupt), the vectors provided must be in the range of 0 through 127; that is, they must be positive numbers in eight bits. By providing a negative vector number, an ICU flags the interrupt source as being a Cascaded ICU (see below).

## 3.8.3.3 Vectored Mode: Cascaded Case

In order to allow up to 256 levels of interrupt, provision is made both in the CPU and in the NS16202 Interrupt Control Unit (ICU) to transparently support cascading. Figure 3-27, shows a typical cascaded configuration. Note that the Interrupt output from a Cascaded ICU goes to an Interrupt Request input of the Master ICU, which is the only ICU which drives the CPU INT pin.

In a system which uses cascading, two tasks must be performed upon initialization:

1) For each Cascaded ICU in the system, the Master ICU must be informed of the line number (0 to 15) on which it receives the cascaded requests.

2) A Cascade Table must be established in memory. The Cascade Table is located in a NEGATIVE direction from the location indicated by the CPU Interrupt Base (INTBASE) Register. Its entries are 32-bit addresses, pointing to the Vector Registers of each of up to 16 Cascaded ICUs.

Figure 3-22 illustrates the position of the Cascade Table. To find the Cascade Table entry for a Cascaded ICU, take its Master ICU line number (0 to 15) and subtract 16 from it, giving an index in the range -16 to -1. Multiply this value by 4, and add the resulting negative number to the contents of the INTBASE Register The 32-bit entry at this address must be set to the address of the Hardware Vector Register of the Cascaded ICU. This is referred to as the "Cascade Address."

Upon receipt of an interrupt request from a Cascaded ICU, the Master ICU interrupts the CPU and provides the negative Cascade Table index instead of a (positive) vector number. The CPU, seeing the negative value, uses it as an index into the Cascade Table and reads the Cascade Address from the referenced entry. Applying this address, the CPU performs an "Interrupt Acknowledge, Cascaded" bus cycle (Sec. 3.4.2), reading the final vector value. This vector is interpreted by the CPU as an unsigned byte, and can therefore be in the range of 0 through 255.

In returning from a Cascaded interrupt, the service procedure executes the Return from Interrupt (RETI) instruction, as it would for any Maskable Interrupt. The CPU performs an "End of Interrupt, Master" bus cycle (Sec. 3.4.2), whereupon the Master ICU again provides the negative Cascade Table index. The CPU, seeing a negative value, uses it to find the corresponding Cascade Address from the Cascade Table. Applying this address, it performs an "End of Interrupt, Cascaded" bus cycle (Sec. 3.4.2), informing the Cascaded ICU of the completion of the service routine. The byte read from the Cascaded ICU is discarded.



FIGURE 3-26. Interrupt Control Unit Connections (16 Levels).



FIGURE 3-27. Cascaded Interrupt Control Unit Connections.

## 3.8.4 Non-Maskable Interrupt (The NMI Pin)

The Non-Maskable Interrupt is triggered whenever a falling edge is detected on the NMI pin. The CPU performs an "Interrupt Acknowledge, Master" bus cycle (Sec. 3.4.2) when processing of this interrupt actually begins. The Interrupt Acknowledge cycle differs from that provided for Maskable Interrupts in that the address presented is FFFF00<sub>16</sub>. The vector value used for the Non-Maskable Interrupt is taken as 1, regardless of the value read from the bus.

The service procedure returns from the Non-Maskable Interrupt using the Return from Trap (RETT) instruction. No special bus cycles occur on return.

For the full sequence of events in processing the Non-Maskable Interrupt, see Sec. 3.8.7.1.

## 3.8.5 Traps

A trap is an internally-generated interrupt request caused as a direct and immediate result of the execution of an instruction. The Return Address pushed by any trap except Trap (TRC) below is the address of the first byte of the instruction during which the trap occurred. Traps do not disable interrupts, as they are not associated with external events. Traps recognized by NS16032 CPU are:

**Trap (FPU):** An exceptional condition was detected by the NS16081 Floating Point Unit or another Slave Processor during the execution of a Slave Instruction. This trap is requested via the Status Word returned as part of the Slave Processor Protocol (Sec. 3.9.1).

152

Trap (ILL): Illegal operation. A privileged operation was attempted while the CPU was in User Mode (PSR bit U = 1).

Trap (SVC): The Supervisor Call (SVC) instruction was executed.

Trap (DVZ): An attempt was made to divide an integer by zero. (The FPU trap is used for Floating Point division by zero.)

Trap (FLG): The FLAG instruction detected a "1" in the CPU PSR F bit.

Trap (BPT): The Breakpoint (BPT) instruction was executed.

Trap (TRC): The instruction just completed is being traced. See below.

Trap (UND): An undefined opcode was encountered by the CPU.

A special case is the Trace Trap (TRC), which is enabled by setting the T bit in the Processor Status Register (PSR). At the beginning of each instruction, the T bit is copied into the PSR P (Trace "Pending") bit. If the P bit is set at the end of an instruction, then the Trace Trap is activated. If any other trap or interrupt request is made during a traced instruction, its entire service procedure is allowed to complete before the Trace Trap occurs. Each interrupt and trap sequence handles the P bit for proper tracing, guaranteeing one and only one Trace Trap per instruction, and guaranteeing that the Return Address pushed during a Trace Trap is always the address of the next instruction to be traced.

## 3.8.6 Prioritization

The NS16032 CPU internally prioritizes simultaneous interrupt and trap requests as follows:

- 1) Traps other than Trace
  - (Highest priority)
- 2) Abort
- 3) Non-Maskable Interrupt 4) Maskable Interrupts
- 5) Trace Trap

(Lowest priority)

## 3.8.7 Interrupt/Trap Sequences: Detailed Flow

For purposes of the following detailed discussion of interrupt and trap service sequences, a single sequence called "Service" is defined in Figure 3-28. Upon detecting any interrupt request or trap condition, the CPU first performs a sequence dependent upon the type of interrupt or trap. This sequence will include pushing the Processor Status Register and establishing a Vector and a Return Address. The CPU then performs the Service sequence.

For the sequence followed in processing either Maskable or Non-Maskable interrupts (on the INT or NMI pins, respectively), see Sec. 3.8.7.1. For Abort interrupts, see Sec. 3.8.7.4. For the Trace Trap, see Sec. 3.8.7.3, and for all other traps see Sec. 3.8.7.2.

## 3.8.7.1 Maskable/Non-Maskable Interrupt Sequence

This sequence is performed by the CPU when the NMI pin receives a falling edge, or the INT pin becomes active with the PSR I bit set. The interrupt sequence begins either at the next instruction boundary or, in the case of the String instructions, at the next interruptible point during its execution.

- 1. If a String instruction was interrupted and not yet completed:
  - a. Clear the Processor Status Register P bit.
  - b. Set "Return Address" to the address of the first byte of the interrupted instruction.

Otherwise, set "Return Address" to the address of the next instruction.

- 2. Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, T, P and I.
- 3. If the interrupt is Non-Maskable:
  - a. Read a byte from address FFFF00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2). Discard the byte read.
  - b. Set "Vector" to 1.
  - c. Go to Step 8.
- 4. If the interrupt is Non-Vectored:
  - a. Read a byte from address FFFF00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2). Discard the byte read.
  - b. Set "Vector" to 0.
  - c. Go to Step 8.
- 5. Here the interrupt is Vectored. Read "Byte" from address FFFE00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2).
- 6. If "Byte"  $\geq$  0, then set "Vector" to "Byte" and go to Step 8.
- 7. If "Byte" is in the range 16 through 1, then the interrupt source is Cascaded. (More negative values are reserved for future use.) Perform the followina:
  - Read the 32-bit Cascade Address from memory. The address is calculated as INTBASE +4\* Byte.
  - b. Read "Vector," applying the Cascade Address just read and Status Code 0101 (Interrupt Acknowledge, Cascaded: Section 3.4.2).
- 8. Push the PSR copy (from Step 2) onto the Interrupt Stack as a 16-bit value.
- 9. Perform Service (Vector, Return Address), Figure 3-28.

Service (Vector, Return Address):

1) Push MOD Register onto the Interrupt Stack as a 16-bit value. (The PSR has already been pushed as a 16-bit value.)

2) Push the Return Address onto the Interrupt Stack as a 32-bit quantity.

3) Read the 32-bit External Procedure Descriptor from the Interrupt Dispatch Table: address is Vector\*4 + INTBASE Register contents.

4) Move the Module field of the Descriptor into the MOD Register.

5) Read the new Static Base pointer from the memory address contained in MOD, placing it into the SB Register.

6) Read the Program Base pointer from memory address MOD+8, and add to it the Offset field from the Descriptor, placing the result in the Program Counter.

TL/C/5490-39

FIGURE 3-28. Service Sequence. Invoked during all interrupt/trap sequences.

## 3.8.7.2 Trap Sequence: Traps Other Than Trace

- Restore the currently selected Stack Pointer and the Processor Status Register to their original values at the start of the trapped instruction.
- Set "Vector" to the value corresponding to the trap type.

| Vector = 3. |
|-------------|
| Vector = 4. |
| Vector = 5. |
| Vector = 6. |
|             |

- FLG: Vector = 7.
- BPT: Vector = 8.
- UND: Vector = 10.
- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, P and T.
- Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 5) Set "Return Address" to the address of the first byte of the trapped instruction.
- 6) Perform Service (Vector, Return Address), Figure 3-28.

## 3.8.7.3 Trace Trap Sequence

- 1) In the Processor Status Register (PSR), clear the P bit.
- 2) Copy the PSR into a temporary register, then clear PSR bits S, U and T.
- 3) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 4) Set "Vector" to 9.
- 5) Set "Return Address" to the address of the next instruction.
- 6) Perform Service (Vector, Return Address), Figure 3-28.

## 3.8.7.4 Abort Sequence

- Restore the currently selected Stack Pointer to its original contents at the beginning of the aborted instruction.
- 2) Clear the PSR P bit.
- 3) Copy the PSR into a temporary register, then clear PSR bits S, U, T and I.
- 4) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 5) Set "Vector" to 2.
- 6) Set "Return Address" to the address of the first byte of the aborted instruction.
- 7) Perform Service (Vector, Return Address), Figure 3-28.

## 3.9 SLAVE PROCESSOR INSTRUCTIONS

The NS16032 CPU recognizes three groups of instructions as being executable by external Slave Processors:

Floating Point Instruction Set

#### Memory Management Instruction Set Custom Instruction Set

Each Slave Instruction Set is validated by a bit in the Configuration Register (Sec. 2.1.3). Any Slave Instruction which does not have its corresponding Configuration Register bit set will trap as undefined, without any Slave Processor communication attempted by the CPU. This allows software simulation of a non-existent Slave Processor.

#### 3.9.1 Slave Processor Protocol

Slave Processor instructions have a three-byte Basic Instruction field, consisting of an ID Byte followed by an Operation Word. The ID Byte has three functions:

- 1) It identifies the instruction as being a Slave Processor instruction.
- 2) It specifies which Slave Processor will execute it.
- 3) It determines the format of the following Operation Word of the instruction.

Upon receiving a Slave Processor instruction, the CPU initiates the sequence outlined in Figure 3-29. While applying Status Code 1111 (Broadcast ID, Sec. 3.4.2), the CPU transfers the ID Byte on the least-significant half of the Data Bus (AD0-AD7). All Slave Processor input this byte and decode it. The Slave Processor selected by the ID Byte is activated, and from this point the CPU is communicating only with it. If any other slave protocol was in progress (e.g., an aborted Slave instruction), this transfer cancels it.

The CPU next sends the Operation Word while applying Status Code 1101 (Transfer Slave Operand, Sec. 3.4.2). Upon receiving it, the Slave Processor decodes it, and at this point both the CPU and the Slave Processor are aware of the number of operands to be transferred and their sizes. The operation Word is swapped on the Data Bus; that is, bits 0-7 appear on pins AD8-AD15 and bits 8–15 appear on pins AD0-AD7.

Using the Addressing Mode fields within the Operation Word, the CPU starts fetching operands and issuing them to the Slave Processor. To do so, it references any Addressing Mode extensions which may be appended to the Slave Processor instruction. Since the CPU is

|      |        | Status Combinations:                                                                   |
|------|--------|----------------------------------------------------------------------------------------|
|      |        | Send ID (ID): Code 1111<br>Xfer Operand (OP): Code 1101<br>Read Status (ST): Code 1110 |
| Step | Status | Action                                                                                 |
| 1 .  | ID     | CPU Send ID Byte.                                                                      |
| 2    | OP     | CPU Sends Operation Word.                                                              |
| 3    | OP     | CPU Sends Required Operands.                                                           |
| 4    | .—     | Slave Starts Execution. CPU Pre-fetches.                                               |
| 5    | -      | Slave Pulses SPC Low.                                                                  |
| 6    | ST     | CPU Reads Status Word. (Trap? Alter Flags?)                                            |
| 7    | OP     | CPU Reads Results (If Any).                                                            |

FIGURE 3-29. Slave Processor Protocol.

solely responsible for memory accesses, these extensions are not sent to the Slave processor. The Status Code applied is 1101 (Transfer Slave Processor Operand, Sec. 3.4.2).

After the CPU has issued the last operand, the Slave Processor starts the actual execution of the instruction. Upon completion, it will signal the CPU by pulsing SPC low. To allow for this, and for the Address Translation strap function, AT/SPC is normally held high only by an internal pull-up device of approximately 5K ohms.

While the Slave Processor is executing the instruction, the CPU is free to prefetch instructions into its queue. If it fills the queue before the Slave Processor finishes, the CPU will wait, applying Status Code 0011 (Waiting for Slave, Sec. 3.4.2).

Upon receiving the pulse on SPC, the CPU uses SPC to read a Status Word from the Slave Processor, applying Status Code 1110 (Read Slave Status, Sec. 3.4.2). This word has the format shown in Figure 3-30. If the Q bit ("Quit", Bit 0) is set, this indicates that an error was detected by the Slave Processor. The CPU will not continue the protocol, but will immediately trap through the FPU vector in the Interrupt Table. Certain Slave Processor the Status Word.

The last step in the protocol is for the CPU to read a result, if any, and transfer it to the destination. The Read cycles from the Slave Processor are performed by the CPU while applying Status Code 1101 (Transfer Slave Operand, Sec. 3.4.2).

An exception to the protocol above is the LMR (Load Memory Management Register) instruction, and a corresponding Custom Slave instruction (LCR: Load Custom Register). In executing these instructions, the protocol ends after the CPU has issued the last operand. The CPU does not wait for an acknowledgement from the Slave Processor, and it does not read status.

## 3.9.2 Floating Point Instructions

Table 3-4 gives the protocols followed for each Floating Point instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see Appendix A.

The Operand class columns give the Access Class for each general operand, defining how the addressing modes are interpreted (see Programmer's Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating Point Unit by the CPU. "D" indicates a 32-bit Double Word. "i" indicates that the instruction specifies an integer size for the operand (B = Byte, W = Word, D = Double Word). "f" indicates that the instruction specifies a Floating Point size for the operand (F = 32-bit Standard Floating, L = 64-bit Long Floating).

The Returned Value Type and Destination column gives the size of any returned value and where the CPU places it. The PSR Bits Affected column indicates which PSR bits, if any, are updated from the Slave Processor Status Word (Figure 3-30).

|                               |                                      | -                                |                     |                     |                                                      |                              |
|-------------------------------|--------------------------------------|----------------------------------|---------------------|---------------------|------------------------------------------------------|------------------------------|
| Mnemonic                      | Operand 1<br>Class                   | Operand 2<br>Class               | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value Type and Dest.                        | PSR Bits<br>Affected         |
| ADDf<br>SUBf<br>MULf<br>DIVf  | read.f<br>read.f<br>read.f<br>read.f | rmw.f<br>rmw.f<br>rmw.f<br>rmw.f | f<br>f<br>f<br>f    | f<br>f<br>f         | f to Op. 2<br>f to op. 2<br>f to Op. 2<br>f to Op. 2 | none<br>none<br>none<br>none |
| MOVf<br>ABSf<br>NEGf          | read.f<br>read.f<br>read.f           | write.f<br>write.f<br>write.f    | f<br>f "<br>f       | N/A<br>N/A<br>N/A   | f to Op. 2<br>f to Op. 2<br>f to Op. 2               | none<br>none<br>none         |
| CMPf                          | read.f                               | read.f                           | f                   | f                   | N/A                                                  | N,Z,L                        |
| FLOORfi<br>TRUNCfi<br>ROUNDfi | read.f<br>read.f<br>read.f           | write.i<br>write.i<br>write.i    | f<br>f<br>f         | N/A<br>N/A<br>N/A   | i to op. 2<br>i to Op. 2<br>i to Op. 2               | none<br>none<br>none         |
| MOVFL<br>MOVLF                | read.F<br>read.L                     | write.L<br>write.F               | FL                  | N/A<br>N/A          | L to Op. 2<br>F to Op. 2                             | none                         |
| MOVif                         | read.i                               | write.f                          | , i                 | N/A                 | f to Op. 2                                           | none                         |
| LFSR<br>SFSR                  | read.D<br>N/A                        | N/A<br>write.D                   | D<br>N/A            | N/A<br>N/A          | N/A<br>D to Op. 2                                    | none<br>none                 |
|                               |                                      |                                  |                     |                     |                                                      |                              |

### Table 3-4. Floating Point Instruction Protocols.

#### NOTE:

D = Double Word

i = integer size (B,W,D) specified in mnemonic. f = Floating Point type (F,L) specified in mnemonic. N/A = Not Applicable to this instruction.



#### FIGURE 3-30. Slave Processor Status Word Format.

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified. This is because the Floating Point Registers are physically on the Floating Point Unit and are therefore available without CPU assistance.

#### 3.9.3 Memory Management Instructions

Table 3-5 gives the protocols for Memory Management instructions. Encodings for these instructions may be found in Appendix A.

In executing the RDVAL and WRVAL instructions, the CPU calculates and issues the 32-bit Effective Address of the single operand. The CPU then performs a singlebyte Read cycle from that address, allowing the MMU to safely abort the instruction if the necessary information is not currently in physical memory. Upon seeing the memory cycle complete, the MMU continues the protocol, and returns the validation result in the F bit of the Slave Status Word.

The size of a Memory Management operand is always a 32-bit Double Word. For futher details of the Memory Management Instruction set, see the Programmer's Manual and the NS16082 MMU Data Sheet.

# Table 3-5. Memory Management Instruction Protocols.

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|---------------------|---------------------|-------------------------------|----------------------|
| RDVAL *  | addr               | N/A                | D                   | N/A                 | N/A                           | F                    |
| WRVAL *  | addr               | N/A                | D                   | N/A                 | N/A                           | F                    |
| LMR *    | read.D             | N/A                | D                   | N/A                 | N/A                           | none                 |
| SMR *    | write.D            | N/A                | N/A                 | N/A                 | D to Op. 1                    |                      |

#### NOTE:

In the RDVAL and WRVAL instructions, the CPU issues the address as a Double Word, and performs a single-byte Read cycle from that memory address. For details, see the Programmer's Manual and the NS16082 Memory Management Unit Data Sheet.

D = Double Word.

\* = Privileged Instruction: will trap if CPU is in User Mode.

N/A = Not Applicable to this instruction.

### 3.9.4 Custom Slave Instructions

Provided in the NS16032 is the capability of communicating with a user-defined, "Custom" Slave Processor. The instruction set provided for a Custom Slave Processor defines the instruction formats, the operand classes and the communication protocol. Left to the user are the interpretations of the Op Code fields, the programming model of the Custom Slave and the actual types of data transferred. The protocol specifies only the size of an operand, not its data type. Table 3-6 lists the relevant information for the Custom Slave instruction set. The designation "c" is used to represent an operand which can be a 32-bit ("D") or 64-bit ("Q") quantity in any format; the size is determined by the suffix on the mnemonic. Similarly, an "i" indicates an integer size (Byte, Word, Double Word) selected by the corresponding mnemonic suffix.

Any operand indicated as being of type 'c' will not cause a transfer if the register addressing mode is specified. It is assumed in this case that the slave processor is already holding the operand internally.

For the instruction encodings, see Appendix A.

#### Table 3-6. Custom Slave Instruction Protocols.

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value<br>Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|---------------------|---------------------|----------------------------------|----------------------|
| CCAL0c   | réad.c             | rmw.c              | с                   | с                   | c to Op. 2                       | none                 |
| CCAL1c   | read.c             | rmw.c              | С                   | C                   | c to Op. 2                       | none                 |
| CCAL2c   | read.c             | rmw.c              | с                   | С                   | c to Op. 2                       | none                 |
| CCAL3c   | read.c             | rmw.c              | С                   | C                   | c to Op. 2                       | none                 |
| CMOV0c   | read.c             | write.c            | C                   | N/A                 | c to Op. 2                       | none                 |
| CMOV1c   | read.c             | write.c            | C                   | N/A                 | c to Op. 2                       | none                 |
| CMOV2c   | read.c             | write.c            | C                   | N/A                 | c to Op. 2                       | none                 |
| CCMPc    | read.c             | read.c             | с                   | С                   | N/A                              | N,Z,L                |
| CCV0ci   | read.c             | write.i            | с                   | N/A                 | i to Op. 2                       | none                 |
| CCV1ci   | read.c             | write.i            | ° C                 | N/A                 | i to Op. 2                       | none                 |
| CCV2ci   | read.c             | write.i            | c                   | N/A                 | i to Op. 2                       | none                 |
| CCV3ic   | read.i             | write.c            | i                   | N/A                 | c to Op. 2                       | none                 |
| CCV4DQ   | read.D             | write.Q            | D                   | N/A                 | Q to Op. 2                       | none                 |
| CCV5QD   | read.Q             | write.D            | Q Q                 | N/A                 | D to Op. 2                       | none                 |
| LCSR     | read.D             | N/A                | D                   | N/A                 | N/A                              | none                 |
| SCSR     | N/A                | write.D            | N/A                 | N/A                 | D to Op. 2                       | none                 |
| CATST0 * | addr               | N/A                | D                   | N/A                 | N/A                              | F                    |
| CATST1*  | addr               | N/A                | D                   | N/A                 | N/A                              | F                    |
| LCR *    | read.D             | N/A                | D                   | N/A                 | N/A                              | none                 |
| SCR *    | write.D            | N/A                | N/A                 | N/A                 | D to Op. 1                       | none                 |
|          |                    |                    |                     |                     |                                  |                      |

#### NOTE:

D = Double Word.

i = Integer size (B,W,D) specified in mnemonic.

c = Custom size (D:32 bits or Q:64 bits) specified in mnemonic.

\* = Privileged Instruction: will trap if CPU is in User Mode.

N/A = Not Applicable to this instruction.

# **4** AC Electrical Characteristics

## 4.1 Definitions

All the timing specifications given in this section refer to 50% of the leading or trailing edges of the appropriate clock phase and 0.8V or 2.0V on the appropriate signal



(Signal Valid After Clock Edge)

## 4.2 Timing Tables

## 4.2.1 Output Signals: Internal Propagation Delays

Maximum times assume capacitive loading of 100pF.

as illustrated in Figures 4-1 and 4-2, unless specifically stated otherwise.

## Abbreviations:

L.E-leading edge

T.E.-trailing edge



| Name               | Description                            | Figure | Reference/Conditions           | Min. | Тур. | Max. | Unit |
|--------------------|----------------------------------------|--------|--------------------------------|------|------|------|------|
| t <sub>ALv</sub>   | Address bits 0-15 valid                | 4-3    | after L.E., PHI1 T1            |      |      | 50   | ns   |
| tALh               | Address bits 0-15 hold                 | 4-3    | after L.E., PHI1 Tmmu or T2    | 0    |      |      | ns   |
| t <sub>Dv</sub>    | Data valid (write cycle)               | 4-3    | after L.E., PHI1 T2            |      |      | 50   | ns   |
| t <sub>Dh</sub>    | Data hold (write cycle)                | 4-3    | after L.E., PHI1 next T1 or Ti | 0    |      |      | ns   |
| tAHv               | Address bits 16-23 valid               | 4-3    | after L.E., PHI1 T1            |      |      | 50   | ns   |
| t <sub>AHh</sub>   | Address bits 16-23 hold                | 4-3    | after L.E., PHI1 next T1 or Ti | 0    |      |      | ns   |
| tALADSs            | Address bits 0-15 set up to ADS T.E.   | 4-4    | before ADS reaches 2.0V        | 20   |      |      | ns   |
| tAHADSs            | Address bits 16-23 set up to ADS T.E.  | 4-4    | before ADS reaches 2.0V        | 20   |      |      | ns   |
| tALADSh            | Address bits 0-15 hold from ADS T.E.   | 4-9    | after ADS reaches 2.0V         | 10   |      |      | ns   |
| tAHADSh            | Address bits 16–23 hold from ADS T.E.  | 4-8    | after ADS reaches 2.0V         | 10   |      |      | ns ' |
| t <sub>ALf</sub>   | Address bits 0-15 floating (no MMU)    | 4-4    | after L.E., PHI1 T2            |      |      | 25   | ns   |
| tALMf              | Address bits 0-15 floating (with MMU)  | 4-8    | after L.E., PHI1 Tmmu          |      |      | 25   | ns   |
| tAHM               | Address bits 16-23 floating (with MMU) | 4-8    | after L.E., PHI1 Tmmu          |      |      | 25   | ns   |
| t <sub>HBEv</sub>  | HBE signal valid                       | 4-3    | after L.E., PHI1 T1            |      |      | 70   | ns   |
| t <sub>HBEh</sub>  | HBE signal hold                        | 4-3    | after L.E., PHI1 next T1 or Ti | 0    |      |      | ns   |
| t <sub>STv</sub>   | Status (ST0–ST3) valid                 | 4-3    | after L.E., PHI1 T4            |      |      | 45   | ns   |
|                    |                                        |        | (before T1, see note)          |      |      | -    |      |
| t <sub>STh</sub>   | Status (ST0–ST3) hold                  | 4-3    | after L.E., PHI1 T4 (after T1) | 0    |      |      | ns   |
| t <sub>DDINv</sub> | DDIN signal valid                      | 4-4    | after L.E., PHI1 T1            |      |      | 65   | ns   |
| tDDINh             | DDIN signal hold                       | 4-4    | after L.E., PHI1 next T1 or Ti | 0    |      |      | ns   |
| t <sub>ADSa</sub>  | ADS signal active (low)                | 4-3    | after L.E., PHI1 T1            |      |      | 40   | ns   |
| t <sub>ADSia</sub> | ADS signal inactive                    | 4-3    | after T.E., PHI1 T1            |      |      | 45   | ns   |
| t <sub>ADSw</sub>  | ADS pulse width                        | 4-3    | at 0.8V, both edges            | 35   |      |      | ns   |
| t <sub>DSa</sub>   | DS signal active (low)                 | 4-3    | after L.E., PHI1 T2            |      |      | 45   | ns   |

# 4.2.1 Output Signals: Internal Propagation Delays (continued)

| Name                | Description                                                        | Figure | Reference/Conditions                                   | Min.                       | Тур. | Max. | Unit            |
|---------------------|--------------------------------------------------------------------|--------|--------------------------------------------------------|----------------------------|------|------|-----------------|
| t <sub>DSia</sub>   | DS signal inactive                                                 | 4-3    | after L.E., PHI1 T4                                    |                            |      | 40   | ns              |
| tALf                | AD0-AD15 floating (caused by HOLD)                                 | 4-5    | after L.E., PHI1 T1                                    |                            |      | 25   | ns              |
| t <sub>AHf</sub>    | A16-A23 floating (caused by HOLD)                                  | 4-5    | after L.E., PHI1 T1                                    |                            |      | 25   | ns              |
| t <sub>ADSf</sub>   | ADS floating (caused by HOLD)                                      | 4-5    | after L.E., PHI1 Ti                                    |                            | 1    | 55   | ns              |
| t <sub>HBEf</sub>   | HBE floating (caused by HOLD)                                      | 4-5    | after L.E., PHI1 Ti                                    |                            |      | 55   | ns              |
| tDDINF              | DDIN floating (caused by HOLD)                                     | 4-5    | after L.E., PHI1 Ti                                    |                            |      | 55   | ns              |
| tHLDAa              | HLDA signal active (low)                                           | 4-5    | after L.E., PHI1 Ti                                    |                            |      | 75   | ns              |
| t <sub>HLDAia</sub> | HLDA signal inactive                                               | 4-7    | after L.E., PHI1 Ti                                    | 1.1                        |      | 75   | ns              |
| t <sub>ADSr</sub>   | ADS signal returns from floating<br>(caused by HOLD)               | 4-7    | after L.E., PHI1 Ti                                    |                            |      | 55   | ns              |
| tupe.               | HBE signal returns from floating                                   |        |                                                        |                            | · ·  |      |                 |
| -105                | (caused by HOLD)                                                   | 4-7    | after L.E., PHI1 Ti                                    |                            |      | 55   | ns              |
| toninr              | DDIN signal returns from floating                                  |        |                                                        |                            |      |      |                 |
| DDIN                | (caused by HOLD)                                                   | 4-7    | after L.E., PHI1 Ti                                    |                            | 1.1  | 55   | ns              |
| tair                | AD0-AD15 floating (caused by FLT)                                  | 4-8    | after L.E., PHI1 Tf                                    |                            | 1    | 30   | ns              |
|                     | DDIN signal floating (caused by FLT)                               | 4-8    | after FLT reaches 0.8V                                 | 1.                         |      | 50   | ns              |
| tubei               | HBE signal low (caused by FLT)                                     | 4-8    | after FLT reaches 0.8V                                 |                            | ŀ    | 65   | ns              |
| toning              | DDIN signal returns from floating                                  |        |                                                        |                            |      |      |                 |
| DDIN                | (caused by FLT)                                                    | 4-9    | after FLT reaches 2.0V                                 | 1. <sup>1</sup>            |      | 50   | ns              |
| t <sub>HBEr</sub>   | HBE signal returns from floating (caused by FLT)                   | 4-9    | after FLT reaches 2.0V                                 |                            |      | 75   | ns              |
| terca               | SPC output active (low)                                            | 4-12   | after L.E., PHI1 T1                                    |                            |      | 35   | ns              |
| tercia              | SPC output inactive                                                | 4-12   | after L.E., PHI1 T4                                    |                            |      | 35   | ns              |
| tspCnf              | SPC output nonforcing                                              | 4-14   | after L.E., PHI2 T4                                    |                            |      | 10   | ns              |
| t <sub>Dv</sub>     | Data valid (slave processor write)                                 | 4-12   | after L.E., PHI1 T1                                    |                            |      | 50   | ns              |
| t <sub>Dh</sub>     | Data hold (slave processor write)                                  | 4-12   | after L.E., PHI1 next T1 or Ti                         | 0                          |      |      | ns              |
| tPFSw               | PFS pulse width                                                    | 4-17   | at 0.8V, both edges                                    | 70                         |      |      | ns              |
| t <sub>PFSa</sub>   | PFS pulse active (low)                                             | 4-17   | after L.E., PHI2                                       | $(1,1) \in \mathbb{R}^{n}$ |      | 50   | ns              |
| t <sub>PFSia</sub>  | PFS pulse inactive                                                 | 4-17   | after L.E., PHI2                                       |                            |      | 50   | ns              |
|                     |                                                                    |        | before L.E., PHI1 T1                                   |                            |      |      |                 |
| t <sub>ILOs</sub>   | ILO signal setup                                                   | 4-19a  | of first interlocked                                   | 0                          |      |      | ns              |
|                     |                                                                    |        | write cycle                                            |                            |      |      |                 |
|                     |                                                                    |        | after L.E., PHI1 T3                                    |                            |      |      |                 |
| tiLOh               | ILO signal hold                                                    | 4-19b  | of last interlocked                                    | 0                          | 1.1  |      | ns              |
|                     |                                                                    |        | read cycle                                             |                            |      | ĺ    |                 |
| t <sub>ILOa</sub>   | ILO signal active (low)                                            | 4-20   | after L.E., PHI1                                       |                            |      | 70   | ns              |
| t <sub>ILOia</sub>  | ILO signal inactive                                                | 4-20   | after L.E., PHI1                                       |                            |      | 70   | ns              |
| t <sub>USs</sub>    | U/S signal setup                                                   | 4-21   | before T.E., PHI1 T4 or Ti                             | 10                         |      |      | ns              |
| t <sub>USh</sub>    | U/S signal hold                                                    | 4-21   | after L.E., PHI1 T1                                    | 2                          |      |      | t <sub>Cp</sub> |
| t <sub>NSPF</sub>   | Nonsequential fetch to next                                        | 4-18b  | after L.E., PHI1 T1                                    | 4                          |      |      | t <sub>Cp</sub> |
| torus               | PFS clock cycle to next                                            |        |                                                        | 1                          |      |      |                 |
| PENS                | nonsequential fetch                                                | 4-18a  | before L.E., PHI1 T1                                   | 4                          |      |      | t <sub>Cp</sub> |
| `t <sub>LXPF</sub>  | Last operand transfer of an instruction<br>to next PFS clock cycle | 4–28   | before L.E., PHI1 T1 of<br>first bus cycle of transfer | 0                          |      |      | t <sub>Cp</sub> |

NOTE: Every memory cycle starts with T4, during which Cycle Status is applied. If the CPU was idling, the sequence will be: "...Ti,T4,T1...". If the CPU was not idling, the sequence will be: "...Ti,T4,T1...".

| 4.2.2 Input        | Signal Requirements:                    |            |                                    |      |      |      |                 |
|--------------------|-----------------------------------------|------------|------------------------------------|------|------|------|-----------------|
| Name               | Description                             | Figure     | <b>Reference/Conditions</b>        | Min. | Тур. | Max. | Unit            |
| tewe               | Power stable to RST T.E.                | 4-24       | after V <sub>CC</sub> reaches 4.5V | 50   |      |      | μs              |
| t <sub>DIs</sub>   | Data in setup (read cycle)              | 4-4        | before T.E., PHI2 T3               | 10   |      |      | ns              |
| t <sub>Dib</sub>   | Data in hold (read cycle)               | 4-4        | after T.E., PHI2 T3                | 10   |      |      | ns              |
| t <sub>HLDa</sub>  | HOLD active (low) setup time (See note) | 4-5        | before T.E., PHI2 TX1              | 25   |      |      | ns              |
| t <sub>HLDia</sub> | HOLD inactive setup time                | 4-7        | before T.E., PHI2 Ti               | 25   |      |      | ns              |
| t <sub>HLDh</sub>  | HOLD hold time                          | 4-5        | after L.E., PHI1 TX2               | 0    |      |      | ns              |
| t <sub>FLTa</sub>  | FLT active (low) setup time             | 4-8        | before T.E., PHI2 Tmmu             | 25   |      | 1    | ns              |
| t <sub>FLTia</sub> | FLT inactive setup time                 | 4-9        | before T.E., PHI2 T2               | 25   |      |      | ns              |
| t <sub>RDYs</sub>  | RDY setup time                          | 4-10, 4-11 | before T.E., PHI2 T2 or T3         | 15   |      |      | ns              |
| t <sub>RDYh</sub>  | RDY hold time                           | 4-10, 4-11 | after T.E., PHI1 T3                | 0    |      |      | ns              |
| t <sub>ABTs</sub>  | ABT setup time (FLT inactive)           | 4-22       | before T.E., PHI2 Tmmu             | 20   |      |      | ns              |
| tABTS              | ABT setup time (FLT active)             | 4-23       | before T.E., PHI2 T2               | 20   |      |      | ns              |
| t <sub>ABTh</sub>  | ABT hold time                           | 4-22       | after L.E., PHI1                   | 0    |      |      | ns              |
| t <sub>RSTs</sub>  | RST setup time                          | 4-24, 4-25 | before T.E., PHI1                  | 20   |      |      | ns              |
| t <sub>RSTw</sub>  | RST pulse width                         | 4-25       | at 0.8V (both edges)               | 64   |      | 1    | t <sub>Cp</sub> |
| t <sub>INTs</sub>  | INT setup time                          | 4-26       | before T.E., PHI1                  | 20   |      |      | ns              |
| tNMIW              | NMI pulsewidth                          | 4-27       | at 0.8V (both edges)               | 40   |      |      | ns              |
| t <sub>DIs</sub>   | Data setup (slave read cycle)           | 4-13       | before T.E., PHI2 T1               | 10   |      | 1    | ns              |
| t <sub>DIh</sub>   | Data hold (slave read cycle)            | 4-13       | after T.E., PHI2 T1                | 10   |      |      | ns              |
| tspcw              | SPC pulse width (from slave processor)  | 4-12       | at 0.8V (both edges)               | 20   |      |      | ns              |
| t <sub>ATs</sub>   | AT/SPC setup for address                | 4-15       | before L.E., PHI1 of               | 1    |      |      | t <sub>Cp</sub> |
|                    | translation strap                       |            | cycle during which RST             |      |      |      |                 |
|                    |                                         |            | pulse is removed                   |      |      |      |                 |
| tATh               | AT/SPC hold for address                 | 4-15       | after T.E., PHI1 of                | 2    |      |      | t <sub>Cp</sub> |
|                    | translation strap                       |            | cycle during which RST             |      |      |      |                 |
|                    |                                         |            | pulse is removed                   |      | 1    |      |                 |

#### NOTE:

This setup time is necessary to ensure prompt acknowledgement via HLDA and the ensuing floating of CPU off the buses. Note that the time from the receipt of the HOLD signal until the CPU floats is a function of the time HOLD signal goes low, the state of the RDY input (in MMU systems), and the length of the current MMU cycle.

## 4.2.3 Clocking Requirements:

| Name             | Description          | Figure | <b>Reference/Conditions</b>            | Min. | Тур. | Max. | Unit            |
|------------------|----------------------|--------|----------------------------------------|------|------|------|-----------------|
| t <sub>CLr</sub> | PHI1, PHI2 rise time | 4-16   | to V <sub>CH</sub><br>(see page 2)     |      |      | 5    | ns              |
| t <sub>CLf</sub> | PHI1, PHI2 fall time | 4-16   | from 90-10% of V <sub>CH</sub>         |      |      | 5    | ns              |
| t <sub>CLh</sub> | PHI1, PHI2 high time | 4–16   | (                                      | 0.4  |      |      | t <sub>Cp</sub> |
| t <sub>CLI</sub> | PHI1, PHI2 low time  | 4-16   |                                        | 0.35 |      |      | t <sub>Cp</sub> |
| t <sub>Cp</sub>  | Clock period         | 4–16   |                                        | 100  |      | 5000 | ns              |
| tovL             | Non-overlap time     | 4-16   | at 10% of V <sub>CH</sub> (see page 2) | 0    |      |      | ns              |













Note that whenever the CPU is not idling (not in Ti), the HOLD request (HOLD low) must be active tHLDa before the trailing edge of PHI2 of the clock cycle that appears two clock cycles before T4 (TX1) and stay low until tHLDh after the leading edge of PHI1 of the clock cycle that precedes T4 (TX2) for the request to be acknowledged.



FIGURE 4-6. Floating by HOLD Timing (CPU Initially Idle).

Note that during Ti1 the CPU is already idling.





Note that when FLT is deasserted the CPU restarts driving DDIN before the MMU releases it. This, however, does not cause any conflict, since both CPU and MMU force DDIN to the same logic level.





163



FIGURE 4-11. Ready Sampling (CPU Initially NOT READY).







FIGURE 4-13. Slave Processor Read Timing.



FIGURE 4-14. SPC Non-Forcing Delay.

After transferring last operand to a Slave Processor, CPU turns OFF driver and holds  $\overrightarrow{SPC}$  high with internal 5K $\Omega$  pullup.






















FIGURE 4-27. NMI Interrupt Signal Timing.

FIGURE 4-26. INT Interrupt Signal Detection.

Violation of tINTs timing is allowed, but detection then occurs one clock cycle later.



FIGURE 4-28. Relationship Between Last Data Transfer of an Instruction and PFS Pulse of Next Instruction.

### NOTE:

In a transfer of a Read-Modify-Write type operand, this is the Read transfer, displaying RMW Status (Code 1011).

| Apper      | ndix /                                                       | A: Instruction F                                                                                                                                                                                     | Formats                                                              |   | Con                          | nfigu | ration bits                                      | s, in SET                     | CFG:                 |              |                      |
|------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---|------------------------------|-------|--------------------------------------------------|-------------------------------|----------------------|--------------|----------------------|
| NOTATI     | ONS:                                                         |                                                                                                                                                                                                      |                                                                      |   |                              |       |                                                  | M                             | FI                   |              |                      |
| i = .      | Intege<br>B = 00<br>W = 0<br>D = 1                           | r Type Field<br>) (Byte)<br>1(Word)<br>  (Double Word)                                                                                                                                               |                                                                      |   | mre                          | eg:   | MMU Reg<br>0000 = B<br>0001 = B                  | gister nu<br>PR0<br>PR1       | mber, in L           | .MR, SI      | WR.                  |
| 1=         | F = 1<br>L = 0                                               | (Std. Floating: 32 bit<br>(Long Floating: 64 b                                                                                                                                                       | s)<br>its)                                                           |   |                              |       | 0010 = (1)<br>0011 = (1)<br>0100 = P<br>0101 = P | Reserve<br>Reserve<br>F0      | a)<br>d)             |              |                      |
| <b>c</b> = | Custor $D = 1$<br>Q = 0                                      | n Type Field<br>(Double Word)<br>(Quad Word)                                                                                                                                                         |                                                                      |   |                              |       | 0101 = P<br>0110 = (I<br>0111 = (I<br>1000 = S   | Reserve<br>Reserve<br>Reserve | d)<br>d)             |              |                      |
| op =       | Opera<br>Valid e                                             | tion Code<br>ncodings shown with                                                                                                                                                                     | each format.                                                         |   |                              |       | 1001 = (I = N)<br>1010 = N                       | Reserve<br>ISR                | d)                   |              |                      |
| gen, ger   | n 1, gen                                                     | 2 = General Addres<br>See Sec. 2.2 for                                                                                                                                                               | sing Mode Field<br>encodings.                                        |   |                              |       | 1100 = P<br>1101 = P                             | TB0<br>TB1                    |                      |              |                      |
| reg =      | Gener                                                        | al Purpose Register I                                                                                                                                                                                | Number                                                               |   |                              |       | 1110 = (                                         | Reserve                       | d)                   |              |                      |
| cond =     | Condit<br>0000 =<br>0001 =<br>0010 =<br>0011 =               | tion Code Field<br>= EQual: Z= 1<br>= Not Equal: Z = 0<br>= Carry Set: C = 1<br>= Carry Clear: C = 0                                                                                                 |                                                                      |   |                              |       | 1111 = E                                         | IA .                          | 7                    |              |                      |
|            | 0100<br>0101<br>0110<br>0111                                 | = HIgher: L = 1<br>= Lower or Same: L =<br>= Greater Than: N =<br>= Less or Equal: N =                                                                                                               | = 0<br>1<br>0                                                        |   |                              |       | F                                                | Format 0                      | cona                 |              |                      |
|            | 1000<br>1001<br>1010<br>1011<br>1100<br>1101<br>1110<br>1111 | Flag Set: $F = 0$<br>= Flag Clear: $F = 0$<br>= LOwer: $L = 0$ and Z<br>= Higher or Same: $L$<br>= Less Than: $N = 0$ a<br>= Greater or Equal: $N$<br>= (Unconditionally Fa<br>= (Unconditionally Fa | ∠ = 0<br>= 1 or Z = 1<br>ind Z = 0<br>I = 1 or Z = 1<br>ue)<br>alse) |   | Bcond                        |       | (BR)                                             |                               | 7<br>       <br>  op | <b>0</b> 0 1 | 0                    |
| short =    | Short I<br>quick:                                            | mmediate value. May<br>Signed 4-bit value, i<br>CMPQ, ACB.                                                                                                                                           | / contain:<br>n MOVQ, ADDQ,                                          |   |                              |       | F                                                | ormat 1                       | · .                  |              |                      |
|            | cond:                                                        | Condition Code (abo                                                                                                                                                                                  | ove), in Scond.                                                      |   | BSR                          |       | -0000                                            | F                             |                      |              | 1000                 |
|            | areg:                                                        | CPU Dedicated Reg                                                                                                                                                                                    | ister, in LPR, SPR                                                   | - | CXP                          |       | -0010                                            | 1                             | NOP                  |              | -1010                |
|            |                                                              | 0000 = US<br>0001 = 0111 = (Be)                                                                                                                                                                      | (heynea                                                              |   | RXP                          |       | -0011                                            | · \                           |                      |              | -1011                |
|            |                                                              | 1000 = FP                                                                                                                                                                                            | 501100                                                               |   | RETI                         |       | -0101                                            | F                             | LAG                  |              | -1101                |
|            |                                                              | 1001 = SP<br>1010 = SB<br>1011 = (Reserved)                                                                                                                                                          |                                                                      |   | SAVE                         | E     | -0110<br>-0111                                   | Ē                             | SVC<br>BPT           |              | -1110<br>-1111       |
|            |                                                              | 1100 = (Reserved)<br>1101 = PSR                                                                                                                                                                      |                                                                      |   |                              |       |                                                  |                               | •                    |              |                      |
|            |                                                              | 1110 = INTBASE<br>1111 = MOD                                                                                                                                                                         |                                                                      |   |                              |       | 15                                               | · .                           | 8 7                  |              | 0                    |
|            | Option                                                       | is: in String Instruction                                                                                                                                                                            | ns<br>]                                                              |   |                              |       | gen                                              | sh                            | ort op               | 1 1          |                      |
|            |                                                              | U/W B                                                                                                                                                                                                | <u>T</u>                                                             |   |                              |       | , F                                              | Format 2                      |                      |              |                      |
|            |                                                              | I = Iranslated<br>B = Backward<br>U/W = 00: None<br>01: While M<br>11: Until Ma                                                                                                                      | atch<br>tch                                                          |   | ADDQ<br>CMPQ<br>SPR<br>Scond |       | -000<br>-001<br>-010<br>-011                     |                               | ACB<br>MOVQ<br>_PR   |              | -100<br>-101<br>-110 |

| 15 8 7 0<br>                         <br>gen op 1 1 1 1 i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 23 16 15 8 7 0<br>                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Format 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Format 7                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CXPD -0000 ADJSP -1010<br>BICPSR -0010 JSR -1100<br>JUMP -0100 CASE -1110<br>BISPSR -0110<br>Trap (UND) on XXX1, 1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | MOVM         -0000         MUL         -1000           CMPM         -0001         MEI         -1001           INSS         -0010         Trap (UND)         -1010           EXTS         -0011         DEI         -1011           MOVZBW         -0100         QUO         -1100           MOVZBW         -0101         REM         -1101           MOVZID         -0110         MOD         -1110           MOVXID         -0111         DIV         -1111 |
| 15 8 7 0<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 23 16 15 8 7 0                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ADD -0000 SUB -1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | op                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CMP         -0001         ADDR         -1001           BIC         -0010         AND         -1010           ADDC         -0100         SUBC         -1100           MOV         -0101         TBIT         -1101           OR         -0110         XOR         -1110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Format 8<br>EXT -0 00 INDEX -1 00<br>CVTP -0 01 FFS -1 01<br>INS -0 10<br>CHECK -0 11                                                                                                                                                                                                                                                                                                                                                                        |
| 23 16:15 8: 7 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MOVSU -110, reg = 001<br>MOVUS -110, reg = 011                                                                                                                                                                                                                                                                                                                                                                                                               |
| Image: Second stress         Image: Se | 23 16 15 8 7 0<br>                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MOVS -0000 SETCFG -0010<br>CMPS -0001 SKPS -0011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Format 9                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Trap (UND) on 1XXX, 01XX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MOVif         -000         ROUND         -100           LFSR         -001         TRUNC         -101           MOVLF         -010         SFSR         -110           MOVFL         -011         FLOOR         -111                                                                                                                                                                                                                                          |
| 23 16 15 8 7 0<br>gen 1 gen 2 op i 0 1 0 0 1 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Format 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7 0                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ROT         -0000         NEG         -1000           ASH         -0001         NOT         -1001           CBIT         -0010         Trap (UND)         -1010           CBITI         -0011         SUBP         -1011           Trap (UND)         -0100         ABS         -1100           LSH         -0101         COM         -1101           SBIT         -0110         IBIT         -1110           SBITI         -0111         ADDP         -1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Format 10<br>Trap (UND) Always                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

÷.,

| 23 16 15 8 7 0<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 23               | 16   15 8 7<br>n            | 0<br>             <br>n n 1 0 1 1 0 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------|-------------------------------------|
| Format 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Ор               | peration Word               | ID Byte                             |
| ADDf –0000 DIVf –1000<br>MOVf –0001 Trap (UND) –1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | на <b>"</b>      | Format 15<br>(Custom Slave) |                                     |
| CMPf -0010 Trap (UND) -1011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | 1                           |                                     |
| SUBf -0100 MULf -1100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                             | •                                   |
| NEGT -0101 ABST -1101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nnn              | Operation W                 | ord Format                          |
| $\begin{array}{ccc} \text{Irap}(\text{UND}) & -0110 & \text{Irap}(\text{UND}) & -1110 \\ \text{Trap}(\text{UND}) & 0111 & \text{Trap}(\text{UND}) & 1111 \\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |                             | 0.0 0                               |
| $\operatorname{trap}(OND) = OTT \operatorname{trap}(OND) = OTT$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |                             |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |                             |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 000              | gen 1 short                 | x op i                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |                             | 4                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | Format 15.0                 |                                     |
| 7 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | OATOTO           |                             |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CATSTO           | -0000 LCR                   | -0010                               |
| <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Trans (UND)      |                             | -0011                               |
| Format 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Irap (UND) or    | n all others                |                                     |
| Format 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |                             |                                     |
| Tran (LIND) Always                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  | 23 16 1                     | 5 8                                 |
| hap (CND) / imays                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 001              | gen 1 gen 2                 |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |                             |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | Format 15.1                 |                                     |
| 7 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  | ·                           |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CCV3             | -000 CCV                    | 2 – 100                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LCSR             | -001 CCV                    | 1 – 101                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CCV5             | -010 SCSI                   | <b>R</b> – 110                      |
| Format 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CCV4             | -011 CCV                    | D <u>-111</u>                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | 100 16.11                   | c 01                                |
| Irap (UND) Always                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                             |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 101              | gen 1 gen 2                 | op x c                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |                             |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | Format 15.5                 |                                     |
| 23 16 <sub>1</sub> 15 8 <sub>1</sub> 7 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |                             |                                     |
| Gen 1 short 0 on i 0 0 0 1 1 1 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CCALO            | -0000 CCA                   | L3 – 1000                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CMOV0            | -0001 Trap                  | (UND) - 1010                        |
| e de la constante de | CCMP             | -0010 Trap                  | (UND) - 1011                        |
| rormat 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CCAL1            | -0100 CCA                   | L2 – 1100                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CMOV2            | -0101 CMC                   | V1 – 1101                           |
| NDVAL -0000 LMH -0010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Trap (UND)       | -0110 Trap                  | (UND) -1110                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Trap (UND)       | -0111 Trap                  | (UND) –1111                         |
| Irap (UND) on 01XX, 1XXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | lf nnn = 010, 01 | 1, 100, 110, 111            |                                     |

0 1 0 1 1 1 1 0

### Format 16

# Trap (UND) Always



7

X X X 0 0 1 1

0

0

0

# Trap (UND) Always

7

Implied Immediate Encodings:



Format 17

Trap (UND) Always





Trap (UND) Always



Offset/Length Modifier appended to INSS, EXTS



# **ORDERING INFORMATION**

NS16032D-10 NS16032N-10

# **DEVELOPMENT TOOLS ORDERING INFORMATION**

DB16000

Evaluation Board

NSX-16Cross Software Package (VAX/VMS)SFW-90-A010Cross Software Package<br/>(STARPLEX II™)NS-ISE-16In-System Emulator (VAX/VMS)SPM-90-A1632In-System Emulator (STARPLEX II)



NS Package N48A

# PRELIMINARY

# National Semiconductor NS32032–6, NS32032–4 High-Performance Microprocessors

# **General Description**

The NS32032 functions as a central processing unit (CPU) in National Semiconductor's NS16000™ microprocessor family. It has been designed to optimally support microprocessor users who need the ability to use a large addressing space for large programs and/or large data structures. Because large programs must realistically be generated and maintained in high-level languages, the NS16000 architecture provides for very efficient compilation while remaining easy to program at the assembler level for optimizations. NS16000 architecture provides for full virtual memory capability, in conjunction with the NS16082 Memory Management Unit (MMU). High performance floating-point instructions are provided with the NS16081 Floating-Point Unit (FPU). The NS32032-4 and NS32032-6 have different timing parameters. Refer to Section 4 for timing specifications.

# Features

- 32-bit Architecture and Implementation
- 32-bit Data Bus
- 16-Mbyte Uniform Addressing Space
- Powerful Instruction Set
  - General 2-Address Capability
  - Very High Degree of Symmetry
  - Addressing Modes Optimized for High Level Lanuguage References
- NS16000 Slave Processor Support
- High-Speed XMOS<sup>™</sup> Technology
- Single 5V Supply
- 68-pin Leadless Chip Carrier

# NS32032 CPU Block Diagram



# **Absolute Maximum Ratings**

| Temperature under bias            | 0°C to +70°C    |
|-----------------------------------|-----------------|
| Storage Temperature               | -65°C to +150°C |
| All input or output voltages with |                 |
| respect to GND                    | -0.5V to +7V    |
| Power Dissipation                 | 1.5 Watt        |
|                                   |                 |

**Note:** Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Electrical Characteristics.

#### DC Electrical Characteristics: NS32032-4 NS32032-6 $T_A = 0 \text{ to } +70^{\circ}\text{C}, V_{CC} = 5V \pm 5\%, \text{ GND} = 0V$ $T_A = 0 \text{ to } +70^{\circ}\text{C}, V_{CC} = 5V \pm 5\%, \text{ GND} = 0V$

| Symbol              | Parameter                                                 | Conditions                                                                      | Min,                 | Тур. | Max.                 | Unit |
|---------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|------|----------------------|------|
| VIH                 | Logical 1 Input Voltage                                   |                                                                                 | 2.0                  |      | V <sub>CC</sub> +0.5 | v    |
| VIL                 | Logical 0 Input Voltage                                   |                                                                                 | -0.5                 |      | 0.8                  | v    |
| V <sub>CH</sub>     | Logical 1 Clock Voltage                                   | PHI1, PHI2 pins only                                                            | V <sub>CC</sub> -0.5 |      | V <sub>CC</sub> +0.5 | V    |
| V <sub>CL</sub>     | Logical 0 Clock Voltage                                   | PHI1, PHI2 pins only                                                            | -0.5                 |      | 0.3                  | V    |
| V <sub>CLT</sub>    | Logical 0 Clock Voltage,<br>Transient (ringing tolerance) | PHI1, PHI2 pins only                                                            | -0.5                 |      | 0.6                  | v    |
| V <sub>OH</sub>     | Logical 1 Output Voltage                                  | $I_{OH} = -400 \mu A$                                                           | 2.4                  |      |                      | v    |
| VOL                 | Logical 0 Output Voltage                                  | I <sub>OL</sub> = 2mA                                                           |                      |      | 0.45                 | v    |
| l <sub>ILS</sub>    | AT/SPC Input Current (low)                                | $V_{IN} = 0.4 V$ , $\overline{AT}/\overline{SPC}$ in input mode                 | 0.05                 |      | 1.0                  | mA   |
| l,                  | Input Load Current                                        | 0 ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> , All inputs except<br>PHI1, PHI2, AT/SPC | - 20                 |      | 20                   | μΑ   |
| I <sub>O(OFF)</sub> | Output Leakage Current                                    | $0.4 \leq V_{OUT} \leq V_{CC}$                                                  | - 20                 |      | 20                   | μΑ   |
| Icc                 | Active Supply Current                                     | $I_{OUT} = 0, T_A = 25^{\circ}C$                                                |                      | 180  | 300                  | mA   |

# **Connection Diagram**



TL/C/5491-2

# 1 NS32032 Pin Descriptions

The following is a brief description of all NS32032 pins. The descriptions reference portions of the Functional Description, Section 3.

Unless otherwise indicated (see pin 34) reserved pins should be left open.

### 1.1 SUPPLIES

**Power (V<sub>cc</sub>):** +5V Positive Supply. Sec. 3.1.

**Logic Ground (GNDL):** Ground reference for on-chip logic. Sec. 3.1.

**Buffer Ground #1 (GNDB1):** Ground reference for half of the on-chip drivers connected to output pins. Sec. 3.1.

**Buffer Ground #2 (GNDB2):** Ground reference for the other half of on-chip drivers connected to output pins. Sec. 3.1.

Back-Bias Generator (BBG): Output of on-chip substrate voltage generator. Sec. 3.1.

### 1.2 INPUT SIGNALS

**Clocks (PHI1, PHI2):** Two-phase clocking signals. Sec. 3.2.

**Ready (RDY):** Active high. While RDY is inactive, the CPU extends the current bus cycle to provide for a slower memory or peripheral reference. Upon detecting RDY active, the CPU terminates the bus cycle. Sec. 3.4.1.

Hold Request (HOLD): Active low. Causes the CPU to release the bus for DMA or multiprocessing purposes. Sec. 3.6.

Interrupt (INT): Active low. Maskable Interrupt request. Sec. 3.8.

Non-Maskable Interrupt (NMI): Active low. Non-Maskable Interrupt request. Sec. 3.8.

**Reset/Abort (RST/ABT):** Active low. If held active for one clock cycle and released, this pin causes an Abort Command, Sec. 3.5.4. If held longer, it initiates a Reset, Sec. 3.3.

Physical Address, bit 1 (PA1): Active high. This input is connected to address A1. It is used during MMU cycles to tell the CPU which word the MMU is accessing, so the appropriate byte enable control signals can be activated.

### **1.3 OUTPUT SIGNALS**

Address Strobe (ADS): Active low. Controls address latches; indicates start of a bus cycle. Sec. 3.4.

**Data Direction In (DDIN):** Active low. Status signal indicating direction of data transfer during a bus cycle. Sec. 3.4.

Byte Enable (BE0-BE3): Active low. Four control signals enabling data transfers on individual bus bytes. Sec. 3.4.3.

**Status (ST0-ST3):** Active high. Bus cycle status code, ST0 least significant. Sec. 3.4.2. Encodings are:

- 0000 Idle: CPU Inactive on Bus.
- 0001 Idle: WAIT Instruction.
- 0010 (Reserved)
- 0011 Idle: Waiting for Slave.
- 0100 Interrupt Acknowledge, Master.
- 0101 Interrupt Acknowledge, Cascaded.

0110 — End of Interrupt, Master.

- 0111 --- End of Interrupt, Cascaded.
- 1000 Sequential Instruction Fetch.
- 1001 --- Non-Sequential Instruction Fetch.
- 1010 Data Transfer.
- 1011 --- Read Read-Modify-Write Operand.
- 1100 Read for Effective Address.
- 1101 Transfer Slave Operand.
- 1110 Read Slave Status Word.
- 1111 Broadcast Slave ID.

Hold Acknowledge (HLDA): Active low. Applied by the CPU in response to HOLD input, indicating that the bus has been released for DMA or multiprocessing purposes. Sec. 3.6.

**User/Supervisor (U/S):** User or Supervisor Mode status. Sec. 3.7. High state indicates User Mode, low indicates Supervisor Mode. Sec. 3.7.

Interlocked Operation (ILO): Active low. Indicates that an interlocked instruction is being executed. Sec. 3.7.

**Program Flow Status (PFS):** Active low. Pulse indicates beginning of an instruction execution. Sec. 3.7.

### 1.4 INPUT-OUTPUT SIGNALS

Address/Data 0-23 (AD0-AD23): Active high. Multiplexed Address/Data information. Bit 0 is the least significant bit of each. Sec. 3.4.

Data Bits 24-31 (D24-D31): Active high. The high order 8 bits of the data bus.

Address Translation / Slave Processor Control (AT/ SPC): Active low. Used by the CPU as the data strobe output for Slave Processor transfers; used by Slave Processors to acknowledge completion of an instruction. Sec. 3.4.6; Sec. 3.9. Sampled on trailing edge of Reset pulse as Address Translation Strap. Sec. 3.5.1.

**Data Strobe/Float (DS/FLT):** Active low. Data Strobe output, Sec. 3.4, or Float <u>Command input</u>, Sec. 3.5.3. Pin function is selected on AT/SPCpin, Sec. 3.5.1.

# 2 Architectural Description

## 2.1 PROGRAMMING MODEL

The NS16000 architecture includes 16 registers on the NS32032 CPU.



FIGURE 2-1. The General and Dedicated Registers.

### 2.1.1 General Purpose Registers

There are eight registers for meeting high speed general storage requirements, such as holding temporary variables and addresses. The general purpose registers are free for any use by the programmer. They are thirty-two bits in length. If a general register is specified for an operand that is eight or sixteen bits long, only the low part of the register is used; the high part is not referenced or modified.

### 2.1.2 Dedicated Registers

The eight dedicated registers of the NS32032 are assigned specific functions.

**PC:** The PROGRAM COUNTER register is a pointer to the first byte of the instruction currently being executed. The PC is used to reference memory in the program section. (In the NS32032 the upper eight bits of this register are always zero.)

**SP0, SP1:** The SP0 register points to the lowest address of the last item stored on the INTERRUPT STACK. This stack is normally used only by the operating system. It is used primarily for storing temporary data, and holding return information for operating system subroutines and interrupt and trap service routines. The SP1 register points to the lowest address of the last item stored on the USER STACK. This stack is used by normal user programs to hold temporary data and subroutine return information.

In this document, reference is made to the SP register. The terms "SP register" or "SP" refer to either SP0 or SP1, depending on the setting of the S bit in the PSR register. If the S bit in the PSR is 0 then SP refers to SP0. If the S bit in the PSR is 1 then SP refers to SP1. (In the NS32032 the upper eight bits of these registers are always zero).

Stacks in the NS16000 family grow downward in memory. A Push operation pre-decrements the Stack Pointer by the operand length. A Pop operation post-increments the Stack Pointer by the operand length. **FP:** The FRAME POINTER register is used by a procedure to access parameters and local variables on the stack. The FP register is set up on procedure entry with the ENTER instruction and restored on procedure termination with the EXIT instruction.

GENERAL

The frame pointer holds the address in memory occupied by the old contents of the frame pointer. (In the NS32032 the upper eight bits of this register are always zero.)

**SB:** The STATIC BASE register points to the global variables of a software module. This register is used to support relocatable global variables for software modules. The SB register holds the lowest address in memory occupied by the global variables of a module. (In the NS32032 the upper eight bits of this register are always zero.)

**INTBASE:** The INTERRUPT BASE register holds the address of the dispatch table for interrupts and traps (Sec. 3.8). The INTBASE register holds the lowest address in memory occupied by the dispatch table. (In the NS32032 the upper eight bits of this register are always zero.)

**MOD:** The MODULE register holds the address of the module descriptor of the currently executing software module. The MOD register is sixteen bits long, therefore the module table must be contained within the first 64K bytes of memory.

**PSR:** The PROCESSOR STATUS REGISTER (PSR) holds the status codes for the NS32032 microprocessor.

The PSR is sixteen bits long, divided into two eight-bit halves. The low order eight bits are accessible to all programs, but the high order eight bits are accessible only to programs executing in Supervisor Mode.



FIGURE 2-2. Processor Status Register.

**C**: The C bit indicates that a carry or borrow occurred after an addition or subtraction instruction. It can be used with the ADDC and SUBC instructions to perform multiple-precision integer arithmetic calculations. It may have a setting of 0 (no carry or borrow) or 1 (carry or borrow).

T: The T bit causes program tracing. If this bit is a 1, a TRC trap is executed after every instruction (Sec. 3.8.5).

L: The L bit is altered by comparison instructions. In a comparison instruction the L bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as unsigned integers. Otherwise, it is set to "0". In Floating Point comparisons, this bit is always cleared.

F: The F bit is a general condition flag, which is altered by many instructions (e.g., integer arithmetic instructions use it to indicate overflow).

Z: The Z bit is altered by comparison instructions. In a comparison instruction the Z bit is set to "1" if the second operand is equal to the first operand; otherwise it is set to "0".

N: The N bit is altered by comparison instructions. In a comparison instruction the N bit is set to "1" if the second operand is less than the first operand, when both operands are interpreted as signed integers. Otherwise, it is set to "0".

U: If the U bit is "1" no privileged instructions may be executed. If the U bit is "0" then all instructions may be executed. When U = 0 the NS32032 is said to be in Supervisor Mode; when U = 1 the NS32032 is said to be in User Mode. A User Mode program is restricted from executing certain instructions and accessing certain registers which could interfere with the operating system. For example, a User Mode program is prevented from changing the setting of the flag used to indicate its own privilege mode. A Supervisor Mode program is assumed to be a trusted part of the operating system, hence it has no such restrictions.

**S**: The S bit specifies whether the SP0 register or SP1 register is used as the stack pointer. The bit is automatically cleared on interrupts and traps. It may have a setting of 0 (use the SP0 register) or 1 (use the SP1 register).

**P:** The P bit prevents a TRC trap from occurring more than once for an instruction (Sec. 3.8.5). It may have a setting of 0 (no trace pending) or 1 (trace pending).

I: If I = 1, then all interrupts will be accepted (Sec. 3.8). If I = 0, only the NMI interrupt is accepted. Trap enables are not affected by this bit.

### 2.1.3 The Configuration Register (CFG)

Within the Control section of the NS32032 CPU is the four-bit CFG Register, which declares the presence of certain external devices. It is referenced by only one instruction, SETCFG, which is intended to be executed only as part of system initialization after reset. The format of the CFG Register is shown in Figure 2-3.



### FIGURE 2-3. CFG Register.

TL/C/5491-5

The CFG I bit declares the presence of external interrupt vectoring circuitry (specifically, the NS32032 Interrupt Control Unit). If the CFG I bit is set, interrupts requested through the INT pin are "Vectored." If it is clear, these interrupts are "Non-Vectored." See Sec. 3.8.

The F, M and C bits declare the presence of the FPU, MMU and Custom Slave Processors. If these bits are not set, the corresponding instructions are trapped as being undefined.

### 2.1.4 Memory Organization

The main memory of the NS32032 is a uniform linear address space. Memory locations are numbered sequentially starting at zero and ending at  $2^{24} - 1$ . The number specifying a memory location is called an address. The contents of each memory location is a byte consisting of eight bits. Unless otherwise noted, diagrams in this document show data stored in memory with the lowest address on the right and the highest address on the left. Also, when data is shown vertically, the lowest address is at the top of a diagram and the highest address at the bottom of the diagram. When bits are numbered in a diagram, the least significant bit is given the number zero, and is shown at the right of the diagram. Bits are numbered in increasing significance and toward the left.



#### Byte at Address A

Two contiguous bytes are called a word. Except where noted (Sec. 2.2.1), the least significant byte of a word is stored at the lower address, and the most significant byte of the word is stored at the next higher address. In memory, the address of a word is the address of its least significant byte, and a word may start at any address.



Two contiguous words are called a double word. Except where noted (Sec. 2.2.1), the least significant word of a double word is stored at the lowest address and the most significant word of the double word is stored at the address two greater. In memory, the address of a double word is the address of its least significant byte, and a double word may start at any address.

| 31 | MSB's 2 | 23    | 16 15 |              | 8 7 | LSB's | 0   |
|----|---------|-------|-------|--------------|-----|-------|-----|
|    | A + 3   | A + 2 |       | <b>A</b> + 1 |     | A     | · . |

#### Double Word at Address A

Although memory is addressed as bytes, it is actually organized as double-words. Note that access time to a word or a double-word depends upon its address, e.g. double-words which are aligned to start at addresses that are multiples of four will be accessed more quickly than those not so aligned. This also applies to words that cross a double-word boundary.

# 2.1.5 Dedicated Tables

Two of the NS32032 dedicated registers (MOD and INTBASE) serve as pointers to dedicated tables in memory.

The INTBASE register points to the Interrupt Dispatch and Cascade tables. These are described in Sec. 3.8.

The MOD register contains a pointer into the Module Table, whose entries are called Module Descriptors. A Module Descriptor contains four pointers, three of which are used by NS32032. At any point in time, the MOD register contains the address of the Module Descriptor for the currently running module. It is automatically updated by the Call External Procedure instructions (CXP and CXPD).

The format of a Module Descriptor is shown in Figure 2-4. The Static Base entry contains the address of static data assigned to the running module. It is loaded into the CPU Static Base register by the CXP and CXPD instructions. The Program Base entry contains the address of the first byte of instruction code in the module. Since a module may have multiple entry points, the Program Base pointer serves only as a reference to find them.





The Link Table Address points to the Link Table for the currently running module. The Link Table provides the information needed for:

- 1) Sharing variables between modules. Such variables are accessed through the Link Table via the External addressing mode.
- 2) Transferring control from one module to another. This is done via the Call External Procedure (CXP) instruction.

The format of a Link Table is given in Figure 2-5. A Link Table Entry for an external variable contains the 32-bit address of that variable. An entry for an external procedure contains two 16-bit fields: Module and Offset. The Module field contains the new MOD register contents for the module being entered. The Offset field is an unsigned number giving the position of the entry point relative to the new module's Program Base pointer.

For further details of the functions of these tables, see the NS16000 Programmer's Manual.



#### 2.2 INSTRUCTION SET

### 2.2.1 General Instruction Format

Figure 2-6 shows the general format of an NS16000 instruction. The Basic Instruction is one to three bytes long and contains the Opcode and up to two 5-bit General Addressing Mode ("Gen") fields. Following the Basic Instruction field is a set of optional extensions, which may appear depending on the instruction and the addressing modes selected.



FIGURE 2-6. General Instruction Format.

180

Index Bytes appear when either or both Gen fields specify Scaled Index. In this case, the Gen field specifies only the Scale Factor (1, 2, 4 or 8), and the Index Byte specifies which General Purpose Register to use as the index, and which addressing mode calculation to perform before indexing. See Figure 2-7.



FIGURE 2-7. Index Byte Format.

Following Index Bytes come any displacements (addressing constants) or immediate values associated with the selected addressing modes. Each Disp/Imm field may contain one or two displacements, or one immediate value. The size of a Displacement field is encoded within the top bits of that field, as shown in Figure 2-8, with the remaining bits interpreted as a signed (two's complement) value. The size of an immediate value is determined from the Opcode field. Both Displacement and Immediate fields are stored most-significant byte first. Note that this is backward from the usual memory representation of data (Sec. 2.1.4).

Some instructions require additional, "implied" immediates and/or displacements, apart from those associated with addressing modes. Any such extensions appear at the end of the instruction, in the order that they appear within the list of operands in the instruction definition (Sec. 2.2.3).

### 2.2.2 Addressing Modes

The NS32032 CPU generally accesses an operand by calculating its Effective Address based on information available when the operand is to be accessed. The method to be used in performing this calculation is specified by the programmer as an "addressing mode."

Addressing modes in the NS32032 are designed to optimally support high-level language accesses to variables. In nearly all cases, a variable access requires only one addressing mode, within the instruction that acts upon that variable. Extraneous data movement is therefore minimized.

NS32032 Addressing Modes fall into nine basic types:

**Register:** The operand is available in one of the eight General Purpose Registers. In certain Slave Processor instructions, an auxiliary set of eight registers may be referenced instead.

**Register Relative:** A General Purpose Register contains an address to which is added a displacement value from the instruction, yielding the Effective Address of the operand in memory.

**Memory Space:** Identical to Register Relative above, except that the register used is one of the dedicated registers PC, SP, SB or FP. These registers point to data areas generally needed by high-level languages.







WORD DISPLACEMENT: RANGE -8192 TO +8191



DOUBLE WORD DISPLACEMENT: RANGE (ENTIRE ADDRESSING SPACE) TL/C/5 491-10

FIGURE 2-8. Displacement Encodings.

**Memory Relative:** A pointer variable is found within the memory space pointed to by the SP, SB or FP register. A displacement is added to that pointer to generate the Effective Address of the operand.

**Immediate:** The operand is encoded within the instruction. This addressing mode is not allowed if the operand is to be written.

**Absolute:** The address of the operand is specified by a displacement field in the instruction.

**External:** A pointer value is read from a specified entry of the current Link Table. To this pointer value is added a displacement, yielding the Effective Address of the operand.

**Top of Stack:** The currently-selected Stack Pointer (SP0 or SP1) specifies the location of the operand. The operand is pushed or popped, depending on whether it is written or read.

Scaled Index: Although encoded as an addressing mode, Scaled Indexing is an option on any addressing mode except Immediate or another Scaled Index. It has the effect of calculating an Effective Address, then multiplying any General Purpose Register by 1, 2, 4 or 8 and adding it into the total, yielding the final Effective Address of the operand.

Table 2-1 is a brief summary of the addressing modes. For a complete description of their actions, see the Programmer's Manual.

# TABLE 2-1. NS32032 Addressing Modes

| ENCODING                                                                                           | MODE                                                                                                                                                                                 | ASSEMBLER SYNTAX                                                                             | EFFECTIVE ADDRESS                                                                                                                                                      |
|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>00000<br>00001<br>00010<br>00011<br>00100<br>00101<br>00110<br>00111                   | Register 0<br>Register 1<br>Register 2<br>Register 3<br>Register 4<br>Register 5<br>Register 6<br>Register 7                                                                         | R0 or F0<br>R1 or F1<br>R2 or F2<br>R3 or F3<br>R4 or F4<br>R5 or F5<br>R6 or F6<br>R7 or F7 | None: Operand is in the specified register.                                                                                                                            |
| Register Relative<br>01000<br>01001<br>01010<br>01010<br>01011<br>01100<br>01101<br>01110<br>01111 | Register 0 relative<br>Register 1 relative<br>Register 2 relative<br>Register 3 relative<br>Register 4 relative<br>Register 5 relative<br>Register 6 relative<br>Register 7 relative | disp(R0)<br>disp(R1)<br>disp(R2)<br>disp(R3)<br>disp(R4)<br>disp(R5)<br>disp(R6)<br>disp(R7) | Disp + Register.                                                                                                                                                       |
| Memory Relative<br>10000<br>10001<br>10010                                                         | Frame memory relative<br>Stack memory relative<br>Static memory relative                                                                                                             | disp2(disp1(FP))<br>disp2(disp1(SP))<br>disp2(disp1(SB))                                     | Disp2 + Pointer; Pointer found at<br>address Disp1 + Register. "SP"<br>is either SP0 or SP1, as selected<br>in PSR.                                                    |
| Reserved<br>10011                                                                                  | (Reserved for Future Use)                                                                                                                                                            |                                                                                              |                                                                                                                                                                        |
| Immediate<br>10100                                                                                 | Immediate                                                                                                                                                                            | value                                                                                        | None: Operand is input from instruction queue.                                                                                                                         |
| Absolute<br>10101                                                                                  | Absolute                                                                                                                                                                             | @disp                                                                                        | Disp.                                                                                                                                                                  |
| External<br>10110                                                                                  | External                                                                                                                                                                             | EXT (disp1) + disp2                                                                          | Disp2 + Pointer; Pointer is found at Link Table Entry number Disp1.                                                                                                    |
| Top of Stack<br>10111                                                                              | Top of stack                                                                                                                                                                         | TOS                                                                                          | Top of current stack, using either<br>User or Interrupt Stack Pointer,<br>as selected in PSR. Automatic<br>Push/Pop included.                                          |
| <b>Memory Space</b><br>11000<br>11001<br>11010<br>11011                                            | Frame memory<br>Stack memory<br>Static memory<br>Program memory                                                                                                                      | disp(FP)<br>disp(SP)<br>disp(SB)<br>* + disp                                                 | Disp + Register; "SP" is either<br>SP0 or SP1, as selected in PSR.                                                                                                     |
| Scaled Index<br>11100<br>11101<br>11110<br>11110<br>11111                                          | Index, bytes<br>Index, words<br>Index, double words<br>Index, quad words                                                                                                             | mode[Rn:B]<br>mode[Rn:W]<br>mode[Rn:D]<br>mode[Rn:Q]                                         | EA (mode) + Rn.<br>EA (mode) + $2 \times Rn$ .<br>EA (mode) + $4 \times Rn$ .<br>EA (mode) + $8 \times Rn$ .<br>'Mode' and 'n' are contained<br>within the Index Byte. |

EA (mode) denotes the effective address generated using mode.

### 2.2.3 Instruction Set Summary

Table 2-2 presents a brief description of the NS32032 instruction set. The Format column refers to the Instruction Format tables (Appendix A). The Instruction column gives the instruction as coded in assembly language, and the Description column provides a short description of the function provided by that instruction. Further details of the exact operations performed by each instruction may be found in the Programmer's Manual.

#### Notations:

i = Integer length suffix: B = ByteW = WordD = Double Word

 $f = Floating Point length suffix: F = Standard Floating \\ L = Long Floating$ 

gen = General operand. Any addressing mode can be specified.

short = A 4-bit value encoded within the Basic Instruction (see Appendix A for encodings).

imm = Implied immediate operand. An 8-bit value appended after any addressing extensions.

disp = Displacement (addressing constant): 8, 16 or 32 bits. All three lengths legal.

reg = Any General Purpose Register: R0-R7.

areg = Any Dedicated/Address Register: SP, SB, FP, MOD, INTBASE, PSR, US (bottom 8 PSR bits).

mreg = Any Memory Management Status/Control Register.

creg = A Custom Slave Processor Register (Implementation Dependent).

cond = Any condition code, encoded as a 4-bit field within the Basic Instruction (see Appendix A for encodings).

# TABLE 2-2. NS32032 Instruction Set Summary

| MOVES  |           |              |                                   |  |
|--------|-----------|--------------|-----------------------------------|--|
| Format | Operation | Operands     | Description                       |  |
| 4      | MOVi      | gen,gen      | Move a value.                     |  |
| 2      | MOVQi     | short,gen    | Extend and move a 4-bit constant. |  |
| 7      | MOVMi     | gen,gen,disp | Move Multiple: disp bytes.        |  |
| 7      | MOVZBW    | gen,gen      | Move with zero extension.         |  |
| 7      | MOVZID    | gen,gen      | Move with zero extension.         |  |
| 7      | MOVXBW    | gen,gen      | Move with sign extension.         |  |
| 7      | MOVXID    | gen.gen      | Move with sign extension.         |  |
| 4      | ADDR      | gen,gen      | Move Effective Address.           |  |
|        |           |              |                                   |  |

# INTEGER ARITHMETIC

NOVEC

| Operation | Operands                                                                                                                     | Description                                                                                                                                                            |
|-----------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDi      | gen,gen                                                                                                                      | Add.                                                                                                                                                                   |
| ADDQi     | short,gen                                                                                                                    | Add 4-bit constant.                                                                                                                                                    |
| ADDCi     | gen,gen                                                                                                                      | Add with carry.                                                                                                                                                        |
| SUBi      | gen,gen                                                                                                                      | Subtract.                                                                                                                                                              |
| SUBCi     | gen,gen                                                                                                                      | Subtract with carry (borrow).                                                                                                                                          |
| NEGi      | gen,gen                                                                                                                      | Negate (2's complement).                                                                                                                                               |
| ABSi      | gen,gen                                                                                                                      | Take absolute value.                                                                                                                                                   |
| MULi      | gen,gen                                                                                                                      | Multiply.                                                                                                                                                              |
| QUOi      | gen,gen                                                                                                                      | Divide, rounding toward zero.                                                                                                                                          |
| REMi      | gen,gen                                                                                                                      | Remainder from QUO.                                                                                                                                                    |
| DIVi      | gen,gen                                                                                                                      | Divide, rounding down.                                                                                                                                                 |
| MODi      | gen,gen                                                                                                                      | Remainder from DIV (Modulus).                                                                                                                                          |
| MEli      | gen,gen                                                                                                                      | Multiply to Extended Integer.                                                                                                                                          |
| DEli      | gen,gen                                                                                                                      | Divide Extended Integer.                                                                                                                                               |
|           | Operation<br>ADDi<br>ADDQi<br>ADDCi<br>SUBi<br>SUBCi<br>NEGi<br>ABSi<br>MULi<br>QUOi<br>REMi<br>DIVi<br>MODi<br>MEli<br>DEli | OperationOperandsADDigen,genADDQishort,genADDCigen,genSUBigen,genSUBCigen,genSUBCigen,genMEGigen,genMULigen,genQUOigen,genREMigen,genDIVigen,genMODigen,genMEIigen,gen |

# PACKED DECIMAL (BCD)

| Format | Operation | Operands | Description      |
|--------|-----------|----------|------------------|
| 6      | ADDPi     | gen,gen  | Add Packed.      |
| 6      | SUBPi     | gen,gen  | Subtract Packed. |

# INTEGER COMPARISON

| Format | Operation | Operands     | Description                   |  |
|--------|-----------|--------------|-------------------------------|--|
| 4      | CMPi      | gen,gen      | Compare.                      |  |
| 2      | CMPQi     | short,gen    | Compare to 4-bit constant.    |  |
| 7      | CMPMi     | gen,gen,disp | Compare Multiple: disp bytes. |  |

# LOGICAL AND BOOLEAN

| Format | Operation | Operands | Description                                                 |
|--------|-----------|----------|-------------------------------------------------------------|
| 4      | ANDi      | gen,gen  | Logical AND.                                                |
| 4      | ORi       | gen,gen  | Logical OR.                                                 |
| 4      | BICi      | gen,gen  | Clear selected bits.                                        |
| 4      | XORi      | gen,gen  | Logical Exclusive OR.                                       |
| 6      | COMi      | gen,gen  | Complement all bits.                                        |
| 6      | NOTi      | gen,gen  | Boolean complement: LSB only.                               |
| 2      | Scondi    | gen      | Save condition code (cond) as a Boolean variable of size i. |

| SHIFTS                     |                                                            |                                                                           |                                                                                                                                                                            |  |
|----------------------------|------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Format                     | Operation                                                  | Operands                                                                  | Description                                                                                                                                                                |  |
| 6<br>6<br>6                | LSHi<br>ASHi<br>ROTi                                       | gen,gen<br>gen,gen<br>gen,gen                                             | Logical Shift, left or right.<br>Arithmetic Shift, left or right.<br>Rotate, left or right.                                                                                |  |
| BITS                       |                                                            |                                                                           |                                                                                                                                                                            |  |
| Format                     | Operation                                                  | Operands                                                                  | Description                                                                                                                                                                |  |
| 4<br>6<br>6<br>6<br>6<br>8 | tbiti<br>Sbiti<br>Sbiti<br>Cbiti<br>Cbiti<br>Ibiti<br>FFSi | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen | Test bit.<br>Test and set bit.<br>Test and set bit, interlocked.<br>Test and clear bit.<br>Test and clear bit, interlocked.<br>Test and invert bit.<br>Find first set bit. |  |

## **BIT FIELDS**

Bit fields are values in memory which are not aligned to byte boundaries. Examples are PACKED arrays and records used in Pascal. "Extract" instructions read and align a bit field. "Insert" instructions write a bit field from an aligned source.

| Format | Operation | Operands         | Description                        |   |
|--------|-----------|------------------|------------------------------------|---|
| 8      | EXTi      | reg,gen,gen,disp | Extract bit field(array oriented). |   |
| 8      | INSi      | reg,gen,gen,disp | Insert bit field (array oriented). |   |
| 7      | EXTSi     | gen,gen,imm,imm  | Extract bit field (short form).    |   |
| 7      | INSSi     | gen,gen,imm,imm  | Insert bit field (short form).     |   |
| 8      | CVTP      | reg,gen,gen      | Convert to Bit Field Pointer.      | ı |

# ARRAYS

| Format | Operation | Operands    | Description                                              |  |
|--------|-----------|-------------|----------------------------------------------------------|--|
| 8      | CHECKi    | reg,gen,gen | Index bounds check.                                      |  |
| 8      | INDEXi    | reg,gen,gen | Recursive indexing step for multiple-dimensional arrays. |  |

# STRINGS

String instructions assign specific functions to the General Purpose Registers:

R4 - Comparison Value

- R3 Translation Table Pointer
- R2 String 2 Pointer
- R1 String 1 Pointer
- R0 Limit Count

Options on all string instructions are:

- B (Backward):
   Decrement string pointers after each step rather than incrementing.

   U (Until match):
   End instruction if String 1 entry matches R4.
- W (While match): End instruction if String 1 entry does not match R4.

All string instructions end when R0 decrements to zero.

| Format | Operation      | Operands           | Description                                                             |  |
|--------|----------------|--------------------|-------------------------------------------------------------------------|--|
| 5      | MOVSi<br>MOVST | options<br>options | Move String 1 to String 2.<br>Move string, translating bytes.           |  |
| 5      | CMPSi<br>CMPST | options<br>options | Compare String 1 to String 2.<br>Compare, translating String 1 bytes.   |  |
| 5      | SKPSi<br>SKPST | options<br>options | Skip over String 1 entries.<br>Skip, translating bytes for Until/While. |  |

# JUMPS AND LINKAGE

| Format ` | Operation | Operands        | Description   |
|----------|-----------|-----------------|---------------|
| 3        | JUMP      | aen             | Jump.         |
| 0        | BR        | disp            | Branch (PC I  |
| 0        | Bcond     | disp            | Conditional b |
| 3        | CASEi     | aen             | Multiway bra  |
| 2        | ACBi      | short.gen.disp  | Add 4-bit co  |
| 3        | JSB       | gen             | Jump to subr  |
| 1        | BSR       | disp            | Branch to su  |
| 1        | CXP       | disp            | Call external |
| 3        | CXPD      | aen             | Call external |
| 1        | SVC       | 90              | Supervisor C  |
| 1        | FLAG      |                 | Flag Trap     |
| 1        | BPT       |                 | Breakpoint Ti |
| 1        | ENTER     | [rea list] disp | Save register |
| 1        | FXIT      | [rea list]      | Bestore regis |
| i        | BET       | disp            | Return from   |
| 1        | BXP       | disp            | Return from ( |
| 1        | BETT      | disp            | Return from t |
| 1        | BETI      | alop            | Return from i |

### mp. anch (PC Relative). nditional branch. Itiway branch. d 4-bit constant and branch if non-zero. mp to subroutine. anch to subroutine. Il external procedure. Il external procedure using descriptor. pervisor Call. ig Trap. akpoint Trap. ve registers and allocate stack frame (Enter Procedure). store registers and reclaim stack frame (Exit Procedure). turn from subroutine. turn from external procedure call. turn from trap. (Privileged) turn from interrupt. (Privileged)

### **CPU REGISTER MANIPULATION**

| Format | <br>Operation | Operands      | Description                                                 |
|--------|---------------|---------------|-------------------------------------------------------------|
| 1      | SAVE          | [reg list]    | Save General Purpose Registers.                             |
| 1      | RESTORE       | [reg list]    | Restore General Purpose Registers.                          |
| 2      | LPRi          | areg,gen      | Load Dedicated Register. (Privileged if PSR or INTBASE)     |
| 2      | SPRi          | areg,gen      | Store Dedicated Register. (Privileged if PSR or INTBASE)    |
| 3      | ADJSPi        | gen           | Adjust Stack Pointer.                                       |
| 3      | BISPSRi       | gen           | Set selected bits in PSR. (Privileged if not Byte length)   |
| 3      | BICPSRi       | gen           | Clear selected bits in PSR. (Privileged if not Byte length) |
| 5      | SETCFG        | [option list] | Set Configuration Register. (Privileged)                    |

# FLOATING POINT

| Format | Operation | Operands | Description                                             |
|--------|-----------|----------|---------------------------------------------------------|
| 11     | MOVf      | gen.gen  | Move a Floating Point value.                            |
| 9      | MOVLF     | gen.gen  | Move and shorten a Long value to Standard.              |
| 9      | MOVFL     | gen.gen  | Move and lengthen a Standard value to Long.             |
| 9      | MOVif     | aen.aen  | Convert any integer to Standard or Long Floating.       |
| 9      | ROUNDfi   | gen.gen  | Convert to integer by rounding.                         |
| 9      | TRUNCfi   | gen,gen  | Convert to integer by truncating, toward zero.          |
| 9      | FLOORfi   | gen,gen  | Convert to largest integer less than or equal to value. |
| 11     | ADDf      | gen,gen  | Add.                                                    |
| 11     | SUBf      | gen,gen  | Subtract.                                               |
| 11     | MULf      | gen,gen  | Multiply.                                               |
| 11     | DIVf      | gen,gen  | Divide.                                                 |
| 11     | CMPf      | gen,gen  | Compare.                                                |
| 11     | NEGf      | gen,gen  | Negate.                                                 |
| 11     | ABSf      | gen,gen  | Take absolute value.                                    |
| 9      | LFSR      | gen      | Load FSR.                                               |
| 9      | SFSR      | gen      | Store FSR.                                              |
|        |           |          |                                                         |

# **MEMORY MANAGEMENT**

| Format                   | Operation                                 | Operands                              | Description                                                                                                                                                                                                                                                                          |
|--------------------------|-------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14                       | LMR                                       | mreg.gen                              | Load Memory Management Register. (Privileged)                                                                                                                                                                                                                                        |
| 14                       | SMR                                       | mreg.gen                              | Store Memory Management Register. (Privileged)                                                                                                                                                                                                                                       |
| 14                       | RDVAL                                     | aen                                   | Validate address for reading. (Privileged)                                                                                                                                                                                                                                           |
| 14                       | WRVAL                                     | aen                                   | Validate address for writing. (Privileged)                                                                                                                                                                                                                                           |
| 8                        | MOVSUI                                    | aen.aen                               | Move a value from Supervisor                                                                                                                                                                                                                                                         |
|                          |                                           | 5- ,5-                                | Space to User Space. (Privileged)                                                                                                                                                                                                                                                    |
| 8                        | MOVUSI                                    | aen.aen                               | Move a value from User Space                                                                                                                                                                                                                                                         |
| _                        |                                           | 3- ,3-                                | to Supervisor Space. (Privileged)                                                                                                                                                                                                                                                    |
| 14<br>14<br>14<br>8<br>8 | SMR<br>RDVAL<br>WRVAL<br>MOVSUi<br>MOVUSi | mreg,gen<br>gen<br>gen,gen<br>gen,gen | Store Memory Management Register. (Privileged)<br>Validate address for reading. (Privileged)<br>Validate address for writing. (Privileged)<br>Move a value from Supervisor<br>Space to User Space. (Privileged)<br>Move a value from User Space<br>to Supervisor Space. (Privileged) |

# **MISCELLANEOUS**

| Format | Operation | Operands |
|--------|-----------|----------|
| 1      | NOP       |          |
| 1      | WAIT      |          |
| - 1    | DIA       |          |
|        |           |          |

# Description

No Operation. Wait for interrupt. Diagnose. Single-byte "Branch to Self" for hardware breakpointing. Not for use in programming.

# CUSTOM SLAVE

| Format                                               | Operation                                                | Operands                                                       |
|------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------|
| 15.5                                                 | CCAL0c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL1c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL2c                                                   | gen,gen                                                        |
| 15.5                                                 | CCAL3c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV0c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV1c                                                   | gen,gen                                                        |
| 15.5                                                 | CMOV2c                                                   | gen,gen                                                        |
| 15.5                                                 | CCMPc                                                    | gen,gen                                                        |
| 15.1<br>15.1<br>15.1<br>15.1<br>15.1<br>15.1<br>15.1 | CCV0ci<br>CCV1ci<br>CCV2ci<br>CCV3ic<br>CCV4DQ<br>CCV5QD | gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen<br>gen,gen |
| 15.1                                                 | LCSR                                                     | gen                                                            |
| 15.1                                                 | SCSR                                                     | gen                                                            |
| 15.0                                                 | CATST0                                                   | gen                                                            |
| 15.0                                                 | CATST1                                                   | gen                                                            |
| 15.0                                                 | LCR                                                      | creg,gen                                                       |
| 15.0                                                 | SCR                                                      | creg.gen                                                       |
|                                                      |                                                          | 0.0                                                            |

Custom Calculate.

Description

Custom Move.

Custom Compare. Custom Convert.

Load Custom Status Register. Store Custom Status Register. Custom Address/Test. (Privileged) (Privileged)

Load Custom Register. (Privileged) Store Custom Register. (Privileged)

# 3 Functional Description

# 3.1 POWER AND GROUNDING

The NS32032 requires a single 5-volt power supply, applied on pin 9 ( $V_{CC}$ ). See DC Specification Section.

Grounding connections are made on three pins. Logic Ground (GNDL, pin 44) is the common pin for on-chip logic, and Buffer Grounds (GNDB1, pin 43 and GNDB2, pin 11) are the common pins for the output drivers. For optimal noise immunity it is recommended that GNDB1 and GNDB2 be connected together through a single conductor, and GNDL be directly connected to the middle point of this conductor. All other ground connections should be made to the common line as shown in Figure 3-1.

In addition to  $V_{CC}$  and Ground, the NS32032 CPU uses an internally-generated negative voltage. It is necessary to filter this voltage externally by attaching a pair of capacitors (Fig. 3-1) from the BBG pin to ground. Recommended values for these are:

- $C_1$ : 1  $\mu$ F, Tantalum.
- C<sub>2</sub>: 1000 pF, low inductance. This should be either a disc or monolithic ceramic capacitor.



FIGURE 3-1. Recommended Supply Connections.

# 3.2 CLOCKING

The NS32032 inputs clocking signals from the NS16201 Timing Control Unit (TCU), which presents two nonoverlapping phases of a single clock frequency. These phases are called PHI1 (pin 26) and PHI2 (pin 27). Their relationship to each other is shown in Figure 3-2.  $\lor$ 

Each positive edge of PHI1 defines a transition in the timing state ("T-State") of the CPU. One T-State represents the execution of one microinstruction within the CPU, and/or one step of an external bus transfer. See the AC Specifications (Sec. 4) for complete specifications of PHI1 and PHI2.



FIGURE 3-2. Clock Timing Relationships.

As the TCU presents signals with very fast transitions, it is recommended that the conductors carrying PHI1 and PHI2 be kept as short as possible, and that they not be connected anywhere except from the TCU to the CPU and, if present, the MMU. A TTL Clock signal (CTTL) is provided by the TCU for all other clocking.

### 3.3 RESETTING

The RST/ABT pin serves both as a Reset for on-chip logic and as the Abort input for Memory-Managed systems. For its use as the Abort Command, see Sec. 3.5.4.

The CPU may be reset at any time by pulling the RST/ ABT pin low for at least 64 clock cycles. Upon detecting a reset, the CPU terminates instruction processing, resets its internal logic, and clears the Program Counter (PC) and Processor Status Register (PSR) to all zeroes.

On application of power, RST/ABT must be held low for at least 50  $\mu$ sec after V<sub>CC</sub> is stable. This is to ensure that all on-chip voltages are completely stable before operation. Whenever a Reset is applied, it must also remain



FIGURE 3-3. Power-on Reset Requirements.

active for not less than 64 clock cycles. The trailing (positive-going) edge must occur while PHI1 is high, and no later than 10 ns before the PHI1 trailing edge. See Figures 3-3 and 3-4.

The NS16201 Timing Control Unit (TCU) provides circuitry to meet the Reset requirements of the NS32032 CPU. Figure 3-5a shows the recommended connections for a non-Memory-Managed system. Figure 3-5b shows the connections for a Memory-Managed system.





### FIGURE 3-5b. Recommended Reset Connections, Memory-Managed System.

# 3.4 BUS CYCLES

The NS32032 CPU has a strap option which defines the Bus Timing Mode as either With or Without Address Translation. This section describes only bus cycles under the No Address Translation option. For details of the use of the strap and of bus cycles with address translation, see Sec. 3.5.

The CPU will perform a bus cycle for one of the following reasons:

- To write or read data, to or from memory or a peripheral interface device. Peripheral input and output are memory-mapped in the NS16000 family.
- To fetch instructions into the eight-byte instruction queue. This happens whenever the bus would otherwise be idle and the queue is not already full.

- To acknowledge an interrupt and allow external circuitry to provide a vector number, or to acknowledge completion of an interrupt service routine.
- 4) To transfer information to or from a Slave Processor.

In terms of bus timing, cases 1 through 3 above are identical. For timing specifications, see Sec. 4. The only external difference between them is the four-bit code placed on the Bus Status pins (ST0-ST3). Slave Processor cycles differ in that separate control signals are applied (Sec. 3.4.6).

The sequence of events in a non-Slave bus cycle is shown below in Figure 3-7 for a Read cycle and Figure 3-8 for a Write cycle. The cases shown assume that the selected memory or interface device is capable of communicating with the CPU at full speed. If it is not, then cycle extension may be requested through the RDY line (Sec. 3.4.1). A full-speed bus cycle is performed in four cycles of the PHI1 clock signal, labeled T1 through T4. Clock cycles not associated with a bus cycle are designated Ti (for "Idle").

During T1, the CPU applies an address on pins AD0–AD23. It also provides a low-going pulse on the ADS pin, which serves the dual purpose of informing external circuitry that a bus cycle is starting and of providing control to an external latch for demultiplexing Address bits 0–23 from the AD0–AD23 pins. See Figure 3-6. During this time also the status signals DDIN, indicating the direction of the transfer, and BE0–BE3, indicating which of the four bus bytes are to be referenced, become valid.

During T2 the CPU switches the Data Bus, AD0–AD31 to either accept or present data. It also starts the data strobe (DS), signalling the beginning of the data transfer. Associated signals from the NS16201 Timing Control Unit are also activated at this time: RD (Read Strobe) or WR (Write Strobe), TSO (Timing State Output, indicating that T2 has been reached) and DBE (Data Buffer Enable).

The T3 state provides for access time requirements, and it occurs at least once in a bus cycle. At the beginning of T3, on the rising edge of the PHI1 clock, the RDY (Ready) line is sampled to determine whether the bus cycle will be extended (Sec. 3.4.1).

If the CPU is performing a Read cycle, the Data Bus (ADO-AD31) is sampled at the falling edge of PHI2 of the last T3 state. See Timing Specification, Sec. 4. Data <u>must</u>, however, be held at least until the beginning of T4. DS and RD are guaranteed not to go inactive before this point, so the rising edge of either of them may safely be used to disable the device providing the input data.

The T4 state finishes the bus cycle. At the beginning of T4, the DS, RD or WR, and TSO signals go inactive, and at the rising edge of PHI2, DBE goes inactive, having provided for necessary data hold times. Addresses (and Data during Write cycles) remain valid from the CPU throughout T4. Note that the Bus Status lines (ST0-ST3) change at the beginning of T4, anticipating the following bus cycle (if any).









### 3.4.1 Cycle Extension

To allow sufficient strobe widths and access times for any speed of memory or peripheral device, the NS 16032 provides for extension of a bus cycle. Any type of bus cycle except a Slave Processor cycle can be extended.

In Figures 3-7 and 3-8, note that during T3 all bus control signals from the CPU and TCU are flat. Therefore, a bus cycle can be cleanly extended by causing the T3 state to be repeated. This is the purpose of the RDY (Ready) pin.

At the end of T2 on the falling edge of PHI2, the RDY line is sampled by the CPU. If RDY is high, the next Tstates will be T3 and then T4, ending the bus cycle. If RDY is low, then another T3 state will be inserted after the next T-state and the RDY line will again be sampled on the falling edge of PHI2. Each additional T3 state after the first is referred to as a "WAIT STATE". See Figure 3-9. The RDY pin is driven by the NS16201 Timing Control Unit, which applies WAIT States to the CPU as requested on three sets of pins:

- 1) CWAIT (Continuous WAIT), which holds the CPU in WAIT states until removed.
- WAIT1, WAIT2, WAIT4, WAIT8 (Collectively WAITn), which may be given a four-bit binary value requesting a specific number of WAIT States from 0 to 15.
- PER (Peripheral), which inserts five additional WAIT states and causes the TCU to reshape the RD and WR strobes. This provides the setup and hold times required by most MOS peripheral interface devices.

Combinations of these various WAIT requests are both clegal and useful. For details on their use, see the NS16201 Data Sheet.

Figure 3-10 illustrates a typical Read cycle, with two WAIT states requested through the TCU WAITn pins.



FIGURE 3-9. RDY Pin Timing.

# 3.4.2 Bus Status

The NS32032 CPU presents four bits of Bus Status information on pins ST0-ST3. The various combinations on these pins indicate why the CPU is performing a bus cycle, or, if it is idle on the bus, then why it is idle.

Referring to Figures 3-7 and 3-8, note that Bus Status leads the corresponding Bus Cycle, going valid one clock cycle before T1, and changing to the next state at T4. This allows the system designer to fully decode the Bus Status and, if desired, latch the decoded signals before ADS initiates the Bus Cycle.

The Bus Status pins are interpreted as a four-bit value, with ST0 the least significant bit. Their values decode as follows:

- 0000 The bus is idle because the CPU does not yet need access to the bus.
- 0001 The bus is idle because the CPU is executing the WAIT instruction.
- 0010 (Reserved for future use.)
- 0011 The bus is idle because the CPU is waiting for a Slave Processor to complete an instruction.
- 0100 Interrupt Acknowledge, Master. The CPU is performing a Read cycle. To acknowledge receipt of a Non-Maskable Interrupt (on NMI) it will read from address FFFF00<sub>16</sub>, but will ignore any data provided.

To acknowledge receipt of a Maskable Interrupt (on INT) it will read from address FFFE00<sub>16</sub>, expecting a vector number to be provided from the Master NS16202 Interrupt Control Unit. If the vectoring mode selected by the last SETCFG instruction was Non-Vectored, then the CPU will ignore the value it has read and will use a default vector instead, having assumed that no NS16202 is present. See Sec. 3.4.5.

0101 - Interrupt Acknowledge, Cascaded.

The CPU is reading a vector number from a Cascaded NS16202 Interrupt Control Unit. The address provided is the address of the NS16202 Hardware Vector register. See Sec. 3.4.5.

0110 - End of Interrupt, Master.

The CPU is performing a Read cycle to indicate that it is executing a Return from Interrupt (RETI) instruction. See Sec. 3.4.5.

- 0111 End of Interrupt, Cascaded. The CPU is reading from a Cascaded Interrupt Control Unit to indicate that it is returning (through RETI) from an interrupt service routine requested by that unit. See Sec. 3.4.5.
- 1000 Sequential Instruction Fetch. The CPU is reading the next sequential word from the instruction stream into the Instruction



NOTE:

Arrows on CWAIT, PER, WAIT nindicate points at which the TCU samples. Arrows on AD0-AD15 and RDY indicate points at which the CPU samples.

Queue. It will do so whenever the bus would otherwise be idle and the queue is not already full.

1001 - Non-Sequential Instruction Fetch.

The CPU is performing the first fetch of instruction code after the Instruction Queue is purged. This will occur as a result of any jump or branch, or any interrupt or trap, or execution of certain instructions.

- 1010 Data Transfer. The CPU is reading or writing an operand of an instruction.
- 1011 Read RMW Operand.

The CPU is reading an operand which will subsequently be modified and rewritten. If memory protection circuitry would not allow the following Write cycle, it must abort this cycle.

1100 - Read for Effective Address Calculation.

The CPU is reading information from memory in order to determine the Effective Address of an operand. This will occur whenever an instruction uses the Memory Relative or External addressing mode.

1101 - Transfer Slave Processor Operand.

The CPU is either transferring an instruction operand to or from a Slave Processor, or it is issuing the Operation Word of a Slave Processor instruction. See Sec. 3.9.1.

1110 - Read Slave Processor Status.

The CPU is reading a Status Word from a Slave Processor. This occurs after the Slave Processor has signalled completion of an instruction. The transferred word tells the CPU whether a trap should be taken, and in some instructions it presents new values for the CPU Processor Status Register bits N, Z, L or F. See Sec. 3.9.1.

1111 - Broadcast Slave ID.

The CPU is initiating the execution of a Slave Processor instruction. The ID Byte (first byte of the instruction) is sent to all Slave Processors, one of which will recognize it. From this point the CPU is communicating with only one Slave Processor. See Sec. 3.9.1.

### 3.4.3 Data Access Sequences

The 24-bit address provided by the NS32032 is a byte address; that is, it uniquely identifies one of up to 16,777,216 eight-bit memory locations. An important feature of the NS32032 is that the presence of a 32-bit data bus imposes no restrictions on data alignment; any data item, regardless of size, may be placed starting at any memory address. The NS32032 provides special control signals, Byte Enable (BE0–BE3) which facilitate individual byte accessing on a 32-bit bus.

Memory is organized as four eight-bit banks, each bank receiving the double-word address (A2-A23) in parallel. One bank, connected to Data Bus pins AD0-AD7 is enabled when  $\overline{\text{BE0}}$  is low. The second bank, connected to data bus pins AD8-AD15 is enabled when  $\overline{\text{BE1}}$  is low. The third and fourth banks are enabled by  $\overline{\text{BE2}}$  and  $\overline{\text{BE3}}$ , respectively. See Figure 3-11.



FIGURE 3-11. Memory Interface.

There are 12 combinations of operand lengths and address bits A1, A0, which imply 10 different types of bus accesses. Table 3-1 lists the bus access types, the least significant address bits, and the byte enable levels.

### TABLE 3-1. Bus Access Types

| Operand | A1, A0                                                                  | BE3                                                                                                                                                                                                                                                                                                            | BE2                                                                                                                                                                                                                                                                                                                                                                                                                                    | BE1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>BEO</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| byte    | 00                                                                      | . 1                                                                                                                                                                                                                                                                                                            | . 1                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| byte    | 01                                                                      | 1                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| byte    | 10                                                                      | 1                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| byte    | 11                                                                      | 0                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| word    | 00                                                                      | 1                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| word    | 01                                                                      | 1                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | Ó                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| word    | 10                                                                      | 0                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| dw      | .00                                                                     | 0                                                                                                                                                                                                                                                                                                              | 0 -                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| dw      | 01                                                                      | 0                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| dw      | 00                                                                      | 1                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | Operand<br>byte<br>byte<br>byte<br>word<br>word<br>dw<br>dw<br>dw<br>dw | Operand         A1, A0           byte         00           byte         01           byte         10           byte         11           word         01           word         01           word         01           word         01           dw         00           dw         01           dw         01 | Operand         A1, A0         BE3           byte         00         1           byte         01         1           byte         10         1           byte         11         0           word         00         1           word         01         1           word         01         0           dw         00         0           dw         01         0           dw         01         0           dw         01         0 | Operand         A1, A0         BE3         BE2           byte         00         1         1           byte         01         1         1           byte         10         1         0           byte         10         1         0           byte         11         0         1           word         00         1         1           word         01         1         0           word         00         0         0           dw         00         0         0           dw         01         0         0           dw         01         0         0 | Operand         A1, A0         BE3         BE2         BE1           byte         00         1         1         1           byte         01         1         1         0           byte         10         1         0         1           byte         10         1         0         1           byte         11         0         1         1           word         00         1         1         0           word         01         1         0         0           word         01         0         0         1           dw         00         0         0         0           dw         01         0         0         0           dw         00         1         0         0 |

Accesses of operands requiring more than one bus cycle are performed sequentially, with no idle T-States separating them. The number of bus cycles required to transfer an operand depends on its size and its alignment. Table 3-2 lists the bus cycles performed for each situation.

TABLE 3-2. Access Sequences

|    |         |            |                |            |          |           |         |        |            |        | Data   | Bus    |        |            |
|----|---------|------------|----------------|------------|----------|-----------|---------|--------|------------|--------|--------|--------|--------|------------|
| (  | Cycle   | Туре       | Address        | BE3        | BE2      | BEI       | īī      | 3E0    | Byte       | 3 By   | /te 2  | Byte   | 1 Byt  | e 0        |
| A. | Word at | t address  | ending with    | 11         |          |           |         |        |            |        |        | BYTE 1 | BYTE 0 | <b>←</b> A |
|    | 1.      | 4          | А              | 0          | 1,       | 1         |         | 1      | Byte       | 0      | х      | X      | . X    | C          |
|    | 2.      | 1          | A + 1          | 1          | 1        | 1         |         | 0      | х          |        | X      | X      | Byt    | e 1        |
| В. | Double  | word at a  | address end    | ing with C | 11       |           |         |        | . [        | BYTE 3 | BYTE 2 | BYTE 1 | BYTE 0 | ← A        |
|    | 1.      | 9          | Α              | 0          | 0        | 0         |         | 1      | Byte       | 2 B    | rte 1  | Byte ( | , ,    | (          |
|    | 2.      | . <b>1</b> | A + 3          | 1          | 1.       | 1         |         | 0      | х          |        | X      | X      | Byt    | e 3        |
| C. | Double  | word at a  | address end    | ing with 1 | 0        |           |         |        | ſ          | ВҮТЕ З | BYTE 2 | BYTE 1 | BYTE 0 | ←A         |
|    | 1.      | 7          | A              | 0          | 0        | ່ 1       |         | 1.     | Byte       | 1 B    | /te 0  | X      | X      | (          |
|    | 2.      | 5          | A+2            | 1          | 1        | 0         |         | 0      | . <b>X</b> |        | х      | Byte 3 | B Byte | e 2        |
| D. | Double  | word at a  | address end    | ing with 1 | 1        |           |         |        | ſ          | BYTE 3 | BYTE 2 | BYTE 1 | BYTE 0 | <b>←</b> A |
|    | 1.      | 4          | Α              | 0          | 1        | 1         | î.      | 1      | Byte       | 0      | X      | X      | X      | (          |
|    | 2.      | · 10       | A + 1          | 1          | .0       | 0         |         | 0      | х          | B      | /te 3  | Byte 2 | 2 Byte | e 1        |
| E. | Quad w  | ord at ad  | dress endin    | g with 00  |          | BYTE 7    | BYTE 6  | BYTE 5 | BYTE 4     | BYTE 3 | BYTE 2 | BYTE 1 | BYTE 0 | ←A         |
|    | 1.      | 8          | Α              | 0          | 0        | 0         |         | 0      | Byte :     | 3 By   | /te 2  | Byte   | Byte   | ə 0        |
|    | Other b | us cycles  | (instruction   | n prefetch | or slave | ) can oc  | cur her | e.     |            |        |        |        |        | 1          |
|    | 2.      | 8          | A + 4          | 0          | 0        | 0         |         | 0      | Byte       | 7 By   | /te 6  | Byte 8 | 5 Byte | э 4        |
| F. | Quad w  | ord at ad  | dress ending   | g with 01  |          | BYTE 7    | BYTE 6  | BYTE 5 | BYTE 4     | BYTE 3 | BYTE 2 | BYTE 1 | BYTE 0 | ←A         |
|    | 1.      | 9          | А              | 0          | 0        | . 0       |         | 1      | Byte 2     | 2 By   | /te 1  | Byte ( | ) X    | 2          |
|    | 2.      | 1          | A+3            | 1          | 1        | 1         |         | 0      | x          |        | х      | х      | Byte   | э З        |
|    | Other b | us cycles  | (instruction   | prefetch   | or slave | ) can oc  | cur her | e.     |            |        |        |        |        |            |
|    | З.      | 9          | A + 4          | 0          | 0        | 0         |         | 1      | Byte (     | 6 By   | /te 5  | Byte 4 | н х    | ć          |
|    | 4.      | 1          | A + 7          | 1          | 1        | 1         |         | 0      | х          |        | X      | х      | Byte   | e 7        |
| G. | Quad w  | vord at ac | ldress endin   | g with 10  |          | BYTE 7    | BYTE 6  | BYTE 5 | BYTE 4     | BYTE 3 | BYTE 2 | BYTE 1 | BYTE 0 | ← Ă        |
|    | 1.      | 7          | Α              | 0          | 0        | . 1       |         | 1      | Byte       | 1 B    | /te 0  | Х      | ×      | <u> </u>   |
|    | 2.      | 5          | A+2            | 1          | 1        | 0         | -       | 0      | х          |        | х      | Byte 3 | B Byte | ə 2        |
|    | Other t | ous cycles | s (instruction | n prefetch | or slave | e) can oc | ccur he | re.    |            |        |        |        |        |            |
|    | З.      | 7          | A+4            | 0          | 0        | 1         |         | 1      | Byte !     | 5 By   | /te 4  | Х      | Х      |            |
|    | 4.      | 5          | A+6            | 1          | 1        | 0         |         | 0      | Х          |        | X      | Byte 7 | 7 Byte | € 9        |
| Н. | Quad w  | ord at ac  | ldress endin   | g with 11  |          | BYTE 7    | BYTE 6  | BYTE 5 | BYTE 4     | BYTE 3 | BYTE 2 | BYTE 1 | BYTE 0 | <b>←</b> A |
|    | 1.      | 4          | Α              | 0          | 1        | 1         | •       | 1      | Byte       | 0      | X      | X      | X      | •          |
|    | 2.      | 10         | A+1            | • 1        | 0        | 0         |         | 0      | Х          | By     | /te 3  | Byte 2 | 2 Byte | ə 1        |
|    | Other b | ous cycles | s (instruction | n prefetch | or slave | e) can oc | cur her | re.    |            |        |        |        | . * =  |            |
|    | 3.      | 4          | A+4            | 0          | 1        | 1         |         | 1      | Byte 4     | 4 –    | x –    | Х      | × _ ×  |            |
|    | 4.      | 10         | A+5            | 1          | U        | U.        |         | υ.     | <b>X</b> . | B      | ie /   | вуте с | b Byte | 3 5        |
| X  | = Don't | Care       |                |            |          |           |         |        |            |        |        |        |        |            |
|    |         |            |                |            |          |           |         |        |            |        |        |        |        |            |

÷

### 3.4.3.1 Bit Accesses

The Bit Instructions perform byte accesses to the byte containing the designated bit. The Test and Set Bit instruction (SBIT), for example, reads a byte, alters it, and rewrites it, having changed the contents of one bit.

### 3.4.3.2 Bit Field Accesses

An access to a Bit Field in memory always generates a Double-Word transfer at the address containing the least significant bit of the field. The Double Word is read by an Extract instruction; an Insert instruction reads a Double Word, modifies it, and rewrites it.

### 3.4.3.3 Extending Multiply Accesses

The Extending Multiply instruction (MEI) will return a result which is twice the size in bytes of the operands which it reads. If the multiplicand is in memory, the most-significant half of the result is written first (at the higher address), then the least-significant half. This is done in order to support retry if this instruction is aborted.

#### 3.4.4 Instruction Fetches

Instructions for the NS32032 CPU are "prefetched"; that is, they are input before being needed into the next available entry of the eight-byte Instruction Queue. The CPU performs two types of Instruction Fetch cycles: Sequential and Non-Sequential. These can be distinguished from each other by their differing status combinations on pins ST0-ST3 (Sec. 3.4.2). A Sequential Fetch will be performed by the CPU whenever the Data Bus would otherwise be idle and the Instruction Queue is not currently full. Sequential Fetches are always type 8 Read cycles (Table 3-1).

A Non-Sequential Fetch occurs as a result of any break in the normally sequential flow of a program. Any jump or branch instruction, a trap or an interrupt will cause the next Instruction Fetch cycle to be Non-Sequential. In addition, certain instructions flush the instruction queue, causing the next instruction fetch to display Non-Sequential status. Only the first bus cycle after a break displays Non-Sequential status, and that cycle depends on the destination address.

### 3.4.5 Interrupt Control Cycles

Activating the INT or NMI pin on the CPU will initiate one or more bus cycles whose purpose is interrupt control rather than the transfer of instructions or data. Execution of the Return from Interrupt instruction (RETI) will also cause Interrupt Control bus cycles. These differ from instruction or data transfers only in the status presented on pins ST0-ST3. All Interrupt Control cycles are singlebyte Read cycles.

This section describes only the Interrupt Control sequences associated with each interrupt and with the return from its service routine. For full details of the NS32032 interrupt structure, see Sec. 3.8. TABLE 3-3. Interrupt Sequences

Data Bus

| Cycle     | Status                         | Address              | DDIN         | BE3        | BE2                                     | BE1       | BEO       | Byte 3   | Byte 2    | Byte 1            | Byte 0                                                      |
|-----------|--------------------------------|----------------------|--------------|------------|-----------------------------------------|-----------|-----------|----------|-----------|-------------------|-------------------------------------------------------------|
|           |                                |                      | <b>A</b> . 1 | Non-Ma     | skable In                               | terrupt ( | Control   | Sequenc  | es        |                   |                                                             |
| Interrupt | Acknow                         | ledge                |              |            | 1                                       |           |           |          |           |                   |                                                             |
| . 1       | 0100                           | FFFF00 <sub>16</sub> | 0            | 1          | 1                                       | 1         | 0         | X        | Х         | Х                 | X                                                           |
| Interrupt | Return                         |                      |              |            |                                         |           |           |          |           |                   |                                                             |
| None: Pe  | rformed                        | d through R          | eturn fro    | om Trap    | (RETT)                                  | instructi | on.       |          | · .       |                   |                                                             |
|           |                                |                      | В.           | Non-Veo    | tored In                                | terrupt C | Control   | Sequence | es        |                   |                                                             |
| Interrupt | Acknow                         | ledge                |              |            |                                         |           |           |          |           |                   |                                                             |
| 1         | 0100                           | FFFE00 <sub>16</sub> | 0            | 1          | 1                                       | 1         | 0         | X        | X         | X                 | x                                                           |
| Interrupt | Return                         |                      |              |            |                                         |           |           |          |           |                   |                                                             |
| 1         | 0110                           | FFFE00 <sub>16</sub> | 0            | 1          | 1                                       | 1         | 0         | х        | x         | х                 | x                                                           |
|           |                                |                      | C. Ve        | ctored I   | nterrupt                                | Sequen    | ces: No   | on-Casca | ded.      |                   |                                                             |
| Interrupt | Acknow                         | ledge                |              |            |                                         |           |           |          |           |                   |                                                             |
| 1         | 0100                           | FFFE00 <sub>16</sub> | 0            | 1 <b>1</b> | 1                                       | 1         | 0         | х        | X         | X                 | Vector:<br>Range: 0-127                                     |
| Interrupt | Return                         |                      |              |            |                                         |           |           |          |           |                   |                                                             |
| · 1       | 0110                           | FFFE00 <sub>16</sub> | 0            | 1          | 1.                                      | 1         | 0         | X        | X         | X                 | Vector: Same as<br>in Previous Int.<br>Ack. Cycle           |
|           | i.                             |                      | D.           | Vectore    | d Interru                               | pt Sequ   | ences:    | Cascade  | d         |                   |                                                             |
| Interrupt | Acknow                         | ledge                |              |            |                                         |           |           |          |           |                   |                                                             |
| 1         | 0100                           | FFFE00 <sub>16</sub> | 0            | 1          | 1                                       | 1         | 0         | х        | Х         | X                 | Cascade Index:<br>range - 16 to -                           |
| (The CPL  | l here u                       | ises the Cas         | scade In     | dex to f   | ind the (                               | Cascade   | Addre     | ss.)     |           |                   |                                                             |
| 2         | 2 0101 Cascade 0 Se<br>Address |                      |              | See        | See Note Vector, range 0–2<br>data bus. |           |           |          | 255; on a | ppropriate byte c |                                                             |
| Interrupt | Return                         |                      |              |            |                                         |           |           |          |           |                   |                                                             |
| 1         | 0110                           | FFFE00 <sub>16</sub> | 0            | 1          | 1.                                      | 1         | 0         | <b>X</b> | Х         | X                 | Cascade Index:<br>Same as in<br>previous Int.<br>Ack. Cycle |
| (The CPL  | l here u                       | uses the Cas         | scade In     | dex to f   | ind the (                               | Cascade   | Addres    | ss.)     |           |                   |                                                             |
| 2         | 0111                           | Cascade<br>Address   | 0            |            | See                                     | Note      |           | х        | х         | X                 | X                                                           |
| X = Don   | 't Care                        |                      |              |            |                                         |           |           |          |           |                   |                                                             |
| NOTE:     | nala will b                    | a pativated app      | ordine to t  | he encoded | od ICU odd                              |           | volo tupo |          | 2 or 4 wh | on roading t      | he interrupt vector                                         |

The vector value can be in the range 0-255.

# 3.4.6 Slave Processor Communication

In addition to its <u>use as</u> the Address Translation strap (Sec. 3.5.1), the  $\overline{AT}/\overline{SPC}$  pin is used as the data strobe for Slave Processor transfers. In this role, it is referred to as Slave Processor Control (SPC). In a Slave Processor bus cycle, data is transferred on the Data Bus (AD0-AD15), and the least significant two bits of CPU cycle status (ST0-ST1) are monitored by each Slave Processor in order to determine the type of transfer being performed. SPC is bidirectional, but is driven by the CPU during all Slave Processor bus cycles. See Sec. 3.9 for full protocol sequences.



FIGURE 3-12. Slave Processor Connections.



### NOTE:

- (1) CPU samples Data Bus here.
- (2) Slave Processor samples CPU Status here.
- (3) DBE and all other NS16201 TCU bus signals remain inactive because no ADS pulse is received from the CPU.

FIGURE 3-13. CPU Read from Slave Processor.

### 3.4.6.1 Slave Processor Bus Cycles

A Slave Processor bus cycle always takes exactly two clock cycles, labelled T1 and T4 (see Figures 3-13 and 3-14). During a Read cycle, SPC is activated at T1, data is sampled at T4, and SPC is removed. The Cycle Status pins lead the cycle by one clock period, and are sampled at the leading edge of SPC. During a Write cycle, the <u>CPU</u> applies data and activates SPC at T1, removing SPC at T4. The <u>Slave</u> Processor latches status on the leading edge of SPC and latches data on the trailing edge.

Since the CPU does not pulse the Address Strobe (ADS), no bus signals are generated by the NS16201 Timing Control Unit. The direction of a transfer is determined by the sequence ("protocol") established by the instruction under execution; but the CPU indicates the direction on the DDIN pin for hardware debugging purposes.

### 3.4.6.2 Operand Transfer Sequences

A Slave Processor operand is transferred in one or more Slave bus cycles. A Byte operand is transferred on the least-significant byte of the Data Bus (AD0-AD7), and a Word operand is transferred on bits AD0-AD15. A Double Word is transferred in a consecutive pair of bus cycles, least-significant word first. A Quad Word is transferred in two pairs of Slave cycles, with other bus cycles possibly occurring between them. The word order is from least-significant word to most-significant.

Note that the NS32032 uses only the two least significant bytes of the data bus for slave cycles. This is to maintain compatibility with existing slave processors.



#### NOTE:

- (1) Arrows indicate points at which the Slave Processor samples.
- (2) DBE, being provided by the NS16201 TCU, remains inactive due to the fact that no pulse is presented on ADS. TCU signals RD, WR and TSO also remain inactive.

### FIGURE 3-14. CPU Write to Slave Processor.

# 3.5 MEMORY MANAGEMENT OPTION

The NS32032 CPU, in conjunction with the NS16082 Memory Management Unit (MMU), provides full support for address translation, memory protection, and memory allocation techniques up to and including Virtual Memory.

# 3.5.1 Address Translation Strap

The Bus Interface Control section of the NS32032 CPU has two bus timing modes: With or Without Address Translation. The mode <u>of opera</u>tion is selected by the CPU by sampling the AT/SPC (Address Translation/<u>Slave Processor Control) pin on the rising edge of the RST (Reset) pulse. If AT/SPC is sampled as high, the</u>

bus timing is as previously described in Sec. 3.4. If it is sampled as low, two changes occur:

- 1) An extra clock cycle, Tmmu, is inserted into all bus cycles except Slave Processor transfers.
- The DS/FLT pin changes in function from a Data Strobe output (DS) to a Float Command input (FLT).

The NS16082 MMU will itself pull the CPU AT/SPC pin low when it is reset, but this pin may be left floating in non-Memory-Managed systems.

Note that the Address Translation strap does not specifically declare the presence of an NS16082 MMU, but



FIGURE 3-15. Read Cycle with Address Translation (CPU Action).

only the presence of external address translation circuitry. MMU instructions will still trap as being undefined unless the SETCFG (Set Configuration) instruction is executed to declare the MMU instruction set valid. See Sec. 2.1.3.

### 3.5.2 Translated Bus Timing

Figures 3-15 and 3-16 illustrate the CPU activity during a Read cycle and a Write cycle in Address Translation mode. The additional T-State, Timmu, is inserted between T1 and T2. During this time the CPU places AD0-AD23 into the TRI-STATE® mode, allowing the MMU to assert the translated address and issue the physical address strobe PAV. T2 through T4 of the cycle are identical to their counterparts without Address Translation. Note that in order for the NS16082 MMU to operate correctly it must be set to the 32032 mode by strapping A24 to ground during reset.

In this mode the bus lines AD16–AD23 are floated after the MMU address has been latched since they are used by the CPU to transfer data.

Figures 3-17 and 3-18 show a Read cycle and a Write cycle as generated by the 32032/16082/16201 group. Note that with the CPU  $\overline{\text{ADS}}$  signal going only to the  $\underline{\text{MMU}}$ , and with the MMU PAV signal substituting for  $\overline{\text{ADS}}$  everywhere else, Timu through T4 look exactly like T1 through T4 in a non-Memory-Managed system. For the connection diagram, see Appendix B.



FIGURE 3-16. Write Cycle with Address Translation (CPU Action).






# 3.5.3 The FLT (Float) and PA1 (Physical A1) Pins

In Address Translation mode, the DS/FLT pin is treated as the input command FLT (Float). Activating FLT during Tmmu causes the CPU to wait longer than Tmmu for address translation and validation. This feature is used occasionally by the NS16082 MMU in order to update its internal translation cache from page tables in memory, or to update certain status bits within them.

Figure 3-19 shows the effects of FLT. Upon sampling FLT low, late in Tmmu, the CPU enters idle T-States (Tf) during which it:

- 1) Sets AD0-AD23, D24-D31 and DDIN to the TRI-STATE condition ("floating").
- 2) Sets BE3-BE0 according to PA1.
- Suspends further internal processing of the current instruction. This ensures that the current instruction remains abortable with retry. (See RST/ABT description, Sec. 3.5.4.)

Note that the AD0–AD23 pins may be briefly asserted during the first idle T-State. The above conditions remain in effect until FLT again goes high. See the Timing Specifications, Sec. 4.





# 3.5.4 Aborting Bus Cycles

The RST/ABT pin, apart from its Reset function (Sec. 3.3), also serves as the means to "abort", or cancel, a bus cycle and the instruction, if any, which initiated it. An Abort request is distinguished from a Reset in that the RST/ABT pin is held active for only one clock cycle.

If RST/ABT is pulled low during Tmmu or Tf, this signals that the cycle must be aborted. The CPU itself will enter T2 and then Ti, thereby terminating the cycle. Since it is the MMU PAV signal which triggers a physical cycle, the rest of the system remains unaware that a cycle was even started.

The NS16082 MMU will abort a bus cycle for either of two reasons:

- The CPU is attempting to access a virtual address which is not currently resident in physical memory. The referenced page must be brought into physical memory from mass storage to make it accessible to the CPU.
- The CPU is attempting to perform an access which is not allowed due to the protection level assigned to that page.

When a bus cycle is aborted by the MMU, the instruction which caused it to occur is also aborted in such a manner that it is guaranteed re-executable later. Due to the NS16000 Family instruction set definition and its implementation in the NS32032 CPU, the only information which is changed irrecoverably by such partly-executed instructions is information which does not affect their re-execution.

#### 3.5.4.1 The Abort Interrupt

Upon aborting an instruction, the CPU immediately performs an interrupt through the ABT vector in the Interrupt Table (see Sec. 3.8). The Return Address pushed on the Interrupt Stack is the address of the aborted instruction, such that a Return from Trap (RETT) instruction will automatically retry it.

The one exception to this sequence occurs if the aborted bus cycle was an instruction prefetch. If so, it is not yet certain that the aborted prefetched code is to be executed. Instead of causing an interrupt, the CPU only aborts the bus cycle, and stops prefetching. If the information in the Instruction Queue runs out, meaning that the instruction will actually be executed, the ABT interrupt will occur, in effect aborting the instruction which was being fetched.

## 3.5.4.2 Hardware Considerations

In order to guarantee instruction retry, certain rules must be followed in applying an Abort to the CPU. These rules are followed by the NS16082 Memory Management Unit.

- If FLT has not been applied to the CPU, the Abort pulse must occur during or before Tmmu. See the Timing Specifications, Figure 4-22.
- If FLT has been applied to the CPU, the Abort pulse must be applied before the T-State in which FLT goes inactive. The CPU will not actually respond to the Abort command until FLT is removed. See Figure 4-23.
- 3) No bus cycle may be aborted which is the Write half of a Read-Modify-Write operand access. The CPU guarantees that this will never be necessary for Memory Management functions by applying a special RMW status (Status Code 1011) during the Read half of the access. When the CPU presents RMW status, that cycle must be aborted if it would be illegal to write to any of the accessed addresses.

If RST/ABT is pulsed at any time other than as indicated above, it will abort either the instruction currently under execution or the next instruction and will act as a very high-priority interrupt. However, the program which was running at the time is not guaranteed recoverable, and should be terminated.

#### 3.6 BUS ACCESS CONTROL

The NS32032 CPU has the capability of relinquishing its access to the bus upon request from a DMA device or another CPU. This capability is implemented on the HOLD (Hold Request) and HLDA (Hold Acknowledge) pins. By asserting HOLD low, an external device requests access to the bus. On receipt of HLDA from the CPU, the device may perform bus cycles, as the CPU at this point has set the AD0-AD23, D24-D31, ADS, DDIN and BE0-BE3 pins to the TRI-STATE® condition. To return control of the bus to the CPU, the device sets HOLD inactive, and the CPU acknowledges return of the bus by setting HLDA inactive.

How guickly the CPU releases the bus depends on whether it is idle on the bus at the time the HOLD request is made, as the CPU must always complete the current bus cycle. Figure 3-20 shows the timing sequence when the CPU is idle. In this case, the CPU grants the bus during the immediately following clock cycle. Figure 3-21 shows the sequence if the CPU is using the bus at the time that the HOLD request is made. If the request is made during or before the clock cycle shown (two clock cycles before T4), the CPU will release the bus during the clock cycle following T4. If the request occurs closer to T4, the CPU may already have decided to initiate another bus cycle. In that case it will not grant the bus until after the next T4 state. Note that this situation will also occur if the CPU is idle on the bus but has initiated a bus cycle internally.

In a Memory-Managed system, the HLDA signal is connected in a daisy-chain through the NS 16082, such that the MMU can release the bus if it is using it.







FIGURE 3-21. HOLD Timing, Bus Initially Not Idle.

## 3.7 INSTRUCTION STATUS

In addition to the four bits of Bus Cycle status (ST0-ST3), the NS32032 CPU also presents Instruction Status information on three separate pins. These pins differ from ST0-ST3 in that they are synchronous to the CPU's internal instruction execution section rather than to its bus interface section.

PFS (Program Flow Status) is pulsed low as each instruction begins execution. It is intended for debugging purposes, and is used that way by the NS 16082 Memory Management Unit.

U/S originates from the U bit of the Processor Status Register, and indicates whether the CPU is currently running in User or Supervisor mode. It is sampled by the MMU for mapping, protection and debugging purposes. Although it is not synchronous to bus cycles, there are guarantees on its validity during any given bus cvcle. See the Timing Specifications, Figure 4-21.

ILO (Interlocked Operation) is activated during an SBITI (Set Bit, Interlocked) or CBITI (Clear Bit, Interlocked) instruction. It is made available to external bus arbitration circuitry in order to allow these instructions to implement the semaphore primitive operations for multiprocessor communication and resource sharing. As with the  $U/\overline{S}$  pin, there are guarantees on its validity during the operand accesses performed by the instructions. See the Timing Specification Section, Figure 4-19.

# 3.8 NS32032 INTERRUPT STRUCTURE

INT, on which maskable interrupts may be requested,

NMI, on which non-maskable interrupts may be requested, and

RST/ABT, which may be used to abort a bus cycle and any associated instruction. It generates an interrupt request if an instruction was aborted. See Sec. 3.5.4.

In addition, there is a set of internally-generated "traps" which cause interrupt service to be performed as a result either of exceptional conditions (e.g., attempted division by zero) or of specific instructions whose purpose is to cause a trap to occur (e.g., the Supervisor Call instruction).

#### 3.8.1 General Interrupt/Trap Sequence

Upon receipt of an interrupt or trap request, the CPU goes through four major steps:

- 1) Adjustment of Registers.
  - Depending on the source of the interrupt or trap, the CPU may restore and/or adjust the contents of the Program Counter (PC), the Processor Status Register (PSR) and the currently-selected Stack Pointer (SP). A copy of the PSR is made, and the PSR is then set to reflect Supervisor Mode and selection of the Interrupt Stack.
- Saving Processor Status. The PSR copy is pushed onto the Interrupt Stack as a 16-bit quantity.
- 3) Vector Acquisition. A Vector is either obtained from the Data Bus or is supplied by default.
- Service Call.

The Vector is used as an index into the Interrupt Dispatch Table, whose base address is taken from the CPU Interrupt Base (INTBASE) Register. See Figure 3-22. A 32-bit External Procedure Descriptor is read from the table entry, and an External Procedure Call is performed using it. The MOD Register (16 bits) and Program Counter (32 bits) are pushed on the Interrupt Stack.



FIGURE 3-22. Interrupt Dispatch and Cascade Tables.

This process is illustrated in Figure 3-23, from the view-Interrupt on INT or NMI pin: Sec. 3.8.7.1. Abort Interrupt: point of the programmer. Sec. 3.8.7.4. Traps (except Trace): Sec. 3.8.7.2. Full sequences of events in processing interrupts and Trace Trap: Sec. 3.8.7.3. traps may be found as follows: PSR MOD (PUSH) MODULE STATUS 32 BITS RETURN ADDRESS 32 BITS (PUSH) INTERRUPT STACK CASCADE TABLE INTBASE REGISTER INTERRUPT BASE DISPATCH TABLE VECTOR x4 Ŧ DESCRIPTOR (32 BITS) DESCRIPTOR 16 16 MODULE OFFSET 0 MOD REGISTER MODULE TABLE NEW MODULE MODULE TABLE ENTRY MODULE TABLE ENTRY 32 STATIC BASE POINTER LINK BASE POINTER PROGRAM BASE POINTER (RESERVED) SB REGISTER PROGRAM COUNTER NEW STATIC BASE ENTRY POINT ADDRESS TL/C/5491-34 FIGURE 3-23. Interrupt/Trap Service Routine Calling

Sequence.

#### 3.8.2 Interrupt/Trap Return

To return control to an interrupted program, one of two instructions is used. The RETT (Return from Trap) instruction (Figure 3-24) restores the PSR, MOD, PC and SB registers to their previous contents and, since traps are often used deliberately as a call mechanism for Supervisor Mode procedures, it also discards a specified number of bytes from the original stack as surplus parameter space. RETT is used to return from any trap or interrupt except the Maskable Interrupt. For this, the RETI (Return from Interrupt) instruction is used, which also informs any external Interrupt Control Units that interrupt service has completed. Since interrupts are generally asynchronous external events, RETI does not pop parameters. See Figure 3-25.

# 3.8.3 Maskable Interrupts (The INT Pin)

The INT pin is a level-sensitive input. A continuous low

level is allowed for generating multiple interrupt requests. The input is maskable, and is therefore enabled to generate interrupt requests only while the Processor Status Register I bit is set. The I bit is automatically cleared during service of an INT, NMI or Abort request, and is restored to its original setting upon return from the interrupt service routine via the RETT or RETI instruction.

The  $\overline{INT}$  pin may be configured via the SETCFG instruction as either Non-Vectored (CFG Register bit I = 0) or Vectored (bit I = 1).

## 3.8.3.1 Non-Vectored Mode

In the Non-Vectored mode, an interrupt request on the INT pin will cause an Interrupt Acknowledge bus cycle, but the CPU will ignore any value read from the bus and use instead a default vector of zero. This mode is useful for small systems in which hardware interrupt prioritization is unnecessary.



#### FIGURE 3-24. Return from Trap (RETT n) Instruction Flow.



"END OF INTERRUPT" BUS CYCLE

> INTERRUPT CONTROL UNIT

# FIGURE 3-25. Return from Interrupt (RETI) Instruction Flow.

9

#### 3.8.3.2 Vectored Mode: Non-Cascaded Case

In the Vectored mode, the CPU uses an NS 16202 Interrupt Control Unit (ICU) to prioritize up to 16 interrupt requests. Upon receipt of an interrupt request on the INT pin, the CPU performs an "Interrupt Acknowledge, Master" bus cycle (Sec. 3.4.2) reading a vector value from the low-order byte of the Data Bus. This vector is then used as an index into the Dispatch Table in order to find the External Procedure Descriptor for the proper interrupt service procedure. The service procedure eventually returns via the Return from Interrupt (RETI) instruction, which performs an End of Interrupt bus cycle, informing the ICU that it may re-prioritize any interrupt requests still pending. The ICU provides the vector number again, which the CPU uses to determine whether it needs also to inform a Cascaded ICU (see below).

In a system with only one ICU (16 levels of interrupt), the vectors provided must be in the range of 0 through 127; that is, they must be positive numbers in eight bits. By providing a negative vector number, an ICU flags the interrupt source as being a Cascaded ICU (see below).

#### 3.8.3.3 Vectored Mode: Cascaded Case

In order to allow up to 256 levels of interrupt, provision is made both in the CPU and in the NS16202 Interrupt Control Unit (ICU) to transparently support cascading. Figure 3-27, shows a typical cascaded configuration. Note that the Interrupt output from a Cascaded ICU goes to an Interrupt Request input of the Master ICU, which is the only ICU which drives the CPU INT pin.

In a system which uses cascading, two tasks must be performed upon initialization:

1) For each Cascaded ICU in the system, the Master ICU must be informed of the line number (0 to 15) on which it receives the cascaded requests.

2) A Cascade Table must be established in memory. The Cascade Table is located in a NEGATIVE direction from the location indicated by the CPU Interrupt Base (INTBASE) Register. Its entries are 32-bit addresses, pointing to the Vector Registers of each of up to 16 Cascaded ICUs.

Figure 3-22 illustrates the position of the Cascade Table. To find the Cascade Table entry for a Cascaded ICU, take its Master ICU line number (0 to 15) and subtract 16 from it, giving an index in the range -16 to -1. Multiply this value by 4, and add the resulting negative number to the contents of the INTBASE Register The 32-bit entry at this address must be set to the address of the Hardware Vector Register of the Cascade ICU. This is referred to as the "Cascade Address."

Upon receipt of an interrupt request from a Cascaded ICU, the Master ICU interrupts the CPU and provides the negative Cascade Table index instead of a (positive) vector number. The CPU, seeing the negative value, uses it as an index into the Cascade Table and reads the Cascade Address from the referenced entry. Applying this address, the CPU performs an "Interrupt Acknowledge, Cascaded" bus cycle (Sec. 3.4.2), reading the final vector value. This vector is interpreted by the CPU as an unsigned byte, and can therefore be in the range of 0 through 255.

In returning from a Cascaded interrupt, the service procedure executes the Return from Interrupt (RETI) instruction, as it would for any Maskable Interrupt. The CPU performs an "End of Interrupt, Master" bus cycle (Sec. 3.4.2), whereupon the Master ICU again provides the negative Cascade Table index. The CPU, seeing a negative value, uses it to find the corresponding Cascade Address from the Cascade Table. Applying this address, it performs an "End of Interrupt, Cascaded" bus cycle (Sec. 3.4.2), informing the Cascaded ICU of the completion of the service routine. The byte read from the Cascaded ICU is discarded.



213



FIGURE 3-27. Cascaded Interrupt Control Unit Connections.

#### 3.8.4 Non-Maskable Interrupt (The NMI Pin)

The Non-Maskable Interrupt is triggered whenever a falling edge is detected on the NMI pin. The CPU performs an "Interrupt Acknowledge, Master" bus cycle (Sec. 3.4.2) when processing of this interrupt actually begins. The Interrupt Acknowledge cycle differs from that provided for Maskable Interrupts in that the address presented is FFFF00<sub>16</sub>. The vector value used for the Non-Maskable Interrupt is taken as 1, regardless of the value read from the bus.

The service procedure returns from the Non-Maskable Interrupt using the Return from Trap (RETT) instruction. No special bus cycles occur on return.

For the full sequence of events in processing the Non-Maskable Interrupt, see Sec. 3.8.7.1.

#### 3.8.5 Traps

A trap is an internally-generated interrupt request caused as a direct and immediate result of the execution of an instruction. The Return Address pushed by any trap except Trap (TRC) is the address of the first byte of the instruction during which the trap occurred. Traps do not disable interrupts, as they are not associated with external events. Traps recognized by the NS32032 CPU are:

**Trap (FPU):** An exceptional condition was detected by the NS16081 Floating Point Unit or another Slave Processor during the execution of a Slave Instruction. This trap is requested via the Status Word returned as part of the Slave Processor Protocol (Sec. 3.9.1). **Trap (ILL):** Illegal operation. A privileged operation was attempted while the CPU was in User Mode (PSR bit U = 1).

Trap (SVC): The Supervisor Call (SVC) instruction was executed.

**Trap (DVZ):** An attempt was made to divide an integer by zero. (The FPU trap is used for Floating Point division by zero.)

Trap (FLG): The FLAG instruction detected a "1" in the CPU PSR F bit.

Trap (BPT): The Breakpoint (BPT) instruction was executed.

**Trap (TRC):** The instruction just completed is being traced. See below.

Trap (UND): An undefined opcode was encountered by the CPU.

A special case is the Trace Trap (TRC), which is enabled by setting the T bit in the Processor Status Register (PSR). At the beginning of each instruction, the T bit is copied into the PSR P (Trace "Pending") bit. If the P bit is set at the end of an instruction, then the Trace Trap is activated. If any other trap or interrupt request is made during a traced instruction, its entire service procedure is allowed to complete before the Trace Trap occurs. Each interrupt and trap sequence handles the P bit for proper tracing, guaranteeing one and only one Trace Trap per instruction, and guaranteeing that the Return Address pushed during a Trace Trap is always the address of the next instruction to be traced.

# 3.8.6 Prioritization

The NS16032 CPU internally prioritizes simultaneous interrupt and trap requests as follows:

- 1) Traps other than Trace
  - than Trace (Highest priority)
- 2) Abort
- 3) Non-Maskable Interrupt
- Maskable Interrupts
   Trace Trap

(Lowest priority)

#### 3.8.7 Interrupt/Trap Sequences: Detailed Flow

For purposes of the following detailed discussion of interrupt and trap service sequences, a single sequence called "Service" is defined in Figure 3-28. Upon detecting any interrupt request or trap condition, the CPU first performs a sequence dependent upon the type of interrupt or trap. This sequence will include pushing the Processor Status Register and establishing a Vector and a Return Address. The CPU then performs the Service sequence.

For the sequence followed in processing either Maskable or Non-Maskable interrupts (on the INT or NMI pins, respectively), see Sec. 3.8.7.1. For Abort interrupts, see Sec. 3.8.7.4. For the Trace Trap, see Sec. 3.8.7.3, and for all other traps see Sec. 3.8.7.2.

## 3.8.7.1 Maskable/Non-Maskable Interrupt Sequence

This sequence is performed by the CPU when the NMI pin receives a falling edge, or the INT pin becomes active with the PSR I bit set. The interrupt sequence begins either at the next instruction boundary or, in the case of the String instructions, at the next interruptible point during its execution.

- 1. If a String instruction was interrupted and not yet completed:
  - a. Clear the Processor Status Register P bit.
  - b. Set "Return Address" to the address of the first byte of the interrupted instruction.

Otherwise, set "Return Address" to the address of the next instruction.

- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, T, P and I.
- 3. If the interrupt is Non-Maskable:
  - a. Read a byte from address FFFF00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2). Discard the byte read.
  - b. Set "Vector" to 1.
  - c. Go to Step 8.
- 4. If the interrupt is Non-Vectored:
  - a. Read a byte from address FFFF00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2). Discard the byte read.
  - b. Set "Vector" to 0.
  - c. Go to Step 8.
- Here the interrupt is Vectored. Read "Byte" from address FFFE00<sub>16</sub>, applying Status Code 0100 (Interrupt Acknowledge, Master: Section 3.4.2).
- 6. If "Byte"  $\geq$  0, then set "Vector" to "Byte" and go to Step 8.
- If "Byte" is in the range 16 through 1, then the interrupt source is Cascaded. (More negative values are reserved for future use.) Perform the following:
  - a. Read the 32-bit Cascade Address from memory. The address is calculated as INTBASE + 4\* Byte.
  - b. Read "Vector," applying the Cascade Address just read and Status Code 0101 (Interrupt Acknowledge, Cascaded: Section 3.4.2).
- 8. Push the PSR copy (from Step 2) onto the Interrupt Stack as a 16-bit value.
- 9. Perform Service (Vector, Return Address), Figure 3-28.

Service (Vector, Return Address):

1) Push MOD Register onto the Interrupt Stack as a 16-bit value. (The PSR has already been pushed as a 16-bit value.)

2) Push the Return Address onto the Interrupt Stack as a 32-bit quantity.

3) Read the 32-bit External Procedure Descriptor from the Interrupt Dispatch Table: address is Vector\*4 + INTBASE Register contents.

4) Move the Module field of the Descriptor into the MOD Register.

5) Read the new Static Base pointer from the memory address contained in MOD, placing it into the SB Register.

6) Read the Program Base pointer from memory address MOD+8, and add to it the Offset field from the Descriptor, placing the result in the Program Counter.

> FIGURE 3-28. Service Sequence. Invoked during all interrupt/trap sequences.

#### 3.8.7.2 Trap Sequence: Traps Other Than Trace

- Restore the currently selected Stack Pointer and the Processor Status Register to their original values at the start of the trapped instruction.
- Set "Vector" to the value corresponding to the trap type.

| FPU: | Vector = 3.    |
|------|----------------|
| ILL: | Vector $= 4$ . |
| SVC: | Vector = 5.    |
| DVZ: | Vector $= 6$ . |
| FLG: | Vector = 7.    |
| BPT: | Vector = 8.    |

- UND: Vector = 10.
- Copy the Processor Status Register (PSR) into a temporary register, then clear PSR bits S, U, P and T.
- 4) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 5) Set "Return Address" to the address of the first byte of the trapped instruction.
- 6) Perform Service (Vector, Return Address), Figure 3-28.

# 3.8.7.3 Trace Trap Sequence

- In the Processor Status Register (PSR), clear the P bit.
- 2) Copy the PSR into a temporary register, then clear PSR bits S, U and T.
- 3) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- Set "Vector" to 9.
- 5) Set "Return Address" to the address of the next instruction.
- 6) Perform Service (Vector, Return Address), Figure 3-28.

# 3.8.7.4 Abort Sequence

- Restore the currently selected Stack Pointer to its original contents at the beginning of the aborted instruction.
- 2) Clear the PSR P bit.
- 3) Copy the PSR into a temporary register, then clear PSR bits S, U, T and I.
- 4) Push the PSR copy onto the Interrupt Stack as a 16-bit value.
- 5) Set "Vector" to 2.
- 6) Set "Return Address" to the address of the first byte of the aborted instruction.
- 7) Perform Service (Vector, Return Address), Figure 3-28.

# 3.9 SLAVE PROCESSOR INSTRUCTIONS

The NS32032 CPU recognizes three groups of instructions as being executable by external Slave Processors:

Floating Point Instruction Set

#### Memory Management Instruction Set Custom Instruction Set

Each Slave Instruction Set is validated by a bit in the Configuration Register (Sec. 2.1.3). Any Slave Instruction which does not have its corresponding Configuration Register bit set will trap as undefined, without any Slave Processor communication attempted by the CPU. This allows software simulation of a non-existent Slave Processor.

# 3.9.1 Slave Processor Protocol

Slave Processor instructions have a three-byte Basic Instruction field, consisting of an ID Byte followed by an Operation Word. The ID Byte has three functions:

- 1) It identifies the instruction as being a Slave Processor instruction.
- 2) It specifies which Slave Processor will execute it.
- 3) It determines the format of the following Operation Word of the instruction.

Upon receiving a Slave Processor instruction, the CPU initiates the sequence outlined in Figure 3-29. While applying Status Code 1111 (Broadcast ID, Sec. 3.4.2), the CPU transfers the ID Byte on the least-significant byte of the Data Bus (AD0–AD7). All Slave Processors input this byte and decode it. The Slave Processor selected by the ID Byte is activated, and from this point the CPU is communicating only with it. If any other slave protocol was in progress (e.g., an aborted Slave instruction), this transfer cancels it.

The CPU next sends the Operation Word while applying Status Code 1101 (Transfer Slave Operand, Sec. 3.4.2). Upon receiving it, the Slave Processor decodes it, and at this point both the CPU and the Slave Processor are aware of the number of operands to be transferred and their sizes. The operation Word is swapped on the Data Bus; that is, bits 0-7 appear on pins AD8-AD15 and bits 8–15 appear on pins AD0–AD7.

Using the Addressing Mode fields within the Operation Word, the CPU starts fetching operands and issuing them to the Slave Processor. To do so, it references any Addressing Mode extensions which may be appended to the Slave Processor instruction. Since the CPU is

|      |        | Status Combinations:                                                                   |
|------|--------|----------------------------------------------------------------------------------------|
|      |        | Send ID (ID): Code 1111<br>Xfer Operand (OP): Code 1101<br>Read Status (ST): Code 1110 |
| Step | Status | Action                                                                                 |
| 1    | ID     | CPU Send ID Byte.                                                                      |
| 2    | OP     | CPU Sends Operation Word.                                                              |
| 3    | OP     | CPU Sends Required Operands.                                                           |
| 4    | _ *    | Slave Starts Execution. CPU Pre-fetches.                                               |
| 5    | -      | Slave Pulses SPC Low.                                                                  |
| 6    | ST     | CPU Reads Status Word. (Trap? Alter Flags?)                                            |
| 7    | OP     | CPU Reads Results (If Any).                                                            |

#### FIGURE 3-29. Slave Processor Protocol.

solely responsible for memory accesses, these extensions are not sent to the Slave processor. The Status Code applied is 1101 (Transfer Slave Processor Operand, Sec. 3.4.2).

After the CPU has issued the last operand, the Slave Processor starts the actual execution of the instruction. Upon completion, it will signal the CPU by pulsing SPC low. To allow for this, and for the Address Translation strap function, AT/SPC is normally held high only by an internal pull-up device of approximately 5K ohms.

While the Slave Processor is executing the instruction, the CPU is free to prefetch instructions into its queue. If it fills the queue before the Slave Processor finishes, the CPU will wait, applying Status Code 0011 (Waiting for Slave, Sec. 3.4.2).

Upon receiving the pulse on SPC, the CPU uses  $\overline{SPC}$  to read a Status Word from the Slave Processor, applying Status Code 1110 (Read Slave Status, Sec. 3.4.2). This word has the format shown in Figure 3-30. If the Q bit ("Quit", Bit 0) is set, this indicates that an error was detected by the Slave Processor. The CPU will not continue the protocol, but will immediately trap through the FPU vector in the Interrupt Table. Certain Slave Processor instructions cause CPU PSR bits to be loaded from the Status Word.

The last step in the protocol is for the CPU to read a result, if any, and transfer it to the destination. The Read cycles from the Slave Processor are performed by the CPU while applying Status Code 1101 (Transfer Slave Operand, Sec. 3.4.2).

An exception to the protocol above is the LMR (Load Memory Management Register) instruction, and a corresponding Custom Slave instruction (LCR: Load Custom Register). In executing these instructions, the protocol ends after the CPU has issued the last operand. The CPU does not wait for an acknowledgement from the Slave Processor, and it does not read status.

# 3.9.2 Floating Point Instructions

Table 3-4 gives the protocols followed for each Floating Point instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see Appendix A.

The Operand class columns give the Access Class for each general operand, defining how the addressing modes are interpreted (see Programmer's Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating Point Unit by the CPU. "D" indicates a 32-bit Double Word. "i" indicates that the instruction specifies an integer size for the operand (B = Byte, W = Word, D = Double Word). "f" indicates that the instruction specifies a Floating Point size for the operand (F = 32-bit Standard Floating, L = 64-bit Long Floating).

The Returned Value Type and Destination column gives the size of any returned value and where the CPU places it. The PSR Bits Affected column indicates which PSR bits, if any, are updated from the Slave Processor Status Word (Figure 3-30).

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued   | Operand 2<br>Issued | Returned Value<br>Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|-----------------------|---------------------|----------------------------------|----------------------|
| ADDf     | read.f             | rmw.f              | f                     | f                   | f to Op. 2                       | none                 |
| SUBf     | read.f             | rmw.f              | f                     | f                   | f to op. 2                       | none                 |
| MULf     | read.f             | rmw.f              | 1. 1. 1. <b>f</b> . 1 | f                   | f to Op. 2                       | none                 |
| DIVf     | read.f             | rmw.f              | , f -                 | f                   | f to Op. 2                       | none                 |
| MOVf     | read.f             | write.f            | f                     | N/A                 | f to Op. 2                       | none                 |
| ABSf     | read.f             | write.f            | f                     | N/A                 | f to Op. 2                       | none                 |
| NEGf     | read.f             | write.f            | . f                   | N/A                 | f to Op. 2                       | none                 |
| CMPf     | read.f             | read.f             | f                     | f                   | N/A                              | N,Z,L                |
| FLOORfi  | read.f             | write.i            | f                     | N/A                 | i to op. 2                       | none                 |
| TRUNCfi  | read.f             | write.i            | f                     | N/A                 | i to Op. 2                       | none                 |
| ROUNDfi  | read.f             | write.i            | f                     | N/A                 | i to Op. 2                       | none                 |
| MOVFL    | read.F             | write.L            | F                     | N/A                 | L to Op. 2                       | none                 |
| MOVLF    | read.L             | write.F            | L L                   | N/A                 | F to Op. 2                       | none                 |
| MOVif    | read.i             | write.f            | i                     | N/A                 | f to Op. 2                       | none                 |
| LFSR     | read.D             | N/A                | D                     | N/A                 | N/A                              | none                 |
| SFSR     | N/A                | write.D            | N/A                   | N/A                 | D to Op. 2                       | none                 |
|          |                    |                    |                       |                     |                                  |                      |

#### Table 3-4. Floating Point Instruction Protocols.

#### NOTE:

D = Double Word

i = integer size (B,W,D) specified in mnemonic.

f = Floating Point type (F,L) specified in mnemonic.

N/A = Not Applicable to this instruction.



#### FIGURE 3-30. Slave Processor Status Word Format.

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified. This is because the Floating Point Registers are physically on the Floating Point Unit and are therefore available without CPU assistance.

#### 3.9.3 Memory Management Instructions

Table 3-5 gives the protocols for Memory Management instructions. Encodings for these instructions may be found in Appendix A.

In executing the RDVAL and WRVAL instructions, the CPU calculates and issues the 32-bit Effective Address of the single operand. The CPU then performs a singlebyte Read cycle from that address, allowing the MMU to safely abort the instruction if the necessary information is not currently in physical memory. Upon seeing the memory cycle complete, the MMU continues the protocol, and returns the validation result in the F bit of the Slave Status Word.

The size of a Memory Management operand is always a 32-bit Double Word. For futher details of the Memory Management Instruction set, see the Programmer's Manual and the NS16082 MMU Data Sheet.

# Table 3-5. Memory Management Instruction Protocols.

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|---------------------|---------------------|-------------------------------|----------------------|
| RDVAL *  | addr               | N/A                | D                   | N/A                 | N/A                           | F                    |
| WRVAL *  | addr               | N/A                | D                   | N/A                 | N/A                           |                      |
| LMR *    | read.D             | N/A                | D                   | N/A                 | N/A                           | none                 |
| SMR *    | write.D            | N/A                | N/A                 | N/A                 | D to Op. 1                    | none                 |

#### NOTE:

In the RDVAL and WRVAL instructions, the CPU issues the address as a Double Word, and performs a single-byte Read cycle from that memory address. For details, see the Programmer's Manual and the NS16082 Memory Management Unit Data Sheet.

D = Double Word.

\* = Privileged Instruction: will trap if CPU is in User Mode.

N/A = Not Applicable to this instruction.

## 3.9.4 Custom Slave Instructions

Provided in the NS32032 is the capability of communicating with a user-defined, "Custom" Slave Processor. The instruction set provided for a Custom Slave Processor defines the instruction formats, the operand classes and the communication protocol. Left to the user are the interpretations of the Op Code fields, the programming model of the Custom Slave and the actual types of data transferred. The protocol specifies only the size of an operand, not its data type. Table 3-6 lists the relevant information for the Custom Slave instruction set. The designation "c" is used to represent an operand which can be a 32-bit ("D") or 64-bit ("Q") quantity in any format; the size is determined by the suffix on the mnemonic. Similarly, an "i" indicates an integer size (Byte, Word, Double Word) selected by the corresponding mnemonic suffix.

Any operand indicated as being of type 'c' will not cause a transfer if the register addressing mode is specified. It is assumed in this case that the slave processor is already holding the operand internally.

For the instruction encodings, see Appendix A.

#### Table 3-6. Custom Slave Instruction Protocols.

| Mnemonic                                                 | Operand 1                                      | Operand 2                                           | Operand 1             | Operand 2                       | Returned Value                                                                   | PSR Bits                             |
|----------------------------------------------------------|------------------------------------------------|-----------------------------------------------------|-----------------------|---------------------------------|----------------------------------------------------------------------------------|--------------------------------------|
|                                                          | Class                                          | Class                                               | Issued                | Issued                          | Type and Dest.                                                                   | Affected                             |
| CCAL0c                                                   | read.c                                         | rmw.c                                               | C                     | C                               | c to Op. 2                                                                       | none                                 |
| CCAL1c                                                   | read.c                                         | rmw.c                                               | C                     | C                               | c to Op. 2                                                                       | none                                 |
| CCAL2c<br>CCAL3c                                         | read.c<br>read.c                               | rmw.c                                               | C<br>C                | C<br>C                          | c to Op. 2<br>c to Op. 2                                                         | none                                 |
| CMOV0c                                                   | read.c                                         | write.c                                             | C                     | N/A                             | c to Op. 2                                                                       | none                                 |
| CMOV1c                                                   | read.c                                         | write.c                                             | C                     | N/A                             | c to Op. 2                                                                       | none                                 |
| CMOV2c                                                   | read.c                                         | write.c                                             | C                     | N/A                             | c to Op. 2                                                                       | none                                 |
| CCMPc                                                    | read.c                                         | read.c                                              | C                     | С                               | N/A                                                                              | N,Z,L                                |
| CCV0ci<br>CCV1ci<br>CCV2ci<br>CCV3ic<br>CCV4DQ<br>CCV5QD | read.c<br>read.c<br>read.i<br>read.D<br>read.Q | write.i<br>write.i<br>write.c<br>write.Q<br>write.D | c<br>c<br>i<br>D<br>Q | N/A<br>N/A<br>N/A<br>N/A<br>N/A | i to Op. 2<br>i to Op. 2<br>i to Op. 2<br>c to Op. 2<br>Q to Op. 2<br>D to Op. 2 | none<br>none<br>none<br>none<br>none |
| LCSR                                                     | read.D                                         | N/A                                                 | D                     | N/A                             | N/A                                                                              | none                                 |
| SCSR                                                     | N/A                                            | write.D                                             | N/A                   | N/A                             | D to Op. 2                                                                       | none                                 |
| CATST0 *                                                 | addr                                           | N/A                                                 | D                     | N/A                             | N/A                                                                              | F                                    |
| CATST1 *                                                 | addr                                           | N/A                                                 | D                     | N/A                             | N/A                                                                              | F                                    |
| LCR *                                                    | read.D                                         | N/A                                                 | D                     | N/A                             | N/A                                                                              | none                                 |
| SCR *                                                    | write.D                                        | N/A                                                 | N/A                   | N/A                             | D to Op. 1                                                                       | none                                 |

NOTE:

D = Double Word.

i = Integer size (B,W,D) specified in mnemonic.

c = Custom size (D:32 bits or Q:64 bits) specified in mnemonic.

\* = Privileged Instruction: will trap if CPU is in User Mode.

N/A = Not Applicable to this instruction.

# **4** AC Electrical Characteristics

# 4.1 Definitions

All the timing specifications given in this section refer to 50% of the leading or trailing edges of the appropriate clock phase and 0.8V or 2.0V on the appropriate signal



as illustrated in Figures 4-1 and 4-2, unless specifically stated otherwise.

# Abbreviations:

- L.E-leading edge
- T.E.-trailing edge



### . 4.2 Timing Tables

# 4.2.1 Output Signals: Internal Propagation Delays, NS32032-4, NS32032-6

Maximum times assume capacitive loading of 100 pF.

| Name                | Description                           | Figure | Reference/Conditions           | Min | Тур | Max | Unit |
|---------------------|---------------------------------------|--------|--------------------------------|-----|-----|-----|------|
| t <sub>ALV</sub>    | Address bits 0-23 valid               | 4-3    | after L.E., PHI1 T1            |     |     | 80  | ns   |
| t <sub>ALh</sub>    | Address bits 0-23 hold                | 4-3    | after L.E., PHI1 Tmmu or T2    | 0   |     |     | ns   |
| t <sub>Dv</sub>     | Data valid (write cycle)              | 4-3    | after L.E., PHI1 T2            |     |     | 80  | ns   |
| t <sub>Dh</sub>     | Data hold (write cycle)               | 4-3    | after L.E., PHI1 next T1 or Ti | 0   |     |     | ns   |
| t <sub>ALADSs</sub> | Address bits 023 set up to ADS T.E.   | 4-4    | before ADS reaches 2.0V        | 20  |     |     | ns   |
| t <sub>ALADSh</sub> | Address bits 0-23 hold from ADS T.E.  | 4-9    | after ADS reaches 2.0V         | 10  |     |     | ns   |
| t <sub>ALf</sub>    | Address bits 0-23 floating (no MMU)   | 4-4    | after L.E., PHI1 T2            |     |     | 25  | ns   |
| t <sub>ADf</sub>    | Data bits D24-D31 floating (no MMU)   | 4-4    | after L.E., PHI1 T2            |     |     | 25  | ns   |
| t <sub>ALMf</sub>   | Address bits 0-23 floating (with MMU) | 4-8    | after L.E., PHI1 Tmmu          |     | 1   | 25  | ns   |
| t <sub>ADMf</sub>   | Data bits 21-31 floating (with MMU)   | 4-8    | after L.E., PHI1 Tmmu          |     | }   | 25  | ns   |
| t <sub>BEv</sub>    | BEn signals valid                     | 4-3    | after L.E., PHI2 T4            |     |     | 95  | ns   |
| t <sub>BEh</sub>    | BEn signals hold                      | 4-3    | after L.E., PHI2 T4 or Ti      | 0   |     |     | ns   |
| t <sub>STv</sub>    | Status (ST0-ST3) valid                | 4-3    | after L.E., PHI1 T4            |     |     | 90  | ns   |
|                     |                                       |        | (before T1, see note)          |     |     |     |      |
| t <sub>STh</sub>    | Status (ST0-ST3) hold                 | 4-3    | after L.E., PHI1 T4 (after T1) | 0   |     |     | ns   |
| tDDINV              | DDIN signal valid                     | 4-4    | after L.E., PHI1 T1            |     |     | 110 | ns   |
| t <sub>DDINh</sub>  | DDIN signal hold                      | 4-4    | after L.E., PHI1 next T1 or Ti |     |     |     | ns   |
| t <sub>ADSa</sub>   | ADS signal active (low)               | 4-3    | after L.E., PHI1 T1            |     |     | 50  | ns   |
| t <sub>ADSia</sub>  | ADS signal inactive                   | 4-3    | after T.E., PHI1 T1            |     |     | 65  | ns   |
| t <sub>ADSw</sub>   | ADS pulse width                       | 4-3    | at 0.8V, both edges            | 60  |     |     | ns . |
| t <sub>DSa</sub>    | DS signal active (low)                | 4-3    | after L.E., PHI1 T2            |     |     | 70  | ns   |

## 4.2.1 Output Signals: Internal Propagation Delays, NS32032-4, NS32032-6 (continued)

|                     |                                                                 |        | 1                                                      |     | · · · · · · · · · · · · · · · · · · · | · · · · · |                 |
|---------------------|-----------------------------------------------------------------|--------|--------------------------------------------------------|-----|---------------------------------------|-----------|-----------------|
| Name                | Description                                                     | Figure | Reference/Conditions                                   | Min | Тур                                   | Max       | Unit            |
| t <sub>DSia</sub>   | DS signal inactive                                              | 4-3    | after L.E., PHI1 T4                                    |     |                                       | 60        | ns              |
| t <sub>ALf</sub>    | AD0-AD23 floating (caused by HOLD)                              | 4-5    | after L.E., PHI1 T1                                    |     |                                       | 100       | ns              |
| t <sub>ADf</sub>    | D24-D31 floating (caused by HOLD)                               | 4-5    | after L.E., PHI1 T1                                    |     |                                       | 100       | ns              |
| t <sub>ADSf</sub>   | ADS floating (caused by HOLD)                                   | 4-5    | after L.E., PHI1 Ti                                    |     |                                       | 100       | ns              |
| t <sub>BEf</sub>    | BEn floating (caused by HOLD)                                   | 4-5    | after L.E., PHI1 Ti                                    |     |                                       | 100       | ns              |
| tDDINf              | DDIN floating (caused by HOLD)                                  | 4-5    | after L.E., PHI1 Ti                                    |     |                                       | 100       | ns              |
| t <sub>HLDAa</sub>  | HLDA signal active (low)                                        | 4-5    | after L.E., PHI1 Ti                                    |     | 1                                     | 100       | ns              |
| t <sub>HLDAia</sub> | HLDA signal inactive                                            | 4-7    | after L.E., PHI1 Ti                                    |     |                                       | 100       | ns              |
| t <sub>ADSr</sub>   | ADS signal returns from floating<br>(caused by HOLD)            | 4-7    | after L.E., PHI1 Ti                                    |     |                                       | 100       | ns              |
| t <sub>BEr</sub> a  | BEn signals return from floating                                | 47     |                                                        |     |                                       | 100       |                 |
|                     | (caused by HOLD)                                                | 4-7    |                                                        |     |                                       | 100       | ns              |
| tDDINr              | DDIN signal returns from floating<br>(caused by HOLD)           | 4-7    | after L.E., PHI1 Ti                                    |     |                                       | 100       | ns              |
| t <sub>ALf</sub>    | AD0-AD15 floating (caused by FLT)                               | 4-8    | after L.E., PHI1 Tf                                    |     |                                       | 60        | ns              |
| t <sub>DDINf</sub>  | DDIN signal floating (caused by FLT)                            | 4-8    | after FLT reaches 0.8V                                 |     |                                       | 80        | ns              |
|                     | ADS signal floating (caused by FLT)                             | 4-8    | after FLT reaches 0.8V                                 |     |                                       | 80        | ns              |
| t <sub>BEI</sub>    | BEn signals invalid (caused by FLT)                             | 4-8    | after FLT reaches 0.8V                                 |     |                                       | 100       | ns              |
| t <sub>PABE</sub>   | Delay from PA1 to BEn                                           | 4-8    | after PA1 reaches .08V                                 |     | ļ                                     | 50        | ns              |
|                     |                                                                 |        | or 2.0V                                                | Ì   | ľ                                     |           |                 |
| t <sub>DDINr</sub>  | DDIN signal returns from floating<br>(caused by FLT)            | 4-9    | after FLT reaches 2.0V                                 | -   |                                       | 75        | ns              |
| t <sub>BEr</sub>    | BEn signals return from floating (caused by FLT)                | 4-9    | after FLT reaches 2.0V                                 |     |                                       | 90        | ns              |
| t <sub>SPCa</sub>   | SPC output active (low)                                         | 4-12   | after L.E., PHI1 T1                                    |     |                                       | 50        | ns              |
| tspCia              | SPC output inactive                                             | 4-12   | after L.E., PHI1 T4                                    |     |                                       | 50        | ns              |
| tspCnf              | SPC output nonforcing                                           | 4-14   | after L.E., PHI2 T4                                    |     |                                       | 40        | ns              |
| t <sub>Dv</sub>     | Data valid (slave processor write)                              | 4-12   | after L.E., PHI1 T1                                    |     |                                       | 80        | ns              |
| t <sub>Dh</sub>     | Data hold (slave processor write)                               | 4-12   | after L.E., PHI1 next T1 or Ti                         | 0   |                                       |           | ns              |
| t <sub>PFSw</sub>   | PFS pulse width                                                 | 4-17   | at 0.8V, both edges                                    | 70  | 1.1                                   |           | ns              |
| t <sub>PFSa</sub>   | PFS pulse active (low)                                          | 4-17   | after L.E., PHI2                                       |     | ļ                                     | 70        | ns              |
| t <sub>PFSia</sub>  | PFS pulse inactive                                              | 4-17   | after L.E., PHI2                                       |     |                                       | 70        | ns              |
|                     |                                                                 |        | before L.E., PHI1 T1                                   |     |                                       |           |                 |
| t <sub>ILOs</sub>   | ILO signal setup                                                | 4-19a  | of first interlocked                                   | 0   | 1 - A.                                |           | ns              |
|                     |                                                                 |        | write cycle                                            |     |                                       |           |                 |
|                     |                                                                 |        | after L.E., PHI1 T3                                    | 1   |                                       |           |                 |
| t <sub>ILOh</sub>   | ILO signal hold                                                 | 4-19b  | of last interlocked                                    | 0   |                                       |           | ns              |
| 1. T                |                                                                 |        | read cycle                                             |     |                                       |           |                 |
| t <sub>iLOa</sub>   | ILO signal active (low)                                         | 4-20   | after L.E., PHI1                                       |     |                                       | 70        | ns              |
| t <sub>ILOia</sub>  | ILO signal inactive                                             | 4-20   | after L.E., PHI1                                       |     |                                       | 70        | ns              |
| t <sub>USs</sub>    | U/S signal setup                                                | 4-21   | before T.E., PHI1 T4 or Ti                             | 15  |                                       |           | ns              |
| tush                | U/S signal hold                                                 | 4-21   | after L.E., PHI1 T1                                    | 2   |                                       |           | t <sub>Cp</sub> |
| t <sub>NSPF</sub>   | Nonsequential fetch to next<br>PFS clock cycle                  | 4-18b  | after L.E., PHI1 T1                                    | 4   |                                       | н<br>-    | t <sub>Cp</sub> |
| tPFNS               | PFS clock cycle to next<br>nonsequential fetch                  | 4-18a  | before L.E., PHI1 T1                                   | 4   |                                       |           | t <sub>Cp</sub> |
| t <sub>LXPF</sub>   | Last operand transfer of an instruction to next PFS clock cycle | 4–28   | before L.Ę., PHI1 T1 of<br>first bus cycle of transfer | 0   |                                       |           | t <sub>Cp</sub> |
|                     |                                                                 |        |                                                        | L   | 1                                     | L         | L               |

NOTE:

Every memory cycle starts with T4, during which Cycle Status is applied. If the CPU was idling, the sequence will be: "...Ti,T4,T1...". If the CPU was not idling, the sequence will be: "...T4,T1...".

## 4.2.2 Input Signal Requirements: NS32032-4, NS32032-6

| Name               | Description                             | Figure     | <b>Reference/Conditions</b>         | Min | Тур | Max | Unit            |  |
|--------------------|-----------------------------------------|------------|-------------------------------------|-----|-----|-----|-----------------|--|
| tewe               | Power stable to RST T.E.                | 4-24       | after V <sub>CC</sub> reaches 4.5 V | 50  |     |     | μs              |  |
| t <sub>Dis</sub>   | Data in setup (read cycle)              | 4-4        | before T.E., PHI2 T3                | 20  |     |     | ns              |  |
| toin               | Data in hold (read cycle)               | 4-4        | after T.E., PHI2 T3                 | 10  |     |     | ns              |  |
| t <sub>HLDa</sub>  | HOLD active (low) setup time (See note) | 4-5        | before T.E., PHI2 TX1               | 25  |     |     | ns              |  |
| t <sub>HLDia</sub> | HOLD inactive setup time                | 4-7        | before T.E., PHI2 Ti                | 25  |     |     | ns              |  |
| t <sub>HLDh</sub>  | HOLD hold time                          | 4-5        | after L.E., PHI1 TX2                | 0   | 1   |     | ns              |  |
| t <sub>FLTa</sub>  | FLT active (low) setup time             | 4-8        | before T.E., PHI2 Tmmu              | 25  |     |     | ns              |  |
| t <sub>FLTia</sub> | FLT inactive setup time                 | 4-9        | before T.E., PHI2 T2                | 25  |     |     | ns              |  |
| t <sub>RDYs</sub>  | RDY setup time                          | 4-10, 4-11 | before T.E., PHI2 T2 or T3          | 25  |     |     | ns              |  |
| t <sub>BDYh</sub>  | RDY hold time                           | 4-10, 4-11 | after T.E., PHI1 T3                 | 0   |     |     | ns              |  |
| t <sub>ABTs</sub>  | ABT setup time (FLT inactive)           | 4-22       | before T.E., PHI2 Tmmu              | 30  |     |     | ns              |  |
| t <sub>ABTs</sub>  | ABT setup time (FLT active)             | 4-23       | before T.E., PHI2 T2                | 30  |     |     | ns              |  |
| tABTh              | ABT hold time                           | 4-22       | after L.E., PHI1                    | 0   |     |     | ns              |  |
| t <sub>RSTs</sub>  | RST setup time                          | 4-24, 4-25 | before T.E., PHI1                   | 20  |     |     | ns              |  |
| t <sub>RSTw</sub>  | RST pulse width                         | 4-25       | at 0.8V (both edges)                | 64  |     |     | t <sub>Cp</sub> |  |
| tINTS              | INT setup time                          | 4-26       | before T.E., PHI1                   | 20  |     |     | ns              |  |
| t <sub>NMIw</sub>  | NMI pulsewidth                          | 4-27       | at 0.8V (both edges)                | 40  |     |     | ns              |  |
| t <sub>DIs</sub>   | Data setup (slave read cycle)           | 4-13       | before T.E., PHI2 T1                | 20  |     |     | ns              |  |
| t <sub>Dlh</sub>   | Data hold (slave read cycle)            | 4-13       | after T.E., PHI2 T1                 | 10  | -   |     | ns              |  |
| tSPCw              | SPC pulse width (from slave processor)  | 4-12       | at 0.8V (both edges)                | 30  | l   |     | ns              |  |
| t <sub>ATs</sub>   | AT/SPC setup for address                | 4-15       | before L.E., PHI1 of                | 1   |     |     | t <sub>Cp</sub> |  |
|                    | translation strap                       |            | cycle during which RST              | 1   |     |     | - 1-            |  |
|                    |                                         |            | pulse is removed                    |     |     |     |                 |  |
| tATh               | AT/SPC hold for address                 | 4-15       | after T.E., PHI1 of                 | 2   |     |     | t <sub>Cp</sub> |  |
|                    | translation strap                       |            | cycle during which RST              |     |     |     |                 |  |
|                    |                                         |            | pulse is removed                    | 1   |     |     |                 |  |

#### NOTE:

This setup time is necessary to ensure prompt acknowledgement via HLDA and the ensuing floating of CRU off the buses. Note that the time from the receipt of the HOLD signal until the CPU floats is a function of the time HOLD signal goes low, the state of the RDY input (in MMU systems), and the length of the current MMU cycle.

## 4.2.3 Clocking Requirements: NS32032-4

| Name             | Description          | Figure | Reference/Conditions                   | Min  | Тур | Max  | Unit            |
|------------------|----------------------|--------|----------------------------------------|------|-----|------|-----------------|
| t <sub>CLr</sub> | PHI1, PHI2 rise time | 4-16   | to V <sub>CH</sub><br>(see page 2)     |      |     | 9    | ns              |
| t <sub>CLf</sub> | PHI1, PHI2 fall time | 4-16   | from 90–10% of V <sub>CH</sub>         |      |     | 9    | ns              |
| t <sub>CLh</sub> | PHI1, PHI2 high time | 4-16   | (666 page 2)                           | 0.4  |     |      | t <sub>Cp</sub> |
| t <sub>CLI</sub> | PHI1, PHI2 low time  | 4-16   |                                        | 0.35 |     |      | t <sub>Cp</sub> |
| t <sub>Cp</sub>  | Clock period         | 4-16   |                                        | 240  |     | 5000 | ns              |
| tovL             | Non-overlap time     | 4–16   | at 10% of V <sub>CH</sub> (see page 2) | 0    |     |      | ns              |

# 4.2.4 Clocking Requirements: NS32032-6

| Name             | Description          | Figure | Reference/Conditions                           | Min  | Тур | Max  | Unit            |
|------------------|----------------------|--------|------------------------------------------------|------|-----|------|-----------------|
| t <sub>CLr</sub> | PHI1, PHI2 rise time | 4-16   | to V <sub>CH</sub><br>(see page 2)             |      |     | 9    | ns              |
| t <sub>CLf</sub> | PHI1, PHI2 fall time | 4-16   | from 90-10% of V <sub>CH</sub><br>(see page 2) |      |     | 9    | ns              |
| t <sub>CLh</sub> | PHI1, PHI2 high time | 4-16   | (                                              | 0.4  |     | · ·  | t <sub>Cp</sub> |
| t <sub>CLI</sub> | PHI1, PHI2 low time  | 4-16   |                                                | 0.35 |     |      | t <sub>Cp</sub> |
| t <sub>Cp</sub>  | Clock period         | 4-16   |                                                | 160  |     | 5000 | ns              |
| tovL             | Non-overlap time     | 4-16   | at 10% of $V_{CH}$ (see page 2)                | 0    |     |      | ns              |













Note that whenever the CPU is not idling (not in Ti), the HOLD request (HOLD low) must be active tHLDa before the trailing edge of PHI2 of the clock cycle that appears two clock cycles before T4 (TX1) and stay low until tHLDh after the leading edge of PHI1 of the clock cycle that precedes T4 (TX2) for the request to be acknowledged.



# FIGURE 4-6. Floating by HOLD Timing (CPU Initially Idle).

Note that during Ti1 the CPU is already idling.





Note that when FLT is deasserted the CPU restarts driving DDIN before the MMU releases it. This, however, does not cause any conflict, since both CPU and MMU force DDIN to the same logic level.





225

ŧ



FIGURE 4-11. Ready Sampling (CPU Initially NOT READY).





FIGURE 4-12. Slave Processor Write Timing.

FIGURE 4-13. Slave Processor Read Timing.





After transferring last operand to a Slave Processor, CPU turns OFF driver and holds SPC high with internal  $5K\Omega$  pullup.





FIGURE 4-16. Clock Waveforms.



FIGURE 4-17. Relationship of PFS to Clock Cycles.



FIGURE 4-18a. Guaranteed Delay, PFS to Non-Sequential Fetch.





227











FIGURE 4-27. NMI Interrupt Signal Timing.

# FIGURE 4-26. INT Interrupt Signal Detection.

Violation of tINTs timing is allowed, but detection then occurs one clock cycle later.



FIGURE 4-28. Relationship Between Last Data Transfer of an Instruction and PFS Pulse of Next Instruction.

NOTE:

In a transfer of a Read-Modify-Write type operand, this is the Read transfer, displaying RMW Status (Code 1011).

| Appendix A: Instruction Formats                                                                                                                                                                                                                         | Configuration bits, in SETCFG:                                                                                                                               |               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| NOTATIONS:                                                                                                                                                                                                                                              | C M F I                                                                                                                                                      |               |
| i = Integer Type Field<br>B = 00 (Byte)<br>W = 01(Word)<br>D = 11 (Double Word)                                                                                                                                                                         | mreg: MMU Register number, in LMR, SMR.<br>0000 = BPR0<br>0001 = BPR1                                                                                        |               |
| f = Floating Point Type Field                                                                                                                                                                                                                           | 0010 = (Reserved)<br>0011 = (Reserved)<br>0100 = PF0                                                                                                         |               |
|                                                                                                                                                                                                                                                         | 0101 = PF1<br>0110 = (Reserved)<br>0111 = (Reserved)<br>1000 = SC                                                                                            |               |
| op = Operation Code<br>Valid encodings shown with each format.                                                                                                                                                                                          | 1001 = (Reserved)<br>1010 = MSR                                                                                                                              |               |
| gen, gen 1, gen 2 = General Addressing Mode Field<br>See Sec. 2.2 for encodings.                                                                                                                                                                        | 1011 = BCN1<br>1100 = PTB0<br>1101 = PTB1                                                                                                                    |               |
| reg = General Purpose Register Number                                                                                                                                                                                                                   | 1110 = (Reserved)                                                                                                                                            |               |
| cond = Condition Code Field<br>0000 = EQual: Z = 1<br>0001 = Not Equal: Z = 0                                                                                                                                                                           | 1111 = EIA                                                                                                                                                   |               |
| 0010 = Carry Set: C = 1<br>0011 = Carry Clear: C = 0<br>0100 = Higher: L = 1                                                                                                                                                                            | 7 0<br>cond 1 0 1 0                                                                                                                                          |               |
| 0101 = Lower of Same. L = 0<br>0110 = Greater Than: N = 1<br>0111 = Less or Equal: N = 0                                                                                                                                                                | Format 0                                                                                                                                                     |               |
| 1000 = Flag Set: F = 1                                                                                                                                                                                                                                  | Bcond (BR)                                                                                                                                                   |               |
| 1001 = Flag Clear. $F = 0$<br>1010 = LOwer: L = 0 and Z = 0<br>1011 = Higher or Same: L = 1 or Z = 1<br>1100 = Less Than: N = 0 and Z = 0<br>1101 = Greater or Equal: N = 1 or Z = 1<br>1110 = (Unconditionally True)<br>1111 = (Unconditionally False) | 7 0<br>1 1 1 1 1<br>0p 0 0 1 0                                                                                                                               |               |
| short = Short Immediate value. May contain:<br>quick: Signed 4-bit value, in MOVQ, ADDQ,<br>CMPQ, ACB.                                                                                                                                                  | Format 1                                                                                                                                                     | · `,          |
| cond: Condition Code (above), in Scond.                                                                                                                                                                                                                 | BSR -0000 ENTER -1000<br>BET -0001 EXIT -100                                                                                                                 | )<br>1        |
| areg: CPU Dedicated Register, in LPR, SPR.                                                                                                                                                                                                              | CXP -0010 NOP -1010                                                                                                                                          | )             |
| 0000 = US<br>0001 - 0111 = (Reserved)                                                                                                                                                                                                                   | RETT -0100 DIA -1100                                                                                                                                         | 5             |
| 1000 = FP<br>1001 = SP<br>1010 = SB                                                                                                                                                                                                                     | RETI         -0101         FLAG         -110           SAVE         -0110         SVC         -1110           RESTORE         -0111         BPT         -111 | 1,1<br>)<br>1 |
| 1011 = (Reserved)<br>1100 = (Reserved)                                                                                                                                                                                                                  |                                                                                                                                                              |               |
| 1101 = PSR<br>1110 = INTRASE                                                                                                                                                                                                                            |                                                                                                                                                              | •             |
| 1111 = MOD<br>Options: in String Instructions                                                                                                                                                                                                           | 15 8 7 0                                                                                                                                                     |               |
|                                                                                                                                                                                                                                                         | Format 2                                                                                                                                                     |               |
| T = Translated<br>B = Backward<br>U/W = 00: None<br>01: While Match<br>11: Until Match                                                                                                                                                                  | ADDQ -000 ACB -100<br>CMPQ -001 MOVQ -10<br>SPR -010 LPR -110<br>Scond -011                                                                                  | )<br>1<br>)   |

# 



| and the second |                  |                                             |
|------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------|
|                                                                                                                  |                  |                                             |
|                                                                                                                  | 23 1             |                                             |
| gen 1 gen 2 op 0 f 1 0 1 1 1 1 1 0                                                                               |                  | n n n 1 0 1 1 0                             |
| Format 11                                                                                                        | Ope              | ration Word ID Byte                         |
|                                                                                                                  |                  | Format 15                                   |
| ADDf -0000 DIVf -1000                                                                                            |                  | (Custom Slave)                              |
| MOVI -0001 Irap (UND) -1010<br>CMPf -0010 Trap (UND) -1011                                                       |                  | •                                           |
| SUBF $-0100$ MULf $-1100$                                                                                        |                  |                                             |
| NEGf -0101 ABSf -1101                                                                                            | -                |                                             |
| Trap (UND) -0110 Trap (UND) -1110                                                                                | nnn              | Operation word Format                       |
| Trap (UND) -0111 Trap (UND) -1111                                                                                |                  |                                             |
|                                                                                                                  |                  |                                             |
|                                                                                                                  | 000              | gen 1 short x op i                          |
|                                                                                                                  |                  |                                             |
|                                                                                                                  |                  | Format 15.0                                 |
| 7 0                                                                                                              |                  | •                                           |
|                                                                                                                  | CATSTO           | -0000 LCR -0010                             |
|                                                                                                                  | CAISIT           | -0001 SCR -0011                             |
| Format 10                                                                                                        | Irap (UND) on    | all others                                  |
| Format 12                                                                                                        |                  |                                             |
| Trap (UND) Always                                                                                                |                  |                                             |
|                                                                                                                  | 001              | gen 1 gen 2 op c i                          |
|                                                                                                                  |                  |                                             |
| 0                                                                                                                |                  | Format 15.1                                 |
|                                                                                                                  | 001/0            | 000 001/0 100                               |
| 1 0 0 1 1 1 1 0                                                                                                  |                  | -000 CCV2 $-100$                            |
|                                                                                                                  | CCV5             | -010 SCSB $-110$                            |
| Format 13                                                                                                        | CCV4             | -011 CCV0 -111                              |
|                                                                                                                  |                  |                                             |
| Trap (UND) Always                                                                                                |                  |                                             |
|                                                                                                                  | 101              | gen 1 gen 2 op x c                          |
|                                                                                                                  |                  | ······································      |
| 23 16 <sub>1</sub> 15 8 <sub>1</sub> 7 0                                                                         |                  | Format 15.5                                 |
| ren 1 short 0 and 1 a a a tot t t a                                                                              | CCALO            | -0000 CCAL3 -1000                           |
|                                                                                                                  | CMOV0            | -0001 Trap (UND) -1010                      |
| Format 14                                                                                                        | CCMP             | -0010 Trap (UND) -1011                      |
| rorindt 14                                                                                                       | CCAL1            | -0100 CCAL2 -1100                           |
| BDVAL -0000 LMB -0010                                                                                            |                  | -0101 CMOV1 $-1101-0110$ Trap (UND) $-1110$ |
| WRVAL -0001 SMR -0011                                                                                            | Trap (UND)       | -0111 Trap (UND) $-1111$                    |
| Tran (UND) on 01XX_1XXX                                                                                          | If npn = 010 011 | 100 110 111                                 |

then Trap (UND) Always

0 0 1 0 1 1 1 1 0

Format 16

Format 19

Trap (UND) Always

r6

r1

7

r7

7 r0

---

Implied Immediate Encodings:

r5

r2

r4

Register Mask, appended to SAVE, I

r3

**Register Mask, appended to RESTOF** 

r3

r4

r2

r5

Trap (UND) Always

1 1 0 1 1 1 0

Format 17





Format 18

|   | offset | 1 | 1<br>1 | leng |
|---|--------|---|--------|------|
| 7 |        |   |        |      |
|   |        |   |        |      |

Trap (UND) Always

Offset/Length Modifier appended to IN





235

FIGURE B-1. Single Processor System Connection Diagram.

. .

Appendix B. Interfacing Suggestions





# PRELIMINARY

# National Semiconductor

# NS16081-6 Floating-Point Unit

# **General Description**

The NS16081 Floating-Point Unit functions as a slave processor in National Semiconductor's NS16000<sup>TM</sup> microcomputer family. It provides a high-speed floating-point instruction set for any NS16000 family CPU, while remaining architecturally consistent with the full two-address architecture and powerful addressing modes of the NS16000 microprocessor family.

# Features

- Eight on-chip data registers
- Standard (32-bit) and long (64-bit) operations
- Supports proposed IEEE standard for binary floatingpoint arithmetic
- Directly compatible with NS16032, NS16008 and NS32032 CPUs
- High-speed XMOS<sup>TM</sup> technology
- Single 5V supply
- 24-pin dual-in-line package



# **Block Diagram**
### **Absolute Maximum Ratings**

| Temperature Under Bias       | 0°C to + 70°C     |
|------------------------------|-------------------|
| Storage Temperature          | - 65°C to + 150°C |
| All Input or Output Voltages |                   |
| with Respect to GND          | - 0.5V to + 7.0V  |
| Power Dissipation            | 1.5W              |
|                              |                   |

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified under DC Electrical Characteristics.

### **DC Electrical Characteristics** $T_A = 0$ °C to 70 °C, $V_{CC} = 5V \pm 5\%$ , GND = 0V

| Symbol           | Parameter                | Conditions                      | Min    | Тур | Max                   | Units |
|------------------|--------------------------|---------------------------------|--------|-----|-----------------------|-------|
| VIH              | Logical 1 Input Voltage  |                                 | 2.0    |     | V <sub>CC</sub> + 0.5 | v     |
| VIL              | Logical 0 Input Voltage  |                                 | - 0.5  |     | 0.8                   | V     |
| V <sub>OH</sub>  | Logical 1 Output Voltage | $I_{OH} = -400 \mu A$           | 2.4    |     |                       | V     |
| V <sub>OL</sub>  | Logical 0 Output Voltage | $I_{OL} = 2 \text{ mA}$         |        |     | 0.45                  | v     |
| - I <sub>1</sub> | Input Leakage Current    | $0 \le V_{IN} \le V_{CC}$       | - 10.0 |     | 10.0                  | μA    |
| IO(OFF)          | Output Leakage Current   | 0.45≤V <sub>IN</sub> ≤2.4V      | - 20.0 |     | 20.0                  | μA    |
| Icc              | Active Supply Current    | $I_{OUT} = 0, T_A = 0^{\circ}C$ |        |     | 300                   | mA    |

### **System Connections**



### **Connection Diagram**



TL/C/5234-3

### 1. NS16081 FPU Pin Descriptions

The following are brief descriptions of all NS16081 FPU pins. The descriptions reference the relevant portions of the Functional Description, Section 3.

### 1.1. SUPPLIES

Power (V<sub>CC</sub>): + 5V positive supply. Section 3.1.

Logic Ground (GNDL): Ground reference for on-chip logic. Section 3.1.

**Buffer Ground (GNDB):** Ground reference for on-chip drivers connected to output pins. Section 3.1.

### **1.2. INPUT SIGNALS**

Clock (CLK): TTL-level clock signal.

Reset (RST): Active low. Initiates a Reset, Section 3.3.

Status (ST0, ST1): Active high. Input from CPU, Section 3.4. ST0 is the least significant bit. The status codes are:

00-(Reserved)

- 01-Transferring Operation Word or Operand
- 10-Transferring Status Word
- 11-Broadcasting Slave ID

### **1.3. INPUT/OUTPUT SIGNALS**

Slave Processor Control (SPC): Active low. Driven by the CPU as the data strobe for bus transfers to and from the NS16081 FPU, Section 3.4. Driven by the FPU to signal completion of an operation, Section 3.5.1.

**Data Bus (D0-D15):** Active high. 16-bit bus for data transfer. D0 is the least significant bit. Section 3.4.

### 2. Architectural Description

### 2.1. OPERAND FORMATS

The NS16081 FPU operates on two floating-point data types—single precision (32 bits) and double precision (64 bits). Floating-point instruction mnemonics use the suffix F (Floating) to select the single precision data type, and the suffix L (Long Floating) to select the double precision data type.

A floating-point number is divided into three fields, as shown in *Figure 2-1.* 

The F field is the fractional portion of the represented number. In Normalized numbers (Section 2.1.1), the binary point is assumed to be immediately to the left of the most significant bit of the F field, with an implied 1 bit to the left of the binary point. Thus, the F field represents values from 1.0 (inclusive) to 2.0 (exclusive) as shown in Table 2-1.

### TABLE 2-1. SAMPLE F FIELDS

| F Field | Binary Value | Decimal Value |
|---------|--------------|---------------|
| 0000    | 1.0000       | 1.0000        |
| 0100    | 1.0100       | 1.2500        |
| 1000    | 1.1000       | 1.5000        |
| 1100    | 1.1100       | 1.7500        |
| Im      | nlied Bit    |               |

The E field is an unsigned number which gives the binary exponent of the represented number. The value in the E field is biased; that is, a constant bias value must be subtracted from the E field value in order to obtain the true exponent. The bias value is 011...11<sub>2</sub>, which is either the value 127 (single precision) or 1023 (double precision). Thus, the true exponent can be either positive or negative, as shown in Table 2-2.

#### TABLE 2-2. SAMPLE E FIELDS

| E Field | F Field | Represented Value          |
|---------|---------|----------------------------|
| 011110  | 1000    | $1.5 \times 2^{-1} = 0.75$ |
| 011111  | 1000    | $1.5 \times 2^0 = 1.50$    |
| 100000  | 1000    | $1.5 \times 2^1 = 3.00$    |

Two forms of the E field represent special values, and are not available for use as exponents. 11...11 represents a value which is a reserved operand (Section 2.1.3). 00...00 represents the number zero if the F field is also all zeroes, otherwise the represented value is a reserved operand.

The S bit indicates the sign of the operand—0 for positive and 1 for negative. Floating-point numbers are in signmagnitude form, such that only the S bit is complemented in order to change the sign of the represented number.



### **Double Precision**





### 2.1.1. Normalized Numbers

Normalized numbers are numbers which can be expressed as floating-point operands, as described above, where the E field is neither all zeroes nor all ones.

The value of a Normalized number can be derived by the formula:

 $(-1)^{S} \times 2^{(E-Bias)} \times 1.F$ 

The range of Normalized numbers is given in Table 2-3.

### 2.1.2. Zero

There are two representations for zero—positive and negative. Positive zero has all-zero F and E fields, and the S bit is zero. Negative zero also has all-zero F and E fields, but its S bit is one.

### 2.1.3. Reserved Operands

The proposed IEEE Standard for Binary Floating-Point Arithmetic (Task P754) provides for certain exceptional forms of floating-point operands. The NS16081 FPU treats these forms as reserved operands. The reserved operands are:

- Positive and negative infinity
- Not-a-Number (NaN) values
- Denormalized numbers

Both Infinity and NaN values have all ones in their E fields. Denormalized numbers have all zeroes in their E fields and non-zero values in their F fields.

The NS16081 FPU causes an Invalid Operation trap (Section 2.2.2.2) if it receives a reserved operand, unless the operation is simply a move (without conversion). The FPU does not generate reserved operands as results.

#### 2.1.4. Integers

In addition to performing floating-point arithmetic, the NS16081 FPU performs conversions between integer and floating-point data types. Integers are accepted and generated by the FPU as two's complement values of byte (8 bits), word (16 bits) or double word (32 bits) length.

#### 2.1.5. Memory Representations

The NS16081 FPU does not directly access memory. However, it is cooperatively involved in the execution of a set of two-address instructions with its NS16000 Family CPU. The CPU determines the representation of operands in memory. In the NS16000 family of CPUs, operands are stored in memory with the least significant byte at the lowest byte, address. The only exception to this rule is the Immediate addressing mode, where the operand is held (within the instruction format) with the most significant byte at the lowest address.

### 2.2. PROGRAMMING MODEL

The NS16000 architecture includes nine registers which are implemented on the NS16081 Floating-Point Unit (FPU).



FIGURE 2-2. Register Set

#### 2.2.1. Floating-Point Registers

There are eight registers (F0-F7) on the NS16081 FPU for providing high-speed access to floating-point operands. Each is 32 bits long. A floating-point register is referenced whenever a floating-point instruction uses the Register addressing mode (Section 2.3.2) for a floating-point operand. All other Register mode usages (i.e., integer operands) refer to the General Purpose Registers (R0-R7) on the CPU. When the Register addressing mode is specified for a double precision (64-bit) operand, a pair of registers holds the operand. The programmer must specify the even register of the pair. The even register contains the least significant half of the operand and the next consecutive register contains the most significant half.

#### **Double Precision** Single Precision $2^{127} \times (2 - 2^{-23})$ $2^{1023} \times (2 - 2^{-52})$ Most Positive $= 3.4028235 \times 10^{38}$ = 1.797693134862316 × 10<sup>308</sup> 2 - 1022 2-126 Least Positive $= 1.1754943 \times 10^{-38}$ = 2.225073858507201 × 10 - 308 - (2 - 126) - (2 - 1022) Least Negative $= -1.1754943 \times 10^{-38}$ = - 2.225073858507201 × 10<sup>-308</sup> $\begin{array}{l} -2^{127} \times (2 - 2^{-23}) \\ = -3.4028235 \times 10^{38} \end{array}$ $-2^{1023} \times (2 - 2^{-52})^{-52}$ Most Negative $= -1.797693134862316 \times 10^{308}$

### TABLE 2-3. NORMALIZED NUMBER RANGES

### 2.2.2. Floating-Point Status Register (FSR)

The Floating-Point Status Register (FSR) selects operating modes and records any exceptional conditions encountered during execution of a floating-point operation. *Figure 2-3* shows the format of the FSR.



FIGURE 2-3. The Floating-Point Status Register

#### 2.2.2.1. FSR Mode Control Fields

The FSR mode control fields select FPU operation modes. The meanings of the FSR mode control bits are given below.

**Rounding Mode (RM):** Bits 7 and 8. This field selects the rounding method. Floating-point results are rounded whenever they cannot be exactly represented. The rounding modes are:

- 00 Round to nearest value. The value which is nearest to the exact result is returned. If the result is exactly halfway between the two nearest values the even value (LSB = 0) is returned.
- 01 Round toward zero. The nearest value which is closer to zero or equal to the exact result is returned.
- 10 Round toward positive infinity. The nearest value which is greater than or equal to the exact result is returned.
- 11 Round toward negative infinity. The nearest value which is less than or equal to the exact result is returned.

**Underflow Trap Enable (UEN):** Bit 3. If this bit is set, the FPU requests a trap whenever a result is too small in absolute value to be represented as a Normalized number. If it is not set, any underflow condition returns a result of exactly zero.

**Inexact Result Trap Enable (IEN):** Bit 5. If this bit is set, the FPU requests a trap whenever the result of an operation cannot be represented exactly in the operand format of the destination. If it is not set, the result is rounded according to the selected rounding mode.

### 2.2.2.2. FSR Status Fields

The FSR Status Fields record exceptional conditions encountered during floating-point data processing. The meanings of the FSR status bits are given below:

**Trap Type (TT):** Bits 0–2. This 3-bit field indicates the reason for any trap requested by the FPU. It is cleared by writing zeroes into it with the Load FSR instruction or by a hardware reset.

- 000 No trap requested.
- 001 Underflow. If the UEN bit is set, this trap occurs whenever a result is too close to zero to be represented as a Normalized number.
- 010 Overflow. This trap occurs whenever a result is too large in absolute value to be represented.

- 011 Divide by zero. An attempt was made to divide a nonzero value by zero.
- 100 Illegal instruction. An undefined Floating-Point instruction was passed to the FPU.
- 101 Invalid operation. This trap occurs if either:
  - A Reserved operand is used as a floating-point operand by any instruction except MOVf (move without conversion), or
  - 2. Both operands of the DIVf (Divide) instruction are zero.
- 110 Inexact Result. If the IEN bit is set, this trap occurs whenever the result of an operation cannot be represented exactly in the operand format of the destination. It occurs only if no other error has occurred.

Underflow Flag (UF): Bit 4. This bit is set by the FPU whenever a result is too small in absolute value to be represented as a Normalized number. Its function is not affected by the state of the UEN bit. The UF bit is cleared only by writing a zero into it with the Load FSR instruction or by a hardware reset.

Inexact Result Flag (IF): Bit 6. This bit is set by the FPU whenever the result of an operation must be rounded to fit within the destination format. This situation applies both to floating-point and integer destinations. The IF bit is set only if no other error has occurred. It is cleared only by writing a zero into it with the Load FSR instruction or by a hardware reset.

### 2.2.2.3. FSR Software Field (SWF)

Bits 9-15 of the FSR hold and display any information written to them (using the LFSR and SFSR instructions), but are not otherwise used by FPU hardware. They are reserved for use with NSC floating-point extension software.

### 2.3. INSTRUCTION SET

### 2.3.1. General Instruction Format

*Figure 2-4* shows the general format of an NS16000 instruction. The Basic Instruction is one to three bytes long and contains the opcode and up to two 5-bit General Addressing Mode (Gen) fields. Following the Basic Instruction field is a set of optional extensions, which may appear depending on the instruction and the addressing modes selected.

The only form of extension issued to the NS16081 FPU is an Immediate operand. Other extensions are used only by the CPU to reference memory operands needed by the FPU.



FIGURE 2-4. General Instruction Format

Index Bytes appear when either or both Gen fields specify Scaled Index. In this case, the Gen field specifies only the Scale Factor (1, 2, 4 or 8), and the Index Byte specifies which General Purpose Register to use as the index, and which addressing mode calculation to perform before indexing. See *Figure 2-5*.

Following Index Bytes come any displacements (addressing constants) or immediate values associated with the selected addressing modes. Each Disp/Imm field may contain one or two displacements, or one immediate value. The size of a Displacement field is encoded within the top bits of that field, as shown in *Figure 2-6*, with the remaining bits interpreted as a signed (two's complement) value. The size of an immediate value is determined from the Opcode field. Both Displacement and Immediate fields are stored most significant byte first.

Some non-FPU instructions require additional, "implied" immediates and/or displacements, apart from those associated with addressing modes. Any such extensions appear at the end of the instruction, in the order that they appear within the list of operands in the instruction definition.

### 2.3.2. Addressing Modes

The NS16000 Family CPUs generally access an operand by calculating its Effective Address based on information available when the operand is to be accessed. The method to be used in performing this calculation is specified by the programmer as an "addressing mode."

Addressing modes in the NS16000 family are designed to optimally support high-level language accesses to variables. In nearly all cases, a variable access requires only one addressing mode within the instruction which acts upon that variable. Extraneous data movement is therefore minimized.

NS16000 Addressing Modes fall into nine basic types:

**Register:** In floating-point instructions, these addressing modes refer to a Floating-Point Register (F0-F7) if the operand is of a floating-point type. Otherwise, a CPU General Purpose Register (R0-R7) is referenced. See Section 2.2.1.





**Register Relative:** A CPU General Purpose Register contains an address to which is added a displacement value from the instruction, yielding the Effective Address of the operand in memory.

**Memory Space:** Identical to Register Relative above, except that the register used is one of the dedicated CPU registers PC, SP, SB or FP. These registers point to data areas generally needed by high-level languages.

**Memory Relative:** A pointer variable is found within the memory space pointed to by the CPU SP, SB or FP register. A displacement is added to that pointer to generate the Effective Address of the operand.

**Immediate:** The operand is encoded within the instruction. This addressing mode is not allowed if the operand is to be written. Floating-point operands as well as integer operands may be specified using Immediate mode.

**Absolute:** The address of the operand is specified by a Displacement field in the instruction.

**External:** A pointer value is read from a specified entry of the current Link Table. To this pointer value is added a displacement, yielding the Effective Address of the operand.

**Top of Stack:** The currently-selected CPU Stack Pointer (SP0 or SP1) specifies the location of the operand. The operand is pushed or popped, depending on whether it is written or read.

Scaled Index: Although encoded as an addressing mode, Scaled Indexing is an option on any addressing mode except Immediate or another Scaled Index. It has the effect of calculating an Effective Address, then multiplying any General Purpose Register by 1, 2, 4 or 8 and adding it into the total, yielding the final Effective Address of the operand.

The following table, Table 2-4, is a brief summary of the addressing modes. For a complete description of their actions, see the NS16000 Family Programmer's Reference Manual.



Double Word Displacement: range (entire addressing space) TL/C/5234-9

FIGURE 2-6. Displacement Encodings

### TABLE 2-4. NS16000 FAMILY ADDRESSING MODES

| ENCODING                 | MODE                                    | ASSEMBLER SYNTAX    | EFFECTIVE ADDRESS                                                     |
|--------------------------|-----------------------------------------|---------------------|-----------------------------------------------------------------------|
| Register                 |                                         |                     |                                                                       |
| 00000                    | Register 0                              | R0 or F0            | None: Operand is in the specified                                     |
| 00001                    | Register 1                              | R1 or F1            | register.                                                             |
| 00010                    | Register 2                              | R2 or F2            |                                                                       |
| 00011                    | Register 3                              | R3 or F3            |                                                                       |
| 00100                    | Register 4                              | R4 or F4            |                                                                       |
| 00101                    | Register 5                              | R5 or F5            |                                                                       |
| 00110                    | Register 6                              | R6 or F6            |                                                                       |
| 00111                    | Register 7                              | R7 or F7            |                                                                       |
| <b>Register Relative</b> |                                         |                     |                                                                       |
| 01000                    | Register 0 relative                     | disp(R0)            | Disp + Register.                                                      |
| 01001                    | Register 1 relative                     | disp(R1)            |                                                                       |
| 01010                    | Register 2 relative                     | disp(R2)            |                                                                       |
| 01011                    | Register 3 relative                     | disp(R3)            |                                                                       |
| 01100                    | Register 4 relative                     | disp(R4)            |                                                                       |
| 01101                    | Register 5 relative                     | disp(R5)            |                                                                       |
| 01110                    | Begister 6 relative                     | disp(B6)            |                                                                       |
| 01111                    | Register 7 relative                     | disp(B7)            |                                                                       |
| Memory Space             |                                         |                     |                                                                       |
|                          |                                         | disp(EB)            | Disp   Pogistor: "SP" is sither                                       |
| 11000                    | Stock momony                            | disp(FP)            | SP0 or SP1 as selected in PSB                                         |
| 11001                    | Static memory                           | disp(SP)            |                                                                       |
| 11010                    |                                         | uisp(SB)            |                                                                       |
|                          | Program memory                          | * + disp            |                                                                       |
| Memory Relative          |                                         |                     |                                                                       |
| 10000                    | Frame memory relative                   | disp2(disp1(FP))    | Disp2 + Pointer; Pointer found at                                     |
| 10001                    | Stack memory relative                   | disp2(disp1(SP))    | address Dispi + Register, "SP" is<br>either SP0 or SP1 as selected in |
| 10010                    | Static memory relative                  | disp2(disp1(SB))    | PSR.                                                                  |
| Immediate                |                                         |                     |                                                                       |
| 10100                    | Immediate                               | value               | None: Operand is issued from                                          |
|                          |                                         |                     | CPU instruction queue.                                                |
| Absolute                 | • · · · · · · · · · · · · · · · · · · · |                     |                                                                       |
| 10101                    | Absolute                                | @disp               | Disp.                                                                 |
| External                 |                                         |                     |                                                                       |
| 10110                    | External                                | EXT (disp1) + disp2 | Disp2 + Pointer: Pointer is found                                     |
|                          |                                         | (p,) ,p             | at Link Table Entry number Disp1.                                     |
| Top of Stack             |                                         |                     |                                                                       |
| 10111                    | Top of stack                            | TOS                 | Top of current stack, using either                                    |
|                          |                                         |                     | User or Interrupt Stack Pointer,                                      |
|                          |                                         |                     | as selected in PSR. Automatic                                         |
|                          |                                         |                     | Push/Pop included.                                                    |
| Scaled Index             |                                         |                     |                                                                       |
| 11100                    | Index, bytes                            | mode[Rn:B]          | Mode + Rn.                                                            |
| 11101                    | Index, words                            | mode[Rn:W]          | Mode + $2 \times Rn$ .                                                |
| 11110                    | Index, double words                     | mode[Rn:D]          | Mode + 4 × Rn.                                                        |
| 11111                    | Index, quad words                       | mode[Rn:Q]          | Mode + $8 \times Rn$ .                                                |
|                          | 1                                       |                     | "Mode" and "n" are contained                                          |
|                          |                                         |                     | within the Index Byte.                                                |
| 10011                    | (Reserved for Future Use)               |                     |                                                                       |

#### 2.3.3. Floating-Point Instruction Set

The NS16081 FPU instructions occupy formats 9 and 11 of the NS16000 Family instruction set (*Figure 2-7*). A list of all NS16000 family instruction formats is found in the applicable CPU data sheet.

Certain notations in the following instruction description tables serve to relate the assembly language form of each instruction to its binary format in *Figure 2-7*.



FIGURE 2-7. Floating-Point Instruction Formats

The Format column indicates which of the two formats in *Figure 2-7* represents each instruction.

The Op column indicates the binary pattern for the field called "op" in the applicable format.

The Instruction column gives the form of each instruction as it appears in assembly language. The form consists of an instruction mnemonic in upper case, with one or more suffixes (i or f) indicating data types, followed by a list of operands (gen1, gen2).

An i suffix on an instruction mnemonic indicates a choice of integer data types. This choice affects the binary pattern in the i field of the corresponding instruction format (*Figure 2-7*) as follows:

5

| Suffix i | Data Type   | i Field |
|----------|-------------|---------|
| В        | Byte        | 00      |
| W        | Word        | 01      |
| D        | Double Word | 11      |

An f suffix on an instruction mnemonic indicates a choice of floating-point data types. This choice affects the setting of the f bit of the corresponding instruction format (*Figure 2-7*) as follows:

| Suffix f | Data Type               | f Bit |
|----------|-------------------------|-------|
| F        | Single Precision        | 1     |
| L        | Double Precision (Long) | 0     |

An operand designation (gen1, gen2) indicates a choice of addressing mode expressions. This choice affects the binary pattern in the corresponding gen1 or gen2 field of the instruction format (*Figure 2-7*). Refer to Table 2-4 for the options available and their patterns.

Further details of the exact operations performed by each instruction are found in the NS16000 Family Programmer's Reference Manual.

#### Movement and Conversion

The following instructions move the gen1 operand to the gen2 operand, leaving the gen1 operand intact.

| Format | Ор   | instr   | uction     | Description                                                                                                     |
|--------|------|---------|------------|-----------------------------------------------------------------------------------------------------------------|
| 11     | 0001 | MOVf    | gen1, gen2 | Move without conversion.                                                                                        |
| 9      | 010  | MOVLF   | gen1, gen2 | Move, converting<br>from double<br>precision to<br>single precision.                                            |
| 9      | 011  | MOVFL   | gen1, gen2 | Move, converting<br>from single<br>precision to<br>double<br>precision.                                         |
| 9      | 000  | MOVif   | gen1, gen2 | Move, converting<br>from any integer<br>type to any<br>floating-point<br>type.                                  |
| 9      | 100  | ROUNDfi | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>nearest integer.                                          |
| 9      | 101  | TRUNCfi | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>nearest integer<br>closer to zero.                        |
| 9      | 111  | FLOORfi | gen1, gen2 | Move, converting<br>from floating-<br>point to the<br>largest integer<br>less than or<br>equal to its<br>value. |
|        |      |         |            |                                                                                                                 |

Note: The MOVLF instruction f bit must be 1 and the i field must be 10. The MOVFL instruction f bit must be 0 and the i field must be 11.

### **Arithmetic Operations**

The following instructions perform floating-point arithmetic operations on the gen1 and gen2 operands, leaving the result in the gen2 operand.

| Format | Ор   | Instruction |            | Description                                |
|--------|------|-------------|------------|--------------------------------------------|
| 11     | 0000 | ADDf        | gen1, gen2 | Add gen1 to gen2.                          |
| 11     | 0100 | SUBf        | gen1, gen2 | Subtract gen1 from gen2.                   |
| 11     | 1100 | MULf        | gen1, gen2 | Multiply gen2 by gen1.                     |
| 11     | 1000 | DIVf        | gen1, gen2 | Divide gen2 by gen1.                       |
| 11     | 0101 | NEGf        | gen1, gen2 | Move negative of gen1 to gen2.             |
| 11     | 1101 | ABSf        | gen1, gen2 | Move absolute<br>value of gen1 to<br>gen2. |

### Comparison

The Compare instruction compares two floating-point values, sending the result to the CPU PSR Z and N bits for use as condition codes. The Z bit is set if the gen1 and gen2 operands are equal; it is cleared otherwise. The N bit is set if the gen1 operand is greater than the gen2 operand; it is cleared otherwise. The CPU PSR L bit is unconditionally cleared. Positive and negative zero are considered equal.

| Format | Ор   | Instruction |            | Description              |
|--------|------|-------------|------------|--------------------------|
| 11     | 0010 | CMPf        | gen1, gen2 | Compare gen1<br>to gen2. |

#### Floating-Point Status Register Access

The following instructions load and store the FSR as a 32-bit integer.

| Format | Ор  | Instru | ction | Description |
|--------|-----|--------|-------|-------------|
| 9      | 001 | LFSR   | gen1  | Load FSR    |
| 9      | 110 | SFSR   | gen2  | Store FSR   |

### 2.4. TRAPS

Upon detecting an exceptional condition in executing a floating-point instruction, the NS16081 FPU requests a trap by setting the Q bit of the status word transferred during the slave protocol (Section 3.5). The CPU responds by performing a trap using a default vector value of 3. See the Programmer's Reference Manual and the applicable CPU data sheet for trap service details.

A trapped floating-point instruction returns no result, and does not affect the CPU Processor Status Register (PSR). The FPU displays the reason for the trap in the Trap Type (TT) field of the FSR (Section 2.2.2.2).

### 3. Functional Description

### 3.1. POWER AND GROUNDING

The NS16081 requires a single 5V power supply, applied on pin 24 ( $V_{CC}$ ). See DC Electrical Characteristics table.

Grounding connections are made on two pins. Logic Ground (GNDL, pin 12) is the common pin for on-chip logic, and Buffer Ground (GNDB, pin 13) is the common pin for the output drivers. For optimal noise immunity, it is recommended that GNDL be attached through a single conductor directly to GNDB, and that all other grounding connections be made only to GNDB, as shown below (*Figure 3-1*).



### 3.2. CLOCKING

The NS16081 FPU requires a single-phase TTL clock input on its CLK pin (pin 14). The CLK signal is asynchronous to bus transfers and can come from any source, but the CTTL signal, provided by the NS16201 Timing Control Unit, can be used for this purpose.

### 3.3. RESETTING

The RST pin serves as a reset for on-chip logic. The FPU may be reset at any time by pulling the RST pin low for at least 64 clock cycles. Upon detecting a reset, the FPU terminates instruction processing, resets its internal logic, and clears the FSR to all zeroes.

On application of power,  $\overrightarrow{\text{RST}}$  must be held low for at least 50  $\mu$ s after V<sub>CC</sub> is stable. This ensures that all on-chip voltages are completely stable before operation. See *Figures 3-2 and 3-3.* 



#### FIGURE 3-2. Power-On Reset Requirements





### 3.4. BUS OPERATION

Instructions and operands are passed to the NS16081 FPU with slave processor bus cycles. Each bus cycle transfers either one byte (8 bits) or one word (16 bits) to or from the FPU. During all bus cycles, the SPC line is driven by the CPU as an active low data strobe, and the FPU monitors pins ST0 and ST1 to keep track of the sequence (protocol) established for the instruction being executed. This is especially necessary in a virtual memory environment, allowing the FPU to retry an aborted instruction.

### 3.4.1. Bus Cycles

A bus cycle is initiated by the CPU, which asserts the proper status on ST0 and ST1 and pulses  $\overline{SPC}$  low. ST0 and ST1 are sampled by the FPU on the leading (falling) edge of the  $\overline{SPC}$  pulse. If the transfer is from the FPU (a slave processor read cycle), the FPU asserts data on the data bus for the duration of the  $\overline{SPC}$  pulse. If the transfer is to the FPU (a slave processor write cycle), the FPU latches data from the data bus on the trailing (rising) edge of the  $\overline{SPC}$  pulse. Figures 3-4 and 3-5 illustrate these sequences.

The direction of the transfer and the role of the bidirectional SPC line are determined by the instruction protocol being performed. SPC is always driven by the CPU during slave processor bus cycles. Protocol sequences for each instruction are given in Section 3.5.

#### 3.4.2. Operand Transfer Sequences

An operand is transferred in one or more bus cycles. A 1-byte operand is transferred on the least significant byte of the data bus (D0-D7). A 2-byte operand is transferred on the entire bus. A 4-byte or 8-byte operand is transferred in consecutive bus cycles, least significant word first.

### 3.5. INSTRUCTION PROTOCOLS

#### 3.5.1. General Protocol Sequence

Slave Processor instructions have a three-byte Basic Instruction field, consisting of an ID Byte followed by an Operation Word. See *Figure 2-7* for FPU instruction encodings. The ID Byte has three functions:

1) It identifies the instruction to the CPU as being a Slave Processor instruction.

2) It specifies which Slave Processor will execute it.

3) It determines the format of the following Operation Word of the instruction.

Upon receiving a Slave Processor instruction, the CPU initiates the sequence outlined in Table 3-2. While applying Status Code 11 (Broadcast ID, Table 3-1), the CPU transfers the ID Byte on the least significant half of the Data Bus (D0-D7). All Slave Processors input this byte and decode it. The Slave Processor selected by the ID Byte is activated, and from this point the CPU is communicating only with it. If any other slave protocol was in progress (e.g., an aborted Slave instruction), this transfer cancels it.

The CPU next sends the Operation Word while applying Status Code 01 (Transfer Slave Operand, Table 3-1). Upon receiving it, the Slave Processor decodes it, and at this point both the CPU and the Slave Processor are aware of the number of operands to be transferred and their sizes. The Operation Word is swapped on the Data Bus; that is, bits 0-7 appear on pins D8-D15 respectively, and bits 8-15 appear on pins D0-D7 respectively.

Using the Addressing Mode fields within the Operation Word, the CPU starts fetching operands and issuing them to the Slave Processor. To do so, it references any Addressing Mode extensions which may be appended to the Slave Processor instruction. Since the CPU is solely responsible for memory accesses, these extensions are not sent to the Slave Processor. The Status Code applied is 01 (Transfer Slave Processor Operand, Table 3-1).

After the CPU has issued the last operand, the Slave Processor starts the actual execution of the instruction. Upon completion, it will signal the CPU by pulsing  $\overline{SPC}$  low. To allow for this,  $\overline{SPC}$  is normally held high only by a pull-up device of approximately 5 k $\Omega$  inside the CPU.





#### FIGURE 3-4. Slave Processor Read Cycle

FIGURE 3-5. Slave Processor Write Cycle

Upon receiving the pulse on SPC, the CPU uses SPC to read a Status Word from the Slave. Processor, applying Status Code 10 (Read Slave Status, Table 3-1). This word has the format shown in *Figure 3*-6. If the Q bit ("Quit", Bit 0) is set, this indicates that an error has been detected by the Slave Processor. The CPU will not continue the protocol, but will immediately trap through the FPU vector in the Interrupt Table. If the instruction being performed is CMPF (Section 2.3.3) and the Q bit is not set, the CPU loads Processor Status Register (PSR) bits N, Z and L from the corresponding bits in the Status Word. The NS16081 FPU always sets the L bit to zero.



### FIGURE 3-6. FPU Protocol Status Word Format

The last step in the protocol is for the CPU to read a result, if any, and transfer it to the destination. The Read cycles from the Slave Processor are performed by the CPU while applying Status Code 01 (Transfer Slave Operand, Table 3-1).

### TABLE 3-1. BUS STATUS COMBINATIONS

| ST1 | ST0 | CPU Function                              |
|-----|-----|-------------------------------------------|
| 0   | 0   | (Reserved)                                |
| 0   | 1   | Transferring Operation<br>Word or Operand |
| 1   | 0   | <b>Reading Status Word</b>                |
| 1   | 1   | Broadcasting ID Byte                      |

### **TABLE 3-2. GENERAL INSTRUCTION PROTOCOL**

| Step | Status | Action                       |
|------|--------|------------------------------|
| 1    | 11     | CPU sends ID Byte.           |
| 2    | 01     | CPU sends Operation Word.    |
| 3    | 01     | CPU sends required operands. |
| 4    | XX     | FPU starts execution.        |
| 5    | XX     | FPU pulses SPC low.          |
| 6    | 10     | CPU reads Status Word.       |
| 7    | 01     | CPU reads result (if any).   |

### 3.5.2. Floating-Point Protocols

Table 3-3 gives the protocols followed for each floatingpoint instruction. The instructions are referenced by their mnemonics. For the bit encodings of each instruction, see Section 2.3.3.

The Operand Class columns give the Access Classes for each general operand, defining how the addressing modes are interpreted by the CPU (see NS16000 Family Programmer's Reference Manual).

The Operand Issued columns show the sizes of the operands issued to the Floating-Point Unit by the CPU. "D" indicates a 32-bit Double Word. "i" indicates that the instruction specifies an integer size for the operand (B = Byte, W = Word, D = Double Word). "f" indicates that the instruction specifies a floating-point size for the operand (F = 32-bit Standard Floating, L = 64-bit Long Floating).

The Returned Value Type and Destination column gives the size of any returned value and where the CPU places it. The PSR Bits Affected column indicates which PSR bits, if any, are updated from the Slave Processor Status Word (*Figure 3-6*).

Any operand indicated as being of type "f" will not cause a transfer if the Register addressing mode is specified. This is because the Floating-Point Registers are physically on the Floating-Point Unit and are therefore available without CPU assistance.

### TABLE 3-3. FLOATING POINT INSTRUCTION PROTOCOLS

| Mnemonic | Operand 1<br>Class | Operand 2<br>Class | Operand 1<br>Issued | Operand 2<br>Issued | Returned Value<br>Type and Dest. | PSR Bits<br>Affected |
|----------|--------------------|--------------------|---------------------|---------------------|----------------------------------|----------------------|
| ADDf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| SUBf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| MULf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| DIVf     | read.f             | rmw.f              | f                   | f                   | f to Op. 2                       | none                 |
| MOVf     | read.f             | write.f            | f                   | N/A                 | f to Op. 2                       | none                 |
| ABSf     | read.f             | write.f            | f                   | N/A                 | f to Op. 2                       | none                 |
| NEGf     | read.f             | write.f            | f                   | N/A                 | f to Op. 2                       | none                 |
| CMPf     | read.f             | read.f             | f                   | f                   | N/A                              | N,Z,L                |
| FLOORfi  | read.f             | write.i            | f                   | N/A                 | i to Op. 2                       | none                 |
| TRUNCfi  | read.f             | write.i            | f                   | N/A                 | i to Op. 2                       | none                 |
| ROUNDfi  | read.f             | write.i            | f                   | N/A                 | i to Op. 2                       | none                 |
| MOVFL    | read.F             | write.L            | F                   | N/A                 | L to Op. 2                       | none                 |
| MOVLF    | read.L             | write.F            | L                   | N/A                 | F to Op. 2                       | none                 |
| MOVif    | read.i             | write.f            | i                   | N/A                 | f to Op. 2                       | none                 |
| LFSR     | read.D             | N/A                | D                   | N/A                 | N/A                              | none                 |
| SFSR     | N/A                | write.D            | N/A                 | N/A                 | D to Op. 2                       | none                 |

D = Double word

i = Integer size (B,W,D) specified in mnemonic.

f = Floating-Point type (F,L) specified in mnemonic.

N/A = Not Applicable to this instruction.

### 4. AC Electrical Characteristics

### 4.1. OUTPUT SIGNAL PROPAGATION DELAYS

Maximum times assume capacitive loading of 100 pF.

| Name            | Figure | Description                             | Min                    | Тур | Max                    | Units |
|-----------------|--------|-----------------------------------------|------------------------|-----|------------------------|-------|
| t <sub>Dv</sub> | 4-5    | SPC Low to Data Valid                   | 0                      |     | 65                     | ns    |
| t <sub>Df</sub> | 4-5    | SPC High to Data Bus Invalid (Floating) | 0                      |     | 50                     | ns    |
| tSPCFw          | 4-6    | SPC Pulse Width from FPU (at 0.8V)      | t <sub>CLKp</sub> – 50 |     | t <sub>CLKp</sub> + 50 | ns    |
| tSPCFI          | 4-6    | CLK High to SPC Low from FPU            | 0                      |     | 120                    | ns    |
| tSPCFh          | 4-6    | CLK High to SPC High from FPU           | 0                      |     | 120                    | ns    |
| tSPCFnf         | 4-6    | CLK Low to FPU not Forcing SPC High     | 0                      |     | 75                     | ns    |

### 4.2. INPUT SIGNAL REQUIREMENTS

| Name              | Figure | Description                        | Min | Тур | Max | Units |
|-------------------|--------|------------------------------------|-----|-----|-----|-------|
| tewe              | 4-2    | Power-On Reset Duration            | 50  |     |     | μS    |
| t <sub>RSTw</sub> | 4-3    | Reset Pulse Width (at 0.8V)        | 64  |     |     | tCLKp |
| t <sub>Ss</sub>   | 4-4    | Status Set-Up to SPC Low           | 75  |     |     | ns    |
| t <sub>Sh</sub>   | 4-4    | Status Hold from SPC Low           | 100 |     |     | ns    |
| t <sub>Ds</sub>   | 4-4    | Data Set-Up to SPC High            | 75  |     |     | ns    |
| t <sub>Dh</sub>   | 4-4    | Data Hold from SPC High            | 100 | 1.  |     | ns    |
| tSPCw             | 4-4    | SPC Pulse Width from CPU (at 0.8V) | 100 |     |     | ns    |

### 4.3. CLOCKING REQUIREMENTS

| Name              | Figure | Description                  | Min | Тур | Max  | Units |
|-------------------|--------|------------------------------|-----|-----|------|-------|
| t <sub>CLKh</sub> | 4-1    | Clock High Time (above 2.0V) | 60  |     | 1000 | ns    |
| t <sub>CLKI</sub> | 4-1    | Clock Low Time (below 0.8V)  | 60  |     | 1000 | ns    |
| t <sub>CLKp</sub> | 4-1    | Clock Period                 | 160 |     | 2000 | ns    |









TL/C/5234-18







FIGURE 4-4. Write Cycle to FPU









251



### PRELIMINARY

# National Semiconductor

## NS16082 Memory Management Unit (MMU)

### **General Description**

The NS16082 Memory Management Unit (MMU) provides hardware support for demand-paged virtual memory management. Its specific capabilities include fast dynamic address translation, protection on individual 512-byte pages, and detailed status to assist an operating system in efficiently managing up to 16 MB of physical memory. Support for virtual machine implementations is provided, along with comprehensive software debugging features.

High-speed address translation is performed on-chip through a 32-entry associative cache, which maintains itself from tables in memory with no software intervention. Protection violations and page faults (references to nonresident pages) are automatically detected by the MMU, invoking the instruction abort with retry feature of the CPU. This fault handling mechanism provides the necessary hooks for virtual memory and virtual machines.

Additional features for program debugging include two hardware breakpoint registers and a program flow traceback facility, which provide the programmer with powerful stand-alone debugging capability even without expensive test equipment.

### **Features**

- Dynamic address translation
- 32-entry on-chip translation cache, updated automatically from page tables in memory
- Full hardware support for virtual memory and virtual machines
- Security mechanisms implemented via access level checking and dual-space mapping
- Program debugging support:
  - Two breakpoint registers
  - "Break on Branch" mode
  - Program flow traceback
- High-speed XMOS technology
- 48-pin dual-in-line package
- Single 5V supply



253

### **Absolute Maximum Ratings**

| 0°C to 70°C     |
|-----------------|
| –65°C to 150 °C |
|                 |
| -0.5V to +7.0V  |
| 1.5Watt         |
|                 |

Note: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. Continuous operation at these limits is not intended. Therefore, operation should be limited to those conditions specified under DC Electrical Characteristics (see below).

### **DC Electrical Characteristics** $v_{cc} = 5V \pm 5\%$

| Symbol          | / Parameter            | Test                    | Min.  | Max.                  | Unit |
|-----------------|------------------------|-------------------------|-------|-----------------------|------|
| VIL             | Input Low Voltage      | •                       | - 0.5 | + 0.8                 | V    |
| VIH             | Input High Voltage     |                         | 2.0   | V <sub>CC</sub> + 0.5 | V    |
| VOL             | Output Low Voltage     | I <sub>OL</sub> = 2.0mA |       | 0.45                  | v    |
| V <sub>он</sub> | Output High Voltage    | $I_{OH} = -400 \mu A$   | 2.4   |                       | v    |
| lcc             | Power Supply Current   | T <sub>A</sub> = 0°C    |       | · 300                 | mA   |
| կլ              | Input Leakage Current  | $0 < V_{IN} < V_{CC}$   |       | 10                    | μΑ   |
| OL              | Output Leakage Current | $0.45 < V_{O} < V_{CC}$ |       | 10                    | μΑ   |

### NS16082 MMU Bit Maps



### **1 Pin Descriptions**



### **1** Pin Descriptions

The following is a brief description of all NS16082 pins. The descriptions reference portions of the functional descriptions, Section 3.

### 1.1 Supplies

Power (V<sub>CC</sub>): +4.75 to 5.25 V DC supply. (Sec. 3.1)

Logical Ground (GNDL): Internal Logic Common Ground. (Sec. 3.1)

Buffer Ground (GNDB): Signal Ground and Power Supply return. (Sec. 3.1)

### **1.2 Input Signals**

**Clock (PHI1, PHI2):** Two-phase clocking signals from 0.5 to 10 MHz MOS Level clocks from NS16201 clock generator. See NS16032.

**Ready (RDY):** Used by slow memories to extend the memory cycle for more than four clock periods. It is synchronized externally and sampled at the beginning of T3.

Hold Request (HOLD), (HLDAI), (HLDAO): Hold/Hold Acknowledge Input/Hold Acknowledge Output — three pins for active low signals used in DMA transfers. A DMA device requests the bus pulling the HOLD line low. HLDAI is connected to the HLDA output line of the CPU and HLDAO is output to the DMA device.

Reset (RST): System reset, active low.

Status Lines (ST0-3): Status lines output by the CPU. Active from T4 of previous bus transfer through T3 of present bus transfer. See NS16032 Data Sheet for assignments.

Program Flow Status (PFS): Active low pulse issued by the CPU at the beginning of each instruction.

**User/Supervisor Modes (U/S):** This signal is provided by the CPU, from its U-bit in Program Status Register (PSR). It is used by the MMU for memory protection and for selection of the Address Space (in Dual Space mode only).

Address Strobe Input (ADS): Active low pulse received from the CPU during T1. Used as a strobe to latch the virtual address from the multiplexed bus.

### 1.3 Output Signals

**Reset Output or Abort** (RST/ABT): Active low pulse accepted by the CPU during TMMU or T2. When active, the CPU is interrupted. The MMU status register (MSR) holds the information about the cause of the abort. When held longer than one clock cycle it is interpreted by the CPU as a reset signal. Upon receiving the RST signal on its own pin, the MMU will activate the RST/ABT pin to reset the CPU.

**Interrupt Output (INT):** Active low pulse used by the debug functions to inform the CPU (when connected to its  $\overline{NMI}$  input) or external hardware that a break condition has occurred. The MMU status register (MSR) holds the information about the cause of the interrupt.

**Float Output (FLT):** An active low signal that floats the CPU from the bus, when the MMU has to get Page Table Entries from memory. It is sampled by the CPU during TMMU. It is held high during reset.

**Physical Address Valid (PAV):** Active low pulse generated during TMMU. Used as a strobe pulse by the memory address latches. It floats during HOLD ACKNOWL-EDGE and it is also pulsed when FLT is active to access page tables.

Most significant bit of Physical Address (A24): Valid from TMMU to T4.

Hold Acknowledge Output (HLDAO): See Hold Request. (Sec. 1.2)

### 1.4 Input-Output Signals

Multiplexed Address/Data Bus (AD0-AD15): During clock period T1, contains the Virtual Address (output by the CPU). During period TMMU contains the Physical Address (output by the MMU). During periods T2-T4 contains Data (output by the CPU, memory or MMU).

Virtual/Physical Address Multiplexed Bus (A16-A23): High-order bits of address. During T1, the bus contains the Virtual Address (output by the CPU). During TMMU-T4 it contains the Physical Address (output by the MMU).

**Data Direction In (DDIN):** As an input indicates to the MMU the type of memory cycle: Low for Read and high for Write. When the CPU tri-states this line, the line is driven by the MMU allowing it to read/write in the memory pages independently of the CPU.

Address Translation or Slave Processor Control ( $\overline{AT}/\overline{SPC}$ ): A bidirectional control line used in slave instructions. For a description of the characteristics of this line refer to the NS16032 CPU Data Sheet. During reset it is held low by the MMU to set the CPU for the Address Translation mode.

### **2 General Description**

For purposes of address translation, memory is divided into 512-byte pages. A virtual address for the MMU is composed of two fields: a virtual page frame number and a 9-bit offset. The offset is unchanged by the translation algorithm. The MMU translates the virtual page number to a physical page number, according to page tables stored in memory.

The Operating System and MMU exchange information on the status of the memory pages through a Page Table in physical memory. The entries track both the presence of a page in the physical memory and the protection level of that page.

By manipulating the page tables, an Operating System dynamically controls the mapping of virtual to physical addresses. In particular, the Operating System may specify that references to certain pages should generate translation error aborts. This mechanism implements virtual memory management and protection.

The virtual address output from the NS16032 CPU is 24 bits wide while the physical address output from the MMU is 25 bits wide. The extra bit (bit 25) can partition memory, making it especially useful in an In-System Emulation (ISE<sup>™</sup>) environment.

The MMU has an internal cache memory which contains direct virtual-to-physical address mappings of the 32 most recently used pages. Thus, most address translations take only one additional clock cycle. The "hit rate" of the cache memory is usually better than 98%, so that the time overhead involved in dynamic translation is minimal.

The MMU is also capable of debugging support. The MMU's ability to perform program flow tracing and address breakpoints aids debugging.

Program flow tracing allows software to reconstruct the sequence of instructions executed prior to an exception or a breakpoint. The address of a nonsequential instruction is stored and a count is kept of the number of instructions following until the next nonsequential instruction is reached. The MMU enables retracing of two such branchings with no effect on execution time. By enabling a special "Break on Nonsequential Fetch" feature, a table of arbitrary length can be maintained.

Up to two breakpoint addresses, virtual or physical, may be activated in the MMU. A counter may be attached to one of these, enabling "break on N occurances" capability.

### 2.1 Internal Organization

Internal organization of the NS16032 MMU consists of five functional blocks and their respective addressable registers. These are shown in *Figure 2–1*. Both internal and external MMU connections are shown in the block diagram. Detailed block and register operation is described in the following subsections.

### 2.1.1 Hardware Debug Block

This block contains the registers, counters, and logic which allow the execution of program breakpoints. The circuits also permit program flow tracing, which, in turn, enables the software to reconstruct the sequence of instructions executed before breakpoint.

Program flow tracing information is recorded in the two 24-bit Program Flow registers (PF0 and PF1). The 32-bit Sequential Counter (SC) contains the number of sequentially executed instructions following the last two program flow changes. The PF registers store the virtual addresses of the last two nonsequentially executed instructions. If such an address is obtained, it is entered into PF0. The old PF0 contents are shifted into PF1; the previous contents of PF1 are lost. The corresponding counts in the halves of SC are transferred similarly. For the user these are read-only registers read by means of the Store Memory Management Register (SMR) slave instruction. A Load Memory Management Register (LMR) instruction addressing any of the PF registers will reset the PF and SC registers.

The debug block includes the following registers. Each is described below. Particular emphasis is placed on the the MMU Status Register (MSR).

- MMU Status Register (MSR)
- Program Flow Registers (PF0 and PF1)
- Sequential Counter (SC)
- Breakpoint Registers (BPR0 and BPR1)
- Breakpoint Counter Register (BCNT)

### Memory Management Status Register

The Memory Management Status Register (MSR) specifies the operational mode and current processing status of the MMU. The register permits user control of address translation, breakpoints, and program tracing. The MMU Status Register is 32 bits in length. The MSR format is shown on page 2.

Bits 0 to 25 are the various control bits and flags of the MMU. Bits 26 to 31 are not used. The following describes the control bits and flags:

ERC is the Error Class flag. The 3-bit flag specifies the cause of the current MMU exception.

Bit 0 is set to 1 on an address translation error. Bit 1 is not used.

Bit 2 is set to 1 on a break and set to 0 on a non-sequential trace interrupt.

TET is the Translation Error Trace flag. The 3-bit flag specifies the cause of the current address translation error.

Bit 3 is set to 1 on a protection level error.

Bit 4 is set to 1 on an invalid Level 1 Page Table Entry.

Bit 5 is set to 1 on an invalid Level 2 Page Table Entry.

- BN is the Breakpoint Number bit. BN is set to indicate the breakpoint address of the current break. If BN is 1, the breakpoint address is contained in BPR1. If BN is 0, the breakpoint address is in BPR0.
- ED is the error Data Direction bit. If ED is 1, a read operation or the first part of a read-modify-write operation caused an address translation error. If

ED is 0, a write or the last part of a read-modifywrite operation caused the error.

- BD is the Breakpoint Direction bit. If BD is 1, a read operation or the first part of a read-modify-write operation caused the current break. If BD is 0, a write operation on the last part of a read-modifywrite operation caused the break.
- EST is the Error Status flag. The 3-bit flag is set on an address translation error to the low order three bits of the system status bus. (See CPU Hardware Specs.)
- BST is the Breakpoint Status flag. The 3-bit flag is set on a break to the low order three bits of the system status bus. (See CPU Hardware Specs.)
- TU is the Translate User bit. If TU is 1, the MMU translates all adddresses specified in the User mode. If TU is 0, the MMU interprets addresses specified in the User mode as physical address.
- TS is the Translate Supervisor bit. If TS is 1, the MMU translates all addresses specified in the Supervisor mode. If TS is 0, the MMU interprets addresses specified in the Supervisor mode as physical addresses.
- DS is the Dual Space bit. If DS is 1, the PTB1 register contains the Level 1 Page Table Base address of all addresses specified in the User mode. If DS is 0, the PTB0 register contains the Level 1 Page Table Base address of all addresses specified in both User and Supervisor modes.
- AO is the Access Override bit. If AO is 1, the MMU overrides the protection level of all addresses. This permits a program to access memory which is normally accessible only to the supervisor while the system is in the User mode. If AO is 0, the MMU does not override protection level.
- BEN is the Breakpoint Enable bit. If BEN is 1, the MMU enables the BPR0 and BPR1 registers and

breaks program execution whenever a breakpoint is encountered. If BEN is 0, the MMU disables the BPR0 and BPR1 registers.

- UB is the User Break bit. If UB is 1, the MMU enables the BPR0 and BPR1 registers for User mode operation only. If UB is 0, the MMU enables the registers for both User and Supervisor mode. The UB bit is ignored if breakpoints are disabled (BE = 0).
- Al is the Abort or Interrupt bit.
- FT is the Flow Trace bit. If FT is 1, the MMU enables the PF0, PF1, SC0, and SC1 registers and traces program execution. If FT is 0, the MMU disables the registers.
- UT is the User Trace bit. IF UT is 1, the MMU enables the PF0, PF1, SC0, and SC1 registers for User mode operation only. IF UT is 0, the MMU enables the registers for both User and Supervisor mode. The UT bit is ignored if flow trace is disabled (FT = 0).
- NT is the Nonsequential Trace bit. If NT is 1, the MMU enables the Nonsequential Trace interrupt. The MMU stops execution of any branch, jump, call, or return instruction and sends a nonmaskable interrupt to the system CPU. If NT is 0, the MMU disables the interrupt.

The MSR control bits and flags may be read or modified by executing the SMR and LMR instructions. The NT, FT, TS, TU bits and the ERC flag are set to 0 whenever the system is reset. The NT, FT, and BEN bits are set to 0 whenever the MMU generates a break on a breakpoint, a flow trace interrupt, or an instruction abort on an address translation error.

After writing to the MSR, the MMU automatically suppresses the generation of breaks and flow tracing until a branch, jump, call, or return instruction has been executed. This permits a routine to set the MSR and



Figure 2-1. MMU Block Diagram

then pass execution to the program being debugged without generating a premature break. The Error Memory Cycle Type (EMCT) is the combination of the BST, EST, BD and ED fields.

#### **Program Flow Registers**

The Program Flow registers PF0 and PF1 record the addresses of the two most recently executed nonsequential instructions. Nonsequential instructions are instructions to which execution control is passed by a program exception or a branch, jump, call, or return instruction.

The PF0 and PF1 registers are each 24 bits in length. PF0 contains the address of the last nonsequential instruction to be executed, and PF1 contains the address of the next to last nonsequential instruction to be executed.

The MMU records program flow by copying the address of the current nonsequential instruction to PF0 and copying the previous contents of PF0 to PF1. The MMU copies new addresses to the PF0 and PF1 registers each time a nonsequential instruction is executed by the system.

The FT bit in the MSR enables/disables the registers. If FT is 1, the registers record the program flow. If FT is 0, the registers are disabled.

The contents of the PF0 and PF1 registers may be read by executing the SMR instruction and cleared by executing the LMR instruction to any of the program flow registers.

#### Sequential Count Registers

The Sequential Count Registers SC0 and SC1 record the number of sequential instructions the system executes after each of the two most recent non-sequential instructions. The SC0 and SC1 registers occupy one 32-bit register and have the format shown on page 2.

SC0 contains the number of sequential instructions executed after the most recent nonsequential instruction. SC1 specifies the number of sequential instructions executed between the nonsequential instruction specified by PF1 and the instruction specified by PF0.

The MMU records the sequential count by incrementing by 1 the SC0 register for each sequential instruction executed. On execution of a nonsequential instruction, the MMU copies the contents of SC0 to SC1 and clears SC0 to 0 to begin a new count. The MMU continues to increment SC0 until another nonsequential instruction is executed or until SC0 is incremented to 65535. SC0 count cannot exceed 65535.

The FT bit in the MSR enables/disables the SC0 and SC1 registers. If FT is 1, the registers record the sequential instruction count. If FT is 0, the registers are disabled.

The contents of the SC0 and SC1 registers may be read by executing the SMR instructions and cleared by executing the LMR instruction to any of the program flow registers. The instructions treat the registers as a single 32-bit register with SC0 at the low order word, SC1 at the high order word.

### **Breakpoint Registers**

The Breakpoint Registers BPR0 and BPR1 provide the breakpoint addresses and breakpoint conditions for system breaks. The registers are each 32 bits in length and have the format shown on page 2.

Bits 0 to 23 specify the breakpoint address. The MMU compares the breakpoint address with addresses referred to by the program. If a match is found and breakpoint conditions are met, the MMU sends a Nonmaskable interrupt to the system CPU and breaks program execution.

Bits 26 to 31 specify the breakpoint conditions (bits 24 and 25 are not used). Breakpoint conditions define how the MMU compares the breakpoint address and which conditions permit the MMU to generate breaks.

- AS is the Address Space bit. If AS is 0, the MMU compares the breakpoint address with virtual addresses whose Level 1 Page Table is specified by the PTB0 register. If AS is 1, the MMU compares the breakpoint address with virtual addresses whose Level 1 Page Table is specified by the PTB1 register. If the VP bit is 1, the MMU takes the AS bit as bit 24 of the physical address.
- VP is the Virtual/Physical bit. If VP is 0, the MMU compares the breakpoint address with virtual addresses only. If VP is 1, the MMU compares the breakpoint address with translated virtual addresses (i.e., final physical addresses) or physical addresses only.
- BE is the Breakpoint Execution bit. If BE is 1, the MMU breaks program execution when the instruction at the breakpoint address is executed. The instruction must start at the breakpoint address for the break to occur. If BE is 0, no break occurs.
- BR is the Breakpoint Read bit. If BR is 1, the MMU breaks execution when data is read from the breakpoint address. If BR is 0, no break occurs.
- BW is the Breakpoint Write bit. If BW is 1, the MMU breaks execution when data is written to the breakpoint address or when data is read from the breakpoint address in the first part of a readmodify-write operation. If BW is 0, no break occurs.
- CE is the Counter Enable bit (BPR0 only). If CE is 1, the Breakpoint Count register is enabled. If CE is 0, the register is disabled. The Breakpoint Count register is described in the next section.

#### **Breakpoint Count Register**

The Breakpoint Count Register (BCNT) controls the generation of the MMU interrupt signal to the CPU. It permits the user to specify the number of breakpoints the MMU should ignore before generating a break. The BCNT register is 24 bits in length.

The BCNT register affects system breaks only when it is enabled. The CE bit in the BPR0 register enables/disables the register. When the MMU encounters a breakpoint, it checks the CE bit in the register containing the breakpoint address. If CE is 1, the MMU decrements the contents of BCNT by 1, compares the new contents with zero. If the new contents are not equal to zero, the MMU ignores the breakpoint, i.e., it permits program execution to continue. If the contents are zero, the MMU breaks execution. If CE is 0, the MMU ignores the BCNT register and breaks program execution.

The user may set the register to any value within the range 0 to  $2^{24}$ -1 by executing an LMR instruction. If the register is not given a new value after a break, the next breakpoint decrements the register contents by 1.

### 2.1.2 Register File Block

This block contains a number of working registers, with no external access, used to execute the address translation algorithm. In addition, it has three addressable registers (PTB<sub>0</sub>, PTB<sub>1</sub>, and EAI) used in performing dynamic address translations.

#### Page Table Base Registers

The Page Table Base registers PTB0 and PTB1 specify the base addresses of the Level 1 Page Tables used in address translation. The PTB0 and PTB1 registers are each 32 bits in length and have the format shown on page 2.

Bits 0 to 23 specify the Page Table Base address. When a virtual address is translated, the MMU reads the base address from the register and accesses the specified Page Table. Bits 0 to 9 must be zeroes. Bits 24 to 30 are not used. Bit 31 is the Memory Space bit. It is intended to be used in system emulation.

The MMU accesses only one Page Table Base register for any given address translation. The current mode of system operation (User or Supervisor) and the Dual Space bit (DS) in the MSR specify which register is read. If the DS bit is 0, the MMU reads the base address from the PTB0 register when in either User or Supervisor mode. If the DS bit is 1, the MMU reads the base address from PTB1 when in User mode and reads the base address from PTB0 when in Supervisor mode.

The contents of the registers may be read or modified at any time by executing an SMR and LMR instruction.

### Error/Invalidate Address Register

The Error/Invalidate Address register (EIA) is a dual purpose register that (1) holds a virtual address that has generated an MMU exception, and (2) when written to, removes page table entries from the MMU's Translation Buffer. The EIA is 32 bits in length.

The EIA permits examination of the virtual address that caused the current MMU exception. On an exception (such as a protection level error), the MMU copies the virtual address that generated the error to the EIA. The MMU sets bit 31 in the EIA to 1 if the address's Level 1 Page Table is specified by PTB1 and to 0 if the Level 1 Page Table is specified by PTB0. The error address may be read by executing an SMR instruction. The cause of the error is specified by the ERC and TET flags in the MSR.

The EIA also permits removal of invalid Page Table Entries from the MMU's Translation Buffer. The Translation Buffer contains a copy of the Level 2 Page Table Entries of recently accessed virtual addresses. A virtual address written to the EIA causes the MMU to remove the Page Table Entries of that virtual address from the Translation Buffer. Bit 31 of the EIA must be set to 1 if the address' Level 1 Page Table is specified by PTB1 and set to 0 if the Level 1 Page Table is specified by PTB0. Page Table Entries must be removed whenever the user modifies the corresponding entries in the page tables. The user may write to the EIA register using an LMR instruction.

### 2.1.3 Translation Buffer Block

The Translation Buffer is the cache memory of the chip. It provides direct virtual to physical address mapping for the most recently used pages in memory. Entries in the Translation Buffer are allocated and replaced by the MMU; the programmer is not involved in the process.

The Translation Buffer is a content-addressable memory. The virtual page frame number (the 15 high order bits of the virtual address) and the address space bit are compared to the entries in the buffer. If the virtual page frame number is present in the buffer, the mapped physical address is output immediately. If not, a control line is set, indicating to the Control Block that the memory page tables should be referenced. When this occurs, the MMU gets the corresponding mapping from memory and replaces the least recently used entry in the Translation Buffer with the new mapping.

Each entry in the Translation Buffer has, besides the virtual and physical page frame numbers and the address space bit, a copy of the protection level field (PL) and the modified bit (M) of the corresponding Page Table Entry. These bits are used by the MMU to implement the translation and error handling algorithms described in the Functional Description. The protection level field contains the most restrictive combination of the Level 1 and Level 2 PTE's.

### 2.1.4 Control Block

This block is made up of state machines and combinatorial logic. Each machine controls the sequence of operations taking place during the different MMU operations. A State Bus carries the operation code; the different blocks decode appropriate signals from the State Bus.

### 2.1.5 Input/Output Block

The Input/Output block consists of I/O buffers and internal buffers.

The I/O buffers provide the communication between the MMU and the outside system bus. The internal buffers between the I/O buses which transfer the address offset and the complete address in no-translation mode are also part of this block.

#### 2.2 Memory Management Instructions

| Format | Instruction |          | Description                                                  |
|--------|-------------|----------|--------------------------------------------------------------|
| 14     | LMR         | mreg,gen | Load Memory Management<br>Register. (Privileged)             |
| 14     | SMR         | mreg,gen | Store Memory Management<br>Register. (Privileged)            |
| 14     | RDVAL       | gen      | Validate address for reading.<br>(Privileged)                |
| 14     | WRVAL       | gen      | Validate address for writing.<br>(Privileged)                |
| 8      | MOVSUi      | gen,gen  | Move a value from Supervisor<br>Space to User Space. (Priv.) |
| 8      | MOVUSI      | gen,gen  | Move a value from User Space<br>to Supervisor Space. (Priv.) |

The MOVSUi and MOVUSi instructions are intended for memory management. Instruction format detail can be found in the NS16032 Data Sheet, Appendix A.

### **3 Functional Description**

#### 3.1 Power and Grounding

The NS16082 requires a single 5V power supply applied to pin 48 ( $V_{CC}$ ). See DC Electrical Characteristics.

Grounding connections are made on pins 24 and 25, Logic Ground Pin (GNDL) and Buffer Ground Pin (GNDB), respectively. GNDL is the common pin for onchip logic, and GNDB is the common pin for the output drivers. As shown in *Figure 3-1*, GNDL is directly connected to GNDB with a single conductor.

All other grounding connections should be made only to GNDB (pin 25) to ensure optimum noise immunity.

### 3.2 MMU Operation

The MMU operation incorporates the following:

- Bus Operation related to Address Translation, DMA Transfers, Breakpoints on Physical Address, and Slave Operation
- 2. Slave Instruction Execution
- 3. Address Translation
- 4. Hardware Debugging
- 5. Error Handling



Figure 3–1. Grounding Connections

### 3.2.1 Bus Operation

Address Translation (see *Figures 3–2* to 3–5): The MMU time-shares the address/data bus with the CPU. During a memory access cycle, the MMU reads the virtual address, performs the virtual to physical translation, and places the physical address on the bus. A typical memory cycle has five clock periods: T1, TMMU (time of physical address on the bus), T2, T3, and T4. The 16 A/D bus drivers of the MMU are in high impedance state at all times except during TMMU or when the FLT signal is active. The bus drivers of lines A16 to A24 drive the bus from TMMU through T4.







During period T1, the CPU places on the bus the virtual address to be translated; this address is strobed into the MMU with the ADS pulse. During period TMMU, the CPU places the bus in high impedance and the MMU does one of two things. If the address to be translated is in the Translation Buffer, the MMU sends the physical address on the bus with a PAV timing pulse; if not, it takes the bus from the CPU with the FLT signal and executes four memory read cycles, to get the two double words needed to perform the translation algorithm. When necessary, the MMU executes two memory write cycles to update the referenced and modified bits in the Page Table Entry. It then releases control of the bus and sends the physical address on the bus. The memory cycle initiated by the CPU is resumed from the point it was stopped.

Between periods T2 and T4, there is data on the AD0-AD15 bus lines, output either by the CPU or memory. Bus lines A16 to A24 continue to hold the physical address.

**DMA Transfers:** The Hold and Hold Acknowledge lines are connected as shown in *Figure 3-6.* 

The DMA device pulls the HOLD line low to request the bus; this line is input to both the CPU and the MMU. If the MMU is not floating the CPU (through the FLT line), the MMU transfers the HLDA CPU output directly to the HLDAO MMU output. If the MMU (when accessing the Memory Page Tables) is floating the CPU, the CPU cannot respond to HOLD request, HLDAI remains high, and the MMU grants the bus by pulling low HLDAO at the end of the present memory cycle. When the DMA device releases HOLD, the MMU releases HLDAO and regains control of the bus.

Breakpoint on Physical Address: During debug, if a breakpoint is specified to occur on a physical address (VP is set in any BPR), an additional clock period is needed in the bus cycle. The additional clock period is required to make the address comparison after getting the physical address from the cache or page table. In this case the MMU floats the CPU for one clock period. This gives the memory cycles six periods: T1, TMMU, Tf, T2, T3, and T4. The corresponding waveforms are illustrated in the Timing Characteristics, *Figure 3*–7.

Slave Instruction Bus Operation: For slave instructions, the bus operation follows a different protocol. The bus cycle has only two periods (T1 and T4) and the timing is done by a one-clock-wide pulse on the Slave Processor Control ( $\overline{SPC}$ ) bidirectional line. All bus transfers are illustrated in Timing Diagrams, *Figures 3–8* and 3–9.

#### 3.2.2 Slave Instructions

#### Introduction to Slave Instructions

The MMU Slave Instructions serve two purposes. First, slave instructions set up the different registers and

check their contents (LMR and SMR instructions) in order to control the MMU mode of operation. Second, a slave instruction can request the MMU to return a flag indicating whether a specified access to a given addresswould generate a protection fault in user mode.

The general format for slave instructions appears in the NS16032 Microprocessor Data Sheet. The formats for the MMU slave instructions are described below.

*Note:* All MMU instructions are privileged. While in the User Mode, the CPU will trap on any MMU instruction.

### **MMU Slave Instruction Format**

The 3-byte format of the MMU slave instruction is shown on page 2.

The format corresponds to the instructions as they are stored in memory; the CPU sends the operation word to the MMU with its bytes swapped, i.e., high byte in low bus byte and vice versa.

| The short | code assi | gnments | for the | registers | are shown |
|-----------|-----------|---------|---------|-----------|-----------|
| below:    |           |         |         | -         |           |

| Code Value | Register       |
|------------|----------------|
| 0000       | BPR0           |
| 0001       | BPR1           |
| 0100       | PF0            |
| 0101       | PF1            |
| 1000       | SC             |
| 1010       | MSR            |
| 1011       | BCNT           |
| 1100       | PTB0           |
| 1101       | PTB1           |
| 1111       | EAI/INVALIDATE |

Note: All other short codes are illegal.

### **Address Translation Validation Instructions**

The two instructions used to validate an address are: RDVAL address and WRVAL address. Both instructions consist of mnemonics and address type operands.

Upon receipt of a RDVAL or WRVAL instruction, the MMU checks if the address operand can be translated without protection violations in user mode (user space). If the address can be translated without violations, the MMU sends status word zero. If not, the MMU sends status word 32.

A trap is generated with error class 1 and error translation type 2 if the first Page Table Entry is invalid. No trap is generated if the second PTE is invalid or if protection violation errors occur.

A Validate instruction generates a status word which sets or resets a flag bit (F) in the CPU PSR register. This flag is positioned in bit 5. The remaining bits are all zero. Slave Instruction operation is shown in the following charts.

### RDVAL/WRVAL Instruction (Validate Read/Write Address)

| ·                                                                           | CPU                                                              |             | MMU                             |
|-----------------------------------------------------------------------------|------------------------------------------------------------------|-------------|---------------------------------|
| Execution Unit                                                              | Bus Interface Unit                                               | Status Pins | Action                          |
| Sends ID Code in low byte                                                   | Sends ID Code with SPC timing<br>pulse                           | 1111        | Recognizes ID Code              |
| Sends Opcode in two<br>bytes                                                | Sends Opcode with SPC timing<br>pulse                            | 1101        | Latches Opcode                  |
| Sends Address to be vali-<br>dated in two words (bits<br>24-31 set to zero) | Sends Address in two Write Slave<br>cycles with SPC timing pulse | 1101        |                                 |
| Generates Dummy Read<br>with address to be<br>validated                     | Starts a Read cycle with address to be validated                 | 1010        | Performs validation             |
|                                                                             | Detects MMU completion                                           | 0011        | Signals completion<br>SPC pulse |
| Reads MMU status                                                            | Reads MMU status word with SPC<br>strobe                         | 1110        | Sends status word               |

### LMR Instruction (Load MMU Register)

LMR short, read.d (See NS16000 Programmers Reference Manual, Document No. 420306565-001.)

The MMU register specified by first operand is loaded with the contents of the second operand. The instruction executes as follows:

|                              | CPU                                              |             | MMU                                                     |
|------------------------------|--------------------------------------------------|-------------|---------------------------------------------------------|
| Execution Unit               | Bus Interface Unit                               | Status Pins | Action                                                  |
| Sends ID Code in low byte    | Sends ID Code with SPC timing<br>pulse           | 1111        | Recognizes ID Code                                      |
| Sends Opcode in two<br>bytes | Sends Opcode with SPC timing<br>pulse            | 1101        | Latches Opcode                                          |
| Sends low word of operand    | Sends low word of operand with SPC timing pulse  | 1101        | Stores operand in low<br>word of addressed<br>register  |
| Sends high word of operand   | Sends high word of operand with SPC timing pulse | 1101        | Stores operand in high<br>word of addressed<br>register |

### SMR Instruction (Store MMU Register)

### SMR short, write.d

The MMU register specified by first operand is stored in the second operand. The instruction executes as follows:

| ·                         | CPU                                    | MMU          |                                          |  |  |
|---------------------------|----------------------------------------|--------------|------------------------------------------|--|--|
| Execution Unit            | Bus Interface Unit                     | Status Pins  | Action                                   |  |  |
| Sends ID Code in low byte | Sends ID Code with SPC timing<br>pulse | 1111         | Recognizes ID Code                       |  |  |
| Sends Opcode in two       | Sends Opcode with SPC timing           | 1101         | Latches Opcode                           |  |  |
| bytes                     | pulse                                  | (See Note 1) |                                          |  |  |
|                           | Detects MMU completion                 | 0011         | Signals completion with SPC pulse        |  |  |
|                           | Reads status with SPC strobe           | 1110         | Sends zero status                        |  |  |
|                           | Strobes operand with the SPC pulse     | 1101         | Sends low word of<br>addressed register  |  |  |
|                           | Strobes operand with SPC<br>pulse      | 1101         | Sends high word of<br>addressed register |  |  |

### Notes:

1. The CPU may prefetch more code before this step.

After CPU reads the operand, the contents are stored in second operand according to the second operand addressing mode.
If addressed register is less than 32 bits, then the high order bits are reset to zero.







Figure 3-7. Bus Operation in Breakpoints on Physical Address



Figure 3-8. Slave Instruction Timing: Get ID/Opcode/Data from CPU



Figure 3-9. Slave Instruction Timing: MMU Sends Status/Data to CPU

### 3.2.3 Address Translations

### Page Table Entry (PTE) Format

Address translation is controlled by page tables contained in memory. A page table is a linear array of Page Table Entries. Each PTE defines the access characteristics of one page (512 bytes) of virtual storage. The PTE bit format is shown on page 2.

- BS Bank select; most significant bit of PFN field.
- PFN Page Frame Number; when the V bit is set, the PFN low field, together with the BS bit, contains the high order 16 bits of a physical page address which is used by the address translation algorithm.
- M Modified; used only in index 2 (bits 9 to 15 of virtual address) PTE's and set when page mapped is modified.
- R Referenced; set when page mapped by PTE is referenced.
- PL Protection Level; Index 1 PTE and Index 2 PTE's control access to pages mapped by the PTE. The table below shows the relationship between User, Supervisor and protection level bit:

|            | PSR<br>bit 8 | Protection Level Bits |                |                |                |  |  |
|------------|--------------|-----------------------|----------------|----------------|----------------|--|--|
| Mode       |              | 00                    | 01             | 10             | 11             |  |  |
| User       | 1            | no<br>access          | no<br>access   | read<br>only   | full<br>access |  |  |
| Supervisor | 0            | read<br>only          | full<br>access | full<br>access | full<br>access |  |  |

- V Valid bit; when set indicates that the corresponding page is resident in physical memory. When cleared, any attempted reference to the page will cause the MMU to abort the reference. If the V-bit is cleared, the PTE may be used by the Operating System for any desired function.
- Note: Bits 7 and 8 are reserved for the user and are not affected by the MMU.

### Address Translation Algorithm

The MMU translates the 24-bit virtual address generated by the CPU to either a 25-bit physical address or a translation error. This process is described below. See *Figure 3–10.* 

The virtual address is divided into three components as shown on page 2.

The access level of a reference is a two-bit number whose logical expressions are:

bit 1 = U and AO

where AO = Access Override bit in MSR

bit 0 = 1 for write, read/modify/write, (RMW) bit 0 = 0 for read

The detailed description of the translation algorithm follows. (See NS16000 Programmers Reference Manual 420306565-001.)

If TU = 0 and U = 1 or TS = 0 and U = 0, then PA = virtual address, else

 Select first PTE: If DS (in MSR) = 1 and U (in PSR) = 1, then PTEP = PTB1 or Index 1 \* 4

```
else
```

```
PTEP = PTB0 or Index 1 * 4
```

end.

Validate PTE:

If access level is greater than (PTEP).PL or if (PTEP).V = 0, then abort CPU

else

Set (PTEP).R=1

2. Select second PTE:

PTEP = (PTEP).PFN \* 512 or Index 2 \* 4

Validate PTE:

If access level is greater than (PTEP).PL or if (PTEP).V = 0, then abort CPU

else

Set (PTEP).R = 1

If writing, then set (PTEP).M = 1

3. Generate physical address:

PA = (PTEP).PFN \* 512 or Offset

Legend:

| PA         | _ | Physical Address                            |
|------------|---|---------------------------------------------|
| TU, DS, TS | - | MSR bits                                    |
| U          | - | Program Status Register bit                 |
|            |   | (sent to MMU via the U/S pin)               |
| PTEP       | - | PTE pointer                                 |
| (PTEP).PL  | - | represents protection level in              |
|            |   | Page Table Entry                            |
| (PTEP).V   | - | represents valid bit in Page Table<br>Entry |
| (PTEP).M   | _ | represents modified bit in Page             |
| . ,        |   | Table Entry                                 |
| PFN        | - | Page Frame Number                           |
|            |   |                                             |

The MMU marks bits R and M of the PTE for subsequent use by the operating system. If a physical page is written upon, it is assumed that the user intends for this modification to be permanent in his storage system. The M bit indicates whether a page needs to be written to mass storage when it is deallocated from physical memory. The R bit is tested and cleared periodically by the operating system in order to compile statistics of the frequency of references to each page currently in memory. It will use this information to deallocate the least frequently used pages when new pages must be called in.

Page tables that refer to physical pages are themselves referenced by two page tables of double length. Selection of the PTB0 or PTB1 register depends on the Dual Space (DS) and User/Supervisor (U/S) modes as shown below:





Figure 3-10. Virtual to Physical Address Translation

#### Page Table Base (PTB) Registers

PTB0 and PTB1 registers are specified as double words. The BS bit is used by the MMU to produce the 25th bit of the physical addresses pointing to the entries in the first translation table. Their format is given on page 2.

### 3.2.4 Hardware Debugging

The MS16082 MMU incorporates two special debugging facilities: program flow tracing and breakpointing.

Program Flow Tracing: Program Flow Tracing allows the software to reconstruct the sequence of exception executed prior to a certain instruction or breakpoint. Registers PF0, PF1 and SC are used to record program flow information. The SC register is divided into two 16-bit fields (SC0 and SC1). SC0 is also a 16-bit counter. For the user, these are read-only registers which can be read via an SMR slave instruction. An LMR instruction addressing any of the PF registers resets all of them.

When a sequential instruction is executed, a PFS pulse is received form the CPU for acknowledgement. This pulse is also used to increment the SC0 counter.

When a nonsequential instruction is fetched, the content of register PF0 is copied into PF1 and that of SC0 into SC1; then the virtual address of this instruction is stored in PF0 and the SC0 counter is reset. This happens only if before the fetch the SC0 content was not zero (to prevent multiple tracing for instructions which cause more than one queue flush, e.g., ACBI), and bits FT and UT in the MSR register were set.

*Note:* When the SC0 counter reaches 64k minus 1, it stops counting.

Entry To and Exit From a Debugged Program: When the MSR is written to, debugging traps are disabled. At the end of the second nonsequential fetch cycle they are enabled. This feature enables entry to a debugged program from a monitor or debugger after the flushing of the queue and a nonsequential fetch. This will occur normally without getting an immediate trap if bit NT is set.

After a debugging trap, the MSR bits which enable this trap (NT, BEN) are cleared, thus inhibiting further debug traps until the MSR is rewritten by the monitor or debugger program. Bit FT in the MSR is also cleared thus freezing the program tracing. This last feature inhibits the tracing of useless information (like the program flow inside the monitor or debugger), until the program tracing registers are read.

**Breakpoints:** A breakpoint generates an abort or interrupt pulse when a software specified address is referenced under software controlled conditions. It also updates the ERC and BN fields in MSR. Breakpoints are controlled by the BEN and UB bits (in MSR) and the BPR registers which have the format shown on page 2. Breakpoint on Execution Fetch mechanism: When a sequential instruction is fetched by the CPU, the instruction is placed in the queue. Unless the queue is empty, aborts on queue fetches are not received and so a breakpoint could be missed. The proper operation of breakpoint execution requires flushing the queue, as described below.

When the BE bit is set and the location specified in the BPR is accessed in a nonsequential fetch, an Abort or INT pulse is generated.

When the BE bit is set and the location specified in the breakpoint register is accessed in a sequential fetch (or in a nonsequential fetch from an even-numbered address (2n) and the location specified in BPR is (2n + 1), the MMU returns a DIA instruction instead of the memory byte at the breakpoint location. This is preceded by a read cycle in order to return the other original byte from memory. This causes the CPU to flush the queue and to fetch the instruction a second time, now with a nonsequential fetch status.

The BPR bit functions are tabulated below:

- AS Address Space; virtual address when VP = 0, bank select bit of physical address when VP = 1.
- VP Virtual or Physical address; if VP is set, address field is matched against physical address. If VP is reset, address field is matched against virtual address.
- BE Breakpoint on Execution; if BE is set, a breakpoint occurs when the location specified in ADDRESS field is referenced in an instruction fetch cycle (instruction execution detailed below).
- BR Breakpoint on Read operand; if BR is set, a breakpoint occurs when the location specified in ADDRESS field referenced in a read operand cycle.
- BW Breakpoint on Write operands; if BW is set, a breakpoint occurs when the location specified in ADDRESS field is referenced in a write or RMW operand cycle.
- CE Counter Enable (BPR0 only); the 24-bit BCNT counter decrements when Counter Enable bit (CE) is set and the conditions for a breakpoint in register BPR0 are obtained. When this counter reaches zero, an "abort" or INT pulse is generated by the MMU.

*Note:* An erroneous count will result if both the CE and BW bits are set.

### 3.2.5 Error Handling

Traps are serviced according to class and type (c, t) as follows:

In the MSR register, the appropriate bit in the ERC field is set due to the fact that RMW accesses are counted twice.

For Address Translation Error, the following bits are set in the TET field:

| If access level is greater than (PTEP).PL | bit 0 set |
|-------------------------------------------|-----------|
| If (PTEP).V = 0 in Index 1 PTE            | bit 1 set |
| If $(PTEP).V = 0$ in Index 2 PTE          | bit 2 set |

In the EMCT field set the CPU status and DDIN bits.

In the EAI register, set AS bit to designate the address space PTB0/PTB1 of virtual address being translated and set the address field to the value of the virtual address being translated, as shown in the register format shown on page 2.

For Breakpoint Error, the following bits are set in the MSR register:

BN field — the number of the appropriate breakpoint register

EMCT field --- CPU status and DDIN bits

### **4** AC Electrical Characteristics

### 4.1 Definitions

All the timing specifications given in this chapter refer to 50% of the leading or trailing edges of the appropriate clock phase and 0.8V or 2.0V on the appropriate signal as illustrated in *Figures 4–1* and 4–2, unless specifically stated otherwise.



Figure 4-1. Timing Specification Standard (Signal Valid After Edge)



Figure 4–2. Timing Specification Standard (Signal Valid After Edge)

### e Figure 4-3 through 4-10.)

### 0°C to 70°C 5V ±5% 100 pF max.

| Description          | Duration (ns) | Timing   | Description                   | Duration (ns) |  |
|----------------------|---------------|----------|-------------------------------|---------------|--|
| high pulse width     | Note 3        | tRDYh    | Ready hold time after LE of   |               |  |
| low pulse width      | Note 3        |          | PHI1 (T3)                     | 0 min.        |  |
| fall time            | 5 max.        | tSPCa    | PHI1 to SPC active            | 35 max.       |  |
| rise time            | 5 max.        | tSPCia   | PHI1 to SPC inactive          | 35 max.       |  |
| d                    | 100 min./     | tDvSPCia | Data hold time after SPC TE   | 15 min.       |  |
|                      | 2000 max.     | tDV      | PHI1 to Data valid            | 50 max.       |  |
| tress valid          | 50 max.       | tDiv     | PHI1 to Data invalid          | 25 max.       |  |
| iress float          | 25 max.       | tDs      | Data set-up time before TE of |               |  |
| 7 active             | 35 max.       |          | PHI2 (T4)                     | 15 min.       |  |
| 7 inactive           | 95 max.       | tDh      | Data hold time after LE of    |               |  |
|                      | 40 min.       |          | PHI1 (T4)                     | 0 min.        |  |
| t up time before     |               | tFLTa    | PHI1 to FLT active            | 45 max.       |  |
|                      | 20 min.       | tFLTia   | PHI1 to FLT inactive          | 45 max.       |  |
| Id time after PAV TE | 10 min.       | tFLTw    | FLT width                     | 40 min.       |  |
| N active             | 50 max.       | tÁBTa    | PHI1 to ABT active            | 55 max.       |  |
| N inactive           | 50 max.       | tABTia   | PHI1 to ABT inactive          | 45 max.       |  |
| p time before TE of  |               | tABTw    | ABT width                     | 70 min.       |  |
|                      | 30 min.       | tHLDd    | delay from HLDAI to HLDAO     | 30 max.       |  |

.

inst PHI are relative to PHI leading d.

railing edge. to 0.35×tCp.



### Figure 4-3. Write Cycle



Figure 4-4. Read Cycle





270







Figure 4-7. Ready Sampling (MMU Initially Ready)





271







# National Semiconductor

## **DP8350 Series CRT Controllers**

### **General Description**

The DP8350 Series of CRT Controllers are single-chip bipolar ( $l^2$ L technology) circuits in a 40-pin package. They are designed to be dedicated CRT display refresh circuits. Three standard products are available, designated DP8350, DP8352, DP8353. Custom devices, however, are available in a broad range of mask programmable options.

The CRT Controller (CRTC) provides an internal dot rate crystal controlled oscillator for ease of system design. For systems where a dot rate clock is already provided, an external clock may be inputted to the CRTC. In either case system synchronization is made possible with the use of the buffered Dot Rate Clock Output.

The DP8350 Series has 11 character generation related timing outputs. These outputs are compatible for systems with or without line buffers, using character ROMs, or DM86S64-type latch/ROM/shift register circuits.

12 bits (4k) of bidirectional TRI-STATE® character memory addresses are provided by the CRTC for direct interface to character memory.

Three on-chip registers provide for external loading of the row starting address, cursor address, and top-of-page address.

A complete set of video outputs is available including cursor enable, vertical blanking, horizontal sync, and vertical sync.

The DP8350 Series CRTC provides for a wide range of programmability using internal mask programmable ROMs:

- Character Field (both number of dots/character and number of scan lines/character)
- Characters per Row
- Character Rows per Video Frame
- Format of Video Outputs

The CRTC also provides system sync and program inputs including Refresh Control, Reset, and Address Mode.

### Features

- Internal crystal controlled dot rate oscillator
- External dot rate clock input
- Buffered dot rate clock output
- Timing pulses for character generation
- Character memory address outputs (12 bits)
- Internal cursor address register
- Internal row starting address register
- Internal top-of-page address register (for scrolling)
- Programmable horizontal and vertical sync outputs
- Programmable cursor enable output
- Programmable vertical blanking output
- 2 programmable refresh rates, pin selectable
- Programmable characters/row (128 max.)
  - Progammable character field size (up to 16 dots × 16 scan line field size)
  - Programmable scan lines/frame (512 max.)
  - Programmable character rows/frame
  - Single +5V power supply
  - Inputs and outputs TTL compatible
  - Direct interface with DM86S64 character generator
  - Ease of system design/application

### **Connection Diagram**

| REGISTER SEL              | ЕСТ В   | 1        | -<br>   | 40 | $\vdash$ | VCC    | (+5 V)                      |  |  |
|---------------------------|---------|----------|---------|----|----------|--------|-----------------------------|--|--|
| VERTICAL BLANKING         |         | 2        |         | 39 | ⊢        | REGI   | STER SELECT A               |  |  |
| REFRESH CONTROL           |         | 3        |         | 38 | ⊢        | REGI   | STER LOAD<br>ADDRESS ENABLI |  |  |
| VERTICAL SYNC             |         | 4        |         | 37 | ⊢        | RAM    |                             |  |  |
| FULL/HALF                 |         | 5        |         | 36 | L        | Ao     |                             |  |  |
| 1                         | ( LC3   | 6        |         | 35 | L        | A1     |                             |  |  |
| LINE                      | LC2     | ,        |         | 34 |          | A2     |                             |  |  |
|                           | LC1     | 8        |         | 33 | _        | A3 .   | -                           |  |  |
|                           | 100     | 6        |         | 32 |          | AA     |                             |  |  |
| CLEAR LINE COL            |         | 10       | DP 8350 | 31 |          | As     | COUNTER                     |  |  |
| ADDRESS MODE              |         | 11       | DP 8352 | 30 |          | As     |                             |  |  |
|                           |         | 12<br>13 | 20      |    | A7       | INPUTS |                             |  |  |
|                           |         |          | 20      |    |          |        |                             |  |  |
|                           |         |          | 20      |    | A8       |        |                             |  |  |
|                           |         |          |         | 21 |          | Ag     |                             |  |  |
|                           | RESET   | 15       |         | 26 |          | A10    |                             |  |  |
| LINE BUFFER (             | LOCK    | 16       |         | 25 |          | A11    |                             |  |  |
| LINE                      | ŚLOCK — | 17       |         | 24 | -        | GENE   | RATOR ADDRESS               |  |  |
| LOAD VIDEO SHIFT REGISTER |         | 18       |         | 23 |          | DOT    | RATE CLOCK                  |  |  |
| CURSOR E                  | NABLE   | 19       |         | 22 | -        | X1 (   | CRYSTAL                     |  |  |
|                           | GND     | 20       |         | 21 | H-       | X2 (   | INPUTS                      |  |  |


# The Video Display

Discussion of the CRT Controller necessitates an understanding of the video display as presented by a raster scan monitor. The resolution of the data displayed on the monitor screen is a function of the dot size. As shown in Figure 1, the dot size is determined by the frequency of the system dot clock. The visible size of the dot can be modified to less than 100% by external gating of the serial video data. The CRT Controller organizes the dots into cell groupings that define video rows. These cells are accessed by a specific horizontal address output (4096 maximum) and are resolved by a row scan-linecounter output (16 maximum) as shown in Figure 2. The relation of the video portion of a frame to the horizontal blanking and vertical blanking intervals is shown in Figure 3 in a two-dimensional format.













### **Character Generation/Timing Outputs**

The CRT controller provides 11 interface timing outputs for line buffers, character generator ROMs, DM86S64type latch/ROM/shift register combination character generators, and system status timing. All outputs are buffered to provide TTL compatible direct interface to popular system circuits such as:

- DM86S64 Series Character Generators
- MM52116 Series Character ROMs
- DM74166 Dot Shift Register
- MM5034, MM5035 Octal 80-Bit Shift Registers (Line Buffers)

**Dot Rate Clock:** This output is provided for use in system synchronization and interface to the dot shift register used in character generation. This output is non-inverting with respect to an external clock applied to the X1 oscillator input (see Figure 6). The dot rate clock output exhibits a 50% duty cycle. All CRTC output logic transitions are synchronous with the rising edge of the Dot Rate Clock output.

Latch Character Generator Address (Character Rate Clock): This output provides an active clock pulse at character rate frequency which is active at all times. The rising edge of this pulse is synchronous with the beginning of each character cell. This output is intended for direct interface to character/video generation data latch registers.

Line Rate Clock: This output provides an active clock pulse at scan-line rate frequency (horizontal frequency), which is active at all times. The falling edge of this pulse is synchronous with the beginning of horizontal blanking. This output is intended for direct interface to character generation scan line counters.

Load Video Shift Register: This output provides a character rate signal intended for direct interface to the video dot shift register used in character generation. Active low pulses are outputted only during video time. As a result of the inactive time, horizontal and vertical video blanking can be derived from this output signal.

**Clear Line Counter:** This output signal is active only during the first scan line of all rows. It exhibits an active low pulse identical and synchronous to the Line Rate Clock and is provided for direct interface to character generation scan line counters.

Line Counter Outputs (LC<sub>0</sub> to LC<sub>3</sub>): These outputs clock at line rate frequency, synchronous with the falling edge of the line rate clock, and provide a consecutive binary count for each scan line within a row. These outputs are provided for system designs that require decoded information indicating the present scan line position within a row. These outputs are always active, however, the next to the last row during vertical blanking will exhibit an invalid line count as a function of internal frame synchronization.

Line Buffer Clock: This output directly interfaces to data shift registers when they are incorporated as line buffers in a system design (see Figure 16). This signal is active at character rate frequency and is intended for shift registers that shift on a falling edge clock. This output is inactive during all horizontal blanking intervals yielding the number of active clocks per scan line equal to the number of video characters per row. For custom requirements, the duty cycle of this output is mask programmable.

Line Buffer Recirculate Enable: This output is provided to control the input loading mode of the data shift register (line buffer) when used in a system design. The format of this output is intended for shift registers that load external data into the input with the mode control in the low state, and load output data into the input (recirculate) with the mode control in the high state. This output will transition to the low state, synchronous with the line rate clock falling edge, for one complete scan line of each row. The position of this scan line will either be the first scan line of the addressed row, or the last scan line of the previous row depending upon the logic level of the address mode input (pin 11), tabulated in Table 3.

### Memory Address Outputs/Inputs and Registers

Address Outputs ( $A_0$ - $A_{11}$ ): These 12 address bits (4k) are bi-directional TRI-STATE<sup>®</sup> outputs that directly interface to the system RAM memory address bus.

In the output mode (enabled), these outputs will exhibit a specific 12-bit address for each video character cell to be displayed on the CRT screen. This 12-bit address increments sequentially at character rate frequency and is valid at the address bus 2 character times prior to the addressed character appearing as video on the CRT screen. This pipelining by 2 characters is provided to allow sufficient time for first, accessing the RAM memory, and second, accessing the character generation memory with the RAM memory data. Since a character cell is comprised of several scan lines of the CRT beam, the sequential address output string for a given video row is identically repeated for each scan line within the row. The starting address for each video scan line is stored within an internal 12-bit register called the Row Start Register. At the beginning of each video scan line, the internal address counter logic is preset with the contents of the Row Start Register (see Figure 4). To accomplish row by row sequential addressing, internal logic updates the Row Start Register at the beginning of the first scan line of a video row with the last address + 1 of the last scan line of the previous video row. Since the number of address locations on the video screen display is typically much less than the 4k dimension of the 12-bit address bus, an internal 12-bit register called the Top Of Page Register, contains the starting address of the first video row. Internal logic loads the contents of this top of page register into the Row Start Register at the beginning of the first scan line of the first video row. The Top Of Page Register is loaded with address zero whenever the Reset input is pulsed to the logic "0" state.

In the input mode (disabled), external addresses can be loaded into the internal 12-bit registers by external control of the register select A, register select B, and register load inputs (see Table 1). As a result of specific external loading of the contents of the Row Start Register, Top Of Page Register, and the Cursor Register, row by row page scrolling, non-sequential row control, and cursor location control, can easily be accomplished.

During the non-video intervals, the address output operation is modified. During all horizontal blanking intervals, the incrementing of the address counter is inhibited and the address count is held constant at the last video address + 1. For example, if a video row has an 80 character cell format and addressing for the video portion of a given scan line starts at address 1, the address counter will increment up through address 81. Address 81 is held constant during the horizontal blanking interval until 3 character times before the next video scan line. At this point, the address counter is internally loaded with the contents of the Row Start Register which may contain address 1 or 81 as a function of internal control. or a new address that was loaded from the external bus. During vertical blanking, however, this loading of the internal address counter with the contents of the Row Start Register is inhibited providing scan line by scan line sequential address incrementing. This allows minimum access time to the CRTC when the address counter outputs are being used for dynamic RAM refresh.

**RAM Address Enable Input:** At all times the status of the bi-directional address outputs is controlled externally by the logic level of the enable input. A 'low' logic level at this input places the address outputs in the TRI-STATE<sup>®</sup> (disabled) input mode. A 'high' logic level at this input places the address outputs in the active (enabled) output mode.

**Register Load/Select Inputs:** When the Register Load input is pulsed to the logic 'low' state, the Top Of Page, Row Start, or Cursor Register will be loaded with a 12-bit address which originates from either the internal address counter or the external address bus (refer to discussion on register loading constraints). The destination register is selected prior to the load pulse by setting the register select inputs to the appropriate state as defined in Table 1.

| Register<br>Select A<br>(Pin 39)                                                                                       | Register<br>Select B<br>(Pin 1) | Register<br>Load Input<br>(Pin 38) | Register Loading<br>Destination |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------|---------------------------------|--|--|--|
| 0                                                                                                                      | 0                               | 0                                  | No Select                       |  |  |  |
| 0                                                                                                                      | 1 .                             | 0                                  | Top-of-Page                     |  |  |  |
| .1                                                                                                                     | 0                               | 0                                  | Row-Start*                      |  |  |  |
| 1 1 0 Cursor                                                                                                           |                                 |                                    |                                 |  |  |  |
| X X 1 No Load                                                                                                          |                                 |                                    |                                 |  |  |  |
| *During the vertical blanking interval, a load to this regis-<br>ter is internally routed to the Top-Of-Page register. |                                 |                                    |                                 |  |  |  |

| Tabla | - | Dogiotor | 1004 | 1 **** | Inhin     |
|-------|---|----------|------|--------|-----------|
| 14016 |   | DEUISIEL | LUAU |        | L A L H E |
|       |   |          |      |        |           |

Internal Registers and Loading Constraints: There are 3 internal 12-bit registers that facilitate video screen management with respect to row-by-row page scrolling, non-sequential row control and cursor location. These registers can be loaded with addresses from the external address bus while the address outputs are disabled (RAM address enable inut in the low state), by control-ling the register select and load inputs within the constraints of each register.

The Row-Start Register (RSR) holds the starting address for each scan line of the video portion of a frame. The video addressing format is completely determined by the contents of this register. With no external loading, the RSR is automatically loaded by internal control such that row-by-row sequential addressing is achieved. Referring to Figure 4, the RSR is loaded automatically once for each video row during the first addressed scan line. The source of the loaded address is internally controlled such that the RSR load for the first video row comes from the Top-Of-Page Register. The RSR load for all subsequent video rows comes from the address counter which holds the last displayed address + 1. If non-sequential row formatting is desired, the RSR can be loaded externally with a 12-bit address. However, this external load must be made prior to the internal automatic load. Generally speaking, the external load to the RSR should be made during the video domain of the last addressed scan line of the previous row. Figure 4 indicates the internal automatic loading intervals which must be avoided, if the load must be made during the horizontal blanking interval. Once an external address has been loaded to the RSR, the next occurring internal automatic RSR load will be inhibited by internal detection logic. If an external load is made to the RSR during the vertical blanking interval, the 12-bit address is loaded into the Top-Of-Page Register instead of the RSR as a result of internal control. This internal function is performed due to the fact that the address loaded into the RSR for the first video row can only come from the Top-Of-Page Register.

The Top-Of-Page register (TOPR) holds the address of the first character of the first video row. As a function of internal control the contents of this register are loaded into the RSR at the beginning of the first addressed scan line of the first video row (see Figure 4). This loading operation is strictly a function of internal control and cannot be overridden by an external load to the RSR. For this reason, any external load to the RSR during the vertical blanking interval is interpreted internally as a TOPR load. When the Reset input is pulsed to the logic "0" state, the TOPR register is loaded with address zero by internal control. This yields a video page display with the first row of sequential addressing beginning at zero. Page scrolling can be accomplished by externally loading a new address into the TOPR. This loading operation can be performed at any time during the frame prior to the interval where the TOPR is loaded automatically into the RSR (see Figure 4). Once the TOPR has been loaded, it does not have to be accessed again until the contents are to be modified.

The Cursor Register (CR) holds the present address of the cursor location. A true comparison of the address counter outputs and the contents of the CR results in a Cursor Enable output signal delayed by two character times. When the Reset input is pulsed to the logic "0" state, the contents of the CR are set to address zero by internal control. Modifying the contents of the CR is accomplished by external loading at any time during this frame. Typically, loading is performed only during intervals when the address outputs are not actively controlling the video display. Once the CR has been loaded, it does not have to be accessed again until the contents are to be modified.







Note 1: Dimensions are in character time intervals.

**Note 2:** "A" denotes the interval that the address counter is preset with the contents of the Row Start Register.

Note 3: "RSR" denotes the interval that the Row Start Register is internally loaded with either the contents of the Top-Of-Page Register (1st video row) or the last video address + 1 from the address counter.



#### Video-Related Outputs

Horizontal Sync: This output provides the necessary scan line rate sync signal for direct interface to either three-terminal or composite sync monitors. The pulse width, position, and logic polarity are mask programmable, in character time increments, for custom requirements. This output may also be mask programmed to have RS-170 compatible serration pulses during the vertical sync interval (refer to DP8352 format and Figure 15).

**Vertical Sync:** This output provides the necessary frame rate sync signal for direct interface to either three-terminal or composite sync monitors. The pulse width, position, and logic polarity are mask programmable, in scan line increments, for custom requirements.

**Cursor Enable:** This output provides a signal that is intended to be combined with the video signal to display a cursor attribute which serves as a visual pointer for video RAM location. Internally, the 12-bit address count is continuously being compared with the 12-bit address stored in the Cursor Register. When a true compare is detected, an active high level signal will be present at the Cursor Enable output, delayed by 2 character times after the corresponding address bus output. The signal is delayed by 2 character times so that it will be coincident with the video information resulting from the corresponding address. Mask programmability allows the cursor enable output signal to be formatted such that a signal will be outputted for all addressed scan lines of a video character cell or any single scan line of that cell. The cursor enable output signal is inhibited during the horizontal and vertical blanking intervals so that video blanking is maintained. When the addressing is advanced by setting the address mode input (pin 11) in the logic "0" state, the cursor enable signal will also be shifted with respect to the scan line count. Specifically, for a character cell with the cursor output active on all addressed scan lines of the cell, the first scan line of the cursor signal will occur at the last scan line count of the previous video row, and the last scan line count of the addressed character cell will have no cursor output signal. This mode of operation gives rise to a unique situation for the first video row where the first addressed scan line of a character cell has no cursor output signal since its advanced scan line position is inhibited by the vertical blanking interval.

### **CRT System Control Functions**

**Refresh Control Input:** This input provides a logic level selectable CRT system refresh rate. Typically, this input will select either a 60 Hz or 50 Hz refresh rate to provide geographical marketing flexibility. However, mask programmability provides the capability of a wide range of frequencies for custom requirements. For definition of the input logic truth table and the refresh rate format, refer to Table 2 and the standard device type format tables.

| Table 2 | Refresh | Rate | Select | Truth | Table |
|---------|---------|------|--------|-------|-------|
|---------|---------|------|--------|-------|-------|

| Refresh Control | Frame Refresh Rate |        |        |        |  |  |
|-----------------|--------------------|--------|--------|--------|--|--|
| Logic Level     | Symbol             | DP8350 | DP8352 | DP8353 |  |  |
| 1               | f1                 | 60 Hz  | 60 Hz  | 60 Hz  |  |  |
| 0               | fO                 | 50 Hz  | 50 Hz  | 50 Hz  |  |  |

Vertical Blanking Output: This output provides a signal that transitions at the end of the last video scan line of the last video row and indicates the beginning of the vertical blanking interval. This signal transitions back to the inactive state during the row of scan lines just prior to the first video row. The transition position within this last row of vertical blanking, as well as the active logic polarity, is a function of the particular device format (item 21 of the format tables) or is mask programmable for custom requirements.

Address Mode: When a system utilizes a line buffer shift register, the first scan line of addressing for a row is used to load the shift register. As a result of this loading operation, addressing for a particular row will not begin accessing the video RAM until the second scan line of addressing for the row. It also follows that the first scan line of a row can only exhibit addressed data for the previous video row that is in the shift register. This offset in addressing becomes a problem for character generation designs that output video on the first scan line of a row (with respect to the line counter outputs). The result is invalid data being displayed for the first scan line. One solution would be to utilize a character generation design that began outputting video on the second scan line of a row. However, since most single chip character generators begin video on the first scan line, the DP8350 series CRT controller provides a pin selectable advanced addressing mode which will compensate for addressing shifts resulting from shift register loading. Referring to Table 3, a high logic level at this input will cause addressing to be coincident with the scan line counter positions of a row, and a low logic level at this input will cause addressing to start on the last scan line counter position of the previous row. This shifted alignment of the addressing, with respect to the designated scan lines of a row, is diagrammed in Figure 5. Characteristically, it follows that, when addressing is advanced by one scan line, the Line Buffer Recirculate Enable output and the Cursor Enable output are also advanced by one scan line. This advanced position of the Cursor Enable output may deserve special consideration depending upon the system design.

Table 3. Address Mode Truth Table

| Address Mode<br>Input (Pin 11)<br>(Logic Level) | New Row Addressing At Address<br>Outputs and Line Buffer Recirculate<br>Enable Logic Low Level<br>(Scan Line Position) |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| 0                                               | Last scan line of previous row                                                                                         |
| 1                                               | First scan line of row                                                                                                 |

Full/Half Row Control: This control input is provided for applications that require the option of half-page addressing. As an example, if the normal video page format is 80 characters/row by 24 rows, setting this input to the logic "0" state will cause the video format to become evenly spaced at 80 characters/row by 12 rows. Specifically, when this input is in the logic "0" state, row addressing is repeated for every other row. This yields successive groups of two rows of identical addressing. The second row of addressing, however, has the Load Video Shift Register output and the Cursor Enable output internally inhibited to provide the necessary video blanking. Setting this input to the logic "1" state yields normal frame addressing.

**External Character/Line Rate Clock:** This input is intended to aid testing of the CRTC and is not meant to be used as an active input in a CRT system. When this input is left open, it is guaranteed not to interfere with normal operation.

**Reset Input:** This input is provided for power-up synchronization. When brought to the logic "0" state, device operation is halted. Internal logic is set at the beginning of vertical blanking, and the Top-Of-Page Register and the Cursor Register are loaded with address zero. When this input returns to the logic "1" state, device operation resumes at the vertical blanking interval followed by video addressing which begins at zero. This input has hysteresis and may be connected through a resistor to  $V_{CC}$  and through a capacitor to ground to accomplish a power-up Reset. The logic "0" state should be maintained for a minimum of 250 ns.



Crystal Inputs X1 and X2: The "Pierce"-type oscillator is controlled by an external crystal providing parallel resonant operation. Connection of external bias components is made to pin 22 (X1) and pin 21 (X2) as shown in Figure 6. It is important that the crystal be mounted in close proximity to the X1 and X2 pins to ensure that printed circuit trace lengths are kept to an absolute minimum. Typical specifications for the crystal are shown in Table 4 for each of the standard products, DP8350, DP8352, and DP8353. When customer mask options require higher frequencies, it may be necessary to change the crystal specifications and biasing components. If the CRTC is to be clocked by an external system dot clock, pin 22 (X1) should be driven directly by Schottky family logic while pin 21 (X2) is left open. The typical threshold for pin 22 (X1) is  $V_{CC}/2$ .

#### **Table 4. Typical Crystal Specifications**

| Desemator                    | Specification                 |              |        |  |  |
|------------------------------|-------------------------------|--------------|--------|--|--|
| Parameter                    | DP8350 DP8352                 |              | DP8353 |  |  |
| Туре                         | At-Cut                        |              |        |  |  |
| Frequency                    | 10.92 MHz 7.02 MHz 17.6256 MH |              |        |  |  |
| Tolerance                    | 0.005% at 25°C                |              |        |  |  |
| Stability                    | 0.01% from 0°C to +70°C       |              |        |  |  |
| Resonance                    | Func                          | lamental, Pa | rallel |  |  |
| Maximum Series<br>Resistance | 50Ω                           |              |        |  |  |
| Load<br>Capacitance          |                               | 20 pF        |        |  |  |



#### Figure 6. Dot Clock Oscillator Configuration with Typical External Bias Circuitry Shown

**Custom Order Mask Programmability:** The DP8350 Series CRT controller is available in three standard options designated DP8350, DP8352, and DP8353. The functional format of these devices was selected to meet the typical needs of CRT terminal designs. In order to accommodate specific customer formats, the DP8350 series CRT controller is mask programmable with a diverse range of options available. The items listed in the program table worksheet indicate the available options, while Table 5 tabulates the programming constraints.

| Desig-<br>nation                                                                                                                                                                                            | Parameter                             |          | Min.<br>Value   | Max.<br>Value |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------|-----------------|---------------|--|
| f <sub>DOT</sub>                                                                                                                                                                                            | Dot Rate Frequen                      | DC       | 30 MHz          |               |  |
| f <sub>CHAR</sub>                                                                                                                                                                                           | Character Rate Fr                     | equency  | DC              | 2.5 MHz       |  |
|                                                                                                                                                                                                             | Line Buffer Clock<br>Width (Item 20 > | 200 ns   |                 |               |  |
| Item 3                                                                                                                                                                                                      | Dots per Characte<br>Width            | 4        | 16              |               |  |
| Item 4                                                                                                                                                                                                      | Scan Lines per Ch<br>Field            | 2        | 16              |               |  |
| Item 12                                                                                                                                                                                                     | Scan Lines per Fra                    | ame      |                 | 512           |  |
| Item 14                                                                                                                                                                                                     | Character Times                       | Video    | 5               | 122           |  |
|                                                                                                                                                                                                             | per Row                               | Blanking | 6               | 123           |  |
| Item 11                                                                                                                                                                                                     | Scan Lines per Ve<br>Blanking         | rtical   | (Item 4)<br>+ 2 | )             |  |
| If the cursor enable output, Item 22, is active on only one<br>line of a character row, then Item 21 value must be either<br>"1" or "0" or equivalent to the line selected for the<br>cursor enable output. |                                       |          |                 |               |  |

#### **Table 5. Mask Programming Limitations**

# **DP8350 Series Custom Order Format Table**

This table is provided as a worksheet to aid in determining the programmed configuration for custom mask options. Refer to Table 5 for a list of programming limitations. ltem Value Parameter No. Т

| 1     | Character Font Size                                                                                  | Dots per Character (Width)                                                |        |         |  |  |
|-------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------|---------|--|--|
| 2     | (Reference Only)                                                                                     | Scan Lines per Character (Height)                                         |        | ·       |  |  |
| 3     | Character Field Block Size                                                                           | Dots per Character (Width)                                                |        |         |  |  |
| 4     | Character Field Block Size                                                                           | Scan Line per Character (Height)                                          | · .    |         |  |  |
| 5     | Number of Video Characters pe                                                                        | er Row                                                                    |        |         |  |  |
| 6     | Number of Video Character Ro                                                                         | ws per Frame                                                              |        |         |  |  |
| 7     | Number of Video Scan Lines (I                                                                        | tem 4×ltem 6)                                                             |        |         |  |  |
| 8     | Frame Refresh Rate (Hz) (two pi                                                                      | n selectable frequencies allowed) (Item 13 $\div$ Item 12)                | f1=    | f0=     |  |  |
| 9     | Delay after Vertical Blank start                                                                     | to start of Vertical Sync (Number of Scan Lines)                          |        |         |  |  |
| 10    | Vertical Sync Width (Number of Scan Lines)                                                           |                                                                           |        |         |  |  |
| 11    | Interval between Vertical Blank start and start of Video<br>(Number of Scan Lines of Video Blanking) |                                                                           |        |         |  |  |
| 12    | Total Scan Lines per Frame (Item 7 + Item 11)                                                        |                                                                           |        |         |  |  |
| 13    | Horizontal Scan Frequency (Line Rate) (kHz) (Item 8 × Item 12)                                       |                                                                           |        |         |  |  |
| 14    | Number of Character Times per Scan Line                                                              |                                                                           |        |         |  |  |
| 15    | 5 Character Clock Rate (MHz) (Item 13 × Item 14)                                                     |                                                                           |        |         |  |  |
| 16    | 6 Character Time (ns) (1 + Item 15)                                                                  |                                                                           |        |         |  |  |
| 17    | 7 Delay after Horizontal Blank start to Horizontal Sync start (Character Times)                      |                                                                           |        |         |  |  |
| 18    | 3 Horizontal Sync Width (Character Times)                                                            |                                                                           |        |         |  |  |
| 19    | 9 Dot Frequency (MHz) (Item 3 × Item 15)                                                             |                                                                           |        |         |  |  |
| 20    | Dot Time (ns) (1 + Item 19)                                                                          |                                                                           |        |         |  |  |
| 21    | Vertical Blanking Output Stop to<br>(Range = Item 4 - 1 line to 0 line                               | efore start of Video (Number of Scan Lines)<br>es)                        |        |         |  |  |
| 22    | Cursor Enable on all Scan Line                                                                       | s of a Row? (Yes or No) If not, which Line?                               |        |         |  |  |
| 23    | Does the Horizontal Sync Pulse                                                                       | have Serrations during Vertical Sync? (Yes or No)                         | х<br>- |         |  |  |
| 24    | Width of Line Buffer Clock logic<br>(Number of Dot Time increment                                    | c "0" state within a Character Time<br>s) (Typically ½ Item 3 rounded up) |        |         |  |  |
| 25    | Serration Pulse Width, if used (                                                                     | Character Times) (See Figure 13)                                          |        | · · · · |  |  |
| 26    | Horizontal Sync Pulse Active st                                                                      | ate logic level (1 or 0)                                                  |        |         |  |  |
| 27    | Vertical Sync Pulse Active state                                                                     | e logic level (1 or 0)                                                    |        |         |  |  |
| 28    | Vertical Blanking Pulse Active                                                                       | state logic level (1 or 0)                                                |        |         |  |  |
| Video | Monitor: Manufacturer and Mode                                                                       | I No. (For Engineering Reference)                                         |        |         |  |  |

# Absolute Maximum Ratings (Note 1)

| Supply Voltage, V <sub>CC</sub>    | 7.0V            |
|------------------------------------|-----------------|
| Input Voltage                      | 5.5V            |
| Output Voltage                     | 5.5V            |
| Storage Temperature Range          | -65°C to +150°C |
| Lead Temperature (soldering, 10 se | conds) 300°C    |

# **Operating Conditions** (Note 6)

|                                      | Min. | Max. | Units |
|--------------------------------------|------|------|-------|
| V <sub>CC</sub> , Supply Voltage     | 4.75 | 5.25 | V     |
| T <sub>A</sub> , Ambient Temperature | 0    | +70  | °C    |

# **Electrical Characteristics** $V_{CC} = 5V \pm 5\%$ , $T_A = 0$ °C to +70°C (Notes 2, 3, and 5)

|                    | Parameter                                                          | Conditions                                                             | Min.       | Тур. | Max. | Units      |
|--------------------|--------------------------------------------------------------------|------------------------------------------------------------------------|------------|------|------|------------|
| VIH                | Logic "1" Input Voltage<br>All Inputs Except X1, X2 RESET<br>RESET |                                                                        | 2.0<br>2.6 |      |      | V<br>V     |
| VIL                | Logic "0" Input Voltage<br>All Inputs Except X1, X2                |                                                                        |            |      | 0.8  | v          |
| V <sub>HYS</sub>   | RESET Input Hysteresis                                             | 1<br>                                                                  |            | 0.4  |      | V          |
| V <sub>clamp</sub> | Input Clamp Voltage<br>All Inputs Except X1, X2                    | $I_{IN} = -12 \text{ mA}$                                              |            | -0.8 | -1.2 | v          |
| IIH                | Logic "1" Input Current<br>A <sub>0</sub> -A <sub>11</sub>         | Enable Input = 0V,<br>V <sub>CC</sub> = 5.25V, V <sub>IN</sub> = 5.25V |            | 10   | 100  | μΑ         |
|                    | All Other Inputs Except X1, X2                                     | $V_{CC} = 5.25V, V_{IN} = 5.25V$                                       |            | 2.0  | 20   | μA         |
| IιL                | Logic "0" Input Current<br>A <sub>0</sub> -A <sub>11</sub>         | Enable Input = 0V,<br>V <sub>CC</sub> = 5.25V, V <sub>IN</sub> = 0.5V  |            | -20  | -100 | μA         |
|                    | All Other Inputs Except X1, X2                                     | $V_{CC} = 5.25V, V_{IN} = 0.5V$                                        |            | -20  | -100 | μA         |
| VOH                | Logic "1" Output Voltage                                           | I <sub>OH</sub> = -100 μA                                              | 3.2        | 4.1  |      | v          |
| , N                |                                                                    | I <sub>OH</sub> = -1 mA                                                | 2.5        | 3.3  |      | . <b>V</b> |
| VOL                | Logic "0" Output Voltage                                           | I <sub>OL</sub> = 5 mA                                                 |            | 0.35 | 0.5  | v          |
| los                | Output Short Circuit Current                                       | $V_{CC} = 5V, V_{OUT} = 0V$ (Note 4)                                   | 10         | 40   | 100  | mA         |
| lcc                | Power Supply Current (Note 10)                                     | $V_{CC} = 5.25V$                                                       |            | 220  | 300  | mA         |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified, min./max. limits apply across the 0°C to +70°C temperature range and the 4.75V to 5.25V power supply range. All typical values are for  $T_A = 25$  °C and  $V_{CC} = 5.0V$  and are intended for reference only.

Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max, or min, are so classified on absolute value basis.

Note 4: Only one output at a time should be shorted.

Note 5: Electrical specifications do not apply to pin 17, external char/line clock, as this pin is used for production testing only.

Note 6: Functional operation of device is not guaranteed when operated beyond specified operating condition limits.

# Switching Characteristics $V_{CC} = 5.0V \pm 5\%$ , $T_A = 25$ °C (Note 7)

|                  | Parameter                                                   | Load<br>Circuit | Notes | Min.    | Тур.    | Max.    | Units |
|------------------|-------------------------------------------------------------|-----------------|-------|---------|---------|---------|-------|
| Symmetry         | Dot Rate Clock Output High<br>Symmetry With Crystal Control | 1               |       | 50% – 4 | 50% – 2 | 50% + 1 | ns    |
| t <sub>pd1</sub> | XI Input to Dot Rate Clock<br>Output Positive Edge          | 1               |       |         | 17      | 22      | ns    |
| t <sub>pd0</sub> | XI Input to Dot Rate Clock<br>Output Negative Edge          | 1               |       |         | 21      | 26      | ns    |
| t <sub>D1</sub>  | Dot Clock to Load Video Shift<br>Register Negative Edge     | 1               |       |         | 6.0     | 10      | ns    |
| t <sub>D2</sub>  | Dot Clock to Load Video Shift<br>Register Positive Edge     | 1               | ,     |         | 11      | 15      | ns    |
| t <sub>D3</sub>  | Dot Clock to Latch Character<br>Generator Positive Edge     | 1               |       |         | 8.0     | 13      | ns    |
| t <sub>D4</sub>  | Dot Clock to Latch Character<br>Generator Negative Edge     | 1               |       |         | 6.0     | 10      | ns    |

| t <sub>D2</sub> -t <sub>D3</sub><br>t <sub>D5</sub><br>t <sub>PW1</sub><br>t <sub>D6</sub><br>t <sub>D7</sub><br>t <sub>D80</sub> | Latch Character Generator Positive<br>Edge to Load Video Shift Register<br>Positive Edge<br>Dot Clock to Line Buffer Clock<br>Negative Edge<br>Line Buffer Clock Pulse Width<br>Dot Clock to Cursor Enable Output<br>Transition<br>Dot Clock to Valid Address Output<br>Latch Character Generator to Line<br>Rate Clock Neg. Transition<br>Latch Character Generator to | 1<br>1<br>1<br>1<br>1 | 8,9     | 0<br>N(DT) | 3.0<br>23<br>N(DT)+8<br>24 | 35<br>N(DT)+12 | ns<br>ns<br>ns |
|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|------------|----------------------------|----------------|----------------|
| t <sub>D5</sub><br>t <sub>PW1</sub><br>t <sub>D6</sub><br>t <sub>D7</sub><br>t <sub>D80</sub>                                     | Dot Clock to Line Buffer Clock<br>Negative Edge<br>Line Buffer Clock Pulse Width<br>Dot Clock to Cursor Enable Output<br>Transition<br>Dot Clock to Valid Address Output<br>Latch Character Generator to Line<br>Rate Clock Neg. Transition<br>Latch Character Generator to                                                                                             | 1<br>1<br>1<br>1      | 8,9     | N(DT)      | 23<br>N(DT)+8<br>24        | 35<br>N(DT)+12 | ns<br>ns       |
| t <sub>PW1</sub><br>t <sub>D6</sub><br>t <sub>D7</sub><br>t <sub>D80</sub>                                                        | Line Buffer Clock Pulse Width<br>Dot Clock to Cursor Enable Output<br>Transition<br>Dot Clock to Valid Address Output<br>Latch Character Generator to Line<br>Rate Clock Neg. Transition<br>Latch Character Generator to                                                                                                                                                | 1<br>1<br>1           | 8,9     | N(DT)      | N(DT)+8<br>24              | N(DT)+12       | ns             |
| t <sub>D6</sub><br>t <sub>D7</sub><br>t <sub>D80</sub>                                                                            | Dot Clock to Cursor Enable Output<br>Transition<br>Dot Clock to Valid Address Output<br>Latch Character Generator to Line<br>Rate Clock Neg. Transition<br>Latch Character Generator to                                                                                                                                                                                 | 1                     |         |            | 24                         |                |                |
| t <sub>D7</sub><br>t <sub>D80</sub>                                                                                               | Dot Clock to Valid Address Output<br>Latch Character Generator to Line<br>Rate Clock Neg. Transition<br>Latch Character Generator to                                                                                                                                                                                                                                    | 1                     |         |            |                            | 36             | ns             |
| t <sub>D80</sub>                                                                                                                  | Latch Character Generator to Line<br>Rate Clock Neg. Transition<br>Latch Character Generator to                                                                                                                                                                                                                                                                         |                       |         |            | 15                         | 25             | ns             |
| tao                                                                                                                               | Latch Character Generator to                                                                                                                                                                                                                                                                                                                                            | 1                     | 8,10    |            | 425 + DT                   | 500 + DT       | ns             |
| VD8 <sub>1</sub>                                                                                                                  | Line Rate Clock Pos. Transition                                                                                                                                                                                                                                                                                                                                         | 1                     | 8,10    |            | 300 + DT                   | 400 + DT       | ns             |
| t <sub>D90</sub>                                                                                                                  | Latch Character Generator to<br>Clear Line Counter Neg. Transition                                                                                                                                                                                                                                                                                                      | 1                     | 8,10    |            | 525 + DT                   | 700 + DT       | ns             |
| t <sub>D91</sub>                                                                                                                  | Latch Character Generator to<br>Clear Line Counter Pos. Transition                                                                                                                                                                                                                                                                                                      | 1                     | 8,10    | · · ·      | 290 + DT                   | 400 + DT       | ns             |
| t <sub>D81</sub> -t <sub>D91</sub>                                                                                                | Clear Line Counter Pos. Transition to Line Rate Clock Pos. Transition                                                                                                                                                                                                                                                                                                   | 1                     | 10      |            | 10                         | 60             | ns             |
| t <sub>D10</sub>                                                                                                                  | Line Rate Clock to Line Counter<br>Output Transition                                                                                                                                                                                                                                                                                                                    | 1                     |         |            | 60                         | 120            | ns             |
| t <sub>D11</sub>                                                                                                                  | Line Rate Clock to Line Buffer<br>Recirculate Enable Transition                                                                                                                                                                                                                                                                                                         | 1                     |         |            | 195                        | 300            | ns             |
| t <sub>D12</sub>                                                                                                                  | Line Rate Clock to Vertical<br>Blanking Transition                                                                                                                                                                                                                                                                                                                      | 1                     | :       |            | 160                        | 300            | ns             |
| t <sub>D13</sub>                                                                                                                  | Line Rate Clock to Vertical Sync<br>Transition                                                                                                                                                                                                                                                                                                                          | 1                     |         |            | 220                        | 300            | ns             |
| t <sub>D14</sub>                                                                                                                  | Latch Character Generator to<br>Horizontal Sync Transition                                                                                                                                                                                                                                                                                                              | 1                     | · . · · |            | 96                         | 150            | ns             |
| t <sub>S1</sub>                                                                                                                   | Register Select Set-up Before<br>Register Load Negative Edge                                                                                                                                                                                                                                                                                                            |                       |         | 0          | 4. <sup>1</sup>            |                | ns             |
| t <sub>H1</sub>                                                                                                                   | Register Select Hold After Register<br>Load Positive Edge                                                                                                                                                                                                                                                                                                               |                       |         | 0          |                            |                | ns             |
| t <sub>S2</sub>                                                                                                                   | Valid Address Input Set-Up Before<br>Register Load Positive Edge                                                                                                                                                                                                                                                                                                        |                       |         | 250        |                            |                | ns             |
| t <sub>H2</sub>                                                                                                                   | Valid Address Hold Time After<br>Register Load Positive Edge                                                                                                                                                                                                                                                                                                            |                       |         | 0          |                            |                | ns             |
| t <sub>PW2</sub>                                                                                                                  | Register Load Required Pulse Width                                                                                                                                                                                                                                                                                                                                      |                       |         | 150        | 65                         |                | ns             |
| t <sub>LZ</sub> , t <sub>HZ</sub>                                                                                                 | Delay from Enable Input to Address<br>Output High Impedance State from<br>Logic "0" and Logic "1"                                                                                                                                                                                                                                                                       | 2                     |         |            | 15                         | 30             | ns             |
| t <sub>ZL</sub> , t <sub>ZH</sub>                                                                                                 | Delay from Enable Input to Logic<br>"0" and Logic "1" from Address                                                                                                                                                                                                                                                                                                      |                       |         |            |                            |                |                |

**Note 7:** Typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25 °C and are meant for reference only. **Note 8:** "DT" denotes dot rate clock period time, item 20 from option format table.

Note 9: "N" denotes value of item 24 from option format table.

Note 10: Revised since last issue.



Note: CL includes probe and jig capacitance. All diodes are 1N914 or equivalent.





Figure 10. Character/Line Rate Timing

# Switching Waveforms (cont'd)



Note 3: Address enable (pin 37) = 0V.

Figure 11. Register Select and Load Waveforms



Figure 12. Address Output Enable/Disable Waveforms

# Timing Diagrams



Note 1: One full row before start of video the line counter is set to zero state — this provides line counter synchronization in cases where the number of lines in vertical blanking are not even multiples of the number of lines per row.

Note 2: The position of the line buffer recirculate enable logic low level is a function of the logic level of the address mode input (see Table 3).

Note 3: The stop point of the vertical blanking output active signal is a function of device type or custom option, and will always be within one row prior to video.

Note 4: The transition start and stop points of the vertical sync output signal are a function of device type or custom option.

Figure 14. Line/Frame Rate Functional Diagram



Note 1: The vertical sync transition point is always coincident with the beginning of horizontal blanking.

Note 2: T1 and T2 intervals represent the range of alignment offset between the vertical sync pulse and the serration pulse envelope and is a function of the horizontal sync position with respect to the beginning of horizontal blanking.

#### Figure 15. Serration Pulse Format



Note 1: The horizontal sync output start and stop point positions are a function of device type or custom option.

Note 2: The position of the recirculate enable output logic "0" level is dependent on the state of the address mode input. When address mode = "0", recirculate enable occurs on the max. line of a character row (solid line) and the address counter outputs roll over to the new row address at point A. When address mode = "1", recirculate enable occurs on the first line of a character row (dashed line) and the address counter outputs roll over to the new row address at point B.

Note 3: The address counter outputs clock to the address of the last character of a video row plus 1. This address is then held during the horizontal blanking interval until video minus three character times. At this point the outputs are modified to the contents of the Row Start Register (RSR).

Figure 13. Character/Line Rate Functional Diagram

# Applications









289

# **DP8350 CRT Controller**

# Table 6. Characteristic Format

| ltem<br>No. |                                                                  | Parameter                                         |                                          | Value   |
|-------------|------------------------------------------------------------------|---------------------------------------------------|------------------------------------------|---------|
| 1           | Character Font Size                                              | Dots per Character (Width)                        |                                          | (5)     |
| 2           | (Reference Only)                                                 | Scan Lines per Character (Height)                 |                                          | (7)     |
| 3           |                                                                  | Dots per Character (Width)                        |                                          | 7       |
| 4           | Character Field Cell Size                                        | Scan Line per Character (Height)                  |                                          | 10      |
| 5           | Number of Video Characters p                                     | er Row                                            |                                          | 80      |
| 6           | Number of Video Character Ro                                     | ws per Frame                                      |                                          | 24      |
| 7           | Number of Video Scan Lines (I                                    | em 4×ltem 6)                                      | 1. A.A.A.A.A.A.A.A.A.A.A.A.A.A.A.A.A.A.A | 240     |
| 8           | Frame Refresh Rate (Hz)                                          |                                                   | f1 = 60                                  | f0 = 50 |
| 9           | Delay after Vertical Blank start                                 | to start of Vertical Sync (Number of Scan Lines)  | 4                                        | 30      |
| 10          | Vertical Sync Width (Number o                                    | f Scan Lines)                                     | 10                                       | 10      |
| 11          | Interval between Vertical Blank<br>(Number of Scan Lines of Vide | start and start of Video<br>o Blanking)           | 20                                       | 72      |
| 12          | Total Scan Lines per Frame (Ite                                  | em 7 + Item 11)                                   | 260                                      | 312     |
| 13          | Horizontal Scan Frequency (Lir                                   | e Rate) (Item 8×Item 12)                          | 15                                       | 5.6 kHz |
| 14          | Number of Character Times pe                                     | r Scan Line                                       |                                          | 100     |
| 15          | Character Clock Rate (Item 13:                                   | < Item 14)                                        | 1.5                                      | 56 MHz  |
| 16          | Character Time (1 + Item 15)                                     |                                                   | 6                                        | 41ns    |
| 17          | Delay after Horizontal Blank st                                  | art to Horizontal Sync start (Character Times)    |                                          | 0       |
| 18          | Horizontal Sync Width (Charact                                   | ter Times)                                        |                                          | 43      |
| 19          | Dot Frequency (Item 3 × Item 1                                   | 5)                                                | 10.                                      | 92 MHz  |
| 20          | Dot Time (1 ÷ Item 19)                                           |                                                   | 9                                        | 1.6ns   |
| 21          | Vertical Blanking Output Stop I                                  | pefore start of Video (Number of Scan Lines)      |                                          | 1       |
| 22          | Cursor Enable on all Scan Line                                   | s of a Row? (Yes or No)                           |                                          | Yes     |
| 23          | Does the Horizontal Sync Pulse                                   | have Serrations during Vertical Sync? (Yes or No) |                                          | No      |
| 24          | Width of Line Buffer Clock logi<br>(Number of Dot Time increment | c "0" state within a Character Time               |                                          | 4       |
| 25          | Serration Pulse Width, if used (                                 | Character Times)                                  |                                          | ·       |
| .26         | Horizontal Sync Pulse Active st                                  | ate logic level (1 or 0)                          |                                          | 1       |
| 27          | Vertical Sync Pulse Active state                                 | e logic level (1 or 0)                            |                                          | 0       |
| 28          | Vertical Blanking Pulse Active                                   | state logic level (1 or 0)                        |                                          | 1       |
| Video       | Monitor Format: Ball Brothers T                                  | V-12, TV-120 or Equivalent.                       |                                          |         |



NOTE: DASHED LINES IN WAVEFORMS DENOTE INACTIVE STATE LOGIC LEVELS.











# DP8352 CRT Controller

## Table 7. Characteristic Format

| ltem  |                                                                  | Parameter                                           |                                       | /alue   |
|-------|------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------|---------|
| NO.   |                                                                  | Date per Character (Width)                          |                                       | (7)     |
| 1     | Character Font Size<br>(Reference Only)                          |                                                     | · · · · · · · · · · · · · · · · · · · | (7)     |
| 2     |                                                                  | Scan Lines per Gnaracter (Height)                   |                                       | (9)     |
| 3     | Character Field Cell Size                                        | Dots per Character (Width)                          | · · ·                                 | 9       |
| 4     |                                                                  | Scan Line per Character (Height)                    |                                       | 12      |
| 5     | Number of Video Characters p                                     | er Row                                              |                                       | 32      |
| 6     | Number of Video Character Ro                                     | ws per Frame                                        |                                       | 16      |
| 7     | Number of Video Scan Lines (I                                    | em 4×ltem 6)                                        | •                                     | 192     |
| 8     | Frame Refresh Rate (Hz)                                          |                                                     | f1=60                                 | f0 = 50 |
| 9     | Delay after Vertical Blank start                                 | to start of Vertical Sync (Number of Scan Lines)    | 27                                    | 53      |
| 10    | Vertical Sync Width (Number o                                    | f Scan Lines)                                       | 3                                     | 3       |
| 11    | Interval between Vertical Blank<br>(Number of Scan Lines of Vide | start and start of Video<br>o Blanking)             | 68                                    | 120     |
| 12    | Total Scan Lines per Frame (Ite                                  | em 7 + Item 11)                                     | 260                                   | 312     |
| 13    | Horizontal Scan Frequency (Lir                                   | ne Rate) (Item 8 × Item 12)                         | 15                                    | .6 kHz  |
| 14    | Number of Character Times pe                                     | r Scan Line                                         |                                       | 50      |
| 15    | Character Clock Rate (Item 13                                    | ×ltem 14)                                           | 0.7                                   | /8 MHz  |
| 16    | Character Time (1 ÷ Item 15)                                     |                                                     | 1:                                    | 282ns   |
| 17    | Delay after Horizontal Blank st                                  | art to Horizontal Sync start (Character Times)      |                                       | 6       |
| 18    | Horizontal Sync Width (Charac                                    | ter Times)                                          | and the second                        | 4       |
| 19    | Dot Frequency (Item 3×Item 1                                     | 5)                                                  | 7.0                                   | 02 MHz  |
| 20    | Dot Time (1 ÷ Item 19)                                           |                                                     | 14                                    | 2.4 ns  |
| 21    | Vertical Blanking Output Stop                                    | before start of Video (Number of Scan Lines)        |                                       | 0       |
| 22    | Cursor Enable on all Scan Line                                   | s of a Row? (Yes or No)                             |                                       | Yes     |
| 23    | Does the Horizontal Sync Puls                                    | e have Serrations during Vertical Sync? (Yes or No) |                                       | Yes     |
| 24    | Width of Line Buffer Clock log<br>(Number of Dot Time incremen   | c "0" state within a Character Time<br>ts)          |                                       | 5       |
| 25    | Serration Pulse Width, if used                                   | (Character Times)                                   |                                       | 4       |
| 26    | Horizontal Sync Pulse Active s                                   | tate logic level (1 or 0)                           |                                       | 0       |
| 27    | Vertical Sync Pulse Active stat                                  | e logic level (1 or 0)                              |                                       | 0       |
| 28    | Vertical Blanking Pulse Active                                   | state logic level (1 or 0)                          |                                       | 1       |
| Video | Monitor Format: RS-170-Compa                                     | tible (Standard American TV).                       |                                       |         |



NOTE: DASHED LINES IN WAVEFORMS DENOTE INACTIVE STATE LOGIC LEVELS.









# **DP8353 CRT Controller**

# Table 8. Characteristic Format

| ltem<br>No. |                                                                   | Parameter                                         | v        | /alue   |
|-------------|-------------------------------------------------------------------|---------------------------------------------------|----------|---------|
| 1           | Character East Size                                               | Dots per Character (Width)                        | <u> </u> | (7)     |
| 2           | (Reference Only)                                                  | Scan Lines per Character (Height)                 | +        | (9)     |
| 3           |                                                                   | Dots per Character (Width)                        |          | 9       |
| 4           | Character Field Cell Size                                         | Scan Line per Character (Height)                  |          | 12      |
| 5           | Number of Video Characters pe                                     | er Row                                            |          | 80      |
| 6           | Number of Video Character Rov                                     | ws per Frame                                      |          | 25      |
| 7           | Number of Video Scan Lines (It                                    | em 4×ltem 6)                                      |          | 300     |
| 8           | Frame Refresh Rate (Hz)                                           |                                                   | f1 = 60  | f0 = 50 |
| 9           | Delay after Vertical Blank start                                  | to start of Vertical Sync (Number of Scan Lines)  | 0        | 32      |
| 10          | Vertical Sync Width (Number of                                    | Scan Lines)                                       | 3        | 3       |
| 11          | Interval between Vertical Blank                                   | start and start of Video                          | 20       | 84      |
| 12          | Total Scan Lines per Frame (Ite                                   | m 7 + Item 11)                                    | 320      | 384     |
| 13          | Horizontal Scan Frequency (Lin                                    | e Rate) (Item 8×Item 12)                          | 19.      | 20 kHz  |
| 14          | Number of Character Times per                                     | Scan Line                                         |          | 102     |
| 15          | Character Clock Rate (Item 13>                                    | < Item 14)                                        | 1.95     | 84 MHz  |
| 16          | Character Time (1 ÷ Item 15)                                      |                                                   | 51       | 0.6ns   |
| · 17        | Delay after Horizontal Blank sta                                  | art to Horizontal Sync start (Character Times)    |          | 5       |
| 18          | Horizontal Sync Width (Charact                                    | er Times)                                         |          | 9       |
| 19          | Dot Frequency (Item 3×Item 15                                     | 5)                                                | 17.62    | 256 MHz |
| 20          | Dot Time (1 ÷ Item 19)                                            |                                                   | 56       | 6.7ns   |
| 21          | Vertical Blanking Output Stop b                                   | pefore start of Video (Number of Scan Lines)      |          | 1       |
| 22          | Cursor Enable on all Scan Line                                    | s of a Row? (Yes or No)                           |          | Yes     |
| 23          | Does the Horizontal Sync Pulse                                    | have Serrations during Vertical Sync? (Yes or No) |          | No      |
| 24          | Width of Line Buffer Clock logic<br>(Number of Dot Time increment | c "0" state within a Character Time<br>s)         |          | 5       |
| 25          | Serration Pulse Width, if used (                                  | Character Times)                                  |          |         |
| 26          | Horizontal Sync Pulse Active st                                   | ate logic level (1 or 0)                          |          | 1       |
| 27          | Vertical Sync Pulse Active state                                  | e logic level (1 or 0)                            |          | 1       |
| 28          | Vertical Blanking Pulse Active s                                  | state logic level (1 or 0)                        |          | 1       |
| Video       | Monitor Format: Motorola M3003                                    | or Equivalent.                                    |          |         |

کم



NOTE: DASHED LINES IN WAVEFORMS DENOTE INACTIVE STATE LOGIC LEVELS.





NOTE: DASHED LINES IN WAVEFORMS DENOTE INACTIVE STATE LOGIC LEVELS.





### Figure 29. DP8353 60 Hz Refresh Rate Frame Signals

297



# National Semiconductor

# $DP8400 - E^2C^2$ Expandable Error Checker and Corrector

# **General Description**

The DP8400 Expandable Error Checker and Corrector  $(E^2C^2)$  aids system reliability and integrity by detecting errors in memory data and correcting single or double-bit errors. The  $E^2C^2$  data I/O port sits across the processormemory data bus as shown, and the check bit I/O port connects to the memory check bits. Error flags are provided, and a syndrome I/O port is available. Fabricated using high speed Schottky technology in a 48-pin dual-in-line package, the DP8400 has been designed such that its internal delay times are minimal, maintaining maximum memory performance.



For a 16-bit word, the DP8400 monitors data between the processor and memory, with its 16-bit bidirectional data bus connected to the memory data bus. The DP8400 uses an encoding matrix to generate 6 check bits from the 16 bits of data. In a WRITE cycle, the data word and the corresponding check bits are written into memory. When the same location of memory is subsequently read, the  $E^2C^2$  generates 6 new check bits from the memory data and compares them with the 6 check bits read from memory to create 6 syndrome bits. If there is a difference (causing some syndrome bits to go high), then that memory location contains an error and the DP8400 indicates the type of error with 3 error flags. If the error is a single-bit error, the DP8400 will automatically correct it.

The DP8400 is easily expandable to other data configurations. For a 32-bit data bus with 7 check bits, two DP8400s can be used in cascade with no other ICs. Three DP8400s can be used for 48 bits, and four DP8400s for 64 data bits, both with 8 check bits. In all these configurations, single and double-error detection and single-error correction are easy to implement.

When the memory is more unreliable, or better system integrity is preferred, then in any of these configurations, double-error correction can be performed. One approach requires a further memory WRITE-READ cycle using complemented data and check bits from the DP8400. If at least one of the two errors is a hard error, the DP8400 will correct both errors. This implementation requires no more memory check bits or DP8400s than the single-error correct configurations. The DP8400 has a separate syndrome I/O bus which can be used for error logging or error management. In addition, the DP8400 can be used in BYTE-WRITE applications (for up to 72 data bits) because it has separate byte controls for the data buffers. In 16 or 32-bit systems, the DP8400 will generate and check system byte parity, if required, for integrity of the data supplied from or to the processor. There are three latch controls to enable latching of data in various modes and configurations.

# **Operational Features**

- Fast single and double-error detection
- Fast single-error correction
- Double-error correction after catastrophic failure with no additional ICs or check bits
- Functionally expandable to 100% double-error correct capability
- Functionally expandable to triple-error detect
- Directly expandable to 32 bits using 2 DP8400s only
- Directly expandable to 48 bits using 3 DP8400s only
- Directly expandable to 64 bits using 4 DP8400s only
- Expandable to and beyond 64 bits in fast configuration with extra ICs
- 3 error flags for complete error recording
- 3 latch enable inputs for versatile control
- Byte parity generating and checking
- Separate byte controls for outputting data in BYTE-WRITE operation
- Separate syndrome I/O port accessible for error logging and management
- On-chip input and output latches for data bus, check bit bus and syndrome bus
- Diagnostic capability for simulating check bits
- Memory check bit bus, syndrome bus, error flags and internally generated syndromes available on the data bus
- Self-test of E<sup>2</sup>C<sup>2</sup> on the memory card under processor control
- Full diagnostic check of memory with the E<sup>2</sup>C<sup>2</sup>
- Complete memory failure detectable
- Power-on clears data and syndrome input latches

# **Timing Features**

## **16-BIT CONFIGURATION**

WRITE Time: 35 ns from data-in to check bits valid DETECT Time: 35 ns from data-in to Any Error (AE) flag set CORRECT Time: 70 ns from data-in to correct data out

# Timing Features (Continued)

### 32-BIT CONFIGURATION

WRITE Time: 65 ns from data-in to check bits valid DETECT Time: 60 ns from data-in to Any Error (AE) flag set CORRECT Time: 125 ns from data-in to correct data out

# **DP8400 Connection Diagram**

#### **Dual-In-Line Package**



Order Number DP8400N-4 or DP8400D-4 See NS Package N48A or D48A

# Pin Definitions See Figure 1 for abbreviations

 $V_{CC}$ , GND, GND:  $5.0V\pm5\%$ . The 3 supply pins have been assigned to the center of the package to reduce voltage drops, both DC and AC. Also there are two ground pins to reduce the low-level noise. The second ground pin is located two pins from V\_{CC}, so that decoupling capacitors can be inserted directly next to these pins. It is important to adequately decouple this device, due to the high switching currents that will occur when all 16 data bits change in the same direction simultaneously. A recommended solution would be a 1  $_{\mu}F$  multilayer ceramic capacitor, both connected close to pins 36 and 38 to reduce lead inductance.

**DQ0-DQ15:** Data I/O port. 16-bit bidirectional data bus which is connected to the input of DIL0 and DIL1 and the output of DOB0 and DOB1, with DQ8-DQ15 also to CIL.

**C0-C6:** Check-bit I/O port. 7-bit bidirectional bus which is connected to the input of the CIL and the output of the COB. COB is enabled whenever M2 is low.

**S0-S6:** Syndrome I/O port. 7-bit bidirectional bus which is connected to the input of the SIL and the output of the SOB.

**DLE:** Input data latch enable. When high, DIL0 and DIL1 outputs follow the input data bus. When low, DIL0 and DIL1 latch the input data.

**CSLE:** Input check bit and syndrome latch enable. When high, CIL and SIL follow the input check and syndrome bits. When low, CIL and SIL latch the input check and syndrome bits. If OES is low, SIL remains latched.

**OLE:** Output latch enable. **OLE** enables the internally generated data to DOL0, and DOL1, COL and SOL when low, and latches when high.

**XP:** Multi-expansion, which feeds into a three-level comparator. With XP at 0V, only 6 or 7 check bits are available for expansion up to 40 bits, allowing byte parity capability. With XP open or at  $V_{CC}$ , expansion beyond 40 bits is possible, but byte parity capability is no longer available. When XP is at  $V_{CC}$ , CG6 and CG7, the internally generated upper two check bits, are set low. When XP is open, CG6 and CG7 are set to word parity.

**BP0 (C7):** When XP is at 0V, this pin is byte-0 parity I/O. In the Normal WRITE mode, BP0 receives system byte-0 parity, and in the Normal READ mode outputs system byte-0 parity. When XP is open or at  $V_{CC}$ , this pin becomes C7 I/O, the eighth check bit for the memory check bits, for 48-bit expansion and beyond.

**BP1 (S7):** When XP is at 0V, this pin is byte-1 parity I/O. In the Normal WRITE mode, BP1 receives system byte-1 parity, and in the Normal READ mode outputs system byte-1 parity. When XP is open or at  $V_{CC}$ , this pin becomes S7 I/O, the eighth syndrome bit for 48-bit expansion and beyond.

**AE:** Any error. In the Normal READ mode, when low, AE indicates no error and when high, indicates that an error has occurred. In any WRITE mode, AE is permanently low.

E0: In the Normal READ mode, E0 is high for a single-data error, and low for other conditions. In the Normal WRITE mode, E0 becomes PE0 and is low if a parity error exists in byte-0 as transmitted from the processor.

E1: In the Normal READ mode, E1 is high for a single-data error or a single check bit error, and low for no error and double-error. In the Normal WRITE mode, E1 becomes PE1 and is low if a parity error exists in byte-1 as transmitted from the processor.

**OB0**, **OB1**: Output byte-0 and output byte-1 enables. These inputs, when low, enable DOL0 and DOL1 through DOB0 and DOB1 onto the data bus pins DQ0-DQ7 and DQ8-DQ15. When OB0 and OB1 are high the DOB0, DOB1 outputs are TRI-STATE<sup>®</sup>.

**OES:** Output enable syndromes. I/O control of the syndrome latches. When high, SOB is TRI-STATED and external syndromes pass through the syndrome input latch with CSLE high. When OES is low, SOB is enabled and the generated syndromes appear on the syndrome bus, also CSLE is inhibited internally to SIL.

**M0, M1, M2:** Mode control inputs. These three controls define the eight major operational modes of the DP8400. Table III depicts the modes.



FIGURE 1. DP8400 Block Diagram

301

#### SYSTEM WRITE (Figure 2a)

The Normal WRITE mode is mode 0 of Table III. Referring to the block diagram in Figure 9a and the timing diagram of Figure 9b, the 16 bits of data from the processor are enabled into the data input latches, DIL0 and DIL1, when the input data latch enable (DLE) is high. When this goes low, the input data is latched. The check bit generator (CG) then produces 6 parity bits, called check bits. Each parity bit monitors different combinations of the input data-bits. In the 16-bit configuration, assuming no syndrome bits are being fed in from the syndrome bus into the syndrome input latch, the 6 check bits enter the check bit output latch (COL), when the output latch enable OLE is low, and are latched in when OLE goes high. Whenever M2 (READ/ WRITE) is low, the check bit output buffer COB always enables the COL contents onto the external check bit bus. Also the data error decoder (DED) is inhibited during WRITE so no correction can take place. Data output latches DOL0 and DOL1, when enabled with OLE, will therefore see the contents of DIL0 and DIL1. If valid

system data is still on the data bus, a memory WRITE will write to memory the data on the data bus and the check bits output from COB. If the system has vacated the data bus, output enables ( $\overline{OB0}$  and  $\overline{OB1}$ ) must be set low so that the original data word with its 6 check bits can be written to memory.

#### SYSTEM READ

There are two methods of reading data: the error monitoring method (*Figure 2b*), and the always correct method (*Figure 2c*). Both require fast error detection, and the second, fast correction. With the first method, the memory data is only monitored by the  $E^2C^2$ , and is assumed to be correct. If there is an error, the Any Error flag (AE) goes high, requiring further action from the system to correct the data. With the always correct method, the memory data is assumed to be possibly in error. Memory data is removed and the corrected, or already correct, data is output from the  $E^2C^2$  by enabling OB1 and OB0. To detect an error (referring to *Figures 10a and 10b*) first DLE and CSLE



FIGURE 2a., Normal WRITE Mode with E<sup>2</sup>C<sup>2</sup>









go high to enter data bits and check bits from memory into DIL0, DOL1 and CIL. The 6 check bits generated in CG from DIL0 and DOL1 are then compared with CIL to generate syndromes on the internal syndrome bus (SG). Any bit or bits of SG that go high indicate an error to the error encoder (EE).

If data correction is required  $\overline{OB0}$  and  $\overline{OB1}$  must be set low (after memory data has been disabled) to enable data output buffers DOB0 and DOB1. The location of any data bit error is determined by the data error decoder (DED), from the syndrome bits. The bit in error is complemented in the DOL for correction. The other 15 bits from DED pass the DIL contents directly to the DOL, so that DOL now contains corrected data.

### ERROR DETERMINATION

The three error flags, for a 16-bit example, are decoded from the internally generated syndromes as shown in *Figure 3*. First, if any error has occurred, the generated check bits will be different from the memory check bits, causing some of the syndrome bits to go high. By OR-ing the syndrome bits, the output will be an indication of any error.

If there is a single-data error, then (from the matrix in Table IV) it can be seen that any data error causes either 3 or 5 syndrome bits to go high. 16 AND gates decode which bit is in error and the bit in error is XOR-ed with the corresponding bit of the DIL to correct it, whereas the other 15 decoder outputs are low, causing the corresponding 15 bits in DIL to transfer to DOL directly. DOL now contains corrected data. The 16 AND gate outputs are OR-ed together causing E0 to go high, so that E0 is the single-dataerror indication. If the error is a double-error, then either 2,



4 or 6 of the syndrome bits will be high. The syndromes for two errors (including one or two check bit errors) are the two sets of syndromes for each individual error bit, XOR-ed together. By performing a parity check on the syndrome bits, flag E1 will indicate even/odd parity. If there is still an error, but it is not one of these errors, then it is a detectable triple-bit error. Some triple-bit errors are not detectable as such and may be interpreted as single-bit errors and falsely corrected as single-data errors. This is true for all standard ECC circuits using a Modified Hamming-code matrix. The DP8400 is capable, with its Rotational Syndrome Word Generator matrix, of determining all triple-bit errors using twice as many DP8400s and twice as many check bits.

#### **ERROR FLAGS**

Three error flags are provided to allow full error determination. Table I shows the error flag outputs for the different error types in Normal READ mode. If there is an error, then ANY ERROR will go high, at a time  $t_{\text{DEV}}$  (*Figure 10b*) after data and check bits are presented to the DP8400. The other two error flags E0 and E1 become valid  $t_{\text{DE0}}$  and  $t_{\text{DE1}}$  later.

The error flags differentiate between no error single check bit error, single data-bit error, double-bit error. Because the DP8400 can correct double errors, it is important to know that two errors have occurred, and not just a multiple-error indication. The error flags will remain valid as long as DLE and CSLE are low, or if DLE is high, and data and check bits remain valid.

## BYTE PARITY SUPPORT

Some systems require extra integrity for transmission of data between the different cards. To achieve this, individual byte parity bits are transmitted with the data bits in both directions. The DP8400 offers byte parity support for up to 40 data bits. If the processor generates byte parity when transferring information to the memory, during the WRITE cycle, then each byte parity bit can be connected to the corresponding byte parity I/O pin on the DP8400, either BP0 or BP1. The DP8400 develops its own internal byte parity bits from the two bytes of data from the processor, and compares them with BP0 and BP1 using an exclusive-OR for both parities. The output of each exclusive-OR is fed to the error flags E0 and E1 as PE0 and PE1, so that a byte parity error forces its respective error flag low, as in Table II. These flags are only valid for the Normal WRITE (mode 0) and XP at 0V. The DP8400 checks and generates even byte parity.

When transferring information from the memory to the processor, the DP8400 receives the memory data, and outputs the corresponding byte parity bits on BP0 and BP1 to the processor. The processor block can then check data integrity with its own byte parity generator. If in fact memory data was in error, the DP8400 derives BP0 and BP1 from the memory input data, and not the corrected data, so when corrected data is output from the DP8400, the processor will detect a byte parity error.

If correct byte parity is required, transfer of corrected output data in the DOL to DIL will result in correct byte parity at BP0 and BP1. This can be part of a normal memory re-WRITE cycle once an error has occurred.

### TABLE I. ERROR FLAGS AFTER NORMAL READ (MODE 4)

| AE | E1         | E0 | Error Type             |
|----|------------|----|------------------------|
| 0  | 0          | 0  | No error               |
| 1  | 1          | 0  | Single check bit error |
| 1  | 1          | 1  | Single-data error      |
| 1  | 0          | 0  | Double-bit error       |
|    | All Others |    | Invalid conditions     |

### TABLE II. ERROR FLAGS AFTER NORMAL WRITE (MODE 0)

| AE | E1 (PE1) | E0 (PE0) | Error Type               |
|----|----------|----------|--------------------------|
| 0  | 1        | 1        | No parity error          |
| 0  | 1        | 0        | Parity error, byte 0     |
| Ō  | 0        | 1        | Parity error, byte 1     |
| 0  | 0        | 0        | Parity error, bytes 0, 1 |

### TABLE III. DP8400 MODES OF OPERATION

| Mode | M2<br>(R/W) | M1    | MO | OES | Operation                                                                                                                                                     |
|------|-------------|-------|----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0           | 0     | 0  | х   | Normal WRITE DIL $\rightarrow$ DOL, CG $\rightarrow$ COL $\rightarrow$ COB                                                                                    |
| 1    | 0           | 0     | 1  | X   | Complement WRITE<br>DIL $\rightarrow$ DOL, $\overrightarrow{CIL} \rightarrow COL \rightarrow COB$                                                             |
| 2    | 0           | 1     | 0  | X   | Diagnostic WRITE, DLE inhibited<br>DQ8-DQ15 $\oplus$ CG $\rightarrow$ SOL $\rightarrow$ SOB<br>DQ8-DQ15 $\rightarrow$ CIL $\rightarrow$ COL $\rightarrow$ COB |
| 3    | 0           | 1<br> | 1  | х   | Complement data-only WRITE<br>DIL $\rightarrow$ DOL,<br>(CG0, 1, 4, 5, CG2, CG3) $\rightarrow$ COL $\rightarrow$ COB                                          |
| 4    | 1           | 0     | 0  | Х   | Normal READ<br>DIL ⊕ DE→ DOL, CIL→ COL                                                                                                                        |
| 5    | 1           | 0     | 1  | Х   | Complement READ<br>DIL ⊕ DE → DOL, CIL → COL                                                                                                                  |
| 6A   | 1           | 1     | 0  | 0   | READ generated syndromes, check bit<br>bus, error flags, SG0-SG6→DQ0-DQ6,<br>CIL0-CIL6→DQ8-DQ14, E1→DQ7,<br>E0→DQ15                                           |
| 6B   | 1           | 1     | 0  | 1   | READ syndrome bus, check bit bus, error<br>flags, SIL0-SIL6 → DQ0-DQ6,<br>CIL0-CIL6 → DQ8-DQ14, E1 → DQ7,<br>E0 → DQ15                                        |
| 7A   | 1           | 1     | 1  | 0   | Generated syndromes replace with zero<br>$0 \rightarrow SIL \rightarrow SG$ , CIL $\rightarrow COL$ ,<br>DIL $\oplus$ DE $\rightarrow$ DOL                    |
| 7B   | 1           | 1     | 1  | 1   | Generated syndromes replace<br>SIL→ SG, CIL→ COL, DIL ⊕ DE→ DOL                                                                                               |

# TABLE IV. DATA-IN TO CHECK BIT GENERATE, OR DATA BIT ERROR TO SYNDROME-GENERATE MATRIX (16-BIT CONFIGURATION)

| r         |   | 0   | 1    | 2    | 3   | 4    | 5            | 6    | 7    | 8 | 9    | 1<br>0 | 1<br>1     | 1<br>2   | 1<br>3 | 1<br>4 | 1<br>5 | }  | DQ0-15    |
|-----------|---|-----|------|------|-----|------|--------------|------|------|---|------|--------|------------|----------|--------|--------|--------|----|-----------|
|           |   | GEN | IERA | TE C | HEC | к вп | rs —         |      |      |   |      |        |            |          |        |        |        |    |           |
|           | 0 | 0   | 0    | 1    | 1   | 1    | 1            | 1    | 1    | 0 | 1    | 1      | 1          | 0        | 1      | 1      | 1      | 0  | ן י       |
|           | 1 | 0   | 0    | 0    | • 1 | 0    | 0            | 1    | 0    | 1 | 1    | 0      | 1          | 0        | 1      | 1 -    | 1      | 1  |           |
| GENERATED | 2 | 1   | 0    | 0    | 1   | 1    | 0            | 0    | 0    | 1 | 0    | 1      | 0          | 1        | ` 1    | . 1    | 1      | 2* | GENERATED |
| SYNDROMES | 3 | 0   | 1    | 1    | 0   | 0    | 0            | 0    | 1    | 1 | 1    | 1      | 0          | 1        | 0      | 1      | 1      | 3* | BITS      |
|           | 4 | 1   | 1    | 0    | 0   | 0    | 1            | 0    | 1    | 1 | 0    | 0      | 1          | 0        | 1      | 0      | 1      | 4  | 0110      |
|           | 5 | 1   | 1    | 1    | 0   | 1    | 1            | 1    | 0    | 1 | 0    | 0      | 0          | 1        | 1 ·    | 1      | 0.     | 5  | J         |
|           |   | 4   | 8    | 9    | 7   | 5    | 1            | 3    | 9    | Е | в    | D      | 3          | с        | 7      | F      | F      | 0  |           |
|           |   | 3   | 3    | 2    | 0   | 2    | .3           | 2    | 1    | 3 | 0    | 0      | <u>,</u> 1 | 2        | 3      | 2      | 1      | 1  |           |
|           |   | _   |      |      |     |      |              |      |      | ~ |      |        |            | <u>.</u> |        |        |        |    |           |
|           |   |     |      |      |     |      | - <b>H</b> C | :XAU | CUIN |   | -001 | VALE   | 2 IN 1     |          |        |        |        |    |           |

OF SYNDROME BITS

~~ 4

### **MODES OF OPERATION**

There are three mode-control pins, M2, M1 and M0, offering 8 major modes of operation, according to Table III.

M2 is the READ/WRITE control. In normal operation, mode 0 is Normal WRITE and mode 4 is Normal READ. By clamping M0 and M1 low, and setting M2 low during WRITE and high during READ, the DP8400 is very easy to use for normal operation. The other modes will be covered in later sections.

### **16-Bit Configuration**

The first two rows on top of the check bit generate matrix (Table IV) indicate the data position of DQ0 to DQ15. The left side of the matrix, listed 0 to 5, corresponds to syndromes S0 to S5. S0 is the least significant syndrome bit. There are two rows of hexadecimal numbers below the matrix. They are the hex equivalent of the syndrome patterns. For example, syndrome pattern in the first column of the matrix is 001011. Its least significant four bits (0010) equal hexadecimal 4, and the remaining two bits (11) equal hexadecimal 3.

Check bit generation is done by selecting different combinations of data bits and generating parities from them. Each row of the check bit generate matrix corresponds to the generation of a check bit numbered on the right hand side of the matrix, and the ones in that row indicate the selection of data bits.

The following are the check bit generate equations for 16-bit wide data words:

- CG1 = DQ3 ⊕ DQ6 ⊕ DQ8 ⊕ DQ9 ⊕ DQ11 ⊕ DQ13 ⊕ DQ14 ⊕ DQ15

- CG4 = DQ0 

  DQ1 

  DQ5 

  DQ7 

  DQ8 

  DQ11 

  DQ13 

  DQ15
- CG5 = DQ0 ⊕ DQ1 ⊕ DQ2 ⊕ DQ4 ⊕ DQ5 ⊕ DQ6 ⊕ DQ8 ⊕ DQ12 ⊕ DQ13 ⊕ DQ14

\*CG2 and CG3 are odd parities.

The following error map (Table V) depicts the relationship between all possible error conditions and their associated syndrome patterns. For example, if a syndrome pattern is S0-5 = 111101, data bit 14 is in error.

Figure 4 shows how to connect one DP8400 in a 16-bit configuration, in order to detect and correct single or doublebit errors. For a Normal WRITE, processor data is presented to the DP8400, where it is fed through DIL0 and DIL1 to the check bit generator. This generates 6 parity bits from different combinations of data bits, according to Table IV. The numbers in the row below the table are the hexadecimal equivalent of the column bits (with bits 6, 7 low). A '1' in any row indicates that the data bit in that column is connected to the parity generator for that row. For example, check bit 1 generates parity from data bits 3, 6, 8, 9, 11, 13, 14, and 15.

Check bits 0, 1, 4, 5, and 6 generate even parity, and check bits 2 and 3 generate odd parity. This is done to insure that a total memory failure is detected. If all check bits were even parity, then all zeros in the data word would generate all check bits zero and a total memory failure would not be detected when a memory READ was performed. Now allzero-data bits produce C2 and C3 high and a total memory failure will be detected. When reading back from the same location, the memory data bits (possibly in error) are fed to the same check bit generator, where they are compared to the memory check bits (also possibly in error) using 6 exclusive-OR gates. The outputs of the XORs are the syndrome bits, and these can be determined according to Table IV for one data bit error. For example, an error in bit 2 will produce the syndrome word 101001 (for S5 to S0 respectively). The syndrome word is decoded by the error encoder to the error flags, and the data-error decoder to correct a single data bit error. Assuming the memory data has been latched in the DIL, by making DLE go low, memory data can be disabled. Then by setting OBO and OB1 low, corrected data will appear on the data bus. The syndromes are available as outputs on pins S0-5 when OES is low. It is also possible to feed in syndromes to SIL when OES is high and CSLE goes high. This can be useful when using the Error Management Unit shown in Figure 4. C6 and S6 are not used for 16 bits. It is safe therefore to make C6 appear low, through a 2.7 kΩ resistor to ground. The same applies for S6 if syndromes are input to the DP8400. If OES is permanently low, S6 may be left open.

Any 16-bit memory correct system using the DP8400 without syndrome inputs must keep the  $\overline{OES}$  pin grounded, then all the syndrome I/O pins may be left open. The reason for this is that the DP8400 resets the syndrome input latch at power up. If the  $\overline{OES}$  pin is grounded, the syndrome input latch will remain reset for normal operations.

The parameter  $t_{NMR}$  (see *Figure 10b*), new mode recognized time, is measured from M2 (changing from READ to WRITE) to the valid <u>check</u> bits appearing on the check bit bus, provided the OLE was held low.

|                | S0         | 0        | 1  | 0       | 1       | 0 .     | 1  | 0      | 1       | 0       | 1      | 0 | 1     | 0  | ·1., | 0 | 1  |
|----------------|------------|----------|----|---------|---------|---------|----|--------|---------|---------|--------|---|-------|----|------|---|----|
| Syndrom        | e S1       | 0        | 0  | 1       | 1       | 0       | 0  | 1      | 1       | 0       | 0      | 1 | · 1 · | 0  | 0    | 1 | 1  |
| Bits           | S2         | 0        | 0  | 0       | 0       | 1       | 1  | 1      | .1      | 0       | 0      | 0 | 0     | 1. | 1 1  | 1 | 1  |
|                | <b>S</b> 3 | 0        | 0  | 0       | 0       | 0       | 0  | 0      | 0       | 1       | 1      | 1 | 1     | 1  | 1    | 1 | 1  |
| S5 9           | 54         |          |    |         |         |         |    |        |         |         |        |   |       |    |      |   |    |
| 0              | 0          | NE       | CO | C1      | D       | C2      | D  | D      | 3       | C3      | D      | D | 9     | D  | 10   | Т | D  |
| 0              | 1          | C4       | D  | D       | 11      | D       | Т  | T      | D       | D       | 7      | Т | D     | Т  | D    | D | 15 |
| 1              | 0          | C5       | D  | D       | 6       | D       | 4  | Т      | D       | D       | 2      | Т | D     | 12 | D    | D | 14 |
| 1              | 1          | D        | 5  | . T     | D       | 0       | D  | D      | 13      | 1       | D      | D | Т     | D  | Т    | 8 | D  |
| VE = no error  | ,          |          | Cr | = che   | ck bit  | n in er | or | T = th | iree er | rors de | tected |   |       |    |      |   |    |
| Number = sinal | e data bit | in error | D: | = two t | oits in | error   |    |        |         |         |        |   |       |    |      |   |    |

### TABLE V. SYNDROME DECODE TO BIT IN ERROR FOR 16-BIT DATA WORD



The parameter  $t_{MCR}$  (see *Figure 10b*), mode change recognized time, is measured from M2 (changing from WRITE to READ) when both E1 and E2 become invalid. This is required when a memory correcting system employs the DP8400 with byte parity checking. The E1 and E2 pins flag the byte parity error in a memory WRITE cycle. When the DP8400 switches to a subsequent memory ory READ cycle, it requires  $t_{MCR}$  for E1 and E2 to be switched to flag any READ error(s).

#### **EXPANDED OPERATION**

#### 32-Bit Configuration

*Figure 5* shows how to connect two DP8400s in cascade to detect single and double-bit errors, and to correct single-data errors. The same circuit will also correct double-bit errors once a double-error has been detected, provided at least one error is a hard error. The lower chip L is in effect a slave to the higher chip H, which controls the memory check bits and error reporting. The check bit bus of L is re-ordered and connected to the syndrome bus of H, as shown in *Figure 5*.

In a Normal WRITE mode, referring to *Figures 13a, 13b, and 13c*, the 6 check bits generated from the lower 16 bits (CGL) are transferred via the COL to the COB of L, provided  $\overline{OLE}$  is high and M2 (R/W) of L is low. These partial check bits from L then appear at SIL of H, so that with CSLE high, they combine with the 6 check bits generated in H with an overlap of one bit, to produce 7 check bits. With M2 (R/W) of H low, these 7 check bits are output from COB to memory.

A READ cycle may consist of DETECT ONLY or DETECT THEN CORRECT, depending on the system approach. In both approaches, L writes its partial check bits, CGL, to H as in WRITE mode. H develops the syndrome bits from CGL, CGH and the 7 check bits read from memory in CIL. H then outputs from its error encoder (EE) if there is an error. If corrected data is required, H already knows if it has a single-data error from its syndrome bits, but if not, it must transfer partial syndromes back to L. These partial syndromes PSH, (CGH XOR-ed with CIL), are stored in SOL of H. L must therefore change modes from WRITE to READ, while H outputs the partial syndromes from its SOB by setting OES low. The partial syndromes are fed into CIL of L and XOR-ed with CGL to produce syndrome bits at SGL. The data error decoder, DED, then corrects the error in L. The DED of H will already have corrected an error in the higher 16 bits. Only one error in 32 bits can be corrected as a single-data error, the chip with no error does not change the contents of its DIL when it is enabled in DOL. Table VI shows the 3 error flags of H, which become valid during the DETECT cycle. E0 of L becomes valid during the CORRECT cycle, so that the 4 flags provide complete error reporting.

### TABLE VI. ERROR FLAGS AFTER NORMAL READ (32-BIT CONFIGURATION)

| AE (H) | E1 (H) | E0 (H) | E0 (L)* | Error Type                |
|--------|--------|--------|---------|---------------------------|
| 0      | 0      | 0      | 0       | No error                  |
| 1      | 1.     | 0      | . 0     | Single-check bit error    |
| 1      | 1      | 1.1    | 0       | Single-data bit error (H) |
| 1      | 1      | 0      | 1       | Single-data bit error (L) |
| 1      | 0      | 0      | 0       | Double-bit error          |
|        | All O  | thers  |         | Invalid conditions        |

\* E0 (L) is valid after transfer of partial syndromes from higher to lower

Equations for 32-bit expansion:

 $t_{DCB32} = t_{DCB16} + t_{SCB16}$   $t_{DEV32} = t_{DCB16} + t_{SEV16}$   $t_{DCD32} (High Chip) = t_{DCB16} + t_{SCD16}$   $t_{DCD32} (Low Chip) = t_{DCB16} + t_{BR}^* + t_{CCD16}^*$  $t_{BR}: Bus reversing time (25 ns)$ 

#### 32-Bit Matrix

Table VII shows a 32-bit matrix using two DP8400s in cascade as in Figure 5. This is one of 12 matrices that work for 32 bits. The matrix for bits 0 to 15 (lower chip) is the matrix of Table IV for 16-bit configuration, with row 6 always '0'. The matrix for bits 16 to 31 (higher chip) uses the same row combinations but interchanged, for example, the 3rd row (row 2) of L matrix is the same as the 6th row (row 5) of the H matrix. This means row 5 of H is in fact check bit 2 of H. Thus, the 6th row (row 5) combines generated check bit 5 (CG5) of L and generated check bit 2 of H. Check bit 5 of L therefore connects to the syndrome bit 2 (CG2) of H, and the composite generated check bit is written to check bit 2 of memory. Thus C2 performs a parity check on bits 0, 1, 2, 4, 5, 6, 8, 12, 13, 14, of L, and bits 16, 19, 20, 24, 26, 28, 29, 30, 31, of H. CG2 and CG3 generate odd parity, so that CG5 of L generates even parity which combines with CG2 of H generating odd parity. CG3 of L and CG3 of H both generate odd parity causing C3 to memory to represent even parity. Only 6 check bits are generated in each chip, the 7th (CG6) is always zero with XP grounded. Thus CG6 of L combines with CG0 of H so that C0 to memory is the parity of bits 18, 19, 20, 21, 22, 23, 25, 26, 27, 29, 30, 31. Similarly C6 to memory is only CG2 of L. The 7 composite generated check bits of H can now be written to memory.

When reading data and check bits from memory, CG6– CG0 of L are combined with CG6–CG0 of H in the same combination as WRITE. Memory check bits are fed into C6–C0 of H and compared with the 7 combined parity bits

### TABLE VII. DATA BIT ERROR TO SYNDROME-GENERATE MATRIX (32-BIT CONFIGURATION)

|               |        | -   |    |      |   |   |   |   | - 1 | 1 |   |        |        |        |        |        |        | - |        |        | -      |        |        |        |        | - 1 |        |        | _      |        |        |        |        |        |   |   |          |
|---------------|--------|-----|----|------|---|---|---|---|-----|---|---|--------|--------|--------|--------|--------|--------|---|--------|--------|--------|--------|--------|--------|--------|-----|--------|--------|--------|--------|--------|--------|--------|--------|---|---|----------|
|               | . 1    | 0   | 1  | 2    | 3 | 4 | 5 | 6 | 7   | 8 | 9 | 1<br>0 | 1<br>1 | 1<br>2 | 1<br>3 | 1<br>4 | 1<br>5 |   | 1<br>6 | 1<br>7 | 1<br>8 | 1<br>9 | 2<br>0 | 2<br>1 | 2<br>2 | 2   | 2<br>4 | 2<br>5 | 2<br>6 | 2<br>7 | 2<br>8 | 2<br>9 | 3<br>0 | 3<br>1 |   | } | DQ0-31   |
|               | 0      | 0   | 0  | 1    | 1 | 1 | 1 | 1 | 1   | 0 | 1 | 1      | 1      | 0      | 1      | 1      | 1      |   | 0      | 0      | 0      | 1      | 0      | 0      | 1      | 0   | 1      | 1      | 0      | .1     | 0      | 1      | 1      | 1      | 1 | ) |          |
|               | 1      | 0.  | 0  | 0    | 1 | 0 | 0 | 1 | 0   | 1 | 1 | 0      | 1      | 0      | 1      | 1      | 1      |   | 1      | 1      | 1      | 0      | 1      | 1      | 1      | 0   | 1      | 0      | 0      | 0      | 1      | 1      | 1      | 0      | 5 |   |          |
|               | *2     | 1   | 0  | 0    | 1 | 1 | 0 | 0 | 0   | 1 | 0 | 1      | 0      | 1      | 1      | 1      | 1      |   | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0   | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 6 |   | GENERATE |
| SYNDROMES     | *3     | 0   | 1  | 1    | 0 | 0 | 0 | 0 | 1   | 1 | 1 | 1      | 0      | 1      | 0      | 1      | 1      |   | 0      | 1      | 1      | 0      | 0      | 0      | 0      | 1   | 1      | 1      | 1      | 0      | Ť      | 0      | 1      | 1      | 3 | } | CHECK    |
|               | 4      | 1   | 1  | 0    | 0 | 0 | 1 | 0 | 1   | 1 | 0 | 0      | 1      | 0      | 1      | 0      | 1      |   | 1      | 1      | 0      | 0      | 0      | 1      | 0      | 1   | 1      | 0      | 0      | 1      | 0      | 1      | 0      | 1      | 4 |   | BITS     |
|               | 5      | .1  | 1  | 1    | 0 | 1 | 1 | 1 | 0   | 1 | 0 | 0      | 0      | 1      | 1      | 1      | 0      |   | 1      | 0      | 0      | 1      | 1      | Ó      | 0      | 0   | 1      | 0      | 1      | 0      | 1      | 1      | 1      | 1      | 2 |   |          |
|               | 6      | 0   | 0  | 0    | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0      | 0      | 0      | 0      | 0      | 0      |   | 0      | 0      | 1      | 1      | 1      | 1      | 1      | 1   | 0      | 1      | 1      | 1      | 0      | 1      | 1      | 1      | 0 | J | l        |
|               |        | 4   | 8  | 9    | 7 | 5 | 1 | 3 | 9   | E | В | D      | 3      | С      | -7     | F      | F      |   | 2      | Α      | Α      | 1      | 2      | 2      | 3      | 8   | В      | 9      | 8      | 1      | Α      | 3      | В      | 9      | 0 | Ĥ | EX       |
|               |        | 3   | 3  | 2    | 0 | 2 | 3 | 2 | 1   | 3 | 0 | 0      | 1      | 2      | 3      | 2      | 1      |   | 3      | 1      | 4      | 6      | 6      | 5      | 4      | 5   | 3      | 4      | 6      | 5      | 2      | 7      | 6      | 7      | 1 |   |          |
| * CG2 CG3 don | orato. | odd | na | rity |   |   |   |   |     |   |   |        |        |        |        |        |        |   |        |        |        |        |        |        |        |     |        |        |        |        |        |        |        |        |   |   |          |

#### TABLE VIII. CHECK BIT PORT TO SYNDROME PORT INTERCONNECTIONS FOR EXPANSION TO 32 BITS

|       |            |      |          |        |     |     | L<br>S | L<br>C | H<br>S | H<br>C | ]     |       |       |         |     |     |   |
|-------|------------|------|----------|--------|-----|-----|--------|--------|--------|--------|-------|-------|-------|---------|-----|-----|---|
|       |            |      |          |        |     | S0  | 0      | 0      | 1      | 1      | C0    |       |       |         |     |     |   |
| · · · |            |      |          |        |     | S1  | 1      | 1      | 5      | 5      | C1    |       |       |         |     |     |   |
|       |            |      | Syndro   | ome I/ | 0   | S2  | 2      | 2      | 6      | 6      | C2    | Ch    | eck E | Bit I/C |     |     |   |
|       |            |      | 1        | o      |     | S3  | 3      | 3      | 3      | 3      | C3    |       | to    |         |     |     |   |
|       |            |      | Mana     | gemei  | nt  | S4  | 4      | 4      | 4      | 4      | C4    |       | Mem   | ory     |     |     |   |
|       |            |      |          |        |     | S5  | 5      | 5      | 2      | 2      | C5    |       |       |         |     |     |   |
|       |            |      |          |        | 1.1 | S6  | 6      | 6      | 0      | 0      | C6    |       |       |         |     |     |   |
|       |            | TABL | E IX. SY | NDRO   | оме | DEC | ODE '  | то в   | IT IN  | ERRO   | DR FC | DR 32 | BIT   | DATA    | WOF | ۲D  |   |
| 1.    |            | S0   | 0        | 1      | 0   | 1   | 0      | 1      | 0      | 1      | 0     | 1.    | 0     | 1       | 0   | 1   | 0 |
| Syndr | ome        | S1   | 0        | 0      | 1   | 1   | 0      | 0      | 1      | 1      | 0     | Ο.    | 1     | 1       | 0   | 0   | 1 |
| Bits  |            | S2   | 0        | 0      | 0   | 0   | 1      | 1      | 1      | 1      | 0     | 0     | 0     | 0       | 1   | 1   | 1 |
|       |            | S3   | 0        | 0      | 0   | 0   | 0      | 0      | 0      | 0      | . 1   | 1     | 1     | 1       | 1   | . 1 | 1 |
| S6    | <b>S</b> 5 | S4   |          |        |     |     |        |        |        |        |       |       |       |         |     |     |   |
| 0     | 0          | 0    | NE       | CO     | C1  | D   | C2     | D      | D      | 3      | C3    | D     | D     | 9       | D   | 10  | Т |
| 0     | 0          | 1    | C4       | D      | D   | 11  | D      | Т      | T      | D      | D     | 7     | 17    | D       | Т   | D   | D |
| 0     | 1          | 0    | C5       | D      | D   | 6   | D      | 4      | Т      | D      | D     | 2     | 28    | D       | 12  | D   | D |
| 0     | 1          | 1    | D        | 5      | 16  | D   | · 0 ·  | D      | D      | 13     | 1     | D     | D     | 24      | D   | Т   | 8 |
| 1     | 0          | 0    | C6       | D      | D   | 22  | D      | T      | T      | D      | D     | 25    | 18    | D       | Т   | D   | D |
| 1`    | 0          | 1    | D        | 27     | 21  | D   | Т      | D      | D      | Т      | 23    | D     | D     | Т       | D   | Т   | Т |
| -     |            | 0    | D        | 10     | 20  |     | T      | n      |        | T      | 26    | 'n    | D     | 20      | D   | т   | T |

### 1 NE = no error

Cn = check bit n in error

D 29 D

D T = three errors detected

D 31

Number = single data bit in error

Table VIII depicts the exact connection for 32-bit expansion. LS equals syndrome bits of L. LC equals check bits of L. HS equals syndrome bits of H. HC equals check bits of H. Syndrome bits S0 to S6 of L are connected to system syndrome bits S0 to S6. LC and HS columns are lined together showing the check bit port of L connected to the syndrome port of H in the exact sequence as shown in Table VIII. For example, check bit C0 of L is connected to the syndrome bit S1 of H, and check bit C6 of L is connected to the syndrome bit S0 of H. Check bits of H are connected to the system check bits in the order shown. Check bit C1 of H is connected to the system check bit C0.

Т D 1

1

1 1

D 15 14 D т D D

т

D D

#### **Expansion for Data Words Requiring 8 Check Bits**

For 16-bit and 32-bit configurations, XP is set permanently low, In 48-bit or 64-bit configurations, XP is either set permanently to V<sub>CC</sub> or left open, according to Table X, to provide 8 check bits and syndrome bits.

#### TABLE X. XP: EXPANSION STATUS

| ХР              | Status                                           | Data Bus |
|-----------------|--------------------------------------------------|----------|
| ov              | BP0 and BP1 are byte parity I/O<br>CG6 = 0       | <40 Bits |
| Open            | No byte parity I/O,<br>CG6 and CG7 = word parity | ≥40 Bits |
| V <sub>CC</sub> | No byte parity I/O,<br>CG6 and CG7 = 0           | ≥40 Bits |

#### 48-Bit Expansion

Three DP8400s are required for 48 bits, with the higher chip using all 8 of its check bits to the memory. No byte parity is available for 48 or 64 bits. XP of all three chips must be at V<sub>CC</sub>. The three chips are connected in cascade

1

т D

D = two bits in error

Т

т

in H, to produce 7 syndrome bits S6-S0. H can now determine if there is any error, and if it has a single-data error, it can locate it and correct it without transferring partial syndromes to L. As an example of a DETECT cycle, CG5 of L combines with CG2 of H and is compared in H with memory check bit 2.

If L is now set to mode 4, Normal READ, and OES of H is set low, the partial syndromes of H (CG6-CG0 of H XOR-ed with C6-C0 of H) are transferred and shifted to L. L receives these partial syndromes (S6-S0 of H) as check bit inputs C2, C1, C4, C3, C5, C0, C6 respectively, and compares them with CG6-CG0 respectively, to produce syndrome bits S6-S0. L now decodes these syndromes to correct any single-data error in data bits 0 to 15. For example, partial syndrome bit 2 of H combines with generated check bit 5 of L to produce syndrome bit 5 in L. An error in data bit 10 will create syndrome bits in L as 0001101 from S6-S0, and these will appear on S6-S0 of L with OES low. An error in H will appear as per the H matrix. For example, an error in bit 16 will cause S6-S0 of L to be 0110010.

If OES of L is set low, this syndrome combination appears on pins S6 to S0. For errors in bits 0 to 15, the syndrome outputs will be according to Table VII. For errors in bits 16 to 31, the syndrome outputs from L will still be according to Table VII due to the shifting of partial syndrome bits from H to L. The syndrome outputs from L are unique for each of the possible 32 bits in error.

If there is a check bit error, only one syndrome bit will be high. For example, if C5 is in error, then S1 of L will be high. For double-errors, an even number of syndrome bits will be high, derived from XOR-ing the two single-bit error syndromes. As mentioned previously, this is only one of the 12 approaches to connecting two chips for 32 bits, 6 of which are mirror images.

### TABLE XI. CHECK BIT PORT TO SYNDROME PORT INTERCONNECTIONS FOR EXPANSION TO 48 BITS

|              |    | LL<br>S |     | LL<br>C | LH<br>S | 2 A. | LH<br>C | HL<br>S | HL<br>C |    |               |
|--------------|----|---------|-----|---------|---------|------|---------|---------|---------|----|---------------|
|              | SO | 0       | 1   | 0       | 1       |      | 1       | 6       | 6       | CO |               |
|              | S1 | 1       |     | 1       | 5       | 1    | 5       | 1       | 1       | C1 |               |
| Syndrome I/O | S2 | 2       | 1.1 | 2       | 6       |      | 6       | 4       | 4       | C2 | Check Bit I/O |
| to           | S3 | 3       |     | 3       | 3       |      | 3       | 7       | 7       | C3 | to to         |
| Management   | S4 | 4       |     | 4       | 4       | 1.1  | 4       | 2       | 2       | C4 | Momony        |
| wanayement   | S5 | 5       |     | 5       | 2       |      | 2       | 3       | 3       | C5 | wiemory       |
|              | S6 | 6       |     | 6       | 0       |      | 0       | 5       | 5       | C6 | 10 March 10   |
|              | S7 | .7.     |     | 7       | .7      |      | 7       | 0       | 0       | C7 |               |

For example: S0 of LL is connected to system syndrome S0. C0 of LL is connected to S1 of LH. C1 of LH is connected to S6 of HL. C6 of HL is connected to system check bit C0.

#### TABLE XII. SYNDROME DECODE TO BIT IN ERROR FOR 48-BIT DATA WORD

| and the second |        |     |    |     |            |     |    |    |           |    |                |     |     |     |     |    |     |
|------------------------------------------------------------------------------------------------------------------|--------|-----|----|-----|------------|-----|----|----|-----------|----|----------------|-----|-----|-----|-----|----|-----|
|                                                                                                                  | S0     | 0   | 1  | 0   | 1          | 0   | 1. | 0  | 1         | 0  | 1 <sup>1</sup> | 0.1 | - 1 | 0   | - 1 | Ò  | 1   |
| Syndrome                                                                                                         | e S1   | 0   | 0  | 1   | 1          | 0   | 0  | 1  | <u></u> 1 | 0  | 0              | 1.1 | . 1 | 0   | 0   | 1  | . 1 |
| Bits                                                                                                             | S2     | 0   | 0  | 0   | 0          | - 1 | 1  | 1  | 1         | 0  | 0              | 0   | 0   | 1   | 1   | 1  | 1   |
|                                                                                                                  | S3     | 0   | 0  | 0   | 0          | 0   | 0  | 0  | 0         | 1  | 1              | 1   | 1   | 1   | 1   | 1  | 1   |
| S7 S6 S                                                                                                          | 5 S4 🖂 |     |    |     |            |     |    |    |           |    |                |     |     |     |     |    | 1.1 |
| 0 0 0                                                                                                            | 0      | NE  | C0 | C1. | D          | C2  | D  | D  | 3         | C3 | D              | D   | 9   | D   | 10  | ٠T | D   |
| 0 0 0                                                                                                            | ) 1 -  | C4  | D  | D   | 11         | D   | Т  | Т  | D         | D  | 7              | 17  | D   | Т   | D   | D  | 15  |
| 0.01                                                                                                             | 0      | C5  | D  | D   | 6          | D   | 4  | Т  | D         | D  | 2              | 28  | D   | 12  | D.  | D  | 14  |
| 001                                                                                                              | 1      | D   | 5  | 16  | D          | 0   | D  | D  | 13        | 1  | D              | D   | 24  | D   | Т   | 8  | D   |
| 0 1 0                                                                                                            | 0      | C6  | D  | D   | 22         | D   | Т  | Т  | Ď         | D  | 25             | 18  | D   | Т   | D   | D  | Т   |
| 0 1 0                                                                                                            | ) 1    | D   | 27 | 21  | D          | 32  | D  | D  | Т         | 23 | D              | D   | Т   | D   | Т   | Т  | D   |
| 0 1 1                                                                                                            | 0      | D   | 19 | 20  | D          | 33  | D  | D  | T         | 26 | D              | Q   | 30  | D   | Т   | T  | D   |
| 0 1 1                                                                                                            | 1      | 44  | D  | D   | 29         | D   | T  | 40 | D         | D  | 31             | Т   | D   | Т   | D   | D  | Т   |
| 100                                                                                                              | 0      | C7  | D  | D   | Т          | D   | T  | 43 | D         | D  | T              | Т   | D   | T   | D   | D  | T   |
| 100                                                                                                              | ) 1    | D D | Т  | 35  | D          | Т   | D  | D  | T         | T  | D              | D   | Т   | D   | T   | T  | D   |
| 1 0 1                                                                                                            | 0      | D   | T  | 41  | D          | 39  | D  | D  | Т         | Т  | D              | D   | Т   | D   | Т   | Т  | D   |
| 101                                                                                                              | 1      | 42  | D  | D   | Т          | D   | T  | 47 | D         | D  | Т              | Т   | D   | Т   | D   | D  | T   |
| 1 1 0                                                                                                            | 0      | D   | T  | 38  | D          | 37  | D  | D  | T         | Т  | D              | D   | Ť   | D   | Т   | Т  | D   |
| 1 1 0                                                                                                            | ) 1    | 36  | D  | D   | , <b>T</b> | D   | Т  | 45 | D         | D  | Ť              | T   | D   | Т   | D   | D  | Т   |
| 1 1 1                                                                                                            | 0      | 34  | D  | D   | Ť          | D   | T  | Т  | D         | D  | Т              | T   | D   | T . | D   | D  | T   |
| 1 1 1                                                                                                            | 1      | D   | Т  | 46  | D          | Т   | D  | D  | T         | T  | D              | D   | Т   | D   | T   | Т  | D   |

NE = no error Number = single data bit in error Cn = check bit n in errorD = two bits in error T = three errors detected

as in *Figure 6*, but with the HH chip removed. The error flags are as Table XV, but with AE (HH) and E1 (HH) becoming AE (HL) and E1 (HL), and E0 (HH) removed.

#### 48-Bit Matrix

The matrix for 48 bits is that for 64 bits shown (in Table XVI) but only using bits 0 to 47. This is one of many matrices for 48-bit expansion using the basic 16-bit matrix. The matrix shown uses 2 zeroes for CG6 and CG7, for all three chips, with XP set to  $V_{CC}$ . Other matrices may use CG6 and CG7 as word parity with XP open.

#### 64-Bit Expansion

There are two basic methods of expansion to 64 bits, both requiring 8 check bits to memory, and four DP8400s. One is the cascade method of *Figure* 6, requiring no extra ICs. With this method partial check bits have to be transferred through three chips in the WRITE or DETECT mode, and partial syndrome bits transferred back through three chips in CORRECT mode. This method is similar to *Figure* 5, 32-bit approach. The connections between the

check bit bus and syndrome bus for each of the chip pairs are shown in Table XIII.

The error flags of HH are valid during the DETECT cycle as in Table XV, and the other error flags are valid during the CORRECT cycle.

A faster method of 64-bit expansion shown in Figure 7 reguires a few extra ICs, but can WRITE in 57 ns, DETECT in 57 ns or DETECT THEN CORRECT in 116 ns. In the WRITE mode, all four sets of check bits are combined externally in the 8 74S280 parity generators. These generate 8 composite check bits from the system data, which are then enabled to memory. In the DETECT mode, again 8 composite check bits are generated, from the memory data this time, and compared with the memory check bits to produce 8 external syndrome bits. These syndrome bits may be OR-ed to determine if there is any error. By making the 74S280 outputs SYNDROMES, then any bit low causes the 74S30 NAND gate to go high, giving any error indication. To correct the error, these syndrome bits are fed re-ordered into SIL of each DP8400 now set to mode 7B. This enables the syndromes directly to SG and then

DED of each chip. One chip will output corrected data, while the other three output non-modified data (but still correct).

Equations for fast 64-bit expansion:

- $t_{DCB64} = t_{DCB16} + t_{pd} (74S280) + t_{pd} (74S240)$
- - + t<sub>SCD16</sub>

#### **64-Bit Matrix**

With the 64-bit matrix shown in Table XVI, it is necessary to set at least one chip with CG6, CG7 non-zero. The highest chip, connected to data bits 48 to 63, has XP set open, so that its CG6 and CG7 are word parity. The syndrome word of the highest chip will now have either 5 or 7 syndrome bits high, but inside the chip CG6 and CG7 remove two of these in a READ so that the chip sees the normal 3 or 5 syndrome bits.

### TABLE XIII. CHECK BIT PORT TO SYNDROME PORT INTERCONNECTIONS FOR EXPANSION TO 64 BITS

|                         |          | LL<br>S | LL<br>C | LH<br>S | LH<br>C | HL<br>S | HL<br>C | HH<br>S | HH<br>C |          |               |  |
|-------------------------|----------|---------|---------|---------|---------|---------|---------|---------|---------|----------|---------------|--|
|                         | S0<br>S1 | 0       | 0       | 1       | 1       | 6<br>1  | 6       | 7       | 7       | C0<br>C1 |               |  |
| Syndrome I/O<br>to<br>S | S2       | 2       | 2       | 6       | 6       | 4       | 4       | 1       | 1       | C2       | Check Bit I/O |  |
|                         | S3<br>S4 | 3       | 3       | 3       | 3       | 2       | 2       | 2       | 23      | C3<br>C4 | to            |  |
| wanagement              | S5<br>S6 | 5       | 5       | 2       | 2       | 3<br>5  | 3       | 4       | 4       | C5<br>C6 | Memory        |  |
|                         | S7       | 7       | 7       | 7       | 7       | 0       | 0       | 6       | 6       | C7       |               |  |

For example: S0 of LL is connected to system syndrome S0. C0 of LL is connected to S1 of LH. C1 of LH is

connected to S6 of HL. C6 of HL is connected to S7 of HH. C7 of HH is connected to system check bit C0.

#### TABLE XIV. SYNDROME DECODE TO BIT IN ERROR FOR 64-BIT DATA WORD

| Syn<br>Bits | dro | me         | S0<br>S1<br>S2 | 000000000000000000000000000000000000000 | 1<br>0<br>0 | 0<br>1<br>0 | 1<br>1<br>0 | 0<br>0<br>1 | 1<br>0.<br>1 | 0<br>1<br>1 | 1<br>1<br>1 | 0<br>0<br>0 | 1<br>0<br>0 | 0<br>1<br>0 | 1<br>1<br>0 | 0<br>0<br>1 | 1<br>0<br>1 | 0<br>1<br>1 | 1<br>1<br>1 |
|-------------|-----|------------|----------------|-----------------------------------------|-------------|-------------|-------------|-------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| <b>S</b> 7  | S6  | <b>S</b> 5 | 53<br>S4       |                                         | U           | U           | U           | Ų           | . 0          | U           | U           | 1           | '           |             | 1           | n<br>Na si  | 1           | 1           |             |
| 0           | 0   | 0          | 0              | NE                                      | C0          | C1          | D           | C2          | D            | D           | 3           | C3          | D           | D           | 9           | D           | 10          | T           | D           |
| 0           | 0   | 0          | 1              | C4                                      | D           | D           | 11          | D           | Т            | Т           | D           | D           | 7           | 17          | D           | Т           | D           | D           | 15          |
| 0           | 0   | 1          | 0              | C5                                      | D           | D           | 6           | D           | 4            | Т           | D           | D           | 2           | 28          | D           | 12          | D           | D           | 14          |
| 0           | 0   | 1          | 1              | D                                       | 5           | 16          | D           | 0           | D            | D           | 13          | 1           | D           | D           | 24          | D           | Т           | 8           | D           |
| 0           | 1   | 0          | 0              | C6                                      | D           | D           | 22          | D           | Т            | Т           | D           | D           | 25          | 18          | D           | Т           | D           | D           | Т           |
| . <b>O</b>  | 1   | 0          | 1              | D                                       | 27          | 21          | D           | 32          | D            | D           | т           | 23          | D           | D           | Т           | D           | T           | Т           | D           |
| 0           | , 1 | 1          | 0              | D                                       | 19          | 20          | D           | 33          | D            | D           | Т           | 26          | D           | D           | 30          | D           | Т           | Т           | D           |
| . 0         | 1   | 1          | 1              | 44                                      | D           | D           | 29          | D           | Т            | 40          | D           | D           | 31          | Т           | D           | Т           | D           | D           | Т           |
| 1           | 0   | 0          | 0              | C7                                      | D           | D           | Т           | D           | Т            | 43          | D           | D           | T           | Т           | D           | Т           | D           | D           | 51          |
| 1           | 0   | 0          | 1              | D                                       | Т           | 35          | D           | Т           | D            | D           | 57          | Т           | D           | D           | 58          | D           | T           | Т           | D           |
| 1 1         | 0   | 1          | 0              | D                                       | Т           | 41          | D           | 39          | D            | D           | 59          | T           | D           | D           | T           | D           | Т           | T           | D           |
| 1           | 0   | 1          | 1              | 42                                      | D           | D           | 55          | D           | Т            | 47          | D           | D           | Ť           | Т           | D           | Т           | D           | D           | 63          |
| 1           | 1   | 0          | 0              | D                                       | Т           | 38          | D           | 37          | D            | D           | 54          | Т           | D           | D           | 52          | Ď           | T           | Т           | D           |
| _ <b>1</b>  | 1   | 0          | 1              | 36                                      | D           | D           | 50          | D           | Т            | 45          | D           | D           | 60          | Т           | D           | Т           | D           | D           | 62          |
| 1           | 1   | 1          | 0              | 34                                      | D           | D           | 53          | D           | Т            | <u>`</u> T  | D           | D           | 48          | Т           | D           | Т           | D           | D           | 61          |
| ່ 1         | 1   | . 1        | 1              | D                                       | 49          | 46          | D           | Т           | D            | D           | T           | Т           | D           | D           | Т           | D           | 56          | Т           | D           |

NE = no error

Number = single data bit in error

D = two bits in error

Cn = check bit n in error

T = three errors detected

## TABLE XV. ERROR FLAGS AFTER NORMAL READ (ANY 64-BIT CONFIGURATION)

| AE (HH) | E1 (HH) | E0 (HH) | E0 (HL) | E0 (LH) | EO (LL) | Error Type                  |
|---------|---------|---------|---------|---------|---------|-----------------------------|
| 0       | 0       | 0       | 0       | 0       | 0       | No error                    |
| 1       | 1       | 0       | 0       | 0       | 0       | Single-check bit error      |
| 1       | 1       | 1       | 0       | 0       | 0 ··    | Single-data bit error in HH |
| 1       | 1       | 0       | 1       | 0       | 0       | Single-data bit error in HL |
| 1       | 1       | 0       | 0       | 1       | 0       | Single-data bit error in LH |
| 1       | 1       | 0       | 0       | 0       | 1       | Single-data bit error in LL |
| 1       | 0       | 0       | 0 、     | 0       | 0       | Double-error                |






### OTHER MODES OF OPERATION

# Double Error Correction, using the Double-Complement Approach

The DP8400 can be made to correct two errors, using no extra ICs or check bits, if at least one of the two errors detected is a hard error. This does require an extra memory WRITE and READ. Nevertheless, if a permanent failure exists, and an additional error occurs (creating two errors), both errors can be corrected, thereby saving a system crash.

Once a double error has been detected, the system puts the DP8400 in COMPLEMENT mode by setting M0 high. First a WRITE cycle is required and M2 is set low, putting the chip in mode 1, Table III, (COMPLEMENT WRITE), so that the contents of DIL are complemented into DOL, and the contents of CIL complemented into COL.  $\overrightarrow{OB0}$  and  $\overrightarrow{OB1}$  are set low so that complemented data and check bits can be written back to the same location of memory. Writing back complemented data to a location with a hard error forces the error to repeat itself. For example, if cell N of a particular location is jammed permanently high, and a low is written to it, a high will be read. However, when the data is complemented a low is again written, so that a high is read back for the second time. After a second READ (this second READ is a COMPLEMENT READ) of the location, data and check bits from the memory are recomplemented, so that bit N now contains a low. In other words, the error in bit N has corrected itself, while the other bits are true again. If there are two hard errors in a location, both are automatically corrected and the DP8400 detects no error on COMPLEMENT READ, as in Figure 8a. Figure 8b also shows that if one error is soft, the hard error will disappear on the second READ and the DP8400 corrects the soft error as a single-error. Therefore, in both cases, the DOL contains corrected data, ready to be enabled by OB0 and OB1. A WRITE to memory at this stage removes the complemented data written at the start of the sequence.



FIGURE 8a. Double Error Correct Complement Hard Error Method — 2 Hard Errors in Data Bits



FIGURE 8b. Double Error Correct Complement Hard Error Method - 1 Hard Error, 1 Soft Error In Data Bits

The examples shown in *Figures 8a and 8b* are for 4 data bits. This approach will work for any number of data bits, but for simplicity these examples show how complementing twice corrects two errors in the data bits. The double COMPLEMENT approach also works for any two errors providing at least one is hard. In other words, one data-bit error and one check bit error, or two check bit errors are also corrected if one or both are hard. At the end of the COMPLEMENT READ cycle, the error flags indicate whether the data was correctable or not, as shown in Table XVII. If both the error flags indicate this.

This approach is ideal where double errors are rare but may occur. To avoid a system crash, a double-error detect now causes the system to enter a subroutine to set the DP8400 in COMPLEMENT mode. This method is also useful in bulk-memory applications, where RAMs are used with known cell failures, and is applicable in 16, 32, 48 or 64-bit configurations. In the 16-bit configuration, modes 1 and 5 of Table III are used. In the 32-bit expanded configuration, modes 1, 5 and 5 are used for the highest chip, and modes 3, 3 and 4 for the lower chip for WRITE, DETECT, and CORRECT. With the lower chip it is necessary to wrap around DOL (after latching its contents in mode 3), back to DIL and perform a Normal READ in mode 4 in the lower chip.

# TABLE XVII. ERROR FLAGS AFTER COMPLEMENT READ (MODE 5)

| AE | E1 | E0 | Error Type                               |
|----|----|----|------------------------------------------|
| 0  | 0  | 0  | Two hard errors                          |
| 1  | 1  | 0  | One hard error, one soft check bit error |
| 1  | 1  | 1  | One hard error, one soft data bit error  |
| 1  | 0  | 0  | Two soft errors, not corrected           |

### **Double-Error Correct with Error Logging**

Figures 4 and 5 show the  $E^2C^2$  syndrome port connected to an error management unit (EMU). This scheme stores syndromes and the address of locations that fail, thereby logging the errors. Subsequent errors in a memory location that has already stored syndromes in the EMU, can then be removed by injecting the stored syndromes of the first error. To save the addresses and syndromes when power to the EMU is removed, it is necessary to be able to transfer information via the  $E^2C^2$  syndrome port to the processor data bus. This is also useful for logging the errors in the processor. Transfer in the opposite direction is also necessary.

### Data Bus to Syndrome Bus Transfer

This is necessary when transferring syndrome information to the error management unit, which is connected to the external syndrome bus. First, data to make CG = 0 (all data bits high) must be latched in DIL. Then in mode 2, data is fed to CIL, XOR-ed with 0, and output via SOL with  $\overline{OES}$  low to the syndrome bus. Data is therefore fed directly from the system to the syndrome bus, and this cycle may be repeated as long as DLE is kept low, forcing CG to remain zero.

### Syndrome Bus to Data Bus Transfer

This is important when information in the error logger or error management unit has to be read. The DP8400 is set to mode 6B with OES high, and with OB0, OB1 and OLE low. If CSLE is high, the syndrome bus and check bit bus data appear on the lower and upper bytes of the data bus to be read by the system. Also E1 and E0 values that were valid when mode 6 was entered, appear on DQ7 and DQ15.

### Full Diagnostic Check of Memory

Using mode 2, it is possible to transfer the upper byte of the data bus directly to the CIL, with CSLE high, without affecting DIL. These simulated check bits then appear on the check bit bus with  $\overline{OLE}$  low, which also causes the previously latched contents of DIL to transfer to DOL. By enabling  $\overline{OB0}$  and  $\overline{OB1}$  data can be written to memory with the simulated check bits. A Normal READ cycle can then aid the system in determining that the memory bits are functioning correctly, since the processor knows the check bits and data it sent to the  $E^2C^2$ . Another solution is to put the  $E^2C^2$  in mode 6 and read the memory check bits directly back to the processor.

### Self-Test of the E<sup>2</sup>C<sup>2</sup> On-Card

Again using mode 2, data written from the processor data bus upper byte to CIL may be stored in CIL, by taking CSLE low. Data can now be fed into DIL from the processor, with DLE set high, as in a Normal READ mode (mode 4). Providing CSLE is kept low, the DP8400 will use the simulated check bits in CIL to perform a diagnostic READ, with valid error reporting and correcting. This may be repeated with new data provided CSLE is kept low. In this way memory is not used, thus by reading corrected data in mode 4, and by reading the generated syndromes, and error flags E0 and E1, the DP8400 can be tested completely on-card without involving memory.

### Monitoring Generated Syndromes and Memory Check Bits

Mode 6A enables SG0-SG6 onto DQ0-DQ6, and CIL0-CIL6 onto DQ8-DQ14, provided OLE, OB0 and OB1 are low. Also the two error flags, E1 and E0 (latched from the previous READ mode), appear on DQ7 and DQ15. This may be used for checking the internal syndromes, for reading the memory check bits, or for diagnostics by checking the latched error flags.

### Clearing SIL

In the 16-bit only configuration, or the lower chip of expanded configurations, and in various modes of operation in the higher expanded chips, it is required that SIL be maintained at zero. At power-up initialization, both SIL and DIL are reset to all low. If OES is kept low, SIL will remain reset because CSLE is inhibited to SIL. Another method is to keep OLE always high and the syndrome bus externally set low, or set low whenever CSLE can be used to clear SIL.

Mode 7A also forces the SIL to be cleared whenever CSLE occurs, and also these zero syndromes go to the internal syndrome bus SG. This puts the DP8400 in a PASS-THROUGH mode where the DIL contents pass to DOL and CIL contents to COL, if  $\overline{OLE}$  is low.

### **Power-Up Initialization of Memory**

Both SIL and DIL are reset low at power-up initialization. This facilitates writing all zeroes to the memory data bits to set up the memory. The check bits corresponding to all-zero data will appear on the check bit bus if the DP8400 is set to mode 0 and  $\overline{OLE}$  is set low. All-zero data appears on the data bus when  $\overline{OB0}$  and  $\overline{OB1}$  are also set low. The system can now write zero-data and corresponding check bits to every memory location.

### **Byte Writing**

Figure 14a shows the block diagram of a 16-bit memory correction system consisting of a DP8400 error correction chip and a DP8409 DRAM controller chip. There are 12 control signals associated with the interface. Six of the signals are standard DP8400 input signals, three are standard DP8409 input signals, and three are buffer control signals. The buffer control signals, PBUF0 and PBUF1, control when data words or bytes from the DP8400/memory data bus are gated to the processor are gated to the DP8400/memory data bus.

When the processor is reading or writing bytes to memory, words will always be read or written by the DP8400 and DP8409 error correction and DRAM controller section. The High Byte Enable and Address Data Bit Zero signals from the processor should control the byte transfers via the ocal bus transceiver signals PBUF0 and PBUF1. The buffer control signal, DOUTB, controls when data from memory is gated onto the DP8400/ memory data bus.

*Figure 14b* shows the timing relationships of the 12 control signals, along with the DP8400/memory data bus and some of the DRAM control signals (RAS and CAS). RGCK is the RAS generator clock of the DP8409 which is used in Mode 1 (Auto Refresh mode), along with being the system clock.

Having two separate byte enable pins, OB0 and OB1, it is fairly easy to implement byte writing using the DP8400. First it is necessary to read from the location to which the byte is to be written. To do this the DP8400 is put in normal Read mode (Mode 4), which will detect and correct a single bit error. WIN is kept high and RASIN is pulled low, causing the DP8409, now in Mode 5 (Auto Access mode), to start a read memory cycle. The data word and check bits from memory are then enabled onto the DP8400/memory data bus by pulling DOUTB low. The data and check bits are valid on the bus after the RASIN to CAS time (t<sub>RAC</sub>) plus the column access time (t<sub>CAC</sub>) of the particular memories used. DLE,CSLE can then be pulled low in order to latch the memory data into the input latches of the DP8400. Next OLE can be pulled low to enable the corrected memory word, or the original memory word if no error was present, into the data output latches. The corrected memory word will be available at the data output latches "tDCD16" after the memory word was available at the data input latches. Once the corrected data is available at the output latches OLE can be pulled high to latch the corrected data. After this DLE,CSLE can be pulled high in order to enable the input data latches again and DOUTB can be pulled high to disable the memory data from the DP8400/memory data bus.

There is no reason to use the data or check bit input latches (DLE,CSLE) of the DP8400 during the read cycle time period if the memory data and checkbits are valid throughout the cycle.

Now the DP8400 can be put into a write cycle (Mode 0 = M2 = Low). At this time the byte to be written to memory and the other byte from memory can be enabled onto the DP8400/memory data bus ( $\overline{OB0}$ ,  $\overline{PBUF1}$  or  $\overline{OB1}$ ,  $\overline{PBUF0}$  go low). DLE,CSLE can now transition low to latch the new memory word into the data input latch. Next  $\overline{OLE}$  is pulled low to enable the output latches. When the new checkbits are valid,  $t_{DCB16}$  after the data word is valid on the DP8400/memory data bus,  $\overline{OLE}$  and  $\overline{DLE}$  can be pulled high to latch the new memory word into the output latches. When the new checkbits are valid,  $t_{DCB16}$  after the data word is valid on the DP8400/memory data bus,  $\overline{OLE}$  and  $\overline{DLE}$  can be pulled high to latch the new memory word into the output latches, and then  $\overline{WIN}$  can be pulled low to write the data into memory. RASIN should be held low stored into memory (WIN data hold time).

DLE,CSLE and  $\overline{\text{OLE}}$  could transition high and low simultaneously instead of being sequenced as was done in this example.

Also a READ-MODIFY-WRITE cycle was performed, taking approximately 30% longer than a normal memory WRITE cycle. A READ and then a WRITE memory cycle could have been used in the above example but it would have taken longer.

Because data from the processor was valid at the same time as data from memory, memory buffers were used (PBUF0, PBUF1, DOUTB).

A byte READ from memory is no different from a normal READ. This approach may be used for a 16-bit processor using byte writing, or an 8-bit processor using a 16-bit memory to reduce the memory percentage of check bits, or with memory word sizes greater than two bytes.

#### Beyond Single-Error Correct

With the advent of larger semiconductor memories, the frequency of the soft errors will increase. Also some memory system designers may prefer to buy less expensive memories with known cell, row or column failures, thus, more hard errors. All this means that double-error correct, triple-error detect capability, and beyond will become increasingly important. The DP8400 can correct two errors, provided one or both are hard errors, with no extra components, using the double complement approach. There are two other approaches to enhance reliability and integrity. One is to use the error management unit to log errors using the syndrome bus, and then to output these syndromes, when required, back to the DP8400.

#### **Double Syndrome Decoding**

The other approach takes advantage of the Rotational Syndrome Word Generator matrix. This matrix is an improvement of the Modified Hamming-code, so that if, on a second DP8400, the data bus is shifted or rotated by one bit, and 2 errors occur, the syndromes for this second chip will be different from the first for any 2 bits in error. Both chips together output a unique set of syndromes for any 2 bits in error. This can be decoded to correct any 2-bit error. This is not possible with other Modified Hamming-code matrices.

# Absolute Maximum Ratings (Note 1)

| Storage Temperature Range             | - 65°C to + 150°C |
|---------------------------------------|-------------------|
| Supply Voltage, V <sub>CC</sub>       | 7V                |
| Input Voltage                         | 5.5V              |
| Output Sink Current                   | 50 mA             |
| Maximum Power Dissipation* at 25°C    |                   |
| Molded Package                        | 3269mW            |
| Lead Temperature (Soldering, 10 secon | ds) 300°C         |

# **Operating Conditions**

|                                      | Min  | Max  | Unit |
|--------------------------------------|------|------|------|
| V <sub>CC</sub> , Supply Voltage     | 4.75 | 5.25 | V    |
| T <sub>A</sub> , Ambient Temperature | 0    | 70   | °C   |

\*Derate molded package 26.2mW/°C above 25°C.

# **Electrical Characteristics** (Note 2) $V_{CC} = 5V \pm 5\%$ , $T_A = 0^{\circ}C$ to 70°C unless otherwise noted

| Symbol                   | Parameter                                          | Conditions                                                                           | Min        | Тур        | Мах        | Units  |
|--------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------|------------|------------|------------|--------|
| VIL                      | Input Low Threshold                                |                                                                                      |            |            | 0.8        | v      |
| VIH                      | Input High Threshold                               |                                                                                      | 2.0        |            |            | V      |
| V <sub>C</sub>           | Input Clamp Voltage                                | $V_{CC} = Min, I_C = -18 \text{ mA}$                                                 |            | - 0.8      | - 1.5      | V      |
| l <sub>IH</sub>          | Input High Current                                 | V <sub>IN</sub> = 2.7V                                                               |            | 1          | 160        | μA     |
| I <sub>IH</sub> (XP)     | Input High Current                                 | $V_{CC} = Max, XP = 5.25V$                                                           |            | 2.5        | 3.6        | mA     |
| I <sub>IL</sub> (XP)     | Input Low Current                                  | $V_{CC} = Max, XP = 0V$                                                              |            | - 2.5      | - 3.6      | mA     |
| I <sub>IL</sub> (BP0/C7) | Input Low Current                                  | $V_{CC} = Max, V_{IN} = 0.5V$                                                        |            | - 100.0    | - 500      | μA     |
| I <sub>IL</sub> (BP1/S7) | Input Low Current                                  | $V_{CC} = Max$ , $V_{IN} = 0.5V$                                                     |            | - 100.0    | - 500      | μA     |
| I <sub>IL</sub> (CSLE)   | Input Low Current                                  | $V_{CC} = Max, V_{IN} = 0.5V$                                                        |            | - 150.0    | - 750      | μA     |
| I <sub>IL</sub> (DLE)    | Input Low Current                                  | $V_{CC} = Max, V_{IN} = 0.5V$                                                        |            | - 200.0    | - 1000     | μA     |
| l <sub>IL</sub>          | Input Low Current                                  | $V_{CC} = Max, V_{IN} = 0.5V$                                                        |            | - 50.0     | - 250      | μA     |
| l <sub>l</sub>           | Input High Current (Max)                           | V <sub>IN</sub> = 5.5V (Except XP Pin)                                               |            |            | 1.0        | mA     |
| V <sub>OL</sub>          | Output Low Voltage                                 | $I_{OL} = 8 \text{ mA}$ (Except BP0, BP1)<br>$I_{OL} = 4 \text{ mA}$ (BP0, BP1 Only) |            | 0.3<br>0.3 | 0.5<br>0.5 | v<br>v |
| V <sub>OH</sub>          | Output High Voltage                                | l <sub>OH</sub> = -100 μA<br>l <sub>OH</sub> = -1 mA                                 | 2.7<br>2.4 | 3.2<br>3.0 |            | v<br>v |
| l <sub>os</sub>          | Output Short Current<br>(Note 3)                   | V <sub>CC</sub> = Max                                                                |            | - 55       | - 100      | mA     |
| I <sub>CC</sub>          | Supply Current                                     | V <sub>CC</sub> = Max                                                                |            | 340        | 410        | mA     |
| C <sub>IN</sub> (I/O)    | Input Capacitance All<br>Bidirectional Pins        | Note 4                                                                               |            | 8.0        |            | pF     |
| C <sub>IN</sub>          | Input Capacitance All<br>Unidirectional Input Pins | Note 4                                                                               |            | 5.0        |            | pF     |

Note 1: "Absolute Maximum Ratings" are the values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: All typical values are for  $T_{\mbox{A}}$  = 25°C and  $V_{\mbox{CC}}$  = 5.0V.

Note 3: Only one output at a time should be shorted.

Note 4: Input capacitance is guaranteed by periodic testing. F test = 10 kHz at 300 mV,  $T_A = 25$  °C.

Note 5: All switching parameters measured from 1.5V of input to 1.5V of output. Input pulse amplitude 0V to 3V,  $t_f = t_f = 2.5$  ns.

# DP8400-4 Switching Characteristics (Note 5) $V_{CC} = 5.0V \pm 5\%$ , $T_A = 0$ °C to 70 °C, $C_L = 50$ pF, unless otherwise noted.

| Symbol             | Parameter                                                                  | Condition                                            | s           | Min      | Тур  | Max  | Units    |
|--------------------|----------------------------------------------------------------------------|------------------------------------------------------|-------------|----------|------|------|----------|
| t <sub>DCB16</sub> | Data Input Valid to<br>Check Bit Valid                                     | Figure 9b                                            |             | -        | 35   | 55   | ns       |
| t <sub>DEV16</sub> | Data Input to Any<br>Error Valid                                           | Figures 10b, 11b                                     |             |          | 35   | 45   | ns       |
| t <sub>DCD16</sub> | Data Input Valid to<br>Corrected Data Valid                                | Figure 10b, OBO, C                                   | DB1 Low     |          | 70   | 85   | ns       |
| t <sub>DSI</sub>   | Data Input Set-Up Time<br>Before DLE, CSLE H to L                          | Figures 10b, 13d                                     | 4. A        |          | - 40 | - 10 | ns       |
| t <sub>DHI</sub>   | Data Input Hold Time<br>After DLE, CSLE H to L                             | Figures 10b, 13d                                     |             | 16       | 10   |      | ns       |
| t <sub>DSO</sub>   | Data Input Set-Up Time<br>Before OLE L to H                                | Figure 10b                                           |             | 20       | 12   | •    | ns       |
| t <sub>DHO</sub>   | Data Input Hold Time<br>After OLE L to H                                   | Figure 10b                                           |             | 20       | 12   |      | ns       |
| t <sub>DE0</sub>   | E0 Valid After AE Valid                                                    | Figures 9b, 10b, 13                                  | d           | I        | 20   | 30   | ns       |
| t <sub>DE1</sub>   | E1 Valid After AE Valid                                                    | Figures 9b, 10b, 13                                  | d           |          | 12   | 30   | ns       |
| t <sub>IEV</sub>   | DLE, CSLE High to Any<br>Error Flag Valid (Input<br>Data Previously Valid) | Figure 10b                                           |             |          | 60   | 80   | ns       |
| t <sub>IEX</sub>   | DLE, CSLE High to Any<br>Error Flag Invalid                                | Figures 9b, 10b                                      |             |          | 60   | 77   | ns       |
| t <sub>ILE</sub>   | DLE, CSLE High Width to<br>Guarantee Valid Data<br>Latched                 | Figures 10b, 13d                                     | DLE<br>CSLE | 25<br>50 |      |      | ns<br>ns |
| tole               | OLE Low Width to<br>Guarantee Valid Data<br>Latched                        | Figure 13d                                           |             | 25       |      |      | ns       |
| t <sub>ZH</sub>    | High Impedance to Logic<br>1 from OB0, OB1, OES                            | Figures 9b, 10b                                      |             |          | 32   | 50   | ns       |
|                    | M2 H to L                                                                  | Figure 13d                                           |             |          | 70   | 85   | ns       |
| t <sub>HZ</sub>    | Logic 1 to High<br>Impedance from OB0,<br>OB1, OES, M2 L to H              | <i>Figures 9b, 10b, 13</i><br>C <sub>L</sub> = 15 pF | d,          |          | 25   | 40   | ns       |
| t <sub>ZL</sub>    | High Impedance to Logic<br>0 from OB0, OB1, OES                            | Figures 9b, 10b                                      |             |          | 30   | 45   | ns       |
|                    | M2 H to L                                                                  | Figure 13d                                           |             |          | 70   | 85   | ns       |
| t <sub>LZ</sub>    | Logic 0 to High<br>Impedance from OB0,<br>OB1, OES, M2 H to L              | <i>Figures 9b, 10b, 13</i><br>C <sub>L</sub> = 15 pF | d           |          | 25   | 40   | ns       |
| t <sub>PPE</sub>   | Byte Parity Input Valid<br>to Parity Error Flags Valid                     | Figure 9b                                            |             |          | 40   | 55   | ns       |
| t <sub>DPE</sub>   | Data In Valid to Parity<br>Error Flags Valid                               | Figures 9b, 13d                                      |             |          | 60   | 75   | ns       |
| t <sub>DBP</sub>   | Data in Valid to Byte<br>Parity Output Valid                               | Figure 9b                                            |             |          | 36   | 50   | ns       |
| t <sub>MCR</sub>   | Mode Change Recognize<br>Time                                              | Figures 9b, 10b                                      |             |          | 60   | 100  | ns       |

# **DP8400-4 Switching Characteristics** (Continued) (Note 5) $V_{CC} = 5.0V \pm 5\%$ , $T_A = 0^{\circ}C$ to 70°C, $C_L = 50$ pF, unless otherwise noted.

| Symbol             | Parameter                                                 | Conditions               | Min                            | Тур | Max | Units |
|--------------------|-----------------------------------------------------------|--------------------------|--------------------------------|-----|-----|-------|
| t <sub>NMR</sub>   | New Mode Recognize<br>Time                                | Figure 10b               |                                | 60  | 100 | ns    |
| t <sub>CDV</sub>   | Mode Valid to<br>Complement Data Valid                    | Figure 11b               |                                | 55  | 72  | ns    |
| t <sub>CCV</sub>   | Mode Valid to<br>Complement Check Bit<br>Valid            | Figure 11b               |                                | 55  | 72  | ns    |
| t <sub>SCB</sub>   | Syndrome Input Valid to<br>Check Bit Valid                | Figure 13d               |                                | 28  | 41  | ns    |
| t <sub>SEV</sub>   | Syndrome Input Valid<br>(CGL) to Any Error Valid          | Figure 13d               |                                | 25  | 39  | ns    |
| t <sub>SCD</sub>   | Syndrome Inputs Valid to<br>Corrected Data Valid          | Figure 13d               |                                | 55  | 75  | ns    |
| t <sub>DSB</sub>   | Data Input Valid to<br>Syndrome Bus Valid                 | Figure 13d, OES Low      |                                | 45  | 58  | ns    |
| t <sub>CSB</sub>   | Check Bit Inputs Valid<br>to Syndrome Bus Valid           | Figure 13d, OES Low      |                                | 40  | 51  | ns    |
| t <sub>CEV</sub>   | Check Bit Inputs Valid<br>(PSH) to Any Error Valid        | Figure 13d               |                                | 35  | 45  | ns    |
| t <sub>CCD</sub>   | Check Bit Input Valid<br>(PSH) to Corrected Data<br>Valid | Figure 13d               |                                | 70  | 82  | ns    |
| t <sub>DCB32</sub> | Data Input Valid to Check<br>Bit Valid                    | Figure 13d               | d e<br>Recorder a construction | 63  | 96  | ns    |
| t <sub>DEV32</sub> | Data Input Valid to Any<br>Error Valid                    | Figure 13d               |                                | 60  | 94  | ns    |
| t <sub>DCD32</sub> | Data Input Valid to<br>Corrected Data Out                 | Figure 13d, OB0, OB1 Low |                                | 125 | 157 | ns    |

Note 1: "Absolute Maximum Ratings" are the values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: All typical values are for  $T_A = 25^{\circ}C$  and  $V_{CC} = 5.0V$ .

Note 3: Only one output at a time should be shorted.

Note 4: Input capacitance is guaranteed by periodic testing. F test = 10 kHz at 300 mV, T<sub>A</sub> = 25 °C.

Note 5: All switching parameters measured from 1.5V of input to 1.5V of output. Input pulse amplitude 0V to 3V, tr = tf = 2.5 ns.







FIGURE 10a. DP8400 16 Bit Configuration, Normal READ --- Detect Error (And Correct if Required ----)



Note 1: If rewriting correct data and CBs to same location and single data error was detected. Note 2: If rewriting correct data and CBs to same location and single check bit error was detected.

FIGURE 10b. DP8400 16-Bit Configuration, DETECT THEN CORRECT Timing Diagram







Note 3: If rewriting corrected data and CBs back to same location and 1 soft data bit error was detected. Note 4: If rewriting corrected data and CBs back to same location and 2 hard errors or 1 soft check bit was detected.

FIGURE 11b. DP8400 16-Bit Configuration, Detect 2 Errors, COMPLEMENT WRITE, COMPLEMENT READ, Output Corrected Data Timing Diagram







FIGURE 12a. DP8400 16-Bit Configuration, Diagnostic WRITE, READ. Data Bus to Check Bit Bus or Syndrome Bus (Providing DI = HIGH in Previous Cycle to Set CG = All Zero For Transfer to S).













FIGURE 14a. DP8400/8409 System Interface Block Diagram (See Figure 14b for Byte Write Control Timing)

RGCK RASIN RAS CAS "WRITE" CORRECTED AND NEW DATA DP8400/MEMORY "READ" MEMORY DATA DATA BUS DOUTB OBO, PBUF1 OR OB1, PBUFO DLE, CSLE OLE "WRITE" NEW CHECK BITS "READ" MEMORY CHECK BITS CHECK BITS WIN READ WRITE M2 DATA TRANSMISSION/ RECEIVE



# Physical Dimensions inches (millimeters)





Molded Dual-In-Line Package (N) Order Number DP8400N-4 NS Package Number N48A

# National Semiconductor

# **DP8408 Dynamic RAM Controller/Driver**

### **General Description**

Dynamic memory system designs, which formerly required several support chips to drive the memory, array, can now be implemented with a single IC...the DP8408 Dynamic RAM Controller/Driver. The DP8408 is capable of driving all 16k and 64k Dynamic RAMs (DRAMs). Since the DP8408 is a one-chip solution (including capacitive-load drivers), it minimizes propagation delay skews, the major performance disadvantage of multiplechip memory drive and control.

The DP8408's 6 modes of operation offer a wide selection of DRAM control capabilities. Memory access may be controlled externally or on-chip automatically; an onchip refresh counter makes refreshing less complicated.

The DP8408 is a 48-pin DRAM Controller/Driver with 8 multiplexed address outputs and control signals. It consists of two 8-bit address latches, an 8-bit refresh counter, and control logic. All output drivers are capable of driving 500 pF loads with propagation delays of 25 ns. The DP8408 timing parameters are specified driving the typical load capacitance of 88 DRAMs, including trace capacitance.

The DP8408 has 3 mode-control pins: M2, M1, and M0, where M2 is in general REFRESH. These 3 pins select 6 modes of operation. Inputs B1 and B0 in the memory access modes (M2 = 1), are select inputs which select one of four RAS outputs. During normal access, the 8 address outputs can be selected from the Row Address Latch or the Column Address Latch. During refresh, the 8-bit on-chip refresh counter is enabled onto the address bus and in this mode all RAS outputs are selected, while CAS is inhibited.

The DP8408 can drive up to 4 banks of DRAMs, with each bank comprised of 16k's, or 64k's. Control signal outputs RAS, CAS, and WE are provided with the same drive capability. Each RAS output drives one bank of DRAMs so that the four RAS outputs are used to select the banks, while CAS, WE, and the multiplexed addresses can be connected to all of the banks of DRAMs. This leaves the non-selected banks in the standby mode (less than one tenth of the operating power) with the data outputs in TRI-STATE<sup>®</sup>. Only the bank with its associated RAS low will be written to or read from.

## **Operational Features**

- All DRAM drive functions on one chip minimizes skew on outputs, maximizes AC performance
- On-chip capacitive-load drives (specified to drive up to 88 DRAMs)
- Drives directly all 16k and 64k DRAMs
- Capable of addressing 64k and 256k words
- Propagation delays of 25 ns typical at 500 pF load
- CAS goes low automatically after column addresses are valid if desired
- Auto Access mode provides RAS, Row to Column, select, then CAS automatically and fast
- WE follows WIN unconditionally—offering READ, WRITE or READ-MODIFY-WRITE cycles
- On-chip 8-bit refresh counter with selectable End-of-Count (127 or 255)
- End-of-Count indicated by RF I/O pin going low at 127 or 255
- Low input on RF I/O resets 8-bit refresh counter
- CAS inhibited during refresh cycle
- Fall-through latches on address inputs controlled by ADS
- TRI-STATE outputs allow multi-controller addressing of memory
- Control output signals go high-impedance logic "1" when disabled for memory sharing
- Power-up: counter reset, control signals high, address outputs TRI-STATE, and End-of-Count set to 127

### **Mode Features**

- 6 modes of operation: 3 access, 1 refresh, and 2 set-up
- 2 externally controlled modes: 1 access (Mode 4) and 1 refresh (Modes 0, 1, 2)
- 2 auto-access modes  $\overline{RAS} \rightarrow R/\overline{C} \rightarrow \overline{CAS}$  automatic, with t<sub>RAH</sub> = 20 or 30 ns minimum (Modes 5, 6)
- Externally controlled All-RAS Access modes for memory initialization (Mode 3)
- End-of-Count value of Refresh Counter set by B1 and B0 (Mode 7)



**DP8408 Interface Between System & DRAM Banks** 

# **Block Diagram**



| Table | 1. | DP8408 | Mode | Select | Options |
|-------|----|--------|------|--------|---------|
|-------|----|--------|------|--------|---------|

| Mode  | (RFSH)<br>M2 | M1                                    | MO | Mode of Operation                   | Conditions                    |
|-------|--------------|---------------------------------------|----|-------------------------------------|-------------------------------|
| 0     | 0            | 0                                     | 0  |                                     |                               |
| 1     | 0            | 0                                     | 1  | Externally Controlled Refresh       | $RF I/O = \overline{EOC}$     |
| 2     | 0            | 1                                     | 0  |                                     |                               |
| 3     | 0            | 1                                     | 1  | Externally Controlled All-RAS Write | All-RAS Active                |
| 4     | 1            | 0                                     | 0  | Externally Controlled Access        | Active RAS defined by Table 2 |
| 5     | 1            | 0                                     | 1  | Auto Access, Slow t <sub>RAH</sub>  | Active RAS defined by Table 2 |
| 6     | 1            | 1                                     | 0  | Auto Access, Fast t <sub>RAH</sub>  | Active RAS defined by Table 2 |
| 7     | 1            | 1                                     | 1. | Set End of Count                    | See Table 3 for Mode 7        |
| ····· |              | · · · · · · · · · · · · · · · · · · · | 1  |                                     |                               |

333

į

### Pin Definitions

 $V_{CC}$ , GND, GND —  $V_{CC} = 5V \pm 5\%$ . The three supply pins have been assigned to the center of the package to reduce voltage drops, both DC and AC. There are also two ground pins to reduce the low level noise. The second ground pin is located two pins from  $V_{CC}$ , so that decoupling capacitors can be inserted directly next to these pins. It is important to adequately decouple this device, due to the high switching currents that will occur when all 8 address bits change in the same direction simultaneously. A recommended solution would be a 1 $\mu$ F multilayer ceramic capacitor in parallel with a lowvoltage tantalum capacitor, both connected as close as possible to pins 36 and 38 to reduce lead inductance. See Figure below.



 Capacitor values should be chosen depending on the particular application.

#### R0-R7: Row Address Inputs.

C0-C7: Column Address Inputs.

Q0-Q7: Multiplexed Address Outputs — Selected from the Row Address Input Latch, the Column Address Input Latch, or the Refresh Counter.\*

 $\label{eq:result} \begin{array}{l} \hline \textbf{RASIN: Row Address Strobe Input} & -- \mbox{ Enables selected} \\ \hline \textbf{RAS}_n \mbox{ output when M2 (RFSH) is high, or all } \hline \textbf{RAS}_n \mbox{ outputs} \\ \hline \textbf{when } \hline \textbf{RFSH} \mbox{ is low.} \end{array}$ 

**R/C: Row/Column Select Input** — Selects either the row or column address input latch onto the output bus.

**CASIN: Column Address Strobe Input** — Inhibits CAS output when high in Modes 4 and 3. In Mode 6 it can be used to prolong CAS output.

**ADS: Address (Latch) Strobe Input** — Row Address, Column Address, and Bank Select Latches are fall-through with ADS high; Latches on high-to-low transition.

**CS:** Chip Select Input — TRI-STATE's the Address Outputs and puts the control signal into a high-impedance logic "1" state when high (except in Mode 0); enables all outputs when low.

**M0, M1, M2: Mode Control Inputs** — These 3 control pins determine the 6 major modes of operation of the DP8408 as depicted in Table 1.

**RF I/O** — The I/O pin functions as a Reset Counter Input when set low from an external open-collector gate, or as a flag output. The flag goes active-low when M2 = 0 and the End-of-Count output is at 127 or 255 (see Table 3).

WIN: Write Enable Input.

WE: Write Enable Output -- Buffered output from WIN.\*

**CAS:** Column Address Strobe Output — In Modes 5 and 6, CAS goes low following valid column address. In Modes 3 and 4, it transitions low after R/ $\overline{C}$  goes low, or follows CASIN going low if R/ $\overline{C}$  is already low. CAS is high during refresh.\*

RAS 0~3: Row Address Strobe Outputs — Selects a memory bank decoded from B1 and B0 (see Table 2), if RFSH is high. If RFSH is low, all banks are selected.\*

**B0, B1: Bank Select Inputs** — Strobed by ADS. Decoded to enable one of the RAS outputs when RASIN goes low. Also used to define End-of-Count in Mode 7 (Table 3).

\*These outputs may need damping resistors to prevent overshoot, undershoot. See AN-305 "Precautions to Take When Driving Memories."

#### Table 2. Memory Bank Decode

| Bani<br>(Strobe | Select<br>d by ADS) | Enchlad DAS              |
|-----------------|---------------------|--------------------------|
| B1              | B0                  | Enabled RAS <sub>n</sub> |
| 0               | 0                   | RAS <sub>0</sub>         |
| 0               | 1                   | RAS <sub>1</sub>         |
| 1.              | 0                   | RAS <sub>2</sub>         |
| 1               | 1                   | RAS <sub>3</sub>         |

### Connection Diagram



NC = NO CONNECTION

## **Conditions for all Modes**

### Input Addressing

The address block consists of a row-address latch, a column-address latch, and a resettable refresh counter. The address latches are fall-through when ADS is high and latch when ADS goes low. If the address bus contains valid addresses until after the valid address time, ADS can be permanently high. Otherwise ADS must go low while the addresses are still valid.

In normal memory access operation,  $\overrightarrow{\text{RASIN}}$  and  $\overrightarrow{\text{R/C}}$  are initially high. When the address inputs are enabled into the address latches, the row addresses appear on the Q outputs. The address strobe also inputs the bank-select address, (B0 and B1). If  $\overrightarrow{\text{CS}}$  is low, all outputs are enabled. When  $\overrightarrow{\text{CS}}$  is transitioned high, the address outputs go TRI-STATE and the control outputs first go high through a low impedance, and then are held by an onchip high impedance. This allows output paralleling with other DP8408s for multi-addressing. All outputs  $\overrightarrow{\text{gO}}$ active about 50 ns after the chip is selected again. If  $\overrightarrow{\text{CS}}$ is high, and a refresh cycle begins, all the outputs become active until the end of the refresh cycle.

### **Drive Capability**

The DP8408 has timing parameters that are specified with up to 600 pF loads. In a typical memory system this is equivalent to about 88, 5V-only DRAMs, with trace lengths kept to a minimum. Therefore, the chip can drive four banks each of 16 or 22 bits, or two banks of 32 or 39 bits, or one bank of 64 or 72 bits.

Less loading will slightly reduce the timing parameters, and more loading will increase the timing parameters, according to the graph of Figure 6. The AC performance parameters are specified with the typical load capacitance of 88 DRAMs. This graph can be used to extrapolate the variation's expected with other loading.

Because of distributed trace capacitance and inductance and DRAM input capacitance, current spikes can be created, causing overshoots and undershoots at the DRAM inputs that can change the contents of the DRAMs or even destroy them. To remove these spikes, a damping resistor (low inductance, carbon) can be inserted between the DP8408 driver outputs and the DRAMs, as close as possible to the DP8408. The values of the damping resistors may differ between the different control outputs; RAS's CAS, Q's and WE. The damping resistors should be determined by the first prototypes (not wire-wrapped due to larger distributed capacitance and inductance). The best values for the damping resistors are the critical values giving a critically damped transition on the control outputs. Typical values for the damping resistors will be between 15 $\Omega$  and 100 $\Omega$ , the lower the loading the higher the value. (For more information, see AN-305 "Precautions to Take When Driving Memories.")

### DP8408 Driving any 16k or 64k DRAMs

The DP8408 can drive any 16k or 64k DRAMs. All 16k DRAMs are basically the same configuration, including the newer 5V-only version. Hence, in most applications, different manufacturers' DRAMs are interchangeable (for the same supply-rail chips), and the DP8408 can drive all 16k DRAMs (see Figure 1a).

There are three basic configurations for the 5V-only 64k DRAMs: a 128-row by 512-column array with an on-RAM refresh counter, a 128-row by 512-column array with no on-RAM refresh counter, and a 256-row by 256-column array with no on-RAM refresh counter. The DP8408 can drive all three configurations, and at the same time allows them all to be interchangeable (as shown in Figures 1b and 1c), providing maximum flexibility in the choice of DRAMs. Since the 8-bit on-chip refresh counter can be used as a 7-bit refresh counter for the 128-row configuration, or as an 8-bit refresh counter for the 256-row configuration, the on-RAM refresh counter (if present) is never used. As long as 128 rows are refreshed every 2ms (i.e. 256 rows in 4ms) all DRAM types are correctly refreshed.

When the DP8408 is in a refresh mode, the RF I/O pin indicates that the on-chip refresh counter has reached its end-of-count. This end-of-count is selectable as 127 or 255 to accommodate 16k or 64k DRAMs, respectively. Although the end-of-count may be chosen to be either of these values, the counter is not reset and always counts to 255 before rolling over to zero.

### Read, Write, and Read-Modify-Write Cycles

The output signal,  $\overline{WE}$ , determines what type of memory access cycle the memory will perform. If  $\overline{WE}$  is kept high while  $\overline{CAS}$  goes low, a read cycle occurs. If  $\overline{WE}$  goes low before  $\overline{CAS}$  goes low, a write cycle occurs and data at DI (DRAM input data) is written into the DRAM as  $\overline{CAS}$  goes low. If  $\overline{WE}$  goes low later than t<sub>CWD</sub> after  $\overline{CAS}$  goes low, first a read occurs and DO (DRAM output data) becomes valid; then data DI is written into the same address in the DRAM when  $\overline{WE}$  goes low. In this read-modify-write case, DI and DO cannot be linked together. The type of cycle is therefore controlled by  $\overline{WE}$ , which follows  $\overline{WIN}$ .

### **Power-Up Initialize**

When V<sub>CC</sub> is first applied to the DP8408, an initialize pulse clears the refresh counter, the internal control flip-flops, and sets the End-of-Count of the refresh counter to 127 (which may be changed via Mode 7). As V<sub>CC</sub> increases to about 2.3 volts, it holds the output control signals at a level of one Schottky diode-drop below V<sub>CC</sub>, and the output address to TRI-STATE. As V<sub>CC</sub> increases above 2.3 volts, control of these outputs is granted to the system.

DP8408 Driving any 16k or 64k Dynamic RAMs



FIGURE 1a. DP8408 with any 16k DRAMS



FIGURE 1b. DP8408 with 128 Row × 512 Column 64k DRAM



### FIGURE 1c. DP8408 with 256 × 256 Column 64k DRAM

### DP8408 Functional Mode Descriptions

Note: All delay parameters stated in text refer to the DP8408. Substitute the respective delay numbers for the DP8408-2 or DP8408-3 when using these devices.

### Modes 0,1,2 — Externally Controlled Refresh

In this mode, the input address latches are disabled from the address outputs and the refresh counter is enabled. When RAS occurs, the enabled row in the DRAM is refreshed. In the Externally Controlled Refresh mode, all RAS outputs are enabled following RASIN, and CAS is inhibited. This refreshes the same row in all four banks. The refresh counter increments when either RASIN or RFSH goes low-to-high after a refresh. RF I/O goes low when the count is 127 or 255, as set by End-of-Count (see Table 3), with RASIN and RFSH low. To reset the counter to all zeroes, RF I/O is set low through an external open-collector driver.

During refresh, RASIN and RFSH must be skewed transitioning low such that the refresh address is valid on the address outputs of the controller before the RAS outputs go low. The amount of time that RFSH should go low before RASIN does depends on the capacitive loading of the address and RAS lines. For the load specified in the switching characteristics of this data sheet, 10ns is sufficient. Refer to Figure 2.

To perform externally controlled burst refresh, RASIN is toggled while RFSH is held low. The refresh counter increments with RASIN going low to high, so that the DRAM rows are refreshed in succession by RASIN going high to low.

### Mode 3 — Externally Controlled All-RAS Write

This mode is useful at system initialization. The memory address is provided by the processor, which also performs the incrementing. All four RAS outputs follow RASIN (supplied by the processor), strobing the row address into the DRAMs. R/C can now go low, while CASIN may be used to control CAS (as in the Externally Controlled Access mode), so that CAS strobes the column address contents into the DRAMs. At this time WE should be low, causing the data to be written into all four banks of DRAMs. At the end of the write cycle, the input address is incremented and latched by the DP8408 for the next write cycle.



### Mode 4 — Externally Controlled Access

This mode facilitates externally controlling all accesstiming parameters associated with the DRAMs. The application of modes 0 and 4 are shown in Figure 3.

#### **Output Address Selection**

Refer to Figure 4a. With M2 (RFSH) and R/ $\overline{C}$  high, the row address latch contents are transferred to the multiplexed address bus output Q0-Q7, provided  $\overline{CS}$  is set low. The column address latch contents are output after R/ $\overline{C}$  goes low. RASIN can go low after the row addresses have been set up on Q0-Q7. This selects one of the RAS outputs, strobing the row address on the Q outputs into the desired bank of memory. After the row-address hold-time of the DRAMs, R/ $\overline{C}$  can go low so that about 40 ns later column addresses appear on the Q outputs.

### Automatic CAS Generation

In a normal memory access cycle CAS can be derived from inputs CASIN or R/C. If CASIN is high, then R/C going low switches the address output drivers from rows to columns.  $\overrightarrow{CASIN}$  then going low causes  $\overrightarrow{CAS}$  to go low approximately 40 ns later, allowing  $\overrightarrow{CAS}$  to occur at a predictable time (see Figure 4b). If  $\overrightarrow{CASIN}$  is low when R/C goes low,  $\overrightarrow{CAS}$  will be automatically generated, following the row to column transition by about 20 ns (see Figure 4a). Most DRAMs have a column address set-up time before  $\overrightarrow{CAS}$  (t<sub>ASC</sub>) of 0 ns or -10 ns. In other words, a t<sub>ASC</sub> greater than 0 ns is safe. This feature reduces timing-skew problems, thereby improving access time of the system.

### Fast Memory Access

AC parameters  $t_{DIF1}$ ,  $t_{DIF2}$  may be used to determine the minimum delays required between  $\overrightarrow{RASIN}$ ,  $\overrightarrow{R/C}$ , and  $\overrightarrow{CASIN}$  (see Application Brief 9; "Fastest DRAM Access Mode").



FIGURE 3. Typical Application of DP8408 Using Externally Controlled Access and Refresh in Modes 0 and 4







FIGURE 4b. Write Cycle Timing (Mode 4)

### Mode 5 — Automatic Access

The Auto Access mode has two advantages over the Externally Controlled Access mode, due to the fact that all outputs except  $\overline{WE}$  are initiated from  $\overline{RASIN}$ . First, inputs  $R/\overline{C}$  and  $\overline{CASIN}$  are unnecessary. Secondly, because the output control signals are derived internally from one input signal ( $\overline{RASIN}$ ), timing-skew problems are reduced, thereby reducing memory access time substantially or allowing use of slower DRAMs. The automatic access features of Mode 5 (and Mode 6) of the DP8408 make DRAM accessing appear essentially "static".

### **Automatic Access Control**

The major disadvantage of DRAMs compared to static RAMs is the complex timing involved. First, a RAS must occur with the row address previously set up on the multiplexed address bus. After the row address has been held for  $t_{RAH}$ , (the Row-Address hold-time of the DRAM), the column address is set up and then CAS occurs. This is all performed automatically by the DP8408 in this mode.

Provided the input address is valid as ADS goes low, RASIN can go low any time after ADS. This is because the selected RAS occurs typically 27 ns later, by which time the row address is already valid on the address output of the DP8408. The Address Set-Up time ( $t_{ASR}$ ), is 0 ns on most DRAMs. The DP8408 in this mode (with ADS and RASIN edges simultaneously applied) produces a minimum  $t_{ASR}$  of 0.ns. This is true provided the input address was valid  $t_{ASA}$  before ADS went low (see Figure 5a).

Next, the row address is disabled after  $t_{RAH}$  (30ns minimum); in most DRAMs,  $t_{RAH}$  minimum is less than 30ns. The column address is then set up and  $t_{ASC}$  later,  $\overline{CAS}$ 



**\*INDICATES DYNAMIC RAM PARAMETERS** 

### FIGURE 5a. Modes 5, 6 Timing (CASIN High in Mode 6

occurs. The only other control input required is  $\overline{\text{WIN}}$ . When a write cycle is required,  $\overline{\text{WIN}}$  must go low at least 30ns before  $\overline{\text{CAS}}$  is output low.

This gives a total typical delay from: input address valid to RASIN (15ns); to RAS (27 ns); to rows held (50 ns); to columns valid (25 ns); to  $\overline{CAS}$  (23 ns) = 140 ns (that is, 125 ns from RASIN). All of these typical figures are for heavy capacitive loading, of approximately 88 DRAMs. This mode is therefore extremely fast. The external timing is greatly simplified for the memory system designer: the only system signal required is RASIN.

### Mode 6 — Fast Automatic Access

The Fast Access mode is similar to Mode 5, but has a faster  $t_{RAH}$  of 20 ns, minimum. It therefore can only be

used with fast 16k or 64k DRAMs (which have a  $t_{RAH}$  of 10 ns to 15 ns) in applications requiring fast access times; RASIN to CAS is typically 105 ns.

In this mode, the R/ $\overline{C}$  pin is not used, but  $\overline{CASIN}$  is used to allow an extended  $\overline{CAS}$  after  $\overline{RAS}$  has already terminated. Refer to Figure 5b. This is desirable with fast cycle-times where  $\overline{RAS}$  has to be terminated as soon as possible before the next  $\overline{RAS}$  begins (to meet the precharge time, or t<sub>RP</sub>, requirements of the DRAM).  $\overline{CAS}$  may then be held low by  $\overline{CASIN}$  to extend the data output valid time from the DRAM to allow the system to read the data.  $\overline{CASIN}$  subsequently going high ends  $\overline{CAS}$ . If this extended  $\overline{CAS}$  is not required,  $\overline{CASIN}$  should be set high in Mode 6.



FIGURE 5b. Mode 6 Timing, Extended CAS

### Mode 7 - Set End-of-Count

The End-of-Count can be externally selected in Mode 7, using ADS to strobe in the respective value of B1 and B0 (see Table 3). With B1 and B0 the same EOC is 127; with B1 = 0 and B0 = 1, EOC is 255; and with B1 = 1 and B0 = 0, EOC is 127. This selected value of EOC will be used until the next Mode 7 selection. At power-up the EOC is automatically set to 127 (B1 and B0 set to 11).

| Table | 3. | Mode | 7   |   |
|-------|----|------|-----|---|
| elect | -1 |      | End | _ |

| Bank<br>(Strobe | d by ADS) | End of Count |
|-----------------|-----------|--------------|
| B1 B0           |           | Selected     |
| 0               | 0         | 127          |
| 0               | 1         | 255          |
| 1               | 0         | 127          |
| 4               | 1 .       | 127          |





<del>342</del>

# Absolute Maximum Ratings (Note 1)

| Supply Voltage, V <sub>CC</sub> | 7.0V             |
|---------------------------------|------------------|
| Storage Temperature Range       | -65°C to +150°C  |
| Input Voltage                   | 5.5V             |
| Output Current                  | 150 m A          |
| Lead Temperature (Soldering, 1  | 0 seconds) 300°C |

\*Derate cavity package 23.6mW/°C above 25°C; derate molded package 22.7mW/°C above 25°C.

### Maximum Power Dissipation\* at 25°C Cavity Package Molded Package

3542mW 2833mW

# **Operating Conditions**

|     |                     | Min  | Max  | Units |
|-----|---------------------|------|------|-------|
| Vcc | Supply Voltage      | 4.75 | 5.25 | v     |
| TA  | Ambient Temperature | 0    | +70  | °C    |

| <b>Electrical Characteristics</b> $V_{CC} = 5.0V \pm 5\%$ , $0^{\circ}C \le T_A \le 70^{\circ}C$ unless otherwise noted (Notes 2, 6) |                                               |                                                                                                              |     |       |      |                  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-------|------|------------------|--|--|--|
| Symbol                                                                                                                               | Parameter                                     | Conditions                                                                                                   | Min | Тур   | Max  | Units            |  |  |  |
| Vc                                                                                                                                   | Input Clamp Voltage                           | $V_{CC} = Min., I_C = -12 mA$                                                                                |     | -0.8  | -1.2 | V                |  |  |  |
| I <sub>IH1</sub>                                                                                                                     | Input High Current for ADS, R/C only          | $V_{IN} = 2.5 V$                                                                                             |     | 2.0   | 100  | μA               |  |  |  |
| I <sub>IH2</sub>                                                                                                                     | Input High Current for All Other Inputs*      | $V_{IN} = 2.5V$                                                                                              |     | 1.0   | 50   | μA               |  |  |  |
| I RSI                                                                                                                                | Output Load Current for RF I/O                | V <sub>IN</sub> = 0.5V, Output High                                                                          |     | -1.5  | -2.5 | mA               |  |  |  |
| II CTL                                                                                                                               | Output Load Current for RAS, CAS, WE          | V <sub>IN</sub> = 0.5V, Chip Deselect                                                                        |     | -1.5  | -2.5 | mA               |  |  |  |
| hL1                                                                                                                                  | Input Low Current for ADS, R/C only           | $V_{IN} = 0.5V$                                                                                              |     | -0.1  | -1.0 | mA               |  |  |  |
| I <sub>IL2</sub>                                                                                                                     | Input Low Current for All Other Inputs*       | $V_{IN} = 0.5V$                                                                                              |     | -0.05 | -0.5 | mA               |  |  |  |
| VIL                                                                                                                                  | Input Low Threshold                           |                                                                                                              |     |       | 0.8  | V                |  |  |  |
| VIH                                                                                                                                  | Input High Threshold                          |                                                                                                              | 2.0 |       |      | V <sup>ate</sup> |  |  |  |
| V <sub>OL1</sub>                                                                                                                     | Output Low Voltage*                           | I <sub>OL</sub> = 20 mA                                                                                      |     | 0.3   | 0.5  | - V              |  |  |  |
| V <sub>OL2</sub>                                                                                                                     | Output Low Voltage for RF I/O                 | I <sub>OL</sub> = 10mA                                                                                       |     | 0.3   | 0.5  | V                |  |  |  |
| V <sub>OH1</sub>                                                                                                                     | Output High Voltage*                          | I <sub>OH</sub> = -1mA                                                                                       | 2.4 | 3.5   |      | V                |  |  |  |
| V <sub>OH2</sub>                                                                                                                     | Output High Voltage for RF I/O                | $I_{OH} = -100 \mu A$                                                                                        | 2.4 | 3.5   |      | V                |  |  |  |
| I <sub>1D</sub>                                                                                                                      | Output High Drive Current*                    | V <sub>OUT</sub> = 0.8V (Note 3)                                                                             |     | -200  |      | mA               |  |  |  |
| IOD                                                                                                                                  | Output Low Drive Current*                     | V <sub>OUT</sub> = 2.7V (Note 3)                                                                             |     | 200   |      | mA               |  |  |  |
| l <sub>oz</sub>                                                                                                                      | TRI-STATE Output Current<br>(Address Outputs) | $\begin{array}{l} 0.4 V \leqslant V_{OUT} \leqslant 2.7 V, \\ \overline{CS} = 2.0 V, \ Mode \ 4 \end{array}$ | -50 | 1.0   | 50   | μΑ               |  |  |  |
| Icc                                                                                                                                  | Supply Current                                | V <sub>CC</sub> = Max.                                                                                       |     | 210   | 285  | mA               |  |  |  |
| + C                                                                                                                                  | RE NO Out                                     |                                                                                                              |     |       |      |                  |  |  |  |

\*Except RF I/O Output.

Switching Characteristics: DP8408/DP8408-3  $V_{CC} = 5.0V \pm 5\%$ ,  $0^{\circ}C \leq T_A \leq 70^{\circ}C$  unless otherwise noted (Notes 2, 4, 5). The output load capacitance is typical for 4 banks of 22 DRAMs each or 88 DRAMs including trace capacitance. These values are: QO-Q7,  $C_L = 500$  pF; RASO-RAS3,  $C_L = 150$  pF; WE,  $C_L = 500$  pF; CAS,  $C_L = 600$  pF, unless otherwise noted. See Figure 7 for test load. Switches S1 and S2 are closed unless otherwise noted, and R1 and R2 are 4.7k $\Omega$  unless otherwise noted. Maximum propagation delays are specified with all outputs switching.

| O                 | A                                         | O and this area | 8408 |     |         | 8408 - 3 |     |     | 11-24- |
|-------------------|-------------------------------------------|-----------------|------|-----|---------|----------|-----|-----|--------|
| Symbol            | Access Parameter                          | Conditions      | Min  | Тур | Max     | Min      | Тур | Max | Units  |
| tRICL             | RASIN to CAS Output Delay (Mode 5)        | Figure 5a       | 95   | 125 | 160     | 95       | 125 | 185 | ns     |
| tRICL             | RASIN to CAS Output Delay (Mode 6)        | Figures 5a, 5b  | 80   | 105 | 140     | 80       | 105 | 160 | ns     |
| t <sub>RICH</sub> | RASIN to CAS Output Delay (Mode 5)        | Figure 5a       | 40   | 48  | 60      | 40       | 48  | 70  | ns     |
| t <sub>RICH</sub> | RASIN to CAS Output Delay (Mode 6)        | Figures 5a, 5b  | 50   | 63  | 80      | 50       | 63  | 95  | ns     |
| TRCDL             | RAS to CAS Output Delay (Mode 5)          | Figure 5a       | 1    | 98  | 125     |          | 98  | 145 | ns     |
| t <sub>RCDL</sub> | RAS to CAS Output Delay (Mode 6)          | Figures 5a, 5b  |      | 78  | 105     |          | 78  | 120 | ns     |
| t <sub>RCDH</sub> | RAS to CAS Output Delay (Mode 5)          | Figure 5a       |      | 27  | 40      |          | 27  | 40  | ns     |
| t <sub>RCDH</sub> | RAS to CAS Output Delay (Mode 6)          | Figure 5a       |      | 40  | 65      |          | 40  | 65  | ns     |
| tссрн             | CASIN to CAS Output Delay (Mode 6)        | Figure 5b       | 40   | 54  | 70      | 40       | 54  | 80  | ns     |
| t <sub>RAH</sub>  | Row Address Hold Time (Mode 5)            | Figure 5a       | 30   |     | 19 - A. | 30       |     |     | ns     |
| tRAH              | Row Address Hold Time (Mode 6)            | Figures 5a, 5b  | 20   |     |         | 20       |     |     | ns     |
| t <sub>ASC</sub>  | Column Address Setup Time (Mode 5)        | Figure 5a       | 8    |     |         | 8        |     |     | ns     |
| t <sub>ASC</sub>  | Column Address Setup Time (Mode 6)        | Figures 5a, 5b  | 6    |     |         | 6        |     |     | ns     |
| t <sub>RCV</sub>  | RASIN to Column Address Valid<br>(Mode 5) | Figure 5a       |      | 90  | 120     |          | 90  | 140 | ns     |

# Switching Characteristics (Cont'd)

|                       |                                                             | · ·                                                     | 8408 |     |     | 8   |     |     |       |
|-----------------------|-------------------------------------------------------------|---------------------------------------------------------|------|-----|-----|-----|-----|-----|-------|
| Symbol                | Access Parameter                                            | Conditions                                              | Min  | Тур | Max | Min | Тур | Max | Units |
| t <sub>RCV</sub>      | RASIN to Column Address Valid (Mode 6)                      | Figures 5a, 5b                                          |      | 75  | 105 |     | 75  | 120 | ns    |
| tRPDL                 | RASIN to RAS Delay                                          | Figures 4a, 4b, 5a, 5b                                  | 20   | 27  | 35  | 20  | 27  | 40  | ns    |
| tRPDH                 | RASIN to RAS Delay                                          | Figures 4a, 4b, 5a, 5b                                  | 15   | 23  | 32  | 15  | 23  | 37  | ns    |
| tAPDL                 | Address Input to Output Low Delay                           | Figures 4a, 4b, 5a, 5b                                  |      | 25  | 40  |     | 25  | 46  | ns    |
| tAPDH                 | Address Input to Output High Delay                          | Figures 4a, 4b, 5a, 5b                                  |      | 25  | 40  |     | 25  | 46  | ns    |
| t <sub>SPDL</sub>     | Address Strobe to Address Output Low                        | Figures 4a, 4b                                          |      | 40  | 60  | ×   | 40  | 70  | ns    |
| t <sub>SPDH</sub>     | Address Strobe to Address Output High                       | Figures 4a, 4b                                          |      | 40  | 60  |     | 40  | 70  | ns    |
| t <sub>ASA</sub>      | Address Setup Time to ADS                                   | Figures 4a, 4b, 5a, 5b                                  | 15   |     |     | 15  |     |     | ns    |
| t <sub>AHA</sub>      | Address Hold Time from ADS                                  | Figures 4a, 4b, 5a, 5b                                  | 15   |     |     | 15  |     |     | ns    |
| t <sub>ADS</sub>      | Address Strobe Pulse Width                                  | Figures 4a, 4b, 5a, 5b                                  | 30   |     |     | 30  |     |     | ns    |
| twPDL                 | WIN to WE Output Delay                                      | Figure 4b                                               | 15   | 25  | 30  | 15  | 25  | 35  | ns    |
| twpdh                 | WIN to WE Output Delay                                      | Figure 4b                                               | 15   | 30  | 60  | 15  | 30  | 70  | ns    |
| t <sub>CRS</sub>      | CASIN Setup Time to RASIN High (Mode 6)                     | Figure 5b                                               | 35   |     |     | 35  |     |     | ns    |
| t <sub>CPDL</sub>     | CASIN to CAS Delay (R/C low in Mode 4)                      | Figure 4b                                               | 32   | 41  | 68  | 32  | 41  | 77  | ns    |
| t <sub>CPDH</sub>     | CASIN to CAS Delay                                          | Figure 4b                                               | 25   | 39  | 50  | 25  | 39  | 60  | ns    |
| tRCC                  | Column Select to Column Address Valid                       | Figure 4a                                               |      | 40  | 58  |     | 40  | 67  | ns    |
| t <sub>RCR</sub>      | Row Select to Row Address Valid                             | Figures 4a, 4b                                          |      | 40  | 58  |     | 40  | 67  | ns    |
| t <sub>RHA</sub>      | Row Address Held from Column Select                         | Figure 4a                                               | 10   |     |     | 10  |     |     | ns    |
| t <sub>CCAS</sub>     | R/C Low to CAS Low (Mode 4 Auto CAS)                        | Figure 7a                                               |      | 65  | 90  |     |     |     | ns    |
| t <sub>DIF1</sub>     | Maximum (t <sub>RPDL</sub> – t <sub>RHA</sub> )             | See Mode 4<br>description                               |      |     | 13  |     |     | 18  | ns    |
| t <sub>DIF2</sub>     | Maximum (t <sub>RCC</sub> – t <sub>CPDL</sub> )             | See Mode 4<br>description                               |      | 1   | 13  |     |     | 18  | ns    |
|                       | Refresh Parameter                                           | -                                                       | ·    |     |     |     |     |     |       |
| t <sub>RC</sub>       | Refresh Cycle Period                                        | Figure 2                                                | 100  |     |     | 100 |     |     | ns    |
| t <sub>RASINL,H</sub> | Pulse Width of RASIN during Refresh                         | Figure 2                                                | 50   | ,   |     | 50  |     |     | ns    |
| tRFPDL                | RASIN to RAS Delay during Refresh                           | Figure 2                                                | 35   | 50  | 70  | 35  | 50  | 80  | ns    |
| tRFPDH                | RASIN to RAS Delay during Refresh                           | Figure 2                                                | 30   | 40  | 55  | 30  | 40  | 65  | ns    |
| tRFLCT                | RFSH Low to Counter Address Valid                           | $\overline{CS} = X$ , Figure 2                          |      | 47  | 60  |     | 47  | 70  | ns    |
| t <sub>RFHRV</sub>    | RFSH High to Row Address Valid                              | Figure 2                                                |      | 45  | 60  |     | 45  | 70  | ns    |
| t <sub>ROHNC</sub>    | RAS High to New Count Valid                                 | Figure 2                                                |      | 30  | 55  |     | 30  | 55  | ns    |
| tRLEOC                | RASIN Low to End-of-Count Low                               | $C_L = 50 pF$ , Figure 2                                |      |     | 80  |     |     | 80  | ns    |
| tRHEOC                | RASIN High to End-of-Count High                             | $C_L = 50 pF$ , Figure 2                                |      |     | 80  |     |     | 80  | ns    |
| t <sub>RST</sub>      | Counter Reset Pulse Width                                   | Figure 2                                                | 70   |     |     | 70  |     |     | ns    |
| t <sub>CTL</sub>      | RF I/O Low to Counter Outputs All Low                       | Figure 2                                                |      |     | 100 |     |     | 100 | ns    |
| TRI-STATE Parameter   |                                                             |                                                         |      |     |     |     |     |     |       |
| t <sub>ZH</sub>       | CS Low to Address Output High from Hi-Z                     | Figure 8<br>R1 = 3.5k, R2 = 1.5k                        |      | 35  | 60  |     | 35  | 60  | ns    |
| t <sub>HZ</sub>       | CS High to Address Output Hi-Z from High                    | C <sub>L</sub> = 15pF,<br>Figure 8<br>R2 = 1k, S1 open  |      | 20  | 40  |     | 20  | 40  | ns    |
| t <sub>ZL</sub>       | CS Low to Address Output Low from Hi-Z                      | Figure 8<br>R1 = 3.5k, R2 = 1.5k                        |      | 35  | 60  |     | 35  | 60  | ns    |
| t <sub>LZ</sub> .     | $\overline{\text{CS}}$ High to Address Output Hi-Z from Low | C <sub>L</sub> = 15pF,<br>Figure 8,<br>R1 = 1k, S2 open |      | 25  | 50  |     | 25  | 50  | ns    |

### Switching Characteristics (Cont'd)

|                  | TRI-STATE Parameter                             |                                                           | 8408 |     |     | 8408 - 3 |     |     |       |
|------------------|-------------------------------------------------|-----------------------------------------------------------|------|-----|-----|----------|-----|-----|-------|
| Symbol           |                                                 | Conditions                                                | Min  | Тур | Max | Min      | Тур | Max | Units |
| t <sub>HZH</sub> | ĈŜ Low to Control Output High from<br>Hi-Z High | Figure 8<br>R2 = 750Ω, S1 open                            |      | 50  | 80  |          | 50  | 80  | ns    |
| t <sub>HHZ</sub> | CS High to Control Output Hi-Z High from High   | C <sub>L</sub> = 15pF,<br>Figure 8<br>R2 = 750Ω, S1 open  |      | 40  | 75  |          | 40  | 75  | ns    |
| t <sub>HZL</sub> | CS Low to Control Output Low from<br>Hi-Z High  | Figure 8<br>S1, S2 open                                   |      | 45  | 75  |          | 45  | 75  | ns    |
| t <sub>LHZ</sub> | CS High to Control Output Hi-Z High from Low    | C <sub>L</sub> = 15pF,<br>Figure 8,<br>R2 = 750Ω, S1 open |      | 50  | 80  |          | 50  | 80  | ns    |

**Switching Characteristics: DP8408-2**  $V_{CC} = 5.0V \pm 5\%$ ,  $0^{\circ}C \le T_A \le 70^{\circ}C$  unless otherwise noted (Notes 2, 4, 5, 7). The output load capacitance is typical for 4 banks of 22 DRAMs each or 88 <u>DR</u>AMs including trace capacitance. These values are: Q0-Q7,  $C_L = 500$  pF; RAS0-RAS3,  $C_L = 150$  pF; WE,  $C_L = 500$  pF; CAS,  $C_L = 600$  pF, unless otherwise noted. See Figure 7 for test load. Switches S1 and S2 are closed unless otherwise noted, and R1 and R2 are 4.7k $\Omega$  unless otherwise noted. Maximum propagation delays are specified with all outputs switching.

| Symbol            | Access Parameter                         | Opendializatio         | 8408 - 2 |     |     | 1.1 | 11-14- |     |       |
|-------------------|------------------------------------------|------------------------|----------|-----|-----|-----|--------|-----|-------|
|                   |                                          | Conditions             | Min      | Тур | Мах | Min | Тур    | Max | Units |
| tRICL             | RASIN to CAS Output Delay (Mode 5)       | Figure 5a              | 75       | 100 | 130 |     |        |     | ns    |
| t <sub>RICL</sub> | RASIN to CAS Output Delay (Mode 6)       | Figures 5a, 5b         | 65       | 90  | 115 |     |        |     | ns    |
| t <sub>RICH</sub> | RASIN to CAS Output Delay (Mode 5)       | Figure 5a              | 40       | 48  | 60  |     |        |     | ns    |
| tRICH             | RASIN to CAS Output Delay (Mode 6)       | Figures 5a, 8b         | 50       | 63  | 80  |     |        |     | ns    |
| tRCDL             | RAS to CAS Output Delay (Mode 5)         | Figure 5a              |          | 75  | 100 |     |        |     | ns    |
| t <sub>RCDL</sub> | RAS to CAS Output Delay (Mode 6)         | Figures 5a, 5b         |          | 65  | 85  |     |        |     | ns    |
| t <sub>RCDH</sub> | RAS to CAS Output Delay (Mode 5)         | Figure 5a              |          | 27  | 40  | :   |        |     | ns    |
| t <sub>RCDH</sub> | RAS to CAS Output Delay (Mode 6)         | Figure 5a              |          | 40  | 65  |     |        |     | ns    |
| t <sub>CCDH</sub> | CASIN to CAS Output Delay (Mode 6)       | Figure 5b              | 40       | 54  | 70  |     |        |     | ns    |
| t <sub>RAH</sub>  | Row Address Hold Time (Mode 5) (Note 7)  | Figure 5a              | 20       |     |     |     |        |     | ns    |
| t <sub>RAH</sub>  | Row Address Hold Time (Mode 6) (Note 7)  | Figures 5a, 5b         | 12       |     |     | ·   |        |     | ns    |
| tASC              | Column Address Setup Time (Mode 5)       | Figure 5a              | 3        |     |     |     |        | 11  | ns    |
| tASC              | Column Address Setup Time (Mode 6)       | Figures 5a, 8b         | 3        |     |     |     |        |     | ns    |
| t <sub>RCV</sub>  | RASIN to Column Address Valid (Mode 5)   | Figure 5a              |          | 80  | 105 |     |        |     | ns    |
| t <sub>RCV</sub>  | RASIN to Column Address Valid (Mode 6)   | Figures 5a, 5b         |          | 70  | 90  |     |        |     | ns    |
| tRPDL             | RASIN to RAS Delay                       | Figures 4a, 4b, 5a, 5b | 20       | 27  | 35  |     |        |     | ns    |
| t <sub>RPDH</sub> | RASIN to RAS Delay                       | Figures 4a, 4b, 5a, 5b | 15       | 23  | 32  |     |        |     | ns    |
| TAPDL             | Address Input to Output Low Delay        | Figures 4a, 4b, 5a, 5b |          | 25  | 40  |     |        |     | ns    |
| t <sub>APDH</sub> | Address Input to Output High Delay       | Figures 4a, 4b, 5a, 5b |          | 25  | 40  |     |        | ·   | ns    |
| tSPDL             | Address Strobe to Address Output Low     | Figures 4a, 4b         |          | 40  | 60  |     |        |     | ns    |
| tSPDH             | Address Strobe to Address Output High    | Figures 4a, 4b         |          | 40  | 60  |     |        |     | ns    |
| tASA              | Address Set-up Time to ADS               | Figures 4a, 4b, 5a, 5b | 15       |     |     |     |        |     | ns    |
| t <sub>AHA</sub>  | Address Hold Time from ADS               | Figures 4a, 4b, 5a, 5b | 15       |     |     |     |        |     | ns    |
| t <sub>ADS</sub>  | Address Strobe Pulse Width               | Figures 4a, 4b, 5a, 5b | 30       |     |     |     |        |     | ns    |
| twPDL             | WIN to WE Output Delay                   | Figure 4b              | 15       | 25  | 30  |     |        |     | ns    |
| twPDH             | WIN to WE Output Delay                   | Figure 4b              | 15       | 30  | 60  |     |        |     | ns    |
| t <sub>CRS</sub>  | CASIN Set-up Time to RASIN High (Mode 6) | Figure 5b              | 35       |     |     |     |        |     | ns    |
| tCPDL             | CASIN to CAS Delay (R/C low in Mode 4)   | Figure 4b              | 32       | 41  | 58  |     |        |     | ns    |
|                   |                                          |                        |          |     |     |     |        |     |       |

# Switching Characteristics (Cont'd)

|                       | Access Parameter                                           | Conditions                                                     | 8408 - 2 |     |       |     |     |     |       |
|-----------------------|------------------------------------------------------------|----------------------------------------------------------------|----------|-----|-------|-----|-----|-----|-------|
| Symbol                |                                                            |                                                                | Min      | Тур | Max   | Min | Тур | Max | Units |
| t <sub>CPDH</sub>     | CASIN to CAS Delay (R/C low in Mode 4)                     | Figure 4b                                                      | 25       | 39  | 50    |     |     |     | ns    |
| t <sub>RCC</sub>      | Column Select to Column Address Valid                      | Figure 4a                                                      |          | 40  | 58    |     |     | ·   | ns    |
| t <sub>RCR</sub>      | Row Select to Row Address Valid                            | Figures 4a, 4b                                                 |          | 40  | 58    |     |     |     | ns    |
| t <sub>RHA</sub>      | Row Address Held from Column Select                        | Figure 4a                                                      | 10       |     |       |     |     |     | ns    |
| t <sub>CCAS</sub>     | R/C Low to CAS Low (Mode 4 Auto CAS)                       | Figure 7a                                                      |          | 55  | 75    |     |     |     | ns    |
| t <sub>DIF1</sub>     | Maximum (t <sub>RPDL</sub> – t <sub>RHA</sub> )            | See Mode 4<br>description                                      |          |     | 13    |     |     |     | ns    |
| t <sub>DIF2</sub>     | Maximum (t <sub>RCC</sub> – t <sub>CPDL</sub> )            | See Mode 4<br>description                                      |          |     | 13    |     |     |     | ns    |
|                       | Refresh Parameter                                          |                                                                |          |     |       |     |     |     |       |
| t <sub>RC</sub>       | Refresh Cycle Period                                       | Figure 2                                                       | 100      |     |       |     |     |     | ns    |
| t <sub>RASINL,H</sub> | Pulse Width of RASIN during Refresh                        | Figure 2                                                       | 50       |     |       |     |     |     | ns    |
| tRFPDL                | RASIN to RAS Delay during Refresh                          | Figure 2                                                       | 35       | 50  | 70    |     |     |     | ns    |
| tRFPDH                | RASIN to RAS Delay during Refresh                          | Figure 2                                                       | 30       | 40  | 55    |     |     |     | ns    |
| tRFLCT                | RFSH Low to Counter Address Valid                          | $\overline{CS} = X$ , Figure 2                                 |          | 47  | 60    |     |     |     | ns    |
| tRFHRV                | RFSH High to Row Address Valid                             | Figure 2                                                       |          | 45  | 60    |     |     |     | ns    |
| tROHNC                | RAS High to New Count Valid                                | Figure 2                                                       |          | 30  | 55    |     |     |     | ns    |
| t <sub>RLEOC</sub>    | RASIN Low to End-of-Count Low                              | $C_L = 50 pF$ , Figure 2                                       |          |     | 80    |     |     |     | ns    |
| tRHEOC                | RASIN High to End-of-Count High                            | $C_L = 50 pF$ , Figure 2                                       |          |     | 80    |     |     |     | ns    |
| t <sub>RST</sub>      | Counter Reset Pulse Width                                  | Figure 2                                                       | 70       |     | · · · |     |     |     | ns    |
| t <sub>CTL</sub>      | RF I/O Low to Counter Outputs All Low                      | Figure 2                                                       |          |     | 100   |     |     |     | ns    |
|                       | TRI-STATE Parameter                                        |                                                                |          |     |       |     |     |     |       |
| t <sub>ZH</sub>       | CS Low to Address Output High from Hi-Z                    | Figures 9, 12<br>R1 = 3.5k, R2 = 1.5k                          |          | 35  | 60    |     |     |     | ns    |
| t <sub>HZ</sub>       | CS High to Address Output Hi-Z from High                   | C <sub>L</sub> = 15pF,<br>Figures 9, 12<br>R2 = 1k, S1 open    |          | 20  | 40    |     |     |     | ns    |
| t <sub>ZL</sub>       | $\overline{\text{CS}}$ Low to Address Output Low from Hi-Z | Figures 9, 12<br>R1 = 3.5k, R2 = 1.5k                          |          | 35  | 60    |     |     |     | ns    |
| t <sub>LZ</sub>       | CS High to Address Output Hi-Z from Low                    | C <sub>L</sub> = 15pF,<br>Figures 9, 12<br>R1 = 1 k, S2 open   | -        | 25  | 50    |     |     |     | ns    |
| t <sub>нzн</sub>      | CS Low to Control Output High from<br>Hi-Z High            | Figures 9, 12<br>R2 = 750Ω, S1 open                            |          | 50  | 80    |     |     |     | ns    |
| t <sub>HHZ</sub>      | CS High to Control Output Hi-Z High from High              | $C_L = 15 pF,$<br>Figures 9, 12<br>R2 = 750 $\Omega$ , S1 open |          | 40  | 75    |     |     |     | ns ,  |
| t <sub>HZL</sub>      | CS Low to Control Output Low from<br>Hi-Z High             | Figure 12,<br>S1, S2 open                                      |          | 45  | 75    |     |     |     | ns    |
| t <sub>LHZ</sub>      | CS High to Control Output Hi-Z High from Low               | C <sub>L</sub> = 15pF,<br>Figure 12,<br>R2 = 750Ω, S1 open     |          | 50  | 80    |     |     |     | ns    |

### Input Capacitance $T_A = 25^{\circ}C$ (Notes 2, 6)

| -      |                                    |            |     |     |     |       |
|--------|------------------------------------|------------|-----|-----|-----|-------|
| Symbol | Parameter                          | Conditions | Min | Тур | Max | Units |
| CIN    | Input Capacitance ADS, R/C         |            |     | 8   |     | pF    |
| CIN    | Input Capacitance All Other Inputs |            |     | 5   |     | pF    |

Note 1: "Absolute Maximum Ratings" are the values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: All typical values are for  $T_A = 25^{\circ}C$  and  $V_{CC} = 5.0V$ .

Note 3: This test is provided as a monitor of Driver output source and sink current capability. Caution should be exercised in testing this parameter. In testing these parameters, a 15 $\Omega$  resistor should be placed in series with each output under test. One output should be tested at a time and test time should not exceed 1 second.

Note 4: Input pulse 0V to 3.0V,  $t_B = t_F = 2.5$  ns, f = 2.5 MHz,  $t_{PW} = 200$  ns. Input reference point on AC measurements is 1.5V. Output reference points are 2.7V for High and 0.8V for Low.

Note 5: The load capacitance on RF I/O should not exceed 50 pF.

Note 6: Applies to all DP8408 versions unless otherwise specified.

Note 7: The DP8408-2 device can only be used with memory devices that meet the t<sub>RAH</sub> specification indicated.







FIGURE 8. Waveform
# **Applications**

If external control is preferred, the DP8408 may be used in Modes 0 or 4, as in Figure 3.

If basic auto access and refresh are required, then in cases where the user requires the minimum of external complexity, Modes 0 and 5 are ideal, as shown in Figure 9a. The DP843X2 is used to provide proper arbitration between memory access and refresh. This chip supplies all the necessary control signals to the processor as well as the DP8408. Furthermore, two separate  $\overline{CAS}$  outputs are also included for systems using byte-writing. The refresh clock RFCK may be divided down from either RGCK using an IC counter such as the DM74LS393 or better still, the DP84300 Programmable Refresh Timer. The DP84300 can provide RFCK periods ranging from 15.4 $\mu$ s to 15.6 $\mu$ s based on the input clock of 2 to 10 MHz. Figure 9b shows the general timing diagram for interfacing the DP84308 to different microprocessors using the interface controller DP843X2.



FIGURE 9a. Connecting the DP8408 Between the 16-Bit Microprocessor and Memory



FIGURE 9b. DP8408 Auto Refresh



# National Semiconductor

# DP8409 Multi-Mode Dynamic RAM Controller/Driver

# **General Description**

Dynamic memory system designs, which formerly required several support chips to drive the memory array, can now be implemented with a single IC... the DP8409 Multi-Mode Dynamic RAM Controller/Driver. The DP8409 is capable of driving all 16k and 64k Dynamic RAMs (DRAMs) as well as 256k DRAMs. Since the DP8409 is a one-chip solution (including capacitive-load drivers), it minimizes propagation delay skews, the major performance disadvantage of multiple-chip memory drive and control.

The DP8409's 8 modes of operation offer a wide selection of DRAM control capabilities. Memory access may be controlled externally or on-chip automatically; an onchip refresh counter makes refreshing (either externally or automatically controlled) less complicated; and automatic memory initialization is both simple and fast.

The DP8409 is a 48-pin DRAM Controller/Driver with 9 multiplexed address outputs and 6 control signals. It consists of two 9-bit address latches, a 9-bit refresh counter, and control logic. All output drivers are capable of driving 500 pF loads with propagation delays of 25 ns. The DP8409 timing parameters are specified driving the typical load capacitance of 88 DRAMs, including trace capacitance.

The DP8409 has 3 mode-control pins: M2, M1, and M0, where M2 is in general REFRESH. These 3 pins select 8 modes of operation. Inputs B1 and B0 in the memory access modes (M2 = 1), are select inputs which select one of four RAS outputs. During normal access, the 9 address outputs can be selected from the Row Address Latch or the Column Address Latch. During refresh, the 9-bit on-chip refresh counter is enabled onto the address bus and in this mode all RAS outputs are selected, while CAS is inhibited.

The DP8409 can drive up to 4 banks of DRAMs, with each bank comprised of 16k's, 64k's, or 256k's. Control signal outputs RAS, CAS, and WE are provided with the same drive capability. Each RAS output drives one bank of DRAMs so that the four RAS outputs are used to select the banks, while CAS, WE, and the multiplexed addresses can be connected to all of the banks of DRAMs. This leaves the non-selected banks in the standby mode (less than one tenth of the operating power) with the data outputs in TRI-STATE<sup>®</sup>. Only the bank with its associated RAS low will be written to or read from.

# **Operational Features**

- All DRAM drive functions on one chip minimizes skew on outputs, maximizes AC performance
- On-chip capacitive-load drives (specified to drive up to 88 DRAMs)
- Drives directly all 16k, 64k, and 256k DRAMs
- Capable of addressing 64k, 256k, or 1M words
- Propagation delays of 25 ns typical at 500 pF load
- CAS goes low automatically after column addresses are valid if desired
- Auto Access mode provides RAS, row to column select, then CAS automatically and fast
- WE follows WIN unconditionally—offering READ, WRITE or READ-MODIFY-WRITE cycles
- On-chip 9-bit refresh counter with selectable End-of-Count (127, 255, or 511)
- End-of-Count indicated by RF I/O pin going low at 127, 255, or 511
- Low input on RF I/O resets 9-bit refresh counter
- CAS inhibited during refresh cycle
- Fall-through latches on address inputs controlled by ADS
- TRI-STATE outputs allow multi-controller addressing of memory
- Control output signals go high-impedance logic "1" when disabled for memory sharing
- Power-up: counter reset, control signals high, address outputs TRI-STATE, and End-of-Count set to 127

# Mode Features

- 8 modes of operation: 3 access, 3 refresh, and 2 set-up
- 2 externally controlled modes: 1 access and 1 refresh (Modes 0, 4)
- 2 auto-access modes  $\overrightarrow{RAS} \rightarrow \overrightarrow{R/C} \rightarrow \overrightarrow{CAS}$  automatic, with  $t_{\overrightarrow{RAH}} = 20$  or 30 ns minimum (Modes 5, 6)
- Auto-access mode allows Hidden Refreshing (Mode 5)
- Forced Refresh requested on RF I/O if no Hidden Refresh (Mode 5)
- Forced Refresh performed after system acknowledge of request (Mode 1)
- Automatic Burst Refresh mode stops at End-of-Count of 127, 255, or 511 (Mode 2)
- 2 All-RAS Access modes externally or automatically controlled for memory initialization (Modes 3a, 3b)
- Automatic All-RAS mode with external 8-bit counter frees system for other set-up routines (Mode 3a)
- End-of-Count value of Refresh Counter set by B1 and B0 (Mode 7)





**DP8409 Functional Block Diagram** 

# Pin Definitions

V<sub>CC</sub>, GND, GND — V<sub>CC</sub> = 5V ± 5%. The three supply pins have been assigned to the center of the package to reduce voltage drops, both DC and AC. There are also two ground pins to reduce the low level noise. The second ground pin is located two pins from V<sub>CC</sub>, so that decoupling capacitors can be inserted directly next to these pins. It is important to adequately decouple this device, due to the high switching currents that will occur when all 9 address bits change in the same direction simultaneously. A recommended solution would be a 1 $\mu$ F multilayer ceramic capacitor in parallel with a low-voltage tantalum capacitor, both connected as close as possible to pins 36 and 38 to reduce lead inductance. See Figure below.



\*Capacitor values should be chosen depending on the particular application.

R0-R8: Row Address Inputs.

C0-C8: Column Address Inputs.

**Q0-Q8: Multiplexed Address Outputs** — Selected from the Row Address Input Latch, the Column Address Input Latch, or the Refresh Counter.\* **RASIN: Row Address Strobe Input** — Enables selected  $RAS_n$  output when M2 (RFSH) is high, or all  $RAS_n$  outputs when RFSH is low.

 $\mathbf{R}/\overline{\mathbf{C}}$  (**RFCK**) — In Auto-Refresh Mode this pin is the external Refresh Clock Input: one refresh cycle has to be performed each clock period. In all other modes it is Row/Column Select Input: selects either the row or column address input latch onto the output bus.

**CASIN** (**RGCK**) — In Auto-Refresh Mode, Auto Burst Mode, and All-RAS Auto-Write Mode, this pin is the RAS Generator Clock input. In all other modes it is CASIN (Column Address Strobe Input), which inhibits CAS output when high in Modes 4 and 3b. In Mode 6 it can be used to prolong CAS output.

**ADS: Address (Latch) Strobe Input** — Row Address, Column Address, and Bank Select Latches are fall-through with ADS high; Latches on high-to-low transition.

CS: Chip Select Input — TRI-STATE's the Address Outputs and puts the control signal into a high-impedance logic "1" state when high (unless refreshing in one of the Refresh Modes). Enables all outputs when low.

**M0, M1, M2: Mode Control Inputs** — These 3 control pins determine the 8 major modes of operation of the DP8409 as depicted in Table 1.

### Table 1. DP8409 Mode Select Options

| Mode | (RFSH)<br>M2 | M1 | MO | Mode of Operation                                   | Conditions                                              |  |  |  |  |  |  |
|------|--------------|----|----|-----------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|--|
| 0    | 0            | 0  | 0  | Externally Controlled Refresh                       | RF I/O = EOC                                            |  |  |  |  |  |  |
| 1    | 0            | 0  | 1  | Auto Refresh — forced                               | RF I/O = Refresh Request (RFRQ)                         |  |  |  |  |  |  |
| 2    | 0            | 1  | 0  | Internal Auto Burst Refresh                         | RF I/O = EOC                                            |  |  |  |  |  |  |
| 3a   | 0            | 1  | 1  | All RAS Auto Write                                  | RF I/O = $\overline{EOC}$ ; All $\overline{RAS}$ Active |  |  |  |  |  |  |
| 3b   | 0            | 1  | 1  | Externally Controlled All RAS Access                | All RAS Active                                          |  |  |  |  |  |  |
| 4    | 1            | 0  | 0  | Externally Controlled Access                        | Active RAS defined by Table 2                           |  |  |  |  |  |  |
| 5    | 1            | 0  | 1  | Auto Access, Slow t <sub>RAH</sub> , Hidden Refresh | Active RAS defined by Table 2                           |  |  |  |  |  |  |
| 6    | 1            | 1  | 0  | Auto Access, Fast t <sub>RAH</sub>                  | Active RAS defined by Table 2                           |  |  |  |  |  |  |
| 7    | 1            | 1  | 1  | Set End of Count                                    | See Table 3 for Mode 7                                  |  |  |  |  |  |  |

**RF I/O** — The I/O pin functions as a Reset Counter Input when set low from an external open-collector gate, or as a flag output. The flag goes active-low in Modes 0 and 2 when the End-of-Count output is at 127, 255, or 511 (see Table 3). in Auto-Refresh Mode it is the Refresh Request output.

WIN: Write Enable Input.

WE: Write Enable Output - Buffered output from WIN.\*

**CAS:** Column Address Strobe Output — In Modes 3a, 5, and 6, CAS transitions low following valid column address. In Modes 3b and 4, it goes low after R/C goes low, or follows CASIN going low if R/C is already low. CAS is high during refresh.\*

**RAS 0-3: Row Address Strobe Outputs** — Selects a memory bank decoded from B1 and B0 (see Table 2), if RFSH is high. If RFSH is low, all banks are selected.\*

**B0, B1: Bank Select Inputs** — Strobed by ADS. Decoded to enable one of the RAS outputs when RASIN goes low. Also used to define End-of-Count in Mode 7 (Table 3).



# **Conditions for all Modes**

## Input Addressing

The address block consists of a row-address latch, a column-address latch, and a resettable refresh counter. The address latches are fall-through when ADS is high and latch when ADS goes low. If the address bus contains valid addresses until after the valid address time, ADS can be permanently high. Otherwise ADS must go low while the addresses are still valid.

In normal memory access operation,  $\overline{\text{RASIN}}$  and  $\overline{\text{R/C}}$  are initially high. When the address inputs are enabled into the address latches, the row addresses appear on the Q outputs. The address strobe also inputs the bank-select address, (B0 and B1). If  $\overline{\text{CS}}$  is low, all outputs are enabled. When  $\overline{\text{CS}}$  is transitioned high, the address outputs go TRI-STATE and the control outputs first go high through a low impedance, and then are held by an onchip high impedance. This allows output paralleling with other DP8409s for multi-addressing. All outputs go active about 50ns after the chip is selected again. If  $\overline{\text{CS}}$ is high, and a refresh cycle begins, all the outputs become active until the end of the refresh cycle.

### **Drive Capability**

The DP8409 has timing parameters that are specified with up to 600 pF loads. In a typical memory system this is equivalent to about 88, 5V-only DRAMs, with trace lengths kept to a minimum. Therefore, the chip can drive four banks each of 16 or 22 bits, or two banks of 32 or 39 bits, or one bank of 64 or 72 bits.

Less loading will slightly reduce the timing parameters, and more loading will increase the timing parameters, according to the graph of Figure 10. The AC performance parameters are specified with the typical load capacitance of 88 DRAMs. This graph can be used to extrapolate the variations expected with other loading.

Because of distributed trace capacitance and inductance and DRAM input capacitance, current spikes can be created, causing overshoots and undershoots at the DRAM inputs that can change the contents of the DRAMs or even destroy them. To remove these spikes, a damping resistor (low inductance, carbon) can be inserted between the DP8409 driver outputs and the DRAMs, as close as possible to the DP8409. The values of the damping resistors may differ between the different control outputs; RAS's, CAS, Q's, and WE. The damping resistors should be determined by the first prototypes (not wire-wrapped due to the larger distributed capacitance and inductance). The best values for the damping resistors are the critical values giving a critically damped transition on the control outputs. Typical values for the damping resistors will be between 15 $\Omega$  and 100 $\Omega$ , the lower the loading the higher the value. (For more information, see AN-305 "Precautions to Take When Driving Memories.")

### DP8409 Driving any 16k or 64k DRAMs

The DP8409 can drive any 16k or 64k DRAMs. All 16k DRAMs are basically the same configuration, including the newer 5V-only version. Hence, in most applications, different manufacturers' DRAMs are interchangeable (for the same supply-rail chips), and the DP8409 can drive all 16k DRAMs (see Figure 1a).

There are three basic configurations for the 5V-only 64k DRAMs: a 128-row by 512-column array with an on-RAM refresh counter, a 128-row by 512-column array with no on-RAM refresh counter, and a 256-row by 256-column array with no on-RAM refresh counter. The DP8409 can drive all three configurations, and at the same time allows them all to be interchangeable (as shown in Figures 1b and 1c), providing maximum flexibility in the choice of DRAMs. Since the 9-bit on-chip refresh counter can be used as a 7-bit refresh counter for the 128-row configuration, or as an 8-bit refresh counter for the 256-row configuration, the on-RAM refresh counter (if present) is never used. As long as 128 rows are refreshed every 2ms (i.e. 256 rows in 4ms) all DRAM types are correctly refreshed.

#### DP8409 Interface Between System & DRAM Banks



FIGURE 1a. DP8409 with any 16k DRAMS



ONLY LS 7 BITS OF REFRESH COUNTER USED FOR THE 7 ROW ADDRESSES. MSB NOT USED BUT CAN TOGGI F





#### FIGURE 1c. DP8409 with 256 × 256 Column 64k DRAM

When the DP8409 is in a refresh mode, the RF I/O pin indicates that the on-chip refresh counter has reached its end-of-count. This end-of-count is selectable as 127, 255 or 512 to accommodate 16k, 64k, or 256k DRAMs. Although the end-of-count may be chosen to be any of these, the counter always counts to 511 before rolling over to zero.

### Read, Write, and Read-Modify-Write Cycles

The output signal,  $\overline{\text{WE}}$ , determines what type of memory access cycle the memory will perform. If  $\overline{\text{WE}}$  is kept high while  $\overline{\text{CAS}}$  goes low, a read cycle occurs. If  $\overline{\text{WE}}$  goes low before  $\overline{\text{CAS}}$  goes low, a write cycle occurs and data at DI (DRAM input data) is written into the DRAM as  $\overline{\text{CAS}}$ goes low. If  $\overline{\text{WE}}$  goes low later than t<sub>CWD</sub> after  $\overline{\text{CAS}}$  goes low, first a read occurs and DO (DRAM output data) becomes valid; then data DI is written into the same address in the DRAM when  $\overline{\text{WE}}$  goes low. In this readmodify-write case, DI and DO cannot be linked together. The type of cycle is therefore controlled by  $\overline{\text{WE}}$ , which follows  $\overline{\text{WIN}}$ .

### **Power-Up Initialize**

When V<sub>CC</sub> is first applied to the DP8409, an initialize pulse clears the refresh counter, the internal control flip-flops, and sets the End-of-Count of the refresh counter to 127 (which may be changed via Mode 7). As V<sub>CC</sub> increases to about 2.3 volts, it holds the output control signals at a level of one Schottky diode-drop below V<sub>CC</sub>, and the output address to TRI-STATE. As V<sub>CC</sub> increases above 2.3 volts, control of these outputs is granted to the system.

# DP8409 Functional Mode Descriptions

Note: All delay parameters stated in text refer to the DP8409. Substitute the respective delay numbers for the DP8409-2 or DP8409-3 when using these devices.

## Mode 0 — Externally Controlled Refresh

Figure 2 is the Externally Controlled Refresh Timing. In this mode, the input address latches are disabled from the address outputs and the refresh counter is enabled. When RAS occurs, the enabled row in the DRAM is refreshed. In the Externally Controlled Refresh mode, all RAS outputs are enabled following RASIN, and CAS is inhibited. This refreshes the same row in all four banks. The refresh counter increments when either RASIN or RFSH goes low-to-high after a refresh. RF I/O goes low when the count is 127, 255, or 511, as set by End-of-Count (see Table 3), with RASIN and RFSH low. To reset the counter to all zeroes, RF I/O is set low through an external open-collector driver.

During refresh, RASIN and RFSH must be skewed transitioning low such that the refresh address is valid on the address outputs of the controller before the RAS outputs go low. The amount of time that RFSH should go low before RASIN does depends on the capacitive loading of the address and RAS lines. For the load specified in the switching characteristics of this data sheet, 10ns is sufficient. Refer to Figure 2.

To perform externally controlled burst refresh, RASIN is toggled while RFSH is held low. The refresh counter increments with RASIN going low to high, so that the DRAM rows are refreshed in succession by RASIN going high to low.



### Mode 1 — Automatic Forced Refresh

In Mode 1, the R/C (RFCK) pin becomes RFCK (refresh cycle clock), instead of R/C, and CAS remains high. If RFCK is kept permanently high, then whenever M2(RFSH) goes low, an externally controlled refresh will occur and all RAS outputs will follow RASIN, strobing the refresh counter contents to the DRAMs. The RF I/O pin will always output high, but when set low externally through an open-collector driver, the refresh counter resets as normal. This externally controlled method may be preferred when operating in the Automatic Access mode (Mode 5), where hidden or forced refreshing is undesirable, but refreshing is still necessary.

If RFCK is an input clock signal, one (and only one) refresh cycle must take place every RFCK cycle. Refer to Figure 9. If a hidden refresh does not occur while RFCK is high, in Mode 5, then RF I/O (Refresh Request) goes low immediately after RFCK goes low, indicating to the system that a forced refresh is requested. The system must allow a forced refresh to take place while RFCK is low (refer to Figure 3). The Refresh Request signal on RF I/O may be connected to a Hold or Bus Request input to the system. The system acknowledges the Hold or Bus Request when ready, and outputs Hold Acknowledge or Bus Request Acknowledge. If this is connected to the M2 (RFSH) pin, a forced-refresh cycle will be initiated by the DP8409, and RAS will be internally generated on all four RAS outputs, to strobe the refresh counter contents on the address outputs into all the DRAMs. An external RAS Generator Clock

(RGCK) is required for this function. It is fed to the CASIN (RGCK) pin, and may be up to 10 MHz. Whenever M2 goes low (inducing a forced refresh), RAS remains high for one to two periods of RGCK, depending on when M2 goes low relative to the high-to-low triggering edge of RGCK; RAS then goes low for two periods, performing a refresh on all banks. In order to obtain the minimum delay from M2 going low to RAS going low, M2 should go low t<sub>RFSRG</sub> before the next falling edge of RGCK. The Refresh Request on RF I/O is terminated as RAS begins, so that by the time the system has acknowledged the removal of the request and disabled its Acknowledge, (i.e., M2 goes high), Refresh RAS will have ended, and normal operations can begin again in the Automatic Access mode (Mode 5). If it is desired that Refresh RAS end in less than 2 periods of RGCK from the time RAS went low, then M2 may be high earlier than tROHRF after RGCK goes low and RAS will go high tREBH after M2, if CS is low. If CS is high, the RAS will go high impedance high after 25ns after M2 goes high.

To allow the forced refresh, the system will have been inactive for about 4 periods of RGCK, which can be as fast as 400ns every RFCK cycle. To guarantee a refresh of 128 rows every 2ms, a period of up to 16 $\mu$ s is required for RFCK. In other words, the system may be down for as little as 400ns every 16 $\mu$ s, or 2.5% of the time. Although this is not excessive, it may be preferable to perform a Hidden Refresh each RFCK cycle, which is allowed while still in the Auto-Access mode, (Mode 5).



with Various Microprocessors



FIGURE 4. Auto-Burst Mode, Mode 2

## Mode 2 — Automatic Burst Refresh

This mode is normally used before and/or after a DMA operation to ensure that all rows remain refreshed, provided the DMA transfer takes less than 2 ms (see Figure 4). When the DP8409 enters this mode, CASIN (RGCK) becomes the RAS Generator Clock (RGCK), and RASIN is disabled. CAS remains high, and RF I/O goes low when the refresh counter has reached the selected End-of-Count and the last RAS has ended. RF I/O then remains low until the Auto-Burst Refresh mode is terminated. RF I/O can therefore be used as an interrupt to indicate the End-of-Burst condition.

The signal on all four  $\overline{\text{RAS}}$  outputs is just a divide-by-four of RGCK; in other words, if RGCK has a 100 ns period,  $\overline{\text{RAS}}$  is high and low for 200 ns each cycle. The refresh counter increments at the end of each  $\overline{\text{RAS}}$ , starting from the count it contained when the mode was entered. If this was zero, then for a RGCK with a 100 ns period with End-of Count set to 127, RF I/O will go low after 128 x 0.4  $\mu$ s, or 51.2 $\mu$ s. During this time, the system may be performing operations that do not involve DRAM. If all rows need to be burst refreshed, the refresh counter may be cleared by setting RF I/O low externally before the burst begins.

Burst-mode refreshing is also useful when powering down systems for long periods of time, but with data retention still required while the DRAMs are in standby. To maintain valid refreshing, power can be applied to the DP8409 (set to Mode 2), causing it to perform a complete burst refresh. When end-of-burst occurs (after  $26\,\mu$ s), power can then be removed from the DP8409 for 2 ms, consuming an average power of 1.3% of normal operating power. No control signal glitches occur when switching power to the DP8409.

## Mode 3a — All-RAS Automatic Write

Mode 3a is useful at system initialization, when the memory is being cleared (i.e., with all-zeroes in the data field and the corresponding check bits for error detection and correction). This requires writing the same data to each location of memory (every row of each column of each bank). All RAS outputs are activated, as in refresh, and so are CAS and WE. To write to all four banks simultaneously, every row is strobed in each column, in sequence, until data has been written to all locations.

To select this mode, B1 and B0 must have previously been set to 00, 01, or 10 in Mode 7, depending on the DRAM size. For example, for 16k DRAMs, B1 and B0 are 00. For 64k DRAMs, B1 and B0 are 01, so that for the configuration of Figure 1b, the 8 refresh counter bits are strobed by RAS into the 7 row addresses and the ninth column address. After this Automatic-Write process, B1 and B0 must be set again in Mode 7 to 00 to set End-of-Count to 127. For the configuration of Figure 1c, B1 and B0 set to 01 will work for Automatic-Write and End-of-Count equals 255.

In this mode,  $R/\overline{C}$  is disabled,  $\overline{WE}$  is permanently enabled low, and  $\overline{CASIN}$  (RGCK) becomes RGCK. RF I/O goes low whenever the refresh counter is 127, 255, or 511 (as set by End-of-Count in Mode 7), and the RAS outputs are active.

Referring to Figure 5a, an external 8-bit counter (for 64k DRAMs) with TRI-STATE outputs is required and must be connected to the column address inputs. It is enabled only during this mode, and is clocked from RF I/O. The DP8409 refresh counter is used to address the rows, and the column address is supplied by the external counter. Every row for each column address is written to in all four banks. At the End-of-Count RF I/O goes low, which clocks the external counter.

Therefore, for each column address, the refresh counter first outputs row-0 to the address bus and all four RAS outputs strobe this row address into the DRAMs (see Figure 5b). A minimum of 30 ns after RAS goes low  $(t_{RAH} = 30 \text{ ns})$ , the refresh counter is disabled and the column address input latch is enabled onto the address bus. About 14 ns after the column address is valid, CAS goes low, (t<sub>ASC</sub> = +14ns), strobing the column address into the DRAMs. When RAS and CAS go high the refresh counter increments to the next row and the cycle repeats. Since WE is kept low in this mode, the data at DI (input data) of the DRAMs is written into each row of the latched column. During each cycle RAS is high for two periods of RGCK and low for two periods, giving a total write-cycle time of 400 ns minimum, which is adequate for most 16k and 64k DRAMs. On the last row of a column, RF I/O increments the external counter to the next column address. At the end of the last column address, an interrupt is generated from the external counter to let the system know that initialization has been completed. During the entire initialization time, the system can be performing other initialization functions. This approach to memory initialization is both automatic and fast. For instance, if four banks of 64k DRAMs are used, and RGCK is 100 ns, a write cycle to the same location in all four banks takes 400 ns, so the total time taken in initializing the 64k DRAMs is  $65k \times 400$  ns or 26 ms. When the system receives the interrupt, the external counter must be permanently disabled. ADS and  $\overline{CS}$  are interfaced by the system, and the DP8409 mode is changed. The interrupt must then be disabled.



FIGURE 5a. DP8409 Extra Circuitry Required for All-RAS Auto Write Mode, Mode 3a



FIGURE 5b. DP8409 All-RAS Auto Write Mode, Mode 3a, Timing Waveform

# Mode 3b — Externally Controlled All-RAS Write

To select this mode, B1 and B0 must first have been set to 11 in Mode 7. This mode is useful at system initialization, but under processor control. The memory address is provided by the processor, which also performs the incrementing. All four RAS outputs follow RASIN (supplied by the processor), strobing the row address into the DRAMs. R/C can now go low, while CASIN may be used to control CAS (as in the Externally Controlled Access mode), so that CAS strobes the column address contents into the DRAMs. At this time WE should be low, causing the data to be written into all four banks of DRAMs. At the end of the write cycle, the input address is incremented and latched by the DP8409 for the next write cycle. This method is slower than Mode 3a since the processor must perform the incrementing and accessing. Thus the processor is occupied during RAM initialization, and is not free for other initialization operations. However, initialization sequence timing is under system control, which may provide some system advantage.

### Mode 4 — Externally Controlled Access

This mode facilitates externally controlling all accesstiming parameters associated with the DRAMs. The application of modes 0 and 4 are shown in Figure 6.

#### **Output Address Selection**

Refer to Figure 7a. With M2 ( $\overline{\text{RFSH}}$ ) and R/ $\overline{\text{C}}$  high, the row address latch contents are transferred to the multiplexed address bus output Q0–Q8, provided  $\overline{\text{CS}}$  is set low. The column address latch contents are output after R/ $\overline{\text{C}}$  goes low. RASIN can go low after the row addresses have been set up on Q0–Q8. This selects one of the RAS outputs, strobing the row address on the Q outputs into the desired bank of memory. After the row-address hold-time of the DRAMs, R/ $\overline{\text{C}}$  can go low so that about 40 ns later column addresses appear on the Q outputs.



### FIGURE 6. Typical Application of DP8409 Using External Control Access and Refresh in Modes 0 and 4







### FIGURE 7b. Write Cycle Timing (Mode 4)

### Automatic CAS Generation

In a normal <u>memory</u> access cycle CAS can be derived from inputs CASIN or R/C. If CASIN is high, then R/C going low switches the address output drivers from rows to columns. CASIN then going low causes CAS to go low approximately 40 ns later, allowing CAS to occur at a predictable time (see Figure 7b). If CASIN is low when R/C goes low, CAS will be automatically generated, following the row to column transition by about 20 ns (see Figure 7a). Most DRAMs have a column address set-up time before CAS ( $t_{ASC}$ ) of 0 ns or - 10 ns. In other words, a  $t_{ASC}$  greater than 0 ns is safe.

#### Fast Memory Access

AC parameters  $t_{DIF1}$ ,  $t_{DIF2}$  may be used to determine the minimum delays required between  $\overrightarrow{RASIN}$ ,  $\overrightarrow{R/C}$ , and  $\overrightarrow{CASIN}$  (see Application Brief 9; "Fastest DRAM Access Mode").

### Mode 5 — Automatic Access with Hidden Refresh

The Auto Access with Hidden Refresh mode has two advantages over the Externally Controlled Access mode, due to the fact that all outputs except WE are initiated from RASIN. First, inputs R/C and CASIN are unnecessary and can be used for other functions (see Refreshing, below). Secondly, because the output control signals are derived internally from one input signal (RASIN), timing-skew problems are reduced, thereby reducing memory access time substantially or allowing use of slower DRAMs. The automatic access features of Mode 5 (and Mode 6) of the DP8409 make DRAM accessing appear essentially "static".

#### Automatic Access Control

The major disadvantage of DRAMs compared to static RAMs is the complex timing involved. First, a RAS must occur with the row address previously set up on the multiplexed address bus. After the row address has been held for  $t_{RAH}$ , (the Row-Address hold-time of the DRAM), the column address is set up and then CAS occurs. This is all performed automatically by the DP8409 in this mode.

Provided the input address is valid as ADS goes low, RASIN can go low any time after ADS. This is because the selected RAS occurs typically 27 ns later, by which time the row address is already valid on the address output of the DP8409. The Address Set-Up time ( $t_{ASR}$ ), is 0 ns on most DRAMs. The DP8409 in this mode (with ADS and RASIN edges simultaneously applied) produces a minimum  $t_{ASR}$  of 0 ns. This is true provided the input address was valid  $t_{ASA}$  before ADS went low (see Figure 8a).

Next, the row address is disabled after  $t_{RAH}$  (30ns minimum); in most DRAMs,  $t_{RAH}$  minimum is less than 30ns. The column address is then set up and  $t_{ASC}$  later,  $\overline{CAS}$  occurs. The only other control input required is  $\overline{WIN}$ . When a write cycle is required,  $\overline{WIN}$  must go low at least 30ns before  $\overline{CAS}$  is output low.

This gives a total typical delay from: input address valid to RASIN (15ns); to RAS (27ns); to rows held (50ns); to columns valid (25ns); to  $\overline{CAS}$  (23ns) = 140ns (that is, 125ns from  $\overline{RASIN}$ ). All of these typical figures are for heavy capacitive loading, of approximately 88 DRAMs. This mode is therefore extremely fast. The external timing is greatly simplified for the memory system designer: the only system signal required is **RASIN**.

### Refreshing

Because R/ $\overline{C}$  and  $\overline{CASIN}$  are not used in this mode, R/ $\overline{C}$  becomes RFCK (refresh clock) and  $\overline{CASIN}$  becomes RGCK ( $\overline{RAS}$  generator clock). With these two signals it is possible to perform refreshing without extra ICs, and without holding up the processor.

One refresh cycle must occur during each refresh clock period and then the refresh address must be incremented to the next refresh cycle. As long as 128 rows are refreshed every 2 ms (one row every 16 µs), all 16k and 64k DRAMs will be correctly refreshed. The cycle time of RFCK must, therefore, be less than 16 µs. RFCK going high sets an internal refresh-request flip-flop. First the DP8409 will attempt to perform a hidden refresh so that the system throughput will not be affected. If, during the time RFCK is high, CS on the DP8409 goes high and RASIN occurs, a hidden refresh will occur. In this case, RASIN should be considered a common read/write strobe. In other words, if the processor is accessing elsewhere (other than the DRAMs) while RFCK is high, the DP8409 will perform a refresh. The refresh counter is enabled to the address outputs whenever CS goes high with RFCK high, and all RAS outputs follow RASIN. If a hidden refresh is taking place as RFCK goes low, the refresh continues. At the start of the hidden refresh, the refreshrequest flip-flop is reset so no further refresh can occur until the next RFCK period starts with the positive-going edge of RFCK. Refer to Figure 9.

To determine the probability of a Hidden Refresh occurring, assume each system cycle takes 400 ns and RFCK is high for 8µs, then the system has 20 chances to not select the DP8409. If during this time a hidden refresh did not occur, then the DP8409 forces a refresh while RFCK is low, but the system chooses when the refresh takes place. After RFCK goes low, (and the internal-request flip-flop has not been reset), RF I/O goes low indicating that a refresh is requested to the system. Only when the system acknowledges this request by setting M2 (RFSH) low does the DP8409 initiate a forced refresh (which is performed automatically). Refer to Mode 1, and Figure 3. The internal refresh request flip-flop is then reset.

Figure 9 illustrates the refresh alternatives in Mode 5. If a hidden refresh has occurred and  $\overline{CS}$  again goes high before RFCK goes low, the chip is deselected. All the control signals go high-impedance high (logic "1") and the address outputs go TRI-STATE until  $\overline{CS}$  again goes low. This mode (combined with Mode 1) allows very fast access, and automatic refreshing (possibly not even slowing down the system), with no extra ICs. Careful system design can, and should, provide a higher probability of hidden refresh occurring. The duty cycle of RFCK need not be 50-percent; in fact, the low-time should be designed to be a minimum. This is determined by the worst-case time (required by the system) to respond to the DP8409's forced-refresh request.



FIGURE 8b. Mode 6 Timing, Extended CAS





FIGURE 9. Hidden Refreshing (Mode 5) and Forced Refreshing (Mode 1) Timing

#### Table 2. Memory Bank Decode

| Bank<br>(Strobed | Select<br>by ADS) | Fachlad DAD              |   |
|------------------|-------------------|--------------------------|---|
| B1               | BO                | Enabled RAS <sub>n</sub> |   |
| 0                | 0                 | RAS <sub>0</sub>         |   |
| 0                | 1                 | RAS <sub>1</sub>         |   |
| 1                | 0                 | RAS <sub>2</sub>         | • |
| 1                | 1                 | RAS <sub>3</sub>         |   |

Note that  $\overline{\text{RASIN}}$  going low earlier than  $t_{\text{CSRL}}$  after  $\overline{\text{CS}}$  goes low may result in the DP8409 interpreting the RASIN as a hidden refresh  $\overline{\text{RASIN}}$  if no hidden refresh has occurred in the current RFCK cycle. In this case, all RAS outputs would go low for a short time. Thus, it is suggested that when using Mode 5,  $\overline{\text{RASIN}}$  should be held high until  $t_{\text{CSRL}}$  after  $\overline{\text{CS}}$  goes low if a refresh is not intended. Similarly,  $\overline{\text{CS}}$  should be held low for a minimum of  $t_{\text{CSRL}}$  after RASIN returns high when ending the access in Mode 5.

### Mode 6 — Fast Automatic Access

The Fast Access mode is similar to Mode 5, but has a faster  $t_{RAH}$  of 20ns, minimum. It therefore can only be used with fast 16k or 64k DRAMs (which have a  $t_{RAH}$  of 10ns to 15ns) in applications requiring fast access times; RASIN to CAS is typically 105ns.

In this mode, the R/C (RFCK) pin is not used, but CASIN (RGCK) is used as CASIN to allow an extended CAS after RAS has already terminated. Refer to Figure 8b. This is desirable with fast cycle-times where RAS has to be terminated as soon as possible before the next RAS begins (to meet the precharge time, or  $t_{RP}$ , requirements of the DRAM). CAS may then be held low by CASIN to extend the data output valid time from the DRAM to allow the system to read the data. CASIN subsequently going high ends CAS. If this extended CAS is not required, CASIN should be set high in Mode 6.

There is no internal refresh-request flip-flop in this mode, so any refreshing required must be done by entering Mode 0 or Mode 2.

### Mode 7 — Set End-of-Count

The End-of-Count can be externally selected in Mode 7, using ADS to strobe in the respective value of B1 and B0 (see Table 3). With B1 and B0 the same  $\overrightarrow{EOC}$  is 127; with B1 = 0 and B0 = 1,  $\overrightarrow{EOC}$  is 255; and with B1 = 1 and B0 = 0,  $\overrightarrow{EOC}$  is 511. This selected value of  $\overrightarrow{EOC}$  will be used until the next Mode 7 selection. At power-up the  $\overrightarrow{EOC}$  is automatically set to 127 (B1 and B0 set to 11).

Table 3. Mode 7

| Bani<br>(Strobe | c Select<br>d by ADS) | End of Count |
|-----------------|-----------------------|--------------|
| B1              | BO                    | Selected     |
| 0               | 0                     | 127          |
| 0               | 1                     | 255          |
| 1.              | 0                     | 511          |
| 1               | 1                     | 127          |





# Absolute Maximum Ratings (Note 1)

| Supply Voltage, V <sub>CC</sub>     | 7.0V            |
|-------------------------------------|-----------------|
| Storage Temperature Range           | -65°C to +150°C |
| Input Voltage                       | 5.5V            |
| Output Current                      | 150 m A         |
| Lead Temperature (Soldering, 10 sec | conds) 300°C    |

\*Derate cavity package 23.6mW/°C above 25°C; derate molded package 22.7mW/°C above 25°C.

#### Maximum Power Dissipation\* at 25°C Cavity Package Molded Package

3542mW 2833mW

# **Operating Conditions**

|     |                     | Min  | Max  | Units |
|-----|---------------------|------|------|-------|
| Vcc | Supply Voltage      | 4.75 | 5.25 | V     |
| TA  | Ambient Temperature | 0    | +70  | °C    |

# **Electrical Characteristics** $V_{CC} = 5.0V \pm 5\%$ , $0^{\circ}C \le T_A \le 70^{\circ}C$ unless otherwise noted (Notes 2, 6)

| Symbol             | Parameter                                     | Conditions                                           | Min | Тур   | Max  | Units |
|--------------------|-----------------------------------------------|------------------------------------------------------|-----|-------|------|-------|
| Vc                 | Input Clamp Voltage                           | $V_{CC} = Min., I_C = -12 mA$                        | •   | -0.8  | -1.2 | v     |
| Іінт               | Input High Current for ADS, R/C only          | V <sub>IN</sub> = 2.5V                               |     | 2.0   | 100  | μA    |
| I <sub>IH2</sub>   | Input High Current for All Other Inputs*      | V <sub>IN</sub> = 2.5V                               |     | 1.0   | 50   | μA    |
| I <sub>I</sub> RSI | Output Load Current for RF I/O                | V <sub>IN</sub> = 0.5V, Output High                  |     | -1.5  | -2.5 | mA    |
| II CTL             | Output Load Current for RAS, CAS, WE          | V <sub>IN</sub> = 0.5V, Chip Deselect                |     | -1.5  | -2.5 | mA    |
| l <sub>IL1</sub>   | Input Low Current for ADS, R/C only           | V <sub>IN</sub> = 0.5V                               |     | -0.1  | -1.0 | mA    |
| IIL2               | Input Low Current for All Other Inputs*       | V <sub>IN</sub> = 0.5V                               |     | -0.05 | -0.5 | mA    |
| VIL                | Input Low Threshold                           |                                                      |     |       | 0.8  | V     |
| ViH                | Input High Threshold                          |                                                      | 2.0 |       |      | V     |
| V <sub>OL1</sub>   | Output Low Voltage*                           | I <sub>OL</sub> = 20mA                               |     | 0.3   | 0.5  | v     |
| V <sub>OL2</sub>   | Output Low Voltage for RF I/O                 | I <sub>OL</sub> = 10mA                               |     | 0.3   | 0.5  | · V   |
| V <sub>OH1</sub>   | Output High Voltage*                          | I <sub>OH</sub> = -1 mA                              | 2.4 | 3.5   |      | v     |
| V <sub>OH2</sub>   | Output High Voltage for RF I/O                | I <sub>OH</sub> = -100μA                             | 2.4 | 3.5   | e .  | v     |
| I <sub>1D</sub>    | Output High Drive Current*                    | V <sub>OUT</sub> = 0.8V (Note 3)                     |     | -200  |      | mA    |
| lop                | Output Low Drive Current*                     | V <sub>OUT</sub> = 2.7V (Note 3)                     |     | 200   |      | mA    |
| loz                | TRI-STATE Output Current<br>(Address Outputs) | 0.4V ≤ V <sub>OUT</sub> ≤ 2.7V,<br>CS = 2.0V, Mode 4 | -50 | 1.0   | 50   | μΑ    |
| lcc                | Supply Current                                | V <sub>CC</sub> = Max.                               |     | 250   | 325  | mA    |

\*Except RF I/O Output.

**Switching Characteristics: DP8409/DP8409-3**  $V_{CC} = 5.0V \pm 5\%$ ,  $0^{\circ}C \leq T_A \leq 70^{\circ}C$  unless otherwise noted (Notes 2, 4, 5). The output load capacitance is typical for 4 banks of 22 DRAMs each or 88 DRAMs including trace capacitance. These values are:  $\Omega O - \Omega 8$ ,  $C_L = 500 \text{ pF}$ ; RAS0-RAS3,  $C_L = 150 \text{ pF}$ ; WE,  $C_L = 500 \text{ pF}$ ; CAS,  $C_L = 600 \text{ pF}$ , unless otherwise noted. See Figure 11 for test load. Switches S1 and S2 are closed unless otherwise noted, and R1 and R2 are  $4.7 \text{k}\Omega$  unless otherwise noted. Maximum propagation delays are specified with all outputs switching.

| Symbol            | A                                         | Oraditions     | 8409 |     |     | 8409 - 3 |     |     |       |
|-------------------|-------------------------------------------|----------------|------|-----|-----|----------|-----|-----|-------|
| Symbol            | Access Parameter                          | Conditions     | Min  | Тур | Max | Min      | Тур | Max | Units |
| t <sub>RICL</sub> | RASIN to CAS Output Delay (Mode 5)        | Figure 8a      | 95   | 125 | 160 | 95       | 125 | 185 | ns    |
| t <sub>RICL</sub> | RASIN to CAS Output Delay (Mode 6)        | Figures 8a, 8b | 80   | 105 | 140 | 80       | 105 | 160 | ns    |
| tRICH             | RASIN to CAS Output Delay (Mode 5)        | Figure 8a      | 40   | 48  | 60  | 40       | 48  | 70  | ns    |
| t <sub>RICH</sub> | RASIN to CAS Output Delay (Mode 6)        | Figures 8a, 8b | 50   | 63  | 80  | 50       | 63  | 95  | ns    |
| t <sub>RCDL</sub> | RAS to CAS Output Delay (Mode 5)          | Figure 8a      |      | 98  | 125 |          | 98  | 145 | ns    |
| t <sub>RCDL</sub> | RAS to CAS Output Delay (Mode 6)          | Figures 8a, 8b |      | 78  | 105 |          | 78  | 120 | ns    |
| t <sub>RCDH</sub> | RAS to CAS Output Delay (Mode 5)          | Figure 8a      |      | 27  | 40  |          | 27  | 40  | ns    |
| t <sub>RCDH</sub> | RAS to CAS Output Delay (Mode 6)          | Figure 8a      |      | 40  | 65  |          | 40  | 65  | ns    |
| t <sub>CCDH</sub> | CASIN to CAS Output Delay (Mode 6)        | Figure 8b      | 40   | 54  | 70  | 40       | 54  | 80  | ns    |
| t <sub>RAH</sub>  | Row Address Hold Time (Mode 5)            | Figure 8a      | 30   |     |     | 30       |     |     | ns    |
| t <sub>RAH</sub>  | Row Address Hold Time (Mode 6)            | Figures 8a, 8b | 20   |     |     | 20       |     |     | ns    |
| tASC              | Column Address Setup Time (Mode 5)        | Figure 8a      | 8    |     |     | 8        |     |     | ns    |
| t <sub>ASC</sub>  | Column Address Setup Time (Mode 6)        | Figures 8a, 8b | 6    |     |     | 6        |     |     | ns    |
| t <sub>RCV</sub>  | RASIN to Column Address Valid<br>(Mode 5) | Figure 8a      |      | 90  | 120 |          | 90  | 140 | ns    |

| JMIR                  | Contral Contral                                 |                                  |          |      |          |          |        |      |       |
|-----------------------|-------------------------------------------------|----------------------------------|----------|------|----------|----------|--------|------|-------|
| Symbol                | Access Parameter                                | Conditions                       |          | 8409 |          | 8        | 3409 — | 3    | Unite |
| Symbol                |                                                 | COlluciona                       | Min      | Тур  | Max      | Min      | Тур    | Max  | Units |
| t <sub>RCV</sub>      | RASIN to Column Address Valid (Mode 6)          | Figures 8a, 8b                   |          | 75   | 105      |          | 75     | 120  | ns    |
| t <sub>RPDL</sub>     | RASIN to RAS Delay                              | Figures 7a, 7b, 8a, 8b           | 20       | 27   | 35       | 20       | 27     | 40   | ns    |
| t <sub>RPDH</sub>     | RASIN to RAS Delay                              | Figures 7a, 7b, 8a, 8b           | 15       | 23   | 32       | 15       | 23     | 37   | ns    |
| tAPDL                 | Address Input to Output Low Delay               | Figures 7a, 7b, 8a, 8b           |          | - 25 | 40       |          | - 25   | 46   | ns    |
| tAPDH                 | Address Input to Output High Delay              | Figures 7a, 7b, 8a, 8b           |          | 25   | 40       |          | 25     | 46   | ns    |
| tSPDL                 | Address Strobe to Address Output Low            | Figures 7a, 7b                   |          | 40   | 60       |          | 40     | 70   | ns    |
| t <sub>SPDH</sub>     | Address Strobe to Address Output High           | Figures 7a, 7b                   |          | 40   | 60       |          | 40     | 70   | ns    |
| t <sub>ASA</sub>      | Address Set-up Time to ADS                      | Figures 7a, 7b, 8a, 8b           | 15       |      |          | 15       | 1      |      | ns    |
| t <sub>AHA</sub>      | Address Hold Time from ADS                      | Figures 7a, 7b, 8a, 8b           | 15       |      |          | 15       |        | 2.5  | ns    |
| tADS                  | Address Strobe Pulse Width                      | Figures 7a, 7b, 8a, 8b           | 30       |      |          | 30       |        |      | ns    |
| tWPDL                 | WIN to WE Output Delay                          | Figure 7b                        | 15       | 25   | 30       | 15       | 25     | 35   | ns    |
| twPDH                 | WIN to WE Output Delay                          | Figure 7b                        | 15       | 30   | 60       | 15       | 30     | 70   | ns    |
| t <sub>CRS</sub>      | CASIN Set-up Time to RASIN High (Mode 6)        | Figure 8b                        | 35       |      |          | 35       | - S.   |      | ns    |
| t <sub>CPDL</sub>     | CASIN to CAS Delay (R/C low in Mode 4)          | Figure 7b                        | 32       | 41   | 68       | 32       | 41     | 77   | ns    |
| t <sub>CPDH</sub>     | CASIN to CAS Delay (R/C low in Mode 4)          | Figure 7b                        | 25       | 39   | 50       | 25       | 39     | 60   | ns    |
| t <sub>RCC</sub>      | Column Select to Column Address Valid           | Figure 7a                        |          | 40   | 58       |          | 40     | 67   | ns    |
| t <sub>RCR</sub>      | Row Select to Row Address Valid                 | Figures 7a, 7b                   |          | 40   | 58       |          | 40     | 67   | ns    |
| t <sub>RHA</sub>      | Row Address Held from Column Select             | Figure 7a                        | 10       | 1    | 1        | 10       |        |      | ns    |
| t <sub>CCAS</sub>     | R/C Low to CAS Low (Mode 4 Auto CAS)            | Figure 7a                        |          | 65   | 90       |          |        |      | ns    |
| t <sub>DIF1</sub>     | Maximum (t <sub>RPDL</sub> – t <sub>RHA</sub> ) | See Mode 4<br>description        |          |      | 13       |          | 1      | 18   | ns    |
| t <sub>DIF2</sub>     | Maximum (t <sub>RCC</sub> – t <sub>CPDL</sub> ) | See Mode 4<br>description        |          |      | 13       |          |        | 18   | ns    |
|                       | Refresh Parameter                               |                                  | <b>1</b> |      | <b>4</b> |          |        |      |       |
| t <sub>RC</sub>       | Refresh Cycle Period                            | Figure 2                         | 100      |      |          | 100      |        |      | ns    |
| t <sub>RASINL.H</sub> | Pulse Width of RASIN during Refresh             | Figure 2                         | 50       |      |          | 50       |        | 1    | ns    |
|                       | RASIN to RAS Delay during Refresh               | Figures 2, 9                     | 35       | 50   | 70       | 35       | 50     | 80   | ns    |
| tBEPDH                | RASIN to RAS Delay during Refresh               | Figures 2, 9                     | 30       | 40   | 55       | 30       | 40     | 65   | ns    |
| t <sub>RFLCT</sub>    | RFSH Low to Counter Address Valid               | CS = X, Figures 2,3,4            |          | 47   | 60       |          | 47     | 70   | ns    |
| tREHRV                | RFSH High to Row Address Valid                  | Figures 2, 3                     | <u> </u> | 45   | 60       |          | 45     | 70   | ns    |
| t <sub>ROHNC</sub>    | RAS High to New Count Valid                     | Figures 2, 4                     |          | 30   | 55       | 1        | 30     | 55   | ns    |
| tel FOC               | RASIN Low to End-of-Count Low                   | $C_1 = 50 \text{ pF}$ , Figure 2 |          |      | 80       |          | 1      | 80   | ns    |
| t <sub>BHEOC</sub>    | RASIN High to End-of-Count High                 | $C_1 = 50 \text{ pF}$ , Figure 2 |          |      | 80       |          | 1      | 80   | ns    |
| tRGEOR                | RGCK Low to End-of-Burst Low                    | $C_1 = 50 \text{ pF}$ , Figure 4 |          |      | 95       | 1        | 1      | 95   | ns    |
| t <sub>MCEOB</sub>    | Mode Change to End-of-Burst High                | $C_1 = 50 \text{ pF}$ , Figure 4 |          |      | 75       |          | 1      | 75   | ns    |
|                       | Counter Reset Pulse Width                       | Figure 2                         | 70       |      |          | 70       | 1      |      | ns    |
| ton                   | RF I/O Low to Counter Outputs All Low           | Figure 2                         |          |      | 100      |          |        | 100  | ns    |
|                       | Minimum Pulse Width of BFCK                     | Figure 9                         | 100      |      | ,        | 100      |        |      | ns    |
|                       | Period of BAS Generator Clock                   | Figure 3                         | 100      | 1.   |          | 100      | 1      |      | ns    |
| theory                | Minimum Pulse Width Low of RGCK                 | Figure 3                         | 35       |      |          | 40       | -      |      | ns    |
| TROCKL                | Minimum Pulse Width High of BGCK                | Figure 3                         | 35       | ·    |          | 40       |        |      | ns    |
| HGCKH                 | BECK Low to Forced BEBO Low                     | $C_{i} = 50 \text{ pE}$ Figure 3 |          | 20   | 30       | +        | 20     | 30   |       |
| *FRQL                 | The off Low to Forded Hi Hot Low                |                                  |          | 20   |          | <u> </u> | 20     | 1.00 |       |

| Switching Characteristics (Cont'd) |                                                 |                                                                     |      |     |     |     |       |     |       |  |
|------------------------------------|-------------------------------------------------|---------------------------------------------------------------------|------|-----|-----|-----|-------|-----|-------|--|
| Symbol                             | Poiroch Parameter                               | Conditions                                                          | 8409 |     |     | 8   | 409 - | 3   |       |  |
| Symbol                             | Refresh Parameter                               | Conditions                                                          | Min  | Тур | Max | Min | Тур   | Max | UNITS |  |
| tFRQH                              | RGCK Low to Forced RFRQ High                    | $C_L = 50 pF$ , Figure 3                                            |      | 50  | 75  |     | 50    | 75  | ns    |  |
| t <sub>RGRL</sub>                  | RGCK Low to RAS Low                             | Figure 3                                                            | 50   | 65  | 95  | 50  | 65    | 95  | ns    |  |
| t <sub>RGRH</sub>                  | RGCK Low to RAS High                            | Figure 3                                                            | 40   | 60  | 85  | 40  | 60    | 85  | ns    |  |
| TRQHRF                             | RFSH Hold Time from RFSH RQST (RF I/O)          | Figure 3                                                            | 2T   |     |     | 2T  |       |     | ns    |  |
| t <sub>RFRH</sub>                  | RFSH High to RAS High (ending forced RFSH)      | See Mode 1 Descrip.                                                 | 55   | 80  | 110 | 55  | 80    | 125 | ns    |  |
| tRFSRG                             | RFSH Low Set-up to RGCK Low (Mode 1)            | See Mode 1 Descrip.                                                 | 35   |     |     | 40  |       |     | ns    |  |
| t <sub>CSCT</sub>                  | CS High to RFSH Counter Valid                   | Figure 9                                                            |      | 55  | 70  |     | 55    | 75  | ns    |  |
| t <sub>CSRL</sub>                  | CS Low to Access RASIN Low                      | See Mode 5 Descrip.                                                 | 10   |     |     | 15  |       |     | ns    |  |
| TRI-STATE Parameter                |                                                 |                                                                     |      |     |     |     |       |     |       |  |
| t <sub>zh</sub> .                  | CS Low to Address Output High from Hi-Z         | Figures 9, 12<br>R1 = 3.5k, R2 = 1.5k                               |      | 35  | 60  |     | 35    | 60  | ns    |  |
| t <sub>HZ</sub>                    | CS High to Address Output Hi-Z from High        | C <sub>L</sub> = 15 pF,<br>Figures 9, 12<br>R2 = 1k, S1 open        |      | 20  | 40  |     | 20    | 40  | ns    |  |
| t <sub>ZL</sub>                    | CS Low to Address Output Low from Hi-Z          | Figures 9, 12<br>R1 = 3.5k, R2 = 1.5k                               |      | 35  | 60  |     | 35    | 60  | ns    |  |
| t <sub>LZ</sub>                    | CS High to Address Output Hi-Z from Low         | C <sub>L</sub> = 15 pF,<br>Figures 9, 12,<br>R1 = 1k, S2 open       |      | 25  | 50  |     | 25    | 50  | ns    |  |
| t <sub>HZH</sub>                   | CS Low to Control Output High from<br>Hi-Z High | Figures 9, 12<br>R2 = 750Ω, S1 open                                 |      | 50  | 80  |     | 50    | 80  | ns    |  |
| t <sub>HHZ</sub>                   | CS High to Control Output Hi-Z High from High   | $C_L = 15 pF,$<br>Figures 9, 12<br>R2 = 750 $\Omega$ , S1 open      |      | 40  | 75  |     | 40    | 75  | ns    |  |
| t <sub>HZL</sub>                   | CS Low to Control Output Low from<br>Hi-Z High  | Figure 12,<br>S1, S2 open                                           |      | 45  | 75  |     | 45    | 75  | ns    |  |
| t <sub>LHZ</sub>                   | CS High to Control Output Hi-Z High from Low    | $C_L = 15 \text{ pF},$<br>Figure 12,<br>R2 = 750 $\Omega$ , S1 open |      | 50  | 80  |     | 50    | 80  | ns    |  |

**Switching Characteristics: DP8409-2**  $V_{CC} = 5.0V \pm 5\%$ , 0°C  $\leq T_A \leq 70$ °C unless otherwise noted (Notes 2, 4, 5). The output load capacitance is typical for 4 banks of 22 DRAMs each or 88 DRAMs including trace capacitance. These values are: Q0-Q8,  $C_L = 500$  pF;  $\overline{RASO}$ -RAS3,  $C_L = 150$  pF;  $\overline{WE}$ ,  $C_L = 500$  pF;  $\overline{CAS}$ ,  $C_L = 600$  pF, unless otherwise noted. See Figure 11 for test load. Switches S1 and S2 are closed unless otherwise noted, and R1 and R2 are 4.7k $\Omega$  unless otherwise noted. Maximum propagation delays are specified with all outputs switching.

| 0                 | Assess Perspector                       | Opendikland    | 8   | 3409 - | 2   |     |     |     |       |
|-------------------|-----------------------------------------|----------------|-----|--------|-----|-----|-----|-----|-------|
| Symbol            | Access Parameter                        | Conditions     | Min | Тур    | Max | Min | Тур | Max | Units |
| tRICL             | RASIN to CAS Output Delay (Mode 5)      | Figure 8a      | 75  | 100    | 130 |     |     |     | ns    |
| t <sub>RICL</sub> | RASIN to CAS Output Delay (Mode 6)      | Figures 8a, 8b | 65  | 90     | 115 |     |     |     | ns    |
| tRICH             | RASIN to CAS Output Delay (Mode 5)      | Figure 8a      | 40  | 48     | 60  |     |     |     | ns    |
| <b>t</b> RICH     | RASIN to CAS Output Delay (Mode 6)      | Figures 8a, 8b | 50  | 63     | 80  |     |     |     | ns    |
| tRCDL             | RAS to CAS Output Delay (Mode 5)        | Figure 8a      |     | 75     | 100 |     |     |     | ns    |
| t <sub>RCDL</sub> | RAS to CAS Output Delay (Mode 6)        | Figures 8a, 8b |     | 65     | 85  |     |     |     | ns    |
| <b>t</b> RCDH     | RAS to CAS Output Delay (Mode 5)        | Figure 8a      |     | 27     | 40  |     |     |     | ns    |
| t <sub>RCDH</sub> | RAS to CAS Output Delay (Mode 6)        | Figure 8a      |     | 40     | 65  |     |     |     | ns    |
| t <sub>CCDH</sub> | CASIN to CAS Output Delay (Mode 6)      | Figure 8b      | 40  | 54     | 70  |     |     |     | ns    |
| t <sub>RAH</sub>  | Row Address Hold Time (Mode 5) (Note 7) | Figure 8a      | 20  |        |     |     |     |     | ns    |
|                   | · · · · · · · · · · · · · · · · · · ·   | ·              |     | •      |     |     | •   | •   | +     |

| Swite                 | ching Characteristics (Cont'd)                  | · · · · · · ·             |     |       |      |       |          |         |       |
|-----------------------|-------------------------------------------------|---------------------------|-----|-------|------|-------|----------|---------|-------|
| Symbol                | Access Parameter                                | Conditions                | 8   | 409 - | 2    |       |          | · · · · | Units |
| Jindoi                |                                                 |                           | Min | Тур   | Max  | Min   | Тур      | Max     |       |
| tRAH                  | Row Address Hold Time (Mode 6) (Note 7)         | Figures 8a, 8b            | 12  |       |      |       |          |         | ns    |
| t <sub>ASC</sub>      | Column Address Setup Time (Mode 5)              | Figure 8a                 | 3   |       |      |       |          |         | ns    |
| tASC                  | Column Address Setup Time (Mode 6)              | Figures 8a, 8b            | 3   |       |      |       |          |         | ns    |
| t <sub>RCV</sub>      | RASIN to Column Address Valid (Mode 5)          | Figure 8a                 |     | 80    | 105  |       |          |         | ns    |
| t <sub>RCV</sub>      | RASIN to Column Address Valid (Mode 6)          | Figures 8a, 8b            |     | 70    | 90   |       |          |         | ns    |
| t <sub>RPDL</sub>     | RASIN to RAS Delay                              | Figures 7a, 7b, 8a, 8b    | 20  | 27    | 35   |       |          |         | ns    |
| t <sub>RPDH</sub>     | RASIN to RAS Delay                              | Figures 7a, 7b, 8a, 8b    | 15  | 23    | 32   |       |          |         | ns    |
| TAPDL                 | Address Input to Output Low Delay               | Figures 7a, 7b, 8a, 8b    |     | 25    | 40   |       | 1.<br>   |         | ns    |
| tAPDH                 | Address Input to Output High Delay              | Figures 7a, 7b, 8a, 8b    |     | 25    | 40   |       |          |         | ns    |
| tSPDL                 | Address Strobe to Address Output Low            | Figures 7a, 7b            |     | 40    | 60   |       |          |         | ns    |
| tSPDH                 | Address Strobe to Address Output High           | Figures 7a, 7b            |     | 40    | 60   |       |          |         | ns    |
| tASA                  | Address Set-up Time to ADS                      | Figures 7a, 7b, 8a, 8b    | 15  |       |      |       |          |         | ns    |
| t <sub>AHA</sub>      | Address Hold Time from ADS                      | Figures 7a, 7b, 8a, 8b    | 15  |       |      |       |          |         | ns    |
| t <sub>ADS</sub>      | Address Strobe Pulse Width                      | Figures 7a, 7b, 8a, 8b    | 30  |       |      |       |          |         | ns    |
| twppL                 | WIN to WE Output Delay                          | Figure 7b                 | 15  | 25    | 30   |       |          |         | ns    |
| twpph                 | WIN to WE Output Delay                          | Figure 7b                 | 15  | 30    | 60   |       |          |         | ns    |
| tors                  | CASIN Set-up Time to RASIN High (Mode 6)        | Figure 8b                 | 35  |       |      |       |          |         | ns    |
| tCPDL                 | CASIN to CAS Delay (R/C low in Mode 4)          | Figure 7b                 | 32  | 41    | 58   | 1     |          |         | nis   |
| tсерн                 | CASIN to CAS Delay (R/C low in Mode 4)          | Figure 7b                 | 25  | 39    | 50   |       |          |         | ns    |
| tBCC                  | Column Select to Column Address Valid           | Figure 7a                 | 1.1 | 40    | 58   |       |          | 1       | ns    |
| t <sub>BCB</sub>      | Row Select to Row Address Valid                 | Figures 7a, 7b            |     | 40    | 58   | 1     |          |         | ns    |
| t <sub>RHA</sub>      | Row Address Held from Column Select             | Figure 7a                 | 10  | -     |      | 1     |          |         | ns    |
| t <sub>CCAS</sub>     | R/C Low to CAS Low (Mode 4 Auto CAS)            | Figure 7a                 |     | 55    | 75   |       |          |         | ns    |
| t <sub>DIF1</sub>     | Maximum (t <sub>RPDL</sub> – t <sub>RHA</sub> ) | See Mode 4<br>description |     |       | 13   |       |          |         | ns    |
| t <sub>DIF2</sub>     | Maximum (t <sub>RCC</sub> – t <sub>CPDL</sub> ) | See Mode 4<br>description |     |       | 13   |       |          |         | ns    |
|                       |                                                 |                           |     |       |      |       |          |         |       |
|                       | Refresh Parameter                               | T                         |     | 1     | 1    |       |          | 1       | T     |
| t <sub>RC</sub>       | Refresh Cycle Period                            | Figure 2                  | 100 | ļ     |      |       |          |         | ns    |
| t <sub>RASINL,H</sub> | Pulse Width of RASIN during Refresh             | Figure 2                  | 50  |       |      |       | <u> </u> |         | ns    |
|                       | RASIN to RAS Delay during Refresh               | Figures 2, 9              | 35  | 50    | . 70 |       |          |         | ns    |
| t <sub>RFPDH</sub>    | RASIN to RAS Delay during Refresh               | Figures 2, 9              | 30  | 40    | 55   |       |          |         | ns    |
| t <sub>RFLCT</sub>    | RFSH Low to Counter Address Valid               | CS = X, Figures 2,3,4     |     | 47    | 60   |       | <u> </u> |         | ns    |
| tRFHRV                | RFSH High to Row Address Valid                  | Figures 2, 3              |     | 45    | 60   |       |          |         | ns    |
| t <sub>ROHNC</sub>    | RAS High to New Count Valid                     | Figures 2, 4              |     | 30    | 55   |       |          |         | ns    |
| tRLEOC                | RASIN Low to End-of-Count Low                   | $C_L = 50 pF$ , Figure 2  |     |       | 80   |       |          |         | ns    |
| tRHEOC                | RASIN High to End-of-Count High                 | $C_L = 50 pF$ , Figure 2  |     |       | 80   |       |          |         | ns    |
| tRGEOB                | RGCK Low to End-of-Burst Low                    | $C_L = 50 pF$ , Figure 4  | · . |       | 95   | 1.1.1 |          | 1.5     | ns    |
| t <sub>мсеов</sub>    | Mode Change to End-of-Burst High                | $C_L = 50 pF$ , Figure 4  |     |       | 75   |       |          |         | ns    |
| t <sub>RST</sub>      | Counter Reset Pulse Width                       | Figure 2                  | 70  |       |      |       |          |         | ns    |
| t <sub>CTL</sub>      | RF I/O Low to Counter Outputs All Low           | Figure 2                  |     |       | 100  |       |          |         | ns    |

# Switching Characteristics (Cont'd)

|                      | Access Parameter                                | Conditions                                                     | 8   | 409 - | 2   |     |     |     |       |
|----------------------|-------------------------------------------------|----------------------------------------------------------------|-----|-------|-----|-----|-----|-----|-------|
| Symbol               | Access Parameter                                | Conditions                                                     | Min | Тур   | Max | Min | Тур | Max | Units |
| t <sub>RFCKL,H</sub> | Minimum Pulse Width of RFCK                     | Figure 9                                                       | 100 |       |     |     |     |     | ns    |
| T                    | Period of RAS Generator Clock                   | Figure 3                                                       | 100 |       |     |     | 199 |     | ns    |
| t <sub>RGCKL</sub>   | Minimum Pulse Width Low of RGCK                 | Figure 3                                                       | 35  |       |     |     |     |     | ns    |
| t <sub>RGCKH</sub>   | Minimum Pulse Width High of RGCK                | Figure 3                                                       | 35  |       |     |     |     |     | ns    |
| tFRQL                | RFCK Low to Forced RFRQ Low                     | C <sub>L</sub> = 50pF, Figure 3                                |     | 20    | 30  |     |     |     | ns    |
| t <sub>FRQH</sub>    | RGCK Low to Forced RFRQ High                    | $C_L = 50 pF$ , Figure 3                                       |     | 50    | 75  |     | 1   |     | ns    |
| t <sub>RGRL</sub>    | RGCK Low to RAS Low                             | Figure 3                                                       | 50  | 65    | 95  |     |     |     | ns    |
| t <sub>RGRH</sub>    | RGCK Low to RAS High                            | Figure 3                                                       | 40  | 60    | 85  |     |     | 1   | ns    |
| tRQHRF               | RFSH Hold Time from RFSH RQST (RF I/O)          | Figure 3                                                       | 2T  |       |     |     |     |     | ns    |
| t <sub>RFRH</sub>    | RFSH High to RAS High (ending forced RFSH)      | See Mode 1 Descrip.                                            | 55  | 80    | 110 |     |     |     | ns    |
| tRFSRG               | RFSH Low Set-up to RGCK Low (Mode 1)            | See Mode 1 Descrip.                                            | 35  |       |     |     |     |     | ns    |
| t <sub>CSCT</sub>    | CS High to RFSH Counter Valid                   | Figure 9                                                       |     | 55    | 70  |     |     |     | ns    |
| tCSRL                | CS Low to Access RASIN Low                      | See Mode 5 Descrip.                                            | 10  |       |     |     |     |     | ns    |
| t <sub>ZH</sub>      | CS Low to Address Output High from Hi-Z         | Figures 9, 12<br>R1 = 3.5k, R2 = 1.5k                          |     | 35    | 60  |     |     |     | ns    |
| t <sub>HZ</sub>      | CS High to Address Output Hi-Z from High        | $C_L = 15 pF,$<br>Figures 9, 12<br>R2 = 1k, S1 open            | -   | 20    | 40  |     |     |     | ns    |
| t <sub>ZL</sub>      | CS Low to Address Output Low from Hi-Z          | Figures 9, 12<br>R1 = 3.5k, R2 = 1.5k                          |     | 35    | 60  |     |     |     | ns    |
| t <sub>LZ</sub>      | CS High to Address Output Hi-Z from Low         | C <sub>L</sub> = 15pF,<br>Figures 9, 12<br>R1 = 1k, S2 open    |     | 25    | 50  |     |     |     | ns    |
| t <sub>HZH</sub>     | CS Low to Control Output High from<br>Hi-Z High | Figures 9, 12<br>R2 = $750\Omega$ , S1 open                    |     | 50    | 80  |     |     |     | ns    |
| t <sub>HHZ</sub>     | CS High to Control Output Hi-Z High from High   | $C_L = 15 pF,$<br>Figures 9, 12<br>R2 = 750 $\Omega$ , S1 open |     | 40    | 75  |     |     |     | ns    |
| t <sub>HZL</sub>     | CS Low to Control Output Low from<br>Hi-Z High  | Figure 12,<br>S1, S2 open                                      |     | 45    | 75  |     |     | -   | ns    |
| t <sub>LHZ</sub>     | CS High to Control Output Hi-Z High from Low    | $C_L = 15 pF,$<br>Figure 12,<br>R2 = 750 $\Omega$ , S1 open    |     | 50    | 80  |     |     |     | ns    |

# Input Capacitance T<sub>A</sub> = 25°C (Notes 2, 6)

| Symbol          | Parameter                          | Conditions | Min  | Тур | Max | Units |
|-----------------|------------------------------------|------------|------|-----|-----|-------|
| C <sub>IN</sub> | Input Capacitance ADS, R/C         |            |      | 8   |     | pF    |
| CIN             | Input Capacitance All Other Inputs |            | 1.11 | 5   |     | pF    |

Note 1: "Absolute Maximum Ratings" are the values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: All typical values are for  $T_A = 25^{\circ}C$  and  $V_{CC} = 5.0V$ .

Note 3: This test is provided as a monitor of Driver output source and sink current capability. Caution should be exercised in testing this parameter. In testing these parameters, a  $15\Omega$  resistor should be placed in series with each output under test. One output should be tested at a time and test time should not exceed 1 second.

Note 4: Input pulse 0V to 3.0V,  $t_B = t_F = 2.5$  ns, f = 2.5 MHz,  $t_{PW} = 200$  ns. Input reference point on AC measurements is 1.5V. Output reference points are 2.7V for High and 0.8V for Low.

Note 5: The load capacitance on RF I/O should not exceed 50 pF.

Note 6: Applies to all DP8409 versions unless otherwise specified.

Note 7: The DP8409-2 device can only be used with memory devices that meet the tRAH specification indicated.

# **Applications**

If external control is preferred, the DP8409 may be used in Mode 0 or 4, as in Figure 6.

If basic auto access and refresh are required, then in cases where the user requires the minimum of external complexity, Modes 1 and 5 are ideal, as shown in Figure 13a. The DP843X2 is used to provide proper arbitration between memory access and refresh. This chip supplies all the necessary control signals to the processor as well as the DP8409. Furthermore, two separate CAS outputs are also included for systems using byte-writing. The refresh clock RFCK may be divided down from either RGCK using an IC counter such as the DM74LS393 or better still, the DP84300 Programmable Refresh Timer. The DP84300 can provide RFCK periods ranging from 15.4 µs to 15.6 µs based on the input clock of 2 to 10 MHz. Figure 13b shows the general timing diagram for interfacing the DP8409 to different microprocessors using the interface controller DP843X2.

If the system is complex, requiring automatic access and refresh, burst refresh, and all-banks auto-write, then more circuitry is required to select the mode. This may be accomplished by utilizing a PAL. The PAL has two functions. One as an address comparator, so that when the desired port address occurs (programmed in the PAL). the comparator gates the data into a latch, where it is connected to the mode pins of the DP8409. Hence the mode of the DP8409 can be changed as desired with one PAL chip merely by addressing the PAL location, and then outputting data to the mode-control pins. In this manner, all the automatic modes may be selected, assigning R/C as RFCK always, and CASIN as RGCK always. The output from RF I/O may be used as End-of-Count to an interrupt, or Refresh Request to HOLD or BUS REQUEST. A complex system may use Modes 5 and 1 for automatic access and refresh. Modes 3a and 7 for system initialization, and Mode 2 (auto-burst refresh) before and after DMA.



FIGURE 11. Output Load Circuit



FIGURE 12. Waveform



Microprocessor and Memory



FIGURE 13b. DP8409 Auto Refresh



# PRELIMINARY

# National Semiconductor

# **DP8460 Data Separator**

# **General Description**

The DP8460 Data Separator is designed for application in disk drive memory systems, and depending on system reguirements, may be located either in the drive or in the controller. It receives digital pulses from a pulse detector circuit (such as the DP8464 Disk Pulse Detector), if the DP8460 is situated in the drive, or from the Floppy Extension Interface if it is situated in the controller. After locking on to the frequency of these input pulses, it separates them into synchronized data and clock signals. If the input pulses are MFM encoded data, the data is made available as decoded NRZ data to be deserialized directly by a controller (such as the DP8466 Disk Data Controller). If a run-length-limited code is used, the synchronized data output is available to allow external circuitry to perform the data decoding function. All of the digital input and output signals are TTL compatible and only a single +5V supply is required. The chip is housed in a standard narrow 24-pin dual-in-line package (DIP) and is fabricated using Advanced Schottky bipolar analog and digital circuitry. This high speed I.C. process allows the chip to work with data rates up to 25Mbit/sec. There are three versions of the chip, each having a different decode window error specification. All three versions (-2, -3, -4) will operate from 2 to 25Mbit/sec, with respectively increasing window errors, as specified in the Electrical Characteristics Table.

The DP8460 features a phase-lock-loop (PLL) consisting of a pulse gate, phase comparator, charge pump, buffering amplifier, and voltage-controlled-oscillator (VCO). Pins are provided for the user to select the values of the external filtering components required for the pulse gate and amplifier, the frequency setting components required for the VCO, and two current setting resistors for the charge pump. The DP8460 has been designed to lock on to the incoming preamble data pattern within the first two bytes, using a high rate of charge pump current. Once lock-on has been achieved, the charge pump switches to a lower rate (both rates being determined by the external resistors) to maintain stability for the remainder of the read operation. At this time the READ CLOCK output switches, without glitching, from half the 2f-CLOCK frequency to half the VCO CLOCK frequency. After lock-on, with soft sectored disks, the MISS-ING CLOCK DETECTED output indicates when a missing clock in an address mark field occurs so the controller can align byte boundaries to begin deserialization of the incoming data.

## **Features**

- Operates at data rates up to 25Mbit/sec
- Separates MFM data into read clock and serial NRZ data
- 4 byte preamble-lock indication capability
- Preamble recognition of MFM encoded "0"s or "1"s
- User-determined PLL loop filter network
- PLL charge pump has two user-determined tracking rates
- External control of track rate switchover
- No glitch on READ CLOCK at switchover
- Synchronized data provided as an output (for RLL codes)
- ORed phase comparator outputs for monitoring bit-shift
- Missing clock detected for soft sectored disks
- Less than 1/2W power consumption
- Standard narrow 24-pin DIP
- Single +5V supply





#### **PIN DEFINITIONS:**

Power Supply 24 Vcc +5V ±5%

12 Ground

#### TTL Level Logic Inputs

16 READ GATE: This is an active high input signal that sets the DP8460 Data Separator into the Read Mode.

17 DELAY DISABLE: This input determines the delay from READ GATE going high to the time the DP8460 enters the Read Mode. If DELAY DISABLE is set high, this delay is within one cycle of the 2f-CLOCK signal. If DELAY DISABLE is set low, the delay is thirty two cycles of the 2f-CLOCK, as shown in *Figure 1*.

18 SET PLL LOCK: This input allows the user to determine when the on-chip PLL will go into the low track rate. A high level at this input results in the PLL being in the high track rate. If this input is connected to the LOCK DETECTED output, the PLL will go into the low track rate mode immediately after lock is detected.

10 ZEROES/ONES PREAMBLE: A high level on this input enables the circuit to recognize an All Zeros data preamble. A low level results in the recognition of an All Ones data preamble.

20 ENCODED DATA: This input is connected to the output of the head amplifier/pulse-detecting network located in the disk drive. Each positive edge of the ENCODED DATA waveform identifies a change of flux on the disk. In the case of MFM encoded data, the input will be raw MFM.

21 2f-CLOCK: This is a system clock input, which is either a signal generated from the servo track (for systems utilizing servo tracks), or a signal buffered from a crystal.

TTL Level Logic Outputs

8 VCO CLOCK: This is the output of the on-chip VCO, transmitted from an Advanced Schottky-TTL buffer. It is synchronized to the MFM data output and, if needed, it can be used as the 2f-CLOCK for encoding MFM when writing to the disk.

15 LOCK DETECTED: This output goes active low only after both PLL Lock has occurred and the preamble pattern has been recognized. It remains low until READ GATE goes inactive. 14 NRZ READ DATA: This is the NRZ decoded data output, whose leading edges coincide with the trailing edge of READ CLOCK.

TU/F/5182-2

13 SYNCHRONIZED DATA: This output is the same encoded data that is input to the chip, but is synchronous with the negative edge of the VCO CLOCK.

11 MISSING CLOCK DETECTED: When a missing clock is detected, this output will be a single pulse (of width equal to one cycle of READ CLOCK) occurring as shown in *Figure 2*.

19 READ CLOCK: This is half VCO CLOCK frequency during read mode after PLL Lock; it is half 2f-CLOCK frequency at all other times. A deglitcher is utilized to ensure that no short clock periods occur during either switchover.

9 PHASE COMP TEST: This output is the logical "OR" of the Phase Comparator outputs, and may be used for the testing of the disk media.

#### Analog Signals

23, 22, PG1, PG3: The external capacitors and resistor of the Pulse Gate filter are connected to these pins.

1 PG2: This is the Pulse Gate current supply.

3 IRSET: The current into the rate set pin ( $V_{BE}/R_{Rate}$ ) is half the charge pump output current for the slow tracking rate.

2 IBSET: The current into the boost set pin ( $V_{BE}/R_{Boost}$ ) is half the amount by which the charge pump current is increased for the high tracking rate. ( $I_{HIRATE} = I_{RATE}$  Set +  $I_{BOOST}$  Set).

4 CPOUT: CHARGE PUMP OUT/BUFFER AMP IN is available for connection of external filter components, for the phase-lock-loop. In addition to being the charge pump output node, this pin is also the noninverting input to the opamp of the Buffer Amplifier.

7 RVCO: The current into this pin determines the operating currents within the VCO.

5, 6 VCO C1, C2: An external capacitor connected across these pins sets the nominal VCO frequency.

# Absolute Maximum Ratings

| Supply Voltage                           | 7V             |
|------------------------------------------|----------------|
| TTL Inputs                               | 7V             |
| Output Voltages                          | 7V             |
| Input Current (CPOUT, IRSET, IBSET, RVCC | D) 2mA         |
| Storage Temperature                      | -65°C to 150°C |

# **Operating Conditions**

| Symbol        | Parameter                                            | Conditions                      | Min   | Тур  | Max           | Units    |
|---------------|------------------------------------------------------|---------------------------------|-------|------|---------------|----------|
| Vcc           | Supply Voltage                                       |                                 | 4.75  | 5.00 | 5.25          | v        |
| TA            | Ambient Temperature                                  |                                 | 0     | 25   | 70            | °C       |
| ЮН            | High Logic Level Output Current                      | V <sub>CO</sub> Clock<br>Others |       |      | -2000<br>-400 | μΑ       |
| IOL           | Low Logic Level Output Current                       | V <sub>CO</sub> Clock<br>Others |       |      | 20<br>8       | mA       |
| <b>f</b> DATA | Input Data Rate                                      |                                 | 2.0   |      | 25            | Mbit/sec |
| twck          | Width of 2f-CLOCK, High or Low                       |                                 | 10    |      |               | ns       |
| twpD          | Width of ENCODED DATA Pulse,<br>High or Low (Note 2) |                                 | 0.25t |      |               | ns       |
| VIH           | High Logic Level Input Voltage                       |                                 | 2     |      |               | V        |
| VIL           | Low Logic Level Input Voltage                        |                                 |       |      | 0.8           | <u>v</u> |

# DC Electrical Characteristics Over Recommended Operating Temperature Range

| Symbol          | Parameter                  | Conditions                                                                                                        | Min                 | Тур                                                              | Max          | Units |
|-----------------|----------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|--------------|-------|
| VIC             | Input Clamp Voltage        | V <sub>CC</sub> = Min., I <sub>I</sub> = -18mA                                                                    |                     |                                                                  | -1.5         | v     |
| VOH             | High Level Output Voltage  | V <sub>CC</sub> = Min., I <sub>OH</sub> = Max.                                                                    | V <sub>CC</sub> -2V | V <sub>CC</sub> -1.6V                                            |              | v     |
| V <sub>OL</sub> | Low Level Output Voltage   | V <sub>CC</sub> = Min., I <sub>OL</sub> = Max.                                                                    |                     |                                                                  | 0.5          | v     |
| Iн              | High Level Input Current   | V <sub>CC</sub> = Max., V <sub>I</sub> = 2.7V                                                                     |                     |                                                                  | 20           | μA    |
| I <sub>IL</sub> | Low Level Input Current    | V <sub>CC</sub> = Max., V <sub>I</sub> = 0.4V                                                                     |                     |                                                                  | -200         | μΑ    |
| ю               | Output Drive Current       | V <sub>CC</sub> = Max., V <sub>O</sub> = 2.125V <sup>1</sup>                                                      | -30                 |                                                                  | -110         | mA    |
| ICC             | Supply Current             | V <sub>CC</sub> = Max.                                                                                            |                     | · .                                                              | 100          | mA    |
| OUT             | Charge Pump Output Current | I <sub>RSET</sub> = V <sub>BE</sub> /R <sub>RATE</sub><br>I <sub>BSET</sub> = V <sub>BE</sub> /R <sub>BOOST</sub> | -10%<br>-10%        | 2×I <sub>RSET</sub><br>2×(I <sub>RSET</sub> +I <sub>BSET</sub> ) | +10%<br>+10% | mA    |

1. This value has been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS.

2. t is defined as the period of the encoded data

AC Electrical Characteristics Over Recommended V<sub>CC</sub> and Operating Temperature Range.

| Symbol                                | Parameter                                                                                                        | Min               | Тур                    | Max                           | Units                                                                                                           |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------|
| t <sub>READ</sub>                     | Positive READ CLOCK transitions from READ GATE set active<br>until PLL Lock sequence begins (DELAY DISABLE low)  |                   | 16                     | 17                            |                                                                                                                 |
| tREAD                                 | Positive READ CLOCK transitions from READ GATE set active<br>until PLL Lock sequence begins (DELAY DISABLE high) |                   | 1                      | 1                             | <del></del>                                                                                                     |
| tDECODE NRZ                           | Number of READ CLOCK cycles required to output<br>each decoded MFM data bit <sup>4</sup>                         | -                 | 2                      | 3                             | T-clock                                                                                                         |
| TRANSMIT MFM                          | Positive READ CLOCK transitions required to transmit<br>input MFM to output                                      | 1                 | 2                      | 3                             |                                                                                                                 |
|                                       | Number of READ CLOCK cycles after READ GATE set low to read operation abort                                      |                   |                        | 2                             | T-clock                                                                                                         |
| twindow                               | Variance of center of decode window from nominal <sup>7</sup> DP8460-2<br>DP8460-3<br>DP8460-4                   |                   |                        | 2+0.6%τ<br>3+0.8%τ<br>4+1.0%τ | ns                                                                                                              |
| φLINEARITY                            | Phase range for charge pump output linearity <sup>2</sup>                                                        | -π                |                        | +π                            | Radians                                                                                                         |
| K <sub>1</sub>                        | Phase Comparator — Charge Pump gain constant <sup>5</sup>                                                        |                   | $\frac{V_{BE}}{\pi R}$ |                               | Amps/rad                                                                                                        |
| VCONTROL                              | Charge pump output voltage swing from nominal                                                                    |                   | ±100                   |                               | mV                                                                                                              |
| K <sub>VCO</sub> (=A×K <sub>2</sub> ) | VCO gain constant ( $\omega_{VCO} = VCO$ center frequency in rad/s) <sup>6</sup>                                 | 1.4ω <sub>C</sub> | 1.6ω <sub>C</sub>      | 1.8ω <sub>C</sub>             | rad/sec. V                                                                                                      |
|                                       |                                                                                                                  |                   | VBE                    | VBE                           | 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - |
| fvco                                  | VCO center frequency variation over temperature and $V_{\mbox{CC}}$                                              | -5                |                        | +5                            | %                                                                                                               |
| MAX VCO                               | VCO maximum frequency                                                                                            | 70                |                        |                               | MHz                                                                                                             |
| tHOLD                                 | Time READ CLOCK is held low during changeover after lock detection has occurred <sup>3</sup>                     |                   |                        | 11/2                          | T-clock                                                                                                         |
| <sup>t</sup> MFMSKEW                  | Output skew between VCO clock and Synchronized Data                                                              |                   |                        |                               | ns                                                                                                              |
| <sup>t</sup> NRZSKEW                  | Output skew between READ CLOCK, NRZ READ                                                                         |                   |                        |                               | ns                                                                                                              |

(All Parts unless stated otherwise)

(t<sub>R</sub> = t<sub>F</sub> = 2.0ns, V<sub>IH</sub> = 3.0V, V<sub>IL</sub> = 0V)

1. A sample calculation of frequency variation vs. control voltage:  $V_{IN} = \pm 0.2V$ ;

 $K_{VCO} = \frac{\omega_{OUT}}{V_{IN}} = \frac{0.4 \,\omega_C}{0.2V} = \frac{2.0 \,\omega_C}{V}$ 

(rad/sec) (volt)

2.  $-\pi$  to  $+\pi$  with respect to 2f VCO CLOCK

.

3. T-clock is defined as the time required for one period of the READ CLOCK to occur.

4. This number remains fixed after PLL Lock occurs.

5. With respect to VCO CLOCK; IPUMP OUT = 2 ISET

$$I_{SET} = \frac{V_{BE}}{R_{SET}}$$

6. Although specified as the VCO gain constant, this is the gain from the Buffer Amplifier input to the VCO output.

7. au is defined as the period of the incoming data stream

# External Component Selection (All Parts)

| Symbol            | Component                               | Min  | Тур | Max  | Unit |
|-------------------|-----------------------------------------|------|-----|------|------|
| Rvco              | VCO Frequency Setting Resistor          | 990  |     | 1010 | Ω    |
| Cvco              | VCO Frequency Setting Capacitor         | 15   |     |      | pF   |
| R <sub>LF</sub>   | Loop Filter Resistor                    | TBD  |     | TBD  | Ω    |
| C <sub>LF1</sub>  | Loop Filter Capacitor 1                 | 20   |     | TBD  | pF   |
| C <sub>LF2</sub>  | Loop Filter Capacitor 2                 | 20   |     | TBD  | pF   |
| R <sub>RATE</sub> | Charge Pump IRATE Set Resistor          | 1.2  |     | 6.5  | kΩ   |
| RBOOST            | Charge Pump (High Rate) IBOOST Resistor | 0.4  |     | 80   | kΩ   |
| R <sub>PG2</sub>  | Delay Time Setting Resistor             | 0    |     | 150  | kΩ   |
| R <sub>PG1</sub>  | Pulse Gate Resistor                     | TBD  |     | TBD  | kΩ   |
| C <sub>PG1</sub>  | Pulse Gate Capacitor C1                 | 20   |     | TBD  | pF   |
| C <sub>PG2</sub>  | Pulse Gate Capacitor C2                 | 20   |     | TBD  | pF   |
| CR                | IRATE Bypass Capacitor                  | 1000 |     |      | pF   |
| CB                | IBOOST Bypass Capacitor                 | 1000 |     |      | pF   |



Cp, Dp = preamble clock and preamble data bits respectively.

L = Number of 2f-clock cycles required for VCO to lock (typically ≈ 20 2f-clock cycles), but determined by external component values

At 32 + L, VCO has just locked.

At 64 + L, circuit has confirmed lock (has been in lock for 16 MFM clock bits). This sequence shows the MFM preamble pattern.

FIGURE 1. Lock-on Sequence Waveform Diagram

377

TL/F/5182-3

PREAMBLE FIELD-ADDRESS MARK BYTE AT NEXT FIELD HEXADECIMAL DATA A(H) 1(H) EQUIVALENT DATA BITS 1 0 1 0 0 0 Ô. ۱ 1 1 1 C١ D١ C2 D2 a D3 64 D4 C5 05 CS D6 C7 D7 C8 D8 C1 D1 C2 02 C3 83 n ENCODED DATA INPUT (MFM) ĭ 21-CLOCK VCO CLOCK MISSING CLOCK SYNCHROWIZED D1 D3 C7 03 C6 01 02 NRZ READ D3 NOTE 2 D١ 02 03 61 DAT NOTE 1-MISSING CLOCK DETECTED

TL/F/5182-4

• READ CLOCK and NRZ READ DATA may be delayed by one VCO clock period depending on the phase of the internal clock at activation of READ GATE input.

MISSING CLOCK DETECTED is one READ CLOCK period ahead of the chip issuing D8 on the NRZ READ DATA output when READ CLOCK is delayed by one VCO clock period
MISSING CLOCK DETECTED is synchronous with the chip issuing D8 on the NRZ READ DATA Output when READ CLOCK is not delayed

FIGURE 2. Missing Clock Detection Waveform Diagram



\* READ CLOCK and NRZ READ DATA may be delayed by one VCO clock period with respect to Synchronized Data depending on the phase of the internal clock at activation of READ GATE input.

FIGURE 3. Locked-on Waveform Diagram





### **CIRCUIT OPERATION**

When the READ GATE input goes high, the DP8460 Data Separator enters the read mode after a period determined by the state of the DELAY DISABLE pin. This may be either one or thirty two 2f-CLOCK cycles. Referring to Figure 1, once in the read mode, the phase-locked-loop reference signal is switched from 2f-CLOCK input to the ENCODED DATA input. The PLL, initially in the high-tracking rate mode, then attempts to lock onto the incoming encoded data stream. By careful selection of the loop filter components, this can be within 2 bytes. Preamble pattern recognition then can begin. As soon as two bytes of the selected preamble are detected, (the selection is determined by the ZE-ROES/ONES PREAMBLE pin) the LOCK DETECTED output goes low. In a typical MFM disk drive application, the LOCK DETECTED output is directly connected to the SET PLL LOCK input. With this connection, track rate selection, clock output switchover, and data output enabling will occur after four consecutive preamble bytes have been fed into the chip, from the time the read mode began.

A low level on the <u>SET PLL LOCK</u> causes the PLL Charge Pump to switch from the high to low tracking rate. At the same time the source of the READ CLOCK signal is switched from half the frequency of the 2f-CLOCK to half the VCO clock. The MFM decoder also becomes enabled and begins to output decoded NRZ data. If the preamble is being decoded, and it is a zeroes data preamble, the NRZ READ DATA output will remain low until the end of the preamble. It will then output NRZ data some 2f-CLOCK periods after the preamble field has ended, as shown in *Figures 2* and *3*.

Figure 4 shows the sequence when READ GATE goes low, signifying the end of a read operation. The PLL reference signal is switched back to half the 2f-CLOCK and the LOCK DETECTED output (and therefore the SET PLL LOCK input) goes high. The PLL then returns to the high tracking rate, and the output signals return to their initial conditions.

### **CIRCUIT DESCRIPTION**

1. Read Enable and Delay: If the DELAY DISABLE input is connected low, then thirty two 2f-CLOCK cycles after READ GATE goes active, the DP8460 will go into the read mode. If the DELAY DISABLE input is connected high, the chip will go into the read mode one 2f-CLOCK cycle after READ GATE goes active. This feature allows the user to choose the time at which the PLL Lock Sequence begins and thus accommodates systems with short preambles.

2. Pulse Gate, including Input Multiplexer and Data Synchronizer: The Input Multiplexer selects the input to the phase-lock-loop. While the chip is in the bypassed mode, the PLL is locked on half the 2f-CLOCK frequency, but in the read mode, the Input Multiplexer switches to the ENCODED DATA signal. The VCO CLOCK then begins to synchronize with the ENCODED DATA signal. The Pulse Gate allows a reference signal from the VCO into the Phase Comparator only when a ENCODED DATA bit is valid. The Pulse Gate utilizes a scheme which delays the incoming data by one-half the period of the 2f-CLOCK. This optimizes the position of the decode window and allows input jitter up to ± half the 2f-CLOCK period, assuming no error can be determined from the specification in the Electrical Characteristics Table.

3. Phase Comparator: The Phase Comparator receives its inputs from the Pulse Gate, and is edge-triggered from these inputs to provide charge-up and charge-down outputs.

4. Charge Pump: The high speed charge pump consists of a switchable constant current source and sink. The charge pump constant current is set by connecting external resistors to Vcc from the charge current rate set (IRSET) and current boost set (IBSET) pins. Before lock is indicated, the PLL is in the fast tracking rate and both resistors determine the current. In the slow tracking rate after lock-on, only the IRSET resistor determines the charge pump current. The output of the charge pump feeds into external filter components and the Buffer Amplifier.

5. Buffer Amplifier: The input of the Buffer Amplifier is internally connected to the charge pump's constant current source/sink output as well as the external Loop Filter components. The Buffer Amplifier is configured as a high input impedance amplifier which allows for the connection of external PLL filter components to the Charge Pump output pin CPOUT. The output of the Buffer Amplifier is internally connected to the VCO control input.

6. VCO: The Voltage-Controlled-Oscillator requires a resistor from the RVCO pin to ground and a capacitor between pins C1 and C2, to set the center frequency. The VCO frequency can be varied from nominal by approximately  $\pm 20\%$ , as determined by its control input voltage.

7. PLL Lock-on/Preamble Pattern Detector: To recognize preamble, the preamble pattern from the disk must consist exclusively of either data bit zeroes (encoded into ...10.. MFM clock pulses) when the ZEROES/ONES PREAMBLE pin is set high, or data bit ones (encoded into ...01.. MFM clock pulses) when set low. The preamble pattern must be long enough to allow the PLL to lock, and subsequently for the Preamble Pattern Detector circuit to detect two complete bytes.

Any deviation from the above-mentioned one-zero pattern at any time before PLL Lock is detected will reset the PLL Lock Detector. The lock detection procedure will then start again.

8. MFM Decoder: The MFM Decoder receives synchronized MFM data from the Pulse Gate and converts it to NRZ READ DATA. For run-length-limited codes the MFM Decoder and Missing Clock Detector will not be used.

9. Missing Clock Detector: This block is only required for soft-sectored drives, and is used to detect a missing clock violation of the MFM pattern. The missing clock is inserted when writing to soft-sectored disks to indicate the location of the Address Mark in both the ID and the Data fields of each sector. Once PLL Lock has been indicated, the Missing Clock Detector circuit is enabled. MISSING CLOCK DE-TECTED will go active only if the incoming data pattern contains one suppressed clock bit framed by two adjacent clock bits. The output signal goes high for one cycle of READ CLOCK. 10. Clock Multiplexer and Deglitcher: When the SET PLL LOCK input changes state this circuit switches the source of the READ CLOCK signal between the half 2f-CLOCK frequency and the half VCO CLOCK frequency. A deglitcher circuit is utilized to ensure that no short clock periods occur during either switchover.

### **BIT-JITTER TOLERANCE**

The three options of the DP8460, the -4, -3 and -2 offer decreasing window errors (respectively) so that the parts may be selected for different data rates (up to 25Mbit/sec). The -4 part will be used in most low data rate applications. As an example, at the 5Mbit/sec data rate of most 51½ inch drives, T = 200ns so that from the Electrical Characteristics Table,  $t_{WINDOW} = (4 + (1\% \text{ of } 200ns))$  or 6ns. The chip therefore contributes up to 6ns of window error, out of the total allowable error of 50ns (half the 2f-clock period of 100ns). This allows the disk drive to have a margin of 44ns of jitter on the transition position before an error will occur.

### **ANALOG CONNECTIONS TO THE DP8460**

External passive components are required for the Pulse Gate, Charge Pump, Loop Filter and VCO as shown in Figure 5. The information provided here is for guidelines only. The user should select values according to his own system requirements. Phase-Locked Loops are complex circuits that require detailed knowledge of the specific system. Factors such as loop gain, stability, response to change of signal, lock-on time, etc are all determined by the external components. In many disk systems these factors are critical, and National Semiconductor recommends the designer be knowledgeable of phase-locked-loops, or seek the advice of an expert. Inaccurate design will probably result in excessive disk error rates. The phase-locked-loop in the DP8460 has many advantages over all but the most sophisticated discrete designs, and if the component values are selected correctly, it will offer significant performance advantages. This should result in a reduction of disk error rates over equivalent discrete designs.



FIGURE 5. Phase-Locked-Loop Section
#### **Pulse Gate**

There are four external components connected to the Pulse Gate as shown in *Figure 6* with the associated internal components. The values of R<sub>PG1</sub>, R<sub>PG2</sub>, C<sub>PG1</sub>, and C<sub>PG2</sub> are dependent on the data rate. R<sub>PG1</sub> is proportional to the data rate, while R<sub>PG2</sub>, C<sub>PG1</sub> and C<sub>PG2</sub> are inversely proportional. Table I shows component values for the data rates given. For other data rates, use the equations R<sub>PG1</sub> = (TBD × f<sub>VC0</sub>) kΩ, R<sub>PG2</sub> = ((TDB / f<sub>VC0</sub>) – 0.89) kΩ, C<sub>PG1</sub> = (TBD / f<sub>VC0</sub>) pF and C<sub>PG2</sub> = (TBD / f<sub>VC0</sub>) pF, where f<sub>VC0</sub> is the VCO frequency in MHz. As an example, at 5Mbits/sec data rate, f<sub>VC0</sub> = 10 MHz. This produces R<sub>PG1</sub> = ... kΩ, R<sub>PG2</sub> = ... kΩ, C<sub>PG1</sub> = ... pF. Components with 5% tolerance will suffice.

| Data Rate  | R <sub>PG2</sub> | R <sub>PG1</sub> | C <sub>PG1</sub> | C <sub>PG2</sub> |
|------------|------------------|------------------|------------------|------------------|
| 2Mbit/sec  | 16kΩ             |                  |                  |                  |
| 5Mbit/sec  | 4.7kΩ            |                  |                  |                  |
| 10Mbit/sec | 1.9kΩ            |                  |                  |                  |
| 15Mbit/sec | 750Ω             |                  |                  |                  |
| 20Mbit/sec | 300Ω             |                  |                  |                  |
| 25Mbit/sec | 0                |                  |                  |                  |

**TABLE I. Pulse Gate Component Selection Chart** 

#### Charge Pump

Resistors R<sub>RATE</sub> and R<sub>BOOST</sub> determine the charge pump current. The Charge Pump bidirectional output current is approximately (within ±10%) twice the input current. In the high tracking rate with SET PLL LOCK high, the input current is I<sub>BSET</sub> + I<sub>RSET</sub>, ie, the sum of the currents through R<sub>BOOST</sub> and R<sub>RATE</sub> from Vcc. In the low tracking rate, with SET PLL LOCK low, this input current is I<sub>RSET</sub> only.

A recommended approach would be to select R<sub>BATE</sub> first. The External Component Limits table allows RRATE to be 1.2k $\Omega$  to 6.5k $\Omega$ , so for simplicity select R<sub>RATE</sub> = 3.3k $\Omega$ . A typical loop gain change of 4:1 for high to low tracking rate would require  $R_{BOOST} = R_{RATE} / 3$  or  $1.1 k\Omega$ . Referring to Figure 7 the input current is effectively VBE / RRATE in the low tracking rate, where VBE is an internal voltage. This means that the current into or out of the loop filter is approximately 2 VBE / RRATE, or in this example approximately 0.4mA. Note that although it would seem the overall gain is dependent on V<sub>BE</sub>, this is not the case. The loop gain is altered internally by an amount inversely proportional to VBE, as detailed in the section on the Loop Filter. This means that as  $V_{BE}$  varies with temperature or device spread, the gain will remain constant for a particular fixed values of RRATE and RBOOST. This alleviates the need for potentiometers to select values for each device. The tolerance required for these two resistors will depend on the total loop gain tolerance allowed, but 5% would be typical. Also Vcc by-pass capacitors are required for these two resistors. A value of 1000pF is suitable for each.



**FIGURE 6. Pulse Gate Controls** 



#### vco

The value of  $R_{VCO}$  is fixed at 1 k $\Omega$  ±1% in the External Component Limits table. This requires a resistor more accurate than 1% to allow for temperature variations. *Figure 8* shows how  $R_{VCO}$  is connected to the internal components of the chip. This value was fixed at 1k $\Omega$  to set the VCO operating current such that optimum performance of the VCO is obtained for production device spreads. This means fixed value components will be adequate to set the VCO center frequency for production runs. The value of  $C_{VCO}$  can therefore be determined from the VCO frequency  $f_{VCO}$ , using the equation:  $C_{VCO} = 1 / (R_{VCO}) (f_{VCO})$  where  $f_{VCO}$  is data rate,  $f_{VCO} = 10Mhz$ , requiring that  $C_{VCO} = 100pF$ . The





capacitor tolerance also should be better than 1%. The capacitor is connected to internal circuitry of the chip as shown in *Figure 9*.

This equation does not cover the whole range of data rates. As the data rate increases and  $C_{VCO}$  gets smaller, the effects of unwanted parasitic capacitances influence the frequency. As a guide the graph of *Figure 10* shows approximately the value of  $C_{VCO}$  for a given data rate.

The center frequency may be checked by applying pulses at the ENCODED DATA input with READ GATE set high. The input frequency should be varied above and below the chosen center frequency until the VCO stops tracking. Typically this will be 20% either side of the center frequency.



**FIGURE 9. VCO Capacitor** 

TL/F/5182-12



TL/F/5182-11

TL/F/5182-13

#### Loop Filter

The input current into the Buffer Amplifier is offset by a matched current out of the Charge Pump, and even so is much less than the switching current in or out of the Charge Pump. It can therefore be assumed that all the Charge Pump switching current goes into the Loop Filter components R<sub>LF1</sub> and C<sub>LF2</sub>. The tolerance of these components should be the same as R<sub>RATE</sub> and R<sub>BOOST</sub>, and will determine the overall loop gain variation. The three components connected to the Charge Pump output are shown in *Figure 11*. Note the return current goes to the GND pin itself.

The value of capacitor  $C_{LF1}$  basically determines loop stability-the larger the value the longer the loop takes to respond to an input change. If  $C_{LF1}$  is too small, the loop will track any jitter on the ENCODED DATA input and the VCO output will follow this jitter, which is undesirable. The value of  $C_{LF1}$  should therefore be large enough so that the PLL is fairly immune to phase jitter but not large enough that the loop won't respond to longer term data rate changes that occur on the disk drive.

The damping resistor R<sub>LF1</sub> is required to damp any oscillation on the VCO input that would otherwise occur due to step function changes on the input. A value of R<sub>LF1</sub> that would give a phase margin of around 45 degrees would be a reasonable starting point.

The main function of the capacitor  $C_{LF2}$  is to integrate the effects of the VCO frequency on the VCO input voltage. Typically its value will be about one tenth of  $C_{LF1}$ .







FIGURE 12. Loop Response Components

Figure 12 shows the relevant phase-locked-loop blocks that determine system response, namely the Phase Detector, Filter/Buffer Amplifier, and VCO. The Phase Detector (Phase Comparator and Charge Pump) produces an aggregate output current i which is proportional to the phase difference between the input signal and the VCO signal. The constant (K<sub>1</sub>) is  $V_{BE}/\pi R$  amps per radian. R is either R<sub>RATE</sub> or RRATE RBOOST. This aggregate current feeds into or out of the filter impedance (Z), producing a voltage to the VCO that regulates the VCO frequency. The VCO gain constant is 0.4 wvco/VBE radians per second per volt. Under steady state conditions, i will be zero and there will be no phase difference between the input signal and the VCO. Any change of input signal will produce a change in VCO frequency that is determined by the loop gain equation. This equation is determined from the gain constants K1, A and K<sub>2</sub> and the filter v/i response.

The impedance Z of the filter is:

$$\frac{1}{sC_2} \left\| \left( \frac{1}{sC_1} + R_1 \right) = \frac{1 + sC_1R_1}{sC_1(1 + \frac{C_2}{C_1} + sC_2R_1)} \right\|$$

If  $C_2 \ll C_1$  then the impedance Z approximates to:

$$\frac{1 + sC_1R_1}{sC_1 (1 + sC_2R_1)}$$

The overall loop gain is then G(s)=  $\frac{K_1AK_2}{s} \times \frac{1 + sC_1R_1}{sC_1(1 + sC_2R_1)}$ 

The desired Bode plot of gain and phase is shown in *Figure 13*, with -20dB/decade slope at  $\omega_0$  for stability at unity gain.



FIGURE 13. Bode Plot of Loop Response

If the point of inflexion of the phase curve is at  $\omega_O$ , (the loop natural frequency and therefore the closed loop bandwidth), then it can be shown that for a phase margin  $\phi$ ,

$$C_2R_1 = \frac{1 - \sin \phi}{\omega_0 \cos \phi} \sec \phi$$

$$C_1 R_1 = \frac{1}{\omega_0^2 C_2 R_1} sec$$

and C<sub>1</sub> =  $\frac{K_1 A K_2}{\omega_O^2} \times \frac{1 + \omega_O C_1 R_1}{1 + \omega_O C_2 R_1} F$ 

As an example, if we want the PLL to lock-on within two bytes of preamble in the high tracking rate mode, and the disk data rate is 5Mbits/sec, or one bit every 200ns.

(Thus f<sub>VCO</sub> = 10MHz)

time to lock =  $16 \times 0.2 \mu s = 3.2 \mu s$ 

Closed loop bandwidth  $f_{O}{>}$  (0.3/3.2) MHz or about 100kHz

(the factor 0.3 is a rule of thumb guideline derived from the product of rise time and bandwidth).

Select a bandwidth f<sub>O</sub> = 200kHz so that  $\omega_O$  =  $2\pi \times 200$ kHz (giving a ratio of f<sub>VCO</sub> / f<sub>O</sub> = 50)

Select a phase margin  $\varphi$  between 30° and 70° for stability. Choose  $\varphi$  = 45° for optimum response

Then C<sub>2</sub>R<sub>1</sub> = 
$$\frac{(1 - \sin 45^{\circ})}{2\pi \times 200 \times 10^{3} \times \cos 45^{\circ}} = 0.33 \times 10^{-6} \text{ sec}$$

and 
$$C_1R_1 = \frac{1}{(2\pi \times 200 \times 10^3)^2 \times 0.33 \times 10^{-6}} = 1.92 \times 10^{-6} \text{ sec}$$

To determine C1, we need to know K1, A and K2.

$$K_1 = \frac{V_{BE}}{\pi R}$$
 amps per radian

In the high tracking rate, R = 1.1k  $\parallel$  3.3k = 825 $\Omega$  for our example from the Charge Pump calculations

So K<sub>1</sub> = 
$$\frac{V_{BE}}{\pi \times 825}$$
 amps/radian

the Buffer Amplifier gain A is internally set to 4.0

$$\zeta_2 = \frac{0.4\omega_{VCO}}{V_{BE}}$$
 radians per sec per volt  
0.4 × 2 $\pi$  × 10<sup>7</sup>

so C<sub>1</sub> = 
$$\frac{V_{BE}}{\pi \times 825} \times 4.0 \times \frac{0.4 \times 2\pi \times 10^7}{V_{BE} \times (2\pi \times 200 \times 10^3)^2} \times$$

$$\frac{1 + (2\pi \times 200 \times 10^3 \times 1.92 \times 10^{-6})}{1 + (2\pi \times 200 \times 10^3 \times 0.33 \times 10^{-6})} F$$

The  $V_{BE}$  in the K<sub>1</sub> equation cancels with the  $V_{BE}$  in the K<sub>2</sub> equation provided good matching is maintained on the DP8460.

Thus 
$$C_1 = 5.923 \times 10^{-8}F$$
. Select  $C_1$  to be  $0.056\mu F$ 

$$R_1 = \frac{1.52 \times 10^{-5}}{56000 \times 10^{-12}} \Omega = 34.28\Omega. \text{ Select } R_1 = 33\Omega$$

$$\therefore C_2^{\circ} = \frac{0.33 \times 10^{-6}}{33} \text{ F} = 10^{-8} \text{ F} = 0.01 \mu \text{ F}. \text{ Select } C_2 = 0.01 \mu \text{ F}.$$

The calculated values are only a guide, the user should then empirically test the loop and determine stability, lock-on time, jitter tolerance, etc.

Note that capacitor C<sub>2</sub> affects the amount by which the Charge Pump switching current affects the filter voltage. Obviously as C<sub>2</sub> is increased in value ripple will decrease, but the closer the -40dB/decade slope gets to  $\omega_0$  on the Bode plot the more unstable the loop will be. Thus if C<sub>2</sub> is made too large the loop will oscillate.

Resistor R<sub>1</sub> determines where the low-frequency end -40dB/decade slope changes into the -20dB/decade slope. The wider the -20dB/decade slope is around unity gain, the more stable the loop becomes. If R<sub>1</sub> is too large it will reduce the impact of C<sub>1</sub>, while too small a value will increase instability. The capacitor C<sub>1</sub> strongly effects the response of the loop. Too high a value will slow down the response time, but make it less prone to jitter or frequency shift whereas too low a value will improve response time while tending to react to jitter.

Other filter combinations may be used, other than  $R_{LF1}$  in series with  $C_{LF1}$ , all in parallel with  $C_{LF2}$ . For example the filter shown in *Figure 14* will also perform similarly, and in fact for some systems it will yield superior performance.

#### **DIGITAL CONNECTIONS TO THE DP8460**

Figure 17 shows a connection diagram for the DP8460 in a typical application. All logic inputs and outputs are TTL compatible as shown in Figures 15 and 16. The VCO CLOCK output is 74AS compatible and can therefore drive up to 40 74AS (or 74F) inputs, or 10 74S inputs, or 100 74ALS inputs, or 50 of 74LS inputs. All other outputs are 74ALS compatible and so will drive up to 16 74AS inputs, or 4 74S inputs, or 40 74ALS inputs or 20 74LS inputs. All inputs are 74ALS compatible and therefore can be driven easily from any 74 series devices. The raw MFM from the pulse detector in the drive is connected to the ENCODED DATA input. The DE-LAY DISABLE input determines whether attempting lock-on will begin immediately after READ GATE is set or after 2 bytes. Typically in a hard-sectored drive, READ GATE is set active as the sector pulse appears, meaning a new sector is about to pass under the head. Normally the preamble pattern does not begin immediately, because gap bytes from the preceding sector usually extend just beyond the sector pulse. Allowing 2 bytes to pass after the sector pulse helps ensure that the PLL will begin locking on to preamble, and will not be chasing non-symmetrical gap bits. Attempting to lock-on to a fixed ....1010 .... preamble pattern speeds up lock-on, and after another two bytes the PLL will nominally have locked-on. Thus DELAY DISABLE should be set low for this kind of disk drive.



#### FIGURE 14. Alternate Loop Filter Configuration

TL/F/5182-17





FIGURE 16. Logic Outputs

TL/F/5182-19





.

FIGURE 17. Typical Connection to DP8460 for: 1) MFM Data Input, 5Mbit/sec Data Rate 2) 32 Bit Delay to Enable 3) All Zeroes (NRZ) Preamble

For soft sectored drives, the controller normally will not wait for the index pulse before it attempts lock-on, so that READ GATE may go active at any time. Chances are the head will not be over a preamble field and therefore there is no need to wait 2 bytes before attempting lock-on. DELAY DISABLE can therefore be set high. If a non-preamble field is passing by as READ GATE goes active, the DP8460 will not indicate lock, and no data decoding will occur nor will MISSING CLOCK DETECTED go active. Normally, if lock-on has not been achieved after a certain time limit, the controller will de-activate READ GATE and then try again.

For MFM encoded disk drives, the LOCK DETECTED output will be connected back to the SET PLL LOCK input. As the PLL achieves lock-on, the DP8460 will automatically switch to the slower tracking rate and decoded data will appear at the NRZ READ DATA output. Also the READ CLOCK output will switch from half the 2f-clock frequency to the disk data rate frequency. If a delay is required before the changeover occurs, a time delay may be inserted between the two pins. Some drives have an all-ONES data preamble instead of all-ZEROES and the DP8460 must be set to the type being used before it can properly decode data. The ZEROES/ ONES PREAMBLE input selects which preamble type the chip is to lock-on to.

If the drive uses a run-length-limited (RLL) code such as '2, 7', instead of MFM, the phase-locked-loop function of the DP8460 may still be used. *Figure* 18 shows how the DP8460 may be connected to a RLL ENDEC circuit. The RLL ENDEC performs encoding of NRZ data to RLL encoded data, and RLL encoded data back to NRZ data. The RLL ENDEC can use the SYNCHRONIZED DATA output of the DP8460 along with VCO CLOCK to lock-on to the preamble and then decode data. Once lock-on has been detected, the RLL ENDEC can set the <u>SET PLL LOCK</u> input of the DP8460 low so that the tracking rate can be changed.



TL/F/5182-21

#### FIGURE 18. DP8460 with Run-Length-Limited (RLL) Codes

#### **APPLICATIONS OF THE DP8460 DATA SEPARATOR**

The DP8460 is the first integrated circuit to place on one chip a PLL with features that offer the improved speed and reliability required by the disk industry. Not only does the chip simplify disk system design, but also provides fast lock-on to the incoming preamble. Once locked on, the loop is set into a more stable mode. This inherent loop stability allows for a sizeable amount of jitter on the data stream, such as is encountered in many disk systems. Once in the stable tracking rate, the SYNCHRONIZED DATA output represents the incoming ENCODED DATA and is synchronous with VCO CLOCK. If the disk is MFM encoded, then the chip can decode the synchronized data into NRZ READ DATA and READ CLOCK. These are available as outputs from the chip allowing the NRZ READ DATA to be deserialized using the READ CLOCK.

The DP8460 is capable of operating at up to 25Mbits/sec data rates and so is compatible with a wide assortment of disk drives. The faster data rates of the 8-inch and 14-inch disk drives will mandate the selection of either the DP8460-3 or -2 parts with their narrower window margins on the incoming data stream. This will also be the case when 5 $\frac{1}{4}$ -inch drives achieve higher data rates. Some 8inch and 14-inch disk drives incorporate the functions of the DP8460, but use many discrete ICs. In these cases, replacing these components with the DP8460 will offer reduced P.C. board area, lower cost, and improved performance while simplifying circuit testing.

Most 51/4-inch and many 8-inch and 14-inch disk drives manufactured at present do not incorporate any of the functions of the DP8460. This is so primarily because the PLL function is difficult to design and implement, and requires circuitry which covers a large area of the printed circuit card. This is undesirable both from the drive size aspect and from the cost aspect (the cost includes soldering, testing, and adjusting the components). Consequently, most smaller disk drives output MFM encoded data so that the phaselocked-loop and data separation have to be performed by the controller. The DP8460 will therefore replace these functions in controller designs, as shown in *Figure 19*.



#### FIGURE 19. DP8460 in the Controller

System design criteria may now change because the DP8460 is a one-chip solution, requiring only a few external passive components with fixed values. It operates from a +5V supply, consumes about 0.5W, and is housed in a narrow 24-pin package. The circuitry has been designed so that the external resistors and capacitors need not be adjustable; the user chooses the values according to the disk drive requirements. Once selected, they will be fixed for that particular drive type. These features make it possible to transfer these functions to the disk drive, as shown in Figure 20. Apart from a slight increase in board area, the advantages outweigh the disadvantages. First, the components selected are fixed for each type of drive and this facilitates the problem of interchangeability of drives. At present, controllers are adjusted to function with each specific drive; with the DP8460 in the drive, component adjustment will no longer be required. Second there is often a problem of reliability of data transfer. Because the MFM data is clock encoded, this signal is susceptible to noise, bit shift, etc. Soft errors will sometimes occur when the incoming disk data bit position is outside the Pulse Gate window as it is being synchronized to the VCO clock in the phase-locked-loop. Obviously, the nearer the PLL is to the MFM source, the less chance there is that errors will occur. Thus placing the DP8460 in the drive will increase the reliability of data transfer within the sysem.

A third advantage is data rate upgrading. Most 51/4-inch drives have 5Mbit/sec data rate because the early drives were made with this data rate. This meant the controllers had to be designed with PLLs which operate at this data rate. It is therefore difficult for drive manufacturers to introduce new drives that are not compatible with existing controllers. Since no new standard data rate has emerged, they must continue to produce drives at this data rate to be compatible with the controllers on the market. With the DP8460 in the drive, and its associated components set for the drive's data rate, it no longer becomes a problem to increase the data rate, assuming the controllers digital circuitry can accommodate the change. This will allow the manufacturers to increase the bit density and therefore the capacity of their drives.



FIGURE 20. DP8460 in the Disk Drive



Molded Dual-In-Line Package (N) Order Number DP8460N NS Package Number N24C

•

# National Semiconductor

## PRELIMINARY

## **DP84300 Programmable Refresh Timer**

## **General Description**

The DP84300 programmable refresh timer is a logic device which produces the desired refresh clock required by all dynamic memory systems.

Additional circuitry has been included in the device to minimize logic required by memory systems to perform refresh control.

#### Features

- One chip solution to produce RFCK timing for the DP8408 and DP8409 dynamic RAM controllers
- Programmable refresh clock timer allows for a maximum refresh period with most system clocks
- Timing is completely synchronous with the input clock, preventing race conditions present in some memory controllers
- Includes a refresh request output, simplifying the design of refresh logic in discrete controllers



# Recommended Operating Conditions (Commercial)

|                                     | Min Typ   | Max   | Units |
|-------------------------------------|-----------|-------|-------|
| V <sub>CC</sub> , Supply Voltage    | 4.75 5.00 | 5.25  | V     |
| IOH, High Level Output Current      |           | - 3.2 | mA    |
| IOL, Low Level Output Current       |           | 16    | mA    |
| T <sub>A</sub> , Operating Free Air |           |       |       |
| Temperature                         | 0         | 75    | 0°°   |

## Electrical Characteristics over recommended operating temperature range

| Symbol           | Parameter                                              | Conditions                                               | Min      | Тур | Max   | Units |
|------------------|--------------------------------------------------------|----------------------------------------------------------|----------|-----|-------|-------|
| VIH              | High Level Input Voltage                               |                                                          | 2        |     |       | V     |
| V <sub>IL</sub>  | Low Level Input Voltage                                | •                                                        |          |     | 0.8   | V.    |
| VIC              | Input Clamp Voltage                                    | $V_{CC} = Min$ , $I_I = -18 \text{ mA}$                  |          |     | - 1.5 | V.    |
| V <sub>OH</sub>  | High Level Output Voltage                              | $V_{CC} = Min, V_{IH} = 2V, V_{IL} = 0.8V, I_{OH} = Max$ | 2.4      |     |       | v     |
| VOL              | Low Level Output Voltage                               | $V_{CC} = Min, V_{IH} = 2V, V_{IL} = 0.8V, I_{OL} = Max$ |          |     | 0.5   | V     |
| I <sub>OZH</sub> | Off-State Output Current<br>High Level Voltage Applied | $V_{CC} = Max, V_{IH} = 2V, V_O = 2.4V, V_{IL} = 0.8V$   |          |     | 100   | μA    |
| I <sub>OZL</sub> | Off-State Output Current<br>Low Level Voltage Applied  | $V_{CC} = Max, V_{IH} = 2V, V_O = 0.4V, V_{IL} = 0.8V$   |          |     | - 100 | μΑ    |
| l <sub>l</sub>   | Input Current at<br>Maximum Input Voltage              | $V_{CC} = Max, V_1 = 5.5V$                               | · · ·    |     | 1.0   | mA    |
| IIH              | High Level Input Current                               | $V_{CC} = Max, V_1 = 2.4V$                               |          |     | 25    | μA    |
| I <sub>IL</sub>  | Low Level Input Current                                | $V_{CC} = Max, V_1 = 0.4V$                               |          |     | - 250 | μA    |
| I <sub>OS</sub>  | Short Circuit Output Current                           | V <sub>CC</sub> = Max                                    | - 30     |     | - 130 | mA    |
| Icc              | Supply Current                                         | V <sub>CC</sub> = Max                                    | 1. A. A. | 150 | 180   | mA    |

## DP84300-3 Switching Characteristics over recommended ranges of temperature and V<sub>CC</sub>

| Symbol             | Param                    | eter | Conditions<br>$R_L = 667\Omega$ | Commercial<br>$T_A = 0^{\circ}C \text{ to } + 75^{\circ}C$<br>$V_{CC} = 5.0V \pm 5^{\circ}$ |      | Units |                                     |
|--------------------|--------------------------|------|---------------------------------|---------------------------------------------------------------------------------------------|------|-------|-------------------------------------|
|                    |                          |      |                                 | Min                                                                                         | Тур  | Max   | Units<br>ns<br>ns<br>ns<br>ns<br>ns |
| t <sub>PD</sub>    | Clock to Output          |      | 0 45 pE                         |                                                                                             | 15   | 25    | ns                                  |
| t <sub>PZX</sub>   | Pin 13 to Output Enable  |      | UL=45 pF                        |                                                                                             | 15   | 25    | ns                                  |
| t <sub>PXZ</sub>   | Pin 13 to Output Disable |      | C <sub>L</sub> = 5 pF           |                                                                                             | 15   | 25    | ns                                  |
| t <sub>PZX</sub>   | Input to Output Enable   |      | C <sub>L</sub> = 45 pF          |                                                                                             | 25   | 35    | ns                                  |
| t <sub>PXZ</sub>   | Input to Output Disable  |      | C <sub>L</sub> =5 pF            |                                                                                             | 25   | 35    | ns                                  |
| tw                 | Width of Clock           | High |                                 | 25                                                                                          |      |       | ns                                  |
|                    |                          | Low  |                                 | 25                                                                                          |      |       | ns                                  |
| t <sub>su</sub>    | Set-Up Time              |      |                                 | 35                                                                                          |      | 1     | ns                                  |
| ····t <sub>H</sub> | Hold Time                |      |                                 | 0                                                                                           | - 15 |       | ns                                  |

#### **Mnemonic Description**

#### INPUT SIGNALS

CLOCK Provides a time base for the programmable divider.

A-H Program inputs A through H. These inputs select the number of clock cycles that will produce one refresh period. These inputs are binary encoded, with input A the LSB, and H the MSB. Additionally, all zeros produce the maximum count of 256, and an input of one will reset the counter to one.

**REFRESH** This input is used to reset the refresh request output (RFRQ).

OE Output enable. Places the outputs in TRI-STATE<sup>®</sup>.

CE Counter enable. This input, when low, enables the timer clock and, when high, stalls the timer.

#### OUTPUT SIGNALS

- QA-QH
   Refresh timer outputs QA through QH. Timer starts at programmed input and counts down to one.
- RFRQ Refresh request. This output goes low on the rising edge of the refresh clock (RFCK). The first input clock edge after the REFRESH input is set low clears this output.
- RFCK Refresh clock. The period of the clock is determined by setting conditions on input pins A through H. This output is low for 20 clocks, and high for the remainder of the period.

#### **Functional Description**

The DP84300 block diagram is shown in *Figure 1*. This circuit is basically an 8-bit programmable counter. The user selects the number of input clock cycles required per refresh period and sets the binary equivalent on inputs A through H. A signal of that period is produced at the refresh clock (RFCK) output. This output stays low for 20 clock cycles, and goes high for the balance of the period. When used with the DP8409 dynamic RAM controller, this duty cycle allows the DP8409 the maximum probability to perform a hidden refresh, while still allowing ample time for the DP8409 to perform a forced refresh when needed.

An additional output is provided to ease the design of systems that don't use the DP8409. This output is called refresh request  $\overline{(RFRQ)}$ . Refresh request becomes true at the rising edge of refresh clock, and becomes false on the first rising edge of the input clock after a refresh.

In systems where a divisor of more than 256 is needed, an expansion input ( $\overline{CE}$ ) has been provided. When this input is high, all counter-related timing is suspended. This excludes actions due to the REFRESH input. The circuits in *Figures 2a and 2b* show how to expand the range of the timer by 2x or by up to 4096 clock cycles. *Figures 3a and 3b* show two typical applications using the DP84300.

By using the clock enable input, it is also possible to change the duty cycle of the refresh clock. The circuits in *Figures 4a and 4b* show how this may be done.

To reset the counter to a known state, select an input divisor of one. On the next clock edge the counter will reset to one. On the next clock edge whatever input divisor that is present on input A-H will be loaded into the counters.

# TABLE I. DIVIDER CONSTANTS FOR GENERATION OF A 15.5 $\mu$ s CLOCK

| CPU Clock<br>Frequency | Divisor<br>Input | Actual Period<br>of Output | % Chance of<br>Hidden Refresh |
|------------------------|------------------|----------------------------|-------------------------------|
| 2 MHz                  | 31               | 15.5 μs                    | 35%                           |
| 3 MHz                  | 46               | 15.3 μs                    | 56%                           |
| 4 MHz                  | 62               | 15.5 μs                    | 67%                           |
| 5 MHz                  | 77               | 15.6 μs                    | 74%                           |
| 6 MHz                  | 93               | 15.5 μs                    | 78%                           |
| 7 MHz                  | 109              | 15.6 μs                    | 81%                           |
| 8 MHz                  | 124              | 15.5 μs                    | · 83%                         |
| 9 MHz                  | 140              | 15.6 μs.                   | 85%                           |
| 10 MHz                 | 155              | 15.5 μs                    | 87%                           |



FIGURE 2a. Expansion of Clock Divisor by 2x

Maximum period of RFCK is 4096 clocks FIGURE 2b. Typical Expansion for the DP84300

## Functional Description (Continued)



FIGURE 3a. Dynamic Memory System Using DP84300



FIGURE 3b. 8086 System Using Dynamic RAMs DP8408, DP84300, and DP84332





FIGURE 4a. Circuit for Extending RFCK Low to 40 Clocks

FIGURE 4b. Circuit for Extending RFCK High by 2x

| Timing Diagrams                      |
|--------------------------------------|
| Refresh Timer Outputs                |
|                                      |
| RFCK                                 |
|                                      |
|                                      |
|                                      |
|                                      |
|                                      |
|                                      |
|                                      |
| REFRESH REQUEST (RFRQ) Output Timing |
|                                      |
| RFCK                                 |
| REFRESH RESETS RFRQ                  |
| RFSH                                 |
|                                      |

## Physical Dimensions inches (millimeters)





## PRELIMINARY

# National Semiconductor

# DP84312 Dynamic RAM Controller Interface Circuit for the NS16032 CPU

## **General Description**

The DP84312 dynamic RAM controller interface is a Programmable Array Logic (PAL)\* device which allows for easy interface between the DP8409 dynamic RAM Controller and the NS16032 microprocessor.

Using timing signals from the NS16201 timing and control unit and the NS16032, the DP84312 supplies all control signals needed to perform memory read, write, byte write, and refresh.

#### **Features**

- Low parts count memory system
- Allows the DP8409 to perform hidden refresh
- Allows for the insertion of wait states for slow dynamic RAMs
- Supplies independent CASs for byte writing
- Possibility of operation at 8MHz with no wait states
- 20-pin 0.3 inch wide package
- Standard National Semiconductor PAL part (DMPAL16R6)
- PAL logic equations can be modified by the user for his specific application and programmed into any of the PALs in the National Semiconductor PAL family, including the new high speed PALs.

## **Connection Diagram**



Dual-In-Line Package

# Recommended Operating Conditions (Commercial)

|                                                    | Min Typ   | Max            | Units |  |
|----------------------------------------------------|-----------|----------------|-------|--|
| V <sub>CC</sub> , Supply Voltage                   | 4.75 5.00 | 5.25           | V     |  |
| IOH, High Level Output Current                     |           | - 3.2          | mA    |  |
| I <sub>OL</sub> , Low Level Output Current         |           | 24<br>(Note 2) | mA    |  |
| T <sub>A</sub> , Operating Free Air<br>Temperature | 0         | 75             | °C    |  |

### Electrical Characteristics over recommended operating temperature range

|                    | 4                                                      |                                                          |      |         |                 |       |
|--------------------|--------------------------------------------------------|----------------------------------------------------------|------|---------|-----------------|-------|
| Symbol             | Parameter                                              | Conditions                                               | Min  | Тур     | Max             | Units |
| VIH                | High Level Input Voltage                               |                                                          | 2    |         |                 | v     |
| VIL                | Low Level Input Voltage                                |                                                          |      |         | 0.8             | v V   |
| VIC                | Input Clamp Voltage                                    | $V_{CC} = Min$ , $I_I = -18 \text{ mA}$                  |      |         | - 1.5           | V     |
| V <sub>OH</sub>    | High Level Output Voltage                              | $V_{CC} = Min, V_{IH} = 2V, V_{IL} = 0.8V, I_{OH} = Max$ | 2.4  |         |                 | V.    |
| VOL                | Low Level Output Voltage                               | $V_{CC} = Min, V_{IH} = 2V, V_{IL} = 0.8V, I_{OL} = Max$ |      |         | 0.5             | V     |
| I <sub>OZH</sub>   | Off-State Output Current<br>High Level Voltage Applied | $V_{CC} = Max, V_{IH} = 2V, V_O = 2.4V, V_{IL} = 0.8V$   |      |         | 100             | μΑ    |
| I <sub>OZL</sub>   | Off-State Output Current<br>Low Level Voltage Applied  | $V_{CC} = Max, V_{IH} = 2V, V_O = 0.4V, V_{IL} = 0.8V$   |      |         | - 100           | μΑ    |
| ¦   <sub>  ●</sub> | Input Current at<br>Maximum Input Voltage              | $V_{\rm CC} = Max, V_{\rm I} = 5.5V$                     |      |         | 1.0             | mA    |
| I <sub>IH</sub>    | High Level Input Current                               | $V_{CC} = Max, V_1 = 2.4V$                               |      |         | 25              | μA    |
| I <sub>IL</sub>    | Low Level Input Current                                | $V_{CC} = Max, V_1 = 0.4V$                               |      |         | - 250           | μA    |
| los                | Short Circuit Output Current                           | V <sub>CC</sub> = Max                                    | - 30 | · · · · | - 130           | mA    |
| Icc                | Supply Current                                         | V <sub>CC</sub> = Max                                    |      | 150     | 225<br>(Note 1) | mA    |

## DP84312-3 Switching Characteristics over recommended ranges of temperature and V<sub>CC</sub>

| Symbol           | l Parameter      |         | Conditions<br>$R_L = 667\Omega$ |     | Commercial<br>= $0^{\circ}C$ to + 75<br>$V_{CC} = 5.0V \pm 5^{\circ}$ | 5°C<br>% | Units |
|------------------|------------------|---------|---------------------------------|-----|-----------------------------------------------------------------------|----------|-------|
|                  |                  |         |                                 | Min | Тур                                                                   | Max      |       |
| t <sub>WD</sub>  | WAITIN to WAIT   | Delay   | $C_L = 45 \text{ pF}$           |     | 25                                                                    | 40       | ns    |
| t <sub>PD</sub>  | Clock to Output  |         | C <sub>L</sub> =45 pF           |     | 15                                                                    | 25       | ns    |
| t <sub>PZX</sub> | Pin 11 to Output | Enable  | C <sub>L</sub> = 45 pF          |     | 15                                                                    | 25       | ns    |
| t <sub>PXZ</sub> | Pin 11 to Output | Disable | C <sub>L</sub> =5 pF            |     | 15                                                                    | 25       | ns    |
| t <sub>w</sub>   | Width of Clock   | High    |                                 | 25  |                                                                       |          | ns    |
|                  |                  | Low     |                                 | 25  |                                                                       |          | ns    |
| t <sub>su</sub>  | Set-Up Time      |         |                                 | 40  |                                                                       |          | ns    |
| t <sub>h</sub>   | Hold Time        |         |                                 | 0   | - 15                                                                  |          | ns    |

Note 1:  $I_{CC}$  = max at minimum temperature.

Note 2: One output at a time; otherwise 16 mA.



INPUT SIGNALS

| INFOT SIGN | IALO                                                                                                                                                                                                 |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK        | Clock input. This clock comes from the FCLK<br>output of the NS16201 timing and control<br>unit, and supplies timing for the internal<br>logic.                                                      |
| RASIN      | RAS input. This input is connected to the NTSO pin of the NS16201. This signal marks the start of a memory cycle.                                                                                    |
| RFRQ       | Refresh request. The DP8409 requests a forced refresh with this input.                                                                                                                               |
| HBE, A0    | Address select inputs. These inputs select<br>the type of write during a write cycle, and<br>select their respective CAS outputs. These<br>inputs must remain stable throughout the<br>memory cycle. |
| WAITIN     | This wait input allows other devices to use the NCWAIT line of the NS16201 clock chip.                                                                                                               |
| CTTL       | System clock input. This clock is used to syn-<br>chronize the memory system to the micro-<br>processor clock.                                                                                       |

Chip select. This input is used to determine if a memory cycle or a hidden refresh cycle is to be performed.

WAIT1 Insert one wait state. This input allows the use of slow memories with a microprocessor using a fast clock by inserting a wait state in selected memory cycles.

 $V_{CC}, \text{GND} \quad 5.0 \text{V} \pm 5\%.$ 

#### **OUTPUT SIGNALS**

| RFSH                  | Refresh. This output switches the DP8409 to a refresh mode.                                                                                                                                                                                                                                                                                                      |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>CAS</u> H,<br>CASL | CAS outputs. CASH is for controlling the<br>high bank of dynamic RAMs, while CASL<br>controls the CAS line of the lower bank of<br>RAMs. If only eight RAMs are used in each<br>bank, the CAS outputs will directly drive the<br>memories. For larger arrays, these outputs<br>should be buffered with a high current driver,<br>such as the DP84244 MOS driver. |
| WAIT                  | This output controls the insertion of wait states. This output is ORed with WAITIN to allow other devices to insert wait states.                                                                                                                                                                                                                                 |

#### **Functional Description**

The DP84312 detects the start of a memory cycle when NTSO from the NS16032 timing and control unit (TCU) goes low. The NTSO signal is also used to supply RASIN to the DP8409 dynamic RAM controller. After the DP8409 has latched the row address and supplied the column address to the DRAMs, the DP84312 latches the column address. The DP84312 supplies two CAS outputs, one for the high byte of memory, and the other for the low byte. The ability to control the upper and lower bytes of memory separately is important during a memory write cycle where one byte of memory is to be written (byte write).

By connecting WAIT1 of the DP84312 to ground, all selected memory cycles will have one wait state inserted. This allows an NS16032 operating at high CPU clock frequencies to use slower dynamic RAMs.

Memory refresh may be achieved in one of two ways: hidden or forced. Hidden refresh is accomplished whenever a refresh is requested (internal to the DP8409) and an unselected memory cycle occurs. With a hidden refresh, the DP84312 does nothing while the DP8409 performs the refresh. If no refresh has occurred before the trailing edge of refresh clock, the DP8409 will request a forced refresh. The DP84312 detects this request, and allows the current memory cycle to finish. It then outputs wait states to the CPU, which will hold the CPU if it requests a memory cycle. During this time the DP84312 has switched the dynamic RAM controller to the auto refresh mode, allowing it to perform a refresh. At the end of the refresh cycle, the DP8409 is switched back to the auto access mode, and the wait is removed after a sufficient RAS precharge time. The total forced refresh takes four CPU clock cycles; of which some, none or all may be actual wait states. If the CPU does not request a memory cycle during this refresh cycle, the refresh will not impact the CPU's performance.

The DP84312 can possibly be operated at 8 MHz with no wait states (WAIT1 = "1") given the following conditions: T2 + T3 = 250 ns

NTSO generation = 15 ns max. RASIN to CAS delay DP8409-2 = 130 ns max. External CASH,L generation using 74S02 and 74S240 7.5 ns (74S02) + 10 ns (74S240) - 7.5 ns (less load on 8409 CAS line) = 10 ns max. Transceiver delay = 12 ns max. NS16032 data setup = 20 ns max. ∴ Minimum t<sub>CAC</sub> = 63 ns = 250 - 15 - 130 - 10 - 12 - 20 Minimum t<sub>RAS</sub> = 250 ns Minimum t<sub>RAS</sub> = 250 ns Minimum t<sub>RAS</sub> = 250 ns Minimum t<sub>RAS</sub> = 20 ns

The DP84312 is a standard National Semiconductor PAL part (DMPAL16R6). The user can modify the PAL equations to support his particular application. The DP84312 logic equations, function table (functional test), and logic diagram can be seen at the end of this Data Sheet.



#### **Timing Diagrams**

| Timing Diagrams (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU STATE $ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NTSO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| NC WAIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CASH, L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DATA FROM RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DATA FROM CPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| FIGURE 2b. Read or Write Memory Cycle with One Wait                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CPU STATE $ $ $$ t <sub>i</sub> OR 14 $$ t <sub>i</sub> OR 11 $$ t <sub>i</sub> , 11 OR t <sub>H</sub> $$ t <sub>i</sub> , 11 OR t <sub>H</sub> $$ t <sub>i</sub> , 11 OR 1 <sub>H</sub> $$ |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NTSO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RFRQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| NC WAIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RFSH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| FIGURE 2c. Forced Refresh Cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### PAL16R6

DP84312

Interface Circuit for the NS16032/DP8409 Memory System CK NTSO /RFRQ /HBE A0 /WAITIN CTTL /CS /SLOW GND /OE /WAIT /D /C /B /A /CASL /CASH /RFSH VCC  $CASH: = A \cdot /B \cdot /C \cdot D \cdot HBE \cdot CS +$ /A • /B • D • HBE • CS  $CASL := A \cdot /B \cdot /C \cdot D \cdot /A0 \cdot CS +$ /A • /B • D /A0 • CS :=/A • /B • /C • /D • /NTSO • CS • SLOW + Α B • /C • /D + A • /C • /D+ A • B :=/A • /B • /C • /D • NTSO • RFRQ • CTTL+ в /A • B+ A • B • /C+ B • C • D :=/A • /B • /C • /D • NTSO • RFRQ • CTTL+ С /A • /B • D+ A • B • D+ B • C • /D+ /A • /B • C • /D • /NTSO :=/A • /B • /C • /D • /NTSO • CS • /SLOW + D /A • /B • /C • /D • /NTSO • /CS+ A • /C+ /B • /C • D+ /A • B • C IF (VCC) WAIT =/B • /C • /D • /NTSO • CS • SLOW + /A • B • D+ B • /C • /D+ A • B+ A • C • /D+ /CS • WAITIN IF (VCC) RFSH = /A • B + B • /C • /D+ A • B • /C+ A • B • C

| Fur | nction | Table    | Э   |            |        |      |     |            |    |      |      |   |   |   |   |      |      |
|-----|--------|----------|-----|------------|--------|------|-----|------------|----|------|------|---|---|---|---|------|------|
| СК  | NTSO   | RFRQ     | HBE | <b>A</b> 0 | WAITIN | CTTL | ĊŚ  | SLOW       | ŌĒ | CASH | CASL | A | В | С | D | WAIT | RFSH |
| С   | н      | н        | L   | L          | н      | н    | Н   | н          | L  | х    | х    | Х | Х | Х | х | х    | X    |
| С   | H      | н        | L   | L          | H.     | н    | н   | H in       | Ľ  | - L  | Ĺ    | L | L | L | L | L    | L    |
| С   | L      | Х        | L   | L          | н      | X    | L   | н          | L  | L    | L    | L | L | L | н | L    | L    |
| С   | L      | Х        | L   | L          | н      | Х    | . L | н          | L  | н    | н    | L | L | н | н | L    | L    |
| С   | Х      | х        | L   | L          | н      | X    | L   | н          | L  | н    | н    | L | L | н | L | L    | L    |
| С   | н      | Х        | L   | L          | ~ H    | х    | L   | н          | L  | L    | L    | L | L | L | L | L    | L    |
| С   | L      | х        | L   | н          | н      | х    | Ĺ   | L          | L  | L    | L    | н | L | L | L | н    | L    |
| С   | Х      | Х        | L   | н          | н      | х    | L   | L          | L  | L    | L    | н | L | L | н | . L  | Ŀ    |
| С   | Х      | X        | L   | . <b>H</b> | н      | Х    | L   | L          | L  | н    | L    | L | L | L | н | L    | L    |
| С   | Х      | х        | L   | н          | н      | X    | L   | L          | Ļ  | н    | L    | L | L | н | н | L    | L    |
| С   | Х      | Х        | L   | н          | н      | х    | L   | L          | L  | н    | L    | L | L | н | L | L    | L    |
| С   | н      | X        | L   | L          | н      | Х    | н   | н          | L  | L    | L    | L | L | L | L | L    | L    |
| С   | L      | Х        | L   | L          | н      | х    | н   | Х          | L  | L    | L    | L | L | L | н | L    | L    |
| С   | Х      | Х        | L   | L          | L.     | X    | н   | Х          | L  | L    | L    | L | L | н | н | н    | L    |
| С   | н      | х        | L   | L          | н      | х    | н   | Х          | L  | L    | L    | L | L | н | Ľ | - L, | L    |
| С   | н      | Х        | L   | L          | н      | X    | н   | Х          | L  | L    | L    | L | L | L | L | L    | L    |
| С   | н      | L        | X   | Х          | н      | . H  | Х   | . <b>X</b> | L  | / L  | L    | L | н | н | L | L    | н    |
| C   | н      | Х        | х   | х          | н      | L    | Х   | х          | L  | L    | L    | L | н | н | н | н    | н    |
| С   | н      | н        | х   | . X        | н      | н    | Х   | х          | L  | L    | L    | L | н | L | н | н    | н    |
| С   | н      | н        | Х   | Х          | н      | L    | Х   | · X        | L  | L    | L    | L | н | L | L | н    | н    |
| C   | н      | н        | х   | Х          | н      | H    | Х   | Х          | L  | L    | L    | н | н | L | L | н    | н    |
| С   | н      | н        | Х   | Х          | н      | L    | Х   | х          | L  | L    | L    | н | н | L | н | н    | н    |
| С   | н      | н        | х   | Х          | H a    | H i  | Х   | X          | L  | L    | Ľ    | н | н | н | н | н    | н    |
| С   | H      | H        | х   | X          | н      | L    | Х   | х          | L  | Ľ    | L    | н | н | н | L | н    | L    |
| С   | н      | н        | х   | X          | н      | н    | Х   | х          | Ľ  | L    | Ľ    | н | L | н | L | H    | L    |
| С   | н      | н        | х   | . X        | H      | Х    | н   | н          | L  | L    | L    | Ľ | Ŀ | L | L | L    | L    |
| С   | L      | н        | х   | х          | L      | х    | н   | X          | L  | L    | L    | L | L | L | н | н    | L    |
| С   | L      | н        | х   | х          | L      | х    | Η.  | х          | L  | Ľ    | L    | L | L | н | н | н    | L    |
| С   | L      | н        | х   | Х          | L      | х    | H   | х          | L  | L    | L    | L | L | н | L | н    | L    |
| С   | L      | х        | х   | х          | н      | х    | н   | X          | L  | L    | . L  | Ł | L | н | L | L    | Ŀ    |
| C   | H      | х        | X   | х          | H      | х    | н   | х          | L  | L    | L    | L | L | L | L | L    | L    |
| ñ.  | L L    | <u> </u> | Ц   | Ц          | ы      | ы    | ц   | Ц          | ы  | 7    | 7    | 7 | 7 | 7 | 7 | 7    | 7    |



## Physical Dimensions inches (millimeters)



N20A (REV D)

Molded Dual-In-Line Package (N) Order Number DP84312N-3 NS Package Number N20A

## PRELIMINARY

# National Semiconductor

## **INS8250A Asynchronous Communications Element**

## **General Description**

The INS8250A is the enhanced version of the programmable Asynchronous Communications Element (ACE) chip—the 8250. It provides an on-board programmable baud generator, and is contained in a standard 40-pin dual-in-line package. The new ACE is fabricated using National Semiconductor's advanced, scaled N-channel silicon-gate MOS process, XMOS. It functions as a serial data input/output interface in a microcomputer system. The functional configuration of the INS8250A is programmed by the system software via a TRI-STATE® 8-bit bidirectional data bus.

The INS8250A performs serial-to-parallel conversion on data characters received from a peripheral device or a MODEM, and parallel-to-serial conversion on data characters received from the CPU. The CPU can read the complete status of the INS8250A at any time during the functional operation. Status information reported includes the type and condition of the transfer operations being performed by the INS8250A, as well as any error conditions (parity, overrun, framing, or break interrupt).

The INS8250A includes a programmable baud generator that is capable of dividing the timing reference clock input by divisors of 1 to  $(2^{16} - 1)$ , and producing a 16 × clock for driving the internal transmitter logic. Provisions are also included to use this 16 × clock to drive the receiver logic. Also included in the INS8250A is a complete MODEM-control capability, and a processor-interrupt system that may be software tailored to the user's requirements to minimize the computing time required to handle the communications link.

### **Features**

- Easily interfaces to most popular microprocessors.
- Adds or deletes standard asynchronous communication bits (start, stop, and parity) to or from serial data stream.

## **Microbus Configuration**

- Full double buffering eliminates need for precise synchronization.
- Independently controlled transmit, receive, line status, and data set interrupts.
- Programmable baud generator allows division of any input clock by 1 to (2<sup>16</sup>-1) and generates the internal 16 × clock.
- Independent receiver clock input.
- MODEM control functions (CTS, RTS, DSR, DTR, RI, and DCD).
- Fully programmable serial-interface characteristics:
   5-, 6-, 7-, or 8-bit characters
  - Even, odd, or no-parity bit generation and detection
  - 1-, 1<sup>1</sup>/<sub>2</sub>-, or 2-stop bit generation
  - Baud generation (DC to 56k baud).
- False start bit detection.
- Complete status reporting capabilities.
- TRI-STATE TTL drive capabilities for bidirectional data bus and control bus.
- Line break generation and detection.
- Internal diagnostic capabilities:
  - Loopback controls for communications link fault isolation
  - Break, parity, overrun, framing error simulation.
- Full prioritized interrupt system controls.
- Microbus<sup>™</sup> compatible.



## **Absolute Maximum Ratings**

| Temperature Under Bias          | 0°C to +70°C   |
|---------------------------------|----------------|
| Storage Temperature             | -65°Cto +150°C |
| All Input or Output Voltages    |                |
| with Respect to V <sub>SS</sub> | –0.5Vto +7.0V  |
| Power Dissipation               | 700mW          |

**Note:** Maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC electrical characteristics.

## **DC Electrical Characteristics** $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ , $V_{CC} = +5V \pm 5\%$ , $V_{SS} = 0V$ , unless otherwise specified.

| Symbol               | Parameter                                    | Conditions                                                                                                                                          | Min  | Тур | Max             | Units |
|----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------|-------|
| VILX                 | Clock Input Low Voltage                      | <u></u>                                                                                                                                             | -0.5 |     | 0.8             | V     |
| VIHX                 | Clock Input High Voltage                     |                                                                                                                                                     | 2.0  |     | V <sub>CC</sub> | V     |
| VIL                  | Input Low Voltage                            |                                                                                                                                                     | -0.5 |     | 0.8             | V     |
| VIH                  | Input High Voltage                           |                                                                                                                                                     | 2.0  |     | V <sub>CC</sub> | V     |
| VOL                  | Output Low Voltage                           | I <sub>OL</sub> =1.6mA on all                                                                                                                       |      |     | 0.4             | v     |
| V <sub>OH</sub>      | Output High Voltage                          | I <sub>OH</sub> = -1.0mA                                                                                                                            | 2.4  |     |                 | V     |
| I <sub>CC</sub> (AV) | Avg. Power Supply Current (V <sub>CC</sub> ) | $V_{CC} = 5.25$ V, $T_A = 25^{\circ}$ C<br>No Loads on output<br>SIN, DSR, RLSD,<br>CTS, RI = 2.0V<br>All other inputs = 0.8V                       |      |     | 95              | mA    |
| կլ                   | Input Leakage                                | $V_{CC} = 5.25 V, V_{SS} = 0 V$                                                                                                                     |      |     | ±10             | μA    |
| ICL                  | Clock Leakage                                | All other pins floating.<br>V <sub>IN</sub> = 0V, 5.25V                                                                                             |      |     | ±10             | μΑ    |
| loz                  | TRI-STATE Leakage                            | $\begin{array}{l} V_{CC}=5.25 V \ V_{SS}=0 V \\ V_{OUT}=0 V, 5.25 V \\ 1) \ Chip \ deselected \\ 2) \ WRITE \ mode, \\ chip \ selected \end{array}$ |      |     | ± 20            | μΑ    |
| VILMR                | MR Schmitt VIL                               |                                                                                                                                                     |      |     | 0.8             | V     |
| VIHMR                | MR Schmitt VIH                               |                                                                                                                                                     | 2.0  |     |                 | V     |

## **Capacitance** $T_A = 25^{\circ}C, V_{CC} = V_{SS} = 0V$

| Symbol            | Parameter                | Conditions           | Min | Тур | Max | Units |
|-------------------|--------------------------|----------------------|-----|-----|-----|-------|
| C <sub>XIN</sub>  | Clock Input Capacitance  |                      |     | 15  | 20  | pF    |
| C <sub>XOUT</sub> | Clock Output Capacitance | f <sub>c</sub> =1MHz |     | 20  | 30  | pF    |
| CIN               | Input Capacitance        | Unmeasured pins      |     | 6   | 10  | pF    |
| C <sub>OUT</sub>  | Output Capacitance       |                      |     | 10  | 20  | pF    |

| Symbol             | Parameter                                   | Conditions                                 | Min                                     | Max   | Units      |
|--------------------|---------------------------------------------|--------------------------------------------|-----------------------------------------|-------|------------|
| t <sub>AW</sub>    | Address Strobe Width                        |                                            | 90                                      | *     | ns         |
| t <sub>AS</sub>    | Address Setup Time                          |                                            | 90                                      |       | ns         |
| t <sub>AH</sub>    | Address Hold Time                           |                                            | 0                                       |       | ns         |
| t <sub>CS</sub>    | Chip Select Setup Time                      |                                            | 90                                      |       | ns         |
| t <sub>CH</sub>    | Chip Select Hold Time                       |                                            | 0                                       |       | ns         |
| tow                | DISTR/DISTR Strobe Width                    |                                            | 175                                     |       | ns         |
| t <sub>RC</sub>    | Read Cycle Delay                            |                                            | 500                                     |       | ns         |
| RC                 | Read Cycle = $t_{AR}^* + t_{DIW} + t_{RC}$  |                                            | 755                                     |       | ns         |
| t <sub>DD</sub>    | DISTR/DISTR to Driver Disable Delay         | -@100pF loading                            | No. | 75    | ns         |
| t <sub>DDD</sub>   | Delay from DISTR/DISTR to Data              | -@100pF loading                            |                                         | 175   | ns         |
| t <sub>HZ</sub>    | DISTR/DISTR to Floating Data Delay          | -@100pF loading                            | 100                                     |       | ns         |
| t <sub>DOW</sub>   | DOSTR/DOSTR Strobe Width                    |                                            | 175                                     |       | ns         |
| twc                | Write Cycle Delay                           |                                            | 500                                     | 1     | ns         |
| WC                 | Write Cycle = $t_{AW}^* + t_{DOW} + t_{WC}$ |                                            | 755                                     |       | ns         |
| t <sub>DS</sub>    | Data Setup Time                             |                                            | 90                                      | 1     | ns         |
| t <sub>DH</sub>    | Data Hold Time                              |                                            | 60                                      |       | ns         |
| t <sub>csc</sub> * | Chip Select Output Delay from Select        | -@100pF loading                            | · .                                     | 125   | ns         |
| t <sub>RA</sub> *  | Address Hold Time from DISTR/DISTR          |                                            | 20                                      |       | ns         |
| t <sub>RCS</sub> * | Chip Select Hold Time from DISTR/DISTR      |                                            | 20                                      |       | ns         |
| t <sub>AR</sub> *  | DISTR/DISTR Delay from Address              |                                            | 80                                      | 1     | ns         |
| t <sub>CSR</sub> * | DISTR/DISTR Delay from Chip Select          |                                            | 80                                      | 1     | ns         |
| twa*               | Address Hold Time from DOSTR/DOSTR          |                                            | 20                                      | 1     | ns         |
| t <sub>wcs*</sub>  | Chip Select Hold Time from<br>DOSTR/DOSTR   |                                            | 20                                      |       | ns         |
| t <sub>AW</sub> *  | DOSTR/DOSTR Delay from Address              |                                            | 80                                      |       | ns         |
| tcsw*              | DOSTR/DOSTR Delay from Select               |                                            | 80                                      |       | ns         |
| tMRW               | Master Reset Pulse Width                    |                                            | 10                                      |       | μS         |
| txн                | Duration of Clock High Pluse                | External Clock (3.1 MHz Max.)              | 140                                     |       | ns         |
| txL                | Duration of Clock                           | External Clock (3.1 MHz Max.)              | 140                                     |       | ns         |
| Baud Ge            | nerator                                     |                                            |                                         | •     | - <b>I</b> |
| N                  | Baud Divisor                                |                                            | 1                                       | 216-1 | Τ          |
| tern               | Baud Output Negative Edge Delay             | 100pF Load                                 |                                         | 250   | ns         |
| teun               | Baud Output Positive Edge Delay             | 100pF Load                                 |                                         | 250   | ns         |
| tiw                | Baud Output Down Time                       | $f_x = 2MHz$ , $\pm 2,100 \text{ pF}$ Load | 425                                     |       | ns         |
|                    | Baud Output Up Time                         | $f_{x} = 3MHz + 3.100 \text{ pF Load}$     | 330                                     | -     | ns         |
| Receiver           |                                             | , , ,, ,, ,, ,, ,, ,, ,, ,, ,, ,, ,        |                                         | 1     |            |
| tecn               | Delay from RCLK to Sample Time              | <u> </u>                                   |                                         | 2     | us         |
| tSINT              | Delay from Stop to Set Interrupt            |                                            | . 1                                     | 1     | BAUDO      |
| t <sub>RINT</sub>  | Delay from DISTR/DISTR (RD RBR/RDLSR)       | 100pF Load                                 |                                         | 1     | μs         |

| AC Ele           | ectrical Characteristics (Continued)                         |            |     |       |                   |
|------------------|--------------------------------------------------------------|------------|-----|-------|-------------------|
| Symbol           | Parameter                                                    | Conditions | Min | Max   | Units             |
| Transmit         | ter                                                          |            |     | ***** |                   |
| t <sub>HR</sub>  | Delay from DOSTR/DOSTR (WR THR)<br>to Reset Interrupt        | 100pF Load |     | 1     | μs                |
| t <sub>IRS</sub> | Delay from Initial INTR Reset to Transmit<br>Start           |            | 8   | 24    | BAUDOUT<br>Cycles |
| t <sub>SI</sub>  | Delay from Initial Write to Interrupt                        |            | 16  | 32    | BAUDOUT<br>Cycles |
| t <sub>STI</sub> | Delay from Stop to Interrupt (THRE)                          |            | 8   | 8     | BAUDOUT<br>Cycles |
| t <sub>IR</sub>  | Delay from DISTR/DISTR (RD IIR) to Reset<br>Interrupt (THRE) | 100pF Load |     | 1     | μs                |
| Modem (          | Control                                                      |            |     |       |                   |
| t <sub>MDO</sub> | Delay from DOSTR/DOSTR (WR MCR) to<br>Output                 | 100pF Load |     | 1     | μs                |
| t <sub>SIM</sub> | Delay to Set Interrupt from MODEM Input                      | 100pF Load |     | 1     | μs                |
| t <sub>RIM</sub> | Delay to Reset Interrupt from DISTR/DISTR<br>(RD MSR)        | 100pF Load |     | 1     | μs                |

## **Timing Waveforms**



External Clock Input (3.1 MHz Max.)



O-C-1685-3

**AC Test Points** 





### Timing Waveforms (Continued)



Note 1: See Write Cycle Timing Note 2: See Read Cycle Timing

#### **Block Diagram**



#### **Functional Pin Description**

The following describes the function of all INS8250A input/output pins. Some of these descriptions reference internal circuits.

Note: In the following a criptions, a low represents a logic 0 (0V nominal) and a high represents a logic 1 (+2.4V nominal).

#### Input Signals

**Chip Select (CS0, CS1, \overline{CS2}), Pins 12–14:** When CS0 and CS1 are high and  $\overline{CS2}$  is low, the chip is selected. Chip selection is complete when the decoded chip select signal is latched with an active (low) Address Strobe ( $\overline{ADS}$ ) input. This enables communication between the INS8250A and the CPU.

Data Input Strobe (DISTR, DISTR), Pins 22 and 21: When DISTR is high or DISTR is low while the chip is selected, allows the CPU to read status information or data from a selected register of the INS8250A.

Note: Only an active DISTR or DISTR input is required to transfer data from the INS8250A during a read operation. Therefore, the either the DISTR input permanently low or the DISTR input permanently high, if not used. Data Output Strobe (DOSTR, DOSTR), Pins 19 and 18: When DOSTR is high or DOSTR is low while the chip is selected, allows the CPU to write data or control words into a selected register of the INS8250A.

Note: Only an active DOSTR or DOSTR input is required to transfer data to the INS8250A during a write operation. Therefore, tie either the DOSTR input permanently low or the DOSTR input permanently high, if not used.

Address Strobe (ADS), Pin 25: When low, provides latching for the Register Select (A0, A1, A2) and Chip Select (CS0, CS1, CS2) signals.

Note: An active ADS input is required when the Register Select (A0, A1, A2) signals are not stable for the duration of a read or write operation. If not required, tie the ADS input permanently low.

**Register Select (A0, A1, A2), Pins 26–28:** These three inputs are used during a read or write operation to select an INS8250A register to read from or write into as indicated in the table below. Note that the state of the Divisor Latch Access Bit (DLAB), which is the most significant bit of the Line Control Register, affects the selection of certain INS8250A registers. The DLAB must be set high by the system software to access the Baud Generator Divisor Latches.

#### Functional Pin Description (Continued)

| DLAB | A <sub>2</sub> | <b>A</b> <sub>1</sub> | A <sub>0</sub> | Register                                                          |  |
|------|----------------|-----------------------|----------------|-------------------------------------------------------------------|--|
| 0    | 0              | 0                     | 0              | Receiver Buffer (read), Trans-<br>mitter Holding Register (write) |  |
| 0    | 0              | 0                     | 1              | Interrupt Enable                                                  |  |
| X    | 0              | 1                     | 0              | Interrupt Identification (read<br>only)                           |  |
| Х    | 0              | 1                     | 1              | Line Control                                                      |  |
| X    | 1              | 0                     | 0              | MODEM Control                                                     |  |
| X    | 1              | 0                     | 1              | Line Status                                                       |  |
| X    | 1              | 1                     | 0              | MODEM Status                                                      |  |
| х    | 1              | 1                     | 1              | Scratch                                                           |  |
| 1    | 0              | 0                     | 0              | Divisor Latch                                                     |  |
|      |                |                       |                | (least significant byte)                                          |  |
| 1    | 0              | 0                     | 1              | Divisor Latch<br>(most significant byte)                          |  |

Master Reset (MR), Pin 35: This input is buffered with a TTL-compatible Schmitt Trigger with 0.5V typical hysteresis. When high, it clears all the registers (except the Receiver Buffer, Transmitter Holding, and Divisor Latches), and the control logic of the INS8250A. Also, the state of various output signals (SOUT, INTRPT, OUT 1, OUT 2, RTS, DTR) are affected by an active MR input. (Refer to Table 1.)

**Receiver Clock (RCLK), Pin 9:** This input is the  $16 \times$  baud rate clock for the receiver section of the chip.

Serial Input (SIN), Pin 10: Serial data input from the communications link (peripheral device, MODEM, or data set).

Clear to Send (CTS), Pin 36: The CTS signal is a MODEM control function input whose conditions can be tested by the CPU by reading bit 4 (CTS) of the MODEM Status Register. Bit 0 (DCTS) of the MODEM Status Register indicates whether the CTS input has changed state since the previous reading of the MODEM Status Register. CTS has no effect on the Transmitter.

Note: Whenever the CTS bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled.

Data Set Ready (DSR), Pin 37: When low, this indicates that the MODEM or data set is ready to establish the communications link and transfer data with the INS8250A. The DSR signal is a MODEM-control function input whose condition can be tested by the CPU by reading bit 5 (DSR) of the MODEM Status Register. Bit 1 (DDSR) of the MODEM Status Register indicates whether the DSR input has changed state since the previous reading of the MODEM Status Register.

Note: Whenever the DSR bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled.

Data Carrier Detect ( $\overline{DCD}$ ), Pin 38: When low, indicates that the data carrier has been detected by the MODEM or data set. The  $\overline{DCD}$  signal is a MODEM-control function input whose condition can be tested by the CPU by reading bit 7 (DCD) of the MODEM Status Register. Bit 3 (DDCD) of the MODEM Status Register indicates whether the  $\overline{DCD}$  input has changed state since the previous reading of the MODEM Status Register.  $\overline{DCD}$  has no effect on the receiver.

Note: Whenever the DCD bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled. **Ring Indicator (RI), Pin 39:** When low, indicates that a telephone ringing signal has been received by the MODEM or data set. The RI signal is a MODEM-control function input whose condition can be tested by the CPU by reading bit 6 (RI) of the MODEM Status Register. Bit 2 (TERI) of the MODEM Status Register indicates whether the RI input has changed from a low to a high state since the previous reading of the MODEM Status Register.

Note: Whenever the RI bit of the MODEM Status Register changes from a high to a low state, an interrupt is generated if the MODEM Status Register is enabled.

Vcc, Pin 40: +5V supply.

Vss, Pin 20: Ground (0V) reference.

#### Output Signals

Data Terminal Ready ( $\overline{DTR}$ ), Pin 33: When low, informs the MODEM or data set that the INS8250A is ready to communicate. The  $\overline{DTR}$  output signal can be set to an active low by programming bit 0 (DTR) of the MODEM Control Register to a high level. The  $\overline{DTR}$  signal is set high upon a Master Reset operation. The  $\overline{DTR}$  signal is forced to its inactive state (high) during loop mode operation.

**Request to Send (RTS), Pin 32:** When low, informs the MODEM or data set that the INS8250A is ready to transmit data. The RTS output signal can be set to an active low by programming bit 1 (RTS) of the MODEM Control Register. The RTS signal is set high upon a Master Reset operation. The RTS signal is forced to its inactive state (high) during loop mode operation.

Output 1 (OUT 1), Pin 34: User-designated output that can be set to an active low by programming bit 2 (OUT 1) of the MODEM Control Register to a high level. The OUT 1 signal is set high upon a Master Reset Operation. The OUT 1 signal is forced to its inactive state (high) during loop mode operation.

**Output 2 (OUT 2), Pin 31:** User-designated output that can be set to an active low by programming bit 3(OUT 2) of the MODEM Control Register to a high level. The  $\overline{OUT 2}$  signal is set high upon a Master Reset Operation. The  $\overline{OUT 2}$  signal is forced to its inactive state (high) during loop mode operation.

Chip Select Out (CSOUT), Pin 24: When high, indicates that the chip has been selected by active, CS0, CS1, and CS2 inputs. No data transfer can be initiated until the CSOUT signal is a logic 1.

**Driver Disable (DDIS), Pin 23:** Goes low whenever the CPU is reading data from the INS8250A. A high-level DDIS output can be used to disable an external transceiver (if used between the CPU and INS8250A on the  $D_7$ - $D_0$  Data Bus) at all times, except when the CPU is reading data.

#### Functional Pin Description (Continued)

Baud Out (BAUDOUT), Pin 15: 16 × clock signal for the transmitter section of the INS8250A. The clock rate is equal to the main reference oscillator frequency divided by the specified divisor in the Baud Generator Divisor Latches. The BAUDOUT may also be used for the receiver section by tying this output to the RCLK input of the chip.

Interrupt (INTRPT), Pin 30: Goes high whenever any one of the following interrupt types has an active high condition and is enabled via the IER: Receiver Error Flag; Received Data Available; Transmitter Holding Register Empty; and MODEM Status. The INTRPT signal is reset low upon the appropriate interrupt service or a Master Reset operation.

Serial Output (SOUT), Pin 11: Composite serial data output to the communications link (peripheral, MODEM or data set). The SOUT signal is set to the Marking (logic 1) state upon a Master Reset operation.

#### Input/Output Signals

**Data (D<sub>7</sub>-D<sub>0</sub>) Bus, Pins 1-8:** This bus comprises eight TRI-STATE input/output lines. The bus provides bidirectional communications between the INS8250A and the CPU. Data, control words, and status information are transferred via the D<sub>7</sub>-D<sub>0</sub> Data Bus.

External Clock Input/Output (XTAL 1, XTAL 2) Pins 16 and 17: These two pins connect the main timing reference (crystal or signal clock) to the INS8250A.

| Register/Signal                   | Reset Control         | Reset State                                                     |
|-----------------------------------|-----------------------|-----------------------------------------------------------------|
| Interrupt Enable Register         | Master Reset          | All Bits Low<br>(0-3 forced and 4-7<br>permanent)               |
| Interrupt Identification Register | Master Reset          | Bit 0 is High, Bits 1 and 2 Low<br>Bits 3–7 are Permanently Low |
| Line Control Register             | Master Reset          | All Bits Low                                                    |
| MODEM Control Register            | Master Reset          | All Bits Low                                                    |
| Line Status Register              | Master Reset          | All Bits Low,<br>Except Bits 5 and 6 are High                   |
| MODEM Status Register             | Master Reset          | Bits 0–3 Low<br>Bits 4–7 – Input Signal                         |
| SOUT                              | Master Reset          | High                                                            |
| INTRPT (RCVR Errs)                | Read LSR/MR           | Low                                                             |
| INTRPT (RCVR Data Ready)          | Read RBR/MR           | Low                                                             |
| INTRPT (THRE)                     | Read IIR/Write THR/MR | Low                                                             |
| INTRPT (Modem Status Changes)     | Read MSR/MR           | Low .                                                           |
| OUT 2                             | Master Reset          | High                                                            |
| RTS                               | Master Reset          | High                                                            |
| DTR                               | Master Reset          | High                                                            |
| OUT 1                             | Master Reset          | High                                                            |

## **Connection Diagram**



O-C-1685-11

### **Accessible Registers**

The system programmer may access or control any of the INS8250A registers summarized in Table 2 via the CPU. These registers are used to control INS8250A operations and to transmit and receive data.

#### **Line Control Register**

The system programmer specifies the format of the asynchronous data communications exchange via the Line Control Register. In addition to controlling the format, the programmer may retrieve the contents of the Line Control Register for inspection. This feature simplifies system programming and eliminates the need for separate storage in system memory of the line characteristics. The contents of the Line Control Register are indicated in Table 2 and are described below. **Bits 0 and 1:** These two bits specify the number of bits in each transmitted or received serial character. The encoding of bits 0 and 1 is as follows:

| Bit 1 | Bit 0 | Word Length |
|-------|-------|-------------|
| 0     | 0     | 5 Bits      |
| 0     | 1 1   | 6 Bits      |
| 1     | 0     | 7 Bits      |
| 1     | 1     | 8 Bits      |

**Bit 2:** This bit specifies the number of Stop bits in each transmitted character. If bit 2 is a logic 0, one Stop bit is generated in the transmitted data. If bit 2 is a logic 1 when a 5-bit word length is selected via bits 0 and 1, one

|         | Register Address                              |                                                    |                                                                               |                                                |                                          |                                    |                                              |                                              |                     |                          |               |  |
|---------|-----------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------|------------------------------------|----------------------------------------------|----------------------------------------------|---------------------|--------------------------|---------------|--|
|         | 0 DLAB = 0                                    | 0 DLAB = 0                                         | 1 DLAB = 0                                                                    | 2                                              | 3                                        | 4                                  | 5                                            | 6                                            | 7                   | 0 DLAB = 1               | 1 DLAB = 1    |  |
| Bit No. | Receiver<br>Buffer<br>Register<br>(Read Only) | Transmitter<br>Holding<br>Register<br>(Write Only) | interrupt<br>Enable<br>Register                                               | Interrupt<br>Ident.<br>Register<br>(Read Only) | Line<br>Control<br>Register              | MODEM<br>Control<br>Register       | Line<br>Status<br>Register                   | MODEM<br>Status<br>Register                  | Scratch<br>Register | Divisor<br>Latch<br>(LS) | Latch<br>(MS) |  |
|         | RBR                                           | THR                                                | IER                                                                           | IIR                                            | LCR                                      | MCR                                | LSR                                          | MSR                                          | SCR                 | DLL                      | DLM           |  |
| 0       | Data Bit 0*                                   | Data Bit 0                                         | Enable<br>Received<br>Data<br>Available<br>Interrupt<br>(ERBFI)               | "0" if<br>Interrupt<br>Pending                 | Word<br>Length<br>Select Bit 0<br>(WLS0) | Data<br>Terminal<br>Ready<br>(DTR) | Data Ready<br>(DR)                           | Delta Clear<br>to Send<br>(DCTS)             | Bit 0               | Bit 0                    | Bit 8         |  |
| 1       | Data Bit 1                                    | Data Bit 1                                         | Enable<br>Transmitter<br>Holding<br>Register<br>Empty<br>Interrupt<br>(ETBEI) | Interrupt<br>ID<br>Bit (0)                     | Word<br>Length<br>Select Bit 1<br>(WLS1) | Request to<br>Send<br>(RTS)        | Overrun<br>Error<br>(OE)                     | Delta Data<br>Set Ready<br>(DDSR)            | Bit 1               | Bit 1                    | Bit 9         |  |
| 2       | Data Bit 2                                    | Data Bit 2                                         | Enable<br>Receiver<br>Line Status<br>Interrupt<br>(ELSI)                      | Interrupt<br>ID<br>Bit (1)                     | Number of<br>Stop Bits<br>(STB)          | Out 1                              | Parity<br>Error<br>(PE)                      | Trailing<br>Edge Ring<br>Indicator<br>(TERI) | Bit 2               | Bit 2                    | Bit 10        |  |
| 3       | Data Bit 3                                    | Data Bit 3                                         | Enable<br>MODEM<br>Status<br>Interrupt<br>(EDSSI)                             | 0                                              | Parity<br>Enable<br>(PEN)                | Out 2                              | Framing<br>Error<br>(FE)                     | Delta Data<br>Carrier<br>Detect<br>(DDCD)    | Bit 3               | Bit 3                    | Bit 11        |  |
| 4       | Data Bit 4                                    | Data Bit 4                                         | 0                                                                             | 0                                              | Even Parity<br>Select<br>(EPS)           | Loop                               | Break<br>Interrupt<br>(BI)                   | Clear to<br>Send<br>(CTS)                    | Bit 4               | Bit 4                    | Bit 12        |  |
| 5       | Data Bit 5                                    | Data Bit 5                                         | 0                                                                             | 0                                              | Stick Parity                             | 0                                  | Transmitter<br>Holding<br>Register<br>(THRE) | Data Set<br>Ready<br>(DSR)                   | Bit 5               | Bit 5                    | Bit 13        |  |
| 6       | Data Bit 6                                    | Data Bit 6                                         | 0                                                                             | 0                                              | Set Break                                | 0                                  | Transmitter<br>Empty<br>(TEMT)               | Ring<br>Indicator<br>(RI)                    | Bit 6               | Bit 6                    | Bit 14        |  |
| 7       | Data Bit 7                                    | Data Bit 7                                         | 0                                                                             | 0                                              | Divisor<br>Latch<br>Access Bit<br>(DLAB) | 0                                  | 0                                            | Data<br>Carrier<br>Detect<br>(DCD)           | Bit 7               | Bit 7                    | Bit 15        |  |

#### Table 2. Summary of INS8250A Accessible Registers

\*Bit 0 is the least significant bit. It is the first bit serially transmitted or received.

#### Accessible Registers (Continued)

and a half Stop bits are generated. If bit 2 is a logic 1 when either a 6-, 7-, or 8-bit word length is selected, two Stop bits are generated. The Receiver checks the first Stop-bit only, regardless of the number of Stop bits selected.

**Bit 3:** This bit is the Parity Enable bit. When bit 3 is a logic 1, a Parity bit is generated (transmit data) or checked (receive data) between the last data word bit and Stop bit of the serial data. (The Parity bit is used to produce an even or odd number of 1s when the data word bits and the Parity bit are summed.)

**Bit 4:** This bit is the Even Parity Select bit. When bit 3 is a logic 1 and bit 4 is a logic 0, an odd number of logic 1s is transmitted or checked in the data word bits and Parity bit. When bit 3 is a logic 1 and bit 4 is a logic 1, an even number of logic 1s is transmitted or checked.

**Bit 5:** This bit is the Stick Parity bit. When bit 3 is a logic 1 and bit 5 is a logic 1, the Parity bit is transmitted and checked by the receiver as a logic 0 if bit 4 is a logic 1 or as a logic 1 if bit 4 is a logic 0.

**Bit 6:** This bit is the Break Control bit. When it is set to a logic 1, the serial output (SOUT) is forced to the Spacing (logic 0) state. The break is disabled by setting bit 6 to a logic 0. The Break Control bit acts only on SOUT and has no effect on the transmitter logic.

Note: This feature enables the CPU to alert a terminal in a computer communications system. If the following sequence is followed, no erroneous or extraneous characters will be transmitted because of the break.

1. Load an all 0s pad character in response to THRE.

2. Set break in response to the next THRE.

3. Wait for the transmitter to be idle, (TEMT = 1), and clear break when normal transmission has to be restored.

During the break, the Transmitter can be used as a character timer to accurately establish the break duration.

**Bit 7:** This bit is the Divisor Latch Access Bit (DLAB). It must be set high (logic 1) to access the Divisor Latches of the Baud Generator during a Read or Write operation. It must be set low (logic 0) to access the Receiver Buffer, the Transmitter Holding Register, or the Interrupt Enable Register.

#### Table 3. Baud Rates Using 1.8432MHz Crystal

| Desired<br>Baud Rate | Divisor Used<br>to Generate<br>16 × Clock | Percent Error<br>Difference Between<br>Desired and Actual |
|----------------------|-------------------------------------------|-----------------------------------------------------------|
| 50                   | 2304                                      | -                                                         |
| 75                   | 1536                                      | · _                                                       |
| 110                  | 1047                                      | 0.026                                                     |
| 134.5                | 857                                       | 0.058                                                     |
| 150                  | 768                                       | · · · · ·                                                 |
| 300                  | 384                                       | _ 1                                                       |
| 600                  | 192                                       | _                                                         |
| 1200                 | 96                                        | _                                                         |
| 1800                 | 64                                        | · · · · ·                                                 |
| 2000                 | 58                                        | 0.69                                                      |
| 2400                 | 48                                        | <u> </u>                                                  |
| 3600                 | 32                                        | _                                                         |
| 4800                 | 24                                        | <u> </u>                                                  |
| 7200                 | 16                                        |                                                           |
| 9600                 | 12                                        |                                                           |
| 19200                | 6                                         | -                                                         |
| 38400                | 3                                         | -                                                         |
| 56000                | 2                                         | 2.86                                                      |

**Typical Clock Circuits** 





O-C-1685-12

| CRYSTAL | Rp   | Rx2  | C1       | C2       |
|---------|------|------|----------|----------|
| 3.1 MHz | 1 MQ | 1.5k | 10-30 pF | 40-60 pF |
| 1.8 MHz | 1 MQ | 1.5k | 10-30 pF | 40-60 pF |

#### **Typical Crystal Oscillator Network**

#### Table 4. Baud Rates Using 3.072 MHz Crystal

| Desired<br>Baud Rate | Divisor Used<br>to Generate<br>16 × Clock | Percent Error<br>Difference Between<br>Desired and Actual |
|----------------------|-------------------------------------------|-----------------------------------------------------------|
| 50                   | 3840                                      |                                                           |
| 75                   | 2560                                      | ·                                                         |
| 110                  | 1745                                      | 0.026                                                     |
| 134.5                | 1428                                      | 0.034                                                     |
| 150                  | 1280                                      | · _                                                       |
| 300                  | 640                                       |                                                           |
| 600                  | 320                                       | · · · · · · · · · · · · · · · · · · ·                     |
| 1200                 | 160                                       | ·                                                         |
| 1800                 | 107                                       | 0.312                                                     |
| 2000                 | 96                                        |                                                           |
| 2400                 | 80                                        |                                                           |
| 3600                 | 53                                        | 0.628                                                     |
| 4800                 | 40                                        |                                                           |
| 7200                 | 27                                        | 1.23                                                      |
| 9600                 | 20                                        | i                                                         |
| 19200                | 10                                        | _                                                         |
| 38400                | 5                                         | — —                                                       |

Note: 1.8432MHz is the standard 8080 frequency divided by 10.
### Programmable Baud Generator

The INS8250A contains a programmable Baud Generator that is capable of taking any clock input (DC to 3.1 MHz) and dividing it by any divisor from 1 to  $2^{16}$ -1). The output frequency of the Baud Generator is 16× the Baud [divisor #= (frequency input) + (baud rate × 16)]. Two 8-bit latches store the divisor in a 16-bit binary format. These Divisor Latches must be loaded during initialization in order to ensure desired operation of the Baud Generator. Upon loading either of the Divisor Latches, a 16-bit Baud counter is immediately loaded. This prevents long counts on initial load.

Tables 3 and 4 illustrate the use of the Baud Generator with crystal frequencies of 1.8432MHz and 3.072MHz respectively. For baud rates of 38400 and below, the error obtained is minimal. The accuracy of the desired baud rate is dependent on the crystal frequency chosen.

Note: The maximum operating frequency of the Baud Generator is 3.1 MHz. However, when using divisors of 3 and below, the maximum frequency is equal to the divisor in MHz. For example, if the divisor is 1, then the maximum frequency is 1 MHz. In no case should the data rate be greater than 56k Baud.

### Line Status Register

This 8-bit register provides status information to the CPU concerning the data transfer. The contents of the Line Status Register are indicated in Table 2 and are described below.

**Bit 0:** This bit is the receiver Data Ready (DR) indicator. Bit 0 is set to a logic 1 whenever a complete incoming character has been received and transferred into the Receiver Buffer Register. Bit 0 is reset to a logic 0 by reading the data in the Receiver Buffer Register.

**Bit 1:** This bit is the Overrun Error (OE) indicator. Bit 1 indicates that data in the Receiver Buffer Register was not read by the CPU before the next character was transferred into the Receiver Buffer Register, thereby destroying the previous character. The OE indicator is reset whenever the CPU reads the contents of the Line Status Register.

Bit 2: This bit is the Parity Error (PE) indicator. Bit 2 indicates that the received data character does not have the correct even or odd parity, as selected by the evenparity-select bit. The PE bit is set to a logic 1 upon detection of a parity error and is reset to a logic 0 whenever the CPU reads the contents of the Line Status Register.

Bit 3: This bit is the Framing Error (FE) indicator. Bit 3 indicates that the received character did not have a valid Stop bit. Bit 3 is set to a logic 1 whenever the Stop bit following the last data bit or parity bit is detected as a zero bit (Spacing level). The FE indicator is reset whenever the CPU reads the contents of the Line Status indicator.

**Bit 4:** This bit is the Break Interrupt (BI) indicator. Bit 4 is set to a logic 1 whenever the received data input is held in the Spacing (logic 0) state for longer than a full word transmission time (that is, the total time of Start bit + data bits + Parity + Stop bits). The BI indicator is reset whenever the CPU reads the contents of the Line Status indicator.

Note: Bits 1 through 4 are the error conditions that produce a Receiver Line Status interrupt whenever any of the corresponding conditions are detected.

**Bit 5:** This bit is the Transmitter Holding Register Empty (THRE) indicator. Bit 5 indicates that the INS8250A is ready to accept a new character for transmission. In addition, this bit causes the INS8250A to issue an interrupt to the CPU when the Transmit Holding Register Empty Interrupt enable is set high. The THRE bit is set to a logic 1 when a character is transferred from the Transmitter Holding Register into the Transmitter Shift Register. The bit is reset to logic 0 concurrently with the loading of the Transmitter Holding Register by the CPU.

**Bit 6:** This bit is the Transmitter Empty (TEMT) indicator. Bit 6 is set to a logic 1 whenever the Transmitter Holding Register (THR) and the Transmitter Shift Register (TSR) are both empty. It is reset to logic 0 whenever either the THR or TSR contains a data character.

Bit 7: This bit is permanently set to logic 0.

Note: The Line Status Register is intended for read operations only. Writing to this register is not recommended as this operation is used for factory testing.

| Interrupt Identification<br>Register |       |       | Interrupt Set and Reset Functions |                                       |                                                                                   |                                                                                                               |  |  |
|--------------------------------------|-------|-------|-----------------------------------|---------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| Bit 2                                | Bit 1 | Bit 0 | Priority<br>Level                 | Interrupt Type                        | Interrupt Source                                                                  | Interrupt Reset Control                                                                                       |  |  |
| 0                                    | 0     | 1     |                                   | None                                  | None                                                                              | _                                                                                                             |  |  |
| 1                                    | 1     | 0     | Highest                           | Receiver Line Status                  | Overrun Error or<br>Parity Error or Framing<br>Error or Break Interrupt           | Reading the Line Status<br>Register                                                                           |  |  |
| - 1                                  | 0     | 0     | Second                            | Received Data Available               | Receiver Data Available                                                           | Reading the Receiver<br>Buffer Register                                                                       |  |  |
| 0                                    | 1     | 0     | Third                             | Transmitter Holding<br>Register Empty | Transmitter Holding<br>Register Empty                                             | Reading the IIR Register<br>(if source of interrupt) or<br>Writing into the Trans-<br>mitter Holding Register |  |  |
| 0                                    | 0     | 0     | Fourth                            | MODEM Status                          | Clear to Send or<br>Data Set Ready or<br>Ring Indicator or Data<br>Carrier Detect | Reading the MODEM<br>Status Register                                                                          |  |  |

#### **Table 5. Interrupt Control Functions**

### Interrupt Identification Register

The INS8250A has an on-chip interrupt capability that allows for complete flexibility in interfacing to all the popular microprocessors presently available. In order to provide minimum software overhead during data character transfers, the INS8250A prioritizes interrupts into four levels. The four levels of interrupt conditions are as follows: Receiver Line Status (priority 1); Received Data Ready (priority 2); Transmitter Holding Register Empty (priority 3); and MODEM Status (priority 4).

Information indicating that a prioritized interrupt is pending and the type of that interrupt are stored in the Interrupt Identification Register (IIR). When addressed during chip-select time, the IIR freezes the highest priority interrupt pending and no other interrupts are acknowledged until the particular interrupt is serviced by the CPU. The contents of the IIR are indicated in Table 2 and are described below.

**Bit 0:** This bit can be used in either a hardwired prioritized or polled environment to indicate whether an interrupt is pending. When bit 0 is a logic 0, an interrupt is pending and the IIR contents may be used as a pointer to the appropriate interrupt service routine. When bit 0 is a logic 1, no interrupt is pending and polling (if used) continues.

**Bits 1 and 2:** These two bits of the IIR are used to identify the highest priority interrupt pending as indicated in Table 5.

**Bits 3 through 7:** These five bits of the IIR are always logic 0.

### Interrupt Enable Register

This 8-bit register enables the four types of interrupts of the INS8250A to separately activate the chip Interrupt (INTRPT) output signal. It is possible to totally disable the interrupt system by resetting bits 0 through 3 of the Interrupt Enable Register. Similarly, by setting the appropriate bits of this register to a logic 1, selected interrupts can be enabled. Disabling the interrupt system inhibits the Interrupt Identification Register and the active (high) INTRPT output from the chip. All other system functions operate in their normal manner, including the setting of the Line Status and MODEM Status Registers. The contents of the Interrupt Enable Register are indicated in Table 2 and are described below.

**Bit 0:** This bit enables the Received Data Available Interrupt when set to logic 1.

**Bit 1:** This bit enables the Transmitter Holding Register Empty Interrupt when set to logic 1.

**Bit 2:** This bit enables the Receiver Line Status Interrupt when set to logic 1.

**Bit 3:** This bit enables the MODEM Status Interrupt when set to logic 1.

Bits 4 through 7: These four bits are always logic 0.

### Modem Control Register

This 8-bit register controls the interface with the MODEM or data set (or a peripheral device emulating a MODEM). The contents of the MODEM Control Register are indicated in Table 2 and are described below.

**Bit 0:** This bit controls the Data Terminal Ready (DTR) output. When bit 0 is set to a logic 1, the DTR output is forced to a logic 0. When bit 0 is reset to a logic 0, the DTR output is forced to a logic 1.

Note: The DTR output of the INS8250A may be applied to an EIA inverting line driver (such as the DS1488) to obtain the proper polarity input at the succeeding MODEM or data set.

**Bit 1:** This bit controls the Request to Send (RTS) output. Bit 1 affects the RTS output in a manner identical to that described above for bit 0.

**Bit 2:** This bit controls the Output  $1(\overline{OUT 1})$  signal, which is an auxiliary user-designated output. Bit 2 affects the  $\overline{OUT 1}$  output in a manner identical to that described above for bit 0.

Bit 3: This bit controls the Output  $2(\overline{OUT} 2)$  signal, which is an auxiliary user-designated output. Bit 3 affects the  $\overline{OUT} 2$  output in a manner identical to that described above for bit 0.

**Bit 4:** This bit provides a local loopback feature for diagnostic testing of the INS8250A. When bit 4 is set to logic 1, the following occur: the transmitter Serial Output (SOUT) is set to the Marking (logic 1) state; the receiver Serial Input (SIN) is disconnected; the output of the Transmitter Shift Register input; the four MODEM Control inputs (CTS, DSR, DCD, and RI) are disconnected; and the four MODEM Control outputs (DTR, RTS, OUT 1, and OUT 2) are internally connected to the four MODEM Control inputs, and the MODEM Control output pins are forced to their inactive state (high). In the diagnostic mode, data that is transmitted is immediately received. This feature allows the processor to verify the transmitant and receive-data paths of the INS8250A.

In the diagnostic mode, the receiver and transmitter interrupts are fully operational. The MODEM Control Interrupts are also operational, but the interrupts' sources are now the lower four bits of the MODEM Control Register instead of the four MODEM Control inputs. The interrupts are still controlled by the Interrupt Enable Register.

Bits 5 through 7: These bits are permanently set to logic 0.

#### **Modem Status Register**

This 8-bit register provides the current state of the control lines from the MODEM (or peripheral device) to the CPU. In addition to this current-state information, four bits of the MODEM Status Register provide change information. These bits are set to a logic 1 whenever a control input from the MODEM changes state. They are reset to logic 0 whenever the CPU reads the MODEM Status Register. The contents of the MODEM Status Register are indicated in Table 2 and are described below.

**Bit 0:** This bit is the Delta Clear to Send (DCTS) indicator. Bit 0 indicates that the CTS input to the chip has changed state since the last time it was read by the CPU.

Bit 1: This bit is the Delta Data Set Ready (DDSR) indicator. Bit 1 indicates that the DSR input to the chip has changed state since the last time it was read by the CPU.

Bit 2: This bit is the Trailing Edge of Ring Indicator (TERI) detector. Bit 2 indicates that the  $\overline{RI}$  input to the chip has changed from an On (logic 1) to an Off (logic 0) condition.

Bit 3: This bit is the Delta Data Carrier Detect (DDCD) indicator. Bit 3 indicates that the  $\overline{\text{DCD}}$  input to the chip has changed state.

Note: Whenever bit 0, 1, 2, or 3 is set to logic 1, a MODEM Status interrupt is generated.

Bit 4: This bit is the complement of the Clear to Send  $\overline{(CTS)}$  input. If bit 4 (loop) of the MCR is set to a 1, this bit is equivalent to RTS in the MCR.

**Bit 5:** This bit is the complement of the Data Set Ready (DSR) input. If bit 4 of the MCR is set to a 1, this bit is equivalent of DTR in the MCR.

**Bit 6:** This bit is the complement of the Ring Indicator  $(\overline{RI})$  input. If bit 4 of the MCR is set to a 1, this bit is equivalent to OUT 1 in the MCR.

**Bit 7:** This bit is the complement of the Data Carrier Detect (DCD) input. If bit 4 of the MCR is set to a 1, this bit is equivalent to OUT 2 of the MCR.

Scratchpad Register: This 8-bit Read/Write Register does not control the ACE in any way. It is intended as a scratchpad register to be used by the programmer to hold data temporarily.

## **Typical Applications**

Figures 1 and 2 show how to use the INS8250A chip in an INS8080A system and in a microcomputer system with a highcapacity data bus.



### FIGURE 1. Typical INS8080A/INS8250 RS232 Terminal Interface

# Typical Applications (Continued)







FIGURE 3. Typical Supply Current vs. Temperature, Normalized



# PRELIMINARY

# National Semiconductor

# NS16201-6 Timing Control Unit

# **General Description**

The NS16201 Timing Control Unit (TCU) is a 24-pin device fabricated on a Schottky bipolar process. It provides the 2 phase MOS clock drivers, system control logic (read, write, and data buffer enable) and cycle extension logic for the NS16000 family.

A crystal or external signal may be used as the  $2 \times$  frequency source. Besides the 2 phase MPU clock outputs (PHI1 and PHI2), there are two other clock outputs (TTL-compatible) available for system timing use. One of these is a fast clock (FCLK), at twice the MPU clock frequency (i.e, at the crystal frequency). The other is a TTL version of PHI1 (CTTL).

The cycle extension features include:

- Digitally programmable wait state inputs (WAITn)
- Peripheral (slow) cycle to accommodate slower MOS peripheral interface ICs (where just adding wait states is not adequate)
- Cycle Hold between the first (T1) and second (T2) timing states to allow additional time for arbitration prior to generating control signals.

## Features

- 2 phase full V<sub>CC</sub> swing high capacitance clock drivers
- 4-bit input (WAITn) allowing precise specification of from 0 to 15 wait states
- Cycle Hold for system arbitration and/or memory refresh
- System timing (CTTL and FCLK) and control (RD, WR, and DBE) outputs
- General purpose Timing State Output (TSO) that identifies internal states
- Support of slow MOS peripheral interface ICs (e.g., 8080 series)
- Provides "ready" (RDY) output for NS16000 MPUs
- Synchronous system reşet generation from Schmitt trigger input
- Single 5V power supply
- 24-pin dual-in-line package



### **NS16201 Functional Pin Descriptions**

### Supplies

V<sub>CC</sub> (24): +5V Power Input

### GND (12): 0V Power Return

A  $0.1\mu$ F ceramic decoupling capacitor must be connected across V<sub>CC</sub> and GND as close to the device as possible (i.e., with least amount of lead and trace resistance). This is not only good layout practice, but necessary due to high current transients delivered by the PHI1 and PHI2 outputs.

### **Clock Pins**

XIN (13): Crystal or External Frequency Source Input. The desired MPU clock (PHI1 and PHI2) frequency will be half that of the crystal or external source. A Schottky series gate ( $V_{OH(min)} = 2.7V$ ) is recommended to drive XIN ( $V_{threshold} = 2.5V$ ) as the external frequency source.

XOUT (14): Crystal Feedback Output. This output is used in crystal operation only. It must be left open when driving XIN with an external frequency source.

### **Crystal Oscillator Characteristics**

The NS16201 has a "Pierce" type oscillator that requires a parallel resonant crystal. Connections of the crystal and bias components to XIN and XOUT are shown below. It is important that the crystal be mounted in close proximity to the XIN and XOUT pins to keep printed circuit trace lengths to an absolute minimum.

#### **Typical Crystal Specifications:**

| Туре                      | At-Cut                 |
|---------------------------|------------------------|
| Tolerance                 | 0.005% at 25°C         |
| Stability                 | 0.01% from 0 to 70°C   |
| Resonance                 | Fundamental (parallel) |
| Capacitance               |                        |
| Maximum Series Resistance |                        |

### **Crystal Connection Diagram**



FCLK (15): Fast Clock Output. This is a TTL-level clock output at the same frequency as the crystal or external frequency source. Consequently its frequency is twice that of the MPU clocks.

**PHI1(11) and PHI2(10): MPU Clock Outputs.** These outputs provide the NS16000 series MPUs with 2-phase nonoverlapping MOS (full  $V_{CC}$  swing, high capacitive drive) clock signals. Their frequency will be half that of the crystal or external source.

**CTTL (16): TTL System Clock.** This is a TTL output version of PHI1. Therefore, it operates at the MPU clock frequency.

### **Control Pins**

**RSTI** (7) and **RSTO** (8): Reset Input and Reset Output. RSTI is a Schmitt trigger input that will generate the synchronous system reset signal, RSTO. RSTO's rising edge is synchronized to PHI1 to satisfy the MPU's requirements. RSTI going low will cause RSTO to go low, signaling a system reset. When the slow ramping rising edge (via external RC combination) of RSTI reaches the Schmitt trigger threshold, RSTO will go high on the next rising edge of PHI1.

**ADS (6): Address Strobe Input from MPU/MMU.** This input (going low) identifies the first timing state (T1) of a bus cycle for the TCU (see Note (1)).

**DDIN (5): Data Direction Input.** This signal determines whether a Write (when high) or a Read (when low) cycle will be performed. It is connected to the MPU's DDIN output pin in a normal configuration.

**RD** (3): Read Output Strobe (TRI-STATE<sup>®</sup>). This is an active low signal that identifies a Read cycle. It is decoded from DDIN and tri-stated by RWEN.

WR (4): Write Output Strobe (TRI-STATE). This is an active low signal that identifies a Write cycle. It is decoded from DDIN and tri-stated by RWEN.

RD and WR are mutually exclusive (active low) in any cycle.

**RWEN (2): Read/Write Enable Input.** This input tri-states the RD and WR outputs when high and enables them when low.

NOTE: For compatibility with future revisions of the TCU, this pin should be held low while reset is active.

**DBE (1):** Data Buffer Enable Output. This signal is used to enable or tri-state buffers on the data lines of an NS16000 system. It is low when the buffers are to be enabled.

TSO (17): Timing State Output. The falling edge of TSO signals the start of the second T-state (T2) for the TCU (see Note 1)). The rising edge identifies the start of the last T-state (T4) of a cycle.

TSO is a general purpose signal that may be used by external logic for synchronizing to a bus cycle. One possible application is to use TSO to generate a RAS signal for dynamic RAMs. Another is to gate CWAIT for selection of the Cycle Hold or Wait State functions (see CWAIT description).

**PER (23): Peripheral Cycle Input.** This input causes the TCU to insert five wait states into a normal bus cycle and reshape the RD and WR signals. This satisfies the RD and WR setup and hold times required by many slower MOS peripheral interface chips. This 9-state Peripheral Cycle will be referred to as a Slow Cycle throughout this data sheet. The normal 4-state bus cycle will be referred to as a Fast Cycle.

The TCU will perform a Slow Cycle when PER is low and a Fast Cycle when high. *Figures 1* and 2 contrast the difference in timing between the Fast and Slow Cycles.



### Notes:

- The MPU and TCU view some timing states (T-states) differently. For clarity, references to T-states will sometimes be followed by (TCU) or (MPU). (MPU) also implies (MMU).
- 2. Arrows indicate when the TCU samples the input.
- 3. RWEN is assumed low (RD and WR enabled) unless specified differently.
- For clarity, T-states for both the TCU and MPU are shown above the diagrams. (See Note 1.)

FIGURE 1. Fast Cycle



FIGURE 2. Slow Cycle

#### **Cycle Extension Pins**

**RDY (9): Ready Output.** This signal will go low as long as wait states are to be inserted in a bus cycle. It is normally connected to the RDY input of the MPU.

There are three basic cycle extension modes provided by the TCU. These are:

 Slow Cycle. This mode is also known as the Peripheral Cycle and is used to generated appropriate RD and WR signals for slow peripheral ICs. It inherently adds five wait states identified as TD0-TD4 by the TCU (see PER pin description).

NOTE: The Slow Cycle will be changed in future revisions of the TCU. The leading edge of both the Read and Write strobes will occur one clock cycle earlier, while the trailing edge of the Write strobe will be delayed by one clock cycle. Thus, the resulting Read and Write strobes will be five and four clock cycles wide, respectively. The Address/Data setup and hold times will also change accordingly.

- 2. Cycle Hold. This mode is entered when CWAIT is low at the end of T1. It prevents the TCU from entering T2 as long as CWAIT is kept low. TSO, DBE, RD, and WR are held high (inactive) until T2 is entered (see *Figures* 3 and 4).
- 3. Wait States. This is the normal wait state insertion mode. It is initiated by either the CWAIT (continuous wait states) or the WAIT1-WAIT8 (digitally preset wait states) inputs.

Any combination of these three modes of cycle extension may be used together.

**CWAIT (22): Continuous Wait Input.** This input is used to initiate the Cycle Hold (sampled at the end of T1) or (continuous) Wait State (sampled in the middle of T2 (TCU) for a Fast Cycle, or in the middle of TD2 (TCU) for a Slow Cycle) modes. In the Wait State mode, it will also cause the WAITn (WAIT1-WAIT8) inputs to be sampled and to possibly be overridden (see Overriding a Waitn Cycle).

WAIT1, WAIT2, WAIT4 and WAIT8 (21, 20, 19 and 18): 4-Bit Wait State Inputs. These inputs (collectively called WAITn) allow from 0 to 15 wait states to be specified. They are binarily weighted (as their names imply), thus if WAIT4 and WAIT1 are low (active), then five (0101<sub>2</sub>) wait states will be inserted.

The WAITn inputs are sampled in the middle of T2 (TCU) for a Fast Cycle, in the middle of TD2 (TCU) for a Slow Cycle, or in the middle of a wait state (not Cycle Hold) when CWAIT is sampled low.

Cycle Hold Mode: Figures 3 and 4 show a Cycle Hold with Fast and Slow Cycles, respectively. Note that the MPU views Cycle Hold as normal wait state insertions, whereas the TCU and any device using TSO, RD, and WR, or DBE view it as delaying the T2 (TCU) state. Also note that since the PER and DDIN inputs are sampled at the beginning of T2, the Cycle Hold allows additional time to set up these signals.

Basic  $\overline{\text{CWAIT}}$  and  $\overline{\text{WAITn}}$  Wait State Cycles: Figures 5 and 6 show the basic wait state (Fast) cycles using  $\overline{\text{CWAIT}}$  and  $\overline{\text{WAITn}}$  inputs, respectively. Note that the  $\overline{\text{WAITn}}$  inputs may be held low throughout the cycle since they are only sampled once in the cycle. If in all cycles the number of wait states inserted are the same, the desired  $\overline{\text{WAITn}}$  input combination may be permanently fixed (hardwired).

**CWAIT and WAITn Sampling:** Figure 7 shows a combination of CWAIT and WAITn inputs to illustrate when each are sampled. The rules for sampling are as follows:

- 1. In a Fast Cycle, CWAIT and WAITh inputs are always sampled in the middle of T2 (TCU).
- 2. In a Slow Cycle, they are always sampled in the middle of TD2 (TCU).
- CWAIT is additionally always sampled in the middle of a wait state (TCW or TWn, not TH).
- 4. WAITn inputs are also sampled when CWAIT is sampled low during the middle of a wait state.

Note that any number of sequences of **CWAIT** and **WAIT**n inputs may be exerted to extend a cycle indefinitely.

Overriding a WAITn Wait State Cycle: Figure 8 shows how to end a WAIT11 cycle prematurely using the CWAIT input. This is accomplished by resampling a WAIT0 (all WAITn inputs high) when CWAIT is sampled low in TW3. Since the last wait state (TCW) is unavoidable, at least one wait state will be inserted using this technique.

**Cycle Hold with Wait States:** Figure 9 shows a Cycle Hold with three wait states inserted using either  $\overrightarrow{\text{CWAIT}}$  or  $\overrightarrow{\text{WAITn}}$  inputs. Any combination of  $\overrightarrow{\text{CWAIT}}$  and  $\overrightarrow{\text{WAITn}}$  inputs may also be used.

**Slow Cycle with Wait States:** *Figure 10* shows a Slow Cycle with six wait states (one CWAIT and WAIT5) added. Note that wait states in a Slow Cycle are handled in exactly the same fashion as in a Fast Cycle with TD2 and TD3 replacing T2 and T3.















FIGURE 6. Wait State Insertion Using WAITn Inputs (Fast Cycle)



FIGURE 7. Sampling of CWAIT and WAITn Inputs (Fast Read Cycle)



FIGURE 8. Overriding a WAIT11 Cycle Using CWAIT (Fast Write Cycle)



FIGURE 9. Cycle Hold with Three Wait States (either WAIT3 or CWAIT) (Fast Read Cycle)



.

FIGURE 10. Slow Cycle with Six Wait States (1 CWAIT and WAIT5) (Write Cycle)

### Absolute Maximum Ratings (Note 1)

# **Recommended Operating Conditions**

| Supply Voltage                        | 7V .            |
|---------------------------------------|-----------------|
| Input Voltages                        | -1 to +5.5V     |
| Output Voltages                       | -1 to +5.5V     |
| Storage Temperature                   | -65°C to +150°C |
| Lead Temperature (Soldering, 10 sec.) | 300°C           |
| Power Dissipation                     | 1.5W            |
|                                       |                 |

V<sub>CC</sub> Supply Voltage T<sub>A</sub> Ambient Temperature

### 4.75 V to 5.25 V 0 to 70°C

### DC Electrical Characteristics: NS16201-6 (Notes 2, 3)

| Symbol           | Parameter                                                                                                        | Conditions                                | Min.                                      | Тур.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Max.         | Units |
|------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|
| VIL              | Input Low Voltage                                                                                                | All Inputs Except RSTI & XIN              |                                           | a de la composition de la comp | 0.8          | V     |
| VIH              | Input High Voltage                                                                                               | All Inputs Except RSTI & XIN              | 2                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | V     |
| V <sub>IR</sub>  | RSTI Rising Threshold<br>Voltage                                                                                 | $V_{CC} = 5V$                             | 1.4                                       | 2.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | v     |
| V <sub>HYS</sub> | RSTI Hysteresis Voltage                                                                                          | $V_{\rm CC} = 5V$                         | 0.3                                       | 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | V     |
| VIX              | XIN Input Threshold<br>Voltage                                                                                   |                                           | 0.8*<br>Typ.                              | 0.5V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.2*<br>Typ. | v     |
| I <sub>IL</sub>  | Input Low Current                                                                                                | V <sub>IN</sub> = 0.5V Except XIN         |                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -500         | μA    |
| hн               | Input High Current                                                                                               | V <sub>IN</sub> = 5.25V Except XIN        |                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50           | μA    |
|                  | Output Low Voltage                                                                                               | PHI1 & PHI2 I = 1mA                       | 1. A. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.3          | v     |
| V <sub>OL</sub>  |                                                                                                                  | All Other Outputs Except<br>XOUT I = 20mA |                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.5          |       |
|                  | and the second | PHI1 & PHI2 I = -1mA                      | V <sub>CC</sub> - 0.45                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |       |
| V <sub>OH</sub>  | Output High Voltage                                                                                              | All Other Outputs Except<br>XOUT I=-1mA   | 2.4                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | v     |
| VCLAMP           | Input Clamp Voltage                                                                                              | I <sub>IN</sub> = -18mA Except XIN        |                                           | -0.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -1.2         | V     |
| Icc              | Supply Current                                                                                                   | All Outputs High                          |                                           | 200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 280          | mA    |

#### Notes:

1. "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Recommended Operating Conditions" provides the conditions for actual device operation.

2. All currents into device pins are positive. All voltages are referenced to ground unless otherwise specified.

 Unless otherwise specified, minimum/maximum limits apply across the supply and temperature range listed in the table of "Recommended Operating Conditions." All typical values are for V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C.

## AC Load Circuits (Notes 1, 2, 3)



#### Notes:

1. Unless otherwise specified, the AC measurements are taken with the output pins in the following conditions (see AC Load Circuits): Load 1 PHI1 and PHI2

Load 2 CL = 50pF all TTL output except CTTL

CL = 100pF only CTTL

Load 3 RD and WR for TRI-STATE measurements only.

2. Load Capacitance includes probe and jig capacitance.

3. All diodes are 1N914 or equivalent.

| AC Electrical Characteristics: NS16201-6 (Notes 1,2) |                                                                |                                                                                        |                             |                            |                             |       |  |  |
|------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------|----------------------------|-----------------------------|-------|--|--|
| Symbol                                               | Parameter                                                      | Definitions                                                                            | Min.                        | Тур.                       | Max.                        | Units |  |  |
| Clock (XIN, FCLK, PHI1 and PHI2) Timing              |                                                                |                                                                                        |                             |                            |                             |       |  |  |
| t <sub>Cp</sub>                                      | Clock Period                                                   | 50% PHI1 r <sub>E</sub> to 50% PHI1 r <sub>E</sub>                                     | 160                         |                            |                             | ns    |  |  |
| t <sub>CLh</sub>                                     | Clock High Time                                                | 90% PHI1 r <sub>E</sub> to 90% PHI1 f <sub>E</sub>                                     | 0.5t <sub>Cp</sub><br>15ns  |                            | 0.5t <sub>Cp</sub><br>-5ns  |       |  |  |
| t <sub>C⊔</sub>                                      | Clock Low Time                                                 | 10% PHI1 f <sub>E</sub> to 10% PHI1 r <sub>E</sub>                                     | 0.5t <sub>Cp</sub>          |                            | 0.5t <sub>CP</sub><br>+10ns | -     |  |  |
| t <sub>CLR</sub>                                     | Clock Rise Time                                                | 10% PHI1 r <sub>E</sub> to V <sub>OH</sub> (PHI1)                                      | 2                           | 5                          | 9                           | ns    |  |  |
| t <sub>CLF</sub>                                     | Clock Fall Time                                                | 90% PHI1 f <sub>E</sub> to 10% PHI1 f <sub>E</sub>                                     | 2                           | 4                          | 7                           | ns    |  |  |
| t <sub>CLn</sub>                                     | Clock Non-overlap Time                                         | 10% PHI1 f <sub>E</sub> to 10% PHI2 r <sub>E</sub>                                     | 0                           | 2                          | 5                           | ns    |  |  |
| t <sub>Xh</sub>                                      | XIN High Time (External Input)                                 | 2.5V XIN r <sub>E</sub> to 2.5V XIN f <sub>E</sub>                                     | 30                          |                            |                             | ns    |  |  |
| t <sub>XI</sub>                                      | XIN Low Time (External Input)                                  | 2.5V XIN fe to 2.5V XIN re                                                             | 30                          |                            |                             | ns    |  |  |
| t <sub>XFr</sub>                                     | XIN to FCLK r <sub>E</sub> Delay                               | 2.5V XIN r <sub>E</sub> to 1.5V FCLK r <sub>E</sub>                                    | 13                          | 20                         | 27                          | ns    |  |  |
| t <sub>XFf</sub>                                     | XIN to FCLK f <sub>E</sub> Delay                               | 2.5V XIN f <sub>E</sub> to 1.5V FCLK f <sub>E</sub>                                    | 21                          | 28                         | 35                          | ns    |  |  |
| t <sub>XCr</sub>                                     | XIN to CTTL r <sub>E</sub> Delay                               | 2.5V XIN r <sub>E</sub> to 1.5V CTTL r <sub>E</sub>                                    | 30                          | 37                         | 44                          | ns    |  |  |
| t <sub>XPr</sub>                                     | XIN to PHI1 r <sub>E</sub> Delay                               | 2.5V XIN r <sub>E</sub> to 50% PHI1 r <sub>E</sub>                                     | 30                          | 37                         | 44                          | ns    |  |  |
| t <sub>FCr</sub>                                     | FCLK to CTTL r <sub>E</sub> Delay                              | 1.5V FCLK r <sub>E</sub> to 1.5V CTTL r <sub>E</sub>                                   | 3                           | 9                          | 15                          | ns    |  |  |
| CTTL TI                                              | ming (CL = 50pF)                                               |                                                                                        |                             |                            |                             |       |  |  |
| t <sub>CTr</sub>                                     | PHI1 to CTTL r <sub>E</sub> Delay                              | 50% PHI1 r <sub>E</sub> to 1.5V CTTL r <sub>E</sub>                                    | -5                          | -2                         | 2                           | ns    |  |  |
| t <sub>CTh</sub>                                     | CTTL High Time                                                 | 1.5V CTTL r <sub>E</sub> to 1.5V CTTL f <sub>E</sub>                                   | 0.5t <sub>Cp</sub><br>-10ns | 0.5t <sub>Cp</sub><br>-5ns | 0.5t <sub>Cp</sub>          |       |  |  |
| t <sub>CTR</sub>                                     | CTTL Rise Time                                                 | 0.8V CTTL r <sub>E</sub> to 2V CTTL r <sub>E</sub>                                     | 2                           | 3                          | 5                           | ns    |  |  |
| t <sub>CTF</sub>                                     | CTTL Fall Time                                                 | 2V CTTL f <sub>E</sub> to 0.8V CTTL f <sub>E</sub>                                     | 2                           | 3                          | 5                           | ns    |  |  |
| CTTL TI                                              | ming (CL = 100pF)                                              |                                                                                        |                             |                            |                             |       |  |  |
| t <sub>CTr</sub>                                     | PHI1 to CTTL r <sub>E</sub> Delay                              | 50% PHI1 r <sub>E</sub> to 1.5V CTTL r <sub>E</sub>                                    | -3                          | 0                          | 4                           | ns    |  |  |
| t <sub>CTh</sub>                                     | CTTL High Time                                                 | 1.5V CTTL r <sub>E</sub> to 1.5V CTTL f <sub>E</sub>                                   | 0.5t <sub>Cp</sub><br>-10ns | 0.5t <sub>Cp</sub><br>-5ns | 0.5t <sub>Cp</sub>          | -     |  |  |
| t <sub>CTR</sub>                                     | CTTL Rise Time                                                 | 0.8V CTTL r <sub>E</sub> to 2V CTTL r <sub>E</sub>                                     | 3                           | 5                          | 7                           | ns    |  |  |
| t <sub>CTF</sub>                                     | CTTL Fall Time                                                 | 2V CTTL f <sub>E</sub> to 0.8V CTTL f <sub>E</sub>                                     | 3                           | 5                          | 7                           | ns    |  |  |
| CTTL TI                                              | ming (CL = 150pF)                                              |                                                                                        |                             |                            |                             |       |  |  |
| t <sub>CTr</sub>                                     | PHI1 to CTTL r <sub>E</sub> Delay                              | 50% PHI1 r <sub>E</sub> to 1.5V CTTL r <sub>E</sub>                                    | 0                           | 3                          | 7                           | ns    |  |  |
| t <sub>CTh</sub>                                     | CTTL High Time                                                 | 1.5 CTTL r <sub>E</sub> to 1.5V CTTL f <sub>E</sub>                                    | 0.5t <sub>Cp</sub><br>-10ns | 0.5t <sub>Cp</sub><br>-5ns | 0.5tCp                      |       |  |  |
| t <sub>CTR</sub>                                     | CTTL Rise Time                                                 | 0.8V CTTL r <sub>E</sub> to 2V CTTL r <sub>E</sub>                                     | 5                           | 7                          | 9                           | ns    |  |  |
| t <sub>CTF</sub>                                     | CTTL Fall Time                                                 | 2V CTTL f <sub>E</sub> to 0.8V CTTL f <sub>E</sub>                                     | 5                           | 7                          | 9                           | ns    |  |  |
| Control                                              | Inputs (RSTI, RSTO, ADS, DDIN and P                            | ER) Timing                                                                             |                             |                            |                             |       |  |  |
| t <sub>RSTr</sub>                                    | RSTO r <sub>E</sub> Delay                                      | 50% PHI1 r <sub>E</sub> to 1.5V RSTO r <sub>E</sub>                                    |                             | 10                         | 30                          | ns    |  |  |
| t <sub>ADs</sub>                                     | ADS Setup Time                                                 | 1.5V ADS f <sub>E</sub> to 50% PHI1 r <sub>E</sub>                                     | 50                          |                            |                             | ns    |  |  |
| t <sub>ADw</sub>                                     | ADS Pulse Width                                                | $1.5V \overline{\text{ADS}} f_{\text{E}}$ to $1.5V \overline{\text{ADS}} r_{\text{E}}$ | 40                          |                            |                             | ns    |  |  |
| t <sub>DDs</sub>                                     | DDIN Setup Time                                                | 1.5V DDIN to 50% PHI1 rE                                                               | 40                          |                            |                             | ns    |  |  |
| t <sub>Ps</sub>                                      | PER Setup Time                                                 | 1.5V PER to 50% PHI1 rE                                                                | 10                          |                            |                             | ns    |  |  |
| t <sub>Ph</sub>                                      | PER Hold Time                                                  | 50% PHI1 r <sub>E</sub> to 1.5V PER                                                    | 20                          |                            |                             | ns    |  |  |
| Notes:                                               |                                                                |                                                                                        |                             |                            |                             |       |  |  |
| i. Unies:<br>Opera                                   | ting Conditions." All typical values are for V <sub>CC</sub> = | supply across the supply and temperature far $5V$ and $T_{\Delta} = 25^{\circ}C$ .     | iye iistea in ti            | ie table of "              | necommend                   | eu    |  |  |

2. Unless otherwise specified, the AC measurements are taken with the output pins in the following conditions (see AC Load Circuits): Load 1 PHI1 and PHI2

Load 2 CL = 50pF all TTL output except CTTL

CL = 100pF only CTTL

Load 3 RD and WR for TRI-STATE measurements only.

# **Timing Diagrams**







**Control Inputs Timing Diagram** 

# Timing Diagrams (Continued)



### Control Outputs Timing Diagram (Fast Cycle)



### **Control Outputs Timing Diagram (Slow Cycle)**

| AC E                | iectrical Characteristics:              | NS16201-6 (continued)                                    |      |      |      | ·.    |
|---------------------|-----------------------------------------|----------------------------------------------------------|------|------|------|-------|
| Symbol              | Parameter                               | Definitions                                              | Min. | Тур. | Max. | Units |
| Control             | Outputs (TSO, RD, WR, DBE and RW        | EN) Timing                                               |      |      |      | 1.1   |
| t <sub>Tf</sub>     | TSO f <sub>E</sub> Delay                | 0                                                        | 7    | 15   | ns   |       |
| t <sub>Tr</sub>     | TSO r <sub>E</sub> Delay                | 50% PHI1 r <sub>E</sub> to 1.5V TSO r <sub>E</sub>       | 5    | 12   | 20   | ns    |
| t <sub>RWf(F)</sub> | RD/WR f <sub>E</sub> Delay (Fast Cycle) | 50% PHI1 r <sub>E</sub> to 1.5V<br>RD, WR f <sub>E</sub> | 25   | 35   | 50   | ns    |
| t <sub>RWf(S)</sub> | RD/WR f <sub>E</sub> Delay (Slow Cycle) | 50% PHI1 r <sub>E</sub> to 1.5V<br>RD, WR f <sub>E</sub> | 15   | 25   | 35   | ns    |
| t <sub>RWr</sub>    | RD/WR r <sub>E</sub> Delay              | 50% PHI1 r <sub>E</sub> to 1.5V<br>RD, WR r <sub>E</sub> | 10   | 20   | 30   | ns    |
| t <sub>DBf(W)</sub> | DBE f <sub>E</sub> Delay (Write Cycle)  | 50% PHI1 r <sub>E</sub> to 1.5V DBE f <sub>E</sub>       |      | 25   | 35   | ns    |
| t <sub>DBf(R)</sub> | DBE f <sub>E</sub> Delay (Read Cycle)   | 50% PHI2 r <sub>E</sub> to 1.5V DBE f <sub>E</sub>       |      | 25   | 35   | ns    |
| t <sub>DBr</sub>    | DBE r <sub>E</sub> Delay                | 50% PHI2 r <sub>E</sub> to 1.5V DBE r <sub>E</sub>       | 10   | 20   | 30   | ns    |
| t <sub>PLZ</sub>    | RWEN r <sub>E</sub> Delay               | 1.5V RWEN r <sub>E</sub> to RD, WR<br>Low to HI-Z        |      |      | 20   | ns    |
| t <sub>PHZ</sub>    | RWEN r <sub>E</sub> Delay               | 1.5V RWEN r <sub>E</sub> to RD, WR<br>High to HI-Z       |      |      | 20   | ns    |
| t <sub>PZL</sub>    | RWEN f <sub>E</sub> Delay               | 1.5V RWEN f <sub>E</sub> to RD, WR<br>HI-Z to Low        |      |      | 35   | ns    |
| t <sub>PZH</sub>    | RWEN f <sub>E</sub> Delay               | 1.5V RWEN f <sub>E</sub> to RD, WR<br>HI-Z to High       |      |      | 35   | ns    |
| Wait St             | ate and Cycle Hold (CWAIT, WAITn ar     | d RDY) Timing                                            |      |      |      |       |
| t <sub>CWs(H)</sub> | CWAIT Setup Time (Cycle Hold)           | 1.5V CWAIT to 1.5V CTTL rE                               | 35   |      |      | ns    |
| t <sub>CWh(H)</sub> | CWAIT Hold Time (Cycle Hold)            | 1.5V CTTL r <sub>E</sub> to 1.5V CWAIT                   | 0    |      |      | . ns  |
| t <sub>CWs(W)</sub> | CWAIT Setup Time (Wait State)           | 1.5V CWAIT to 1.5V CTTL fE                               | 10   | 1    |      | ns    |
| t <sub>CWh(W)</sub> | CWAIT Hold Time (Wait State)            | 1.5V CTTL fE to 1.5V CWAIT                               | 20   |      |      | ns    |
| t <sub>Ws</sub>     | WAITn Setup Time                        | 1.5V WAITn to 50% PHI1 fE                                | 5    |      |      | ns    |
| t <sub>Wh</sub>     | WAITn Hold Time                         | 50% PHI1 f <sub>E</sub> to 1.5V WAITn                    | 25   |      |      | ns    |
| t <sub>Rd</sub>     | RDY Delay                               | 50% PHI2 r <sub>E</sub> to 1.5V RDY                      |      | 20   | 40   | ns    |

# Timing Diagrams (Continued)



### Control Outputs Timing Diagram (TRI-STATE Timing)

# Timing Diagrams (Continued)







Wait State Timing Diagram (Fast Cycle)



### Wait State Timing Diagram (Slow Cycle)



### PRELIMINARY



# NS16202 Interrupt Control Unit

### **General Description**

The NS16202 Interrupt Control Unit (ICU) is the interrupt controller for the NS16000 microprocessor family. It is a support circuit that minimizes the software and real-time overhead required to handle multi-level, prioritized interrupts. A single NS16202 manages up to 16 interrupt sources, resolves interrupt priorities, and supplies a single-byte interrupt vector to the CPU.

The NS16202 can operate in either of two data bus modes: 8-bit and 16-bit. In the 8-bit mode, up to 16 hardware interrupts with programmable priorities can be handled. In the 16-bit mode, 8 hardware and 8 software interrupts are possible. In either mode, up to 16 additional ICUs may be cascaded to handle a maximum of 256 interrupts.

Two 16-bit counters, which may be concatenated under program control into a single 32-bit counter, are also available for real time applications.

## NS16202 Basic System Configuration

### Features

- 16 maskable interrupt sources, cascadable to 256
- Programmable 8- or 16-bit data bus mode
- Edge or level triggering for each hardware interrupt with individually selectable polarities
- 8 software interrupts
- Fixed or rotating priority modes
- Two 16-bit, DC to 10MHz counters, that may be concatenated into a single 32-bit counter
- Optional 8-bit I/O port available in 8-bit data bus mode
- High-speed XMOS technology
- Single, +5V supply
- 40-pin, dual in-line package



443

## **Absolute Maximum Ratings**

| Temperature Under Bias                    | 0°C to +70°C    |
|-------------------------------------------|-----------------|
| Storage Temperature                       | -65°C to +150°C |
| All Input or Output Voltages with respect |                 |
| to GND                                    | -0.5V to +7.0V  |
| Power Dissipation                         | 1.5 Watt        |

## **DC Electrical Characteristics**

 $T_a = 0^{\circ}$  to 70°C,  $V_{CC} = +5V \pm 5\%$ , GND = 0V

Symbol Conditions Parameter Min Тур Max Units Vil Input Low Voltage 0.8 v Vih Input High Voltage 2.0 v l<sub>ol</sub> = 2 mA Voi **Output Low Voltage** v .45 Voh  $I_{oh} = -400 \ \mu A$ **Output High Voltage** 2.4 ۷ Input Leakage Current  $V_{in} = V_{CC}$ l<sub>li</sub> ±10 μA  $V_{out} = V_{CC}$ **Output Leakage Current** ±10 μA 10 lįį Input Load Current Vin = 0 to V<sub>CC</sub> ±10 μA **Power Supply Current** 300 Icc l<sub>out</sub> = 0, mΑ T = Ô°C

NOTE: Absolute maximum ratings indicate limits beyond which permanent

under DC Electrical Characteristics.

damage may occur. Continuous operation at these limits is not intended; operation should be limited to those conditions specified



TL/C/5117-3

FIGURE 2-1. NS16202 ICU Block Diagram



#### TL/C/5117-2

## **1 NS16202 Pin Descriptions**

#### 1.1 Power Supply

Power (Vcc): +5V DC Supply

Ground (GND): Power Supply Return

#### 1.2 Input Signals

Reset (RST): Active low. This signal initializes the ICU. (The ICU initializes to the 8-bit bus mode.)

Chip Select (CS): Active low. This signal enables the ICU to respond to address, data, and control signals from the CPU. Addresses (A0 through A4): Address lines used to select the ICU internal registers for read/write operations.

**High Byte Enable (HBE):** Active low. Enables data transfers on the most-significant byte of the Data Bus. If the ICU is in the 8-bit Bus Mode, this signal is not used and should be connected to either GND or  $V_{CC}$ .

Read (RD): Active low. Enables data to be read from the ICU's internal registers.

Write (WR): Active low. Enables data to be written into the ICU's internal registers.

Status (ST1): Status signal from the CPU. When the Hardware Vector Register is read, this signal differentiates an INTA cycle from an RETI cycle. If ST1=0 the ICU initiates an INTA cycle. If ST1=1 an RETI cycle will result.

Interrupt Requests (IR1, IR3, ..., IR15); This eight inputs are used for hardware interrupts. Each may be individually triggered in one of four modes: Rising Edge, Falling Edge, Low Level, or High Level.

Counter Clock (CKL): External clock signal to drive the ICU internal counters.

#### **1.3 Output Signals**

**Interrupt Output (INT):** Active low. This signal indicates that an interrupt is pending.

1.4 Input/Output Signals

Data Bus 0-7 (D0 through D7): Eight low-order data bus lines used in both 8-bit and 16-bit bus modes.

General Purpose I/O Lines (G0/IR0, G1/IR2,...,G7/ IR14): These pins are the high-order data bits when the ICU is in the 16-bit bus mode. When the ICU is in the 8-bit bus mode, each pin may be individually assigned one of the following functions:

- Additional Hardware Interrupt Input (IR0 through IR14)
- General Purpose Data Input
- General Purpose Data Output
- Clock Output from H-Counter (Pins G0/IR0 through G3/IR6 only)

It should be noted that, for maximum flexibility in assigning interrupt priorities, the interrupt positions corresponding to pins G0/IR0,...,G7/IR14 and IR1,...,IR15 are interleaved.

Counter or Oscillator Output/Sampling Clock Input (COUT/SCIN): As an output, this pin provides either a clock signal generated by the ICU internal oscillator, or a zero detect signal from one or both of the ICU counters. As an input, it is used for an external clock, to override the internal oscillator used for interrupt sampling. This is done only for testing purposes.

### **2** Architectural Description

The NS16202 ICU functions as an overall manager in an interrupt-oriented system environment. Its many features and options permit the design of sophisticated interrupt systems.

Figure 2–1 shows the internal organization of the NS16202. As shown, the NS16202 is divided into five functional blocks. These are described in the following paragraphs:

### 2.1 I/O Buffers And Latches

The I/O Buffers and Latches is the interface with the system data bus. It contains bidirectional buffers for the data I/O pins. It also contains registers and logic circuits that control the operation of pins G0/IR0, ..., G7/IR14 when the ICU is in the 8-bit bus mode.

#### 2.2 Read/Write Logic and Decoders

The Read/Write Logic and Decoders manage all internal and external data transfers for the ICU. These include Data, Control, and Status Word Transfers. This circuit accepts inputs from the CPU address and control buses. In turn, it issues commands to access the internal registers of the ICU.

#### 2.3 Timing and Control

The Timing and Control Block contains status elements that select the ICU operating mode. It also contains state machines that generate all the necessary sequencing and control signals.

#### 2.4 Priority Control

The Priority Control Block contains 16 units, one for each interrupt position. These units provide the following functions.

- Sensing the various forms of hardware interrupt signals e.g. level (high/low) or edge (rising/falling)
- Resolving priorities and generating an interrupt request to the CPU
- Handling cascaded arrangements
- Enabling software interrupts
- Providing for an automatic return from interrupt
- Enabling the assignment of any interrupt position to the internal counters
- Providing for rearrangement of priorities by assigning the first priority to any interrupt position
- Enabling automatic rotation of priorities

### 2.5 Counters

This block contains two 16-bit counters, called the H-counter and the L-counter. These are down counters that count from an initial value to zero. Both counters have a 16-bit register (designated HCSV and LCSV) for loading their restarting values. They also have registers containing the current count values (HCCV and LCCV). Both sets of registers are fully described in Chapter 5.

The counters are under program control and can be used to generate interrupts. When the count reaches zero, either counter can generate an interrupt request to any of the 16 interrupt positions. The counter then reloads the start value from the appropriate registers and resumes counting. Figure 2-2 shows typical counter output signals available from the NS16202.

The maximum input clock frequency is 2.5MHz.

A divide-by-four prescaler is also provided. When the prescaler is used, the input clock frequency can be up to 10MHz.

When intervals longer than those provided by a 16-bit counter are needed, the L- and H-counters can be concatenated to form a 32-bit counter. In this case, both counters are controlled by the H-counter control bits. Refer to the discussion of the Counter Control Register in Chapter 5 for additional information. Figure 2–3 summarizes counter read/ write operations.

### **3 Functional Description**

### 3.1 Reset

The ICU is reset when a logic low signal is present on the RST pin. An external reset signal is always required because the ICU does not have internal, power-up reset circuitry. At reset, most internal ICU registers are affected, and the ICU becomes inactive.

### 3.2 Initialization

After reset, the CPU must initialize the NS16202 to establish its configuration. Proper initialization requires knowledge of the ICU register's formats. Therefore, a flowchart of a recommended initialization sequence is shown in Chapter 5 (Figure 5–2) after the discussion of the ICU registers.

The operation sequence shown in Figure 5-2 ensures that all counter output pins remain inactive until the counters are completely initialized.

#### 3.3 Vectored Interrupt Handling

For details on the operation of the vectored interrupt mode for a particular NS16000 CPU, refer to the data sheet for that CPU. In this discussion, it is assumed that the NS16202 is working with a CPU in the vectored interrupt mode. Several ICU applications are discussed, including non-cascaded and cascaded operation. Figures 3–1, 3–2, and 3–3 show typical configurations of the ICU used with the NS16032 CPU.

A peripheral device issues an interrupt request by sending the proper signal to one of the NS16202 interrupt inputs. If the interrupt input is not masked, the ICU activates its Interrupt Output (INT) pin and generates an interrupt vector byte. The interrupt vector byte identifies the interrupt source in its four least significant bits. When the CPU detects a low level on its Interrupt Input pin, it performs one or two interrupt request is from the master ICU or a cascaded ICU. Figure 3–4 shows a flowchart of a typical CPU Interrupt Acknowledge sequence.



. . .



### **BASIC OPERATIONS:**

| WRITING TO LCSV/HCSV                                                | (A←−(IDB) |
|---------------------------------------------------------------------|-----------|
| READING LCSV/HCSV                                                   | (A)→(IDB) |
| WRITING TO LCCV/HCCV                                                | B← IDB    |
| (only possible when counters are halted)                            | ©← (DB)   |
| READING LCCV/HCCV                                                   | © → IDB   |
| (recommended only while counter<br>readings are frozen)             |           |
| COUNTER COUNTS AND READINGS ARE NOT FROZEN                          | ©← B      |
| COUNTER RELOADS STARTING VALUE                                      | ₿←−₳      |
| (occurs on the clock cycle following the one where it reaches zero) |           |

FIGURE 2-3. Counter Configuration and Basic Operations.

TL/C/5117-5



TL/C/5117-6

FIGURE 3-1. Interrupt Control Unit Connections in 16-Bit Bus Mode.



TL/C/5117-7

NOTE: In the 8-Bit Bus Mode the Master ICU Registers appear at even addresses (A0 =0) since the ICU communicates with the least significant byte of the CPU data bus.





FIGURE 3-3. Cascaded Interrupt Control Unit Connections in 8-Bit Bus Mode.

449



\* Cond. A is true if current instruction is terminated or an interruptible point in a string instruction is reached.



TL/C/5117-9

In general, vectored interrupts are serviced by interrupt routines stored in system memory. The Dispatch Table stores up to 256 external procedure descriptors for the various service procedures. The CPU INTBASE register points to the top of the Dispatch Table. Figure 3–5 shows the layout of the Dispatch Table. This figure also shows the layout of the Cascade Table, which is discussed with ICU cascaded operation.

Non-Cascaded Operation. Whenever an interrupt request from a peripheral device is issued directly to the master ICU, a non-cascaded interrupt request to the CPU results. In a system using a single NS16202, up to 16 interrupt requests can be prioritized. Upon receipt of an interrupt request on the INT pin, the CPU performs a Master Interrupt-Acknowledge bus cycle, reading a vector byte from address FFFE0016. This vector is then used as an index into the dispatch table in order to find the External Procedure Descriptor for the proper interrupt service procedure. The service procedure eventually returns via the Return-from-Interrupt (RETI) instruction, which performs a Return-from-Interrupt bus cycle, informing the ICU that it may re-prioritize any interrupt requests still pending. Figure 3-6 shows a typical CPU RETI sequence. In a system with only one ICU, the vectors provided must be in the range of 0 through 127; that is, they must be positive numbers in eight bits. By providing a negative vector value, the master ICU flags the interrupt source as a cascaded ICU (see below).

Cascaded Operation. In cascaded operation, one or more of the interrupt inputs of the master ICU are connected to the Interrupt Output pin of one or more cascaded ICUs. Up to 16 cascaded ICUs may be used, giving a system total of 256 interrupts.

NOTE: The number of cascaded ICUs is practically limited to 15 because the Dispatch Table for the NS16032 CPU is constructed with entries 1 through 15 either used for NMI and Trap descriptors, or reserved for future use. Interrupt position 0 of the master ICU should not be cascaded, so it can be vectored through Dispatch Table entry 0, reserved for non-vectored interrupts. In this case, the non-vectored interrupt entry (entry 0) is also available for vectored interrupt operation, since the CPU is operating in the vectored interrupt mode.

The address of the master ICU should be FFFE00<sub>16</sub>. (\*) Cascaded ICUs can be located at any system address. A list of cascaded ICU addresses is maintained in the Cascade Table as a series of sixteen 32-bit entries.

(\*)NOTE: The CPU status corresponding to both, master interrupt acknowledge and return from interrupt bus cycles, as well as address bit A8, could be used to generate the chip select (CS) signal for accessing the master ICU during one of the above cycles. In this case the master ICU can reside at any system address. The only limitation is that the least significant 5 or 6 address bits (6 in the 8-bit bus mode) must be zero. The address bit A8 must be decoded to prevent an NMI bus cycle from reading the hardware vector register of the ICU. This could happen, since the NS16032 CPU performs a dummy read cycle from address FFFF0016, with the same status as a master INTA cycle, when a non-maskable-interrupt is acknowledged.



TL/C/5117-10

#### FIGURE 3–5. Interrupt Dipatch and Cascade Tables.



FIGURE 3-6. CPU Return from Interrupt Sequence.

The master ICU maintains a list (in the CSRC register pair) of its interrupt positions that are cascaded. When a cascaded interrupt input is active, the master ICU activates its interrupt output and the CPU responds with a Master Interrupt Acknowledge Cycle. However, instead of generating a positive interrupt vector, the master ICU generates a negative Cascade Table index.

The CPU interprets the negative number returned from the master ICU as an index into the Cascade Table. The Cascade Table is located in a negative direction from the Dispatch Table, and it contains the virtual addresses of the hardware vector registers for any cascaded NS16202s in the system. Thus, the Cascade Table index supplied by the master ICU identifies the cascaded ICU that requested the interrupt.

Once the cascaded ICU is identified, the CPU performs a Cascaded Interrupt Acknowledge cycle. During this cycle, the CPU reads the final vector value directly from the cascaded ICU, and uses it to access the Dispatch Table. Each cascaded ICU, of course, has its own set of 16 unique interrupt vectors, one vector for each of its 16 interrupt positions. The CPU interprets the vector value read during a Cascaded Interrupt Acknowledge cycle as an unsigned number. Thus, this vector can be in the range 0 through 255.

When a cascaded interrupt service routine completes its task, it must return control to the main program with the same RETI instruction used in non-cascaded interrupt service routines. However, when the CPU performs a Master Return From Interrupt cycle, the CPU accesses the master ICU and reads the negative Cascade Table index identifying the cascaded ICU that originally received the interrupt request. Using the cascaded ICU address, the CPU now performs a Cascaded Return From Interrupt cycle, informing the cascaded ICU that the service routine is over. The byte provided by the cascaded ICU during this cycle is ignored.

### 3.4 Internal ICU Operating Sequence

The NS16202 ICU accepts two interrupt types, software and hardware.

Software interrupts are initiated when the CPU sets the proper bit in the Interrupt Pending (IPND) registers (R6, R7), located in the ICU. Bits are set and reset by writing the proper byte to either R6 or R7. Software interrupts can be masked, by setting the proper bit in the mask registers (R10, R11).

Hardware interrupts can be either internal or external to the ICU. Internal ICU hardware interrupts are initiated by the onchip counter outputs. External hardware interrupts are initiated by devices extenal to the ICU, that are connected to any of the ICU interrupt input pins.

Hardware interrupts can be masked by setting the proper bit in the mask registers (R10, R11). If the Freeze bit (FRZ), located in the Mode Control Register (MCTL), is set, all incoming hardware interrupts are inhibited from setting their corresponding bits in the IPND registers. This prevents the ICU from recognizing any hardware interrupts.

Once the ICU is initialized, it is enabled to accept interrupts. If an active interrupt is not masked, and has a higher priority than any interrupt currently being serviced, the ICU activates its Interrupt Output (INT). Figure 3–7 is a flowchart showing the ICU interrupt acknowledge sequence.

The CPU responds to the active  $\overline{\text{INT}}$  line by performing an Interrupt Acknowledge bus cycle. During this cycle, the ICU clears the IPND bit corresponding to the active interrupt position and sets the corresponding bit in the Interrupt In-Service Registers (ISRV). The ISRV bit remains set until the CPU performs a RETI bus cycle triggered by the completion of the interrupt service routine for the active interrupt position. Figure 3–8 is a flowchart showing ICU operation during a RETI bus cycle.

When the ISRV bit is set, the INT output is disabled. This output remains inactive until a higher priority interrupt position becomes active, or the ISRV bit is cleared.

### **4 Interrupt Priority Modes**

The NS16202 ICU can operate in one of four interrupt priority modes: Fixed Priority; Auto-Rotate; Special Mask; and Polling. Each mode is described below.

### 4.1 Fixed Priority Mode

In the Fixed Priority Mode (also called Fully Nested Mode), each interrupt position is ranked in priority from 0 to 15, with 0 being the highest priority. In this mode, the processing of lower priority interrupts is nested with higher priority interrupts. That is, while an interrupt is being serviced, any other interrupts of the same or lower priority are inhibited. The ICU does, however, recognize higher priority interrupt requests.



FIGURE 3-7. ICU Interrupt Acknowledge Sequence.

When the interrupt service routine executes its RETI instruction, the corresponding ISRV bit is cleared. This allows any lower priority interrupt request to be serviced by the CPU.

At reset, the default priority assignment gives interrupt IR0 priority 0 (highest priority), interrupt IR1 priority 1, and so forth. Interrupt IR15 is, of course, assigned priority 15, the lowest priority. The default priority assignment can be altered by writing an appropriate value into register FPRT (L) as explained in Section 5.9.

NOTE: When the ICU generates an interrupt request to the CPU for a higher priority interrupt while a lower priority interrupt is still being serviced by the CPU, the CPU responds to the interrupt request only if its internal interrupt enable flag is set. Normally, this flag is reset at the beginning of an interrupt acknowledge cycle and set during the RETI cycle. If the CPU is to respond to higher priority interrupts during any interrupt envice routine, the service routine must set the internal CPU interrupt enable flag, as soon during the service routine as desired.

### 4.2 Auto-Rotate Mode

The Auto Rotate mode is selected when the NTAR bit is set to 0, and is automatically entered after Reset. In this mode an interrupt source position is automatically assigned lowest priority after a request at that position has been serviced. Highest priority then passes to the next lower priority position. For example, when servicing of the interrupt request at position 3 is completed (ISRV bit 3 is cleared), interrupt position 3 is assigned lowest priority and position 4 assumes highest priority. The nesting of interrupts is inhibited, since the interrupt being serviced always has the highest priority. This mode is used when the interrupting devices have to be assigned equal priority. A device requesting an interrupt, will have to wait, in the worst case, until each of the 15 other devices has been serviced at most once.

### 4.3 Special Mask Mode

The special mask mode is used when it is necessary to dynamically alter the ICU priority structure while an interrupt is being serviced. For example, it may be desired in a particular interrupt service routine to enable lower priority interrupts during a part of the routine. To do so, the ICU must be programmed in fixed priority mode and the interrupt service routine must control its own in-service bit in the ISRV registers.

The bits of the ISRV registers are changed with either the Set Bit Interlocked or Clear Bit Interlocked instructions (SBI-TIW or CBITIW). The in-service bit is cleared to enable lower priority interrupts and set to disable them.

NOTE: For proper operation of the ICU, an interrupt service routine must set its ISRV bit before executing the RETI instruction. This prevents the RETI cycle from clearing the wrong ISRV bit.

### 4.4 Polling Mode

The polling mode gives complete control of interrupt priority to the system software. Either some or all of the interrupt positions can be assigned to the polling mode. To assign all interrupt positions to the polling mode, the CPU interrupt enable flag is reset. To assign only some of the interrupt positions to the polling mode, the desired interrupt positions are masked in the Interrupt Mask registers (IMSK). In either case, the polling operation consists of reading the Interrupt Pending (IPND) registers.



FIGURE 3-8. ICU Return from Interrupt Sequence.

TL/C/5117-13

If necessary, the IPND read can be synchronized by setting the Freeze (FRZ) bit in the Mode Control register (MCTL). This prevents any change in the IPND registers during the read. The FRZ bit must be reset after the polling operation so the IPND contents can be updated. If an edge-triggered interrupt occurs while the IPND registers are frozen, the interrupt request is latched, and tranferred to the IPND registers as soon as FRZ is reset.

The polling mode is useful when a single routine is used to service several interrupt levels.

### **5 Register Functions**

The NS16202 has thirty-two 8-bit registers that can be accessed either individually or in pairs. In 16-bit data bus mode, register pairs can be accessed with the CPU word or double-word reference instructions. Figure 5–1 shows the ICU internal registers. This figure summarizes the name, function, and offset address for each register.

Because some registers hold similar data, they are grouped into functional pairs and assigned a single name. However, if a single register in a pair is referenced, either an L or an H is appended to the register name. The letters are placed in parentheses and stand for the low order 8 bits (L) and the high order 8 bits (H). For example, register R6, part of the Interrupt Pending (IPND) register pair, is referred to individually as IPND(L).

The following paragraphs give detailed descriptions of the registers shown in Figure 5–1.

#### 5.1 HVCT — Hardware Vector Register (R0)

The HVCT register is a single register that contains the interrupt vector byte supplied to the CPU during an Interrupt Acknowledge (INTA) or Return From Interrupt (RETI) cycle. The HVCT bit map is shown below;

| 7 | 6 | 5 | 4 | З | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| В | В | в | в | v | v | v | V |

The BBBB field is the bias which is programmed by writing BBBB0000<sub>2</sub> to the SVCT register (R1). The VVVV field identifies one of the 16 interrupt positions. The contents of the HVCT register provide various information to the CPU, as shown below:

NOTE: The ICU always interprets a read of the HVCT register as either an INTA or RETI cycle. Since these cycles cause internal changes to the ICU, normal programs must never read the ICU HVCT register.

#### 5.2 SVCT. Software Vector Register (R1)

The SVCT register is a copy of the HVCT register. It allows the programmer to read the contents of the HVCT register without initiating a INTA or RETI cycle in the ICU. It also allows a programmer to change the BBBB field of the HVCT register. The bit map of the SVCT register is the same as for the HVCT register.

During a write to SVCT, the four least significant bits are unaffected while the four most significant bits are written into both SVCT and HVCT (R1 and R0).

The SVCT register is updated dynamically by the ICU. The four least significant bits always contain the vector value that would be returned to the CPU if a INTA or RETI cycle were executed. Therefore, when reading the SVCT register, the state of the CPU ST1 pin is used to select either pending interrupt data or in-service interrupt data. For example, if the SVCT register is read with ST1 = 0 (as for an INTA cycle), the VVVV field contains the encoded value of the highest priority pending interrupt. On the other hand, if the SVCT register is read with ST1 = 1, the VVVV field contains the encoded value of the highest priority in-service interrupt.

NOTE: If the CPU ST1 output is connected directly to the ICU ST1 input, the vector read from SVCT is always the RETI vector. If both the INTA and RETI vectors are desired, additional logic must be added to drive the ICU ST1 input. A typical circuit is shown below. In this circuit, the state of the ICU ST1 input is controlled by both the CPU ST1 output and the selected address bit.



TL/C/5117-14

|      |                                                              | HIVET Register Data Ct | Jailig                                                                |                     |  |
|------|--------------------------------------------------------------|------------------------|-----------------------------------------------------------------------|---------------------|--|
|      | INTA CY                                                      | CLE (ST1=0)            | RETI CYCLE (ST1=1)<br>Highest priority in-service interrupt was from: |                     |  |
|      | Highest priority pend                                        | ing interrupt is from: |                                                                       |                     |  |
| DDDD | cascaded ICU                                                 | any other source       | cascaded ICU                                                          | any other source    |  |
| вввв | 1111                                                         | programmed bias*       | 1111                                                                  | programmed bias*    |  |
| VVVV | VVVV encoded value of the highest priority pending interrupt |                        | encoded value of the<br>priority in-service inte                      | e highest<br>errupt |  |

HVCT Persister Data Coding

\* The Programmed bias for the master ICU must range from 0000 to 01112 because the CPU interprets a one in the most significant bit position as a Cascade Table Index indicator for a cascaded ICU.
| REG. NUMBER AND<br>ADDRESS IN HEX. |                         | REG.<br>NAME            | REG. FUNCTION |                           |
|------------------------------------|-------------------------|-------------------------|---------------|---------------------------|
|                                    |                         | R0 (00 <sub>16</sub> )  | HVCT —        | HARDWARE VECTOR           |
|                                    |                         | R1 (01 <sub>16</sub> )  | SVCT -        | SOFTWARE VECTOR           |
|                                    | R3 (03 <sub>16</sub> )  | R2 (02 <sub>16</sub> )  | ELTG —        | EDGE/LEVEL TRIGGERING     |
|                                    | R5 (05 <sub>16</sub> )  | R4 (04 <sub>16</sub> )  | TPL —         | TRIGGERING POLARITY       |
|                                    | R7 (07 <sub>16</sub> )  | R6 (06 <sub>16</sub> )  | IPND —        | INTERRUPTS PENDING        |
|                                    | R9 (09 <sub>16</sub> )  | R8 (08 <sub>16</sub> )  | ISRV —        | INTERRUPTS IN-SERVICE     |
|                                    | R11 (0B <sub>16</sub> ) | R10 (0A <sub>16</sub> ) | IMSK —        | INTERRUPT MASK            |
|                                    | R13 (0D <sub>16</sub> ) | R12 (0C <sub>16</sub> ) | CSRC -        | CASCADED SOURCE           |
|                                    | R15 (0F <sub>16</sub> ) | R14 (0E <sub>16</sub> ) | FPRT          | FIRST PRIORITY            |
|                                    |                         | R16 (10 <sub>16</sub> ) | MCTL -        | MODE CONTROL              |
|                                    |                         | R17 (11 <sub>16</sub> ) | OCASN -       | OUTPUT CLOCK ASSIGNMENT   |
|                                    |                         | R18 (12 <sub>16</sub> ) | CIPTR         | COUNTER INTERRUPT POINTER |
|                                    |                         | R19 (13 <sub>16</sub> ) | PDAT          | PORT DATA                 |
|                                    |                         | R20 (14 <sub>16</sub> ) | IPS —         | INTERRUPT/PORT SELECT     |
|                                    |                         | R21 (15 <sub>16</sub> ) | PDIR —        | PORT DIRECTION            |
|                                    |                         | R22 (16 <sub>16</sub> ) | CCTL -        | COUNTER CONTROL           |
|                                    |                         | R23 (17 <sub>16</sub> ) | CICTL -       | COUNTER INTERRUPT CONTROL |
|                                    | R25 (19 <sub>16</sub> ) | R24 (18 <sub>16</sub> ) | LCSV -        | L-COUNTER STARTING VALUE  |
|                                    | R27 (1B <sub>16</sub> ) | R26 (1A <sub>16</sub> ) | HCSV —        | H-COUNTER STARTING VALUE  |
|                                    | R29 (1D <sub>16</sub> ) | R28 (1C <sub>16</sub> ) | LCCV -        | L-COUNTER CURRENT VALUE   |
|                                    | R31 (1F <sub>16</sub> ) | R30 (1E <sub>16</sub> ) | HCCV -        | H-COUNTER CURRENT VALUE   |

FIGURE 5-1. ICU Internal Registers.

#### 5.3 ELTG — Edge/Level Triggering Registers (R2, R3)

The ELTG registers determine the input trigger mode for each of the 16 interrupt inputs. Each input is assigned a bit in this register pair. An interrupt input is level-triggered if its bit in ELTG is set to 1. The input is edge-triggered if its bit is cleared. At reset, all bits in ELTG are set to 1.

Software interrupt positions are not affected by the state of their ELTG bits.

#### 5.4 TPL — Triggering Polarity Registers (R4, R5)

The TPL registers determine the polarity of either the active level or the active edge for each of the 16 interrupt inputs. As with the ELTG registers, each input is assigned a bit. Possible triggering modes for the various combinations of ELTG and TPL bits are shown below.

| ELTG BIT | TPL BIT | TRIGGERING MODE |
|----------|---------|-----------------|
| 0        | 0       | Falling Edge    |
| 0        | 1       | Rising Edge     |
| 1        | 0       | Low Level       |
| 1.       | 1 .     | High Level      |

Software interrupt positions are not affected by their TPL bits. At reset, all TPL bits are set to 0.

NOTE: Hardware interrupt inputs connected to cascaded ICUs must have their TPL bits set to 0.

#### 5.5 IPND — Interrupt Pending Registers (R6, R7)

The IPND registers track interrupt requests that are pending but not yet serviced. Each interrupt position is assigned a bit in IPND. When an interrupt is pending, the corresponding bit in IPND is set. The IPND data are used by the ICU to generate interrupts to the CPU. These data are also used in polling operations.

The IPND registers are also used for requesting software interrupts. This is done by writing specially formatted data bytes to either IPND(L) or IPND(H). The formats differ for registers R6 and R7. These formats are shown below:

IPND(L) (R6) - S0000PPP

IPND(H) (R7) — S0001PPP

Where: S = Set (S = 1) or Clear (S = 0)

#### PPP = is a binary number identifying one of eight bits

NOTE: The data read from either R6 or R7 are different from that written to the register because the ICU returns the register contents, rather than the formatted byte used to set the register bits.

The ICU automatically clears a set IPND bit when the pending interrupt request is serviced. All pending interrupts in a register can be cleared by writing the pattern 'X1XXXXX' to it (X = don't care). To avoid conflicts with asynchronous hardware interrupt requests, the IPND registers should be frozen before pending interrupts are cleared. Refer to the Mode Control Register description for details on freezing the IPND registers.

At reset, all IPND bits are set to 0.

NOTE: The edge sensing mechanism used for hardware interrupts in the NS16202 ICU is a latching device that can be cleared only by acknowledging the interrupt or by changing the trigger mode to level sensing. Therefore, before clearing pending interrupts in the IPND registers, any edge-triggered interrupt inputs must first be switched to the level-triggered mode. This clears the edge-triggered interrupts; the remaining interrupts can then be cleared in the manner described above. This applies to clearing the interrupts only. Edge-triggered interrupts can be set without changing the trigger mode.

## 5.6 ISRV — Interrupt In-Service Registers (R8, R9)

The ISRV registers track interrupt requests that are currently being serviced. Each interrupt position is assigned a bit in ISRV. When an interrupt request is serviced by the ICU, its corresponding bit is set in the ISRV registers. Before generating an interrupt to the CPU, the ICU checks the ISRV registers to ensure that no higher priority interrupt is currently being serviced.

Each time the CPU executes an RETI instruction, the ICU clears the ISRV bit corresponding to the highest priority interrupt in service. The ISRV registers can also be written into by the CPU. This is done to implement the special mask priority mode.

At reset, the ISRV registers are set to 0.

## 5.7 IMSK — Interrupt Mask Registers (R10, R11)

Each NS16202 interrupt position can be individually masked. A masked interrupt source is not acknowledged by the ICU. The IMSK registers store a mask bit for each of the ICU interrupt positions. If an interrupt position's IMSK bit is set to 1, the position is masked.

The IMSK registers are controlled by the system software. At reset, all IMSK bits are set to 1, disabling all interrupts.

#### 5.8 CSRC — Cascaded Source Registers (R12, R13)

The CSRC registers track any cascaded interrupt positions. Each interrupt position is assigned a bit in the CSRC registers. If an interrupt position's CSRC bit is set, that position is connected to the INT output of another NS16202 ICU, i.e., it is a cascaded interrupt.

At reset, the CSRC registers are set to 0.

NOTE: Only the Master ICU should have any CSRC bits set. If CSRC bits are set in a cascaded ICU, incorrect operation results.

#### 5.9 FPRT — First Priority Registers (R14, R15)

The FPRT registers track the ICU interrupt position that currently holds first priority. Only one bit of the FPRT registers is set at one time. The set bit indicates the interrupt position with first (highest) priority.

The FPRT registers are automatically updated when the ICU is in the auto-rotate mode. The first priority interrupt can be determined by reading the FPRT registers. This operation returns a 16-bit word with only one bit set. An interrupt position can be assigned first priority by writing a formatted data byte to the FPRT(L) register. The format is shown below:

| 7             | 6 | 5     | 4          | 3       | 2        | 1         | 0 |  |  |
|---------------|---|-------|------------|---------|----------|-----------|---|--|--|
| · X           | X | X     | x          | F       | F        | F         | F |  |  |
| Where: XXXX = |   |       | Don't Care |         |          |           |   |  |  |
|               | F | FFF = | A bina     | arv num | ber fron | n U tO 1: | ) |  |  |

F = A binary number from 0 to 15 indicating the interrupt position assigned first priority.

NOTE: The byte above is written only to the FPRT(L) register. Any data written to FPRT(H) is ignored.

At reset the FFFF field is set to 0, thus giving interrupt position 0 first priority.

#### 5.10 MCTL — Mode Control Register (R16)

The contents of the MCTL set the operating mode of the NS16202 ICU. The MCTL bit map is shown below.

| 7    | 6     | 5     | 4    | 3   | 2      | 1    | 0     |
|------|-------|-------|------|-----|--------|------|-------|
| CFRZ | COUTD | COUTM | CLKM | FRZ | unused | NTAR | T16N8 |

| CFRZ                   | Determines whether or not the NS16202<br>counter readings are frozen. When frozen, the<br>counters continue counting but the LCCV and<br>HCCV registers are not updated. Reading of<br>the true value of LCCV and HCCV is possible<br>only while they are frozen.                                                                                                 |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | CFRZ = 0 => LCCV and HCCV Not Frozen                                                                                                                                                                                                                                                                                                                              |
|                        | CFRZ = 1 => LCCV and HCCV Frozen                                                                                                                                                                                                                                                                                                                                  |
| COUTD                  | Determines whether the COUT/SCIN pin is an input or an output. COUT/SCIN should be used as an input only for testing purposes. In this case an external sampling clock must be provided otherwise hardware interrupts will not be recognized.                                                                                                                     |
|                        | COUTD = 0 => COUT/SCIN is Output                                                                                                                                                                                                                                                                                                                                  |
|                        | COUTD = 1 => COUT/SCIN is Input                                                                                                                                                                                                                                                                                                                                   |
| COUTM                  | When the COUT/SCIN pin is programmed as<br>an output (COUTD=0), this bit determines<br>whether the output signal is in pulsed form or in<br>square wave form.                                                                                                                                                                                                     |
|                        | COUTM = 0 => Square Wave Form                                                                                                                                                                                                                                                                                                                                     |
|                        | COUTM = 1 => Pulsed Form                                                                                                                                                                                                                                                                                                                                          |
| CLKM                   | Used only in the 8-bit Bus Mode. This bit<br>controls the clock wave form on any of the pins<br>GO/IRO,, G3/IR6 programmed as counter<br>output.                                                                                                                                                                                                                  |
|                        | CLKM = 0 => Square Wave Form                                                                                                                                                                                                                                                                                                                                      |
|                        | CLKM = 1 => Pulsed Form                                                                                                                                                                                                                                                                                                                                           |
| FRZ                    | Freeze Bit. In order to allow a synchronous<br>reading of the interrupt pending registers<br>(IPND), their status may be frozen, causing the<br>ICU to ignore incoming requests. This is of<br>special importance if a polling method is used.                                                                                                                    |
| •                      | FRZ = 0 => IPND Not Fozen                                                                                                                                                                                                                                                                                                                                         |
|                        | FRZ = 1 => IPND Frozen                                                                                                                                                                                                                                                                                                                                            |
| NTAR                   | Determines whether the ICU is in the AUTO-<br>ROTATE or FIXED Priority Mode. In AUTO-<br>ROTATE mode, the interrupt source at the<br>highest priority position, after being serviced, is<br>assigned automatically lowest priority. In this<br>mode, the interrupt in service always has<br>highest priority and nesting of interrupts is<br>therefore inhibited. |
|                        | NTAR = 0 => Auto-Rotate Mode                                                                                                                                                                                                                                                                                                                                      |
|                        | NTAR = 1 => Fixed Mode                                                                                                                                                                                                                                                                                                                                            |
| T16N8                  | Controls the data bus mode of operation.                                                                                                                                                                                                                                                                                                                          |
|                        | T16N8 = 0 => 8-Bit Bus Mode                                                                                                                                                                                                                                                                                                                                       |
|                        | T16N8 = 1 => 16-Bit Bus Mode                                                                                                                                                                                                                                                                                                                                      |
| At reset, a COUTD is s | II MCTL bits except COUTD, are reset to 0. set to 1.                                                                                                                                                                                                                                                                                                              |

#### 5.11 OCASN — Output Clock Assignment Register (R17)

Used only in the 8-bit Bus Mode. The four least significant bits of this register control the output clock assignments on pins GO/IR0, ..., G3/IR6. If any of these bits is set to 1, the clock generated by either the H-Counter or the H+L-Counter will be output to the corresponding pin. The four most significant bits of OCASN are not used. At Reset the four least significant bits are set to 0.

#### 5.12 CIPTR — Counter Interrupt Pointer Register (R18)

The CIPTR register tracks the assignment of counter outputs to interrupt positions. A bit map of this register is shown below.

| 7             | 6  | 5    | 4                                      | 3                                            | 2                                       | 1                                         | 0                            |  |
|---------------|----|------|----------------------------------------|----------------------------------------------|-----------------------------------------|-------------------------------------------|------------------------------|--|
| н             | н  | н    | н                                      | L                                            | L                                       | L                                         | L                            |  |
| Where: HHHH = |    |      | A 4-bit<br>interru<br>Counte<br>counte | binary<br>pt posit<br>er (or th<br>ers are c | number<br>ion assi<br>e H+L-<br>concate | identify<br>gned to<br>counter<br>nated). | ving the<br>the H-<br>if the |  |
|               | LL | LL = | A 4-bit binary number identifying the  |                                              |                                         |                                           |                              |  |

COUNTER. NOTE: Assignment of a counter output to an interrupt position also requires control bits to be set in the CICTL register. If a counter output is assigned to an interrupt position, external hardware interrupts at that position are ignored.

interrupt position assigned to the L-

At reset, all bits in the CIPTR are set to 1. (This means both counters are assigned to interrupt position 15.)

#### 5.13 PDAT — Port Data Register (R19)

Used only in the 8-bit Bus Mode. This register is used to input or output data through any of the pins G0/ IR0,...,G7/IR14 programmed as I/O ports by the IPS register. Any pin programmed as an output delivers the data written into PDAT. The input pins ignore it. Reading PDAT provides the logical value of all I/O pins, INPUT and OUT-PUT.

#### 5.14 IPS — Interrupt/Port Select Register (R20)

Used only in the 8-bit Bus Mode. This register controls the function of the pins  $GO/IRO, \ldots, G7/IR14$ . Each of these pins is individually programmed as an I/O port, if the corresponding bit of IPS is 0; as an interrupt source, if the corresponding bit is 1. The assignment of the H-Counter output to  $GO/IRO, \ldots, G3/IR6$  by means of reg. OCASN overrides the assignment to these pins as I/O ports or interrupt inputs.

At Reset, all the IPS bits are set to 1.

#### 5.15 PDIR — Port Direction Register (R21)

Used only in the 8-bit Bus Mode. This register determines the direction of any of the pins G0/IR0, ..., G7/IR14 programmed as I/O ports by the IPS register. A logic 1 indicates an input, while a logic 0 indicates an output.

At Reset, all the PDIR bits are set to 1.

#### 5.16 CCTL — Counter Control Register (R22)

The CCTL register controls the operating modes of the counters. A bit map of CCTL is shown below.

|                                                                                                                    | 7    | 6     | 5                                                           | 4                                                             | 3                                                                    | 2                                                                       | 1                                                              | 0                                  |
|--------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------|
|                                                                                                                    | CCON | CFNPS | COUT1                                                       | COUTO                                                         | CRUNH                                                                | CRUNL                                                                   | CDCRH                                                          | CDCRL                              |
| CCON Determines whether the independent or concarse of the selected, the the H-Counter will converse are not used. |      |       |                                                             |                                                               | ther the<br>concate<br>I+L-Cou<br>ted, the<br>rill contro<br>rrespon | counter<br>nated to<br>unter). If<br>bits corr<br>of the H<br>ding to t | rs are<br>form a<br>a 32-bit<br>respond<br>+L-Cour<br>the L-Co | single<br>ing to<br>nter,<br>unter |
|                                                                                                                    | CFNP |       | CON =<br>CON =<br>Determir<br>rescale<br>CFNPS =<br>CFNPS = | 0 => 1<br>1 => C<br>nes whe<br>d or not<br>= 0 =><br>= 1 => 0 | wo 16-b<br>one 32-b<br>other the<br>t.<br>Clock P<br>Clock N         | it Count<br>externa<br>rescaled<br>ot Presc                             | ters<br>al clock i<br>d (divide<br>caled.                      | s<br>d by 4)                       |

|                  |                                       |                                                                                                   |                                                         | and the second                |                         |                                                                                                                      |                                                                                                                                                                                                                                           |  |  |
|------------------|---------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| COUT1 &<br>COUT0 |                                       | These bit<br>SCIN pin<br>(COUTD                                                                   | s are effe<br>is prograr<br>bit in reg.                 | ctive only when the COU <sup>*</sup><br>nmed as an OUTPUT<br>MCTL is 0). Their logic                                            | τ/                      | CIRH                                                                                                                 | H-Counter Interrupt Request. It is set (1) when<br>an interrupt is pending from the H-Counter (or<br>H+L-Counter). It is automatically reset when<br>the interrupt is acknowledged.                                                       |  |  |
|                  |                                       | levels are decoded to provide different outputs<br>for COUT/SCIN, as detailed in the table below: |                                                         | uts<br>ow:                                                                                                                      | CIEH                    | H-Counter Interrupt Enable. When it is set, the<br>H-Counter (or H+L-Counter) interrupt is<br>enabled.               |                                                                                                                                                                                                                                           |  |  |
|                  |                                       | 0                                                                                                 | 0                                                       | Internal Sampling Oscillator<br>Zero Detect Of L-Counter<br>Zero Detect Of H-Counter                                            |                         | WENH                                                                                                                 | H-Counter Control Write Enable. When WEHN<br>is set (1), bits CERH, CIRH, and CIEH can be<br>written.                                                                                                                                     |  |  |
|                  |                                       | 1 *If the H- ar COUT1/CO when either                                                              | 1<br>Ind L-Counter<br>UT0 are bott                      | Zero Detect Of H+L-Counter<br>s are not concatenated and<br>h 1, the COUT/SCIN pin is active<br>ches zero.                      | •,                      | CERL                                                                                                                 | L-Counter Error Flag. This bit is set (1) when a<br>second interrupt request from the L-Counter<br>occurs before the first request is<br>acknowledged.                                                                                    |  |  |
|                  | CRUNH                                 | Determin<br>the H+L-<br>of CCON                                                                   | es the sta<br>Counter, c                                | te of either the H-Counte<br>lepending upon the statu                                                                           | r or<br>s               | CIRL                                                                                                                 | L-Counter Interrupt Request. It is set (1) when<br>an interrupt is pending from the L-Counter. It is<br>automatically reset when the interrupt is<br>acknowledged.                                                                        |  |  |
|                  |                                       | Halted                                                                                            | = 0 = > H-                                              | Counter or H+L-Counter                                                                                                          |                         | CIEL                                                                                                                 | L-Counter Interrupt Enable. When it is set (1), the L-Counter interrupt is enabled.                                                                                                                                                       |  |  |
|                  | CRUNL                                 | Running<br>Effective                                                                              | only when                                               | n CCON = 0. This bit                                                                                                            | a or                    | WENL                                                                                                                 | L-Counter Control Write Enable. When WENL<br>is set (1), bits CERL, CIRL, and CIEL can be<br>written.                                                                                                                                     |  |  |
|                  |                                       | halted.<br>CRUNL =                                                                                | = 0 => L-(<br>- 1 => L-(                                | Counter Halted                                                                                                                  | , UI                    | NOTE: Se<br>the<br>igr<br>is                                                                                         | stting the write enable bits (WENH or WENL) and writing any of<br>e other CICTL bits are concurrent operations. That is, the ICU will<br>nore any attempt to alter CICTL bits if the proper write enable bit<br>not set in the data byte. |  |  |
|                  | СРСВИ                                 | Effective                                                                                         |                                                         |                                                                                                                                 |                         | At reset,                                                                                                            | all CICTL bits are set to 0.                                                                                                                                                                                                              |  |  |
|                  | ODONN                                 | Halted). T                                                                                        | This bit is t<br>either the                             | the single cycle decrement<br>H-Counter or the H+L-                                                                             | nt                      | 5.18 LCS<br>ter Start                                                                                                | W/HCSV — L-Counter Starting Value/H-Coun-<br>ing Value Registers (R24, R25, R26, and R27)                                                                                                                                                 |  |  |
|                  |                                       | Counter.                                                                                          | 1.<br>                                                  |                                                                                                                                 |                         | The LCS                                                                                                              | V and HCSV registers store the start values for the                                                                                                                                                                                       |  |  |
|                  |                                       | CDCRH                                                                                             | = 0 => No                                               | Effect                                                                                                                          |                         | L-Counte                                                                                                             | er and H-Counter, respectively. Each time a counter                                                                                                                                                                                       |  |  |
|                  |                                       | CDCRH =<br>Counter                                                                                | = 1 => D€                                               | crement H-Counter or H-                                                                                                         | +L-                     | either LC                                                                                                            | CSV or HCSV, one clock cycle after zero count is<br>Loading LCSV or HCSV from the CPU must be                                                                                                                                             |  |  |
|                  | CDCRL                                 | Effective<br>0. This bi<br>for the L-                                                             | only whei<br>t is the sin<br>Counter.                   | n CRUNL = 0 and CCON<br>Igle cycle decrement sign                                                                               | al                      | synchron<br>ing of the<br>counters                                                                                   | nized to avoid writing the registers while the reload-<br>e counters is occurring. One method is to halt the<br>while the registers are loaded.                                                                                           |  |  |
|                  |                                       | CDCRL =                                                                                           | = 0 => Nc                                               | Effect                                                                                                                          |                         | When the                                                                                                             | e 16-bit counters are concatenated, the LCSV and                                                                                                                                                                                          |  |  |
|                  |                                       | CDCRL =                                                                                           | = 1 => De                                               | crement L-Counter                                                                                                               |                         | HCSV re                                                                                                              | gisters hold the 32-bit start count, with the least                                                                                                                                                                                       |  |  |
|                  | NOTE: The b<br>them<br>opera<br>There | bits CDCRL a<br>, but, they are<br>ation. This is r<br>afore, these b                             | nd CDCRH :<br>automatica<br>needed to a<br>its always c | are set when a logic 1 is written<br>Ily cleared after the end of the v<br>ccomplish the decrement opera<br>ontain 0 when read. | into<br>write<br>Ition. | significar<br>5.19 LCC<br>ter Curre                                                                                  | nt byte in R24 and the most significant byte in R27.<br>CV/HCCV — L-Counter Current Value/H-Coun-<br>ent Value Registers (R28, R29, R30, and R31)                                                                                         |  |  |
|                  | Reset does                            | not affect                                                                                        | t the CCT                                               | L bits.                                                                                                                         |                         | The LCC                                                                                                              | V and HCCV registers hold the current value of the                                                                                                                                                                                        |  |  |
|                  | 5.17 CICTL                            | - Counte                                                                                          | er Interru                                              | pt Control Register (R2                                                                                                         | 3)                      | counters                                                                                                             | . If the CFRZ bit in the MCTL register is reset (0),                                                                                                                                                                                      |  |  |
|                  | The CICTL                             | register co                                                                                       | ontrols the                                             | e counter interrupts and i                                                                                                      | rec-                    | tnese registers are updated on each clock cycle with the<br>current value of the counters. LCCV and HCCV can be read |                                                                                                                                                                                                                                           |  |  |

ords counter interrupt status. Interrupts can be generated from either of the 16-bit counters. When the counters are concatenated, the interrupt control is through the H-Counter control bits. In this case the CIEL bit should be set to zero to avoid spurious interrupts from the L-Counter. A bit map of the CICTL register is shown below.

|   | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---|------|------|------|------|------|------|------|------|
| I | CERH | CIRH | CIEH | WENH | CERL | CIRL | CIEL | WENL |

CERH H-Counter Error Flag. This bit is set (1) when a second interrupt request from the H-Counter (or H+L-Counter) occurs before the first request is acknowledged.

5.20 Register Initialization Figure 5-2 shows a recommended initialization procedure for the ICU that sets up all the ICU registers for proper operation.

only when the counter readings are frozen (CFRZ bit in the

MCTL register is 1). They can be written only when the

counters are halted (CRUNL and/or CRUNH bits in the

CCTL register are 0). This last feature allows new initial

count values to be loaded immediately into the counters,

and can be used during initialization to avoid long initial

When the 16-bit counters are concatenated, the LCCV and HCCV registers hold the 32-bit current value, with the least

significant byte in R28 and the most significant byte in R31.

counts.





TL/C/5117-15

# **6 AC Electrical Characteristics**

The timing parameters given in this section are defined in Table 6-1. All timing specifications refer to 50% of the rising or falling edge of the appropriate clock waveform and to 0.8V or 2.0V on the appropriate signal as shown in Figure 6-1.

\_ \_ \_

Parameters are valid under the following conditions: Ambient Temperature

Output Capacitive Load

-----

0°C to 70°C

100 pF max.

Timing specifications for the NS16202 ICU are shown in Figures 6-2 through 6-7.

| Symbol        | Parameter                                             | Min | Max            | Units |
|---------------|-------------------------------------------------------|-----|----------------|-------|
| READ CYCLE    |                                                       |     |                |       |
| tAhRDia       | Address Hold Time after RD Inactive                   | 80  |                | ns    |
| tAsRDa        | Address Setup Time before RD Active                   | 52  |                | ns    |
| tCShRDia      | CS Hold Time after RD Inactive                        | 80  |                | ns    |
| tCSsRDa       | CS Setup Time before RD Active                        | 40  | and the second | ns    |
| tDhRDia       | Data Hold Time after RD Inactive                      | 0   | 50             | ns    |
| tRDaDv        | Delay from Read Active to Data Valid                  |     | 135            | ns    |
| tRDw          | Read Strobe Width                                     | 160 |                | ns    |
| tShRDa        | ST1 Setup Time before RD Active                       | 50  |                | ns    |
| tSsRDia       | ST1 Hold Time after RD Inactive                       | 50  |                | ns    |
| WRITE CYCLE   |                                                       |     |                |       |
| tAhWRia       | Address Hold Time after WR Inactive                   | 80  |                | ns    |
| tAsWRa        | Address Setup Time before WR Active                   | 52  | · .            | ns    |
| tCShWRia      | CS Hold Time after WR Inactive                        | 80  |                | ns    |
| tCSsWRa       | CS Setup Time before WR Active                        | 40  |                | ns    |
| tDhWRia       | Data Hold Time after WR Inactive                      | 150 | 1              | ns    |
| tDsWRia       | Data Setup Time before WR Inactive                    | 150 | 1              | ns    |
| tWRiaPf       | Delay from WR Inactive (to rg. PDIR) to Port Floating |     | 200            | ns    |
| tWRiaPv       | Delay from WR Inactive to Port Output Valid           |     | 200            | ns    |
| tWRw          | Write Strobe Width                                    | 160 |                | ns    |
| OTHER TIMINGS |                                                       | 1   |                |       |
| tCOUTh        | External Sampling Clock High Pulse Width              | 400 |                | ns    |
| tCOUTI        | External Sampling Clock Low Pulse Width               | 25  |                | ns    |
| tCOUTp        | External Sampling Clock Period                        | 425 |                | ns    |
| tCh           | External Clock High Time (Without Prescaler)          | 100 |                | ns    |
| tChp          | External Clock High Time (With Prescaler)             | 50  | 1              | ns    |
| tC1           | External Clock Low Time (without Prescaler)           | 100 | 1              | ns    |
| tC1p          | External Clock Low Time (with Prescaler)              | 50  |                | ns    |
| tCtCOUTt      | Delay from F.E. of CLK to COUT/SCIN transition        |     | 200            | ns    |
| tCtGt         | Delay from F.E of CLK to G0/IR0,, G3/IR6 Transitions  |     | 200            | ns    |
| tCy           | Extenal Clock Period (Without Prescaler)              | 400 |                | ns    |
| tCyp          | External Clock Period (With Prescaler)                | 100 |                | ns    |
| tIRd          | Interrupt Signal Duration in Level Trisser            | 400 |                | ns    |
| tlRi          | Interval Between Requests in Edge Trisser             | 400 |                | ns    |
| tiRid         | Interrupt Request to INT out Delay                    |     | 450            | ns    |
| tiRw          | Interrupt Request Pulse Width in Edge Trisser         | 25  |                | ns    |
| tPtDt         | Delay from Port Input Transition to Data Transition   |     | 200            | ns    |
| tRSTw         | Reset Pulse Width                                     | 400 |                |       |







neering and the second second

an an a stan san tan san ar Manazarta

## National Semiconductor

# BLX-281A, BLX-281B Speech Synthesis Expansion Modules



- BLX bus-compatible I/O expansion
- Speech synthesis based on DIGITALKER<sup>™</sup>
- Large vocabulary adequate for most applications
- On-board filter and half-watt amplifier
- Two versions
  - BLX-281A, factory shipped with installed Maxi-ROMs, contains speech data
  - BLX-281B, factory shipped without ROM/ PROMs installed to allow user to implement a custom vocabulary

- Simple operation for user
  - I/O write with word/sound address
  - Interrupt asserted when complete
- BLX bus on-board expansion elimates Multibus<sup>™</sup> system bus latency and increases system throughput
- Upward compatible with BLX-281 Speech Synthesis Module

## **Product Overview**

The BLX-281A and BLX-281B Speech Synthesis Expansion Modules are members of the growing line of BLX bus-compatible expansion module products from National Semiconductor Corporation. The BLX-281A and BLX-281B are two different configurations of the same module. The BLX-281A is factory shipped with installed Maxi-ROMs (MM52164-SSR1 and SSR2). The BLX-281B is factory shipped with no ROMs or PROMS installed, allowing the user to install any one of a variety of compatible ROM/PROM devices programmed by the user for a custom vocabulary. Typically, the BLX-281A will be used to experiment with speech synthesis while the BLX-281B is purchased for production by the OEM.

The BLX-281A(B) plugs directly into any BLX buscompatible host board offering low cost incremental on-board expansion. As a result, any BLX bus-compatible host board may be given the ability to "speak." By simply adding a speaker to a system containing the BLX-281A (programmed PROM too on the BLX-281B), many users can do away with CRTs, printers, rows of LEDs, or other communications devices. This will lower the cost of most systems, and has the added benefit of removing messages which are potentially ambiguous and hard-to-understand for untrained users. The BLX-281A/B has a total capacity of 288 words, sounds, tones, and durations of silence (depending on ROM/PROM devices used), each of which has a unique address. A table of addresses (desired words/sounds) is built, and passed to the BLX-281A/B. An on-board filter and amplifier provide the actual speech signal to a standard miniature phone jack. The BLX module is closely coupled to the host board through the BLX bus, and as such, offers maximum on-board performance, and frees Multibus system traffic for other system resources. Incremental power dissipation is minimal, requiring only 3.7 watts on the BLX-281A.

## **Functional Description**

The BLX-281A/B Speech Synthesis Expansion Module uses the MM54104 Speech Processor Chip from National Semiconductor Corporation. The digitized and compressed speech data for the BLX-281A are contained in an MM52164-SSR1 and SSR2 Maxi-ROM and provide a 144-word vocabulary. The ROM/PROM devices compatible with the BLX-281B are:

| ROM                  | PROM                 |
|----------------------|----------------------|
| Super Maxi-ROM       | MM2716 (2k UV EPROM) |
| (MM42128)            | MM2732 (4k UV EPROM) |
| Maxi-ROM             | MM2764 (8k UV EPROM) |
| (MM52164-SSR1, SSR2) |                      |

The system software communicates with the BLX-281 across the BLX bus using I/O read/write commands.

#### Vocabulary

The standard vocabulary set offered on the BLX-281 is shown in Table I, along with the assigned addresses for each item. By combining the appropriate words, sounds, tones, and silence durations, speech can be generated to satisfy many applications.

Words required, but not found in the table, can frequently be built. Examples of this are: combine "RE" with "SET" for "RESET", or combine "DEGREE" with "SS" for "DEGREES".

In normal human speech, the brain puts durations of silence between the words to make the sentence flow smoothly. This is provided for in the BLX-281A (see Table I). A suggestion for improved phrase quality is to insert 80ms of silence prior to words to

words beginning with the letters K, T, P, B, D, and G, and to add 40ms of silence after words ending in those same letters.

The "voice" output of the BLX-281A/B is a highly intelligible, male voice. If another voice is required, or the application is non-English, or involves unusual terminology, any voice can be processed for use on the BLX-281A/B by the factory.

#### Host Interface

The BLX bus-compatible host board merely passes the address of the desired word/sound to the BLX-281A/B Speech Synthesis Expansion Module via an I/O write. When the operation is complete, an interrupt is generated. This informs the host of the end of the speech sequence, and allows for cascading of addresses for true, human-quality sentences.

#### Interrupt Requests

There is one interrupt line from the Speech Processor Chip that generates an interrupt request to the host CPU. It is active on completion of each speech sequence. It is cleared by an I/O read to the BLX-281A/B.

## Installation

The BLX-281A/B module plugs directly into either of the female BLX connectors on the host board. The module is then secured at one additional point with nylon hardware to insure the mechanical security of the assembly (see Figures 1 and 2).



Figure 1. Installation of the BLX-281A/B Module on a Host Board

| Table I. N | Master Wo | rd List ( | BLX-281A) |
|------------|-----------|-----------|-----------|
|------------|-----------|-----------|-----------|

| <br>Word                                                                                                        | 8-Bit Binary<br>Address | Word                         | 8-Bit Binary<br>Address | Word                  | 8-Bit Binary<br>Address |
|-----------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------|-------------------------|-----------------------|-------------------------|
| e de North annu an                                                          | Bit 7 Bit 0             |                              | Bit 7 Bit 0             | and the second second | Bit 7 Bit 0             |
| THIS IS DIGITALKER                                                                                              | 00000000                | Q                            | 00110000                | IS                    | 01100000                |
| ONE                                                                                                             | 0000001                 | R                            | 00110001                | IT.                   | 01100001                |
| TWO                                                                                                             | 000000010               | S                            | 00110010                | KILO                  | 01100010                |
| THREE                                                                                                           | 00000011                | Т                            | 00110011                | LEFT                  | 01100011                |
| FOUR                                                                                                            | 00000100                | U                            | 00110100                | LESS                  | 01100100                |
| FIVE                                                                                                            | 00000101                | $\mathbf{V}$ as $\mathbf{V}$ | 00110101                | LESSER                | 01100101                |
| SIX                                                                                                             | 00000110                | W                            | 00110110                | LIMIT                 | 01100110                |
| SEVEN                                                                                                           | 00000111                | X                            | 00110111                | LOW                   | 01100111                |
| EIGHT                                                                                                           | 00001000                | Y                            | 00111000                | LOWER                 | 01101000                |
| NINE                                                                                                            | 00001001                | Z                            | 00111001                | MARK                  | 01101001                |
| TEN                                                                                                             | 00001010                | AGAIN                        | 00111010                | METER                 | 01101010                |
| ELEVEN                                                                                                          | 00001011                | AMPERE                       | 00111011                | MILE                  | 01101011                |
| TWELVE                                                                                                          | 00001100                | AND                          | 00111100                | MILLI                 | 01101100                |
| THIRTEEN                                                                                                        | 00001101                | AT                           | 00111101                | MINUS                 | 01101101                |
| FOURTEEN                                                                                                        | 00001110                | CANCEL                       | 00111110                | MINUTE                | 01101110                |
| FIFTEEN                                                                                                         | 00001111                | CASE                         | 00111111                | NEAR                  | 01101111                |
| SIXTEEN                                                                                                         | 00010000                | CENT                         | 01000000                | NUMBER                | 01110000                |
| SEVENTEEN                                                                                                       | 00010001                | 400 Hz TONE                  | 01000001                | OF                    | 01110001                |
| EIGHTEEN                                                                                                        | 00010010                | 80 Hz TONE                   | 01000010                | OFF                   | 01110010                |
| NINETEEN                                                                                                        | 00010011                | 20 ms SILENCE                | 01000011                | ON                    | 01110011                |
| TWENTY                                                                                                          | 00010100                | 40 ms SILENCE                | 01000100                | OUT                   | 01110100                |
| THIRTY                                                                                                          | 00010101                | 80 ms SILENCE                | 01000101                | OVER                  | 01110101                |
| FORTY                                                                                                           | 00010110                | 160 ms SILENCE               | 01000110                | PARENTHESIS           | 01110110                |
| FIFTY                                                                                                           | 00010111                | 320 ms SILENCE               | 01000111                | PERCENT               | 01110111                |
| SIXTY                                                                                                           | 00011000                | CENTI                        | 01001000                | PLEASE                | 01111000                |
| SEVENTY                                                                                                         | 00011001                | CHECK                        | 01001001                | PLUS                  | 01111001                |
| EIGHTY                                                                                                          | 00011010                | COMMA                        | 01001010                | POINT                 | 01111010                |
| NINETY                                                                                                          | 00011011                | CONTROL                      | 01001011                | POUND                 | 01111011                |
| HUNDRED                                                                                                         | 00011100                | DANGER                       | 01001100                | PULSES                | 01111100                |
| THOUSAND                                                                                                        | 00011101                | DEGREE                       | 01001101                | RATE                  | 01111101                |
| MILLION                                                                                                         | 00011110                | DOLLAR                       | 01001110                | RE                    | 01111110                |
| ZERO                                                                                                            | 00011111                | DOWN                         | 01001111                | READY                 | 01111111                |
| A                                                                                                               | 00100000                | EQUAL                        | 01010000                | RIGHT                 | 10000000                |
| B <sup>1</sup> A and                                                                                            | 00100001                | ERROR                        | 01010001                | SS                    | 1000001                 |
| С                                                                                                               | 00100010                | FEET                         | 01010010                | SECOND                | 10000010                |
| D                                                                                                               | 00100011                | FLOW                         | 01010011                | SET                   | 10000011                |
| E                                                                                                               | 00100100                | FUEL                         | 01010100                | SPACE                 | 10000100                |
| F                                                                                                               | 00100101                | GALLON                       | 01010101                | SPEED                 | 10000101                |
| G                                                                                                               | 00100110                | GO                           | 01010110                | STAR                  | 10000110                |
| Н                                                                                                               | 00100111                | GRAM                         | 01010111                | START                 | 10000111                |
| i la companya da companya d | 00101000                | GREAT                        | 01011000                | STOP                  | 10001000                |
| J                                                                                                               | 00101001                | GREATER                      | 01011001                | THAN                  | 10001001                |
| K                                                                                                               | 00101010                | HAVE                         | 01011010                | THE                   | 10001010                |
| L                                                                                                               | 00101011                | HIGH                         | 01011011                | TIME                  | 10001011                |
| M                                                                                                               | 00101100                | HIGHER                       | 01011100                | TRY                   | 10001100                |
| N                                                                                                               | 00101101                | HOUR                         | 01011101                | UP                    | 10001101                |
| 0                                                                                                               | 00101110                | IN                           | 01011110                | VOLT                  | 10001110                |
| Р                                                                                                               | 00101111                | INCHES                       | 01011111                | WEIGHT                | 10001111                |
|                                                                                                                 |                         |                              |                         |                       |                         |

Note: Address 8F<sub>H</sub> is the last legal address in this word list. Exceeding address 8F<sub>H</sub> will produce pieces of unintelligible, invalid speech data.





## **Specifications**

#### Word Size

Data -

I/O Addressing

| <b>BLX</b> Connector |  |
|----------------------|--|
| Port Address         |  |

X0-XF

X0-XF

Note: The port addresses are determined on the host BLC microcomputer. Refer to the Hardware Reference Manual for your host BLC microcomputer to determine the first digit (X) of the connector port address.

Standard miniature phone-jack

Type of

Operation

Write

Read

Vocabulary — See Table I

8 bits

Interrupts — One interrupt request at end of speech sequence

Function

Data Transfer

Interrupt Clear

Interfaces BLX Bus — All signals TTL compatible Speaker Port — ½W audio signal into 4-8Ω

## Speaker Port Connector

#### **Documentation**

| BLX-281AM | BLX-281A Speech Synthesis<br>Expansion Module User's Manual |
|-----------|-------------------------------------------------------------|
| BLX-281BM | BLX-281B Speech Synthesis<br>Expansion Module User's Manual |

.

Electrical

BLX-281A

BLX-281B

**Physical** 

Width: 3.70 in. (9.40 cm) Depth: BLX-281A/B Module 0.80 in. (2.04 cm) BLX-281A/B Module + Host Board 1.13 in. (2.86 cm)

Height: 2.85 in. (7.24 cm)

Weight: 1.7 oz. (48 gm)

+5V<sub>DC</sub>±5% @ 385mA +12V<sub>DC</sub>±5% @ 150mA

Environmental Operating Temperature: 0°C to 55°C Relative Humidity: 0% to 90%, non-condensing

Speech Synthesis Expansion

Speech Synthesis Expansion

Module without ROM/PROM

Module with Maxi-ROMs

## **Order Information**

# 2 National Semiconductor BLX-350 Parallel I/O Expansion Module



- BLX bus compatible I/O expansion
- 24 programmable I/O lines with sockets for interchangeable line drivers and terminators
- Three jumper selectable interrupt request sources

## **Product Overview**

The BLX-350 Parallel I/O Expansion Module is a member of the new line of BLX bus compatible expansion modules from National Semiconductor Corporation. The BLX-350 plugs directly into any BLX bus compatible host board offering incremental on-board expansion. The BLX-350 module provides 24 programmable I/O lines with sockets for interchangeable line drivers and terminators. The BLX board is closely coupled to the host board through the BLX bus, and as such, offers maximum on-board performance and frees Multibus system traffic for other system resources. In addition, incremental power dissipation is minimal, requiring only 1.6 watts (not including optional driver/terminators).

- Accessed as I/O port locations
- Single +5V lower power requirement
- BLX bus on-board expansion eliminates Multibus<sup>™</sup> system bus latency and increases system throughput

## **Functional Description**

#### Programmable Interface

The BLX-350 module uses an 8255A-5 Programmable Peripheral Interface (PPI) providing 24 parallel I/O lines. The base-board system software is used to configure the I/O lines in any combination of unidirectional input/output and bidirectional ports indicated in Table I. Therefore, the I/O interface may be customized to meet specific peripheral requirements. In order to take full advantage of the large number of possible I/O configurations, sockets are provided for interchangeable I/O line drivers and terminators. Hence, the flexibility of the I/O interface is further enhanced by the capability of selecting the appropriate combination of optional line drivers and terminators to provide the required sink current, polarity, and driver/termination characteristics for each application. In addition, inverting bidirectional bus drivers (8226) are provided on sockets to allow convenient optional replacement to non-inverting drivers (8216). The 24 programmable I/O lines, signal ground, and +5 volt power (jumper configurable) are brought to a 50-pin edge connector that mates with flat, woven, or round cable.

#### Interrupt Request Generation

Interrupt requests may originate from three jumper selectable sources. Two interrupt requests can be

automatically generated by the PPI when a byte of information is ready to be transferred to the base board CPU (i.e., input buffer is full) or a byte of information has been transferred to a peripheral device (i.e., output buffer is empty). A third interrupt source may originate directly from the user I/O interface (J1 connector).

### Installation

The BLX-350 module plugs directly into either of the female BLX connectors on the host board. The module is then secured at one additional point with nylon hardware to insure the mechanical security of the assembly (see Figure 1 and Figure 2).



Figure 1. Installation of BLX-350 Module on a Host Board



Figure 2. BLX-350 Expansion Module Mounting Clearances (inches)

#### Table I. Input/Output Port Modes of Operation

|                                                                                                                |        |           | M                    | ode of Operatio | 'n                   |               |                |
|----------------------------------------------------------------------------------------------------------------|--------|-----------|----------------------|-----------------|----------------------|---------------|----------------|
| Port                                                                                                           | Lines  |           | Unidire              | ctional         |                      | Didianational | 0              |
|                                                                                                                | (Qty.) | Input     |                      | Output          |                      | Didirectional | Control        |
|                                                                                                                |        | Unlatched | Latched &<br>Strobed | Latched         | Latched &<br>Strobed |               |                |
| Α                                                                                                              | 8      | X         | x                    | X               | X                    | X             |                |
| В                                                                                                              | 8      | X         | X                    | х               | X                    |               |                |
| C                                                                                                              | 4      | X         |                      | X               |                      |               | X <sup>1</sup> |
| ta seren en | 4      | X         |                      | X               |                      |               | X <sup>1</sup> |

Note 1. Part of port C must be used as a control port when either port A or port B are used as a latched and strobed input or a latched and strobed output port, or port A is used as a bidirectional port.

## **Specifications**

## Word Size

Data —

8 Bits

## I/O Addressing

| 8255A-5 Ports | BLX-350 Address |  |  |
|---------------|-----------------|--|--|
| Port A        | X0 or X4        |  |  |
| Port B        | X1 or X5        |  |  |
| Port C        | X2 or X6        |  |  |
| Control       | X3 or X7        |  |  |
| Reserved      | X8 to XF        |  |  |

Note: The first digit of each port I/O address is listed as "X" since it will change dependent upon the type of host BLC microcomputer used. Refer to the Hardware Reference Manual for your host BLC microcomputer to determine the first digit of the port address.

I/O Capacity

## 24 programmable lines (see Table I)

Access Time

Read: 250 ns max. Write: 300 ns max.

**Note:** Actual transfer speed is dependent upon the cycle time of the host microcomputer.

Interrupts

Interrupt requests may originate from the programmable peripheral interface (2) or the user specified I/O (1).

## Interfaces

BLX Bus — Parallel I/O — Parallel I/O Connectors All signals TTL compatible All signals TTL compatible

All 25 pairs/50 pins on 0.1" centers

| Connector<br>Type   | Vendor                     | Vendor<br>Part No.                                             |
|---------------------|----------------------------|----------------------------------------------------------------|
| Female              | ЗМ                         | 3415-0000<br>with ears                                         |
| Flat Crimp          | 3M<br>AMP<br>Ansley<br>SAE | 3415-0000<br>with ears<br>88083-1<br>609-5015<br>SD6750 Series |
| Female,<br>Soldered | AMP<br>Viking<br>TI        | 2-583485-6<br>3VH25/1JV5<br>H312125                            |
| Female,<br>Wirewrap | TI<br>Viking<br>ITT Cannon | H311125<br>3VH15/1JND5<br>EC4A050A1A                           |

## **Line Drivers and Terminators**

I/O Drivers -

The following line drivers and terminators are all compatible with the I/O driver sockets on the BLX-350.

| Driver | Characteristic | Sink Current<br>(mA) |
|--------|----------------|----------------------|
| 7438   | I, OC          | 48                   |
| 7437   | 1              | 48                   |
| 7432   | NI             | 16                   |
| 7426   | 1,0C           | 16                   |
| 7409   | NI, OC         | 16                   |
| 7408   | NI             | 16                   |
| 7403   | I, OC          | 16                   |
| 7400   |                | 16                   |

Note: I = Inverting, NI = Non-Inverting, OC = Open Collector

Port 1 has 25 mA totem pole drivers and  $1 \text{ k}\Omega$  terminators.

I/O Terminators —

220 $\Omega$ /330 $\Omega$  divider or 1 k $\Omega$  pull-up.

220 Q/330 Q (BLC-901)



1KΩ (BLC-902)

1kΩ +5V -

Physical

Width: 2.85 in. (7.24 cm) Length: 3.70 in. (9.40 cm) Height:\* BLX-350 Board 0.80 in. (2.04 cm) BLX-350 Board plus Host 1.13 in. (2.86 cm)

Weight: 1.79 oz. (51 gm)

\*See Figure 2

## **Electrical Characteristics**

#### **DC Power Requirements**

+5V @ 320 mA Sockets XU3, XU4, XU5, and XU6 empty (as shipped).
+5V @ 500 mA Sockets XU3, XU4, XU5, and XU6 contain 7438 buffers.
+5V @ 620 mA Sockets XU3, XU4, XU5, and XU6 contain BLC-901 termination devices

Environmental Operating Temperature: 0°C to 55°C Relative Humidity: 0% to 90% non-condensing

## **Ordering Information**

BLX-350

Documentation

420306332-001

BLX-350 Parallel I/O Expansion Module User's Manual

Parallel I/O Expansion Module

# 2 National Semiconductor BLX-351 Serial I/O Expansion Module



- BLX bus compatible I/O expansion
- Programmable synchronous/ asynchronous communications channel with RS232C or RS449/442 interface
- Software programmable baud rate generator
- Two programmable 16-bit BCD or binary timers/event counters

## **Product Overview**

The BLX-351 Serial I/O Expansion Module is a member of the new line of BLX bus compatible expansion module products from National Semiconductor Corporation. The BLX-351 plugs directly into any BLX bus compatible host board offering incremental on-board I/O expansion. The BLX-351 module provides one RS232C or RS449/442 programmable synchronous/asynchronous communications channel with software selectable baud rates. Two general purpose programmable 16-bit BCD or binary timers/event counters are available to the host board to generate accurate time intervals under software control. The BLX board is closely coupled to the host board through the BLX bus, and as such, offers maximum on-board performance and frees Multibus system traffic for other system resources. In addition, incremental power dissipation is minimal, requiring only 3.3 watts (assumes RS232C interface).

- Four jumper selectable interrupt request sources
- Accessed as I/O port locations
- Low power requirements
- Single +5V when configured for RS449/442 interface
- BLX bus on-board expansion eliminates Multibus<sup>™</sup> system bus latency and increases system throughput

## **Functional Description**

## **Communications Interface**

The BLX-351 module uses the 8251A Universal Svnchronous / Asynchronous Receiver / Transmitter (USART) providing one programmable communications channel. The USART can be programmed by the system software to individually select the desired asynchronous or synchronous serial data transmission technique (including IBM Bi-Sync). The mode of operation (i.e. synchronous or asynchronous), data format, control character format, parity, and baud rate are all under program control. The 8251A provides full duplex, double buffered transmit and receive capability. Parity, overrun, and framing error detection are all incorporated in the USART. The command lines, serial data lines, and signal ground lines are brought out to a double edge connector configurable for either an RS232C

or RS449/442 interface (see Figure 3). In addition, the BLX-351 module is jumper configurable for either point-to-point or multidrop network connection.

#### **16-Bit Interval Timers**

The BLX-351 module uses an 8253 Programmable Interval Timer (PIT) providing 3 fully programmable and independent BCD and binary 16-bit interval timers. One timer is available to the system designer to generate baud rates for the USART under software control. Routing for the outputs from the other two counters is jumper selectable to the host board. In utilizing the BLX-351 module, the systems designer simply configures, via software, each timer independently to meet system requirements. Whenever a given baud rate or time delay is needed, software commands the programmable timers to select the desired function. The functions of the timers are shown in Table 1. The contents of each counter may be read at any time during system operation.

#### Interrupt Request Lines

Interrupt requests may originate from four sources. Two interrupt requests can be automatically generated by the USART when a character is ready to be transferred to the host board (i.e. receive buffer is full) or a character has been transmitted (i.e. transmit buffer is empty). In addition, two jumper selectable requests can be generated by the programmable timers.

### Installation

The BLX-351 module plugs directly into either of the female BLX connectors on the host board. The module is then secured at one additional point with nylon hardware to insure the mechanical security of the assembly (see Figures 1 and 2).



Figure 1. Installation of BLX-351 Module on a Host Board

#### **Table 1. Programmable Timer Functions**

| Function                       | Operation                                                                                                                                                                                                                                                                        |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt on<br>terminal count | When terminal count is reached,<br>an interrupt request is generated.<br>This function is useful for gene-<br>ration of real-time clocks.                                                                                                                                        |
| Programmable<br>one-shot       | Output goes low upon receipt of<br>an external trigger edge and<br>returns high when terminal count<br>is reached. This function is<br>retriggerable.                                                                                                                            |
| Rate generator                 | Divide by N counter. The output<br>will go low for one input clock<br>cycle, and the period from one<br>low going pulse to the next is N<br>times the input clock period.                                                                                                        |
| Square-wave<br>rate generator  | Output will remain high until one-<br>half the count has been com-<br>pleted, and go low for the other<br>half of the count.                                                                                                                                                     |
| Software<br>triggered strobe   | Output remains high until soft-<br>ware loads count (N). N counts<br>after count is loaded, output goes<br>low for one input clock period.                                                                                                                                       |
| Hardware<br>triggered strobe   | Output goes low for one clock<br>period N counts after rising edge<br>counter trigger input. The coun-<br>ter is retriggerable.                                                                                                                                                  |
| Event counter                  | On a jumper selectable basis,<br>the clock input becomes an<br>input from the external system.<br>CPU may read the number of<br>events occurring after the count-<br>ing "window" has been enabled<br>or an interrupt may be generated<br>after N events occur in the<br>system. |

## **Specifications**

## Word Size

Data — 8 bits

I/O Addressing

| I/O<br>Address       | Chip<br>Select                                       | Function                                                |
|----------------------|------------------------------------------------------|---------------------------------------------------------|
| X0, X2, X4,<br>or X6 | , X2, X4,<br>or X6 8251A<br>, X3, X5, USART<br>or X7 | Write: Data<br>Read: Data                               |
| X1, X3, X5,<br>or X7 |                                                      | Write: Mode or Command<br>Read: Status                  |
| X8 or XC             |                                                      | Write: Counter 0<br>Load Count ÷ N)<br>Read: Counter 0  |
| X9 or XD             | 8253                                                 | Write: Counter 1<br>(Load Count ÷ N)<br>Read: Counter 1 |
| XA or XE             | PIT                                                  | Write: Counter 2<br>(Load Count + N)<br>Read: Counter 2 |
| XB or XF             | н<br>н<br>н                                          | Write: Control<br>Read: None                            |

NOTE: The first digit of each port I/O address is listed as "X" since it will change depending on the type of host BLC microcomputer used. Refer to the Hardware Reference Manual for your host microcomputer to determine the first digit of the I/O address.

### Access Time

| Read — | 250 ns max. |
|--------|-------------|
|--------|-------------|

Write — 300 ns max.

Note: Actual transfer speed is dependent upon the cycle time of the host microcomputer.



### Figure 2. BLX-351 Expansion Module Mounting Clearance (Inches)

## Serial Communications

- Synchronous 5-8-bit characters; internal character synchronization; automatic sync insertion; even, odd or no parity generation/detection.
- Asynchronous 5-8-bit characters; break character generation and detection; 1, 1½, or 2 stop bits; false start bit detection; even, odd or no parity generation/detection.

#### Sample Baud Rate:

| 8253 PIT Frequency <sup>1</sup> | 8251A USART<br>Baud Rate (Hz) <sup>2</sup> |        |        |
|---------------------------------|--------------------------------------------|--------|--------|
| (KHz, Software<br>Selectable)   | Synchronous                                | Asynch | ronous |
|                                 |                                            | ÷16    | ÷64    |
| 307.2                           | _                                          | 19200  | 4800   |
| 153.6                           |                                            | 9600   | 2400   |
| 76.8                            | _                                          | 4800   | 1200   |
| 38.4                            | 38400                                      | 2400   | 600    |
| 19.2                            | 19200                                      | 1200   | 300    |
| 9.6                             | 9600                                       | 600    | 150    |
| 4.8                             | 4800                                       | 300    | 75     |
| 2.4                             | 2400                                       | 150    |        |
| 1.76                            | 1760                                       | 110    | -      |

Note 1: Frequency selected by I/O writes of appropriate 16-bit frequency factor to Baud Rate Register.

Note 2: Baud rates shown here are only a sample subset of possible software-programmable rates available. Any frequency from 18.75 Hz to 614.4 KHz may be generated utilizing on-board crystal oscillator and 16-bit Programmable Interval Timer (used here as frequency divider).

#### Interval Timer and Baud Rate Generator

#### Input Frequency (selectable):

1.23 MHz  $\pm$  0.1% (.813  $\mu$ s period nominal) 153.6 KHz  $\pm$  0.1% (6.5  $\mu$ s period nominal)

#### **Output Frequency:**

|                                                                  | Rate Generator<br>(Frequency) |           | Real-Tir<br>(In | ne interrupt<br>terval) |
|------------------------------------------------------------------|-------------------------------|-----------|-----------------|-------------------------|
|                                                                  | Min.                          | Max.      | Min.            | Max.                    |
| Single<br>Timer <sup>1</sup>                                     | 18.75 Hz                      | 614.4 Hz  | 1.63 <i>μ</i> s | 53.3 ms                 |
| Single<br>Timer <sup>2</sup>                                     | 2.34 Hz                       | 76.8 KHz  | 13.0 <i>µ</i> s | 426.7 ms                |
| Dual<br>Timer <sup>3</sup><br>(Counters<br>0 and 1<br>in series) | 0.000286 Hz                   | 307.2 KHz | 3.26 µs         | 58.25 min.              |
| Dual<br>Timer⁴<br>(Counters<br>0 and 1                           |                               |           |                 |                         |
| in series)                                                       | 0.0000358 Hz                  | 38.4 KHz  | 26.0 µs         | 7.77 hrs.               |

Note 1: Assuming 1.23 MHz clock input.

Note 2: Assuming 153.6 KHz clock input.

Note 3: Assuming Counter 0 has 1.23 MHz clock input.

Note 4: Assuming Counter 0 has 153.6 KHz clock input.

#### Interrupts

Interrupt requests may originate from the USART (2) or the programmable timer (2).

## Interfaces

| BLX bus — | all signals TTL compatible     |  |
|-----------|--------------------------------|--|
| Serial —  | configurable for EIA Standards |  |
|           | BS232C or BS449/422            |  |

EIA Standard RS232C signals provided and supported:

Clear to Send (CTS) Data Set Ready (DSR) Data Terminal Ready (DTR) Request to Send (RTS) Receive Clock (RXC) Receive Data (RXD) Transmit Clock (DTE TXC) Transmit Data (TXD)

EIA Standard RS449/422 signals provided and supported:

Clear to Send (CS) Data Mode (DM) Terminal Ready (TR) Request to Send (RS) Receive Timing (RT) Receive Data (RD) Terminal Timing (TT) Send Data (SD)

Physical

Width: 2.85 in. (7.24 cm.) Length: 3.70 in. (9.40 cm) Height\*: BLX-351 Board 0.80 in. (2.04 cm.) BLX-351 Board and Host Board 1.13 in. (2.86 cm) Weight: 1.79 oz. (51 gm.)

\*(See Figure 2)





## **Serial Interface Connectors**

| Configuration | Mode <sup>2</sup> | Expansion Module Edge Connector    | Cable                    | Connector                          |
|---------------|-------------------|------------------------------------|--------------------------|------------------------------------|
| RS232C        | DTE               | 26-pin <sup>5</sup> , 3M-3642-0001 | 3M <sup>3</sup> -3349/25 | 25-pin7, 3M-3482-1000              |
| RS232C        | DCE               | 26-pin <sup>5</sup> , 3M-3642-0001 | 3M <sup>3</sup> -3349/25 | 25-pin <sup>7</sup> , 3M-3483-1000 |
| RS449         | DTE               | 40-pin <sup>6</sup> , 3M-3464-0001 | 3M4-3349/37              | 37-pin <sup>1</sup> , 3M-3502-1000 |
| RS449         | DCE               | 40-pin <sup>6</sup> , 3M-3464-0001 | 3M4-3349/37              | 37-pin <sup>1</sup> , 3M-3503-1000 |

Note 1: Cable housing 3M-3845-4000 may be used with the connector.

Note 2: DTE - Data Terminal mode (male connector), DCE - Data Set mode (female connector).

Note 3: Cable is tapered at one end to fit the 3M-3462 connector.

Note 4: Cable is tapered to fit 3M-3464 connector.

Note 5: Pin 26 of the edge connector is not connected to the flat cable.

Note 6: Pins 37, 39, and 40 of the edge connector are not connected to the flat cable.

Note 7: May be used with cable housing 3M-3485-1000.

## **Electrical Characteristics**

## **DC Power Requirements**

| Mode      | Voltage         | Amps<br>(Max.) |
|-----------|-----------------|----------------|
| RS232C    | +5V ± 0.25V     | 460 m A        |
|           | +12V ± 0.6V     | 30 m A         |
|           | $-12V \pm 0.6V$ | 30 m A         |
| RS449/422 | +5V±0.25V       | 530 mA         |

## Environmental

| Temperature — | 0 to 55℃     |               |
|---------------|--------------|---------------|
| Humidity —    | 0% to 90%, i | noncondensing |

# **Ordering Information**

BLX-351 —

Serial I/O Expansion Module

## Documentation

420306333-001 — BLX-351 Serial I/O Expansion Module User's Manual

# 2 National Semiconductor BLX-391 Prototyping Expansion Module



- BLX bus-compatible expansion
- Permits easier user construction of custom circuitry for BLX/BLC systems
- Capacity for up to fourteen 16-pin equivalent integrated circuits

## **Product Overview**

The BLX-391 Prototyping Expansion Module is a member of the new line of BLX bus-compatible expansion module products from National Semiconductor Corporation. The BLX-391 plugs directly into any BLX bus-compatible host board offering low cost incremental on-board expansion capabilities. As a result, any BLX bus-compatible host board may be expanded to perform any function that a user can incorporate onto a single-size (2.85" × 3.70") board. The BLX-391 can accomodate up to fourteen 16-pin equivalent integrated circuits, which can either be soldered or socketed. Wire-wrapping is accomplished on the component side of the board with individual wire-wrap pins or with wire-wrap strips. Card edge connectors are application-dependent, so provision is made to accomodate right angle connectors up to 120 pins. The BLX expansion module is closely coupled to the host board through the BLX bus, and as such, offers maximum on-board performance and frees Multibus system traffic for other system resources. The BLX-391 comes in kit form, providing the bare printed circuit board, a male BLX connector, and nylon mounting hardware.

- Components can be socketed or flow soldered
- Provisions for right-angle card edge connectors can accommodate up to 120 pins for user-defined I/O
- BLX bus on-board expansion eliminates Multibus<sup>™</sup> system bus latency and increases system throughput

## **Functional Description**

The BLX-391 Prototyping Expansion Module is a general purpose prototyping printed circuit board, of traditional design, which meets the BLX single-size  $(2.85'' \times 3.70'')$  form factor. A male BLX connector is included to allow connection to a BLX bus-compatible, Series/80 host board consistent with the design criteria followed on the entire family of BLX expansion module products.

## BLX Bus

The BLX bus interface provided on BLX bus-compatible Series/80 host boards conforms to those signals listed in Table 1. With the exception of several signals (such as MPST/—Module Present), all signals are merely extensions of the microprocessor bus, and, as such, meet the specifications for that microprocessor. The custom circuitry must be designed to be compatible with the actual BLX bus interface on the BLX bus-compatible Series/80 host board being used. (Any questions concerning the BLX bus should be addressed to your local Field Applications Engineer.)

## Wire-Wrap

All wire-wrapping is accomplished on the componentside of the BLX-391 in order to remain within the envelope defined for the BLX expansion module family (see Figure 3). This necessitates the use of wire-wrap pins or strips. Recommended sizes and suitable vendors are provided in the specifications.

## **I/O Connector**

Since the card edge I/O connector will differ with each application, only provision for a user-specified connector is offered. To remain within the envelope defined for the BLX expansion module family, the appropriate right angle connectors are suggested for all designs. Recommended sizes and suitable vendors are provided in the specifications.

#### Installation

The BLX-391 module plugs directly into either of the female BLX connectors on the host board. The module is then secured at one additional point with nylon hardware to insure the mechanical security of the assembly (see Figure 1 and Figure 2).



#### Figure 1. Installation of BLX-391 Module on a Host Board

| Pin  | Mnemonic | Description       | Pin | Mnemonic | Description       |
|------|----------|-------------------|-----|----------|-------------------|
| 35   | GND      | Signal Ground     | 36  | +5V      | +5 Volts          |
| 33   | MD0      | MDATA Bit 0       | 34  | MDRQT    | M DMA Request     |
| 31   | MD1      | MDATA Bit 1       | 32  | MDACK/   | M DMA Acknowledge |
| 29   | MD2      | MDATA Bit 2       | 30  | OPT0     | Option 0          |
| 27   | MD3      | MDATA Bit 3       | 28  | OPT1     | Option 1          |
| 25   | MD4      | MDATA Bit 4       | 26. | TDMA     | Terminate DMA     |
| 23   | MD5      | MDATA Bit 5       | 24  |          | Reserved          |
| 21   | MD6      | MDATA Bit 6       | 22  | MCS0/    | M Chip Select 0   |
| 19   | MD7      | MDATA Bit 7       | 20  | MCS1/    | M Chip Select 1   |
| 17   | GND      | Signal Ground     | 18  | +5V      | +5 Volts          |
| . 15 | IORD/    | I/O Read Command  | 16  | MWAIT/   | M Wait            |
| 13   | IOWRT/   | I/O Write Command | 14  | MINTR0   | M Interrupt 0     |
| 11   | MA0      | M Address 0       | 12  | MINTR1   | M Interrupt 1     |
| 9    | MA1      | M Address 1       | 10  | · .      | Reserved          |
| 7    | MA2      | M Address 2       | 8   | MPST/    | Module Present    |
| 5    | RESET    | Reset             | 6   | MCLK     | M Clock           |
| 3    | GND      | Signal Ground     | 4   | +5V      | +5 Volts          |
| 1    | + 12V    | +12 Volts         | 2   | -12V     | -12 Volts         |

Table I. BLX Bus Signal Pin Assignments

All undefined pins are reserved for future use.



Figure 2. BLX-391 Expansion Module Mounting Clearances (inches)

## **Specifications**

Wire-Wrap Hardware — Sockets: Dual-in-line, low profile, on 0.10" centers. Use the following (or equivalent):

Wire-Wrap Strips: Strips with pins on 0.10" centers, with height above the board not to exceed 0.40". Use the following (or equivalent):

Circuit Assembly Corp. CA-536SP100-230-430

Wire-Wrap Pins: 0.40" length max. Use the following (or equivalent): Berg Electronics 65474-004

Connectors ---

Right-angle connector on 0.10" centers (board side). Use the following (or equivalent): Circuit Assembly Corp.

Plugs

26-pin: CA-D26RSP100-230-090 50-pin: CA-D50RSP100-230-090

#### Sockets 26-pin: CA-26-IDS 50-pin: CA-50-IDS

Environmental

**Physical** 

Width: 3.70 in. (9.40 cm) Depth:

BLX-391 with circuitry installed 0.80 in. (2.04 cm)

Operating Temperature: 0°C to 55°C Relative Humidity: 0% to -90%.

noncondensing

BLX-391 with circuitry + host board

1.13 in. (2.86 cm) Weight: 1 oz. (28.35 gm)

Height: 2.85 in. (7.24 cm)

## **Order Information**

BLX-391

Prototyping Expansion Module with BLX connector, nylon mounting hardware, and design aids.

483

## PRELIMINARY

# 2 National Semiconductor DB16000 Development Board



- NS16032 microprocessor
- 128 Kbytes RAM
- 8Kbytes PROM (expandable to 16K bytes)
- Sockets for NS16082 MMU, NS16081 FPU, NS16202 ICU
- 24 programmable parallel I/O lines
- Stand-alone development capability

- Cross software development using NSX16™
- Bus interface
- RS232 port for communication to host system and user applications
- 2 BLX<sup>™</sup> expansion module connectors for additional I/O capability
- TDS firmware provides edit, assembly and debug capabilities in a stand-alone configuration

## **Product Overview**

The DB16000 Development Board is a complete microcomputer system using the National Semiconductor NS16000 family of advanced microprocessors. The board includes a CPU, support chips, on-board memory, and a wide range of both standard and optional I/O interface devices. TDS development firmware, residing in on-board PROM, completes the system.

The DB16000 is specifically designed for the development and evaluation of both hardware and software for the NS16032 CPU, related slave processors and support chips. With the DB16000, users can examine the architecture, instruction set, and bus interface of the NS16032.

As a development tool, the DB16000 is a powerful hardware and software debugging aid for the NS16032 CPU. TDS firmware provides edit, assembly and debug capabilities in a stand-alone configuration. Cross-development software packages allow the DB16000 to be used with the STARPLEX II<sup>™</sup> development system or the VAX<sup>™</sup> series running under the VMS<sup>™</sup> operating system. The NSX16 cross-support package allows programmers to compile or assemble NS16032 programs, then download them to the DB16000 (via a serial data link) to be executed. Highlevel symbolic debugging is then possible through the DBG16 source-level symbolic debugger which is part of the NSX16.

Shipped fully assembled, the DB16000 requires only suitable  $+5V_{DC}$  and  $\pm 12V_{DC}$  power sources and a data terminal for operation. The DB16000 provides a complete pin-out of the CPU address, data and control functions. This permits custom interfacing to a wide range of computer systems.

The standard I/O interface includes an RS232 compatible serial port and 24 parallel data lines. Also privided on the DB16000 are two connectors that allow BLX expansion modules to be used with the DB16000.

Sockets are provided for mounting optional additional members of the NS16000 family. These include the NS16081 Floating-Point Unit, the NS16082 Memory Management Unit, and the NS16202 Interrupt Control Unit. All sockets are fully integrated into the DB16000's printed wiring.

## **Functional Description**

### **Central Processor**

The NS16032 is the central processor for the DB16000. It features a 32-bit internal/16-bit external structure with a very powerful instruction set and programming model designed for high-level language support. Support for full virtual memory and high-speed IEEE proposed standard floating-point operations is available.

#### Memory

128 Kbytes of dynamic RAM are provided.

Four EPROM sockets are provided, which will accept 2716 or 2732 EPROMs. In the configuration provided, TDS-16 firmware occupies these sockets.

## Input/Output

### Parallel I/O

24 parallel I/O lines are provided via an 8255A Programmable Peripheral Interface. These may be divided into two 8-bit ports and two 4-bit ports. Additional I/O may be obtained by using the BLX expansion connectors.

#### Serial I/O

The RS232 serial link is provided via an 8251A Universal Synchronous/Asynchronous Receiver/Transmitter (USART). This link provides for communication with terminals or other computers. The data transmission clocks are generated by the ICU counter/timer if present, making the baud rate programmable. With only the ICU emulator installed, it is set at 9600 baud. Additional I/O may be obtained by using the BLX expansion connectors.

### Timers

With the NS16202 Interrupt Control Unit installed there is one 16-bit timer available to the user and one dedicated to the USART. As shipped, a hardware prescaler for the USART occupies the ICU socket.

## Connectors

There are six connectors available:

- 1 bus interface (P1)
- 1 local bus expansion (for custom boards) (P2)
- 1 RS232 port (J2)
- 24 Parallel I/O lines (J1)
- 2 BLX sockets for I/O expansion (J3, J4)

## Tiny Development System (TDS)

The TDS firmware allows the user to create programs by entering source via the editor. This source is then assembled to produce executable code suitable for debugging. These functions have the following features:

## Assembler:

- Subset of existing NS16000 assembler
- Supports FPU (user installed on the board) by providing long and short format real number data initialization
- Generates listings to either a printer at the parallel port, or any RS232 device connected to a port via a BLX-351 expansion module
- Symbolic definition of static base or PC segment

#### **Debugger:**

- Numerical arguments to command can be in four bases: decimal, hex, long and short real
- Program flow visually traced by displaying source line at all breakpoints or step stops
- Memory/register print or change commands
- Step-thru program commands: step "n" instructions, step while variable in range, step until variable reached

#### Editor:

- Command to insert, replace, delete, type lines
- Automatic line number maintenance
- Save and retrieve source from audio cassette recorder
- Debug data displayed by type command after assembly

### **User Program Run Time Support:**

- Accessed via a supervisor call instruction
- Routines to do terminal I/O
- Printer driver access to parallel port
- Routine to convert binary value to ASCII string
- Routine to convert ASCII string to binary value
- Conversion in four bases: decimal, hex, long and short real

## **Modes of Operation**

There are three main modes of operation; standalone, stand-aside and transparent. In the first mode, editor, assembler and debugging facilities are provided by resident TDS firmware, while in the other two modes an assembler, debugger, linker, librarian and Pascal compiler resident on the host system give the user a more efficient means of developing programs.

In addition, the bus interface will support single bus master applications.

# Equipment Required for Use of Board in Various Modes

A cable 26-pin female edge connector to 25-pin RS232 male is required in all modes (National part numbers DB16CABLE-1 or DB16CABLE-2). This is for the serial I/O.

In addition, the following equipment is recommended for each mode:

1. Stand-alone — RS232 terminal

- 2. Stand-aside
  - Host computer (STARPLEX II or VAX)
  - NSX16 Cross Software Package (STARPLEX II or VAX (VMS) version)
  - RS232 terminal (only needed if not resident in host system)
- 3. Transparent
  - Host computer (VAX)
  - NSX16 Cross Software Package (VAX (VMS) version)
  - RS232 terminal
  - RS232-compatible serial data port expansion module (suggested: National Semiconductor model BLX-351 Serial I/O Expansion Module)
  - 2nd RS232 cable

## **Operating Environment**

Two environments are possible:

- 1. Bench power supply, BLC-604 chassis (only in mode 2), and BLC-957 power supply cable.
- RMC-660 (8 slot) or RMC655 (4 slot) chassis with integral power supply.



Connections for DB16000 Stand-Alone Operation



DB16000 Shown in RMC-660 Enclosure



Connections for DB16000 Stand-Aside Mode of Operation (Host Computer Mode)











Note: 4 EPROMs should be installed.

## **Specifications**

## **Ordering Information**

| Connectors<br>Local bus |                                                  |
|-------------------------|--------------------------------------------------|
| expansion (P2) —        | CDC VPB01B30A00A2<br>AMP PES-14559<br>TI H311130 |
| Parallel I/O (J1) —     | 3M 3415-001<br>AMP 2-86792-3                     |
| Serial I/O (J2) —       | 3M 3462-0001 flat<br>AMP 1-583715-1 round        |
| Bus Interface (P1)      | SAE FUPH7212-86MTNE                              |
| Power                   | +5V@6A<br>+12V@20mA<br>-12V@20mA                 |
| Physical                | Height — 6.75 in. (17.15 cm)                     |

Width — 12 in. (30.48 cm) Depth - 0.50 in. (1.27 cm) Weight - 14 oz. (396.9g)

## DB16000 Development board Documentation 420306573-002 board)

420306440-001 420306565-001

420306619-002

DB16000 Development Board Users Manual (Included with TDS reference manual (Included with board) Programmers' Reference Manual (Order separately) Assembler reference manual (Order separately)

488

# <sup>™</sup> National Semiconductor GENIX<sup>™</sup> Cross Support Software



- NS16000<sup>™</sup> advanced software development package for VAX<sup>™</sup>/UNIX<sup>™</sup> environment
- Derived from GENIX, an implementation of Berkeley 4.1 bsd UNIX for the NS16032
- C compiler

## **Product Overview**

The GENIX cross software package supports an advanced software development environment for the NS16000 family. It is designed to run on DEC's VAX11 series with the Berkeley 4.1bsd UNIX operating system. The language tools comprise the same package as is available on the SYS16<sup>™</sup> development system.

Included are a C compiler, an optional Pascal compiler, NS16000 assembler, linker, libraries, utilities, and an interactive debugger. The GENIX cross support software package provides a full complement of tools to make the generation of NS16000 code an easy task. Programs thus developed can be downloaded via serial port to the DB16000 development board or the ISE/16<sup>™</sup> In-System Emulator for execution and debugging. (ISE<sup>™</sup> software will be available separately as part of an ISE/16 package.)

## Components

## nmcc—C Compiler

Compatible with the portable C compiler (pcc) of the Berkeley 4.1bsd UNIX system. The C compiler accepts C source and generates NS16000 assembly language code.

- Optional Pascal complier for system programming
- Powerful assembler supporting the full NS16000 architecture
- Interactive debugger with efficient command interface
- Runs on DEC<sup>®</sup> VAX11 with Berkeley 4.1 bsd UNIX System

## nmpc—Pascal Compiler (OPTIONAL)

ANSI standard Pascal with modular software extensions. Accepts Pascal source and generates NS16000 assembly language code. Extensions include features such as import/export in support of full modularity. Designed to fully utilize the NS16000 architecture.

### nasm-NS16000 Assembler

The assembler produces NS16000 object code in extended UNIX aout format. It accepts complex expressions, external symbolic references, and external address arithmetic.

## nmeld—Linker

Modules generated by the assembler can be linked by nmeld with the supplied or user-generated libraries to produce executable files.

### Include, libc.a, libpc.a-Libraries

The libraries contain standard UNIX include files, the C library, and the Pascal library. Libraries are for code generation for licensed UNIX target systems.

## nar, nnm, nranlib, nsize, nstrip-Utilities

Utilities provide the necessary tools to construct user defined libraries and to facilitate performance improvement.

#### ddt-Interactive Debugger

The interactive debugger allows remote debugging at the assembly language source level. It communicates with the DB16000 monitor via a serial link allowing execution and debugging on the board. Instructions may be displayed symbolically and breakpoints set by instruction, if the instruction is at an entry point or next in line from single-stepping. Breakpoints can also be set for register value match. Single-stepping is possible at the machine instruction level, or the procedure level. ddt supports debugging in physical address space, supervisor virtual address space, and user virtual address space.

### cu16-Remote Communciation Utility

cu16 provides communication between the host system and the DB16000 board.

## monitor-DB16000 Monitor

The monitor is compatible with ddt, and is provided in PROM firmware for the DB16000 evaluation board. This monitor is also provided in source form so that NS16000 customers can modify the monitor to suit their target system.

### nburn-EPROM Programmer

nburn programs EPROMs. It is designed for use with a Datamedia I/O System 19 EPROM burner.

## **Order Information**

NS-XC-16\*

NS-XC-PAS\*

GENIX cross support software package, on 1600 bpi magnetic tape, tar format nmpc Pascal compiler option

\*Software license agreement must be signed prior to order entry.

# ☑ National Semiconductor PRELIMINARY NS08032 In-System Emulator (ISE/08<sup>™</sup>)



- Operation up to 6MHz
- Emulation of NS08032 Central Processing Unit, NS16201 Timing Control Unit
- Host resident high-level language and assembly language symbolic debugger
- Generalized event driven system
- Memory mapping, up to 30 K bytes
- Write protection/detection of 2K byte memory blocks
- Program flow tracing, up to 255 nonsequential fetches

- Complete bus activity trace
- Qualified tracing
- Pre-, post-, or center-triggering on trace
- Count-down event counter
- Count-up execution timer/counter
- Supports Memory Management Unit functions
- Runs on VAX/11 (VMS) and STARPLEX II™ hosts
- Hierarchical help facility (on-line manual)
- Self-diagnostic

## Description

The NS08032 In-System Emulator (ISE/08) is a powerful tool for both hardware and software development of NS08032 microprocessor-based products.

When used with a host system such as VAX (VMS) or STARPLEX II Development Systems, ISE/08 emulates a complete NS16000<sup>TM</sup> chip set. This chip set includes the 08032 Central Processing Unit (CPU), and the 16201 Timing Control Unit (TCU). ISE/08 allows users to test and debug both hardware and software in their own hardware environment. ISE/08 operates in either of two modes: emulation mode, when ISE/08 is actually running the user's program, or monitor mode, when ISE/08 is communicating with the user via the host system.

ISE/08 is a complete unit, including an internal clock oscillator and 30 K bytes of dedicated user's ISE™ memory. With ISE/08, users can easily stop emulation and examine the contents of CPU registers, slave processor registers, and memory.

ISE/08 consists of the ISE hardware, the ISE monitor, a host-dependent debugger (IDBG08), an RS232 serial port cable and manual. ISE/08 hardware is the circuitry required for emulation of a user's target system. It interfaces to the host system with an RS232-compatible serial link and provides a second RS232 port for an optional terminal connection. The ISE/08 hardware also has two target cables for connections to the target system. The target cables plug into the target system CPU, and TCU sockets.

The ISE monitor is the ISE hardware control program that monitors the host system serial data link. The ISE monitor receives monitor commands from the host system, acknowledges these commands, and generates the appropriate responses. The ISE monitor also controls the target system emulation program.

IDBG08 is the interactive debugger program for ISE/08. It runs on the host system and makes the host system facilities available to the ISE/08 user. IDBG08 automatically translates commands entered at a host system terminal to the equivalent ISE monitor commands, and communicates with the ISE monitor via the serial data link.
#### **Hardware Description**

The ISE/08 hardware is housed in three enclosures: the ISE Support Box, the Emulator Pod, and the TTL Status Pod. Figure 1 is a block diagram of ISE/08 hardware. The ISE/08 enclosures are described in the following paragraphs.

The ISE Support Box is the largest enclosure. It contains the emulation support circuits for trace, breakpoints, and mapped memory. It also contains power supplies and the hardware for the RS232 serial ports.

The Emulator Pod contains the 08032 CPU, and 16201 TCU required for target system emulation. It also contains the ISE Monitor firmware and houses the ISE/08 controls and indicators. Figure 2 shows the location of the ISE/08 controls and indicators. Table 1 lists the function of each switch and LED.

The Emulator Pod connects to the ISE Support Box through a 4-foot twisted-pair cable assembly. Connections to the target system are made with 12-inch target cables. One target cable is provided for each member of the 16000 chip set. (CP and TCU).

The Status Pod is the smallest enclosure. It provides TTL-compatible input and output signals for use during ISE operation. The Status Pod has eleven leads and seven binder posts that can be connected to either the target system or test equipment such as logic analyzers or oscilloscopes. Table 2 lists the function of each lead and post on the Status Pod. The Status Pod connects to the ISE Box front panel status connector via a 6-foot cable.

#### **ISE/08 Software Overview**

The ISE/08 software consists of two modules; the ISE monitor, residing in firmware on the Emulator Pod, and the ISE Debugger (IDBG08), residing in the host system. The monitor controls the ISE hardware. IDBG08, a high-level language debugger program, drives the ISE/08 unit. IDBG08 runs on the host computer and it communicates with the ISE/08 unit. Optionally, IDBG08 can also communicate with a terminal connected to ISE/08. The ISE/08 unit communicates with the IDBG08 program (running on the host) only while the ISE/08 unit is running the monitor program (in monitor mode), not while it is running the user's program (in emulation mode).

IDBG08 software is available for VAX/11 (VMS) and STARPLEX II hosts.



FIGURE 1. ISE/08 Block Diagram

TL/R5290-1



FIGURE 2. ISE/08 Controls and Indicators.

| Control/Indicator  | Function                                                                                                       |
|--------------------|----------------------------------------------------------------------------------------------------------------|
| NMI Switch         | When pressed, <hang-clear> occurs.<br/><hang-clear> restores control to ISE monitor.</hang-clear></hang-clear> |
| RESET Switch       | When pressed, resets the ISE hardware.                                                                         |
| POWER ON           | Indicates power to ISE.                                                                                        |
| MONITOR RUN        | Indicates ISE monitor is running.                                                                              |
| DIAGNOSTIC RUN     | Indicates ISE diagnostics are running.                                                                         |
| DIAGNOSTIC FAIL    | Indicates failure during diagnostic tests.                                                                     |
| HANG-CLEAR REQUEST | Indicates CPU has stopped executing instructions.                                                              |

#### Table 1. ISE/08 Control and Indicator Functions

#### **Table 2. Status Pod Signal Description**

| Status Pod Label | ISE Function            |
|------------------|-------------------------|
| 1-WHT-USRCLK-U   | ISO (input sync 0)      |
| 2-BLK-GND        | Common Ground           |
| 3-BRN-EXTO-U     | EXT0 (external input 0) |
| 4-RED-EXT1       | EXT1 (external input 1) |
| 5-ORN-EXT2       | EXT2 (external input 2) |
| 6-YEL-EXT3       | EXT3 (external input 3) |
| 7-GRN-EXT4       | EXT4 (external input 4) |
| 8-BLU-EXT5       | EXT5 (external input 5) |
| 9-VIO-EXT6       | EXT6 (external input 6) |
| 10-GRY-EXT7      | EXT7 (external input 7) |
| 11-WHT-USEBRK/U  | IS1 (input sync 1)      |
| TBBUN            | Multi-Processor Sync    |
| BK SYNCH/-U      | DQ (output sync)        |
| TB SYNCH/-U      | TO (trace sync)         |
| GND              | Common Ground           |
| TSYNC31/         | Not Lised               |
| TSYNC21          | Not Used                |
| GND              | Common Ground           |

#### IDBG08, The ISE/08 Debugger

IDBG08 is user compatible with the standard non-ISE NS16000 Cross-Software Debugger, IDBG08. Compatibility minimizes learning time for users of the various development tools. IDBG08 fully supports all the power debugging and emulation facilities provided by the ISE/08 hardware, and supplements these features with a very powerful software-based program debugging environment.

The basic debugging features of IDBG08 are:

(1) Both high-level and assembly languages are supported.

(2) Breakpoints can be set at the source code level, even when using high-level languages.

(3) Variables can be accessed by their source code names, i.e., IDBG08 is symbolic in nature.

(4) Procedure parameters and local variables are easily displayed.

(5) Structured data types and pointers are easily displayed.

(6) Both command and history files are supported.

(7) Memory can be displayed in many different ways, including a disassembly mode displaying memory as 08032 instructions.

(8) All the emulation and debug facilities provided by the ISE/08 hardware are supported.

#### The ISE Monitor

When the ISE/08 unit is not running an emulation program, it is running a program called the ISE monitor. The monitor communicates with IDBG08 and it provides a command protocol that allows the host complete control of the ISE/08 hardware.

The monitor is invisible to the user, who normally communicates with the system via the friendly IDBG08 program.

#### **Optional Terminal Feature**

As an option, the ISE monitor communciates with a terminal connected to the ISE/08 unit. This terminal also serves as a terminal for the host. Thus the ISE/08 unit and the user's terminal share one RS232 port from the host.

Operation with the optional terminal is called Transparent Mode; operation without the optional terminal is called Stand-Aside Mode.

# Conversion Kit for NS08032 In-System Emulation (Available December 1983)

An optional conversion kit is available for those who wish to do NS08032 development work. Contained in this kit are the following: ISE/08 Emulator Pod, ISE/08 Symbolic Debugger (IDBG08), ISE/08 Monitor Firmware, and ISE/08 Manual. Thus, because the ISE Support Box can be used for either ISE/16 or ISE/08 development work, a user wishing to do NS08032 development work but who already has an ISE/08 unit can purchase this conversion kit (in comparison to the purchase of an entire ISE/08 unit).

#### **ISE/08 Operation**

#### **Human Interface**

ISE/08 is easy to learn and easy to use. The software includes a complete on-line manual. Invoking the "HELP" command gives a summary of all ISE/08 commands, an individual command, or an individual command's parameters. This feature helps the user get his work done quickly with less frustration.

#### **Real-Time Emulation**

The ISE/08 unit has its own CPU, and TCU components. These components are connected to the target system via cables, and they perform the same functions, with close to the same timing characteristics as they would if mounted in the target system. ISE/08 does not add wait states in its operation.

Emulation memory, resident in ISE/08, can be used in lieu of target system memory. This feature is implemented by the mapping capabilities. ISE/08 can run and debug programs, without a working target system.

User target memory address space (whether it exists or not) can be mapped onto the ISE/08 emulation memory. A memory read or write operation to an address mapped onto emulation memory is performed on emulation memory only and not on the target system's memory.

Memory from the entire 24-bit physical address space of the CPU or can be mapped onto emulation memory if the following restrictions are observed:

(1) Up to four, non-contiguous segments can be defined.

(2) The address range mapped by a segment must lie within an integral 128K byte division of the address space, e.g. 00000 to h'1FFFF, or h'20000 to h'3FFFF.

(3) The address range mapped by a segment must start at the beginning of an integral 2K byte division of the address space, and end at the end of one such division e.g. h'00 to h'FFF, or h'2800 to h'37FF.

(4) The total memory space mapped by all segments must not exceed 30 K bytes.

Associated with the emulation memory mapping scheme is a capability for write protection/detection. Any 2K byte block within any of the four 128K byte segments selected can be protected. A write operation to a protected memory segment causes an IM (IIlegal Map) event to occur. Write operations to protected memory are inhibited only if they occur on emulation memory. They are not inhibited if they occur in target system memory.

Related commands:

MC — Map Create MP — Map Print

Note: For the syntax of these, and other commands listed in this section, refer to the IDBG08 Command Summary.

#### **Generalized Events**

To provide a versatile way of observing and controlling the significant state changes on the microprocessor, ISE/08 allows the use and definition of "events". In general, a simple event is a breakpoint, a bus change, or a significant observation. An event can also be a logical combination of simple events (an Event-Expression).

#### Simple Event Definition

The simple events are:

- Breakpoints
- Latched Breakpoints
- Counter Done
- Status Pod Inputs
- Illegal Map
- Trace Done

#### **Breakpoint Events**

ISE/08 provides three common breakpoint events, named A, B, and C. The breakpoint event can be used in two ways:

(1) Execution Breakpoint — occurs just prior to execution of an instruction fetched from a specified address.

(2) Memory Reference Breakpoint — occurs on a match when sampling:

- Address Bits
- Data Bits
- External Status Bits
- User/Supervisor Pin
- Data Direction Pin
- And where any of the above options or bits can be masked.

Either virtual or physical addresses can be sampled.

ISE/08 also provides a range breakpoint event, R. The range breakpoint occurs on any read or write operation to an address in a specified address range.

All breakpoints can cause emulation to stop immediately. Also, if used with the No Stop (/NS) option, breakpoints can be combined with other events to cause a variety of action.

#### Latched Breakpoint Events, Counted Events

Latched breakpoint events, named LA, LB, LC, occur at some time after a cycle where the corresponding breakpoint event (A, B, or C) has taken place. The occurrence of a latched breakpoint event remains asserted until cleared.

Events, instructions, memory cycles, and clock cycles can be counted with the breakpoint counter (up to 12 bits). Upon reaching a certain count provided by the Define Counter (DC) command, the Counter Done (CD) event takes place.

#### **Other Simple Events**

The other simple events available are:

IS0, IS1 — Status Pod Input Sync 0 and Input Sync 1.
 IM — Write operation to write-protected address.
 TD — End of trace.

Related commands:

BC --- Breakpoint Create

- **BD**—Breakpoint Delete
- DP— Breakpoint Print

#### **Event-Expressions**

An event-expression is a Boolean expression made up of simple events, i.e., a logical combination of simple events. This allows the user to generate many different event combinations, tailored to system activity of particular interest to the user. These generalized events are used by many ISE/08 commands such as stop, trace, event counting, etc. Event-expressions provide creative and flexible debugging procedures.

Event-expressions can be evaluated as either logically true or logically false. Valid logic operations for event-expressions are: Negation (NOT), AND, and OR.

#### **Stopping Execution on Events**

A common debugging activity is to stop emulation on the occurrence of an event of interest. Stopping emulation puts ISE/08 in the monitor mode so the user can examine and alter the state of the CPU, memory, and ISE/08 functions. Emulation can be stopped on either simple events or event-expressions.

Related commands:

DS — Define Stop BS — Breakpoint Create

#### **Flexible Tracing**

ISE/08maintains a 255-entry trace memory. Trace memory captures bus activity in one of two trace modes. The trace modes are:

- Program Flow Trace
- Memory Bus Trace

#### Program Flow Trace

The Program Flow Trace mode captures the CPU Program Counter address of 255 non-sequential instructions. This mode also maintains a count of sequential instructions executed between each non-sequential instruction stored in the trace memory.

#### **Memory Bus Trace**

The Memory Bus Trace mode captures a summary of system parameters during 255 memory bus access cycles. The following parameters are captured:

- Address bus contents
- Data bus contents
- CPU Status (data transfer, non-sequential fetch, interrupt acknowledge, etc.)
- Status Pod External Inputs
- States of the Following CPU Pins: PFSC — Program Flow Status (start of instruction) UNS — User/Not Supervisor NDDIN — Not Data In

A tracing event can qualify the memory bus tracing mode. This event allows the user to reduce the number of events captured.

When enabled, tracing in either mode continues until a specified terminating event occurs. The actual end of tracing can be delayed after the terminating event by a count of 1 to 255. This allows trace data to be captured before, after, or around the terminating event.

#### **Execution Timer**

The execution timer is a 24-bit counter with an overflow flag that may be used to count events, instruction cycles, memory cycles, or clock cycles. The timer may be programmed to start and stop counting on specific events. This permits using the execution timer to determine relative timing differences between various events. One use of this feature is to measure software or hardware performance.

Related Commands:

**DE** — Define Execution Timer

LD — List Definitions

#### **Event Trigger for External Test Equipment**

ISE/08 events can trigger external test equipment, such as oscilloscopes and logic analyzers. This test equipment can be used in conjunction with ISE/08 debugging features to solve system timing problems. Two external trigger sources are provided:

- General Event (or Event-Expression)
- Trace Trigger Event (i.e., an event that causes an entry into trace memory.)

The external trigger signals are available at two status pod outputs:

- BKSYNCH/--U (General Event)
- TRSYNCH/-U (Trace Trigger Event)

**Related Commands:** 

DO - Define Output Sync Command

#### **ISE/08 Timing Options**

ISE/08 includes the following timing options:

- Sampling time can be set to sample either virtual or physical addresses
- Status Pod external lines can be sampled at either data valid or address valid times
- The emulation clock frequency can be set to one of the following frequencies:

1.5 MHz 3.0 MHz 6.0 MHz

Target Board Frequency

Note: Selection of target board frequency may require synchronous and/or asynchronous delay compensation. Refer to ISE/08 User's Manual, Chapter 6, for details.

**Related Commands:** 

SO - Select Options

#### Self-Test Diagnostics

At power-up or reset, ISE/08 runs a diagnostic program to verify ISE software integrity and proper hardware function.

#### **Required User-Supplied Equipment**

For use under VAX/11 systems:

- Valid DEC VAX/11 configuration, with available RS232 port.
- VMS Operating System, Version 3.0 or later.
- NSX-08 Cross Software Package, or NS-ASM-08 NS16000 Cross Assembler Package.

For use with STARPLEX II systems:

- STARPLEX II Development System.
- STARPLEX II Operating System, Version G or later.
- SFW-90-A010 NS16000 Cross-Assembler Package.

For use with a system that has a Berkeley 4.1 based UNIX<sup>TM</sup> Operating System:

[Contact Marketing for Availability Information.]

• Valid computer system with an available RS232 port.

single phase

Approximately 1170 BTU.

• Appropriate cross software package. [Contact Marketing for further information.]

#### Specifications

| Environmental | Operating Temperature<br>+10°C to +40°C                                                        |
|---------------|------------------------------------------------------------------------------------------------|
| •             | Storage Temperature<br>-20°C to +65°C                                                          |
| Power         | 3A @ 115 V <sub>AC</sub> , 50/60 Hz,<br>single phase<br>1.5A @ 220 V <sub>AC</sub> , 50/60 Hz, |

#### **Physical**

ISE Support Box ---

Emulation Pod ---

TTL Status Pod --

Cable Lengths -

#### Electrical

Operating Frequency - Height: 4.125 in. (10.5 cm) Width: 19.0 in. (48.3 cm) Depth: 17.5 in. (44.5 cm)

Height: 2.25 in. (6.4 cm) Width: 9.25 in. (23.5 cm) Depth: 14.0 in. (35.6 cm)

Height: 1.0 in. (2.5 cm) Width: 3.125 in. (7.9 cm) Depth: 6.125 in. (15.6 cm)

ISE Support Box to Emulation Pod: 4.0 ft. (1.22 M) ISE Support Box to TTL Status Pod: 6.0 ft. (1.83 M) Emulation Pod to Target Board: 1.0 ft. (0.30 M)

User selectable to one of the following:

> 1.5 MHz 3.0MHz 6.0MHz Target Board Frequency

Note: Selection of target board frequency may require synchronous and/or asynchronous delay compensation. Refer to ISE/08 User's Manual, Chapter 6, for details.

Target Interface Electrical Characteristics ---

See Tables 3 through 5.

#### **Order Information**

#### **Complete ISE/08 Units**

| NS-ISE-08    | ISE/08 (NS08032), 115 VAC for  |
|--------------|--------------------------------|
|              | VAX/11 (VMS) Computer          |
|              | System.                        |
| SPM-90-A1608 | ISE/16 (NS08032), 115 VAC for  |
|              | STARPLEX II Development        |
|              | Systems.                       |
| NS-SYS-2008  | ISE/16 (NS08032), 115 VAC for  |
|              | UNIX OS based operating        |
|              | systems. [Contact Marketing    |
|              | for Availability Information.] |
|              |                                |

**Conversion Kits to Allow for ISE/16 Emulation** [Contain ISE/16 Emulator Pod, ISE Debugger (IDBG16), appropriate ISE/16 monitor firmware, and ISE/16 manual.]

| AEE-90-A1632  | ISE/08 to ISE/16 kit for<br>STARPLEX II use.                                                                   |
|---------------|----------------------------------------------------------------------------------------------------------------|
| AEE-ISE-16    | ISE/08 to ISE/16 kit for VAX/11 (VMS) use.                                                                     |
| AEE-ISENIX-16 | ISE/08 to ISE/16 kit for UNIX<br>based OS systems use.<br>[Contact Marketing for<br>Availability Information.] |
| Documentation |                                                                                                                |

TBD

ISE/08 User's Manual (Included with NS-ISE-08, and SPM-90-A1608.)

#### **Documentation Conventions**

The following documentation conventions are used in describing the IDBG08 commands and parameters. Upper-case and lower-case letters are used in these conventions; any combination of upper-case and lower-case letters may actually be used when entering commands.

UPPER-CASE letters show the command letters, parameters and options. The names must be entered exactly as shown.

Spaces and blanks have been added for readability. When actually entering commands, spaces and blanks may only appear between the command and its parameters and between the parameters and the local radix. < > — angle brackets enclose descriptive names (in lower-case) for user-supplied parameters/options.

{} -- braces enclose more than one item out of which one, and only one, must be used. The items are separated from each other by a logical OR sign "|".

[] - brackets enclose optional item(s).

|- logical OR sign separates items out of which one, and only one, may be used.

... — three consecutive periods indicate optional repetition of the preceding item.

| Signal Name       | Interface Device  | Input And/Or<br>Output Current |         | Propagation<br>Delay Time T <sub>pd</sub> + |  |
|-------------------|-------------------|--------------------------------|---------|---------------------------------------------|--|
|                   |                   | Юн                             | IOL     | · •                                         |  |
| OUTGOING SIGNALS: | OUTGOING SIGNALS: |                                |         |                                             |  |
| NTSO              | 74S244            | 15mA                           | 64mA    | 14.6ns                                      |  |
| CTTL              | 74S244            | 15mA                           | 64mA    | 14.6ns                                      |  |
| FCLK              | 74S244            | 15mA                           | 64mA    | 14.6ns                                      |  |
| NDBE              | 74S244            | 15mA                           | 64mA    | 14.6ns                                      |  |
| NRD               | 74S244            | 15mA                           | 64mA    | 14.6ns                                      |  |
| NWR               | 74S244            | 15mA                           | 64mA    | 14.6ns                                      |  |
| NRST              | 74S244            | 15mA                           | 64mA    | 14.6ns                                      |  |
| RDY               | 74S244            | 15mA                           | 64mA    | 14.6ns                                      |  |
|                   |                   | lιΗ                            | ίιL     |                                             |  |
| INCOMING SIGNALS: |                   |                                |         |                                             |  |
| NPER              | 74S244            | 50µA                           | 400µA   | 14.6ns                                      |  |
| NCWAIT            | 74S244            | 50µA                           | 400µA   | 14.6ns                                      |  |
| NWAIT1            | 74S244            | 50µA                           | 400 µ A | 14.6ns                                      |  |
| NWAIT2            | 74S244            | 50µA                           | 400 µA  | 14.6ns                                      |  |
| NWAIT3            | 74S244            | 50µA                           | 400 µA  | 14.6ns                                      |  |
| NWAIT4            | 74S244            | 50µA                           | 400µA   | 14.6ns                                      |  |
| XCTL1             | 74S244            | 50µA                           | 400µA   | 14.6ns                                      |  |
| NCEN              | 74S244            | 50µA                           | 400µA   | 14.6ns                                      |  |
| NRST1             | 74S244            | 50µA                           | 400µA   | 14.6ns                                      |  |

#### Table 3. Electrical Characteristics for TCU Interface

\*Interface device, plus cable.

|      | Signal Name       | Interface Device |                                                                                                                 | Input A<br>Output                     | And/Or<br>Current                     |                                       | Propagation<br>Delay TimeT <sub>pd*</sub> |
|------|-------------------|------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-------------------------------------------|
|      |                   | Юн               | OL .                                                                                                            | 4н.                                   | μL                                    |                                       |                                           |
|      | BIDIRECTIONA      | L SIGNALS:       | a de la composición d |                                       | 1.11                                  |                                       |                                           |
|      | NSPC              | none             | _                                                                                                               |                                       | 1.                                    |                                       | 1.4ns                                     |
|      | A15               | 74S244           | 15mA                                                                                                            | 64mA                                  | <u></u>                               | _                                     | 14.6ns                                    |
|      | A14               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       | _                                     | 14.6ns                                    |
| 1    | A13               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | A12               | 74S244           | 15mA                                                                                                            | 64mA                                  | · ·                                   |                                       | 14.6ns                                    |
| 1.0  | A11               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | A10               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
| 1.1  | A09               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | A08               | 745244           | 15mA                                                                                                            | 64mA                                  | · · · · · · · ·                       | 1                                     | 14.6ns                                    |
|      | AD07              | 745244           | 15mA                                                                                                            | 64mA                                  |                                       | · · · · · · · · · · · · · · · · · · · | 14.6ns                                    |
| 1.1  | AD06              | 745244           | 15mA                                                                                                            | 64mA                                  | · · · · · ·                           | _                                     | 14 6ns                                    |
| 1.1  | AD05              | 745244           | 15mA                                                                                                            | 64mA                                  | ·                                     | · _                                   | 14 6ns                                    |
| 1.1  | AD04              | 745244           | 15mA                                                                                                            | 64mA                                  | -                                     |                                       | 14 6 0 5                                  |
|      | AD03              | 745244           | 15mA                                                                                                            | 64mA                                  |                                       | · · _                                 | 14.605                                    |
|      | AD02              | 745244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | AD02              | 749244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.605                                    |
| 1.00 |                   | 749244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.605                                    |
|      | AD00              | 140244           | IJIIA                                                                                                           | 041117                                |                                       |                                       | 14.0115                                   |
|      | OUTGOING SIG      | INALS:           | r                                                                                                               | · · · · · · · · · · · · · · · · · · · |                                       | T                                     |                                           |
| 1    | A23               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | NILO              | 74S244           | 15mA                                                                                                            | 64mA                                  | ·                                     |                                       | 14.6ns                                    |
|      | ST0               | 74S244           | 15mA                                                                                                            | 64mA                                  | <u> </u>                              | - 1                                   | 14.6ns                                    |
| 1.1  | ST1               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       | _                                     | 14.6ns                                    |
|      | ST2               | 74S244           | 15mA                                                                                                            | 64mA                                  | <u> </u>                              | <u> </u>                              | 14.6ns                                    |
|      | ST3               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | NPFS              | 74S244           | 15mA                                                                                                            | 64mA                                  | <u> </u>                              | · - ·                                 | 14.6ns                                    |
|      | NDDIN             | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       | ··                                    | 14.6ns                                    |
| ľ    | NADS              | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       | · · _                                 | 14.6ns                                    |
|      | UNS               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | HHLDA             | 74S244           | 15mA                                                                                                            | 64mA                                  | · · · · · · · · · · · · · · · · · · · | _                                     | 14.6ns                                    |
|      | A22               | 74S244           | 15mA                                                                                                            | 64mA                                  |                                       | _                                     | 14.6ns                                    |
|      | A21               | 74S244           | 15mA                                                                                                            | 64mA                                  | · · · ·                               | _                                     | 14.6ns                                    |
|      | A20               | 74\$244          | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | A19               | 745244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | A18               | 745244           | 15mA                                                                                                            | 64mA                                  |                                       | <u> </u>                              | 14.6ns                                    |
|      | A17               | 745244           | 15mA                                                                                                            | 64mA                                  | 1 <u> </u>                            |                                       | 14.6ns                                    |
| ļ    | A16               | 745244           | 15mA                                                                                                            | 64mA                                  |                                       |                                       | 14.6ns                                    |
|      | INCOMING SIG      | NALS:            | 1                                                                                                               |                                       |                                       | I                                     |                                           |
|      |                   | 1014002          | <u>,</u>                                                                                                        |                                       |                                       |                                       |                                           |
|      |                   | 11N4UUZ          |                                                                                                                 |                                       | EO A                                  | 400                                   | 14 6                                      |
|      | INTEN E<br>NUMBER | 745244           |                                                                                                                 |                                       | 50 A                                  | 400µA                                 | 14.0NS                                    |
|      |                   | 740244           |                                                                                                                 | · · · ·                               | 50µA                                  | 400µA                                 | 14.005                                    |
| 1    | NHULD             | /45244           | I                                                                                                               | . <u> </u>                            | 50µA                                  | 400μA                                 | 14.005                                    |

#### Table 4. Electrical Characteristics for CPU Interface

\*Interface device, plus cable.

# IDBG08 Command Summary

The following is a comprehensive list of the IDBG08 commands. Commands are in alphabetical order. See the ISE/08 User's Manual for a detailed description of each command.

| Command                    | Syntax                                                                                                                                                                                                                                                                                                                    | Function                                                                                                                                                                                                                                        |  |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Begin                      | B [ <file>] [/NL] [/NI] [/R] [/Z]</file>                                                                                                                                                                                                                                                                                  | (if no switches) Loads the program <file><br/>into target board memory, and initializes<br/>registers.<br/>/NL — No Load<br/>/NI — No Initialize<br/>/R — Reset</file>                                                                          |  |
|                            |                                                                                                                                                                                                                                                                                                                           | /Z — Zero-Fill data areas                                                                                                                                                                                                                       |  |
| Breakpoint Create          | BC [A, B, C,] <address> [/NS]</address>                                                                                                                                                                                                                                                                                   | Creates execution breakpoint A,B, or C at<br>specified <address>.<br/>/NS — No Stop</address>                                                                                                                                                   |  |
|                            | BC [A, B, C,] { <address>   <m< td=""><td>ask&gt;} <breakpoint-options> [/NS]<br/>Creates memory reference breakpoint A, B, or<br/>C at address specified by <address> or<br/><mask> and with specified<br/><breakpoint-options>.</breakpoint-options></mask></address></breakpoint-options></td><td></td></m<></address> | ask>} <breakpoint-options> [/NS]<br/>Creates memory reference breakpoint A, B, or<br/>C at address specified by <address> or<br/><mask> and with specified<br/><breakpoint-options>.</breakpoint-options></mask></address></breakpoint-options> |  |
|                            | BC R, <address-range> [/NS]</address-range>                                                                                                                                                                                                                                                                               | /NS — No Stop<br>Creates range breakpoint R at specified<br><address-range>.<br/>/NS — No Stop</address-range>                                                                                                                                  |  |
| Breakpoint Delete          | BD [A B C R]                                                                                                                                                                                                                                                                                                              | Deletes specified breakpoints.                                                                                                                                                                                                                  |  |
| Breakpoint Revive          | BR [A B C R]                                                                                                                                                                                                                                                                                                              | Revives specified breakpoint.                                                                                                                                                                                                                   |  |
| Breakpoint Print           | BP [A B C R]                                                                                                                                                                                                                                                                                                              | Prints address and conditions of<br>specified breakpoints.                                                                                                                                                                                      |  |
| Command File               | @ { <file>   <n>}</n></file>                                                                                                                                                                                                                                                                                              | Executes command <file> or debugger<br/>string sequence beginning at <n>.</n></file>                                                                                                                                                            |  |
| Debugger String            | \$ <n> = [<string>]</string></n>                                                                                                                                                                                                                                                                                          | Sets debugger string <n> to <string>.</string></n>                                                                                                                                                                                              |  |
| Define Counter             | DC <n> [/B = <event-expressi<br>[/C = {<event-express< td=""><td>on&gt;]<br/>ion&gt;  I M C}]</td><td></td></event-express<></event-expressi<br></n>                                                                                                                                                                      | on>]<br>ion>  I M C}]                                                                                                                                                                                                                           |  |
|                            | DC/R                                                                                                                                                                                                                                                                                                                      | Defines set up for ISE counter.<br><n>— Number of counts<br/>/B— Begin event<br/>/C— Counter type<br/>/R— Reset</n>                                                                                                                             |  |
| Define Execution-<br>Timer | DE [/B = <event-expression>]<br/>[/C = {<event-expression><br/>DE/R</event-expression></event-expression>                                                                                                                                                                                                                 | [/E = < event-expression>]<br> I M C}]<br>Defines set up for ISE execution timer.<br>/B — Begin event<br>/E — End event<br>/C — Count type<br>/B — Beset                                                                                        |  |
| Define Output Sync         | DO < event-expression>                                                                                                                                                                                                                                                                                                    | Defines output sync event.                                                                                                                                                                                                                      |  |
| Define Stop                | DS <event-expression></event-expression>                                                                                                                                                                                                                                                                                  | Defines stop event.                                                                                                                                                                                                                             |  |

# IDBG08 Command Summary (Continued)

| Command                                          | Syntax                                          | Function                                                                                              |
|--------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Define Trace                                     | DT [/E = < event-expressi                       | on> [/D = <n>]]</n>                                                                                   |
|                                                  | [/P   /M [ = { <address>  </address>            | <mask>}] <qualify-options> ]]]</qualify-options></mask>                                               |
|                                                  |                                                 | Defines the end, delay, and trace mode                                                                |
| -                                                |                                                 | parameters for trace.                                                                                 |
|                                                  |                                                 | /E — End event                                                                                        |
|                                                  |                                                 | /D — Delay count                                                                                      |
| · · · ·                                          |                                                 | /P — Program Flow mode                                                                                |
|                                                  |                                                 | /M — Memory Bus mode<br>/R — Reset                                                                    |
| Disassemble                                      | D <address-range>[/I = -</address-range>        | <n>] [/NA]</n>                                                                                        |
|                                                  |                                                 | Disassemble instructions in <address-range>.</address-range>                                          |
|                                                  |                                                 | /NA — No Address                                                                                      |
|                                                  |                                                 | /I — Number of Instructions to be disassembled.                                                       |
| Go                                               | G [/F = <address>] [[/T =</address>             | ] < breakpoint>]                                                                                      |
|                                                  |                                                 | Starts execution of the program at the                                                                |
|                                                  |                                                 | current PC address of from the <address>.</address>                                                   |
|                                                  |                                                 | Execution continues until < breakpoint>.                                                              |
| Help                                             | H [ <string>]</string>                          | Displays general help or command syntax<br>or parameter syntax.                                       |
| In                                               | I { <address>   <register></register></address> | >} [ <radix>]</radix>                                                                                 |
|                                                  | <value1></value1>                               |                                                                                                       |
| ан сайтан ал | [ <value2>]</value2>                            | Checks that contents of <address> or</address>                                                        |
|                                                  |                                                 | <register> are in the range specified by</register>                                                   |
|                                                  |                                                 |                                                                                                       |
| List Calls                                       |                                                 | Lists first <n> entries in call chain.</n>                                                            |
| List Definitions                                 |                                                 | Lists current definitions.                                                                            |
|                                                  |                                                 | /I — Trace definition                                                                                 |
|                                                  |                                                 | /C Counter definition                                                                                 |
|                                                  |                                                 | /0 - Output sync definition                                                                           |
|                                                  |                                                 | /S — Stop definition                                                                                  |
| List Files                                       | LF [ <line> [/<file>]]</file></line>            | Lists lines in <file>.</file>                                                                         |
| List Information                                 |                                                 | Lists current IDBG16 status.                                                                          |
| List Modules                                     | LM                                              | Lists modules in current program.                                                                     |
| List Procedures                                  | 1.P                                             | Lists procedures in current program                                                                   |
| List Strings                                     | 18                                              | Lists current debugger string values                                                                  |
| List Trace                                       |                                                 | Lists current debugger string values.                                                                 |
| LIST HACE                                        |                                                 | Elsis fine frace entries centered around<br>entry $\langle n \rangle$ or around the triager point (*) |
|                                                  |                                                 | /A — All entries                                                                                      |
|                                                  |                                                 | /J — Jumps only                                                                                       |
| Map Create                                       | MC ( <address-range>) [/</address-range>        | $S = \{A B C D\}   I/M =   /NM    P /NP $                                                             |
| map broate                                       | ine [ (addiese idiiges ]]                       | Creates segment assignment and mapping                                                                |
|                                                  |                                                 | for special <address-range>.</address-range>                                                          |
|                                                  |                                                 | /S—Segment assignment                                                                                 |
|                                                  |                                                 | /M — Mapping to ISE block <n></n>                                                                     |
|                                                  |                                                 | /NM — No Mapping                                                                                      |
|                                                  |                                                 | /P-Write Protection                                                                                   |
|                                                  | •                                               | /NP — No Protection                                                                                   |

# IDBG08 Command Summary (Continued)

| Command           | Syntax                                                                                                                                                                                         | Function                                                                                                                                                                                                               |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Map Print         | $MP [/S = \{A B C D\}]$                                                                                                                                                                        | Prints current mapping for specified segment.                                                                                                                                                                          |
| Memory Fill       | MF <address-range> [<radix<br><value></value></radix<br></address-range>                                                                                                                       | >]                                                                                                                                                                                                                     |
|                   |                                                                                                                                                                                                | Fills memory at <address-range> with <value>.</value></address-range>                                                                                                                                                  |
| Memory Move       | MM <address-range>,<addre< td=""><td>ess&gt; [<radix>]<br/>Moves memory from <address-range> to<br/><address>.</address></address-range></radix></td></addre<></address-range>                 | ess> [ <radix>]<br/>Moves memory from <address-range> to<br/><address>.</address></address-range></radix>                                                                                                              |
| Memory Search     | MS <address-range> [<radix:<br><value></value></radix:<br></address-range>                                                                                                                     | >]                                                                                                                                                                                                                     |
| On                | O {FAIL RESET NMI EXIT [({A                                                                                                                                                                    | Searches for <value> in <address-range>.<br/> B C R S HC})] {@ <n>  /O}<br/>Sets IDBG16 response on condition:<br/>@ <n>— Executes debugger string<br/>sequence on condition beginning</n></n></address-range></value> |
|                   |                                                                                                                                                                                                | with \$ <n>,<br/>/O — Response Off, restores normal<br/>response.</n>                                                                                                                                                  |
| Print             | P [ <address-range>  <registe< td=""><td>r-range&gt;] [<radix>]<br/>Prints contents of <address-range> or<br/><registers>.</registers></address-range></radix></td></registe<></address-range> | r-range>] [ <radix>]<br/>Prints contents of <address-range> or<br/><registers>.</registers></address-range></radix>                                                                                                    |
| Print Address     | PA <address></address>                                                                                                                                                                         | Prints absolute address and module area associated with <address>.</address>                                                                                                                                           |
| Protection Create | PC <address-range> [/UW /UI<br/>[/M /NM]</address-range>                                                                                                                                       | R /SW SR] [/V /NV] [/R /NR]<br>[/T = <gn>] [/P]<br/>Creates protection/translation for pages<br/>specified by <address-range>.</address-range></gn>                                                                    |
| Potection Print   | PP [ <address-range>]</address-range>                                                                                                                                                          | Prints protection level status for pages specified by <address-range>.</address-range>                                                                                                                                 |
| Quit              | Q [/S]                                                                                                                                                                                         | Terminates session.<br>/S — Save IDBG16 status in IDBG16.IND                                                                                                                                                           |
| Repeat            | <cr></cr>                                                                                                                                                                                      | Repeats previous command.                                                                                                                                                                                              |
| Replace           | R { <address>   <register>} [/I<br/>[<value>]</value></register></address>                                                                                                                     | IV] [ <radix>]<br/>Replaces contents of <address> or<br/><register> with <value>.<br/>/NV — No Verify</value></register></address></radix>                                                                             |
| Select Echo       | SE [/O]                                                                                                                                                                                        | Selects echo mode. /O — Echo Off.                                                                                                                                                                                      |
| Select Full       | SF [/O]                                                                                                                                                                                        | Selects full symbolic PC. /O — Full Off.                                                                                                                                                                               |
| Select History    | SH { <file> [/F]  /O}</file>                                                                                                                                                                   | Selects history file <file>:<br/>/F—Full history (with responses)<br/>/O—History Off</file>                                                                                                                            |
| Select Link       | SL <file> [,<file>] [/L]</file></file>                                                                                                                                                         | Selects communications channel(s):<br>/L — List communications                                                                                                                                                         |
| Select Module     | SM <module></module>                                                                                                                                                                           | Selects module.                                                                                                                                                                                                        |

| Command          | Syntax                                                                                     | Function                                                                                                                 |
|------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Select Options   | SO [/AS = {NADS NPAV} [/X<br>[/MC = {10 EC}] [/L = {C I                                    | S = {D A}] [/EC = {10 5 2.5 U}]<br>NC}] [/T = {0 1 N A}]                                                                 |
|                  |                                                                                            | Selects current ISE operation options.                                                                                   |
|                  | •                                                                                          | /AS — Address Sample time                                                                                                |
|                  |                                                                                            | /XS — External Sample time                                                                                               |
|                  |                                                                                            | /EC — Emulator Clock frequency                                                                                           |
| · · ·            |                                                                                            | /MC — Monitor Clock frequency                                                                                            |
|                  |                                                                                            | /L — Latched Clear or No-Clear<br>/T — Translation                                                                       |
| Select Procedure | SP [ <n>   <procedure>:]</procedure></n>                                                   | Selects procedure.                                                                                                       |
| Select Radix     | SR <radix></radix>                                                                         | Select global radix.                                                                                                     |
| Step             | S [ <gn>]</gn>                                                                             | Executes <gn> machine instructions<br/>(Assembly programs) or one Pascal<br/>statement (Pascal programs). <gn></gn></gn> |
|                  |                                                                                            | illegal in Pascal.                                                                                                       |
| Step Call        | SC                                                                                         | Executes until a call or return.                                                                                         |
| Step Down        | SD                                                                                         | Executes one instruction inside a                                                                                        |
|                  |                                                                                            | procedure; skips over call<br>instructions.                                                                              |
| Step Instruction | SI [ <gn>]</gn>                                                                            | Executes <gn> machine instructions.</gn>                                                                                 |
| Step Until       | SU { <address>   <register></register></address>                                           | } [ <radix>]</radix>                                                                                                     |
| · · · · •        | <pre>`<value1></value1></pre>                                                              | Executes instructions until contents of                                                                                  |
|                  | [ <value2>]</value2>                                                                       | <address> or <register> within the range specified by <value1> and <value2>.</value2></value1></register></address>      |
| Step While       | SW { <address>   <register2< td=""><td>&gt;} [<radix>]</radix></td></register2<></address> | >} [ <radix>]</radix>                                                                                                    |
|                  | [ <value1>]</value1>                                                                       | Executes instructions while contents of                                                                                  |
|                  | [ <value2>]</value2>                                                                       | <address> or <register> are within the range specified by <value1> and <value2>.</value2></value1></register></address>  |

# IDBG08 Command Summary (Continued)

## **Parameter Summary**

The following is a comprehensive list of command parameters. See the ISE/16 User's Manual for a detailed description of each.

| Command                | Syntax                                                                                                                                                                             | Function                                                                                                                                                                          |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number ( <n>)</n>      | <digits></digits>                                                                                                                                                                  | An unsigned, decimal number in the range 0 to 32767.                                                                                                                              |
| General Number<br>(gn) | [H′]Q′ O′ D′] [ – ] <digits></digits>                                                                                                                                              | A signed, octal, decimal, or hexadecimal number in the range of $-2^{31}$ to $2^{31} - 1$ .                                                                                       |
| Mask                   | M′ {0 1 X }                                                                                                                                                                        | An unsigned number which consists of binary<br>digits, "don't care" bits, and optional<br>underscores. A mask represents the value of<br>address, data, status, or external bits. |
| Name                   | <letters, numbers,="" td="" undersco<=""><td>ores, tildes&gt;<br/>A combination of letters, digits, underscores,<br/>and tildes which does not start with a digit.</td></letters,> | ores, tildes><br>A combination of letters, digits, underscores,<br>and tildes which does not start with a digit.                                                                  |
| Module                 | <name></name>                                                                                                                                                                      | The name of a module in the program.                                                                                                                                              |
| Procedure              | <name> [# <n>]</n></name>                                                                                                                                                          | The name of a procedure in the selected<br>module. # <n> specifies the <n>th procedure<br/>having <name> in the selected module.</name></n></n>                                   |
| Symbol                 | <name></name>                                                                                                                                                                      | The name of a variable in the selected module<br>or procedure.                                                                                                                    |
| Register               | <register-name> [% <n>]</n></register-name>                                                                                                                                        | One of the registers shown in Table 3.<br>% <n> specifies the field starting at the<br/><n>th bit in <register>.</register></n></n>                                               |
| Register-Range         | {•CPU   •MMU   •FPU_                                                                                                                                                               | _   ●PSR   ●MSR   ●FSR   <register>}<br/>Specifies all CPU, MMU, or FPU registers or<br/>all PSR, MSR, and FSR fields.</register>                                                 |

# Parameter Summary (Continued)

| Command          | Syntax                                                                                                           | Function                                                                                 |
|------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Address          | <basic-address>[+<abs<br><indexing>]</indexing></abs<br></basic-address>                                         | >   - <abs>   % <abs>   ∧   • <field>  </field></abs></abs>                              |
|                  |                                                                                                                  | A byte or bit address. The address consists                                              |
|                  |                                                                                                                  | of a basic address and any                                                               |
|                  |                                                                                                                  | combination of optional operators.                                                       |
|                  |                                                                                                                  | + <abs>Adds<abs> to address.</abs></abs>                                                 |
|                  |                                                                                                                  | - <abs>-Subtracts<abs>from address.</abs></abs>                                          |
|                  |                                                                                                                  | % <abs>Takes <abs>th bit at address.</abs></abs>                                         |
|                  |                                                                                                                  | $\Lambda$ — Takes contents as address.                                                   |
|                  |                                                                                                                  | • <field> — Address is address of a field</field>                                        |
|                  |                                                                                                                  | in a Pascal record.                                                                      |
|                  |                                                                                                                  | <indexing> — Address is address of an</indexing>                                         |
|                  |                                                                                                                  | array element.                                                                           |
| Address-Bange    | Caddrees1> Caddrees2>                                                                                            | <pre>/ address / cn / caddress }</pre>                                                   |
| Audress-hange    | { <audiess i=""><audiess2></audiess2></audiess>                                                                  | The range of addresses from Caddress1                                                    |
|                  |                                                                                                                  | to <address?> from <address></address></address?>                                        |
|                  | in the second  | to $\langle address \rangle / \langle c n \rangle = 1 / \langle c n v r c n d v \rangle$ |
|                  |                                                                                                                  | (0 < audress) + ((1) - 1) ((current radix)),                                             |
|                  |                                                                                                                  |                                                                                          |
| Radix            | [%] <n><base/></n>                                                                                               | Specifies the length and type of input/output                                            |
|                  |                                                                                                                  | in IDBG16 commands. [%] specifies length.                                                |
|                  |                                                                                                                  | If % is specified, length is in bits. <n> must</n>                                       |
|                  |                                                                                                                  | be within the range 1 to 256. <base/> specifies                                          |
|                  |                                                                                                                  | type and may be binary (B), decimal (D),                                                 |
|                  |                                                                                                                  | octal (O), hexadecimal (H), hexadecimal dump (H),                                        |
|                  |                                                                                                                  | floating-point (F), logical (L), ASCII (A),                                              |
|                  |                                                                                                                  | Pascal set (S), or Pascal string (G).                                                    |
| Value            |                                                                                                                  | A value to be entered or displayed after                                                 |
|                  |                                                                                                                  | issuing a Print, Replace, Step, Memory, or In                                            |
|                  |                                                                                                                  | command. Syntax is defined by current radix.                                             |
| File             | and the second | The name of any file in the host system                                                  |
| 1 110            |                                                                                                                  | File syntax is host dependent                                                            |
| Event            |                                                                                                                  |                                                                                          |
| Event            | {ISUIS IIIM] I DICUAIBICIL                                                                                       |                                                                                          |
|                  |                                                                                                                  | The name of an ISE response to a specific set                                            |
|                  |                                                                                                                  | of run-time conditions.                                                                  |
| Event-Expression | (['] <event> [*['] <event></event></event>                                                                       | .[+['] <event>[*<event>]]])</event></event>                                              |
|                  | (1)                                                                                                              | A Boolean expression consisting of one or                                                |
|                  | (0)                                                                                                              | more <events>s and the logical NOT ('), AND</events>                                     |
|                  |                                                                                                                  | (*), and OR (+) operators.                                                               |
|                  |                                                                                                                  | (1) — always true.                                                                       |
|                  |                                                                                                                  | (2) — always false.                                                                      |

# National Semiconductor NS16032 In-System Emulator (ISE/16™)



- Operation up to 6MHz
- Emulation of NS16032 Central Processing Unit, NS16082 Memory Management Unit, NS16201 Timing Control Unit
- Host resident high-level language and assembly language symbolic debugger
- Generalized event driven system
- Memory mapping, up to 30K bytes
- Write protection/detection of 2K byte memory blocks
- Program flow tracing, up to 255 nonsequential fetches

- Complete bus activity trace
- Qualified tracing
- Pre-, post-, or center-triggering on trace
- Count-down event counter
- Count-up execution timer/counter
- Supports Memory Management Unit functions
- Runs on VAX/11 (VMS) and STARPLEX II<sup>™</sup> hosts
- Hierarchical help facility (on-line manual)
- Self-diagnostic

#### Description

The NS16032 In-System Emulator (ISE/16) is a powerful tool for both hardware and software development of NS16032 microprocessor-based products.

When used with a host system such as VAX (VMS) or STARPLEX II Development Systems, ISE/16 emulates a complete NS16000<sup>TM</sup> chip set. This chip set includes the 16032 Central Processing Unit (CPU), the 16082 Memory Management Unit (MMU), and the 16201 Timing Control Unit (TCU). ISE/16 allows users to test and debug both hardware and software in their own hardware environment. ISE/16 operates in either of two modes: emulation mode, when ISE/16 is actually running the user's program, or monitor mode, when ISE/16 is communicating with the user via the host system.

ISE/16 is a complete unit, including an internal clock oscillator and 30K bytes of dedicated user's ISE™ memory. With ISE/16, users can easily stop emulation

and examine the contents of CPU registers, slave processor registers, and memory.

ISE/16 consists of the ISE hardware, the ISE monitor, a host-dependent debugger (IDBG16), an RS232 serial port cable and manual.

ISE/16 hardware is the circuitry required for emulation of a user's target system. It interfaces to the host system with an RS232-compatible serial link and provides a second RS232 port for an optional terminal connection. The ISE/16 hardware also has three target cables for connections to the target system. The target cables plug into the target system CPU, MMU, and TCU sockets.

The ISE monitor is the ISE hardware control program that monitors the host system serial data link. The ISE monitor receives monitor commands from the host system, acknowledges these commands, and generates the appropriate responses. The ISE monitor also controls the target system emulation program. IDBG16 is the interactive debugger program for ISE/16. It runs on the host system and makes the host system facilities available to the ISE/16 user. IDBG16 automatically translates commands entered at a host system terminal to the equivalent ISE monitor commands, and communicates with the ISE monitor via the serial data link.

#### **Hardware Description**

The ISE/16 hardware is housed in three enclosures: the ISE Support Box, the Emulator Pod, and the TTL Status Pod. Figure 1 is a block diagram of ISE/16 hardware. The ISE/16 enclosures are described in the following paragraphs.

The ISE Support Box is the largest enclosure. It contains the emulation support circuits for trace, breakpoints, and mapped memory. It also contains power supplies and the hardware for the RS232 serial ports.

The Emulator Pod contains the 16032 CPU, 16082 MMU, and 16201 TCU required for target system emulation. It also contains the ISE Monitor firmware and houses the ISE/16 controls and indicators. Figure 2 shows the location of the ISE/16 controls and indicators. Table 1 lists the function of each switch and LED.

The Emulator Pod connects to the ISE Support Box through a 4-foot twisted-pair cable assembly. Connec-







FIGURE 2. ISE/16 Controls and Indicators

tions to the target system are made with 12-inch target cables. One target cable is provided for each member of the 16000 chip set. (CPU, MMU, and TCU).

The Status Pod is the smallest enclosure. It provides TTL-compatible input and output signals for use during ISE operation. The Status Pod has eleven leads and seven binder posts that can be connected to either the target system or test equipment such as logic analyzers or oscilloscopes. Table 2 lists the function of each lead and post on the Status Pod. The Status Pod connects to the ISE Box front panel status connector via a 6-foot cable.

#### **ISE/16 Software Overview**

The ISE/16 software consists of two modules; the ISE monitor, residing in firmware on the Emulator Pod, and the ISE Debugger (IDBG16), residing in the host system. The monitor controls the ISE hardware. IDBG16,

a high-level language debugger program, drives the ISE/16 unit. IDBG16 runs on the host computer and it communicates with the ISE/16 unit. Option ally, IDBG16 can also communicate with a terminal connected to ISE/16. The ISE/16 unit communicates with the IDBG16 program (running on the host) only while the ISE/16 unit is running the monitor program (in monitor mode), not while it is running the user's program (in emulation mode).

IDBG16 software is available for VAX/11 (VMS) and STARPLEX II hosts.

#### IDBG16, The ISE/16 Debugger

IDBG16 is user compatible with the standard non-ISE NS16000 Cross-Software Debugger, DBG16. Compatibility minimizes learning time for users of the various development tools. IDBG16 fully supports all the power debugging and emulation facilities provided by

#### Table 1. ISE/16 Control and Indicator Functions

| Control/Indicator  | Function                                                                                                                    |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|
| MMU Switch         | When on, it enables MMU operation (Mbit in CPU Configuration<br>Register set to 1). When off, disables MMU (Mbit set to 0). |
| NMI Switch         | When pressed, <hang-clear> occurs.<br/><hang-clear> restores control to ISE monitor.</hang-clear></hang-clear>              |
| RESET Switch       | When pressed, resets the ISE hardware.                                                                                      |
| POWER ON           | Indicates power to ISE.                                                                                                     |
| MONITOR RUN        | Indicates ISE monitor is running.                                                                                           |
| DIAGNOSTIC RUN     | Indicates ISE diagnostics are running.                                                                                      |
| DIAGNOSTIC FAIL    | Indicates failure during diagnostic tests.                                                                                  |
| HANG-CLEAR REQUEST | Indicates CPU has stopped executing instructions.                                                                           |

#### Table 2. Status Pod Signal Description

| Status Pod Label | ISE Function            |
|------------------|-------------------------|
| 1-WHT-USRCLK-U   | ISO (input sync 0)      |
| 2-BLK-GND        | Common Ground           |
| 3-BRN-EXTO-U     | EXT0 (external input 0) |
| 4-RED-EXT1       | EXT1 (external input 1) |
| 5-ORN-EXT2       | EXT2 (external input 2) |
| 6-YEL-EXT3       | EXT3 (external input 3) |
| 7-GRN-EXT4       | EXT4 (external input 4) |
| 8-BLU-EXT5       | EXT5 (external input 5) |
| 9-VIO-EXT6       | EXT6 (external input 6) |
| 10-GRY-EXT7      | EXT7 (external input 7) |
| 11-WHT-USEBRK/U  | IS1 (input sync 1)      |
| TBRUN            | Multi-Processor Sync    |
| BK SYNCH/-U      | DO (output sync)        |
| TR SYNCH/-U      | TO (trace sync)         |
| GND              | Common Ground           |
| TSYNC31/         | Not Used                |
| TSYNC21          | Not Used                |
| GND              | Common Ground           |

the ISE/16 hardware, and supplements these features with a very powerful software-based program debugging environment.

The basic debugging features of IDBG16 are:

(1) Both high-level and assembly languages are supported.

(2) Breakpoints can be set at the source code level, even when using high-level languages.

(3) Variables can be accessed by their source code names, i.e., IDBG16 is symbolic in nature.

(4) Procedure parameters and local variables are easily displayed.

(5) Structured data types and pointers are easily displayed.

(6) Both command and history files are supported.

(7) Memory can be displayed in many different ways, including a disassembly mode displaying memory as 16032 instructions.

(8) All the emulation and debug facilities provided by the ISE/16 hardware are supported.

#### The ISE Monitor

When the ISE/16 unit is not running an emulation program, it is running a program called the ISE monitor. The monitor communicates with IDBG16 and it provides a command protocol that allows the host complete control of the ISE/16 hardware.

The monitor is invisible to the user, who normally communicates with the system via the friendly IDBG16 program.

#### **Optional Terminal Feature**

As an option, the ISE monitor communciates with a terminal connected to the ISE/16 unit. This terminal also serves as a terminal for the host. Thus the ISE/16 unit and the user's terminal share one RS232 port from the host.

Operation with the optional terminal is called Transparent Mode; operation without the optional terminal is called Stand-Aside Mode.

# Conversion Kit for NS16008 In-System Emulation (Available December 1983)

An optional conversion kit is available for those who wish to do NS16008 development work. Contained in this kit are the following: ISE/08<sup>TM</sup> Emulator Pod, ISE/08 Symbolic Debugger (IDBG08), ISE/08 Monitor Firmware, and ISE/08 Manual. Thus, because the ISE Support Box can be used for either ISE/16 or ISE/08 development work, a user wishing to do NS16008 development work but who already has an ISE/16 unit can purchase this conversion kit (in comparison to the purchase of an entire ISE/08 unit).

#### **ISE/16 Operation**

#### **Human Interface**

ISE/16 is easy to learn and easy to use. The software includes a complete on-line manual. Invoking the

"HELP" command gives a summary of all ISE/16 commands, an individual command, or an individual command's parameters. This feature helps the user get his work done quickly with less frustration.

#### **Real-Time Emulation**

The ISE/16 unit has its own CPU, MMU, and TCU components. These components are connected to the target system via cables, and they perform the same functions, with close to the same timing characteristics as they would if mounted in the target system. ISE/16 does not add wait states in its operation.

Emulation memory, resident in ISE/16, can be used in lieu of target system memory. This feature is implemented by the mapping capabilities. ISE/16 can run and debug programs, without a working target system.

User target memory address space (whether it exists or not) can be mapped onto the ISE/16 emulation memory. A memory read or write operation to an address mapped onto emulation memory is performed on emulation memory only and not on the target system's memory.

Memory from the entire 24-bit physical address space of the CPU or MMU can be mapped onto emulation memory if the following restrictions are observed:

(1) Up to four, non-contiguous segments can be defined.

(2) The address range mapped by a segment must lie within an integral 128K byte division of the address space, e.g. 00000 to h'1FFFF, or h'20000 to h'3FFFF.

(3) The address range mapped by a segment must start at the beginning of an integral 2K byte division of the address space, and end at the end of one such division e.g. h'00 to h'FFF, or h'2800 to h'37FF.

(4) The total memory space mapped by all segments must not exceed 30 K bytes.

Associated with the emulation memory mapping scheme is a capability for write protection/detection. Any 2K byte block within any of the four 128K byte segments selected can be protected. A write operation to a protected memory segment causes an IM (IIlegal Map) event to occur. Write operations to protected memory are inhibited only if they occur on emulation memory. They are not inhibited if they occur in target system memory.

Related commands:

MC — Map Create MP — Map Print

Note: For the syntax of these, and other commands listed in this section, refer to the IDBG16 Command Summary.

#### **Generalized Events**

To provide a versatile way of observing and controlling the significant state changes on the microprocessor, ISE/16 allows the use and definition of "events". In general, a simple event is a breakpoint, a bus change, or a significant observation. An event can also be a logical combination of simple events (an Event-Expression).

#### **Simple Event Definition**

The simple events are:

- Breakpoints
- Latched Breakpoints
- Counter Done
- Status Pod Inputs
- Illegal Map
- Trace Done

#### **Breakpoint Events**

ISE/16 provides three common breakpoint events, named A, B, and C. The breakpoint event can be used in two ways:

(1) Execution Breakpoint — occurs just prior to execution of an instruction fetched from a specified address.

(2) Memory Reference Breakpoint — occurs on a match when sampling:

- Address Bits
- Data Bits
- External Status, Bits
- User/Supervisor Pin
- High Byte Enable Pin
- Data Direction Pin
- And where any of the above options or bits can be masked.

Either virtual or physical addresses can be sampled.

ISE/16 also provides a range breakpoint event, R. The range breakpoint occurs on any read or write operation to an address in a specified address range.

All breakpoints can cause emulation to stop immediately. Also, if used with the No Stop (/NS) option, breakpoints can be combined with other events to cause a variety of action.

#### Latched Breakpoint Events, Counted Events

Latched breakpoint events, named LA, LB, LC, occur at some time after a cycle where the corresponding breakpoint event (A, B, or C) has taken place. The occurrence of a latched breakpoint event remains asserted until cleared.

Events, instructions, memory cycles, and clock cycles can be counted with the breakpoint counter (up to 12 bits). Upon reaching a certain count provided by the Define Counter (DC) command, the Counter Done (CD) event takes place.

#### **Other Simple Events**

The other simple events available are:

- (1) ISO, IS1 Status Pod Input Sync 0 and Input Sync 1.
- (2) IM Write operation to write-protected address.
- (3) TD End of trace.

Related commands:

- BC Breakpoint Create
- BD Breakpoint Delete
- DP-Breakpoint Print

#### Event-Expressions

An event-expression is a Boolean expression made up of simple events, i.e., a logical combination of simple events. This allows the user to generate many different event combinations, tailored to system activity of particular interest to the user. These generalized events are used by many ISE/16 commands such as stop, trace, event counting, etc. Event-expressions provide creative and flexible debugging procedures.

Event-expressions can be evaluated as either logically true or logically false. Valid logic operations for event-expressions are: Negation (NOT), AND, and OR.

#### Stopping Execution on Events

A common debugging activity is to stop emulation on the occurrence of an event of interest. Stopping emulation puts ISE/16 in the monitor mode so the user can examine and alter the state of the CPU, memory, and ISE/16 functions. Emulation can be stopped on either simple events or event-expressions.

Related commands:

- DS Define Stop
- BS Breakpoint Create

#### **Flexible Tracing**

ISE/16 maintains a 255-entry trace memory. Trace memory captures bus activity in one of two trace modes. The trace modes are:

- Program Flow Trace
- Memory Bus Trace

#### **Program Flow Trace**

The Program Flow Trace mode captures the CPU Program Counter address of 255 non-sequential instructions. This mode also maintains a count of sequential instructions executed between each non-sequential instruction stored in the trace memory.

#### Memory Bus Trace

The Memory Bus Trace mode captures a summary of system parameters during 255 memory bus access cycles. The following parameters are captured:

- Address bus contents
- Data bus contents
- CPU Status (data transfer, non-sequential fetch, interrupt acknowledge, etc.)
- Status Pod External Inputs
- States of the Following CPU Pins: PFSC — Program Flow Status (start of instruction) UNS — User/Not Supervisor NHBE — Not High Byte Enable NDDIN — Not Data In

A tracing event can qualify the memory bus tracing mode. This event allows the user to reduce the number of events captured.

When enabled, tracing in either mode continues until a specified terminating event occurs. The actual end of tracing can be delayed after the terminating event by a count of 1 to 255. This allows trace data to be captured before, after, or around the terminating event.

#### **Execution Timer**

The execution timer is a 24-bit counter with an overflow flag that may be used to count events, instruction cycles, memory cycles, or clock cycles. The timer may be programmed to start and stop counting on specific events. This permits using the execution timer to determine relative timing differences between various events. One use of this feature is to measure software or hardware performance.

**Related Commands:** 

DE - Define Execution Timer

LD — List Definitions

#### **Event Trigger for External Test Equipment**

ISE/16 events can trigger external test equipment, such as oscilloscopes and logic analyzers. This test equipment can be used in conjunction with ISE/16 debugging features to solve system timing problems. Two external trigger sources are provided:

General Event (or Event-Expression)

• Trace Trigger Event (i.e., an event that causes an entry into trace memory.)

The external trigger signals are available at two status pod outputs:

- BKSYNCH/–U (General Event)
- TRSYNCH/-U (Trace Trigger Event)

**Related Commands:** 

DO - Define Output Sync Command

#### **ISE/16 Timing Options**

ISE/16 includes the following timing options:

- Sampling time can be set to sample either virtual or physical addresses
- Status Pod external lines can be sampled at either data valid or address valid times
- The emulation clock frequency can be set to one of the following frequencies:
  - 1.5MHz 3.0MHz 6.0MHz

Target Board Frequency

Note: Selection of target board frequency may require synchronous and/or asynchronous delay compensation. Refer to ISE/16 User's Manual, Chapter 6, for details.

Related Commands:

SO - Select Options

#### Self-Test Diagnostics

At power-up or reset, ISE/16 runs a diagnostic program to verify ISE software integrity and proper hardware function.

#### **Required User-Supplied Equipment**

For use under VAX/11 systems:

- Valid DEC VAX/11 configuration, with available RS232 port.
- VMS Operating System, Version 3.0 or later.
- NSX-16 Cross Software Package, or NS-ASM-16 NS16000 Cross-Assembler Package.

For use with STARPLEX II systems:

- STARPLEX II Development System.
- STARPLEX II Operating System, Version G or later.
- SFW-90-A010 NS16000 Cross-Assembler Package.

For use with a system that has a Berkeley 4.1 based UNIX<sup>TM</sup> Operating System:

[Contact Marketing for Availability Information.]

- Valid computer system with an available RS232 port.
- Appropriate cross software package.
   [Contact Marketing for further information.]

#### **Specifications**

| Env | ironmental     | Operating Temperature<br>+ 10°C to +40°C<br>Storage Temperature<br>-20°C to +65°C                                                          |
|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Pov | ver            | 3A @ 115 V <sub>AC</sub> , 50/60 Hz,<br>single phase<br>1.5A @ 220 V <sub>AC</sub> , 50/60 Hz,<br>single phase<br>Approximately 1170 BTU.  |
| Phy | sical          |                                                                                                                                            |
| ISE | Support Box —  | Height: 4.125 in. (10.5 cm)<br>Width: 19.0 in. (48.3 cm)<br>Depth: 17.5 in. (44.5 cm)                                                      |
| Em  | ulation Pod —  | Height: 2.25 in. (6.4 cm)<br>Width: 9.25 in. (23.5 cm)<br>Depth: 14.0 in. (35.6 cm)                                                        |
| TTL | . Status Pod — | Height: 1.0 in. (2.5 cm)<br>Width: 3.125 in. (7.9 cm)<br>Depth: 6.125 in. (15.6 cm)                                                        |
| Cat | ble Lengths —  | ISE Support Box to Emula-<br>tion Pod: 4.0 ft. (1.22M)<br>ISE Support Box to TTL<br>Status Pod: 6.0 ft. (1.83M)<br>Emulation Pod to Target |

Board: 1.0 ft. (0.30 M)

#### Electrical

Operating Frequency — User selectable to one of the following:

> 1.5MHz 3.0MHz 6.0MHz Target Board Frequency

Note: Selection of target board frequency may require synchronous and/or asynchronous delay compensation. Refer to ISE/16 User's Manual, Chapter 6, for details. Conversion Kits to Allow for ISE/08 Emulation [Contain ISE/08 Emulator Pod, ISE Debugger (IDBG08), appropriate ISE/08 monitor firmware, and ISE/08 manual.]

| AEE-90-A1608  | ISE/16 to ISE/08 kit for<br>STARPLEX II use.                                                                   |
|---------------|----------------------------------------------------------------------------------------------------------------|
| AEE-ISE-08    | ISE/16 to ISE/08 kit for VAX/11<br>(VMS) use.                                                                  |
| AEE-ISENIX-08 | ISE/16 to ISE/08 kit for UNIX<br>based OS systems use.<br>[Contact Marketing for<br>Availability Information.] |
| Decumentation |                                                                                                                |

#### Documentation

420306675-002

ISE/16 User's Manual (Included with NS-ISE-16, and SPM-90-A1632.)

#### Target Interface Electrical Characteristics —

haracteristics — See Tables 3 through 5.

#### **Order Information**

| Complete ISE/16 Units |                                                                                                                                      |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| NS-ISE-16             | ISE/16 (NS16032), 115 V <sub>AC</sub> for<br>VAX/11 (VMS) Computer<br>System.                                                        |
| SPM-90-A1632          | ISE/16 (NS16032), 115 V <sub>AC</sub> for<br>STARPLEX II Development<br>Systems.                                                     |
| NS-SYS-2004           | ISE/16 (NS16032), 115V <sub>AC</sub> for<br>UNIX OS based operating<br>systems. [Contact Marketing<br>for Availability Information.] |

| Signal Name       | Interface Device | Input<br>Output | And/Or<br>Current | Propagation<br>Delay Time Tod+ |  |
|-------------------|------------------|-----------------|-------------------|--------------------------------|--|
|                   |                  | юн              | loL               |                                |  |
| OUTGOING SIGNALS: |                  |                 |                   |                                |  |
| NTSO              | 74S244           | 15mA            | 64mA              | 14.6ns                         |  |
| CTTL              | 74S244           | 15mA            | 64mA              | 14.6ns                         |  |
| FCLK              | 74S244           | 15mA            | 64mA              | 14.6ns                         |  |
| NDBE              | 74S244           | 15mA            | 64mA              | 14.6ns                         |  |
| NRD               | 74S244           | 15mA            | 64mA              | 14.6ns                         |  |
| NWR               | 74S244           | 15mA            | 64mA              | 14.6ns                         |  |
| NRST              | 74S244           | 15mA            | 64mA              | 14.6ns                         |  |
| RDY               | 74S244           | 15mA            | 64mA              | 14.6ns                         |  |
|                   |                  | łн              | կլ                | *                              |  |
| INCOMING SIGNALS: |                  |                 |                   |                                |  |
| NPER              | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |
| NCWAIT            | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |
| NWAIT1            | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |
| NWAIT2            | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |
| NWAIT3            | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |
| NWAIT4            | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |
| XCTL1             | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |
| NCEN              | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |
| NRST1             | 74S244           | 50µA            | 400µA             | 14.6ns                         |  |

#### Table 3. Electrical Characteristics for TCU Interface

\*Interface device, plus cable.

| Signal Name       | Interface Device | Input<br>Output                           | And/Or<br>Current | Propagation<br>Delay Time Tod*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|------------------|-------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |                  | юн                                        | loL               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| OUTGOING SIGNALS: |                  |                                           |                   | and the second sec |
| A24               | 74S244           | 15mA                                      | 64mA              | 14.6ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MMUMINT           | 74S244           | 15mA                                      | 64mA              | 14.6ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| NPAV              | 74S244           | 15mA                                      | 64mA              | 14.6ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| NABT              | 74S244           | 15mA                                      | 64mA              | 14.6ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| NFLT              | 74S244           | 15mA                                      | 64mA              | 14.6ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| NHLDA0            | 74S244           | 15mA                                      | 64mA              | 14.6ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   |                  | ĺн                                        | μL                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| INCOMING SIGNALS: |                  | 1. A. |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| NHOLD             | 74S244           | 50µA                                      | 400µA             | 14.6ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# Table 4. Electrical Characteristics for MMU Interface

\*Interface device, plus cable.

| Signal Name   | Interface Device |      | Input A<br>Output | And/Or<br>Current |       | Propagation<br>Delay TimeT <sub>pd</sub> • |
|---------------|------------------|------|-------------------|-------------------|-------|--------------------------------------------|
|               |                  | ЮН   | <b>I</b> OL       | Цн                | hL    | •                                          |
| BIDIRECTIONAL | SIGNALS:         |      |                   |                   |       | •                                          |
| NSPC          | none             | _    | _                 | _                 | _     | 1.4ns                                      |
| AD15          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD14          | 8T28             | 10mA | 48mA              | 25 µA             | 200µA | 18.4ns                                     |
| AD13          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD12          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD11          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD10          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD09          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD08          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD07          | * 8T28           | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD06          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD05          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD04          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD03          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD02          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD01          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| AD00          | 8T28             | 10mA | 48mA              | 25µA              | 200µA | 18.4ns                                     |
| OUTGOING SIG  | NALS:            |      |                   |                   |       | ·                                          |
| A23           | 749244           | 15mA | 64mA              |                   |       | 14 6ns                                     |
| AZS<br>NILO   | 745244           | 15mA | 64mA              |                   |       | 14.0113<br>14.6ns                          |
| STO           | 745244           | 15mA | 64mA              |                   |       | 14 6ns                                     |
| ST0<br>ST1    | 745244           | 15mA | 64mA              |                   |       | 14.0113<br>14.6ns                          |
| ST2           | 745244           | 15mA | 64mA              |                   | _     | 14.6ns                                     |
| ST3           | 749244           | 15mA | 64mA              |                   |       | 14.6ns                                     |
| NPES          | 745244           | 15mA | 64mA              | <u> </u>          |       | 14.6ns                                     |
|               | 745244           | 15mA | 64mA              | _                 | _     | 14.6ns                                     |
| NADS          | 745244           | 15mA | 64mA              | _                 | i i   | 14.6ns                                     |
| LINS          | 749244           | 15mA | 64mA              | ·                 |       | 14.6ns                                     |
| NHRE          | 745244           | 15mA | 64mA              |                   |       | 14.6ns                                     |
|               | 745244           | 15mA | 64mA              | · _               | · _   | 14 6ns                                     |
| Δ22           | 745244           | 15mA | 64mA              | _                 | · _   | 14 6ns                                     |
| Δ21           | 745244           | 15mA | 64mA              | _                 |       | 14 6ns                                     |
| Δ20           | 745244           | 15mA | 64mA              | -                 |       | 14.6ns                                     |
| Δ19           | 745244           | 15mA | 64mA              | _                 |       | 14 6ns                                     |
| A18           | 745244           | 15mA | 64mA              | _                 |       | 14 6ns                                     |
| Δ17           | 745244           | 15mA | 64mA              |                   |       | 14 6ns                                     |
| A16           | 74S244           | 15mA | 64mA              | _                 |       | 14.6ns                                     |
| INCOMING SIG  | NALS:            | 1    |                   |                   |       |                                            |
| TOVODWD       | 4114000          | -    |                   |                   |       |                                            |
| ISTSPWR       | 1N4002           | -    | -                 | 50.4              | 400.4 | 14.6.2.2                                   |
|               | 745244           | -    | —                 |                   | 400µA | 14.0NS                                     |
| NNMI          | /45244           |      |                   | 50µA              | 400µA | 14.6ns                                     |
| NHOLD         | /45244           |      | I - 1             | 50μA              | 400µA | 14.6NS                                     |

#### Table 5. Electrical Characteristics for CPU Interface

\*Interface device, plus cable.

#### **Documentation Conventions**

The following documentation conventions are used in describing the IDBG16 commands and parameters. Upper-case and lower-case letters are used in these conventions; any combination of upper-case and lower-case letters may actually be used when entering commands.

UPPER-CASE letters show the command letters, parameters and options. The names must be entered exactly as shown.

Spaces and blanks have been added for readability. When actually entering commands, spaces and blanks may only appear between the command and its parameters and between the parameters and the local radix. < >— angle brackets enclose descriptive names (in lower-case) for user-supplied parameters/options.

{} — braces enclose more than one item out of which one, and only one, must be used. The items are separated from each other by a logical OR sign "|".

[] - brackets enclose optional item(s).

|-logical OR sign separates items out of which one, and only one, may be used.

... — three consecutive periods indicate optional repetition of the preceding item.

#### **IDBG16** Command Summary

The following is a comprehensive list of the IDBG16 commands. Commands are in alphabetical order. See the ISE/16 User's Manual for a detailed description of each command.

| Command                                                                                                         | Syntax                                                                                                                 | Function                                                                                                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Begin                                                                                                           | B [ <file>] [/NL] [/NI] [/R] [/Z]</file>                                                                               | (if no switches) Loads the program <file><br/>into target board memory, and initializes<br/>registers.<br/>/NL—No Load<br/>/NI—No Initialize<br/>/R—Reset<br/>/Z—Zero-Fill data areas</file> |
| Breakpoint Create                                                                                               | BC [A, B, C,] <address> [/NS]</address>                                                                                | Creates execution breakpoint A,B, or C at<br>specified <address>.<br/>/NS — No Stop</address>                                                                                                |
|                                                                                                                 | BC [A, B, C,] { <address>   <m< td=""><td>ask&gt;} <breakpoint-options> [/NS]</breakpoint-options></td></m<></address> | ask>} <breakpoint-options> [/NS]</breakpoint-options>                                                                                                                                        |
|                                                                                                                 |                                                                                                                        | Creates memory reference breakpoint A, B, or                                                                                                                                                 |
|                                                                                                                 |                                                                                                                        | C at address specified by <address> or</address>                                                                                                                                             |
|                                                                                                                 |                                                                                                                        | <mask> and with specified</mask>                                                                                                                                                             |
|                                                                                                                 |                                                                                                                        | <br><br>dreakpoint-options>.                                                                                                                                                                 |
|                                                                                                                 |                                                                                                                        | /NS — No Stop                                                                                                                                                                                |
|                                                                                                                 | BC R, <address-range> [/NS]</address-range>                                                                            | Creates range breakpoint R at specified<br><address-range>.<br/>/NS — No Stop</address-range>                                                                                                |
| Breakpoint Delete                                                                                               | BD IAIBICIBI                                                                                                           | Deletes specified breakpoints                                                                                                                                                                |
| Breakpoint Doleto                                                                                               |                                                                                                                        | Bevives encoified breakpoints.                                                                                                                                                               |
| Breakpoint Nevive                                                                                               |                                                                                                                        | Revives specified breakpoint.                                                                                                                                                                |
| Breakpoint Print                                                                                                | Bh [y R C K]                                                                                                           | Prints address and conditions of<br>specified breakpoints.                                                                                                                                   |
| Command File                                                                                                    | @ { <file>   <n>}</n></file>                                                                                           | Executes command <file> or debugger<br/>string sequence beginning at <n>.</n></file>                                                                                                         |
| Debugger String                                                                                                 | s < n > = [< string > ]                                                                                                | Sets debugger string <n> to <string>.</string></n>                                                                                                                                           |
| Define Counter                                                                                                  | DC < n > I/B = < event-evpressi                                                                                        | on>l                                                                                                                                                                                         |
| Donno Ocuntor                                                                                                   | I/C = {< event-express                                                                                                 | ion >    M C                                                                                                                                                                                 |
|                                                                                                                 | DC/B                                                                                                                   | Defines set up for ISE counter                                                                                                                                                               |
|                                                                                                                 |                                                                                                                        | < n > - Number of counts                                                                                                                                                                     |
| 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - |                                                                                                                        | /B — Begin event                                                                                                                                                                             |
|                                                                                                                 |                                                                                                                        | /C — Counter type                                                                                                                                                                            |
|                                                                                                                 |                                                                                                                        | /B Reset                                                                                                                                                                                     |

# IDBG16 Command Summary (Continued)

| Define Execution-<br>Timer       DE [/B = <event-expression>] [/E = &lt; event-expression&gt;]<br/>[/C = (<event-expression>] [IMK[C]]<br/>DE/R         Define Stop       DC <event-expression><br/>DS <event-expression><br/>Defines stop event.         Define Stop       DC <event-expression><br/>DS <event-expression><br/>Defines output sync event.         Define Stop       DC <event-expression><br/>DS <event-expression><br/>Defines output sync event.         Define Stop       DC <event-expression><br/>DS <event-expression><br/>Defines output sync event.         Define Trace       DT [/E = <event-expression><br/>DF [/E = <form expression="">]         Define the end, delay, and trace mode<br/>parameters for trace.       //E = End event         //P = Program Flow mode<br/>//M = Memory Bus mode       //R = Reset         Disassemble       D <address-range> [/I = <n>] [/NA]<br/>Disassemble instructions in <address-range><br/>//NA = No Address         O       Go       G [/F = <address>] [(T = ] <breakpoint>]<br/>Starts execution of the program at the<br/>current PC address of rom the <address>.<br/>Execution continues until <breakpoint>.         Help       H [<string>]       Displays general help or command syntax<br/>or parameter syntax.         In       1{<caddress>   <register> {Cradix&gt;]       Checks that contents of <address> or<br/><register> are in the range specified by<br/><value1> and <value2>, inclusively.         List Calls       LD [/T]/E//C//O//S]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E//C//O//S]       Lists current Definition</n></value2></value1></register></address></register></caddress></string></breakpoint></address></breakpoint></address></address-range></n></address-range></form></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression>                                                         | Command            | Syntax                                                                                                                                                                       | Function                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| DE/R       Define set up for ISE execution timer.         IB       Begin event         IE       End event         IC       Count type         Define Stop       DS <event-expression>         Define Stop       DS <event-expression>         Define Trace       DT/E = <event expression="">         DD Celay count       IP - Program Flow mode         I/N - Number of Instructions in <address-range>         I/N = A       No Address         I/N = Number of Instructions to be disassembled.         Go       G [/F = <address>] [/T = ] <breakpoint>]         Starts execution ontinues until <breakpoint>.         Starts execution on the program at the current PC address of from the <address> or creating execution continues until <breakpoint>.         Execution Continues until <b< td=""><td>Define Execution-</td><td>DE [/B = <event-expression<br>[/C = {<event-expression< td=""><td>&gt;] [/E =&lt; event-expression&gt;]<br/>&gt;&gt; IIIMIC}]</td></event-expression<></event-expression<br></td></b<></breakpoint></address></breakpoint></breakpoint></address></address-range></event></event></event></event></event></event></event></event-expression></event-expression></event-expression></event-expression></event-expression>                                                                                                                                                                                                                                                                                                                                | Define Execution-  | DE [/B = <event-expression<br>[/C = {<event-expression< td=""><td>&gt;] [/E =&lt; event-expression&gt;]<br/>&gt;&gt; IIIMIC}]</td></event-expression<></event-expression<br> | >] [/E =< event-expression>]<br>>> IIIMIC}]                      |
| $ I_{c} = Eql event \\  I_{c} = End event \\  I_{c} = Reset \\ Define Stop DS < event-expression> Defines output sync event. \\ Define Stop DS < event-expression>  I_{c} = ] \\ Defines top event. \\ Define Stop DT  I_{c} =   I_{c} = ] \\  I_{c}  I_{c$ |                    | DE/R                                                                                                                                                                         | Defines set up for ISE execution timer.                          |
| I/E — End event         I/C — Count type         I/R — Reset         Define Output Sync       DS <event-expression>         Define Stop       DS <event-expression>         Define Trace       DT [/E = <event-expression>         Define Trace       D <event-expression>         Define Trace       D <event-expression>         Define Trace       D <event-expression>         Displays portant the end, delay, and trace mode parameter sor trace.       I/E = Execution time trace expression&gt;         Go       G [/F = <address>] [/T = ]        Starts execution time redefiniton the current pC address o</address></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression></event-expression>                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |                                                                                                                                                                              | /B — Begin event                                                 |
| Define Output Sync       DO <event-expression>       Defines output sync event.         Define Stop       DS <event-expression>       Defines output sync event.         Define Stop       DS <event-expression>       Defines output sync event.         Define Trace       DT [/E = <vent-expression>       Defines the end, delay, and trace mode parameters for trace.         //E = End event       //D = Delay count       //P = Program Flow mode         //M = Memory Bus mode       //M = Memory Bus mode         //M = Nemory Bus mode       //M = Nemory Bus mode         //N = Ne Address       //NA = No Address         Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble       D <address-range> [/I = <n>] [/NA]         Of a use and the synthesis of the program at the current PC address of from the <address.< td="">         //NA = No Address       //NA = No Address         //NA = No Address       //NA = No Address         //NA = No Address       //NA = No Address         //N = Nearmeter syntax.       Starts execution of the program at the current PC address or register&gt;        [/E = cladess] [/T = ]          //NA = No Address       [/C = caldess.]        [/E = cladess.]          //N = Nearmeter syntax.       In       I {<address.] <="" td="">         //N = Nearmeter syntax.       [/N = Nearmeter syntax.       In</address.]></address.<></n></address-range></n></address-range></vent-expression></event-expression></event-expression></event-expression>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |                                                                                                                                                                              | /E — End event                                                   |
| Define Output Sync       D0 <event-expression>       Defines output sync event.         Define Stop       D5 <event-expression>       Defines stop event.         Define Trace       DT [/E = <event-expression>       Defines the end, delay, and trace mode parameters for trace.         //E - End event       //D - Delay count       //D - Delay count         //P - Program Flow mode       //R - Reset         Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble       D <address-range> [/I = <li>//NA - Mo Address         //NA - Mo Address       //- Number of Instructions to be disassembled.         Go       G [/F = <address>] [/[T = ] <breakpoint>]         Starts execution of the program at the current PC address of from the <address>. Execution continues until <br/><br/><br/><br/><br/><br/><br/><br/></address></breakpoint></address></li></address-range></n></address-range></n></address-range></event-expression></event-expression></event-expression>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                    |                                                                                                                                                                              | /R — Reset                                                       |
| Define Stop       DS <event-expression>       Defines stop event.         Define Trace       DT [/E = <event-expression> [/D = ]]         [/P   /M [ = { <address>   <mask>] &lt; qualify-options&gt; ]]]         Defines the end, delay, and trace mode parameters for trace.         //E = End event         //D = Delay count         //P = /Pogram Flow mode         //M = Memory Bus mode         //H = Reset         Disassemble         D <address-range> [/I = <n>] [/M]         Disassemble         D <address-range> [/I = <n>] [/M]         Disassemble         D <address-range> [/I = <n>] [/MA — No Address         //M A — No Address         //NA — No Address         //M = No Addr</n></address-range></n></address-range></n></address-range></mask></address></event-expression></event-expression>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Define Output Sync | DO < event-expression>                                                                                                                                                       | Defines output sync event.                                       |
| Define Trace       DT [/E = <event-expression>[/D = <n>]<br/>[/P   /M [ = { <address>   <mask>]} <qualify-options> ]]]         Defines the end, delay, and trace mode<br/>parameters for trace.</qualify-options></mask></address></n></event-expression>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Define Stop        | DS <event-expression></event-expression>                                                                                                                                     | Defines stop event.                                              |
| [/P   /M [ = { <address>   <mask>}] <qualify-options> ]]]         Defines the end, delay, and trace mode         parameters for trace.         /E — End event         /D — Delay count         /P — Program Flow mode         /M — Memory Bus mode         /R — Reset         Disassemble         Displays general help or command syntax<br/>or parameter syntax.         In       I {<sating>]         Caldress&gt;   <register> are in the range specified by<br/><value1> and <value2>, inclusively.         List Calls       LC [<n>]         List Signt <n> entries in call chain.         List Definitions       LD [/T//E/C/I/OI/S]         List current definition<br/>/C - Counter definition<br/>/C - Coun</n></n></value2></value1></register></sating></qualify-options></mask></address>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Define Trace       | DT [/E = < event-expression2                                                                                                                                                 | > [/D = <n>]]</n>                                                |
| Defines the end, delay, and trace mode<br>parameters for trace.<br>/E — End event         //D — Delay count         //P — Program Flow mode<br>//R — Reset         Disassemble       D <address-range> [/I = <n>] [/NA]<br/>Disassemble instructions in <address-range>.<br/>//NA — No Address         //NA       No Address         //B — Number of Instructions to be disassembled.         Go       G [/F = <address>] [[/T = ] <breakpoint>]         Starts execution of the program at the<br/>current PC address of from the <address>.<br/>Execution continues until <breakpoint>.         Help       H [<string>]       Displays general help or command syntax<br/>or parameter syntax.         In       I {<address>   <register>   <register>   <register>   <register> are in the range specified by<br/><value1>       [<address> or<br/><register> are in the range specified by<br/><value2>, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [T]/[E]/C]/0]/S]       Lists current definition.<br/>// — Trace definition<br/>// — Counter definition<br/>// — Output sync definition<br/>// — Output sync definition<br/>// — Output sync definition<br/>// — Output sync definition         List Files       LF [<line> [/<file>]]       Lists lines in <file>.         List modules       LM       Lists current IDBG16 status.         List frings       LS       Lists current debugger string values.         List modules       LM       Lists uner the debugger string valu</file></file></line></n></n></value2></register></address></value1></register></register></register></register></address></string></breakpoint></address></breakpoint></address></address-range></n></address-range>                                                                                                                                                                                                                                                                                                             |                    | [/P   /M [ = { <address>   <n< td=""><td>nask&gt;}]<qualify-options>]]]</qualify-options></td></n<></address>                                                                | nask>}] <qualify-options>]]]</qualify-options>                   |
| Image: Parameters for trace.         Image: Parameter for the trace. <td></td> <td></td> <td>Defines the end, delay, and trace mode</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |                                                                                                                                                                              | Defines the end, delay, and trace mode                           |
| ID       Delay count         ID       Delay count         ID       Perogram Flow mode         IM       Memory Bus mode         IR       Reset         Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble       D <address-range> [/I = <n>] [/NA         Disassemble       D <address-range> [/I = <n>] [/NA         Go       G [/F = <address>] [/T = ] <br/>Starts execution of the program at the current PC address of from the <address>. Execution continues until <br/>corrent PC address of from the <address>. Execution continues until <br/>corparameter syntax.         Help       H [<string>]       Displays general help or command syntax or parameter syntax.         In       I {<address>   <register>           craiter&gt; are in the range specified by <aule1> and <aule2>, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E /C /O /S]       Lists current definition.         /C = Counter definition       /C = Counter definition         /C = Counter definition       /C = Counter definition         /E = Execution timer definition       /C = Counter definition         /E = Cilles&gt; [/File]       Lists lines in cilles.         List Files       LF [<li>[       &lt;</li></n></n></aule2></aule1></register></address></string></address></address></address></n></address-range></n></address-range></n></address-range></n></address-range>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |                                                                                                                                                                              | parameters for trace.                                            |
| /P - Program Flow mode         /M - Memory Bus mode         /R - Reset         Disassemble       D <address-range> [/I = <n>] [NA]         Disassemble instructions in <address-range>.         /NA - No Address         /I - Number of Instructions to be disassembled.         Go       G [/F = <address>] [/T = ] <breakpoint>]         Starts execution of the program at the current PC address of from the <address>.         Execution continues until <breakpoint>.         Help       H [<string>]         Displays general help or command syntax or parameter syntax.         In       I {<address>   <register>   <register>            </register></register></address></string></breakpoint></address></breakpoint></address></address-range></n></address-range>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |                                                                                                                                                                              | /D — Delay count                                                 |
| /M — Memory Bus mode<br>/R — Reset         Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble instructions in <address-range>.<br/>/NA — No Address<br/>/I — Number of Instructions to be disassembled.         Go       G [/F = <address>] [[/T = ] <breakpoint>]         Starts execution of the program at the<br/>current PC address of from the <address>.<br/>Execution continues until <breakpoint>.         Help       H [<string>]       Displays general help or command syntax<br/>or parameter syntax.         In       1 {<address>   <register>   [<radix>]       <value1> <value1>       Checks that contents of <address> or<br/><register> are in the range specified by<br/><value2>]       Checks that contents of <address> or<br/><register> are in the range specified by<br/><value2>, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/[E]/C]/O]/S]       Lists current definition<br/>/C — Counter definition<br/>/C — Counter definition<br/>/C — Counter definition         List Files       LF [<line> [/<file>]]       Lists lines in <file>.         List Information       LI       Lists current IDBG16 status.         List Modules       LM       Lists current debugger string values.         List Trace       LT [<n *="" ]="" a="" j]<="" td="">       Lists nine trace entries centered around<br/>entry <n> or around the trigger point (*).<br/>/A — All entries</n></n></file></file></line></n></n></value2></register></address></value2></register></address></value1></value1></radix></register></address></string></breakpoint></address></breakpoint></address></address-range></n></address-range>                                                                                                                                                                                                                                                                                                                                                     | - 4                |                                                                                                                                                                              | /P — Program Flow mode                                           |
| Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble instructions in <address-range>.<br/>.(NA — No Address<br/>II — Number of Instructions to be disassembled.         Go       G [/F = <address>] [[/T =] <breakpoint>]         Starts execution of the program at the<br/>current PC address of from the <address>.<br/>Execution continues until <breakpoint>.         Help       H [<string>]       Displays general help or command syntax<br/>or parameter syntax.         In       1{<address>   <register>   <register>   <register>   <register> are in the range specified by<br/><value1><br/>[<value1>         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T /E /C /O /S]       Lists current definition.<br/>.// — Trace definition         /E = Execution timer definition<br/>.// O = Output sync definition       .// — Trace definition         /E = Execution timer definition       .// E = Execution timer definition         List Files       LF [<line> [/<file>]]       Lists lines in <li>timer definition         List forderes       LM       Lists current IDBG16 status.         List Modules       LM       Lists nine trace entries centered around<br/>entry <n> or around the trigger point (*).<br/>.// A — All entries</n></li></file></line></n></n></value1></value1></register></register></register></register></address></string></breakpoint></address></breakpoint></address></address-range></n></address-range></n></address-range>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |                                                                                                                                                                              | /M — Memory Bus mode                                             |
| Disassemble       D <address-range> [/I = <n>] [/NA]         Disassemble       Disassemble instructions in <address-range>.         //NA — No Address       //- Number of Instructions to be disassembled.         Go       G [/F = <address>] [[/T =] <breakpoint>]         Starts execution of the program at the current PC address of from the <address>.         Execution continues until <br/>current PC address of from the <address>.         Help       H [<string>]         Displays general help or command syntax or parameter syntax.         In       I {<address>   <register> [<radix>]         <auluet>         [<valuet>         [<valuet>         [<value2>]         Checks that contents of <address> or <br/><register> are in the range specified by <br/><valuet> and <value2>, inclusively.         List Calls       LC [<n>]         List Strints       LD [/TI/E /C /O /S]         List perinitions       LD [/TI/E /C /O /S]         List files       LF [<line> [/<file>]]         List files       LF [<line> [/<file>]]         List files       LF [<line> [/<file>]]         List Modules       LM         List modules       LM         List sprocedures       LP         List sprocedures       LP         Lists nine trace entries centred around entry <td></td><td></td><td>/R — Reset</td></file></line></file></line></file></line></n></value2></valuet></register></address></value2></valuet></valuet></auluet></radix></register></address></string></address></address></breakpoint></address></address-range></n></address-range>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |                                                                                                                                                                              | /R — Reset                                                       |
| Go       G [/F = <address] <breakpoint="" [[="" t="]">]         Starts execution of the program at the current PC address of from the <address>. Execution continues until <breakpoint>.         Help       H [<string>]         Displays general help or command syntax or parameter syntax.         In       I {<address>   <register>} [cvalue2&gt;]         Key List Calls       LC [<n>]         List Strings       LD [/T]/E /C /O /S]         List Strings       LM         List Strings       LS         List Strings       LS         List Strings       LS         List Trace       LT [<n>  */A /J]         List Information       LI         List Strings       LS         List Information       LI         List Procedures       LP         List Information       LI         List Procedures       LP         List Information       LI         List Procedures       LP</n></n></n></n></n></n></n></n></n></register></address></string></breakpoint></address></address]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Disassemble        | D <address-range> [/I = <n></n></address-range>                                                                                                                              | >] [/NA]                                                         |
| Go       G [/F = <address>] [[/T =] <breakpoint>]         Starts execution of the program at the current PC address of from the <address>. Execution continues until <br/>&gt;breakpoint&gt;.         Help       H [<string>]       Displays general help or command syntax or parameter syntax.         In       I {<address>   <register>} [<radix>]          <value1>       Checks that contents of <address> or <br/><register> are in the range specified by <br/><value1> and <value2>, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E /C /0]/S]       Lists current definitions.<br/>/T — Trace definition<br/>/C — Counter definition<br/>/C — Counter definition         List Files       LF [<line> [<ffile>]]       Lists lines in <ffile>.         List Information       LI       Lists current IDBG16 status.         List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists current debugger string values.         List Strings       LS       Lists nine trace entries centered around entry <n> or around the trigger point (*).</n></ffile></ffile></line></n></n></value2></value1></register></address></value1></radix></register></address></string></address></breakpoint></address>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |                                                                                                                                                                              | Disassemble instructions in <address-range>.</address-range>     |
| Go       G [/F = <address>] [[/T = ] <breakpoint>]         Starts execution of the program at the current PC address of from the <address>. Execution continues until <breakpoint>.         Help       H [<string>]       Displays general help or command syntax or parameter syntax.         In       I {<address <register=""  ="">} [<radix>]       <value 1=""> [<value 1=""> [<value 2="">]         [<value 1=""> [<value 2="">]       Checks that contents of <address> or <register> are in the range specified by <value 1=""> and <value 2="">, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E]/C]/O]/S]       Lists current definitions.         /T — Trace definition       /C — Counter definition         /O — Output sync definition       /S — Stop definition         /E = Execution timer definition       /S — Stop definition         /List Information       LI       Lists current IDBG16 status.         List Modules       LM       Lists modules in current program.         List Strings       LS       Lists current debugger string values.         List Strings       LS       Lists nine trace entries centered around entry <n> or around the trigger point (*).</n></n></n></value></value></register></address></value></value></value></value></value></radix></address></string></breakpoint></address></breakpoint></address>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |                                                                                                                                                                              | /I — Number of Instructions to be disassembled.                  |
| Help       H [ <string>]       Starts execution of the program at the current PC address of from the <address>. Execution continues until <br/>&gt; Execution continues until <br/><br/>or parameter syntax.         In       I {<address>   <register>} [<rradix>]         value1&gt;       [<value2>]         [<value2>]       Checks that contents of <address> or <br/><register> are in the range specified by <br/><value1> and <value2>, inclusively.         List Calls       LC [<n>]         List Definitions       LD [/T]//E /C /O /S]         Lists Files       LF [<line> [/<file>]]         List Information       LI         List Modules       LM         List Strings       LS         List Information       LI         List Strings       LS         List Strings       LF [<n>  * /A /J]         Lists nine trace entries centered around entry <n> or around the trigger point (*).</n></n></file></line></n></value2></value1></register></address></value2></value2></rradix></register></address></address></string>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Go                 | G [/F = <address>] [[/T = ] &lt;</address>                                                                                                                                   | breakpoint>1                                                     |
| Help       H [ <string>]       Displays general help or command syntax<br/>or parameter syntax.         In       I {<address>   <register>} [<radix>]         <value1>       Checks that contents of <address> or<br/><register> are in the range specified by<br/><value1> and <value2>, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E]/C]/O]/S]       Lists first <n> entries in call chain.         List Files       LF [<line> [/<file>]]       Lists lines in <file>.         List Information       LI       Lists current definition<br/>//C — Counter definition         List Strings       LS       LM       Lists current IDBG16 status.         List Strings       LS       Lists current debuger string values.         List Strings       LS       Lists current debuger string values.         List Trace       LT [<n>  * /A /J]       Lists nine trace entries centered around<br/>entry <n> or around the trigger point (*).<br/>/A — All entries</n></n></file></file></line></n></n></n></value2></value1></register></address></value1></radix></register></address></string>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |                                                                                                                                                                              | Starts execution of the program at the                           |
| Help       H [ <string>]       Displays general help or command syntax<br/>or parameter syntax.         In       I {<address>   <register>} [<radix>]         <value1>       Checks that contents of <address> or<br/><register> are in the range specified by<br/><value2>]         List Calls       LC [<n>]         List Definitions       LD [/T]/E]/C]/O]/S]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E]/C]/O]/S]       Lists current definitions.<br/>/T — Trace definition<br/>/E — Execution timer definition<br/>/C — Counter definition         List Files       LF [<line> [/<file>]]       Lists lines in <file>.         List Information       LI       Lists current IDBG16 status.         List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists current debugger string values.         List Trace       LT [<n>  * /A /J]       Lists nine trace entries centered around<br/>entry <n> or around the trigger point (*).<br/>/A — All entries</n></n></file></file></line></n></n></value2></register></address></value1></radix></register></address></string>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |                                                                                                                                                                              | current PC address of from the <address>.</address>              |
| Help       H [ <string>]       Displays general help or command syntax or parameter syntax.         In       I {<address>   <register>} [<radix>]         <value1>       [<value2>]         [<value2>]       Checks that contents of <address> or cregister&gt; are in the range specified by <value1> and <value2>, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T /E /C /O /S]       Lists current definitions.         //T — Trace definition       //E — Execution timer definition         //C — Counter definition       //C — Counter definition         //C — Counter definition       //S — Stop definition         //S — Stop definition       Lists lines in <file>.         List Information       LI       Lists current IDBG16 status.         List Modules       LM       Lists procedures in current program.         List Strings       LS       Lists nine trace entries centered around entry <n> or around the trigger point (*).         List Trace       LT [<n>  * /A /J]       Lists nine trace entries centered around entry <n> or around the trigger point (*).</n></n></n></file></n></n></value2></value1></address></value2></value2></value1></radix></register></address></string>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                    |                                                                                                                                                                              | Execution continues until <breakpoint>.</breakpoint>             |
| In       I { <address>   <register>} [<radix>]         <value1>       Checks that contents of <address> or         [<value2>]       Checks that contents of <address> or         <register> are in the range specified by       <value1> and <value2>, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E]/C]/O]/S]       Lists current definitions.         //T — Trace definition       //E — Execution timer definition         //E — Execution timer definition       //C — Counter definition         //E — Execution timer definition       //C — Counter definition         //S — Stop definition       //S — Stop definition         //S — Stop definition       //S — Stop definition         //S — Stop definition       Lists current IDBG16 status.         List Information       LI       Lists modules in current program.         List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists nine trace entries centered around entry <n> or around the trigger point (*).         //A — All entries       //A — All entries</n></n></n></value2></value1></register></address></value2></address></value1></radix></register></address>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Help               | H [ <string>]</string>                                                                                                                                                       | Displays general help or command syntax<br>or parameter syntax.  |
| <value1><br/>[<value2>]       Checks that contents of <address> or<br/><register> are in the range specified by<br/><value1> and <value2>, inclusively.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E]/C]/O]/S]       Lists current definitions.<br/>/T Trace definition         List Files       LF [<line> [/<file>]]       Lists lines in <file>.         List Information       LI       Lists current IDBG16 status.         List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists current debugger string values.         List Trace       LT [<n>  * /A /J]       Lists nine trace entries centered around entry <n> or around the trigger point (*).<br/>/A - All entries</n></n></file></file></line></n></n></value2></value1></register></address></value2></value1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | in .               | I { <address>   <register>} [-</register></address>                                                                                                                          | <radix>]</radix>                                                 |
| List Calls       LC [ <n>]       Lists first <n> entries in call chain.         List Calls       LC [<n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T]/E]/C]/O]/S]       Lists current definitions.         /T — Trace definition       /E — Execution timer definition         /C — Counter definition       /C — Counter definition         /S — Stop definition       /S — Stop definition         List Files       LF [<line> [/<file>]]       Lists lines in <file>.         List Modules       LM       Lists modules in current program.         List Strings       LS       Lists current debugger string values.         List Trace       LT [<n>  * /A /J]       Lists nine trace entries centered around entry <n> or around the trigger point (*).</n></n></file></file></line></n></n></n></n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                    | <value1></value1>                                                                                                                                                            | Checks that contants of <address) or<="" td=""></address)>       |
| List Calls       LC [ <n>]       Lists first <n> entries in call chain.         List Definitions       LD [/T /E /C /O /S]       Lists first <n> entries in call chain.         List Definitions       LD [/T /E /C /O /S]       Lists current definitions.         /T Trace definition       // Trace definition         /C Counter definition       // Output sync definition         /C Counter definition       // Output sync definition         /S Stop definition       // Stop definition         List Files       LF [<line> [/<file>]]       Lists lines in <file>.         List Information       LI       Lists current IDBG16 status.         List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists nine trace entries centered around entry <n> or around the trigger point (*).         //A All entries       // A All entries</n></file></file></line></n></n></n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |                                                                                                                                                                              | <pre><register> are in the range specified by</register></pre>   |
| List CallsLC [ <n>]Lists first <n> entries in call chain.List DefinitionsLD [/T]/E]/C]/O]/S]Lists first <n> entries in call chain.List DefinitionsLD [/T]/E]/C]/O]/S]Lists current definitions.<br/>/T — Trace definition<br/>/C — Counter definition<br/>/O — Output sync definition<br/>/S — Stop definitionList FilesLF [<line> [/<file>]]Lists lines in <file>.List InformationLILists current IDBG16 status.List ModulesLMLists modules in current program.List StringsLSLists current debugger string values.List TraceLT [<n>  * /A /J]Lists nine trace entries centered around<br/>entry <n> or around the trigger point (*).<br/>/A — All entries</n></n></file></file></line></n></n></n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |                                                                                                                                                                              | <pre><value1> and <value2>, inclusively.</value2></value1></pre> |
| List DefinitionsLD [/T]/E]/C]/O]/S]Lists current definitions.<br>/T — Trace definition<br>/E — Execution timer definition<br>/C — Counter definition<br>/O — Output sync definition<br>/S — Stop definitionList FilesLF [ <line> [/<file>]]Lists lines in <file>.List InformationLILists current IDBG16 status.List ModulesLMLists modules in current program.List StringsLSLists current debugger string values.List TraceLT [<n>  * /A /J]Lists nine trace entries centered around<br/>entry <n> or around the trigger point (*).<br/>/A — All entries</n></n></file></file></line>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | List Calls         | LC [ <n>]</n>                                                                                                                                                                | Lists first <n> entries in call chain.</n>                       |
| $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | List Definitions   | LD [/T /E /C /O /S]                                                                                                                                                          | Lists current definitions.                                       |
| /E - Execution timer definition $/C - Counter definition/O - Output sync definition/S - Stop definitionList FilesLF [ [/]]List InformationLIList InformationLIList ModulesLMList ProceduresLPList StringsLSList TraceLT [  * /A /J]Lists nine trace entries centered aroundentry  or around the trigger point (*)./A - All entries$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |                                                                                                                                                                              | /T — Trace definition                                            |
| /C = Counter definition $/O = Output sync definition/O = Output sync definition/S = Stop definitionList FilesLF [ [/]]Lists lines in .List InformationLIList ModulesLMLists ProceduresLPList StringsLSList StringsLSList TraceLT [  * /A /J]Lists nine trace entries centered aroundentry  or around the trigger point (*)./A - All entries$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                    |                                                                                                                                                                              | /E — Execution timer definition                                  |
| List Files       LF [ <line> [/<file>]]       Lists lines in <file>.         List Information       LI       Lists current IDBG16 status.         List Modules       LM       Lists modules in current program.         List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists current debugger string values.         List Trace       LT [<n>  * /A /J]       Lists nine trace entries centered around entry <n> or around the trigger point (*).</n></n></file></file></line>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |                                                                                                                                                                              | /0 - Output sync definition                                      |
| List Files       LF [ <line> [/<file>]]       Lists lines in <file>.         List Information       LI       Lists current IDBG16 status.         List Modules       LM       Lists modules in current program.         List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists current debugger string values.         List Trace       LT [<n>  * /A /J]       Lists nine trace entries centered around entry <n> or around the trigger point (*).         ./A — All entries      </n></n></file></file></line>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |                                                                                                                                                                              | /S — Stop definition                                             |
| List Information       LI       Lists current IDBG16 status.         List Modules       LM       Lists modules in current program.         List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists current debugger string values.         List Trace       LT [ <n>  * /A /J]       Lists nine trace entries centered around entry <n> or around the trigger point (*).         /A — All entries       /A — All entries</n></n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | List Files         | LF [ <line> [/<file>]]</file></line>                                                                                                                                         | Lists lines in <file>.</file>                                    |
| List ModulesLMLists modules in current program.List ProceduresLPLists procedures in current program.List StringsLSLists current debugger string values.List TraceLT [ <n>  * /A /J]Lists nine trace entries centered around entry <n> or around the trigger point (*)./A — All entries</n></n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | List Information   | LI                                                                                                                                                                           | Lists current IDBG16 status.                                     |
| List Procedures       LP       Lists procedures in current program.         List Strings       LS       Lists current debugger string values.         List Trace       LT [ <n>  * /A /J]       Lists nine trace entries centered around entry <n> or around the trigger point (*).         /A — All entries       /A</n></n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | List Modules       | LM                                                                                                                                                                           | Lists modules in current program.                                |
| List Strings       LS       Lists current debugger string values.         List Trace       LT [ <n>  * /A /J]       Lists nine trace entries centered around entry <n> or around the trigger point (*).         /A — All entries</n></n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | List Procedures    | LP                                                                                                                                                                           | Lists procedures in current program.                             |
| List Trace LT [ <n>  * /A /J] Lists nine trace entries centered around<br/>entry <n> or around the trigger point (*).<br/>/A — All entries</n></n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | List Strings       | LS                                                                                                                                                                           | Lists current debugger string values.                            |
| entry <n> or around the trigger point (*).<br/>/A — All entries</n>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | List Trace         | LT [ <n>  * /A /J]</n>                                                                                                                                                       | Lists nine trace entries centered around                         |
| /A — All entries                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                                                                                                                                              | entry <n> or around the trigger point (*).</n>                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |                                                                                                                                                                              | /A — All entries                                                 |

#### Command Function Syntax Map Create MC [<address-range>] [/S = {A|B|C|D}] [/M = <n> |/NM] [/P|/NP] Creates segment assignment and mapping for special <address-range>. /S - Segment assignment /M - Mapping to ISE block <n> /NM - No Mapping /P-Write Protection /NP --- No Protection Map Print $MP [/S = \{A|B|C|D\}]$ Prints current mapping for specified seament. Memory Fill MF <address-range> [<radix>] <value> Fills memory at <address-range> with <value>. Memory Move MM <address-range>,<address> [<radix>] Moves memory from <address-range> to <address>. Memory Search MS < address-range> [< radix>] <value> Searches for <value> in <address-range>. On O {FAIL RESET NMI EXIT [({A B C R S HC})] {@ <n> //O} Sets IDBG16 response on condition: @ <n> — Executes debugger string sequence on condition beginning with <n>, /O - Response Off, restores normal response. Print P [<address-range> |<register-range>] [<radix>] Prints contents of <address-range> or <registers>. Print Address PA <address> Prints absolute address and module area associated with <address>. **Protection Create** PC <address-range> [/UW|/UR|/SW|SR] [/V|/NV] [/R|/NR] [/M]/NM] [/T = <gn>] [/P]Creates protection/translation for pages specified by <address-range>. Prints protection level status for pages Potection Print PP [<address-range>] specified by <address-range>. Quit Q [/S] Terminates session. /S --- Save IDBG16 status in IDBG16.IND Repeat <cr> Repeats previous command. Replace R {<address> | <register>} [/NV] [<radix>] [<value>] Replaces contents of <address> or <register> with <value>. /NV --- No Verify Select Echo SE [/O] Selects echo mode, /O - Echo Off. Select Full SF [/0] Selects full symbolic PC. /O - Full Off. Select History SH {<file> [/F] |/O} Selects history file <file>: /F — Full history (with responses) /O - History Off Select Link SL <file> [,<file>] [/L] Selects communications channel(s): /L — List communications Select Module SM <module> Selects module.

#### IDBG16 Command Summary (Continued)

# IDBG16 Command Summary (Continued)

| Command          | Syntax                                                                                                     | Function                                                      |  |
|------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|
| Select Options   | SO [/AS = {NADS NPAV} [/XS = {D A}] [/EC = {10 5 2.5 U}]<br>[/MC = {10 EC}] [/L = {C NC}] [/T = {0 1 N A}] |                                                               |  |
|                  |                                                                                                            | Selects current ISE operation options.                        |  |
|                  |                                                                                                            | /AS — Address Sample time                                     |  |
|                  |                                                                                                            | /XS — External Sample time                                    |  |
|                  |                                                                                                            | /EC — Emulator Clock frequency                                |  |
|                  |                                                                                                            | /MC — Monitor Clock frequency                                 |  |
|                  |                                                                                                            | /L — Latched Clear or No-Clear                                |  |
|                  | · · · ·                                                                                                    | /T — Translation                                              |  |
| Select Procedure | SP [ <n>   <procedure>:]</procedure></n>                                                                   | Selects procedure.                                            |  |
| Select Radix     | SR <radix></radix>                                                                                         | Select global radix.                                          |  |
| Step             | S [ <gn>]</gn>                                                                                             | Executes <gn> machine instructions (Assembly</gn>             |  |
|                  |                                                                                                            | programs) or one Pascal statement (Pascal                     |  |
|                  |                                                                                                            | programs). <gn> illegal in Pascal.</gn>                       |  |
| Step Call        | SC                                                                                                         | Executes until a call or return.                              |  |
| Step Down        | SD                                                                                                         | Executes one instruction inside a                             |  |
| ·                |                                                                                                            | procedure; skips over call instructions.                      |  |
| Step Instruction | SI [ <gn>]</gn>                                                                                            | Executes <gn> machine instructions.</gn>                      |  |
| Step Until       | SU { <address>   <register></register></address>                                                           | { <radix>]</radix>                                            |  |
| •                | <pre><value1></value1></pre>                                                                               | Executes instructions until contents of                       |  |
|                  | [ <value2>]</value2>                                                                                       | <address> or <register> within the range</register></address> |  |
|                  |                                                                                                            | specified by <value1> and <value2>.</value2></value1>         |  |
| Step While       | SW { <address>   <register></register></address>                                                           | >} [ <radix>]</radix>                                         |  |
| ·                | [ <value1>]</value1>                                                                                       | Executes instructions while contents of                       |  |
|                  | [ <value2>]</value2>                                                                                       | <address> or <register> are within the</register></address>   |  |
|                  |                                                                                                            | range specified by <value1> and <value2>.</value2></value1>   |  |

#### **Parameter Summary**

The following is a comprehensive list of command parameters. See the ISE/16 User's Manual for a detailed description of each.

| Command                | Syntax                                                                                                                                                                             | Function                                                                                                                                                                          |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number ( <n>)</n>      | <digits></digits>                                                                                                                                                                  | An unsigned, decimal number in the range 0 to 32767.                                                                                                                              |
| General Number<br>(gn) | [H′ Q′ O′ D′] [ – ] <digits></digits>                                                                                                                                              | A signed, octal, decimal, or hexadecimal number in the range of $-2^{31}$ to $2^{31} - 1$ .                                                                                       |
| Mask                   | M′ {0 1 X }                                                                                                                                                                        | An unsigned number which consists of binary<br>digits, "don't care" bits, and optional<br>underscores. A mask represents the value of<br>address, data, status, or external bits. |
| Name                   | <letters, numbers,="" td="" undersco<=""><td>ores, tildes&gt;<br/>A combination of letters, digits, underscores,<br/>and tildes which does not start with a digit.</td></letters,> | ores, tildes><br>A combination of letters, digits, underscores,<br>and tildes which does not start with a digit.                                                                  |
| Module                 | <name></name>                                                                                                                                                                      | The name of a module in the program.                                                                                                                                              |
| Procedure              | <name> [# <n>]</n></name>                                                                                                                                                          | The name of a procedure in the selected<br>module. # <n> specifies the <n>th procedure<br/>having <name> in the selected module.</name></n></n>                                   |
| Symbol                 | <name></name>                                                                                                                                                                      | The name of a variable in the selected module or procedure.                                                                                                                       |
| Register               | <register-name> [% <n>]</n></register-name>                                                                                                                                        | One of the registers shown in Table 3.<br>% <n> specifies the field starting at the<br/><n>th bit in <register>.</register></n></n>                                               |

# Parameter Summary (Continued)

| Command          | Syntax                                                        | Function                                                                                                                                                                                                                                                          |
|------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register-Range   | {•CPU_ •MMU_ •FPU_                                            | •PSR   •MSR   •FSR   <register>}<br/>Specifies all CPU, MMU, or FPU registers or<br/>all PSR, MSR, and FSR fields.</register>                                                                                                                                     |
| Address          | <basic-address> [ + <abs>  </abs></basic-address>             | - <abs>   % <abs>   Λ   ● <field>   <indexing>] A byte or bit address. The address consists of a basic address and any combination of optional operators</indexing></field></abs></abs>                                                                           |
|                  |                                                               | <pre>-<abs>- Adds <abs> to address.<br/>- <abs>- Subtracts <abs> from address.<br/>%<abs>- Takes <abs>th bit at address.</abs></abs></abs></abs></abs></abs></pre>                                                                                                |
|                  |                                                               | <ul> <li>Λ — Takes contents as address.</li> <li><field> — Address is address of a field<br/>in a Pascal record.</field></li> </ul>                                                                                                                               |
|                  |                                                               | <indexing> — Address is address of an<br/>array element.</indexing>                                                                                                                                                                                               |
| Address-Range    | { <address1><address2>  </address2></address1>                | < address> ! <n>   <address>}<br/>The range of addresses from <address1><br/>to <address2>, from <address><br/>to <address2 (<n="" +=""> = 11*(<current radix="">)</current></address2></address></address2></address1></address></n>                             |
|                  |                                                               | or from <address> to itself.</address>                                                                                                                                                                                                                            |
| Radix            | [%] <n><base/></n>                                            | Specifies the length and type of input/output<br>in IDBG16 commands. [%] specifies length.<br>If % is specified, length is in bits. <n> must<br/>be within the range 1 to 256. <base/> specifies</n>                                                              |
|                  |                                                               | type and may be binary (B), decimal (D),<br>octal (O), hexadecimal (H), hexadecimal dump (H),<br>floating-point (F), logical (L), ASCII (A),<br>Pascal set (S), or Pascal string (G).                                                                             |
| Value            |                                                               | A value to be entered or displayed after<br>issuing a Print, Replace, Step, Memory, or In<br>command. Syntax is defined by current radix.                                                                                                                         |
| File             |                                                               | The name of any file in the host system.<br>File syntax is host dependent.                                                                                                                                                                                        |
| Event            | {IS0 IS1 IM TD CD A B C LA                                    | LBILCIR}<br>The name of an ISE response to a specific set<br>of run-time conditions.                                                                                                                                                                              |
| Event-Expression | ([′] <event> [*[′] <event>[ -<br/>(1)<br/>(0)</event></event> | <ul> <li>['] <event> [*<event>]].)</event></event></li> <li>A Boolean expression consisting of one or<br/>more <events>s and the logical NOT ('), AND<br/>(*), and OR (+) operators.</events></li> <li>(1) — always true.</li> <li>(2) — always false.</li> </ul> |

# National Semiconductor

# NSX16<sup>™</sup> Cross Software Package



- Runs under STARPLEX II<sup>™</sup> operating system or DEC<sup>®</sup> VAX<sup>™</sup>/VMS<sup>™</sup> operating system
- Compatible with ANSI standard Pascal
- Supports NS16081 floating-point unit

#### **Product Overview**

NSX16 is a comprehensive software development package that includes all the components necessary to produce NS16000 native code. Intended as a support package to facilitate the development of software for NS16000-based systems, NSX16 has been designed to run on two hardware configurations. These are National Semiconductor's STARPLEX II running the STARPLEX II operating system and Digital Equipment's VAX11 series running the VMS operating system.

Consisting of a Pascal compiler, NS16000 crossassembler, linker, librarian, and source-level debugger, NSX16 provides the full ensemble of tools to make the generation of NS16000 code an easy task. Code thus developed may then be downloaded via a serial port to the DB16000 development board or the ISE/16<sup>™</sup> emulator for execution and debug.

NSX16 consists of the following components:

- PAS16, the Pascal Cross-Compiler Note: Not available for STARPLEX II.
- RTS16, the Run-Time Support Package Note: Not available for STARPLEX II.
- ASM16, NS16000 Cross-Assembler
- FPS16, Floating-Point Support
- LINK16, the Cross Linker
- LIB16, the Librarian
- BIN16, the File Conversion Utility
- DBG16, the Source-Level Symbolic Debugger
- MON16, DB16000 Monitor (Firmware)

- Pascal run-time support environment for DB16000 development board
- Pascal compiler directly produces NS16000 code
- High-level symbolic debugger allows debug at source level

#### **PAS16**

Designed to be compatible with the ANSI standard, with listed extensions and restrictions, the Pascal cross-compiler is capable of accepting compatible Pascal source and generating NS16000 code. Extensions include features such as IMPORT/EXPORT in support of full modularity and FAST variables for code optimization. Also included is the run-time support environment for the DB16000 development board. Note: PAS16 is not available for STARPLEX II Development Systems.

#### ASM16

The cross-assembler produces relocatable NS16000 object code. It accepts complex expressions, floatingpoint scientific notation, external symbol references and can handle external address arithmetic.

#### FPS16

The Floating-Point Support Library provides floatingpoint mathematical routines, which can be called from the user Pascal or Assembly language program, and emulation of the 16081 Floating-Point Unit (FPU), which is user-transparent. FPS16 also allows the user to control how FPS16 operates (for example, the user can specify whether FPS16 rounds towards zero, positive or negative infinity).

FPS16 conforms to the IEEE Standard formats and provides all required and most of the recommended IEEE Standard routines of IEEE Task P754 Draft 10 of *A Proposed Standard for Binary Floating-Point Arithmetic.* 

#### LINK16

Modules generated by the cross-compiler or assembler are linked by LINK16 to produce executable modules. LINK16 is interactive, allowing the user to include additional files and libraries at link time whenever symbol matching is unsuccessful. LINK16 provides an extensive repertoire of directives to support complex system configurations. Directives can be entered from disk or directly from the console. LINK16 permits user control of RAM/ROM allocation.

#### LIB16

The librarian maps module characteristics and builds module libraries.

#### BIN16

The BIN16 program is a utility that converts 16000 executable files into a format acceptable for PROM programmers.

#### DBG16

DBG16 is an interactive symbolic debugger that allows debugging at the source level. It communicates with the DB16000 monitor via a serial link allowing execution and debug on the board. Source code may be displayed and breakpoints set by line numbers. Single-stepping is possible at the machine instruction level, the Pascal statement level, the procedure level, or until a register/address value match occurs. DBG16 supports debugging of multimodule programs, drawing all information needed to support debug from source files and the output of the linker. It supports command files and output to a file to serve as a history file.

#### MON16

The monitor program enables the user to load, execute and debug programs. It has the following features:

- Examine/Change Registers/Memory
- Block Move/Load/Print memory locations
- Search for/Fill block of data
- Insert multiple breakpoints
- Start program and break after a specified number of instructions
- Step for specified number of instructions
- Step until (while) a specified condition is reached

The following additional debug features may also be implemented with the Memory Management Unit (MMU) present:

- Break on memory read and/or write (virtual or physical)
- Break on non-sequential instruction fetch
- Show last 2 non-sequential instruction addresses fetched and the number of instructions executed after each nonsequential fetch

#### **Supported Hardware**

- STARPLEX II STARPLEX™ Operating System Revision G or later
- DEC VAX11 Family
   VMS Operating System version 2.X or later

#### **Shipping Package**

#### VAX Version:

1600 bpi mag tape (9-track VMS copy format) User and reference documentation

#### STARPLEX II Version:

Compatible 8" floppy diskette, standard soft sector format

User and reference documentation

#### **Order Information\***

| NSX16       | Cross Software Package, VAX/                |
|-------------|---------------------------------------------|
|             | VMS version (Includes PAS16, RTS16          |
|             | ASM16, LINK16, MON16, LIB16,                |
|             | FPS16, BIN16 and DBG16)                     |
| NS-PAS16    | Pascal Cross-Compiler, VAX/VMS version      |
| NS-ASM16    | NS16000 Cross-Assembler, VAX/               |
|             | VMS version (Includes ASM16,                |
|             | LINK16, LIB16, BIN16 and DBG16)             |
| SFW-90-A010 | NS16000 Cross-Assembler, STAR-              |
|             | PLEX II version (Includes same as NS-ASM16) |

\*Software license agreement must be signed prior to order entry.

#### Documentation

The manuals listed below are included with the NSX16, and may also be ordered separately.

420306612-002 Cross-Assembler Reference Manual 420306618-002 Pascal Reference Manual\*\* 420308038-002 Run-Time Support Library Reference Manual\*\* 420306617-002 Cross-Support Utilities Reference Manual 420306676-002 Symbolic Debugger Reference Manual 420308220-002 Floating-Point Support Library Reference Manual 420308221-002 DB16000 Monitor Reference Manual 424009011-002 NSX16 Operations Manual

# SYS16<sup>™</sup> Multi-User Development System for the NS16000<sup>™</sup> Microprocessor Family



- GENIX™ enhanced Berkeley 4.1 bsd UNIX operating system
- Time-shared support for up to eight users
- NS16032 Microprocessor Family based
- Demand-Paged Virtual Memory (DPVM) support
- Easy to use, proven programming environment

#### **Product Overview**

The SYS16 is a multi-user development system which provides powerful software and hardware tools for the development of applications using National Semiconductor's NS16000 Microprocessor Family components.

Based on the NS16032 16-bit Microprocessor, SYS16 gives the designer access to an assembler, high level language compilers and real-time In-System Emulation (ISETM) tools. Total development support is provided for up to eight users, on a timeshared basis.

The SYS16 includes two main modules: the Processor module, which houses most of the electronics and the Disk-Tape module, which houses the hard disk and streamer tape back-up.

TL/F/5266-1

- 1.25 MB RAM, expandable to 3.25 MB
- 20 MB Hard Disk, expandable to 140 MB
- Streamer Tape backup, with 20 MB cartridges
- C and Pascal High Level Language Compilers
- NS16000 assembler
- Supports emulation of NS16000 Microprocessor Family

Optional disk drive modules may be added to increase system capacity. Disk drive modules contain two drives of 20 MB each.

One terminal is provided with the system. Additional terminals may be added to the system as the demand warrants. Emulation and software development work may be performed concurrently. Shared resources of the hard disk and user-supplied printer lowers the system's cost per user.

National's GENIX Operating System is an enhanced version of Berkeley 4.1 bsd UNIX. These enhancements have been added to fully utilize the advanced architecture of the NS16032 Micrprocessor Family.

#### **Hardware Description**

#### **Processor Module**

This six-slot module houses most of the electronics for the SYS16. Standard configuration includes boards installed in four of the slots, with the remaining two available for additional Random Access Memory boards. The bus is an extended-CPU National proprietary bus designed for fast interface between the boards. The four boards provided in the standard configuration are the CPU, Serial I/O, Memory, and Disk-Tape Controller.

The CPU board is based on the NS16032 microprocessor family and includes the CPU plus the NS16082 Memory Management Unit, the NS16201 Timing Control Unit, the NS16081 Floating-Point Unit and the NS16202 Interrupt Control Unit. The CPU board also contains diagnostic firmware, one parallel I/O port, one GPIB IEEE-488 port, one RS232 port, and 256 kB of RAM.

The Serial I/O board contains logic supporting eight RS232 ports.

The memory board contains 1 MB of RAM with error checking and correction. Access time is 400 ns. Additional memory boards may be added to the system, up to a total of 3.25 MB.

The Disk-Tape Controller board contains the necessary electronics to control the disk drives and the streamer tape.

#### Disc-Tape Module

This module houses an 8-inch Winchester hard disk with a capacity of 20 MB (17.8 MB formatted). It also contains a  $\frac{1}{4}$ " streamer tape for backup and ready access for Operating System and other software updates. The tape cartridge has a 20 MB capacity.

#### Disc only Module

Additional hard disk memory may be added to the system. Disk-only modules are available which house 40 MB each. A total of 3 modules may be added for a total of 140 MB.

#### Hardware Support:

Parallel Printer Interface: Centronics interface is provided to support both 700 and 300 series printers. Prom Programming: support is provided for Data I/O System 19.

#### **Software Description**

The SYS16 includes the GENIX operating system, an enhanced version of Berkeley 4.1 bsd UNIX. These enhancements allow GENIX to fully support the features of the NS16000 family, providing an advanced, proven programming environment. The GENIX operating system is a time-shared, demand-paged system with protected address spaces, supporting from one to eight users. It is completely compatible with the NSXC16 cross software package.

Included are a C compiler, based on Berkeley's portable C compiler, NS1600 assembler, linker, libraries, utilities, loader, editor, and debugger. Virtually all of the utilities that make UNIX a powerful operating system are provided.

A Pascal compiler is available as an option.

#### **Physical Specifications**

The standard SYS16 consists of the Processor Module, Disk-Tape Module, one terminal, the required interconnect cables, and supporting manuals.

Processor Module: this is a rectangular floor mounted unit with front mounted controls and indicators, and rear mounted I/O connections.

Height: 24 inches

| width: | 7.5 inches |
|--------|------------|
| Depth: | 27 inches  |

Color: beige side panels with grey inner frame, and black front and rear Weight: 38 pounds

Disk-Tape Module: this unit is physically similar to the processor module, with the exception of the Weight, which is 48 pounds.

Terminal: DEC VT100 compatible.

#### **Environmental:**

| Altitude:    | 25,000 ft. non-operating    |
|--------------|-----------------------------|
|              | 15,000 ft. operating        |
| Temperature: | -20°C to 65°C non-operating |
|              | 10°C to 40°C operating      |
| Humidity:    | 5% to 80% max wet bulb      |
|              | 32°C minimum dew point 2°C  |

#### **Electrical:**

| Processor Mod | Jule:                                           |
|---------------|-------------------------------------------------|
| FCC:          | Class A                                         |
| AC Voltage:   | 90–130 or 180–260 V <sub>AC</sub> ;<br>47–63 Hz |
| Fusing:       | 6A-Domestic<br>3A-European                      |
|               |                                                 |

Disk-Tape Module: same as processor module

# **Odering Information**

## Systems:

| NS-SYS-1001:  | Full system: Processor Module,  | NS |
|---------------|---------------------------------|----|
|               | Disk-Tape Module, one Terminal, | NS |
|               | GENIX operating system, cables, |    |
|               | and manuals.                    | NS |
| NS-SYS-1001E: | same as above configured for    | NS |
|               | European power.                 | NS |
|               | • •                             | NS |

#### Accessories:

| NS-SYS-2001:  | Disk Drive Expansion Module with 40 MB         |
|---------------|------------------------------------------------|
| NS-SYS-2001E: | same as above configured for<br>European power |
| NS-SYS-2002:  | 1 MB RAM Expansion Board                       |
| NS-SYS-2003:  | Terminal                                       |
| NS-SYS-2003E: | Terminal with European power configuration     |

| NS-SYS-2004:  | ISE for 16032                 |
|---------------|-------------------------------|
| NS-SYS-2004E: | ISE for 16032 with European   |
|               | power configuration           |
| NS-SYS-2005:  | 20 MB Streamer Tape Cartridge |
| NS-SYS-2006:  | Hardware manual               |
| NS-SYS-2007:  | Software manual               |
| NS-SYS-2008:  | ISE for 08032                 |
| NS-SYS-2008E: | ISE for 08032 with European   |
|               | power configuration           |
|               |                               |

#### Software:

NS-SYS-3001: Pascal software



ì

# PRELIMINARY

# National Semiconductor

# BLMX-16 Board Level, Multitasking Executive

- Provides a multitasking executive for real-time applications
- Supports all NS16000 CPUs
- Port of Proven BLMX-80
- Easily Configurable Source Package — Fully user configurable
  - Hardware independent
- Extensive user implementation support
  - Unique demo, program introduction
  - Step through configuration
  - Sample terminal INT handlers
  - Integrated with 16000 developent boards and monitor
  - For debug without ISE™

- ROMable
- Reconfigurable
- Real-time clock support for time-of-day and event scheduling
- Allows up to 256 levels of task priority which can be dynamically assigned
- Up to 256 logical channels for task communication
- Memory pool management

#### Product Overview

The BLMX-16 (Board Level Multitasking Executive) is National Semiconductor's real-time, multitasking executive for NS16000 CPU based applications. Its primary purpose is to simplify the task of designing application software and provides a base upon which users can build a wide range of application systems. BLMX-16 requires only 2K bytes of RAM and only 4K bytes of ROM and is fully compatible with National Semiconductor's NS16000 CPU family and the DB16000 development board. BLMX-16 allows the user to monitor and control multiple external events that occur asynchronously in real-time, such as intertask communications, system resource access based upon task priority, real-time clock control, and interrupt handling. These functions greatly simplify application development in such areas as instrumentation and control, test and measurement, and data communications. In these applications, BLMX-16 provides an environment in which system programmers can immediately implement software for their particular application without regard to the details of the system interaction.
BLMX-16 executive is fully modular and can be readily configured to suit application needs. It is both hardware and location independent, thus providing a fundamental base on which to build a wide range of applications systems. In addition, it provides a buslike structure that helps to integrate software with the underlying hardware through predefined data structures and interconnect procedures. This architecture ensures maximum standardization for both compatibility and future expansion.

# Features

Structured Environment — The BLMX-16 executive and its associated modules support and encourage modular, structured programming, thus providing a consistent structure from application to application, which allows experience gained and software written on one system to be easily transferred to another. Frequently, entire programs may be used in multiple applications, even if different CPU boards are involved.

Hardware-Oriented Interface — The BLMX-16 executive provides for an intertask and task/executive communications architecture that is similar to hardware communications. Instead of an array of "mailboxes" (or "message centers"), BLMX-16 incorporates channels. One merely communicates across a channel from his module to the desired destination. This interface is consistent throughout the range of facilities offered, thus reducing the number of concepts to be learned, providing greater control at the task level, and increasing the efficiency of the system and the programming effort.

Wide Choice of CPUs — BLMX-16 is compatible with the full line of 32-bit NS16000 CPUs offered. These include the NS16008, NS32032, and the NS16C032. This means users will be able to move a NS16032 system:

- to an NS16008 for cost-effectiveness,
- to an NS32032 for increased computing power, or
- to an NS16C032 for military or other low-power application.

**Time-Of-Day Clock** — The BLMX-16 executive has an integral system/time-of-day clock. Included is a realtime clock configurable to a resolution of 10ms. This eliminates the need to allocate the extra memory otherwise required for this feature.

**Small Nucleus** — The BLMX-16 nucleus was handcoded in assembly language rather than being compiled from intermediate or high-level languages. The resulting product is therefore smaller and allows the incorporation of more features within the size generally accepted as optimum.

**Priority-Oriented Scheduler** — The BLMX-16 scheduler ensures that the highest priority task that is ready to execute is given control, which allows the system to be responsive to its external world. Dynamic reprioritization of tasks is supported for the most sophisticated of multitasking systems.

**Real-Time Speed** — Because BLMX-16 was handcoded in assembly language, several advantages with regard to speed are gained. Task swapping, channel and message management, and I/O interfacing are executed more quickly than could be expected of a system written in a higher level language.

**Direct Interrupt Processing** — The BLMX-16 architecture employs interrupt channels which allow device-specific interrupt handling routines to interface directly with the interrupt source. This accomplishes servicing of interrupts without the overhead of task swapping, yet allows the operating system to maintain the integrity of the system. Combining this interrupt service architecture with a device-efficient nucleus results in an operating system that better supports demanding, real-time applications.

**User Configurability** — BLMX-16 executive-based applications may be configured from a wide range of facilities, selecting only those that meet the specific requirements of the application system. The resultant system contains only the modules necessary for its use, allowing the BLMX-16 executive to fit a wide range of applications from small, special-purpose, dedicated applications to large, general-purpose systems.

**Event Driven** — In the BLMX-16 executive, each user task exists in its own "closed environment" — a virtual processor. Each virtual processor can synchronize with external/internal occurrences through events. BLMX-16 supports a wide variety of events, including synchronization with task activities, external device operations, and the real-time clock.

**Memory Pool Manager**—The BLMX-16 executive has an integral memory pool manager. This feature not only reduces the amount of RAM required in an application system (potentially reduces board count), but also allows active modules more buffer area within any given space constraint.

# Internal Structure

The kernel may be viewed as composed of a set of functions. These functions are:

- 1. Nucleus—performs task and channel management and controls executing memory.
- Timer Manager—performs time-dependent control.
- 3. Dynamic Task Dispatcher—performs dynamic creation and installation of tasks at run-time.
- Dynamic Channel Controller—performs dynamic creation and installation of software and interrupt channels at run-time.
- Memory Pool Manager—performs memory allocation and deallocation for more than 64K of RAM.

The Timer Manager, Dynamic Task Dispatcher, Dynamic Channel Controller, and the Memory Pool Manager all operate under direction of the Executive Nucleus function, which assigns tasks to run on the hardware CPU.

# System Functions

The BLMX-16 kernel controls CPU allocation by resolving conflicting needs of individual tasks, and monitors external events. The Event Manager, Task Manager, Channel Manager, Memory Manager, and Timer Manager provide system facilities that are directly accessible from the user task level. These system functions are summarized below:

# Task and Event Management

- 1. TSKBD Build a task and schedule it to run.
- 2. SUSPD Suspend a task.
- 3. GTPRI Get task priority.
- 4. STPRI Change run-time task priority.
- 5. WAITE Wait for an event or combination of events to occur before resuming task processing.

6. TSTEV — Test the current state of an event.

16202

# Intertask Communication

- 1. RECV(W) Receive data from a channel and, optionally, wait for an event to occur.
- SEND(W) Send a message to a channel and, optionally, wait for an event to occur.
- 3. SIGNL Synchronize with another task through event flags; signal completion.
- 4. BLDSC Build software channel.

## Interrupt Handling

- LINK(W) Link a message control block to interrupt a channel and, optionally, wait for an event to occur.
- 2. INTSV Interrupt save via executive service.
- 3. INTEX Interrupt exit from executive.
- 4. BLDIC Build an interrupt channel.
- 5. CANIO Cancel I/O in progress.

## Memory Pool Management

- 1. ALLOC Allocate a block of pooled memory.
- 2. DALCT Deallocate memory back to pool.

## Timer Management

- 1. MRKT(W) Mark a time delay and, optionally, wait for an event to occur.
- CMRKT Cancel previously posted mark-time event.
- 3. GTIMD Get current time of day.
- 4. STIMD Set current time of day.



FIGURE 1. BLMX-16 Structure

# **BLMX-16 Executive Shipping Configuration**

One single-sided, double-density diskette *or* one 1600 bpi magnetic tape containing the following:

- BLMX-16 Kernel
- A Demo Package

# Prerequisites

NSX-16 or NS-ASM-16 for VAX11 Package SFW-90-A010 for STARPLEX II™ Package

# **Order Information**

| BLMX-16V†     | VAX11 Package                                                              |
|---------------|----------------------------------------------------------------------------|
|               | 1600bpi magnetic tape (9-track<br>VMS copy format) and<br>reference manual |
| BLMX-16St     | STARPLEX II Package                                                        |
|               | Single-sided, double-density flexible diskette and reference manual        |
| Documentation |                                                                            |
|               |                                                                            |

BLMX-16M

BLMX-16 System reference manual

+Software license agreement must be signed prior to order entry.

# **GENIX<sup>™</sup> Operating System**



- Implementation of Berkeley 4.1bsd UNIX<sup>™</sup> for the NS16032
- Supports demand-paged virtual memory
- Each process runs in a protected linear address space of up to 16Mbytes
- Optimal use of NS16032 architectural features
- C compiler
- Optional Pascal compiler
- Assembler, loader, run-time support library
- ddt symbolic assembly level debugger

# **General Description**

GENIX is a fully Bell licensed implementation of the Berkeley 4.1 bsd UNIX system for the NS16032 microprocessor family. It is available in binary form as the operating system for the SYS16<sup>™</sup> development system. GENIX is also available in source form and can be user-modified to operate on NS16032-based target systems that include memory management and disc storage facilities. GENIX, a multitasking, multiuser operating system, offers an advanced software development environment.

UNIX was originally designed for use on large minicomputer systems. The National Semiconductor GENIX implementation melds the powerful features of UNIX with the mainframe-like architectural features of the NS16032 microprocessor family.

# Additional GENIX Features

- Demand-paged virtual memory. Each user has available a full 16 Mbyte virtual address space enabling the execution of programs with large processor main storage requirements.
- Hierarchical file system with 1 Kbyte blocking which results in enhanced throughput for disk I/O intensive applications.
- Standard 4.1 bsd UNIX utilities
  - vi screen editor
  - C shell with job control facilities
  - termcap and cursor control package for support of screen-oriented terminal independent software
  - nroff documentation preparation facility with popular macro packages
- source code control system (sccs)
- uucp inter-system communcations support program
- High-performance IEEE compatible floating-point instruction set option

## **Minimum Hardware Requirements**

NS16032 32-bit advanced architecture microprocessor

NS16082 demand-paged Memory Management Unit

NS16201 Timing Control Unit

512 Kbyte processor main storage

#### 20 Mbyte disk storage

RS232 full-duplex asynchronous communications port; one minimum, two preferred.

## **Optional Hardware Supported**

NS16081 high-performance IEEE compatible Floating-Point Unit

NS16202 Interrupt Control Unit

Additional RS232 full-duplex asynchronous, communications ports

Streaming tape unit

Centronics-compatible printer

Processor main storage sizes from 512Kbytes to 16Mbytes

## Sample I/O Drivers

**Console driver** 

**Disk driver** 

Archive streaming tape driver

Multiport asynchronous RS232 communications driver

Drivers will need to be modified for specific endequipment characteristics and users may add additional drivers to support end-equipment features.

#### Support Category

Support may be purchased under contract from National Semiconductor Corporation. Support available includes error reporting and logging, maintenance and feature updates, and telephone assistance.

# Licensing

This software is provided under license from National Semiconductor Corporation. A valid Western Electric UNIX System III or System V source license is a prerequisite for the National Semiconductor Corporation source license. Licensing provisions include binary distribution rights, source license fees and per-unit royalties.



National Semiconductor Corporation 2900 Semiconductor Drive Santa Clara, California 95051 Tel: (408) 721–5000 TWX: (910) 339–9240

Electronica NSC de Mexico SA Hegel No. 153-204 Mexico 5 D.F. Mexico Tel: (905) 531-1689, 531-0569, 531-8204 Telex: 017-73550

#### **NS Electronics Do Brasil**

Avda Brigadeiro Faria Lima 830 8 Andar 01452 Sao Paulo, Brasil Telex: 1121008 CABINE SAO PAULO 113193 INSBR BR National Semiconductor GmbH Furstenriederstraße Nr. 5 D-8000 München 21 West Germany Tel.: (089) 5 60 12-0 Telex: 522772

National Semiconductor (UK), Ltd. 301 Harpur Centre Horne Lane Bedford MK40 1TR United Kingdom Tel: 0234-47147 Telex: 826 209

## National Semiconductor Benelux

Ave. Charles Quint 545 B-1080 Bruxelles Belgium Tel: (02) 4661807 Telex: 61007

#### National Semiconductor (UK), Ltd.

1, Bianco Lunos Allè DK-1868 Copenhagen V Denmark Tel: (01) 213211 Telex: 15179

#### National Semiconductor Expansion 10000

Expansion 10000 28, Rue de la Redoute F-92 260 Fontenay-aux-Roses France Tel: (01) 660-8140 Telex: 250956

#### National Semiconductor S.p.A.

Via Solferino 19 20121 Milano Italy Tel: (02) 345-2046/7/8/9 Telex: 332835

#### National Semiconductor AB

Box 2016 Stensätravägen 4/11 TR S-12702 Skärholmen Sweden Tel: (08) 970190 Telex: 10731

#### National Semiconductor Calle Nunez Morgado 9

Calle Nunez Morgado 9 (Esc. Dcha. 1-A) E-Madrid 16 Spain Tel: (01) 733-2954/733-2958 Telex: 46133

#### National Semiconductor Switzerland Alte Winterthurerstrasse 53

Postfach 567 CH-8304 Wallisellen-Zürich Tel: (01) 830-2727 Telex: 59000

#### National Semiconductor Pasilanraitio 6C

SF-00240 Helsinki 24 Finland Tel: (90) 14 03 44 Telex: 124854 NS Japan K.K. POB 4152 Shinjuku Center Building 1-25-1 Nishishinjuku, Shinjuku-ku Tokyo 160, Japan Tel: (03) 349-0811 TWX: 232-2015 NSCJ-J

#### National Semiconductor Hong Kong, Ltd. 1st Floor, Cheung Kong Electronic Bldg. 4 Hing Yip Street Kwun Tong Kowloon, Hong Kong Tel: 3-899235

Telex: 43866 NSEHK HX Cable: NATSEMI HX

#### NS Electronics Pty. Ltd.

Cnr. Stud Rd. & Mtn. Highway Bayswater, Victoria 3153 Australia Tel: 03-729-6333 Telex: AA32096

National Semiconductor PTE, Ltd. 10th Floor Pub Building, Devonshire Wing Somerset Road Singapore 0923

Tel: 652 700047 Telex: NATSEMI RS 21402

# National Semiconductor Far East, Ltd.

Taiwan Branch P.O. Box 68-332 Taipei 3rd Floor, Apollo Bidg. No. 218-7 Chung Hsiao E. Rd. Sec. 4 Taipei Taiwan R.O.C. Tel: 7310383-4, 7310465-6 Telex: 22837 NSTW Cable: NSTW TAIPEI

#### National Semiconductor (HK) Ltd. Korea Liaison Office

6th Floor, Kunwon Bidg. No. 2, 1-GA Mookjung-Dong Choong-Ku, Seoul, Korea C.P.O. Box 7941 Seoul Tel: 267-9473 Telex: K24942