

## 82C825

# **ISA Docking Station Bridge**

**Preliminary Data Book** 

Revision 1.0 912-2000-019 August 7, 1996

### Copyright

Copyright © 1996, OPTi Inc. All rights reserved. No part of this publication may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual, or otherwise, without the prior written permission of OPTi Incorporated, 888 Tasman Drive, Milpitas, CA 95035.

### Disclaimer

OPTi Inc. makes no representations or warranties with respect to the design and documentation herein described and especially disclaims any implied warranties of merchantability or fitness for any particular purpose. Further, OPTi Inc. reserves the right to revise the design and associated documentation and to make changes from time to time in the content without obligation of OPTi Inc. to notify any person of such revisions or changes.

Note: Before designing contact OPTi for latest Product Alerts, Applications Notes, and Errata for this product line.

### Trademarks

OPTi and OPTi Inc. are registered trademarks of OPTi Inc. All other trademarks and copyrights are the property of their respective holders.

### OPTi Inc.

888 Tasman Drive Milpitas, CA 95035 Tel: (408) 486-8000 Fax: (408) 486-8001 WWW: http://www.opti.com/

## **Table of Contents**

| 1.0 | Features1 |                    |                                                   |    |  |  |  |  |  |  |  |
|-----|-----------|--------------------|---------------------------------------------------|----|--|--|--|--|--|--|--|
| 2.0 | Ove       | rview              | view 1                                            |    |  |  |  |  |  |  |  |
| 3.0 | Sign      | Signal Definitions |                                                   |    |  |  |  |  |  |  |  |
|     | 3.1       | Termin             | ology/Nomenclature Conventions                    | 2  |  |  |  |  |  |  |  |
|     | 3.2       | Signal I           | Descriptions                                      | 6  |  |  |  |  |  |  |  |
|     |           | 3.2.1              | PCI Interface Signals                             | 6  |  |  |  |  |  |  |  |
|     |           | 3.2.2              | ISA Interface Signals                             | 7  |  |  |  |  |  |  |  |
|     |           | 3.2.3              | DMA/Interrupt Interface and Miscellaneous Signals | 8  |  |  |  |  |  |  |  |
|     |           | 3.2.4              | Power and Ground Pins                             | 10 |  |  |  |  |  |  |  |
|     | 3.3       | Strap-S            | elected Options                                   | 10 |  |  |  |  |  |  |  |
| 4.0 | Fund      | ctional            | ional Description11                               |    |  |  |  |  |  |  |  |
|     | 4.1       | ISA Sla            | ve Interface                                      | 11 |  |  |  |  |  |  |  |
|     | 4.2       | ISA Ma             | ster Interface                                    | 11 |  |  |  |  |  |  |  |
|     | 4.3       | DMA In             | terface                                           | 11 |  |  |  |  |  |  |  |
|     | 4.4       | IRQ Inte           | erface                                            | 11 |  |  |  |  |  |  |  |
|     | 4.5       | IDE Inte           | erface                                            | 11 |  |  |  |  |  |  |  |
|     |           | 4.5.1              | Direct IDE Cable Support                          | 12 |  |  |  |  |  |  |  |
|     |           | 4.5.2              | Buffered Dual IDE Cable Support                   | 12 |  |  |  |  |  |  |  |
|     | 4.6       | PCI Inte           | erface                                            | 13 |  |  |  |  |  |  |  |
|     | 4.7       | ISA Dec            | coding Feature                                    | 13 |  |  |  |  |  |  |  |
|     |           | 4.7.1              | ISA Write Cycle                                   | 13 |  |  |  |  |  |  |  |
|     |           | 4.7.2              | ISA Read Cycle                                    | 13 |  |  |  |  |  |  |  |
|     |           | 4.7.3              | Plug and Play Support                             | 13 |  |  |  |  |  |  |  |
|     |           | 4.7.4              | Individual RSTDRV Control                         | 14 |  |  |  |  |  |  |  |
|     |           | 4.7.5              | Individual AEN Control                            | 15 |  |  |  |  |  |  |  |
|     |           | 4.7.6              | Host Chipset Support                              | 15 |  |  |  |  |  |  |  |
|     | 4.8       | ROM In             | terface                                           | 16 |  |  |  |  |  |  |  |
|     | 4.9       | Extend             | ed Mode Interface                                 | 17 |  |  |  |  |  |  |  |
|     |           | 4.9.1              | Programmable Features                             | 17 |  |  |  |  |  |  |  |



## Table of Contents (cont.)

| 5.0 | Regi        | egister Set 18                                                |           |  |  |  |  |  |  |
|-----|-------------|---------------------------------------------------------------|-----------|--|--|--|--|--|--|
|     | 5.1         | Function 0: PCI-to-ISA Bridge Configuration Registers         | .18       |  |  |  |  |  |  |
|     | 5.2         | Function 1: Bus Master IDE Registers                          | .26       |  |  |  |  |  |  |
| 6.0 | Elec        | rical Ratings                                                 |           |  |  |  |  |  |  |
|     | 6.1         | Absolute Maximum Ratings                                      | .30       |  |  |  |  |  |  |
|     | 6.2         | DC Characteristics: VCC = 3.3V or 5.0V ±5%, TA = 0°C to +70°C | .30       |  |  |  |  |  |  |
|     | 6.3         | AC Characteristics (TBD)                                      | .31       |  |  |  |  |  |  |
|     | 6.4         | AC Timing Diagrams (TBD)                                      | .31       |  |  |  |  |  |  |
| 7.0 | Мес         | hanical Package Outline                                       | 32        |  |  |  |  |  |  |
| Арр | endix       | AIRQ Driveback Protocol                                       | 33        |  |  |  |  |  |  |
|     | A.1         | Driveback Cycle Format                                        | .33       |  |  |  |  |  |  |
|     | A.2         | Edge vs Level Mode, IRQ Polarity                              |           |  |  |  |  |  |  |
|     | A.3         | Host Handling of IRQ Driveback Information                    | .34       |  |  |  |  |  |  |
|     | A.4         | External Implementation                                       | .35       |  |  |  |  |  |  |
| App | endix       | BDistributed DMA Protocol                                     | 37        |  |  |  |  |  |  |
|     | B.1         | Introduction                                                  | .37       |  |  |  |  |  |  |
|     | B.2         | Protocol Overview                                             | .37       |  |  |  |  |  |  |
|     | B.3         | Distributed DMA Protocol Terminology                          | 37        |  |  |  |  |  |  |
|     | <b>D</b> .0 | B 3.1 Master DMAC                                             | 37        |  |  |  |  |  |  |
|     |             | B 3 2 Bemote DMAC Channels                                    | .07       |  |  |  |  |  |  |
|     |             | B 3 3 DMA Channel Selector Begister                           | .00<br>20 |  |  |  |  |  |  |
|     |             | B 3.4 DMA Remanner                                            | 20.       |  |  |  |  |  |  |
|     |             | 2.3.4.1 Register Writes                                       | .39       |  |  |  |  |  |  |
|     |             | 2.3.4.2 Register Reads                                        | .41       |  |  |  |  |  |  |



# List of Figures

| Figure 2-1 | Basic Docking Station System Architecture Example      | 1  |
|------------|--------------------------------------------------------|----|
| Figure 3-1 | Pin Diagram                                            | 3  |
| Figure 4-1 | External Connections for Individual Slot Reset Control | 14 |
| Figure 4-2 | Recovery of DMA Lines in Extended Mode                 | 17 |
| Figure 7-1 | 160-Pin Plastic Quad Flat Pack (PQFP)                  | 32 |
| Figure A-1 | IRQ Driveback Cycle High-Priority Request              | 33 |
| Figure A-2 | Dynamic Resourcing                                     | 35 |
| Figure A-3 | Static Resourcing                                      | 35 |





Page vi

# List of Tables

| Table 3-1 | Signal Definitions Legend                                              | 2  |
|-----------|------------------------------------------------------------------------|----|
| Table 3-2 | Numerical Pin Cross-Reference List                                     | 4  |
| Table 3-3 | Alphabetical Pin Cross-Reference List                                  | 5  |
| Table 4-1 | IDE Control Signals                                                    | 12 |
| Table 4-2 | IDE Control Signals                                                    | 12 |
| Table 4-3 | PPWRL Function Enable Bit                                              | 14 |
| Table 4-4 | RSTDRV Control                                                         | 14 |
| Table 4-5 | AEN Control Registers                                                  | 15 |
| Table 4-6 | ROM Mapping                                                            | 16 |
| Table 4-7 | HDI# Pin Programmable Features                                         | 17 |
| Table 5-1 | 82C825 Base Register Group: PCICFG 00h-3Fh                             | 18 |
| Table 5-2 | 82C825-Specific Register Group: PCICFG 40h-FFh                         | 22 |
| Table 5-3 | 82C825 Bus Master IDE Registers: PCIIDE 00h-FFh                        | 26 |
| Table A-1 | Information Provided on a Driveback Cycle                              | 33 |
| Table A-2 | Information Provided on a Optional Data Phase 2 of IRQ Driveback Cycle | 34 |
| Table B-1 | DMAC1/2 Control and Status Bits                                        | 38 |
| Table B-2 | DMA Channel Selector Registers                                         | 39 |
| Table B-3 | DMA Remap Scheme - Generic for all DMA Channels                        | 40 |
| Table B-4 | Complete Remap Scheme, Channels 0-3                                    | 40 |
| Table B-5 | Complete Remap Scheme, Channels 4-7                                    | 41 |
|           |                                                                        |    |





Page viii



## **ISA Docking Station Bridge**

## 1.0 Features

- · Provides two modes of operation:
  - Basic Mode provides direct support for:
    - Complete PCI-to-ISA bridge
    - Full standard 16-bit ISA interface
    - ISA master support
    - One IDE drive channel, capable of supporting two PIO mode or bus mastering mode IDE drives
    - Zero TTL solution.
  - Extended Mode requires the addition of an external 3to-8-line decoder. With this extension, the system can provide support for:
    - Two IDE drive cables, capable of supporting up to four drives
    - Two extra REQ#/GNT# pairs for PCI.
    - Available as a strap-selected option at hard reset time
- A further option is the external control latch, which can be used to control miscellaneous devices on the docking station. Eight or 16 control lines can be provided through one or two 74373 parts. The control latch can be used in either Basic or Extended mode.

## 2.0 Overview

The OPTi 82C825 ISA Docking Station Bridge chip is a 160pin device that simplifies docking station design by individually enabling and controlling each ISA device. Figure 2-1 illustrates the basic system architecture for which the 82C825 ISA Docking Station Bridge is intended.

The 82C825 is a specialized bridge solution that makes standard 8- and 16-bit ISA devices accessible across PCI buses and allows their features to be fully utilized, including DMA, ISA interrupts, and ISA bus masters, with no sideband signalling required.

While the 82C825 PCI interface is fully PCI-compliant and can reside on any PCI bus, it particularly complements the OPTi 82C814/82C824 docking station solutions to implement a secondary ISA bus on the docking station. The 82C814+82C825 configuration is referred to as FireBridge, and can be supported by either the Viper-N+ Chipset or by FireStar (single-chip solution).





#### **Signal Definitions** 3.0

#### 3.1 **Terminology/Nomenclature Conventions**

The "#" symbol at the end of a signal name indicates that the active, or asserted state occurs when the signal is at a low voltage level. When "#" is not present after the signal name, the signal is asserted when at the high voltage level.

The terms "assertion" and "negation" are used extensively. This is done to avoid confusion when working with a mixture of "active low" and "active high" signals. The term "assert", or "assertion" indicates that a signal is active, independent of whether that level is represented by a high or low voltage. The term "negate", or "negation" indicates that a signal is inactive.

The 82C825 has some pins that have multiple functions (denoted by "+" in the pin name). These functions are either:

- · cycle-multiplexed (always enabled and available when a particular cycle is in progress),
- a strap option (configured at reset),
- · or selected via register programming.

The tables in this section use several common abbreviations. Table 3-1 lists the mnemonics and their meanings.

| Signal Definitions Legend                             |
|-------------------------------------------------------|
| Description                                           |
| CMOS-level compatible                                 |
| Decoder                                               |
| External                                              |
| Ground                                                |
| Input                                                 |
| Input/Output                                          |
| Internal                                              |
| Multiplexer                                           |
| Output                                                |
| Open drain (open-collector) CMOS-<br>level compatible |
| Power                                                 |
| Pull-down resistor                                    |
| Pull-up resistor                                      |
| Schmitt-trigger TTL-level compatible                  |
| TTL-level compatible                                  |
|                                                       |









### Table 3-2 Numerical Pin Cross-Reference List

| Pin<br>No. | Signal<br>Name | Pin<br>Type | Pwr<br>Plane |
|------------|----------------|-------------|--------------|------------|----------------|-------------|--------------|------------|----------------|-------------|--------------|------------|----------------|-------------|--------------|
| 1          | VCC_ISA        | Р           | ISA          | 38         | BE0#           | I/O         | PCI          | 87         | SMRD#          | 0           | ISA          | 125        | SA13           | I/O         | ISA          |
| 2          | DRQ6           | -           | ISA          | 39         | AD8            | I/O         | PCI          | 88         | IOW#           | I/O         | ISA          |            | PPWR13         |             |              |
| 3          | DRQ7           | I           | ISA          | 40         | VCC_PCI        | Р           |              | 89         | IOR#           | I/O         | ISA          | 126        | SA14           | I/O         | ISA          |
|            | DDRQ1          |             |              | 41         | GND            | G           |              | 90         | RFSH#          | I/O         | ISA          |            | PPWR14         |             |              |
| 4          | DACK0#         | I/O         | ISA          | 42         | AD9            | I/O         | PCI          | 91         | ATCLK          | 0           | ISA          | 127        | SA15           | I/O         | ISA          |
|            | DACKMUX0       |             |              | 43         | AD10           | I/O         | PCI          | 92         | TC             | 0           | ISA          |            | PPWR15         |             |              |
| 5          | DACK1#         | 0           | ISA          | 44         | AD11           | I/O         | PCI          | 93         | BALE           | 0           | ISA          | 128        | SA16           | I/O         | ISA          |
|            | DACKMUX1       |             |              | 45         | AD12           | I/O         | PCI          | 94         | GND            | G           |              |            | DCS1#          |             |              |
| 6          | DACK2          | 0           | ISA          | 46         | AD13           | I/O         | PCI          | 95         | 14MHZ          | 1           | ISA          | 129        | SA17           | I/O         | ISA          |
|            | DACKMUX2       |             |              | 47         | AD14           | I/O         | PCI          | 96         | ROMCS#         | I/O         | ISA          |            | DCS3#          |             |              |
| 7          | AEN            | 0           | ISA          | 48         | AD15           | I/O         | PCI          | 97         | IRQ10          | 1           | ISA          | 130        | SA18           | I/O         | ISA          |
|            | AEN1           |             |              | 49         | BE1#           | I/O         | PCI          | 98         | IRQ11          | 1           | ISA          |            | DRD#           |             |              |
| 8          | DRD#           | I/O         | ISA          | 50         | GND            | G           |              | 99         | IRQ12          | 1           | ISA          | 131        | SA19           | I/O         | ISA          |
|            | DBE0#          |             |              | 51         | AD16           | I/O         | PCI          | 100        | IRQ15          | 1           | ISA          |            | DWR#           |             |              |
| 9          | GND            | G           |              | 52         | PAR            | I/O         | PCI          | 101        | IRQ14          | 1           | ISA          | 132        | SA20           | I/O         | ISA          |
| 10         | DWR#           | I/O         | ISA          | 53         | SERR#          | OD          | PCI          | 102        | IRQ7           | 1           | ISA          |            | DA0            |             |              |
|            | DBE1#          |             |              | 54         | PERR#          | I/O         | PCI          | 103        | IRQ6           | I           | ISA          | 133        | GND            | G           |              |
| 11         | IOCHRDY        | Ι           | ISA          | 55         | LOCK#          | I           | PCI          | 104        | VCC_ISA        | Р           |              | 134        | SA21           | I/O         | ISA          |
| 12         | IO16#          | Ι           | ISA          | 56         | STOP#          | I/O         | PCI          | 105        | IRQ5           | 1           | ISA          |            | DA1            |             |              |
| 13         | M16#           | I/O         | ISA          | 57         | DEVSEL#        | I/O         | PCI          | 106        | IRQ4           | 1           | ISA          | 135        | SA22           | I/O         | ISA          |
| 14         | SBHE#          | I/O         | ISA          | 58         | TRDY#          | I/O         | PCI          | 107        | IRQ3           | 1           | ISA          |            | DA2            |             |              |
| 15         | CHCK#          | I.          | ISA          | 59         | GND            | G           |              | 108        | GND            | G           |              | 136        | SA23           | I/O         | ISA          |
|            | HDI#           |             |              | 60         | PCICLK         | I           | PCI          | 109        | IRQ9           | I           | ISA          |            | DDACK#         |             |              |
| 16         | MRD#           | I/O         | ISA          | 61         | VCC_PCI        | Р           |              | 110        | SA0            | I/O         | ISA          | 137        | SD0            | I/O         | ISA          |
| 17         | MWR#           | I/O         | ISA          | 62         | IRDY#          | I/O         | PCI          |            | PPWR0          |             |              | 138        | SD1            | I/O         | ISA          |
| 18         | PCIRST#        | Ι           | PCI          | 63         | FRAME#         | I/O         | PCI          | 111        | SA1            | I/O         | ISA          | 139        | SD2            | I/O         | ISA          |
| 19         | CLKRUN#        | I/O         | PCI          | 64         | BE2#           | I/O         | PCI          |            | PPWR1          |             |              | 140        | VCC_ISA        | Р           |              |
| 20         | GND            | G           | PCI          | 65         | AD17           | I/O         | PCI          | 112        | SA2            | I/O         | ISA          | 141        | SD3            | I/O         | ISA          |
| 21         | DACK3#         | I/O         | PCI          | 66         | AD18           | I/O         | PCI          |            | PPWR2          |             |              | 142        | SD4            | I/O         | ISA          |
|            | REQ0#          |             |              | 67         | AD19           | I/O         | PCI          | 113        | SA3            | I/O         | ISA          | 143        | SD5            | I/O         | ISA          |
| 22         | DACK5#         | 0           | PCI          | 68         | AD20           | I/O         | PCI          |            | PPWR3          |             |              | 144        | SD6            | I/O         | ISA          |
|            | GNT0#          |             |              | 69         | AD21           | I/O         | PCI          | 114        | SA4            | I/O         | ISA          | 145        | SD7            | I/O         | ISA          |
| 23         | DACK6#         | I/O         | PCI          | 70         | AD22           | I/O         | PCI          |            | PPWR4          |             |              | 146        | GND            | G           |              |
|            | REQ1#          |             |              | 71         | GND            | G           |              | 115        | SA5            | I/O         | ISA          | 147        | SD8            | I/O         | ISA          |
|            | AEN3           |             |              | 72         | AD23           | I/O         | PCI          |            | PPWR5          |             |              | 148        | SD9            | I/O         | ISA          |
| 24         | DACK7#         | 0           | PCI          | 73         | BE3#           | I/O         | PCI          | 116        | SA6            | I/O         | ISA          | 149        | SD10           | I/O         | ISA          |
|            | GNT1#          |             |              | 74         | AD24           | I/O         | PCI          |            | PPWR6          |             |              | 150        | SD11           | I/O         | ISA          |
|            | AEN2           |             |              | 75         | AD25           | I/O         | PCI          | 117        | SA7            | I/O         | ISA          | 151        | SD12           | I/O         | ISA          |
| 25         | IDSEL          | -           | PCI          | 76         | AD26           | I/O         | PCI          |            | PPWR7          |             |              | 152        | SD13           | I/O         | ISA          |
| 26         | REQ#           | 0           | PCI          | 77         | AD27           | I/O         | PCI          | 118        | SA8            | I/O         | ISA          | 153        | SD14           | I/O         | ISA          |
| 27         | GNT#           | I           | PCI          | 78         | AD28           | I/O         | PCI          |            | PPWR8          |             |              | 154        | SD15           | I/O         | ISA          |
| 28         | VCC_PCI        | Р           |              | 79         | AD29           | I/O         | PCI          | 119        | SA9            | I/O         | ISA          | 155        | DRQ0           | Ι           | ISA          |
| 29         | AD0            | I/O         | PCI          | 80         | VCC_PCI        | Р           |              |            | PPWR9          |             |              | 156        | DRQ1           | I           | ISA          |
| 30         | GND            | G           |              | 81         | GND            | G           |              | 120        | VCC_ISA        | Р           |              | 157        | DRQ2           | I           | ISA          |
| 31         | AD1            | I/O         | PCI          | 82         | AD30           | I/O         | PCI          | 121        | GND            | G           |              | 158        | DRQ3           | I           | ISA          |
| 32         | AD2            | I/O         | PCI          | 83         | AD31           | I/O         | PCI          | 122        | SA10           | I/O         | ISA          | 159        | DRQ5           | I           | ISA          |
| 33         | AD3            | I/O         | PCI          | 84         | RSTDRV         | 0           | ISA          | 1          | PPWR10         | 1           |              | 160        | GND            | G           |              |
| 34         | AD4            | I/O         | PCI          |            | PPWRL          | 1           |              | 123        | SA11           | I/O         | ISA          |            |                | •           | <u>.</u>     |
| 35         | AD5            | I/O         | PCI          | 85         | NOWS#          | I           | ISA          | 1          | PPWR11         | 1           |              |            |                |             |              |
| 36         | AD6            | I/O         | PCI          |            | DDRQ0          | 1           |              | 124        | SA12           | I/O         | ISA          |            |                |             |              |
| 37         | AD7            | I/O         | PCI          | 86         | SMWR#          | 0           | ISA          | 1          | PPWR12         | 1           |              |            |                |             |              |
| L          |                |             |              | ·          |                |             |              | · •        |                |             | • • • •      |            |                |             |              |



| Table 3-3 | Alphabetical Pin Cross-Reference List |
|-----------|---------------------------------------|
|           |                                       |

| Signal Name     | Pin<br>No. | Signal Name       | Pin<br>No. | Signal Name  | Pin<br>No. | Signal Name | Pin<br>No. |
|-----------------|------------|-------------------|------------|--------------|------------|-------------|------------|
| AD0             | 29         | DACK3#+REQ0#      | 21         | IRQ12        | 99         | SD3         | 141        |
| AD1             | 31         | DACK5#+GNT0#      | 22         | IRQ14        | 101        | SD4         | 142        |
| AD2             | 32         | DACK6#+REQ1#+AEN3 | 23         | IRQ15        | 100        | SD5         | 143        |
| AD3             | 33         | DACK7#+GNT1#+AEN2 | 24         | LOCK#        | 55         | SD6         | 144        |
| AD4             | 34         | DEVSEL#           | 57         | NOWS#+DDRQ0  | 85         | SD7         | 145        |
| AD5             | 35         | DRQ0              | 155        | M16#         | 13         | SD8         | 147        |
| AD6             | 36         | DRQ1              | 156        | MRD#         | 16         | SD9         | 148        |
| AD7             | 37         | DRQ2              | 157        | MWR#         | 17         | SD10        | 149        |
| AD8             | 39         | DRQ3              | 158        | PAR          | 52         | SD11        | 150        |
| AD9             | 42         | DRQ5              | 159        | PCICLK       | 60         | SD12        | 151        |
| AD10            | 43         | DRQ6              | 2          | PCIRST#      | 18         | SD13        | 152        |
| AD11            | 44         | DRQ7+DDRQ1        | 3          | PERR#        | 54         | SD14        | 153        |
| AD12            | 45         | DRD#+DBE0#        | 8          | REQ#         | 26         | SD15        | 154        |
| AD13            | 46         | DWR#+DBE1#        | 10         | RFSH#        | 90         | SERR#       | 53         |
| AD14            | 47         | FRAME#            | 63         | ROMCS#       | 96         | SMWR#       | 86         |
| AD15            | 48         | GND               | 9          | RSTDRV+PPWRL | 84         | SMRD#       | 87         |
| AD16            | 51         | GND               | 20         | SA0+PPWR0    | 110        | STOP#       | 56         |
| AD17            | 65         | GND               | 30         | SA1+PPWR1    | 111        | TC          | 92         |
| AD18            | 66         | GND               | 41         | SA2+PPWR2    | 112        | TRDY#       | 58         |
| AD19            | 67         | GND               | 50         | SA3+PPWR3    | 113        | VCC ISA     | 1          |
| AD20            | 68         | GND               | 59         | SA4+PPWR4    | 114        | VCC ISA     | 104        |
| AD21            | 69         | GND               | 71         | SA5+PPWR5    | 115        | VCC ISA     | 120        |
| AD22            | 70         | GND               | 81         | SA6+PPWR6    | 116        | VCC ISA     | 140        |
| AD23            | 72         | GND               | 94         | SA7+PPWR7    | 117        | VCC PCI     | 28         |
| AD24            | 74         | GND               | 108        | SA8+PPWR8    | 118        | VCC PCI     | 40         |
| AD25            | 75         | GND               | 121        | SA9+PPWR9    | 119        | VCC PCI     | 61         |
| AD26            | 76         | GND               | 133        | SA10+PPWR10  | 122        | VCC PCI     | 80         |
| AD27            | 77         | GND               | 146        | SA11+PPWR11  | 123        | <br>14MHZ   | 95         |
| AD28            | 78         | GND               | 160        | SA12+PPWR12  | 124        |             |            |
| AD29            | 79         | GNT#              | 27         | SA13+PPWR13  | 125        |             |            |
| AD30            | 82         | IDSEL             | 25         | SA14+PPWR14  | 126        |             |            |
| AD31            | 83         | IO16#             | 12         | SA15+PPWR15  | 127        |             |            |
| AEN+AEN1        | 7          | IOCHRDY           | 11         | SA16+DCS1#   | 128        |             |            |
| ATCLK           | 91         | IOR#              | 89         | SA17+DCS3#   | 129        |             |            |
| BALE            | 93         | IOW#              | 88         | SA18+DRD#    | 130        |             |            |
| BE0#            | 38         | IRDY#             | 62         | SA19+DWR#    | 131        |             |            |
| BE1#            | 49         | IRQ3              | 107        | SA20+DA0     | 132        |             |            |
| BE2#            | 64         | IRQ4              | 106        | SA21+DA1     | 134        |             |            |
| BE3#            | 73         | IRQ5              | 105        | SA22+DA2     | 135        |             |            |
| CLKRUN#         | 19         | IRQ6              | 103        | SA23+DDACK#  | 136        |             |            |
| CHCK#+HDI#      | 15         | IRQ7              | 102        | SBHE#        | 14         |             |            |
| DACK0#+DACKMUX0 | 4          | IRQ9              | 109        | SD0          | 137        |             |            |
| DACK1#+DACKMUX1 | 5          | IBQ10             | 97         | SD1          | 138        |             |            |
| DACK2#+DACKMUX2 | 6          | IBQ11             | 98         | SD2          | 139        |             |            |
|                 | Ŭ          |                   | 55         | 1            |            |             |            |



ſ

## 3.2 Signal Descriptions

### 3.2.1 PCI Interface Signals

| Signal Name | Pin<br>No.                                                             | Туре | Selected<br>By | Signal Description                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|------------------------------------------------------------------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD[31:0]    | 83:82,<br>79:74,<br>72,<br>70:65,<br>51,<br>48:42,<br>39,<br>37:31, 29 | I/O  |                | Multiplexed Address and Data Lines 31-0: These pins are the<br>multiplexed PCI address and data lines. During the address<br>phase, these pins are inputs for PCI bus master cycles; other-<br>wise they are outputs. During the data phase, these pins are<br>inputs during PCI bus master write cycle or during CPU/VESA/<br>DMA/ISA read from PCI bus slave; otherwise they are outputs. |
| BE[3:0]#    | 73, 64,<br>49, 38                                                      | I/O  |                | <b>Byte Enables 3-0:</b> These pins are the multiplexed PCI command and byte enable lines. Normally outputs, these pins are inputs during PCI bus master cycle.                                                                                                                                                                                                                             |
| PCIRST#     | 18                                                                     | Ι    |                | <b>Reset:</b> This is RESET# from the system, used to reset PCI devices to a known state.                                                                                                                                                                                                                                                                                                   |
| PCICLK      | 60                                                                     | Ι    |                | <b>Clock:</b> This signal is used to provide timing for all transactions on PCI bus.                                                                                                                                                                                                                                                                                                        |
| CLKRUN#     | 19                                                                     | I/O  |                | <b>Clock Run:</b> The host uses this signal to indicate that it will stop the clock; the 82C825 chip uses it to prevent clock shutdown or to restart the clock. If not used, this signal must be connected to ground.                                                                                                                                                                       |
| PAR         | 52                                                                     | I/O  |                | <b>Parity:</b> This signal is an input either during PCI bus master cycles for address and write data phases or during PCI bus slave cycle for read data phase; otherwise it is an output.                                                                                                                                                                                                  |
| FRAME#      | 63                                                                     | I/O  |                | <b>Cycle Frame:</b> This pin is driven by PCI bus masters to indicate the beginning and duration of an access. Normally an input, FRAME# is driven during CPU/VESA/DMA/ISA master access to PCI bus slaves.                                                                                                                                                                                 |
| IRDY#       | 62                                                                     | I/O  |                | <b>Initiator Ready:</b> This signal is asserted by PCI bus masters to indicate the ability to complete the current data phase of the transaction. Normally an input, this pin is driven during CPU/VESA/DMA/ISA master accesses to PCI bus slaves.                                                                                                                                          |
| TRDY#       | 58                                                                     | I/O  |                | <b>Target Ready:</b> This pin is asserted by the target to indicate the ability to complete the current data phase of the transaction. Normally an input, this pin is driven during PCI bus master accesses to local memory, VESA/ISA slaves and the configuration registers inside the PCIB.                                                                                               |
| STOP#       | 56                                                                     | I/O  |                | <b>Stop:</b> This signal is used by the target to request the master to stop the current transaction. Normally an input, this signal is driven during PCI bus master access to local memory and VESA/ISA slaves.                                                                                                                                                                            |
| LOCK#       | 55                                                                     | I    |                | <b>Lock:</b> This signal is used to indicate an atomic operation that may require multiple transactions to complete. Since the PCIB will never assert this signal, it is always an input.                                                                                                                                                                                                   |



| Signal Name | Pin<br>No. | Туре | Selected<br>By | Signal Description                                                                                                                                                                                                                                                                  |
|-------------|------------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEVSEL#     | 57         | I/O  |                | <b>Device Select:</b> This pin is an output when the PCIB decodes its address as the target of the current access via either positive or negative decoding; otherwise it is an input.                                                                                               |
| IDSEL       | 25         | I    |                | <b>ID Select:</b> This pin is used to access the 82C825 configuration space.                                                                                                                                                                                                        |
| PERR#       | 54         | I/O  |                | <b>Parity Error:</b> Reports data parity errors during all PCI transac-<br>tion except a special cycle. Normally an input, PERR# is driven<br>when data parity errors occur either during PCI bus master write<br>cycle or during CPU/VESA/DMA/ISA master read from a PCI<br>slave. |
| SERR#       | 53         | OD   |                | <b>System Error:</b> Reports address parity errors, or data parity errors on the special cycle command, or any other system error where the result will be catastrophic. This pin is an open drain.                                                                                 |
| REQ#        | 26         | 0    |                | <b>PCI Bus Request:</b> Asserted when the DMA controller needs to access memory, or when the chip needs to generate an IRQ driveback cycle.                                                                                                                                         |
| GNT#        | 27         | I    |                | <b>PCI Bus Grant:</b> Acknowledge signal from the host (the 82C824 chip) that the 82C825 chip has ownership of the PCI bus.                                                                                                                                                         |

### 3.2.2 ISA Interface Signals

| Signal Name | Pin<br>No. | Туре | Selected<br>By | Signal Description                                                                                                                                                                                                    |
|-------------|------------|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SA23        | 136        | I/O  |                | <b>System Address Bus Line 23:</b> SA[23:0] provide the memory and I/O access on the ISA bus. The addresses are outputs when the 82C825 owns the ISA bus and are inputs when an external ISA master owns the ISA bus. |
| DDACK#      |            |      |                | Drive DMA Acknowledge                                                                                                                                                                                                 |
| SA[22:20]   | 135,       | I/O  |                | System Address Bus Lines 22 through 20                                                                                                                                                                                |
| DA[2:0]     | 134, 132   |      |                | Drive Address BitS 2 through 0                                                                                                                                                                                        |
| SA19        | 131        | I/O  |                | System Address Bus Line 19                                                                                                                                                                                            |
| DWR#        |            |      |                | Drive Write Control                                                                                                                                                                                                   |
| SA18        | 130        | I/O  |                | System Address Bus Line 18                                                                                                                                                                                            |
| DRD#        |            |      |                | Drive Read Control                                                                                                                                                                                                    |
| SA17        | 129        | I/O  |                | System Address Bus Line 17                                                                                                                                                                                            |
| DCS3#       |            |      |                | Drive Chip Select 3 (3x0-3x7h)                                                                                                                                                                                        |
| SA16        | 128        | I/O  |                | System Address Bus Line 16                                                                                                                                                                                            |
| DCS1#       |            |      |                | Drive Chip Select 1 (1x0-1x7h)                                                                                                                                                                                        |
| SA[15:0]    | 127:122,   | I/O  | Cycle          | System Address Bus Lines 15 through 0                                                                                                                                                                                 |
| PPWR15-0    | 119:110    |      | Multiplexed    | Power Control Latch Information Lines 15 through 0                                                                                                                                                                    |



| Signal Name | Pin<br>No.                      | Туре | Selected<br>By                     | Signal Description                                                                                             |
|-------------|---------------------------------|------|------------------------------------|----------------------------------------------------------------------------------------------------------------|
| SD[15:0]    | 154:147,<br>145:141,<br>139:137 | I/O  |                                    | <b>System Data Bus Lines 15-0:</b> SD[15:0] provides the 16-bit data path for devices residing on the ISA bus. |
| MRD#        | 16                              | I/O  |                                    | Memory Read                                                                                                    |
| MWR#        | 17                              | I/O  |                                    | Memory Write                                                                                                   |
| IOR#        | 89                              | I/O  |                                    | I/O Read                                                                                                       |
| IOW#        | 88                              | I/O  |                                    | I/O Write                                                                                                      |
| RSTDRV      | 84                              | 0    | Default                            | Reset                                                                                                          |
| PPWRL       |                                 |      | PCICFG<br>52h[7] = 1               | Power Control Latch Enable                                                                                     |
| TC          | 92                              | 0    |                                    | Terminal Count                                                                                                 |
| BALE        | 93                              | 0    |                                    | Bus Address Latch Enable                                                                                       |
| IOCHRDY     | 11                              | I    |                                    | I/O Channel Ready                                                                                              |
| IO16#       | 12                              | I    |                                    | 16-bit I/O Cycle                                                                                               |
| M16#        | 13                              | I/O  |                                    | 16-bit Memory Cycle                                                                                            |
| SBHE#       | 14                              | I/O  |                                    | High Byte Enable                                                                                               |
| CHCK#       | 15                              | I    | Default                            | I/O Channel Check                                                                                              |
| HDI#        |                                 |      | PCICFG<br>52h[3] = 1               | IDE Hot Drive Insertion Indication                                                                             |
| ATCLK       | 91                              | 0    |                                    | ISA Bus Clock                                                                                                  |
| RFSH#       | 90                              | I/O  |                                    | ISA Refresh Indication                                                                                         |
| NOWS#       | 85                              | I    |                                    | ISA No Wait State Signal                                                                                       |
| DDRQ0       |                                 |      | PCIIDE<br>43h[3:0]<br>(any bit =1) | <b>Bus Mastering IDE Cable 0 DMA Request</b> (setting any PCIIDE 43h[3:0] bit selects DDRQ0 function)          |
| SMRD#       | 87                              | 0    |                                    | 8-bit Memory Read                                                                                              |
| SMWR#       | 86                              | 0    |                                    | 8-bit Memory Write                                                                                             |

### 3.2.3 DMA/Interrupt Interface and Miscellaneous Signals

| Signal Name | Pin<br>No. | Туре | Selected<br>By | Signal Description |
|-------------|------------|------|----------------|--------------------|
| DRQ0        | 155        | I    |                | DMA Request Line   |
| DRQ1        | 156        | I    |                | DMA Request Line   |
| DRQ2        | 157        | I    |                | DMA Request Line   |
| DRQ3        | 158        | I    |                | DMA Request Line   |
| DRQ5        | 159        | I    |                | DMA Request Line   |
| DRQ6        | 2          | I    |                | DMA Request Line   |



## Preliminary 82C825

| Signal Name | Pin<br>No. | Туре | Selected<br>By                     | Signal Description                                                                                    |  |
|-------------|------------|------|------------------------------------|-------------------------------------------------------------------------------------------------------|--|
| DRQ7        | 3          | I    |                                    | DMA Request Line                                                                                      |  |
| DDRQ1       |            |      | PCIIDE<br>43h[7:4]<br>(any bit =1) | <b>Bus Mastering IDE Cable 0 DMA Request</b> (setting any PCIIDE 43h[7:4] bit selects DDRQ1 function) |  |
| DACK0#      | 4          | I/O  | DRD# Strap                         | DMA Acknowledge Line                                                                                  |  |
| DACKMUX0    |            |      | Option                             | Muxed DACKs                                                                                           |  |
| DACK1#      | 5          | 0    | DRD# Strap                         | DMA Acknowledge Line                                                                                  |  |
| DACKMUX1    |            |      | Option                             | Muxed DACKs                                                                                           |  |
| DACK2#      | 6          | 0    | DRD# Strap                         | DMA Acknowledge Line                                                                                  |  |
| DACKMUX2    |            |      | Option                             | Muxed DACKs                                                                                           |  |
| DACK3#      | 21         | 0    | Default                            | DMA Acknowledge Line                                                                                  |  |
| REQ0#       |            | I    | DRD# Strap<br>Option               | PCI Request 1                                                                                         |  |
| DACK5#      | 22         | 0    | Default                            | DMA Acknowledge Line                                                                                  |  |
| GNT0#       |            |      | DRD# Strap<br>Option               | PCI Grant 0                                                                                           |  |
| DACK6#      | 23         | 0    | Default                            | DMA Acknowledge Line                                                                                  |  |
| REQ1#       |            | I    | DRD# Strap<br>Option               | PCI Request 1                                                                                         |  |
| AEN3        |            | 0    | PCICFG<br>52h[6] = 1               | AEN for Slot 3                                                                                        |  |
| DACK7#      | 24         | 0    | Default                            | DMA Acknowledge Line                                                                                  |  |
| GNT1#       |            |      | DRD# Strap<br>Option               | PCI Grant 1                                                                                           |  |
| AEN2        |            |      | PCICFG<br>52h[6] = 1               | AEN for Slot 2                                                                                        |  |
| AEN         | 7          | 0    |                                    | Address Enable                                                                                        |  |
| AEN1        |            |      | PCICFG<br>52h[6] = 1               | AEN for Slot 1                                                                                        |  |
| IRQ3        | 107        | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ4        | 106        | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ5        | 105        | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ6        | 103        | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ7        | 102        | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ9        | 109        | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ10       | 97         | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ11       | 98         | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ12       | 99         | I    |                                    | Interrupt Input                                                                                       |  |
| IRQ14       | 101        | I    |                                    | Interrupt Input                                                                                       |  |



| Signal Name | Pin<br>No. | Туре | Selected<br>By       | Signal Description                                       |
|-------------|------------|------|----------------------|----------------------------------------------------------|
| IRQ15       | 100        | I    |                      | Interrupt Input                                          |
| DRD#        | 8          | I/O  | Default              | IDE Cable 0 Chip Select, also Strap Option Sense         |
| DBE0#       |            |      | PCICFG<br>52h[4] = 1 | <b>IDE Cable 0 Buffer Enable</b> (4-drive configuration) |
| DWR#        | 10         | I/O  | Default              | IDE Cable 0 Chip Select, also Strap Option Sense         |
| DBE1#       |            |      | PCICFG<br>52h[4] = 1 | <b>IDE Cable 1 Buffer Enable</b> (4-drive configuration) |
| ROMCS#      | 96         | I/O  | Strap Option         | Expansion / CIS ROM Chip Select                          |
| 14MHZIN     | 95         | I    |                      | 14MHz Oscillator Input (also goes to OSC pin on ISA)     |

### 3.2.4 Power and Ground Pins

| Signal Name | Pin<br>No.                                                       | Туре | Signal Description                                   |
|-------------|------------------------------------------------------------------|------|------------------------------------------------------|
| VCC_ISA     | 1, 104, 120, 140                                                 | Р    | Power Connection: ISA bus power plane (3.3V or 5.0V) |
| VCC_PCI     | 28, 40, 61, 80                                                   | Р    | Power Connection: PCI bus power plane (3.3V or 5.0V) |
| GND         | 9, 20, 30, 41, 50, 59,<br>71, 81, 94, 108, 121,<br>133, 146, 160 | G    | Ground Connection                                    |

### 3.3 Strap-Selected Options

The 82C825 chip offers certain optional performance that must be selected before any registers can be programmed. This selection is achieved through strap-selected options, which are simply pull-up or pull-down resistors placed on normally output-only signals. At hard reset time, the chip tristates these outputs and reads in the value on the line to determine whether the option has been selected or not. Weak (about 50K ohm) internal pull-down resistors are provided so that external pull-downs may not be necessary.

The 82C825 part currently requires some features to be enabled in this way.

- A 10K ohm pull-down resistor sensed on DACK0# at reset time enables the PCI bus 3.3V interface.
- A 10K ohm pull-up resistor sensed on DRD# at reset time causes the DACK0-7# pins to be redefined for Extended mode operation (see Section 4.9, "Extended Mode Interface"). A pull-down or no resistor on DRD# leaves the DACK0-7# signal pins with their original function.
- A 10K ohm pull-up resistor sensed on ROMCS# at reset time enables the ROM interface and the associated ROMCS# pin function. A pull-down or no resistor on

ROMCS# disables the ROM interface; the PCI Expansion ROM Register will always return 0 in this case. The PCICFG and PCIIDE registers that would map to the ROM also always return 0.

- A 10K ohm pull-up resistor sensed on DWR# at reset time forces the chip into Test Mode. Along with DWR# high, DRD# is sensed and used to determine the specific test to be enabled:
  - DWR# = 1, DRD# = 0 Tristate test mode: All outputs are tristated.
  - DWR# = 1, DRD# = 1 NAND tree test mode: All pins except ROMCS# become inputs to a NAND tree, with ROMCS# becoming the output of the tree.

DRD#, DWR#, and ROMCS# going low (active) at reset time will not cause any problems with their attached devices: the ROM does not have MRD# or MWR# to qualify the ROMCS#; the IDE drive will be in reset and must ignore the DRD# and DWR# signals.



## 4.0 Functional Description

The following sections discuss features of the 82C825 chip that are common to all configurations, as well as extra features that come with Extended mode. Extended mode operation requires the addition of a 74138 decoder. Selecting between Basic and Extended mode is discussed in Section 3.3, "Strap-Selected Options".

### 4.1 ISA Slave Interface

ISA peripheral devices can be accessed on a remote bus as easily as on the local ISA bus. Host system PCI masters typically generate cycles in the normal ISA space, memory ranges 0-FFFFFh (first 16MB) and I/O ranges 0-FFFFh (first 64KB), to access devices on the docking station ISA bus. The host bridge in an OPTi system, such as the 82C824 Docking Controller, claims all such cycles presented on its primary PCI bus and forwards them to the docking station. If the cycle is not positively decoded by the 82C825 ISA bridge, the OPTi host chipset recovers the cycle and presents it on its local ISA bus.

The ISA interface is fully buffered from the PCI interface by a FIFO. This FIFO is used in both directions; the logic flushes the buffer before starting a transfer in the opposite direction. ISA DMA and master accesses can be configured to delay acquisition of the PCI bus until the FIFO has been filled to a specified level.

### 4.2 ISA Master Interface

ISA bus devices that depend on MASTER# control can be used without compatibility problems. The chipset provides a time-out scheme to force these peripheral devices to surrender the bus on demand as required by PCI, by deasserting IOCHRDY to the device whenever it is necessary to temporarily interrupt its connection to the PCI bus.

A register that is programmable by the PCI host allows the upper bits of ISA master accesses to be specified, providing 32-bit ISA master address capability.

### 4.3 DMA Interface

OPTi Mobile PCI chips support a feature that allows remote PCI-based devices to contain a DMA controller (DMAC) that parallels the function of the DMAC in the main system. The scheme is referred to in this document as the Distributed DMA Protocol.

 DMA slaves are fully supported through the distributed DMA protocol. The 82C825 logic incorporates a sevenchannel DMA controller based on distributed DMA protocol address decoding; it does not respond to ISA DMA register address accesses. Therefore the PCI host must remap DMA register programming to these addresses.

- Each DRQ/DACK# pair can be reprogrammed to any other DMA channel instead of its default setting.
- The DMA controller services DMA requests on a local basis: the I/O part of the cycle occurs on the ISA bus, while the memory access occurs on PCI or ISA.
- Distributed DMA support incorporates 32-bit DMA addresses and 24-bit counts as a standard feature.

For more information regarding the Distributed DMA Protocoll see Appendix B.

### 4.4 IRQ Interface

A complete interrupt interface is provided, with no sideband signalling required.

- The 82C825 ISA bus supports the standard set of ISA IRQ lines: IRQ3-12, 14-15. There is no interrupt controller in the 82C825; it just acts to transfer the interrupts back to the host.
- Each ISA IRQ pin can be individually reprogrammed to generate any system IRQ. SMI# and NMI generation is also possible.
- The OPTi IRQ driveback mechanism is the method used to return IRQs to the host PCI chipset.
- Various events can be programmed to generate an SMI, which is returned to the host through the IRQ driveback scheme as IRQ2.
- The ISA CHCK# signal generates IRQ13 to indicate an NMI to the host.

### 4.5 IDE Interface

The local bus IDE interface uses an ultra-high performance mechanism to allow sustained high transfer rates.

- PCI-based IDE is provided, incorporating bus mastering capability. The SFF (ATA-3) register set is used. One channel is directly supported in basic mode, two are supported with external TTL; each channel supports two drives. Two independent timing settings are available. A full implementation can support four IDE devices, such as CD-ROM drives and hard disk drives, having different timing requirements.
- Hot insertion of IDE devices is supported through the HDI# pin. HDI# puts the local ISA bus on hold until the drive is safely powered up, and optionally can generate an SMI to the host CPU.
- The IDE controller supports PIO modes 0-5 and DMA modes 0-2.

Support of IDE drives is described next.



### 4.5.1 Direct IDE Cable Support

A single IDE cable can be supported directly. The upper address lines of the SA bus are used to provide most of the control signals to the drive; these are qualified by dedicated DRD# and DWR# signals from the 82C825 chip. Table 4-1 shows the correspondence of the control lines to the SA lines.

| IDE<br>Signal | ISA Pin<br>Name | Description                    |
|---------------|-----------------|--------------------------------|
| DCS1#         | SA16            | Drive Chip Select 1 (1x0-1x7h) |
| DCS3#         | SA17            | Drive Chip Select 3 (3x0-3x7h) |
| DA0           | SA20            | Drive Address bit 0            |
| DA1           | SA21            | Drive Address bit 1            |
| DA2           | SA22            | Drive Address bit 2            |
| DDACK#        | SA23            | Drive DMA Acknowledge          |
| DRD#          | Dedicated       | Drive Read Control             |
| DWR#          | Dedicated       | Drive Write Control            |
| DDRQ          | NOWS#           | Drive DMA Request              |

### Table 4-1IDE Control Signals

Note that NOWS# must be sacrificed to obtain a dedicated DDRQ input for bus mastering IDE drives. However, the SA[23:20] and SA[17:16] lines are time-multiplexed with the IDE control signals so no functionality is lost.

### 4.5.2 Buffered Dual IDE Cable Support

Two IDE cables can be supported through a buffering scheme. Once again, the upper address lines of the SA bus are used to provide control signals to the drive; these are qualified by dedicated DBE0# and DBE1# signals from the 82C825 chip. Table 4-2 shows the correspondence of the control lines to the SA lines. Note that most of the shared signals are the same as in direct support mode, except that DRD# and DWR# come from the SA lines (the 82C825 DRD# and DWR# pins from direct support mode become DBE0# and DBE1# in buffered two-cable mode).

| IDE<br>Signal | ISA Pin<br>Name | Description                    |
|---------------|-----------------|--------------------------------|
| DCS1#         | SA16            | Drive Chip Select 1 (1x0-1x7h) |
| DCS3#         | SA17            | Drive Chip Select 3 (3x0-3x7h) |
| DRD#          | SA18            | Drive Read Control             |
| DWR#          | SA19            | Drive Write Control            |
| DA0           | SA20            | Drive Address bit 0            |
| DA1           | SA21            | Drive Address bit 1            |
| DA2           | SA22            | Drive Address bit 2            |
| DDACK#        | SA23            | Drive DMA Acknowledge          |
| DDRQ0         | NOWS#           | Drive DMA Request - Cable 0    |
| DDRQ1         | DRQ7            | Drive DMA Request - Cable 1    |
| DBE0#         | Dedicated       | Drive Buffer Enable - Cable 0  |
| DBE1#         | Dedicated       | Drive Buffer Enable - Cable 1  |

Table 4-2 IDE Control Signals

Note that NOWS# and DRQ7 must be sacrificed to obtain dedicated DDRQ inputs for bus mastering IDE drives on both cables.



### 4.6 PCI Interface

The PCI interface is fully compliant with revision 2.1 of the PCI specification.

- Full concurrency is supported on PCI bus and ISA bus operations, allowing the two to remain effectively isolated when possible.
- Sustained -1-1-1 burst transfers are practical because of the on-chip FIFO.
- The CLKRUN# pin and protocol are fully supported to save power when possible.
- The 82C825 chip requires the use of a request/grant pair, so it provides extra request/grant pairs to compensate when in the Extended mode. Two extra PCI masters are supported by encoding the seven DACK# pins onto three pins, decoded through an external 74138 chip.

### 4.7 ISA Decoding Feature

The 82C825 chip always uses ISA positive decoding. The 82C825 logic positively decodes the remapped cycles and forwards them to its ISA bus. In this way, the remote ISA bus will see all the cycles that it would in a typical desktop system.

Because ISA does not provide any dedicated acknowledgment signal to indicate that a cycle was claimed by a local device, the 82C825 logic uses a special protocol to determine whether or not to claim the cycle from PCI. This is an OPTiexclusive feature described below.

### 4.7.1 ISA Write Cycle

The 82C825 logic waits to determine whether the peripheral device has responded by asserting M16#, IO16#, or NOWS#, or by deasserting IOCHRDY. Any of these signalling events indicates that an ISA device is responding to the cycle and that the 82C825 logic can claim the cycle without waiting for its completion. Note that because of M16#/IO16#, 16-bit writes can **always** be positively decoded.

If for an 8-bit write no device positively decodes the cycle, the 82C825 generates target abort of the write cycle on the PCI side even though it completes the cycle on the ISA side. The 82C824 Docking Controller retries ISA-directed cycles on its primary PCI bus; if the 82C825 generates target abort, the 82C824 logic ignores the retry when the host tries again. In this way, the write cycle will automatically go to the local ISA bus of the OPTi host controller (the Viper-N+ or FireStar chipsets). So in the worst case, the 8-bit write will occur on both buses (but no harm is done).

### 4.7.2 ISA Read Cycle

The 82C825 logic waits to determine whether the peripheral device has responded by asserting M16#, IO16#, or NOWS#, or by deasserting IOCHRDY. Any of these signalling events indicates that an ISA device is responding to the cycle and the 82C825 logic can claim the cycle without waiting for its completion. Note that because of M16#/IO16#, 16-bit reads can always be positively decoded.

If for an 8-bit read no prior event has conclusively determined that an ISA device is claiming the cycle, the 82C825 waits for read data to be returned. If the data on SD[7:0] is anything other than 0FFh, the 82C825 chip claims the cycle. If the data is 0FFh, the 82C825 PCI interface aborts the cycle by generating target abort on its PCI bus. The host controller will then run the cycle on its local ISA bus (as described above). If the 0FFh value was indeed valid data, the host will get the same value from its local ISA bus (since the ISA data bus is always pulled up). Therefore, even data reads where 0FFh is the valid response will be handled properly.

This comprehensive handling of ISA by the 82C825 design ensures full compatibility for all devices on the docking station ISA bus.

### 4.7.3 Plug and Play Support

The 82C825 chip offers the following features to meet plug and play requirements, allowing Windows '95 and other operating systems to resolve system resource conflicts.

- Each IRQ line can be steered to any ISA IRQ.
- Each DRQ/DACK# pair can be steered to any ISA DMA channel.
- Using an optional external latch, each ISA slot can have a dedicated RSTDRV line. All slot devices are disabled at reset time and can be individually enabled and mapped into the available system resources.
- In Extended mode, each of three ISA slots can have a separate AEN line. This feature allows the I/O space in each card to be mapped separately.

IRQ and DMA steering is straightforward and is handled through the PCI configuration registers. The dedicated RST-DRV and dedicated AEN features are described below.



### 4.7.4 Individual RSTDRV Control

The 82C825 chip offers the dual-purpose signal RSTDRV/ PPWRL. At chip initialization, the pin acts as PPWRL, and connects to the latch enable input of an external '373 latch. The inputs to this device are any of SA[15:0]; two '373 latches can be used if needed for spare control lines up to a total of 16. The 82C825 logic drives the SA lines to a predetermined setting at reset, so the latch retains this value when PPWRL pulses. Once the 82C825 programming begins, software must reprogram the RSTDRV signal to act solely as PPWRL. It cannot be used for both at the same time, since every PPWRL toggle would reset the ISA bus. PCICFG 52h[7] is used to enable the PPWRL function. Refer to Table 4-3.

| Table 4-3 | PPWRI | Function  | <b>Enable Bit</b> |
|-----------|-------|-----------|-------------------|
|           |       | i unction |                   |

| 7                                                                                                    | 6                                                                                                       | 5                                                                                                                     | 4                                                                               | 3                                                                                               | 2                                                                                        | 1                                            | 0                                                                                                   |  |
|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| PCICFG 52h                                                                                           | CICFG 52h Feature Control Register Default = 20h                                                        |                                                                                                                       |                                                                                 |                                                                                                 |                                                                                          |                                              |                                                                                                     |  |
| PPWRL<br>function on<br>RSTDRV:<br>0 = Disable (use<br>pin only as<br>RSTDRV)<br>1 = Enable<br>PPWRL | Individual AEN<br>interface:<br>0 = Disable<br>1 = Enable<br>(DACK-<br>MUX strap<br>option<br>required) | IDE controller<br>interface:<br>0 = Disable<br>(PCIIDE<br>function will<br>not<br>respond)<br>1 = Enable<br>(Default) | IDE control pin<br>function select:<br>0 = DRD#,<br>DWR#<br>1 = DBE0#,<br>DBE1# | CHCK# pin<br>active halts ISA<br>bus:<br>0 = No (normal<br>CHCK#)<br>1 = Yes (HDI#<br>function) | Flash<br>EEPROM<br>writes:<br>0 = Disable<br>(SMWR# is<br>blocked<br>also)<br>1 = Enable | RQ8# active<br>level:<br>0 = Low<br>1 = High | DMA register<br>access:<br>0 = ISA map-<br>ping<br>1 = Distributed<br>DMA map-<br>ping<br>(Default) |  |

If PPWRL is enabled, the RSTDRV1-4 signals are derived from the SA bus in conjunction with the PPWRL-controlled latch. RSTDRV is generated separately for each slot so that the card can be kept in reset until it can be incorporated properly into the system resource map. ISA cards that conflict with other resources can be kept permanently disabled. Figure 4-1 illustrates the external logic required to provide individual ISA slot reset control. PPWR5-8 (or any other PPWR signals desired) are available on the unused half of the latch. They can be used to control external devices as needed.

| Signal   | ISA<br>Control | Derived<br>From | Description                      |
|----------|----------------|-----------------|----------------------------------|
| PPWR0    |                | SA0             | Reserved                         |
| PPWR1    | RSTDRV1        | SA1             | Generate RSTDRV to<br>ISA Slot 1 |
| PPWR2    | RSTDRV2        | SA2             | Generate RSTDRV to<br>ISA Slot 2 |
| PPWR3    | RSTDRV3        | SA3             | Generate RSTDRV to<br>ISA Slot 3 |
| PPWR4    | RSTDRV4        | SA4             | Generate RSTDRV to<br>ISA Slot 4 |
| PPWR5-15 |                | SA5-15          | User-definable controls          |

#### Table 4-4 RSTDRV Control

The same PPWRL latch that provides ISA reset lines also can provide general purpose control lines if needed. SA0-15 are latchable with PPWRL to provide power control pins PPWR0-15. Each line is individually controllable through software.

### Figure 4-1 External Connections for Individual Slot Reset Control





### 4.7.5 Individual AEN Control

AEN signals can be provided separately for each of three slots in Extended mode. AEN1, 2, and 3 stay high to block ISA cards from responding to I/O cycles. PCICFG 5Ch-5Dh allow the pins to be programmed individually to respond to either all ISA addresses or only to those in certain address ranges (see Table 4-5). Seven decode ranges are provided to meet the requirements of PC96. The separate AEN signals are made available as follows:

- AEN1 comes from the original AEN pin.
- AEN2 and AEN3 are alternative signals to PCI signals REQ1# and GNT1#. If AEN2 and AEN3 are used, only one extra PCI request/grant pair, REQ0#/GNT0#, is available.
- Any additional slots use undecoded AEN, which is available from the decoder used to provide the DACK# lines.

Refer to Figure 4-2 for information on the DACK# decoder.

| 7                                                                                                    | 6                                                                                                                                                                                                              | 5                                                                                                                     | 4                                                                               | 3                                                                                                       | 2                                                                                                                                                                                                              | 1                                            | 0                                                                                                   |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------|
| PCICFG 52h                                                                                           | G 52h Feature Control Register Default = 201                                                                                                                                                                   |                                                                                                                       |                                                                                 |                                                                                                         |                                                                                                                                                                                                                |                                              |                                                                                                     |
| PPWRL<br>function on<br>RSTDRV:<br>0 = Disable (use<br>pin only as<br>RSTDRV)<br>1 = Enable<br>PPWRL | Individual AEN<br>interface:<br>0 = Disable<br>1 = Enable<br>(DACK-<br>MUX strap<br>option<br>required)                                                                                                        | IDE controller<br>interface:<br>0 = Disable<br>(PCIIDE<br>function will<br>not<br>respond)<br>1 = Enable<br>(Default) | IDE control pin<br>function select:<br>0 = DRD#,<br>DWR#<br>1 = DBE0#,<br>DBE1# | CHCK# pin<br>active halts ISA<br>bus:<br>0 = No (normal<br>CHCK#)<br>1 = Yes (HDI#<br>function)         | Flash<br>EEPROM<br>writes:<br>0 = Disable<br>(SMWR# is<br>blocked<br>also)<br>1 = Enable                                                                                                                       | RQ8# active<br>level:<br>0 = Low<br>1 = High | DMA register<br>access:<br>0 = ISA map-<br>ping<br>1 = Distributed<br>DMA map-<br>ping<br>(Default) |
| PCICFG 5Ch                                                                                           | PCICFG 5Ch ISA Slot Control Register 1 Default = 00h                                                                                                                                                           |                                                                                                                       |                                                                                 |                                                                                                         |                                                                                                                                                                                                                | Default = 00h                                |                                                                                                     |
| AEN2 high for<br>x000-x3F8h:<br>0 = No<br>1 = Yes                                                    | AEN2 enabled (low) for I/O range:<br>000 = 0000-FFFFh (normal AEN)<br>001 = 1000-1FFFh<br>010 = 2000-2FFFh<br>011 = 3000-3FFFh<br>100 = 4000-4FFFh<br>101 = 5000-5FFFh<br>110 = 6000-6FFFh<br>111 = 7000-7FFFh |                                                                                                                       |                                                                                 | AEN1 high for<br>x000-x3F8h:<br>0 = No<br>1 = Yes                                                       | AEN1 enabled (low) for I/O range:<br>000 = 0000-FFFFh (normal AEN)<br>001 = 1000-1FFFh<br>010 = 2000-2FFFh<br>011 = 3000-3FFFh<br>100 = 4000-4FFFh<br>101 = 5000-5FFFh<br>110 = 6000-6FFFh<br>111 = 7000-7FFFh |                                              | O range∶<br>I AEN)                                                                                  |
| PCICFG 5Dh                                                                                           | PCICFG 5Dh ISA Slot Control Register 2 Default = 00h                                                                                                                                                           |                                                                                                                       |                                                                                 |                                                                                                         |                                                                                                                                                                                                                |                                              |                                                                                                     |
| Reserved                                                                                             |                                                                                                                                                                                                                |                                                                                                                       | AEN3 high for<br>x000-x3F8h:<br>0 = No<br>1 = Yes                               | AEN3 e1<br>000 = 00<br>001 = 10<br>010 = 20<br>011 = 30<br>100 = 40<br>101 = 50<br>110 = 60<br>111 = 70 | nabled (low) for 1//<br>00-FFFFh (norma<br>00-1FFFh<br>00-2FFFh<br>00-3FFFh<br>00-4FFFh<br>00-5FFFh<br>00-6FFFh<br>00-7FFFh                                                                                    | O range:<br>I AEN)                           |                                                                                                     |

### Table 4-5 AEN Control Registers

### 4.7.6 Host Chipset Support

The 82C824/82C825 configuration can be supported by either the Viper-N+ Chipset or by the FireStar Single-Chip Solution. The only difference is in cycle decode time: Viper-N+ requires all local ISA cycles to pass through the docking

station ISA bus first, while FireStar can positively decode cycles to known devices on its local ISA bus and effectively bypass the docking station.



### 4.8 ROM Interface

The 82C825 chip supports an external 256K (32Kx8) ROM that can be accessed through the ROMCS# pin. The external ROM is an optional part of the system. Providing a ROM makes it much simpler to initialize the docking station.

- Standard PCI configuration software can map the ROM into system memory space as a standard Option ROM, just as it might do for a video card Option ROM. Doing so allows the Option ROM code to configure the 82C825-specific registers, as well as docking station operations in general.
- Flash EEPROM can be used instead of a ROM. Special setup programs can then reprogram the flash EEPROM if

the configuration needs change. The PPWR0 pin is assigned to controlling the programming voltage VPP to a flash EEPROM.

• Also mapped into the ROM are many PCI registers such as Subsystem Vendor ID and the CardBus CIS header. Host configuration software can depend on the values read from these registers to identify and properly configure the docking station.

The ROM interface feature is an option that is strap-selected at reset time. Table 4-6 indicates the mapping of the ROM into the PCI configuration space when the ROMCS# option has been strap-selected.

| Address Range                                       | Register Name                  | Bytes Used For:                                               | Mapped to the ROM on SA[17:0] at Address: |
|-----------------------------------------------------|--------------------------------|---------------------------------------------------------------|-------------------------------------------|
| PCICFG 2Ch-2Dh                                      | Function 0 Subsystem Vendor ID | Vendor-specific identification for                            | F000:402C-402Dh                           |
| PCICFG 2Eh-2Fh                                      | Function 0 Subsystem ID        | Function 0 (PCI-ISA bridge)                                   | F000:402E-402Fh                           |
| PCICFG 60h-FFh                                      | CIS Header                     | Pointed at by CIS Pointer Regis-<br>ter (PCICFG 28h)          | F000:4060-40FFh                           |
| PCIIDE 2Ch-2Dh                                      | Function 1 Subsystem Vendor ID | Vendor-specific identification for                            | F000:412C-412Dh                           |
| PCIIDE 2Eh-2Fh                                      | Function 1 Subsystem ID        | Function 1 (IDE controller)                                   | F000:412E-412Fh                           |
| Expansion ROM<br>Base Register<br>Address + 0-7FFFh | PCI Expansion ROM              | Option ROM space - code can be executed to set up 82C825 chip | F000:0-7FFFh                              |

### Table 4-6 ROM Mapping

Note from the table that the SA bus address used to access the ROM is in the F0000-F7FFFh range. Since no ISA option ROMs should occupy this space, ROM access will be exclusive.

The mapping to the 0-7FFFh addressing range of ROM space is very straightforward.

- 0-7FFFh: This space is accessible through system memory space at the register base selected by the Expansion ROM Base Address Register (PCICFG 30h or PCIIDE 30h).
- 4000-412Fh: This space is read-only through PCI configuration space, and only part of it is used. The PCICFG and PCIIDE addresses shown in the table map directly into this space: bits AD[8:2] from the PCI configuration cycle are mapped to SA[8:2] on the ISA bus. Note that 16-bit and 32-bit configuration read cycles are supported, and are broken down automatically into 8-bit reads from the ROM.

This space is also accessible through system memory space at the address base selected by the Expansion ROM Base Address Register (PCICFG 30h or PCIIDE 30h). The two spaces overlap, so Expansion ROM firmware must be careful to jump around the locations accessible in PCICFG space.

• If VPP is supplied to the ROM, it can be written as well as read in system memory space. Note that only byte writes are supported when programming the flash EEPROM; PCI writes cannot be 16-bit or 32-bit.



### 4.9 Extended Mode Interface

The 82C825 chip provides two operating modes:

- 1. A full-featured PCI-to-ISA bridge mode requiring no TTL.
- 2. An Extended mode that provides two extra features. A strap option on DCS1# enables Extended mode.

Additional PCI Bus Masters - The 82C825 chip requires a PCI master REQ#/GNT# pair from the host system or docking bus chip. To compensate, Extended mode provides up to two additional REQ#/GNT# pairs for PCI devices.

Individual AEN Signals to Each Slot - Instead of providing two extra REQ#/GNT# pairs, just one pair can be provided. In this case, the original AEN line along with the two spare pins become AEN1, AEN2, and AEN3. PCICFG 52h[6] is used to enable this feature, which is described in Section 4.7.4, "Individual RSTDRV Control".

Figure 4-2 illustrates the external TTL required to recover the DACK# lines when Extended mode is selected.

### 4.9.1 Programmable Features

Τ

The following features can be enabled independently of Extended mode.

**Second Bus Master IDE Interface** - DBE1# and DDRQ1 become available when programmed. In this way, the 82C825 chip can support four separate IDE drives can be supported on two IDE cables.

| Table 4-7 | HDI# Pin | Programmable | Features |
|-----------|----------|--------------|----------|
|-----------|----------|--------------|----------|

~

**Hot Drive Insertion** - The HDI# pin allows a hard disk drive to be connected to the system while the system is running. Assertion of the HDI# pin immediately stops all activity on the ISA bus to allow safe connection of a removable hard disk drive. HDI# also generates an interrupt or an SMI on the host side. The host must clear the HDI# event before the ISA bus can be used again.

The HDI# pin defaults to the CHCK# pin function on ISA, and therefore generates NMI when asserted. PCICFG 52h[3] allows the pin to also stop the ISA bus, which is what selects the HDI# feature. PCICFG 4Dh[7:4] allows the interrupt generated to be changed from NMI to some other convenient interrupt.

### Figure 4-2 Recovery of DMA Lines in Extended Mode



| 1                                                                                                    | 6                                                                                                       | 5                                                                                                                     | 4                                                                               | 3                                                                                               | 2                                                                                        | 1                                                           | U                                                                                                   |
|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| PCICFG 52h                                                                                           |                                                                                                         |                                                                                                                       | Default = 20h                                                                   |                                                                                                 |                                                                                          |                                                             |                                                                                                     |
| PPWRL<br>function on<br>RSTDRV:<br>0 = Disable (use<br>pin only as<br>RSTDRV)<br>1 = Enable<br>PPWRL | Individual AEN<br>interface:<br>0 = Disable<br>1 = Enable<br>(DACK-<br>MUX strap<br>option<br>required) | IDE controller<br>interface:<br>0 = Disable<br>(PCIIDE<br>function will<br>not<br>respond)<br>1 = Enable<br>(Default) | IDE control pin<br>function select:<br>0 = DRD#,<br>DWR#<br>1 = DBE0#,<br>DBE1# | CHCK# pin<br>active halts ISA<br>bus:<br>0 = No (normal<br>CHCK#)<br>1 = Yes (HDI#<br>function) | Flash<br>EEPROM<br>writes:<br>0 = Disable<br>(SMWR# is<br>blocked<br>also)<br>1 = Enable | RQ8# active<br>level:<br>0 = Low<br>1 = High                | DMA register<br>access:<br>0 = ISA map-<br>ping<br>1 = Distributed<br>DMA map-<br>ping<br>(Default) |
| PCICFG 4Dh                                                                                           |                                                                                                         |                                                                                                                       | IRQ Channel Se                                                                  | elector Register 6                                                                              | ;                                                                                        |                                                             | Default = DFh                                                                                       |
|                                                                                                      | HDI pin (De                                                                                             | fault = NMI):                                                                                                         |                                                                                 |                                                                                                 | IRQ15 pin (De                                                                            | fault = IRQ15):                                             |                                                                                                     |
| 0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3                                             | 0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7                                                | 1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                           | 1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15                      | 0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3                                        | 0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7                                 | 1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11 | 1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15                                          |

Τ



#### **Register Set** 5.0

The 82C825 register set comprises two register groups:

- Function 0 is the PCI-to-ISA Bridge function.
- Function 1 is the bus-mastering IDE function. •

These functions are described in the sections below.

#### 5.1 Function 0: PCI-to-ISA Bridge **Configuration Registers**

The 82C825 chip has a main set of PCI-to-ISA Bridge configuration registers that are accessed as PCI Function 0. These configuration registers are broken up into two groups:

- · 82C825 Base Register Group: PCICFG 00h-3Fh
  - This register group is the standard group required for PCI peripheral device identification and configuration for the OPTi PCI-to-ISA bridge
- 82C825-Specific Register Group: PCICFG 40h-FFh
  - This register group defines many special functions that require enabling and monitoring through a dedicated register set.

The bit formats for the Base Registers are given in Table 5-1 and Table 5-2 gives the bit formats or the Specific Registers.

Note: In the tables that follow, all bits are R/W and their default value is zero, unless otherwise specified. R/W = Read/Write, RO = Read-only, and WO = Write-only

| Table 5-1                                                    | 82C825 Base                                       | <b>Register Gro</b>                                              | up: PCICFG 0                                                 | 0h-3Fh                                            |                                                               |                                                            |                                                         |  |  |  |  |  |
|--------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|
| 7                                                            | 6                                                 | 5                                                                | 4                                                            | 3                                                 | 2                                                             | 1                                                          | 0                                                       |  |  |  |  |  |
| PCICFG 00h                                                   |                                                   | Ven                                                              | dor Identification                                           | Register (RO) -                                   | Byte 0                                                        |                                                            | Default = 45h                                           |  |  |  |  |  |
| PCICFG 01h                                                   |                                                   | Vendor Identification Register (RO) Byte 1         Default = 10h |                                                              |                                                   |                                                               |                                                            |                                                         |  |  |  |  |  |
| PCICFG 02h                                                   |                                                   |                                                                  | Device ID (                                                  | (RO) - Byte 0                                     |                                                               |                                                            | Default = 25h                                           |  |  |  |  |  |
| PCICFG 03h                                                   |                                                   |                                                                  | Device ID (                                                  | RO) - Byte 1                                      |                                                               |                                                            | Default = C8h                                           |  |  |  |  |  |
| PCICFG 04h                                                   |                                                   | PCI Command Register - Byte 0 Default = 00h                      |                                                              |                                                   |                                                               |                                                            |                                                         |  |  |  |  |  |
| Address/data<br>stepping:<br>0 = Disable<br>(always)         | PERR#<br>generation:<br>0 = Disable<br>1 = Enable | VGA palette<br>snoop:<br>0 = Disable<br>1 = Enable               | Mem write and<br>Invalidate (RO):<br>0 = Disable<br>(always) | Special Cycle<br>(RO):<br>0 = Disable<br>(always) | Bus master by<br>slot interfaces:<br>0= Disable<br>1 = Enable | Respond to<br>PCI memory<br>accesses:<br>0 = No<br>1 = Yes | Respond to<br>PCI I/O<br>accesses:<br>0 = No<br>1 = Yes |  |  |  |  |  |
| PCICFG 05h                                                   |                                                   |                                                                  | PCI Command                                                  | Register - Byte 1                                 | I                                                             |                                                            | Default = 00h                                           |  |  |  |  |  |
|                                                              |                                                   | Reserved: Wri                                                    | te bits as read.                                             |                                                   |                                                               | Fast back-to-<br>back (RO):<br>0 = Disable<br>(always)     | SERR#<br>generation:<br>0 = Disable<br>1 = Enable       |  |  |  |  |  |
| PCICFG 06h                                                   |                                                   |                                                                  | PCI Status R                                                 | egister - Byte 0                                  |                                                               |                                                            | Default = 00h                                           |  |  |  |  |  |
| Fast back-to-<br>back capability<br>(RO):<br>0 = No (always) |                                                   |                                                                  |                                                              | Reserved (RO)                                     |                                                               |                                                            |                                                         |  |  |  |  |  |
| PCICFG 07h                                                   |                                                   |                                                                  | PCI Status Re                                                | egister - Byte 1                                  |                                                               |                                                            | Default = 02h                                           |  |  |  |  |  |
| Parity<br>error:                                             | System<br>error:                                  | Received<br>master abort:                                        | Received<br>target abort:                                    | Signalled<br>target abort:                        | DEVSEL#<br>00 = Fas                                           | timing (RO):                                               | PERR# active<br>as master:                              |  |  |  |  |  |
| 0 = No<br>1 = Yes                                            | 0 = No<br>1 = Yes                                 | 0 = No<br>1 = Yes                                                | 0 = No<br>1 = Yes                                            | 0 = No<br>1 = Yes                                 | 01 = Me<br>10 = Slo                                           | dium (always)<br>w                                         | 0 = No<br>1 = Yes                                       |  |  |  |  |  |
| Write 1 to clear                                             | Write 1 to clear                                  | Write 1 to clear                                                 | Write 1 to clear                                             | Write 1 to clear                                  | 11 = Res                                                      | served                                                     | Write 1 to clear                                        |  |  |  |  |  |



|                                                                                                    | 020025 Dase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | negister art                                                                            | up. Polora (                                        | on-sen (con                                    | )                    |                     |                                          |  |  |  |
|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------|----------------------|---------------------|------------------------------------------|--|--|--|
| 7                                                                                                  | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5                                                                                       | 4                                                   | 3                                              | 2                    | 1                   | 0                                        |  |  |  |
| PCICFG 08h                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                         | Revision ID                                         | Register (RO)                                  |                      |                     | Default = 00h                            |  |  |  |
| PCICFG 09h                                                                                         | FG 09h     Programming Interface Class Code Register (RO)     Default = 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                         |                                                     |                                                |                      |                     |                                          |  |  |  |
| PCICFG 0Ah                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Subo                                                                                    | Class Code Reg                                      | i <b>ster (RO) - Byte</b><br>01h (PCI-to-ISA B | <b>0</b><br>ridge)   |                     | Default = 01h                            |  |  |  |
| PCICFG 0Bh                                                                                         | Class Code Register (RO) - Byte 1     Default =       Base Class Code bits: = 06h (Bridge Device)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                         |                                                     |                                                |                      |                     |                                          |  |  |  |
| PCICFG 0Ch                                                                                         | G 0Ch Cache Line Size Register Default = 00 Not implemented                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                         |                                                     |                                                |                      |                     |                                          |  |  |  |
| PCICFG 0Dh                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                         | Latency Ti                                          | mer Register                                   |                      |                     | Default = 20h                            |  |  |  |
| <ul> <li>This value<br/>Because t</li> <li>A zero val</li> <li>A non zero<br/>CLKs, the</li> </ul> | <ul> <li>Latency Timer:</li> <li>This value indicates the time-out on the primary while the 82C825 attempts to determine whether the secondary will claim the cycle. Because the secondary bus is ISA and does not attempt retries, this register has meaning only for ISA masters.</li> <li>A zero value indicates that the master can hold the primary PCI bus indefinitely.</li> <li>A non zero value indicates that the master will be preempted after the programmed number of PCI clocks. Once preempted for 10 PCI-CLKs, the 82C825 will once again make a bus request using REQ# if the ISA master is still attempting a transfer.</li> </ul> |                                                                                         |                                                     |                                                |                      |                     |                                          |  |  |  |
| PCICFG 0Eh                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                         | Header Ty                                           | /pe Register                                   |                      |                     | Default = 80h                            |  |  |  |
| Multi-function<br>device (RO):<br>0 = Yes<br>(always)                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                         | Layout type f                                       | for 10-3Fh bytes b                             | its [6:0] = 00h      |                     |                                          |  |  |  |
| PCICFG 0Fh                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                         | BIST I<br>Not impl                                  | Register<br>emented                            |                      |                     | Default = 00h                            |  |  |  |
| PCICFG 10h                                                                                         | IS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A Device Memor                                                                          | y Base Address (                                    | ) Register - Byte                              | 0: Address Bits [    | 7:0]                | Default = 00h                            |  |  |  |
| ISA                                                                                                | Device Memory B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ase Address Bits                                                                        | [7:4]                                               | Prefetchable:<br>0 = No (always)               | Ty<br>00 = Map anywh | pe:<br>ere (always) | Address space:<br>0 = Memory<br>(always) |  |  |  |
| PCICFG 11h                                                                                         | ISA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | A Device Memory                                                                         | y Base Address 0                                    | Register - Byte                                | 1: Address Bits [    | 15:8]               | Default = 00h                            |  |  |  |
| PCICFG 12h                                                                                         | ISA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Device Memory                                                                           | Base Address 0                                      | Register - Byte 2                              | : Address Bits [2    | 3:16]               | Default = 00h                            |  |  |  |
| PCICFG 13h<br>ISA Device M<br>- Selects the<br>- The value                                         | PCICFG 13h       ISA Device Memory Base Address 0 Register - Byte 3: Address Bits [31:24]       Default = 00h         ISA Device Memory Base Address 0 bits [31:24] (downstream memory):       -       Selects the base system address that will be mapped to address 00 0000h on the ISA slots.       -         -       The value, always a multiple of 16MB, is subtracted from the PCI address.       -       -                                                                                                                                                                                                                                    |                                                                                         |                                                     |                                                |                      |                     |                                          |  |  |  |
| PCICFG 14h                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ISA Device I/O E                                                                        | Base Address 1 R                                    | egister - Byte 0:                              | Address Bits [7:0    | )]                  | Default = 00h                            |  |  |  |
| ISA Device I/<br>- Register b<br>mapped to<br>- For ISA m<br>address w                             | O Base Address B<br>bits [31:4] select the<br>b address 00 0000l<br>asters, this value v<br>then the address is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | its:<br>base system ad<br>h on the ISA slots<br>vill be added to th<br>presented on the | dress that will be<br>e ISA-generated<br>e PCI bus. | Prefetchable:<br>0 = No (always)               | Ty<br>00 = Map anywh | pe:<br>ere (always) | Address space:<br>1 = I/O (always)       |  |  |  |
| PCICFG 15h                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ISA Device I/O B                                                                        | ase Address 1 R                                     | egister - Byte 1: /                            | Address Bits [15:    | 8]                  | Default = 00h                            |  |  |  |





## Preliminary 82C825

| Table 5-1                                              | 820825 Base                                                                                                                                                                                                                                                        | Register Gro                                                     | up: PCICFG (                                           | Jun-3Fn (con                             | .)                                 |                    |                        |  |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------|------------------------------------|--------------------|------------------------|--|
| 7                                                      | 6                                                                                                                                                                                                                                                                  | 5                                                                | 4                                                      | 3                                        | 2                                  | 1                  | 0                      |  |
| PCICFG 16h                                             | I                                                                                                                                                                                                                                                                  | SA Device I/O Ba                                                 | se Address 1 Re                                        | egister - Byte 2: A                      | ddress Bits [23:1                  | 16]                | Default = 00h          |  |
| PCICFG 17h                                             | I                                                                                                                                                                                                                                                                  | SA Device I/O Ba                                                 | se Address 1 Re                                        | egister - Byte 3: A                      | ddress Bits [31:2                  | 24]                | Default = 00h          |  |
|                                                        |                                                                                                                                                                                                                                                                    |                                                                  |                                                        |                                          |                                    |                    |                        |  |
| PCICFG 18h                                             | ISA M                                                                                                                                                                                                                                                              | aster Device Mer                                                 | nory Base Addre                                        | ess 2 Register - B                       | yte 0: Address B                   | its [7:0]          | Default = 00h          |  |
| ISA Master Devi                                        | ce Memory Base /                                                                                                                                                                                                                                                   | Address Bits [7:4]:                                              |                                                        | Prefetchable:                            | Ту                                 | pe:                | Address space:         |  |
| - Reserved                                             |                                                                                                                                                                                                                                                                    |                                                                  |                                                        | 0 = No (always)                          | 00 = Map anywh                     | ere (always)       | 0 = Memory<br>(always) |  |
| PCICFG 19h                                             | ISA Ma                                                                                                                                                                                                                                                             | aster Device Men                                                 | nory Base Addre                                        | ss 2 Register - By                       | yte 1: Address Bi                  | ts [15:8]          | Default = 00h          |  |
|                                                        |                                                                                                                                                                                                                                                                    | ISA Master De                                                    | evice Memory Bas                                       | se Address Bits [1                       | 5:8]: Reserved                     |                    |                        |  |
| PCICFG 1Ah                                             | ISA Ma                                                                                                                                                                                                                                                             | ster Device Mem<br>ISA Master De                                 | ory Base Addres                                        | ss 2 Register - By<br>e Address Bits [23 | te 2: Address Bit<br>16]: Reserved | is [23:16]         | Default = 00h          |  |
| PCICFG 1Bh                                             | ISA Ma                                                                                                                                                                                                                                                             | ster Device Mem                                                  | ory Base Addres                                        | s 2 Register - By                        | te 3: Address Bit                  | s [31:24]          | Default = 00h          |  |
| ISA Master D                                           | evice Memory Bas                                                                                                                                                                                                                                                   | se Address 2 bits [                                              | 31:24] (upstream                                       | memory):                                 |                                    |                    |                        |  |
| - SelectS th<br>The value                              | e address base th<br>is always a multip                                                                                                                                                                                                                            | at will be added to<br>le of 16MB.                               | addresses gener                                        | ated by ISA maste                        | ers when the addre                 | ess is presented o | on the PCI bus.        |  |
| PCICFG 1Ch-27                                          | 'n                                                                                                                                                                                                                                                                 |                                                                  | Base Addres                                            | s Registers 3-5                          |                                    |                    | Default = 00h          |  |
|                                                        |                                                                                                                                                                                                                                                                    |                                                                  | Not imp                                                | lemented                                 |                                    |                    |                        |  |
| PCICEG 28h                                             |                                                                                                                                                                                                                                                                    | C                                                                | S Pointer Begist                                       | er - Byte 0: Bits [                      | 7.01                               |                    | Default - xxh          |  |
| CIS Pointer F                                          | Rite:                                                                                                                                                                                                                                                              | 0.                                                               |                                                        |                                          | Address sna                        | ce indicator:      | Belluit = XXII         |  |
| - Bits [27:3]<br>configurat<br>space). Th<br>= 10000b) | : The ISA slot CIS<br>ion space starting<br>herefore, this point                                                                                                                                                                                                   | is found in the dev<br>at 80h (after the 8<br>er returns a value | vice-dependent<br>2C825-specific<br>of 80h (bits [7:3] | These bits are configuration             | always 000, indic<br>space.        | cating a CIS in de | vice-dependent         |  |
| PCICFG 29h                                             |                                                                                                                                                                                                                                                                    | CIS                                                              | S Pointer Registe                                      | er - Byte 1: Bits [1                     | 15:8]                              |                    | Default = 00h          |  |
| PCICFG 2Ah                                             |                                                                                                                                                                                                                                                                    | CIS                                                              | Pointer Registe                                        | er - Byte 2: Bits [2                     | 3:16]                              |                    | Default = 00h          |  |
| PCICFG 2Bh                                             |                                                                                                                                                                                                                                                                    | CIS                                                              | Pointer Registe                                        | er - Byte 3: Bits [3                     | 1:24]                              |                    | Default = xxh          |  |
|                                                        | ROM imag                                                                                                                                                                                                                                                           | e: Not used                                                      |                                                        |                                          | Alwa                               | ays O              |                        |  |
| PCICFG 2Ch<br>Subsystem V                              | endor Bits:                                                                                                                                                                                                                                                        | Subsyst                                                          | em Vendor Regis                                        | ster (RO) - Byte 0                       | : Bits [7:0]                       | the 82C825 chir    | Default = 00h          |  |
| from ROM                                               | address 402Ch a                                                                                                                                                                                                                                                    | nd returns this val                                              | ue as the vendor                                       | number.                                  |                                    | , 110 020020 011   |                        |  |
| PCICFG 2Dh                                             |                                                                                                                                                                                                                                                                    | Subsyste                                                         | em Vendor Regis                                        | ter (RO) - Byte 1:                       | Bits [15:8]                        |                    | Default = xxh          |  |
| PCICFG 2Eh<br>Subsystem II<br>- The chipse             | PCICFG 2Eh       Subsystem ID Register (RO) - Byte 0: Bits [7:0]       Default = 00h         Subsystem ID Bits:       -       The chinset normally responds to reads of this read-only register with 00h. But if PCICEG 30h[0] = 1, the 82C825 chin reads the data |                                                                  |                                                        |                                          |                                    |                    |                        |  |
| from ROM                                               | l address 402Eh a                                                                                                                                                                                                                                                  | nd returns this val                                              | ue as the identifie                                    | r.                                       |                                    |                    | <b></b>                |  |
| PCICFG 2Fh                                             |                                                                                                                                                                                                                                                                    | Subsy                                                            | stem ID Register                                       | ' (RO) - Byte 1: Bi                      | ts [15:8]                          |                    | Default = xxh          |  |





| Table 5-1                                                                  | 82C825 Base                                                                                                | Register Gro                                                                               | up: PCICFG 0                                                                         | 0h-3Fh (cont                                                              | i.)                                       |                                              |                                                     |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------|-----------------------------------------------------|
| 7                                                                          | 6                                                                                                          | 5                                                                                          | 4                                                                                    | 3                                                                         | 2                                         | 1                                            | 0                                                   |
| PCICFG 30h                                                                 |                                                                                                            | Expansion ROM                                                                              | Base Address R                                                                       | egister - Byte 0:                                                         | Address Bits [7:0                         | )]                                           | Default = xxh                                       |
| Expansion R<br>- Bits [31:15<br>- Bits [14:1]<br>- Setting bit<br>- ROMCS# | OM Address Bits:<br>5] indicate the addr<br>are read-only and<br>[0] = 1 allows ROI<br>is a strap-selected | ress at which the f<br>I return zero to ind<br>M to be read, as w<br>d option. If disabled | lash EEPROM cai<br>icate a 32KB ROM<br>rell as written whe<br>d, this register is re | n be written and re<br>1 space.<br>n enabled (PCICF<br>ead-only and retur | ead.<br>G 52h[2] = 1).<br>ns 0 when read. |                                              | ROM address<br>decode:<br>0 = Disable<br>1 = Enable |
| PCICFG 31h                                                                 |                                                                                                            | Expansion ROM                                                                              | Base Address R                                                                       | egister - Byte 1: A                                                       | Address Bits [15:                         | 8]                                           | Default = xxh                                       |
| PCICFG 32h                                                                 | I                                                                                                          | Expansion ROM B                                                                            | Base Address Re                                                                      | gister - Byte 2: A                                                        | ddress Bits [23:1                         | 6]                                           | Default = xxh                                       |
| PCICFG 33h                                                                 |                                                                                                            | Expansion ROM I                                                                            | Base Address Re                                                                      | gister - Byte 3: A                                                        | ddress Bits [31:2                         | 24]                                          | Default = xxh                                       |
| PCICFG 34h-3B                                                              | ßh                                                                                                         |                                                                                            | Res                                                                                  | erved                                                                     |                                           |                                              | Default = xxh                                       |
| PCICFG 3Ch                                                                 |                                                                                                            |                                                                                            | Interrupt L<br>Not used - alw                                                        | <b>.ine Register</b><br>ays reads FFh.                                    |                                           |                                              | Default = 00h                                       |
| PCICFG 3Dh                                                                 |                                                                                                            |                                                                                            | Interrupt<br>Not used - alt                                                          | Pin Register<br>ways reads 0.                                             |                                           |                                              | Default = 00h                                       |
| PCICFG 3Eh<br>Specifies the<br>can last up t<br>width.                     | e maximum potent<br>ο 1.25μs (a 32-clo                                                                     | ial length of burst<br>ick burst at 25MHz                                                  | Minimum Gran<br>sequences, in uni<br>). Software can us                              | nt Register (RO)<br>ts of 250ns. The 8<br>se this information             | 2C825 returns a v<br>to enable the mos    | alue of 05h, indica<br>st efficient use of 8 | Default = 00h<br>ating that bursts<br>32C825 band-  |
| PCICFG 3Fh<br>Specifies the<br>value of 04h                                | e maximum latency                                                                                          | Ma<br>y, in units of 250ns<br>tencies of up to 1u                                          | ximum Latency I<br>s, acceptable to th                                               | <b>Register (RO) - B</b><br>e 82C825 logic af<br>This value primari       | yte 1<br>ter requesting the               | PCI bus. The 82C                             | <b>Default = 00h</b><br>825 returns a               |

sp ıy 사 ŀ aı ıу iei driveback requests.



| Table 5-2                 | 82C825-Spec                        | ific Register (          | Group: PCICF                                | G 40h-FFh                              |                                    |                          |                        |  |
|---------------------------|------------------------------------|--------------------------|---------------------------------------------|----------------------------------------|------------------------------------|--------------------------|------------------------|--|
| 7                         | 6                                  | 5                        | 4                                           | 3                                      | 2                                  | 1                        | 0                      |  |
| PCICFG 40h                |                                    | P                        | ower Control La                             | tch Register 1 (W                      | /0)                                |                          | Default = xxh          |  |
| Pin setting:<br>0 = Low   |                                    | Reserved                 |                                             | PWRx pin to set or clear PPWR0-PPWR15: |                                    |                          |                        |  |
| 1 = High                  |                                    |                          | default to high at r<br>5 default to low at | reset                                  |                                    |                          |                        |  |
| PCICFG 41h                |                                    |                          | Power Control<br>Rese                       | Latch Register 2<br>erved              | 2                                  |                          | Default = xxh          |  |
| PCICFG 42h                |                                    | F                        | Power Control La                            | tch Register 3 (F                      | RO)                                |                          | Default = xxh          |  |
| PPWR7 writes:             | PPWR6 value:                       | PPWR5 value:             | PPWR4 value:                                | PPWR3 value:                           | PPWR2 value:                       | PPWR1 value:             | PPWR0 value:           |  |
| 0 = Disable<br>1 = Enable | 0 = Low<br>1 = High                | 0 = Low<br>1 = High      | 0 = Low<br>1 = High                         | 0 = Low<br>1 = High                    | 0 = Low<br>1 = High                | 0 = Low<br>1 = High      | 0 = Low<br>1 = High    |  |
| PCICFG 43h                |                                    | F                        | Power Control La                            | tch Register 4 (F                      | RO)                                |                          | Default = xxh          |  |
| PPWR15 value:             | PPWR14 value:                      | PPWR13 value:            | PPWR12 value:                               | PPWR11 value:                          | PPWR10 value:                      | PPWR9 value:             | PPWR8 value:           |  |
| 0 = Low<br>1 = High       | 0 = Low<br>1 = High                | 0 = Low<br>1 = High      | 0 = Low<br>1 = High                         | 0 = Low<br>1 = High                    | 0 = Low<br>1 = High                | 0 = Low<br>1 = High      | 0 = Low<br>1 = High    |  |
| PCICFG 44h                |                                    |                          | DMA Channel S                               | elector Register                       | 1                                  |                          | Default = 98h          |  |
| Channel 1:                | [                                  | DRQ1/DACK1# pir          | ו:                                          | Channel 0:                             | [                                  | DRQ0/DACK0# pir          | ו:                     |  |
| 0 = Not claimed           | 000 = Channel 0                    | 100 =                    | Reserved                                    | 0 = Not claimed                        | 000 = Channel 0                    | (Default) 100 =          | Reserved               |  |
| 1 = On docking            | 001 = Channel 1<br>010 = Channel 2 | (Default) 101 = 110 =    | Channel 5<br>Channel 6                      | 1 = On docking                         | 001 = Channel 1<br>010 = Channel 2 | 101 =<br>110 =           | Channel 5<br>Channel 6 |  |
| 15A                       | 011 = Channel 3                    | 111 =                    | Channel 7                                   | 13A                                    | 011 = Channel 3                    | 111 =                    | Channel 7              |  |
| PCICFG 45h                |                                    |                          | DMA Channel S                               | elector Register                       | 2                                  |                          | Default = BAh          |  |
| Channel 3:                | C                                  | DRQ3/DACK3# pir          | ו:                                          | Channel 2:                             | [                                  | DRQ2/DACK2# pir          | ו:                     |  |
| 0 = Not claimed           | 000 = Channel 0                    | 100 =                    | Reserved                                    | 0 = Not claimed                        | 000 = Channel 0                    | 100 =                    | Reserved               |  |
| 1 = On docking            | 001 = Channel 1<br>010 = Channel 2 | 101 =                    | Channel 5<br>Channel 6                      | 1 = On docking                         | 001 = Channel 1<br>010 = Channel 2 | (Default) 110 =          | Channel 5<br>Channel 6 |  |
| 15A                       | 011 = Channel 3                    | (Default) 111 =          | Channel 7                                   | 154                                    | 011 = Channel 3                    | 111 =                    | Channel 7              |  |
| PCICFG 46h                |                                    |                          | DMA Channel S                               | elector Register                       | 3                                  |                          | Default = EDh          |  |
| Channel 6:                | C                                  | DRQ6/DACK6# pir          | ו:                                          | Channel 5:                             |                                    | DRQ5/DACK5# pir          | ו:                     |  |
| 0 = Not claimed           | 000 = Channel 0                    | 100 = Rese               | erved                                       | 0 = Not claimed                        | 000 = Channel 0                    | 100 = Rese               | erved                  |  |
| 1 = On docking            | 001 = Channel 1                    | 101 = Char<br>110 - Char | nel 5                                       | 1 = On docking                         | 001 = Channel 1                    | 101 = Char               | nel 5 (Default)        |  |
| ISA                       | 010 = Channel 2<br>011 = Channel 3 | 111 = Char               | nel 7                                       | ISA                                    | 010 = Channel 2<br>011 = Channel 3 | 111 = Char               | nnel 7                 |  |
| PCICFG 47h                |                                    |                          | DMA Channel S                               | elector Register                       | 4                                  |                          | Default = 0Fh          |  |
|                           | Rese                               | erved                    |                                             | Channel 7:                             |                                    | DRQ7/DACK7# pir          | ו:                     |  |
|                           |                                    |                          |                                             | 0 = Not claimed                        | 000 = Channel 0                    | 100 = Rese               | erved                  |  |
|                           |                                    |                          |                                             | 1 = On docking                         | 001 = Channel 1                    | 101 = Char               | nnel 5                 |  |
|                           |                                    |                          |                                             | ISA                                    | 010 = Channel 2<br>011 = Channel 3 | 110 = Char<br>111 = Char | nel 7 (Default)        |  |



| 7                                                                                                                                                                                                                           | 6                                                                                                                                                                                                                                                | 5                                                                                                                                                                                                                                | 4                                                                                                                                                                                                                          | 3                                                                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCICFG 48h                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                  | IRQ Channel Se                                                                                                                                                                                                             | elector Register 1                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                       | Default = 43h                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                             | IRQ4 pin (De                                                                                                                                                                                                                                     | efault = IRQ4):                                                                                                                                                                                                                  |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                  | IRQ3 pin (De                                                                                                                                                                                                                                                                                                                            | efault = IRQ3):                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                           |
| 0000 = IRQ0                                                                                                                                                                                                                 | 0100 = IRQ4                                                                                                                                                                                                                                      | 1000 = IRQ8#                                                                                                                                                                                                                     | 1100 = IRQ12                                                                                                                                                                                                               | 0000 = IRQ0                                                                                                                                                                                                                      | 0100 = IRQ4                                                                                                                                                                                                                                                                                                                             | 1000 = IRQ8#                                                                                                                                                                                                                                          | 1100 = IRQ12                                                                                                                                                                                                                              |
| 0001 = IRQ1<br>0010 = SMI#                                                                                                                                                                                                  | 0101 = IRQ5<br>0110 = IRQ6                                                                                                                                                                                                                       | 1001 = IRQ9<br>1010 = IRQ10                                                                                                                                                                                                      | 1101 = NMI<br>1110 = IBO14                                                                                                                                                                                                 | 0001 = IRQ1<br>0010 = SMI#                                                                                                                                                                                                       | 0101 = IRQ5<br>0110 = IRQ6                                                                                                                                                                                                                                                                                                              | 1001 = IRQ9<br>1010 = IRQ10                                                                                                                                                                                                                           | 1101 = NMI<br>1110 = IBO14                                                                                                                                                                                                                |
| 0011 = IRQ3                                                                                                                                                                                                                 | 0111 = IRQ7                                                                                                                                                                                                                                      | 1011 = IRQ11                                                                                                                                                                                                                     | 1111 = IRQ15                                                                                                                                                                                                               | 0011 = IRQ3                                                                                                                                                                                                                      | 0111 = IRQ7                                                                                                                                                                                                                                                                                                                             | 1011 = IRQ11                                                                                                                                                                                                                                          | 1111 = IRQ15                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                  | IPO Channel Selector Perinter 2                                                                                                                                                                                                  |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                             | IPO6 pip (D                                                                                                                                                                                                                                      | ofoult - IPO6):                                                                                                                                                                                                                  |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                  | Deladit = 0011                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                           |
| 0000 - 1800                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                  | 1000 = IRO8#                                                                                                                                                                                                                     | 1100 - IBO12                                                                                                                                                                                                               | 0000 - 1800                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                         | 1000 - IRO8#                                                                                                                                                                                                                                          | 1100 - IBO12                                                                                                                                                                                                                              |
| 0000 = IRQ0<br>0001 = IRQ1                                                                                                                                                                                                  | 0100 = IRQ4<br>0101 = IRQ5                                                                                                                                                                                                                       | 1000 = IRQ8#<br>1001 = IRQ9                                                                                                                                                                                                      | 1100 = IRQ12<br>1101 = NMI                                                                                                                                                                                                 | 0000 = IRQ0<br>0001 = IRQ1                                                                                                                                                                                                       | 0100 = IRQ4<br>0101 = IRQ5                                                                                                                                                                                                                                                                                                              | 1000 = IRQ8#<br>1001 = IRQ9                                                                                                                                                                                                                           | 1101 = NMI                                                                                                                                                                                                                                |
| 0010 = SMI#                                                                                                                                                                                                                 | 0110 = IRQ6                                                                                                                                                                                                                                      | 1010 = IRQ10                                                                                                                                                                                                                     | 1110 = IRQ14                                                                                                                                                                                                               | 0010 = SMI#                                                                                                                                                                                                                      | 0110 = IRQ6                                                                                                                                                                                                                                                                                                                             | 1010 = IRQ10                                                                                                                                                                                                                                          | 1110 = IRQ14                                                                                                                                                                                                                              |
| 0011 = IRQ3                                                                                                                                                                                                                 | 0111 = IRQ7                                                                                                                                                                                                                                      | 1011 = IRQ11                                                                                                                                                                                                                     | 1111 = IRQ15                                                                                                                                                                                                               | 0011 = IRQ3                                                                                                                                                                                                                      | 0111 = IRQ7                                                                                                                                                                                                                                                                                                                             | 1011 = IRQ11                                                                                                                                                                                                                                          | 1111 = IRQ15                                                                                                                                                                                                                              |
| PCICFG 4Ah                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                  | IRQ Channel Selector Register 3                                                                                                                                                                                                  |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                             | IRQ9 pin (De                                                                                                                                                                                                                                     | efault = IRQ9):                                                                                                                                                                                                                  |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                  | IRQ7 pin (De                                                                                                                                                                                                                                                                                                                            | efault = IRQ7):                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                           |
| 0000 = IRQ0                                                                                                                                                                                                                 | 0100 = IRQ4                                                                                                                                                                                                                                      | 1000 = IRQ8#                                                                                                                                                                                                                     | 1100 = IRQ12                                                                                                                                                                                                               | 0000 = IRQ0                                                                                                                                                                                                                      | 0100 = IRQ4                                                                                                                                                                                                                                                                                                                             | 1000 = IRQ8#                                                                                                                                                                                                                                          | 1100 = IRQ12                                                                                                                                                                                                                              |
| 0001 = IRQ1                                                                                                                                                                                                                 | 0101 = IRQ5                                                                                                                                                                                                                                      | 1001 = IRQ9                                                                                                                                                                                                                      | 1101 = NMI                                                                                                                                                                                                                 | 0001 = IRQ1                                                                                                                                                                                                                      | 0101 = IRQ5                                                                                                                                                                                                                                                                                                                             | 1001 = IRQ9                                                                                                                                                                                                                                           | 1101 = NMI                                                                                                                                                                                                                                |
| 0010 = SMI#                                                                                                                                                                                                                 | 0110 = IRQ6                                                                                                                                                                                                                                      | 1010 = IRQ10                                                                                                                                                                                                                     | 1110 = IRQ14                                                                                                                                                                                                               | 0010 = SMI#                                                                                                                                                                                                                      | 0110 = IRQ6                                                                                                                                                                                                                                                                                                                             | 1010 = IRQ10                                                                                                                                                                                                                                          | 1110 = IRQ14                                                                                                                                                                                                                              |
| 0011 = IRQ3                                                                                                                                                                                                                 | 0111 = IRQ7                                                                                                                                                                                                                                      | 1011 = IRQ11                                                                                                                                                                                                                     | 1111 = IRQ15                                                                                                                                                                                                               | 0011 = IRQ3                                                                                                                                                                                                                      | 0111 = IRQ7                                                                                                                                                                                                                                                                                                                             | 1011 = IRQ11                                                                                                                                                                                                                                          | 1111 = IRQ15                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                  | IRQ Channel Selector Register 4                                                                                                                                                                                                  |                                                                                                                                                                                                                            |                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                           |
| PCICFG 4Bh                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                  | IRQ Channel Se                                                                                                                                                                                                             | elector Register 4                                                                                                                                                                                                               | 4                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                       | Default = BAh                                                                                                                                                                                                                             |
| PCICFG 4Bh                                                                                                                                                                                                                  | IRQ11 pin (De                                                                                                                                                                                                                                    | efault = IRQ11):                                                                                                                                                                                                                 | IRQ Channel Se                                                                                                                                                                                                             | elector Register 4                                                                                                                                                                                                               | <b>1</b><br>IRQ10 pin (De                                                                                                                                                                                                                                                                                                               | efault = IRQ10):                                                                                                                                                                                                                                      | Default = BAh                                                                                                                                                                                                                             |
| <b>PCICFG 4Bh</b>                                                                                                                                                                                                           | IRQ11 pin (De<br>0100 = IRQ4                                                                                                                                                                                                                     | efault = IRQ11):<br>1000 = IRQ8#                                                                                                                                                                                                 | IRQ Channel Se<br>1100 = IRQ12                                                                                                                                                                                             | elector Register 4<br>0000 = IRQ0                                                                                                                                                                                                | 1<br>IRQ10 pin (De<br>0100 = IRQ4                                                                                                                                                                                                                                                                                                       | efault = IRQ10):<br>1000 = IRQ8#                                                                                                                                                                                                                      | <b>Default = BAh</b><br>1100 = IRQ12                                                                                                                                                                                                      |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1                                                                                                                                                                                    | IRQ11 pin (De<br>0100 = IRQ4<br>0101 = IRQ5                                                                                                                                                                                                      | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9                                                                                                                                                                                  | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI                                                                                                                                                                               | elector Register 4<br>0000 = IRQ0<br>0001 = IRQ1                                                                                                                                                                                 | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5                                                                                                                                                                                                                                                                                        | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9                                                                                                                                                                                                       | <b>Default = BAh</b><br>1100 = IRQ12<br>1101 = NMI                                                                                                                                                                                        |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#                                                                                                                                                                     | IRQ11 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6                                                                                                                                                                                       | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10                                                                                                                                                                  | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14                                                                                                                                                               | elector Register 4<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#                                                                                                                                                                  | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6                                                                                                                                                                                                                                                                         | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10                                                                                                                                                                                       | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14                                                                                                                                                                               |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3                                                                                                                                                      | IRQ11 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7                                                                                                                                                                        | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                                                                                                                  | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15                                                                                                                                               | elector Register 4<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3                                                                                                                                                   | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7                                                                                                                                                                                                                                                          | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                                                                                                                                       | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15                                                                                                                                                               |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch                                                                                                                                        | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7                                                                                                                                                                        | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                                                                                                                  | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se                                                                                                                             | elector Register 4<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>elector Register 5                                                                                                                             | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5                                                                                                                                                                                                                                                     | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                                                                                                                                       | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh                                                                                                                                              |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch                                                                                                                                        | IRQ11 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (De                                                                                                                                                       | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):                                                                                                                              | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se                                                                                                                             | elector Register 4<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>elector Register 5                                                                                                                             | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De                                                                                                                                                                                                                                    | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):                                                                                                                                                   | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh                                                                                                                                              |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0                                                                                                                         | IRQ11 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (De<br>0100 = IRQ4                                                                                                                                        | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#                                                                                                              | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12                                                                                                             | elector Register 4                                                                                                                                                                                                               | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4                                                                                                                                                                                                                     | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#                                                                                                                                   | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12                                                                                                                              |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1                                                                                                          | IRQ11 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (De<br>0100 = IRQ4<br>0101 = IRQ5                                                                                                                         | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1001 = IRQ9                                                                                               | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI                                                                                               | elector Register 4                                                                                                                                                                                                               | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4<br>0101 = IRQ5                                                                                                                                                                                                      | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ9                                                                                                                    | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI                                                                                                                |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#                                                                                           | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6                                                                                                          | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10                                                                               | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14                                                                               | elector Register 4<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>elector Register 5<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#                                                                                | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6                                                                                                                                                                                       | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10                                                                                                    | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14                                                                                                |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0010 = SMI#                                                                            | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7                                                                                           | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1000 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                               | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15                                                               | elector Register 4                                                                                                                                                                                                               | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7                                                                                                                                                                        | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                                                    | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15                                                                                |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Dh                                                              | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7                                                                                           | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                               | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se                                             | elector Register 4 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 5 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 6                                                                         | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5                                                                                                                                                                   | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11                                                                                    | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = DFh                                                               |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Dh                                                              | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>HDI pin (Do                                                                            | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1000 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = NMI):                                             | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se                                             | elector Register 4                                                                                                                                                                                                               | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>6<br>IRQ15 pin (De                                                                                                                                                  | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ15):                                                                | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = DFh                                                               |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Dh<br>0000 = IRQ0                                               | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>HDI pin (Do<br>0100 = IRQ4                                                             | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = NMI):<br>1000 = IRQ8#                             | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12                             | elector Register 4 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 5 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 6 0000 = IRQ0                                                             | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ15 pin (De<br>0100 = IRQ4                                                                                                                                   | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ1<br>1011 = IRQ11<br>efault = IRQ15):<br>1000 = IRQ8#                                                                | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = DFh<br>1100 = IRQ12                                               |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Dh<br>0000 = IRQ0<br>0001 = IRQ1                                | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>HDI pin (Do<br>0100 = IRQ4<br>0101 = IRQ5                                              | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1001 = IRQ10<br>1011 = IRQ11<br>efault = NMI):<br>1000 = IRQ8#<br>1001 = IRQ9                             | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI               | elector Register 4 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 5 0000 = IRQ0 0001 = IRQ1 0011 = IRQ3 elector Register 6 0000 = IRQ0 0001 = IRQ1                                                             | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ15 pin (De<br>0100 = IRQ4<br>0101 = IRQ5                                                                                                                    | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ15):<br>1000 = IRQ8#<br>1001 = IRQ9                                 | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = DFh<br>1100 = IRQ12<br>1101 = NMI                                 |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Dh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ1  | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ4<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ5<br>0110 = IRQ6                               | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ9<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ10 | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1110 = IRQ12<br>1100 = IRQ12<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14 | elector Register 4 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 5 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 6 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0010 = SMI# 0010 = SMI# 0010 = SMI# | 4<br>IRQ10 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ12 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>5<br>IRQ15 pin (De<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0110 = IRQ6                                                                                      | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ10<br>1011 = IRQ11<br>efault = IRQ15):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ10 | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1110 = IRQ12<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14                                  |
| PCICFG 4Bh<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3<br>PCICFG 4Ch<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0010 = IRQ0<br>0001 = IRQ1<br>0000 = IRQ0<br>0001 = IRQ1<br>0010 = SMI#<br>0011 = IRQ3 | IRQ11 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>IRQ14 pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7<br>HDI pin (Do<br>0100 = IRQ4<br>0101 = IRQ5<br>0110 = IRQ5<br>0110 = IRQ6<br>0111 = IRQ7 | efault = IRQ11):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11<br>efault = IRQ14):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ9<br>1010 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11 | IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>IRQ Channel Se                                             | elector Register 4 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 5 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3 elector Register 6 0000 = IRQ0 0001 = IRQ1 0010 = SMI# 0011 = IRQ3                         | 4         IRQ10 pin (De         0100 = IRQ4         0101 = IRQ5         0110 = IRQ6         0111 = IRQ7         5         IRQ12 pin (De         0100 = IRQ4         0101 = IRQ5         0110 = IRQ6         0111 = IRQ7         5         IRQ15 pin (De         0100 = IRQ4         0101 = IRQ5         0110 = IRQ6         0111 = IRQ7 | efault = IRQ10):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ10<br>1011 = IRQ11<br>efault = IRQ12):<br>1000 = IRQ8#<br>1001 = IRQ10<br>1011 = IRQ15):<br>1000 = IRQ8#<br>1001 = IRQ9<br>1010 = IRQ9<br>1010 = IRQ10<br>1011 = IRQ11   | Default = BAh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = ECh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15<br>Default = DFh<br>1100 = IRQ12<br>1101 = NMI<br>1110 = IRQ14<br>1111 = IRQ15 |

### Table 5-2 82C825-Specific Register Group: PCICFG 40h-FFh (cont.)



|                                                                                                      | able 5-2 62C625-Specific Register Group: PCICEG 4011-FFR (cont.)                                           |                                                                                                                       |                                                                                                      |                                                                                                                                                                     |                                                                                                                          |                                                                                                                                                |                                                                                                     |  |
|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| 7                                                                                                    | 6                                                                                                          | 5                                                                                                                     | 4                                                                                                    | 3                                                                                                                                                                   | 2                                                                                                                        | 1                                                                                                                                              | 0                                                                                                   |  |
| PCICFG 50h                                                                                           |                                                                                                            |                                                                                                                       | Hot Docking C                                                                                        | Control Register                                                                                                                                                    |                                                                                                                          |                                                                                                                                                | Default = xxh                                                                                       |  |
| Reserved                                                                                             | HDI# pin has<br>made low-to-<br>high transition?<br>0 = No<br>1 = Yes<br>Write 1 to clear                  | HDI# pin has<br>made high-to-<br>low transition?<br>0 = No<br>1 = Yes<br>Write 1 to clear                             | Hot insertion<br>attempt<br>failed?<br>0 = No<br>1 = Yes<br>Write 1 to clear                         | Hot IDE ins<br>determ<br>Selects number of<br>checks to be per<br>hot insertion suc<br>mined.<br>00 = No retry<br>01 = 16 attem<br>10 = 256 atter<br>11 = 1024 atte | ertion failure<br>nination:<br>of stabilization<br>formed before<br>cess is deter-<br>attempts<br>npts<br>empts<br>empts | HDI# input<br>che<br>Selects duration<br>during which HD<br>stable to be cons<br>cessful check.<br>00 = 1m:<br>01 = 10r<br>10 = 100<br>11 = 1s | stabilization<br>eck:<br>of sample period<br>I# must remain<br>sidered a suc-<br>s<br>ns<br>ims     |  |
|                                                                                                      |                                                                                                            |                                                                                                                       |                                                                                                      | al Domintor                                                                                                                                                         |                                                                                                                          |                                                                                                                                                | Defeult 00h                                                                                         |  |
| Res                                                                                                  | erved                                                                                                      | ISA refresh:<br>0 = Disable<br>1 = Enable                                                                             | PCI SERR#<br>generates NMI?<br>0 = No<br>1 = Yes                                                     | Reserved                                                                                                                                                            | ISA CHCK#<br>NMI:<br>0 = Disable<br>1 = Enable                                                                           | ATCLK<br>00 = 14N<br>01 = PC<br>10 = PC<br>11 = PC                                                                                             | source:<br>/Hz/2 (Default)<br>ICLK/3<br>ICLK/4<br>ICLK/5                                            |  |
| PCICFG 52h                                                                                           |                                                                                                            |                                                                                                                       | Feature Cor                                                                                          | ntrol Register                                                                                                                                                      |                                                                                                                          |                                                                                                                                                | Default = 21h                                                                                       |  |
| PPWRL<br>function on<br>RSTDRV:<br>0 = Disable (use<br>pin only as<br>RSTDRV)<br>1 = Enable<br>PPWRL | Individual AEN<br>interface:<br>0 = Disable<br>1 = Enable<br>(DACK-<br>MUX strap<br>option<br>required)    | IDE controller<br>interface:<br>0 = Disable<br>(PCIIDE<br>function will<br>not<br>respond)<br>1 = Enable<br>(Default) | IDE control pin<br>function select:<br>0 = DRD#,<br>DWR#<br>1 = DBE0#,<br>DBE1#                      | CHCK# pin<br>active halts ISA<br>bus:<br>0 = No (normal<br>CHCK#)<br>1 = Yes (HDI#<br>function)                                                                     | Flash<br>EEPROM<br>writes:<br>0 = Disable<br>(SMWR# is<br>blocked<br>also)<br>1 = Enable                                 | RQ8# active<br>level:<br>0 = Low<br>1 = High                                                                                                   | DMA register<br>access:<br>0 = ISA map-<br>ping<br>1 = Distributed<br>DMA map-<br>ping<br>(Default) |  |
| PCICEG 53h                                                                                           |                                                                                                            |                                                                                                                       | SMI Statu                                                                                            | is Register                                                                                                                                                         |                                                                                                                          |                                                                                                                                                | Default = 00h                                                                                       |  |
| ROMCS# pin<br>status during<br>reset:<br>0 = Low<br>1 = High                                         | DRD# pin<br>status during<br>reset:<br>0 = Low<br>1 = High                                                 | DWR# pin<br>status during<br>reset:<br>0 = Low<br>1 = High                                                            |                                                                                                      | Reserved                                                                                                                                                            |                                                                                                                          | PPWR cycle<br>status:<br>0 = Complete<br>1 = Pending                                                                                           | IRQ pin gener-<br>ated SMI?<br>0 = No<br>1 = Yes<br>Write 1 to clear                                |  |
| PCICFG 54h<br>IRQ Drivebac<br>- When the the host. C<br>controller c<br>- This regist                | k Protocol Addres<br>82C825 logic mus<br>Drce it has the bus<br>claims this cycle a<br>er defaults to a va | IRQ Driveback Pr<br>s:<br>t generate an inter<br>, it writes the char<br>nd latches the nev<br>lue of 0h, which d     | rotocol Address I<br>rrupt from any sou<br>nged IRQ informati<br>v IRQ values.<br>isables the IRQ dr | Register - Byte 0:<br>rce, it follows the I<br>on to the 32-bit I/C<br>iveback scheme.                                                                              | : Address Bits [7<br>IRQ Driveback Pro<br>D address specifie                                                             | <b>:0]</b><br>otocol and toggles<br>d in this register. 1                                                                                      | Default = 00h<br>the REQ# line to<br>The host interrupt                                             |  |
| PCICFG 55h                                                                                           | I                                                                                                          | RQ Driveback Pro                                                                                                      | otocol Address R                                                                                     | legister - Byte 1:                                                                                                                                                  | Address Bits [15                                                                                                         | 5:8]                                                                                                                                           | Default = xxh                                                                                       |  |
| PCICFG 56h                                                                                           | IF                                                                                                         | Q Driveback Pro                                                                                                       | otocol Address R                                                                                     | egister - Byte 2:                                                                                                                                                   | Address Bits [23                                                                                                         | :16]                                                                                                                                           | Default = xxh                                                                                       |  |
| PCICFG 57h                                                                                           | IF                                                                                                         | RQ Driveback Pro                                                                                                      | otocol Address R                                                                                     | egister - Byte 3:                                                                                                                                                   | Address Bits [31                                                                                                         | :24]                                                                                                                                           | Default = xxh                                                                                       |  |





| Table 5-2                                                             | 82C825-Spec                                                                                                                                                                                                                                                               | ific Register (                                                                                                                        | Group: PCICF                                                    | G 40h-FFh (c                                                         | cont.)                                                                                                                               |                                                                                                                                        |                                                                                                                                 |  |  |  |  |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7                                                                     | 6                                                                                                                                                                                                                                                                         | 5                                                                                                                                      | 4                                                               | 3                                                                    | 2                                                                                                                                    | 1                                                                                                                                      | 0                                                                                                                               |  |  |  |  |
| PCICFG 58h<br>IRQ Remap E<br>- The distrib<br>the range<br>accesses t | Base Address:<br>uted DMA protoco<br>claimed by ISA dev<br>to an ISA DMA cor                                                                                                                                                                                              | DRQ Remap E<br>I requires DMA co<br><i>v</i> ices. Bits A[31:0]<br>ntroller channel.                                                   | ase Address Reg<br>ontroller registers f<br>of this register sp | <b>gister - Byte 0: A</b><br>for each DMA cha<br>ecify that base. Ti | <b>ddress Bits [7:0]</b><br>nnel to be individu<br>he 82C825 logic u                                                                 | ally mapped into I<br>ses this base add                                                                                                | Default = 00h<br>/O space outside<br>ress to claim                                                                              |  |  |  |  |
| PCICFG 59h                                                            |                                                                                                                                                                                                                                                                           | DRQ Remap B                                                                                                                            | ase Address Reg                                                 | ister - Byte 1: Ac                                                   | Idress Bits [15:8]                                                                                                                   |                                                                                                                                        | Default = xxh                                                                                                                   |  |  |  |  |
| PCICFG 5Ah                                                            |                                                                                                                                                                                                                                                                           | DRQ Remap Ba                                                                                                                           | ise Address Regi                                                | ster - Byte 2: Ad                                                    | dress Bits [23:16                                                                                                                    | ]                                                                                                                                      | Default = xxh                                                                                                                   |  |  |  |  |
| PCICFG 5Bh                                                            | PCICFG 5Bh DRQ Remap Base Address Register - Byte 3: Address Bits [31:24] Default = xxh                                                                                                                                                                                   |                                                                                                                                        |                                                                 |                                                                      |                                                                                                                                      |                                                                                                                                        |                                                                                                                                 |  |  |  |  |
| PCICFG 5Ch                                                            | PCICFG 5Ch ISA Slot Control Register 1 Default = 00h                                                                                                                                                                                                                      |                                                                                                                                        |                                                                 |                                                                      |                                                                                                                                      |                                                                                                                                        |                                                                                                                                 |  |  |  |  |
| AEN2 high for<br>x000-x3F8h:<br>0 = No<br>1 = Yes                     | AEN2 ex<br>000 = 00<br>001 = 10<br>010 = 20<br>011 = 30<br>100 = 40<br>101 = 50<br>110 = 60<br>111 = 70                                                                                                                                                                   | nabled (low) for I/<br>00-FFFFh (norma<br>00-1FFFh<br>00-2FFFh<br>00-3FFFh<br>00-3FFFh<br>00-4FFFh<br>00-5FFFh<br>00-6FFFh<br>00-7FFFh | O range:<br>al AEN)                                             | AEN1 high for<br>x000-x3F8h:<br>0 = No<br>1 = Yes                    | AEN1 e<br>000 = 00<br>001 = 10<br>010 = 20<br>011 = 30<br>100 = 40<br>101 = 50<br>110 = 60<br>111 = 70                               | nabled (Iow) for I/<br>100-FFFFh (norma<br>100-1FFFh<br>100-2FFFh<br>100-3FFFh<br>100-3FFFh<br>100-5FFFh<br>100-6FFFh<br>100-7FFFh     | O range:<br>al AEN)                                                                                                             |  |  |  |  |
| PCICFG 5Dh                                                            |                                                                                                                                                                                                                                                                           |                                                                                                                                        | ISA Slot Cor                                                    | trol Register 2                                                      |                                                                                                                                      |                                                                                                                                        | Default = 00h                                                                                                                   |  |  |  |  |
|                                                                       | Rese                                                                                                                                                                                                                                                                      | erved                                                                                                                                  |                                                                 | AEN3 high for<br>x000-x3F8h:<br>0 = No<br>1 = Yes                    | AEN3 e<br>000 = 00<br>001 = 10<br>010 = 20<br>011 = 30<br>100 = 40<br>101 = 50<br>110 = 60<br>111 = 70                               | nabled (low) for l/<br>00-FFFFh (norma<br>00-1FFFh<br>00-2FFFh<br>00-3FFFh<br>00-3FFFh<br>00-4FFFh<br>00-5FFFh<br>00-6FFFh<br>00-7FFFh | O range:<br>al AEN)                                                                                                             |  |  |  |  |
| PCICFG 5Eh                                                            |                                                                                                                                                                                                                                                                           | 82                                                                                                                                     | 2C825 Write Post                                                | ing Control Regi                                                     | ster                                                                                                                                 |                                                                                                                                        | Default = 00h                                                                                                                   |  |  |  |  |
|                                                                       | Reserved: W                                                                                                                                                                                                                                                               | /rite as read.                                                                                                                         |                                                                 | Reserved                                                             | Retry A<br>These bits relate<br>deliver posted da<br>the initiator side.<br>$000 = 2^8$<br>$001 = 2^1$<br>$010 = 2^1$<br>$011 = 2^1$ | ttempts on Posted<br>to the number of<br>ata before SERR#<br>101 =<br>0 100 =<br>2 110 =<br>4 111 =                                    | d Writes:<br>retries allowed to<br>is generated on<br>2 <sup>20</sup><br>2 <sup>16</sup><br>2 <sup>24</sup><br>Infinite retries |  |  |  |  |
| PCICFG 5Fh<br>This register<br>Used for dia                           | CICFG 5Fh         82C825 Write Posting Status Register (RO)         Default = 00h           This register returns the number of retry attempts made to write posted data to the target. More than 256 retries are indicated by FFh.         Used for diagnostic purposes. |                                                                                                                                        |                                                                 |                                                                      |                                                                                                                                      |                                                                                                                                        |                                                                                                                                 |  |  |  |  |
| PCICFG 60h-FF                                                         | h                                                                                                                                                                                                                                                                         |                                                                                                                                        | Res                                                             | erved                                                                |                                                                                                                                      |                                                                                                                                        | Default = 00h                                                                                                                   |  |  |  |  |



### 5.2 Function 1: Bus Master IDE Registers

The 82C825 chip incorporates the identical bus mastering IDE logic of the OPTi Viper-M Chipset. The register set is shown below. A device-specific register set is appended to

this register set in order to select certain 82C825-specific functions.

| Table 5-3                                                      | 82C825 Bus I                                      | Master IDE Re                                                                                                                                    | egisters: PCIII                                                    | DE 00h-FFh                                        |                                                               |                                                          |                                                                     |  |  |  |  |
|----------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------|--|--|--|--|
| 7                                                              | 6                                                 | 5                                                                                                                                                | 4                                                                  | 3                                                 | 2                                                             | 1                                                        | 0                                                                   |  |  |  |  |
| PCIIDE 00h                                                     |                                                   | Ven                                                                                                                                              | dor Identificatior                                                 | n Register (RO) - I                               | Byte 0                                                        |                                                          | Default = 45h                                                       |  |  |  |  |
| PCIIDE 01h                                                     |                                                   | Ver                                                                                                                                              | ndor Identificatio                                                 | n Register (RO) B                                 | Syte 1                                                        |                                                          | Default = 10h                                                       |  |  |  |  |
| PCIIDE 02h                                                     |                                                   |                                                                                                                                                  | Device ID                                                          | (RO) - Byte 0                                     |                                                               |                                                          | Default = 21h                                                       |  |  |  |  |
| PCIIDE 03h                                                     |                                                   | Device ID (RO) - Byte 1 Default = C6h                                                                                                            |                                                                    |                                                   |                                                               |                                                          |                                                                     |  |  |  |  |
| PCIIDE 04h                                                     |                                                   | PCI Command Register - Byte 0 Default = 01h                                                                                                      |                                                                    |                                                   |                                                               |                                                          |                                                                     |  |  |  |  |
| Address/data<br>stepping:<br>0 = Disable<br>(always)           | PERR#<br>generation:<br>0 = Disable<br>1 = Enable | VGA palette<br>snoop:<br>0 = Disable<br>(always)                                                                                                 | Mem write and<br>Invalidate (RO):<br>0 = Disable<br>(always)       | Special Cycle<br>(RO):<br>0 = Disable<br>(always) | Bus master by<br>slot interfaces:<br>0= Disable<br>1 = Enable | Respond to<br>PCI memory<br>accesses:<br>0 = No (always) | Respond to<br>PCI I/O<br>accesses:<br>0 = No                        |  |  |  |  |
|                                                                |                                                   |                                                                                                                                                  |                                                                    | Deviator Dute 1                                   |                                                               |                                                          | 1 = Yes                                                             |  |  |  |  |
|                                                                |                                                   | Reserved: Write bits as read.     Fast back-to-<br>back (RO):     SERR#<br>generation:       0 = Disable<br>(always)     0 = Disable<br>(always) |                                                                    |                                                   |                                                               |                                                          |                                                                     |  |  |  |  |
| PCIIDE 06h                                                     |                                                   |                                                                                                                                                  | PCI Status R                                                       | egister - Byte 0                                  |                                                               |                                                          | Default = 00h                                                       |  |  |  |  |
| Fast back-to-<br>back capability<br>(RO):<br>0 = No<br>1 = Yes |                                                   |                                                                                                                                                  |                                                                    | Reserved (RO)                                     |                                                               |                                                          |                                                                     |  |  |  |  |
| PCIIDE 07h                                                     |                                                   |                                                                                                                                                  | PCI Status R                                                       | egister - Byte 1                                  |                                                               |                                                          | Default = 02h                                                       |  |  |  |  |
| Parity<br>error:<br>0 = No<br>1 = Yes<br>Write 1 to clear      | System<br>error:<br>0 = No (always)               | Received<br>master abort:<br>0 = No<br>1 = Yes<br>Write 1 to clear                                                                               | Received<br>target abort:<br>0 = No<br>1 = Yes<br>Write 1 to clear | Signalled<br>target abort:<br>0 = No (always)     | DEVSEL#<br>00 = Fas<br>01 = Me<br>10 = Slo<br>11 = Res        | timing (RO):<br>st<br>dium (always)<br>w<br>served       | PERR# active<br>as master:<br>0 = No<br>1 = Yes<br>Write 1 to clear |  |  |  |  |
| PCIIDE 08h                                                     |                                                   |                                                                                                                                                  | Revision ID                                                        | Register (RO)                                     |                                                               |                                                          | Default = 00h                                                       |  |  |  |  |
| PCIIDE 09h                                                     |                                                   | Progra                                                                                                                                           | mming Interface                                                    | Class Code Regi                                   | ster (RO)                                                     |                                                          | Default = 00h                                                       |  |  |  |  |
| PCIIDE 0Ah                                                     |                                                   |                                                                                                                                                  | Class Code Reg                                                     | ister (RO) - Byte                                 | 0                                                             |                                                          | Default = 01h                                                       |  |  |  |  |
|                                                                |                                                   | Sul                                                                                                                                              | oclass Code Bits:                                                  | = 01h (IDE Contro                                 | ller)                                                         |                                                          |                                                                     |  |  |  |  |
| PCIIDE 0Bh                                                     |                                                   | Base                                                                                                                                             | Class Code Reg<br>e Class Code Bits                                | ister (RO) - Byte<br>: = 01h (Mass Stor           | <b>1</b><br>rage)                                             |                                                          | Default = 06h                                                       |  |  |  |  |
| PCIIDE 0Ch                                                     |                                                   | Indicates the r                                                                                                                                  | Cache Line                                                         | Size Register<br>s per burst to fill/er           | mpty the FIFO.                                                |                                                          | Default = 00h                                                       |  |  |  |  |



| 7                              | 6                                  | 5                                                     | 4                              | 3                                     | 2                 | 1           | 0             |  |  |  |  |  |
|--------------------------------|------------------------------------|-------------------------------------------------------|--------------------------------|---------------------------------------|-------------------|-------------|---------------|--|--|--|--|--|
| PCIIDE 0Dh                     |                                    |                                                       | Latency Tin<br>Indicates the t | <b>mer Register</b><br>ime-out value. |                   |             | Default = 00h |  |  |  |  |  |
| PCIIDE 0Eh                     | Header Type Register Default = 80h |                                                       |                                |                                       |                   |             |               |  |  |  |  |  |
| Multi-function<br>device (RO): |                                    | Layout type for 10-3Fh bytes bits [6:0] = 00h         |                                |                                       |                   |             |               |  |  |  |  |  |
| (always)                       |                                    |                                                       |                                |                                       |                   |             |               |  |  |  |  |  |
| PCIIDE 0Fh                     |                                    | BIST Register Default = 00h Not implemented           |                                |                                       |                   |             |               |  |  |  |  |  |
| PCIIDE 10h                     | Cable (                            | ) IDE Command                                         | Block Base Addr                | ess Register 0 - I                    | Byte 0: Address   | Bits [7:0]  | Default = 00h |  |  |  |  |  |
| PCIIDE 11h                     | Cable 0                            | IDE Command I                                         | Block Base Addre               | ess Register 0 - E                    | Byte 1: Address E | Bits [15:8] | Default = xxh |  |  |  |  |  |
| PCIIDE 12h                     | Cable 0                            | IDE Command B                                         | lock Base Addre                | ss Register 0 - B                     | yte 2: Address B  | its [23:16] | Default = xxh |  |  |  |  |  |
| PCIIDE 13h                     | Cable 0                            | IDE Command B                                         | Block Base Addre               | ss Register 0 - B                     | yte 3: Address B  | its [31:24] | Default = xxh |  |  |  |  |  |
| PCIIDE 14h                     | Cable                              | 0 IDE Control B                                       | lock Base Addres               | ss Register 1 - B                     | yte 0: Address B  | its [7:0]   | Default = 00h |  |  |  |  |  |
| PCIIDE 15h                     | Cable                              | 0 IDE Control BI                                      | ock Base Addres                | s Register 1 - By                     | te 1: Address Bi  | ts [15:8]   | Default = xxh |  |  |  |  |  |
| PCIIDE 16h                     | Cable                              | 0 IDE Control Ble                                     | ock Base Addres                | s Register 1 - By                     | te 2: Address Bit | s [23:16]   | Default = xxh |  |  |  |  |  |
| PCIIDE 17h                     | Cable                              | 0 IDE Control Blo                                     | ock Base Addres                | s Register 1 - By                     | te 3: Address Bit | s [31:24]   | Default = xxh |  |  |  |  |  |
| PCIIDE 18h                     | Cable 1                            | I IDE Command                                         | Block Base Addr                | ess Register 2 -                      | Byte 0: Address   | Bits [7:0]  | Default = 00h |  |  |  |  |  |
| PCIIDE 19h                     | Cable 1                            | IDE Command I                                         | Block Base Addre               | ess Register 2 - E                    | Byte 1: Address E | Bits [15:8] | Default = xxh |  |  |  |  |  |
| PCIIDE 1Ah                     | Cable 1                            | IDE Command B                                         | lock Base Addre                | ss Register 2 - B                     | yte 2: Address B  | its [23:16] | Default = xxh |  |  |  |  |  |
| PCIIDE 1Bh                     | Cable 1                            | IDE Command B                                         | Block Base Addre               | ss Register 2 - B                     | yte 3: Address B  | its [31:24] | Default = xxh |  |  |  |  |  |
| PCIIDE 1Ch                     | Cable                              | 1 IDE Control B                                       | lock Base Addres               | ss Register 3 - B                     | yte 0: Address B  | its [7:0]   | Default = 00h |  |  |  |  |  |
| PCIIDE 1Dh                     | Cable                              | 1 IDE Control BI                                      | lock Base Addres               | s Register 3 - By                     | rte 1: Address Bi | ts [15:8]   | Default = xxh |  |  |  |  |  |
| PCIIDE 1Eh                     | Cable                              | 1 IDE Control Blo                                     | ock Base Address               | s Register 3 - By                     | te 2: Address Bit | s [23:16]   | Default = xxh |  |  |  |  |  |
| PCIIDE 1Fh                     | Cable                              | 1 IDE Control Blo                                     | ock Base Addres                | s Register 3 - By                     | te 3: Address Bit | s [31:24]   | Default = xxh |  |  |  |  |  |
| PCIIDE 20h                     |                                    | Bus Master IDE                                        | Base Address Re                | gister 4 - Byte 0:                    | Address Bits [7:  | 0]          | Default = 00h |  |  |  |  |  |
| PCIIDE 21h                     | E                                  | Bus Master IDE E                                      | Base Address Reg               | gister 4 - Byte 1:                    | Address Bits [15  | :8]         | Default = xxh |  |  |  |  |  |
| PCIIDE 22h                     | В                                  | us Master IDE B                                       | ase Address Reg                | ister 4 - Byte 2: /                   | Address Bits [23: | :16]        | Default = xxh |  |  |  |  |  |
| PCIIDE 23h                     | В                                  | us Master IDE B                                       | ase Address Reg                | ister 4 - Byte 3: /                   | Address Bits [31: | 24]         | Default = xxh |  |  |  |  |  |
| PCIIDE 24h-27h                 |                                    | Base Address Register 5 Default = xxh Not implemented |                                |                                       |                   |             |               |  |  |  |  |  |
| PCIIDE 28h-2Bh                 |                                    |                                                       | CardBus CIS F<br>Not imple     | Pointer Register<br>emented           |                   |             | Default = xxh |  |  |  |  |  |

Table 5-3 82C825 Bus Master IDE Registers: PCIIDE 00h-FFh (cont.)

| Table 5-3 82C825 Bus                                                                                                                                                                                                                                                                                                                           | s Master IDE Re                                                                                                                                                                                                                                                                                                                     | egisters: PCIII                                  | DE 00h-FFh (                                                                                | cont.)                                          |                                                                                              |                                               |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------|--|--|--|
| 7 6                                                                                                                                                                                                                                                                                                                                            | 5                                                                                                                                                                                                                                                                                                                                   | 4                                                | 3                                                                                           | 2                                               | 1                                                                                            | 0                                             |  |  |  |
| PCIIDE 2Ch       Subsystem Vendor Register (RO) - Byte 0: Bits [7:0]       Default = 00h         Subsystem Vendor Bits:       -       The chipset normally responds to reads of this read-only register with 00h. But if PCICFG 30h[0] = 1, the 82C825 chip reads the data from ROM address 402Ch and returns this value as the vendor number. |                                                                                                                                                                                                                                                                                                                                     |                                                  |                                                                                             |                                                 |                                                                                              |                                               |  |  |  |
| PCIIDE 2Dh                                                                                                                                                                                                                                                                                                                                     | 2Dh Subsystem Vendor Register (RO) - Byte 1: Bits [15:8] Default = xxh                                                                                                                                                                                                                                                              |                                                  |                                                                                             |                                                 |                                                                                              |                                               |  |  |  |
| PCIIDE 2Eh<br>Subsystem ID Bits:<br>- The chipset normally resp<br>from ROM address 402Eh                                                                                                                                                                                                                                                      | PCIIDE 2Eh       Subsystem ID Register (RO) - Byte 0: Bits [7:0]       Default = 00h         Subsystem ID Bits:       -       The chipset normally responds to reads of this read-only register with 00h. But if PCICFG 30h[0] = 1, the 82C825 chip reads the data from ROM address 402Eh and returns this value as the identifier. |                                                  |                                                                                             |                                                 |                                                                                              |                                               |  |  |  |
| PCIIDE 2Fh                                                                                                                                                                                                                                                                                                                                     | Subsy                                                                                                                                                                                                                                                                                                                               | vstem ID Register                                | (RO) - Byte 1: Bi                                                                           | its [15:8]                                      |                                                                                              | Default = xxh                                 |  |  |  |
| PCIIDE 30h-33h                                                                                                                                                                                                                                                                                                                                 | E                                                                                                                                                                                                                                                                                                                                   | <b>kpansion ROM Ba</b><br>Not                    | <b>ise Address Regi</b><br>used                                                             | ster                                            |                                                                                              | Default = xxh                                 |  |  |  |
| PCIIDE 34h-3Bh                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                     | Res                                              | erved                                                                                       |                                                 |                                                                                              | Default = xxh                                 |  |  |  |
| PCIIDE 3Ch                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                     | Interrupt L<br>Not used - alw                    | <b>.ine Register</b><br>ays reads FFh.                                                      |                                                 |                                                                                              | Default = 00h                                 |  |  |  |
| PCIIDE 3Dh                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                     | Interrupt<br>Not used - alt                      | Pin Register<br>ways reads 0.                                                               |                                                 |                                                                                              | Default = 00h                                 |  |  |  |
| PCIIDE 3Eh                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                     | Minimum Gra<br>Not impl                          | nt Register (RO)<br>emented                                                                 |                                                 |                                                                                              | Default = 00h                                 |  |  |  |
| PCIIDE 3Fh                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                     | Maximum Later<br>Not impl                        | n <b>cy Register (RO</b><br>emented                                                         | )                                               |                                                                                              | Default = 00h                                 |  |  |  |
| PCIIDE 40h                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                     | IDE Initialization                               | Control Registe                                                                             | er                                              |                                                                                              | Default = xxh                                 |  |  |  |
| Reserved                                                                                                                                                                                                                                                                                                                                       | FIFO mode:<br>0 = 16-byte<br>1 = 32-byte                                                                                                                                                                                                                                                                                            | ISA parking:<br>0 = When<br>needed<br>1 = Always | Secondary IDE:<br>0 = Enable<br>1 = Disable                                                 | Address<br>relocation:<br>0 = Fixed<br>(always) | PIO N<br>00 = Mode 0 (<br>01 = Mode 1 (<br>10 = Mode 2 (<br>11 = Mode 3 (                    | Aode:<br>600ns)<br>380ns)<br>240ns)<br>180ns) |  |  |  |
| PCIIDE 41h-42h                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                     | Res                                              | erved                                                                                       |                                                 |                                                                                              | Default = xxh                                 |  |  |  |
| PCIIDE 43h                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                     | IDE Enhanced                                     | Mode Register                                                                               |                                                 |                                                                                              | Default = xxh                                 |  |  |  |
| Secondary Drive 1 Mode:<br>00 = Controlled by timing register<br>set<br>01 = PIO 4/DMA 1<br>10 = PIO 5/DMA 2<br>11 = Reserved                                                                                                                                                                                                                  | Secondary I<br>00 = Controlled b<br>set<br>01 = PIO 4/DMA<br>10 = PIO 5/DMA<br>11 = Reserved                                                                                                                                                                                                                                        | Drive 0 Mode:<br>by timing registers<br>1<br>2   | Primary Dr<br>00 = Controlled b<br>set<br>01 = PIO 4/DMA<br>10 = PIO 5/DMA<br>11 = Reserved | ive 1 Mode:<br>ny timing registers<br>1<br>2    | Primary Dri<br>00 = Controlled b<br>set<br>01 = PIO 4/DMA<br>10 = PIO 5/DMA<br>11 = Reserved | ve 0 Mode:<br>y timing registers<br>1<br>2    |  |  |  |
| PCIIDE 44h                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                     | Res                                              | erved                                                                                       |                                                 |                                                                                              | Default = xxh                                 |  |  |  |



| Table 5-3 | 82C825 Bus Master IDE Registers: PCIIDE 00h-FFh    | (cont.) | ) |
|-----------|----------------------------------------------------|---------|---|
|           | CECCEC Buc muccor ibe nogicioror i chibe con i i n | (00110) | , |

| 7                                                     | 6                  | 5                                     | 4                   | 3                 | 2                  | 1                  | 0                |  |  |  |
|-------------------------------------------------------|--------------------|---------------------------------------|---------------------|-------------------|--------------------|--------------------|------------------|--|--|--|
| PCIIDE 45h IDE Interrupt Selection Register Default = |                    |                                       |                     |                   |                    |                    |                  |  |  |  |
| Secondary Drive                                       | e 1 interrupt pin: | Secondary Drive                       | e 0 interrupt pin:  | Primary Drive     | 1 interrupt pin:   | Primary Drive      | 0 interrupt pin: |  |  |  |
| 00 = IRQ10/P                                          | CIRQ0#             | 00 = IRQ10/P                          | CIRQ0#              | CIRQ0#            | 00 = IRQ10/PCIRQ0# |                    |                  |  |  |  |
| 01 = IRQ11/P                                          | CIRQ1#             | 01 = IRQ11/PCIRQ1# 01 = IRQ11/PCIRQ1# |                     |                   | CIRQ1#             | 01 = IRQ11/PCIRQ1# |                  |  |  |  |
| 10 = IRQ14/P                                          | CIRQ2#             | 10 = IRQ14/P                          | CIRQ2#              | 10 = IRQ14/P      | CIRQ2#             | 10 = IRQ14/PCIRQ2# |                  |  |  |  |
| 11 = IRQ15/P                                          | CIRQ3#             | 11 = IRQ15/PCIRQ3# 11 = IRQ15/PC      |                     |                   | CIRQ3#             | 11 = IRQ15/P       | CIRQ3#           |  |  |  |
| Note: ISA IRQ is                                      | selected for Lega  | icy mode; PCI IRC                     | a is selected for N | ative mode (see P | CIIDE 09h).        |                    |                  |  |  |  |
|                                                       |                    |                                       |                     |                   |                    |                    |                  |  |  |  |
| PCIIDE 46h-FFh Reserved Default = xx                  |                    |                                       |                     |                   |                    |                    |                  |  |  |  |



## 6.0 Electrical Ratings

Stresses above those listed in the following tables may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied.

### 6.1 Absolute Maximum Ratings

|        |                       | 5.0  | Volt      | 3.3  |           |      |
|--------|-----------------------|------|-----------|------|-----------|------|
| Symbol | Parameter             | Min  | Мах       | Min  | Мах       | Unit |
| VCC    | Supply Voltage        |      | +6.5      |      | +4.0      | V    |
| VI     | Input Voltage         | -0.5 | VCC + 0.5 | -0.5 | VCC + 0.5 | V    |
| VO     | Output Voltage        | -0.5 | VCC + 0.5 | -0.5 | VCC + 0.5 | V    |
| ТОР    | Operating Temperature | 0    | +70       | 0    | +70       | °C   |
| TSTG   | Storage Temperature   | -40  | +125      | -40  | +125      | ٥°   |

### 6.2 DC Characteristics: VCC = 3.3V or 5.0V ±5%, TA = 0°C to +70°C

| Symbol | Parameter                                      | Min  | Мах        | Unit | Condition    |
|--------|------------------------------------------------|------|------------|------|--------------|
| VIL    | Input Iow Voltage                              | -0.5 | +0.8       | V    |              |
| VIH    | Input high Voltage                             | +2.0 | VCC + 0.5  | V    |              |
| VOL    | Output low Voltage                             |      | +0.4       | V    | IOL = 4.0 mA |
| VOH    | Output high Voltage                            | +2.4 |            | V    | IOH = -1.6mA |
| IIL    | Input Leakage Current                          |      | +10.0      | μA   | VIN = VCC    |
| IOZ    | Tristate Leakage Current                       |      | +10.0      | μA   |              |
| CIN    | Input Capacitance                              |      | +10.0      | pF   |              |
| COUT   | Output Capacitance                             |      | +10.0      | pF   |              |
| ICC    | Power Supply Current<br>3.3V Core<br>5.0V Core |      | 100<br>150 | mA   | Fully active |



## 6.3 AC Characteristics (TBD)

6.4 AC Timing Diagrams (TBD)



## 7.0 Mechanical Package Outline

Figure 7-1 160-Pin Plastic Quad Flat Pack (PQFP)





## Appendix A IRQ Driveback Protocol

The OPTi PCI IRQ Driveback cycle provides a clean and simple way to convey interrupt and DMA status information to the host. The protocol is reliable and does not in any way compromise PCI compatibility.

- 1. Whenever a PCI peripheral device must signal an IRQ or SMI# to the system, it asserts its REQ# line to the host for one PCI clock, deasserts it for one PCI clock, then asserts it again and keeps it low until acknowledged.
- The host recognizes this sequence as a high-priority request and immediately removes all other bus grants (GNT# lines). Once the previous bus owner is off the bus, the host acknowledges the high-priority request with GNT# as usual.
- 3. The peripheral device logic runs an I/O write cycle to the IRQ Driveback address specified in the PCI configuration registers, and releases REQ#.
- 4. The host latches the information on AD[31:0] and sets the IRQ lines appropriately.
- 5. An optional second burst data cycle can take place to convey additional interrupt information.

PCI-type devices on the secondary side of bridge chips can use this same protocol to convey their interrupt requests through the bridge to the host. The format of the driveback cycle request is illustrated in the figure. A second data phase is also possible.

### A.1 Driveback Cycle Format

The charts below illustrate the interrupt information indicated IRQ bits indicate whether that IRQ line is being driven high or low. The EN# bits indicate whether that IRQ is enabled to be changed or not. When the EN# bit is low, the value on the IRQ bit is valid. The device containing the central interrupt controller claims this I/O write cycle, and can then change its internal IRQ line state to match the value sent.

When a PCI device needs to generate an interrupt to the system, it runs a driveback cycle with the Enable bit low for each IRQ line under its control. For example, a device on PCI could run a driveback cycle with IRQ3 high and EN3# low to generate IRQ3 to the system. When the interrupt has been serviced and the device deasserts its interrupt, it starts another driveback cycle with IRQ3 low and EN3# low.

During both of these instances, if the device controls interrupts other than IRQ3, it must set its EN# bits low for **all** channels it controls, not just for the interrupt whose state has changed. The other IRQs must be driven with their previously used values.

### Figure A-1 IRQ Driveback Cycle High-Priority Request



### Table A-1 Information Provided on a Driveback Cycle

| Low  | AD15  | AD14  | AD13  | AD12  | AD11  | AD10  | AD9  | AD8  | AD7  | AD6  | AD5  | AD4  | AD3  | AD2  | AD1  | AD0  |
|------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Word | IRQ15 | IRQ14 | IRQ13 | IRQ12 | IRQ11 | IRQ10 | IRQ9 | IRQ8 | IRQ7 | IRQ6 | IRQ5 | IRQ4 | IRQ3 | IRQ2 | IRQ1 | IRQ0 |
|      |       |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
| High | AD31  | AD30  | AD29  | AD28  | AD27  | AD26  | AD25 | AD24 | AD23 | AD22 | AD21 | AD20 | AD19 | AD18 | AD17 | AD16 |
| Word | EN15# | EN14# | EN13# | EN12# | EN11# | EN10# | EN9# | EN8# | EN7# | EN6# | EN5# | EN4# | EN3# | EN2# | EN1# | EN0# |



There is a convention for assignment of otherwise unusable IRQs:

- · IRQ2 generates an SMI#. Note that the sense of IRQ2 is still active high. In this way, devices that use IRQ driveback can generate SMI# simply by routing their normal interrupt to IRQ2 without needing to change the polarity of the interrupt generation logic.
- IRQ13 generates an NMI. This feature allows PCI-to-ISA bridges such as the 82C825 chip to return the CHCK# sig-

nal from the ISA bus across the PCI bus. The sense of IRQ13 is active high.

Table A-2 illustrates the format of the optional second data phase of the IRQ driveback cycle. This phase is presently reserved for returning the PCI interrupts and ACPI Events. If the device needs to send back level-model interrupts, it bursts the information on the PCI clock following data phase one. The IRQ driveback address automatically increments to (base +4) per PCI requirements. It is also allowable for devices to drive back only phase 2, by directly accessing the (base +4) address.

| able A       | -2 I | nform | ation H | rovid | ed on a | a Optio | onal D | ata Ph | ase 2        | of IRQ       | Drive        | раск С       | ycle       |            |            |            |
|--------------|------|-------|---------|-------|---------|---------|--------|--------|--------------|--------------|--------------|--------------|------------|------------|------------|------------|
| Low<br>Word  | AD15 | AD14  | AD13    | AD12  | AD11    | AD10    | AD9    | AD8    | AD7          | AD6          | AD5          | AD4          | AD3        | AD2        | AD1        | AD0        |
|              | Rsvd | Rsvd  | Rsvd    | Rsvd  | Rsvd    | Rsvd    | Rsvd   | Rsvd   | ACPI3        | ACPI2        | ACPI1        | ACPI0        | PCIRQ<br>3 | PCIRQ<br>2 | PCIRQ<br>1 | PCIRQ<br>0 |
|              |      |       |         |       |         |         |        |        |              |              |              |              |            |            |            |            |
| High<br>Word | AD31 | AD30  | AD29    | AD28  | AD27    | AD26    | AD25   | AD24   | AD23         | AD22         | AD21         | AD20         | AD19       | AD18       | AD17       | AD16       |
|              | Rsvd | Rsvd  | Rsvd    | Rsvd  | Rsvd    | Rsvd    | Rsvd   | Rsvd   | EN<br>ACPI3# | EN<br>ACPI2# | EN<br>ACPI1# | EN<br>ACPI0# | ENP3#      | ENP2#      | ENP1#      | ENP0#      |

#### A.2 Edge vs Level Mode, IRQ Polarity

The IRQs driven back in data phase 1 are interpreted as edge-mode interrupts, as expected for AT compatibility. The AD[15:0] signals are interpreted as active when high (1); the Enable (EN#) signals AD[31:16] are active when low (0).

In optional data phase 2, the PCIRQ0-3 bits are interpreted as level-mode interrupts by the host hardware. As with data phase 1, the controls indicated by AD[15:0] are interpreted as active when high; the Enable (EN#) controls on AD[31:16] are active when low. Note that PCI signals INTA-D# are active low by definition.

#### A.3 Host Handling of IRQ Driveback Information

The host chipset must handle the IRQ driveback information differently depending on whether the selected interrupt is sharable or not. Generally the ISA IRQ lines need no special consideration.

However, the INTA-D# lines can be shared by multiple devices on the PCI bus. Thus, one device could perform an IRQ driveback to set the INTx# line active for its purposes, while another device could follow immediately by setting the same INTx# line inactive. Therefore, the host is required to implement a counter in this case, so that it considers the line inactive only after it has received the same number of activegoing drivebacks as it has inactive-going drivebacks.

A three-bit counter can be considered sufficient to handle the situation, since this would allow up to seven devices to chain to the same interrupt. It is unlikely that system requirements would exceed this number given the latency penalty incurred.



### A.4 External Implementation

An IRQ driveback-capable device can implement the signal IRQLATCH. IRQLATCH allows IRQs to be driven onto the ISA bus directly through external TTL. There are two possible support circuits.

**Static Resourcing** - Using a single 74373 latch provides direct control of up to eight IRQ lines. However, the selected IRQs are always under the control of the IRQ driveback device, even if the device is not actively using the IRQs. They cannot be dynamically reassigned to other devices. Figure A-3 shows a typical connection.

**Dynamic Resourcing** - Uses one 74373 latch and one 74125 tristate buffer to provide dynamic control over four specific IRQ lines; each four line group requires an additional 74373/74125 pair. Dynamic control allows the interrupt to be driven only when it has been assigned to a sub-function of the IRQ driveback device; otherwise, the output remains tristated and is open for use by other system devices. The figure below shows a typical connection.

Note that if the IRQLATCH function is selected on the primary, devices on the secondary are no longer free to generate any IRQ. They are limited to the IRQs supported through the latch.













## Appendix B Distributed DMA Protocol

DMA on a PCI bus or across a PCI bridge is not currently handled by either the PCI or CardBus specifications. To fill this need, a DMA protocol has been developed. This protocol is being supported by industry leaders. The protocol provides a solid framework for compatible operation, but does not specify the exact method of implementation. Therefore, this document describes the generally agreed-to protocol and highlights its implementation in OPTi designs.

### B.1 Introduction

The distributed DMA protocol allows PCI-based designs to incorporate multiple DMA controller (DMAC) channels distributed throughout the system, each of which is local to the device it will service. The PCI specification itself is not modified for DMA since only standard I/O and memory cycles are used in this scheme.

A specific protocol is needed for multiple DMA controllers on PCI. If each DMA channel had its own unique set of registers, there would be no problem; the device responsible for each channel would claim only its own accesses. Unfortunately, in the PC architecture some DMA registers are shared by groups of four channels; up to four separate devices would have to claim a single I/O read access, with disastrous results.

Therefore, the DMAC protocol specifies the means of:

- Claiming and routing I/O accesses to the correct owner of each channel
- Dividing up accesses that could be claimed by multiple devices
- Returning combined status information from multiple sources.

The means by which the distributed DMA protocol defines these responsibilities is described below.

### B.2 Protocol Overview

The basic protocol simply defines new and unique I/O addresses for each register on every DMAC channel. The remapping puts all registers associated with a specific DMAC channel into a 10h byte area to make windowing requirements easier on PCI-to-PCI bridges.

When DMAC channels are present on a remote bus, the PCI controller sends DMA register I/O read and write cycles to the local PCI bus PCI-to-PCI bridges that connect the remote DMAC channels. PCI-to-PCI bridges need not be DMA-aware to pass these cycles, as long as they have an I/O mapping window programmed to claim the remapped accesses.

### B.3 Distributed DMA Protocol Terminology

Devices on PCI that adhere to the distributed DMA protocol are referred to in this document using the phrases Master DMAC, DMA Channel Selector Register, Remote DMAC Channels, and DMA Remapper. These terms are described below.

### B.3.1 Master DMAC

There must be one Master DMAC in the system. It is an OPTi standard 82C206-type DMAC subsystem with shadow register provisions. The Master DMAC:

- Becomes the claimer of cycles to DMAC channels that are not used by PCI peripheral devices or devices on the secondary side of PCI-to-PCI or PCI-to-ISA bridges.
- Provide all seven DMA channels: in the event that no other devices in the system support DMA, the Master DMAC must claim all cycles.
- · Claims all accesses for DMA Channel 4.

The register groups for each channel in the table are assigned dynamically when the PCMCIA card is enabled for DMA through the PCMCIA register set. Only two channels are available at any one time, one for each PCMCIA card.



|                                                                                                                                                                                 |                                                                                                                                                                                                                             |                                                         |                                                         |                                                                |                                                                | 1                                                              |                                                                |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|--|--|--|
| 7                                                                                                                                                                               | 6                                                                                                                                                                                                                           | 5                                                       | 4                                                       | 3                                                              | 2                                                              | 1                                                              | 0                                                              |  |  |  |
| Corresponding                                                                                                                                                                   | Port 008h/0D0h                                                                                                                                                                                                              |                                                         | DMAC1/2 State                                           | us Register (RO)                                               |                                                                |                                                                | Default = 00h                                                  |  |  |  |
| Channel 3/7<br>request<br>pending:<br>0 = No<br>1 = Yes                                                                                                                         | Channel 2/6<br>request<br>pending:<br>0 = No<br>1 = Yes                                                                                                                                                                     | Channel 1/5<br>request<br>pending:<br>0 = No<br>1 = Yes | Channel 0/4<br>request<br>pending:<br>0 = No<br>1 = Yes | Channel 3/7<br>reached<br>terminal count:<br>0 = No<br>1 = Yes | Channel 2/6<br>reached<br>terminal count:<br>0 = No<br>1 = Yes | Channel 1/5<br>reached<br>terminal count:<br>0 = No<br>1 = Yes | Channel 0/4<br>reached<br>terminal count:<br>0 = No<br>1 = Yes |  |  |  |
|                                                                                                                                                                                 |                                                                                                                                                                                                                             |                                                         |                                                         |                                                                |                                                                |                                                                |                                                                |  |  |  |
| Corresponding                                                                                                                                                                   | Port 00Bh/0D6h                                                                                                                                                                                                              | <b>A</b> d due e a consta                               | DMAC1/2 Mod                                             | le Register (WO)                                               |                                                                |                                                                | Default = 00h                                                  |  |  |  |
| 00 = Der<br>01 = Sin<br>10 = Blo<br>11 = Cas                                                                                                                                    | nand<br>gle<br>ck<br>scade                                                                                                                                                                                                  | 0 = Increment<br>1 = Decrement                          | 0 = Disable<br>1 = Enable                               | 00 = Res<br>01 = Me<br>10 = Me<br>11 = Res                     | er select:<br>served<br>mory Write<br>mory Read<br>served      | Unt                                                            | Isea                                                           |  |  |  |
| Corresponding Port 009h/0D2h DMAC1 DMA Request Register (WO) Default = 00h                                                                                                      |                                                                                                                                                                                                                             |                                                         |                                                         |                                                                |                                                                |                                                                |                                                                |  |  |  |
|                                                                                                                                                                                 |                                                                                                                                                                                                                             | Reserved:<br>Write as 0.                                |                                                         |                                                                | Request:<br>0 = Clear<br>1 = Set                               | Unu                                                            | ised                                                           |  |  |  |
| Corresponding                                                                                                                                                                   | Port 008h/0D0h                                                                                                                                                                                                              |                                                         | DMAC1/2 Comm                                            | and Register (W                                                | D)                                                             |                                                                | Default = 00h                                                  |  |  |  |
| Unused                                                                                                                                                                          | DRQ active<br>sense:<br>0 = High<br>1 = Low                                                                                                                                                                                 | Unused                                                  | Unused                                                  | Unused                                                         | DMAC<br>operation:<br>0 = Enable<br>1 = Disable                | Unused                                                         | Unused                                                         |  |  |  |
| Corresponding                                                                                                                                                                   | Port 00Fh/0DEh                                                                                                                                                                                                              |                                                         | DMAC1/2 N                                               | /ask Register                                                  |                                                                |                                                                | Default = 00h                                                  |  |  |  |
|                                                                                                                                                                                 | Rese                                                                                                                                                                                                                        | rved:                                                   |                                                         | Unused                                                         | Unused                                                         | Unused                                                         | Channel:                                                       |  |  |  |
|                                                                                                                                                                                 | Write                                                                                                                                                                                                                       | as 0.                                                   |                                                         |                                                                |                                                                |                                                                | 0 = Unmasked<br>1 = Masked                                     |  |  |  |
| Corresponding                                                                                                                                                                   | Port 00Ah/0DEh                                                                                                                                                                                                              | DMA                                                     | C1/2 Set Single                                         | Mask Bit Registe                                               | r (WO)                                                         |                                                                | Default = 00h                                                  |  |  |  |
|                                                                                                                                                                                 | R                                                                                                                                                                                                                           | eserved. Write as                                       | 0.                                                      |                                                                | Unused                                                         | Unu                                                            | ised                                                           |  |  |  |
| Corresponding Port 00Eh/0DEh       DMAC1/2 Mask Clear Register (WO)       Default = 00h         Writing any value clears all DMA channel mask bits at once.       Default = 00h |                                                                                                                                                                                                                             |                                                         |                                                         |                                                                |                                                                |                                                                |                                                                |  |  |  |
| Corresponding                                                                                                                                                                   | Corresponding Port 00Dh/0DAh       DMAC1/2 Master Clear Register (WO)       Default = 00h         Writing any value masks all DMA channels and resets all other DMAC values just like a hardware reset.       Default = 00h |                                                         |                                                         |                                                                |                                                                |                                                                |                                                                |  |  |  |
| Corresponding<br>Writing a                                                                                                                                                      | Port 00Ch/0D8h<br>any value resets th                                                                                                                                                                                       | DMA<br>ne byte pointer flip                             | AC1/2 Clear Byte<br>flop so that the ne                 | Pointer Flip-Flop<br>ext byte access to                        | <b>a</b> word-wide DMA                                         | register is to the                                             | Default = 00h<br>low byte.                                     |  |  |  |

### Table B-1 DMAC1/2 Control and Status Bits



### B.3.2 Remote DMAC Channels

Remote DMAC Channels can be anywhere in the system, even on the same PCI bus as the Master DMAC. Each remote DMAC channel must claim only the *remapped* cycles for which it is responsible. The only other difference between a remote DMAC channel and a channel on the master DMAC is that the master DMAC shadows writes to be able to respond to reads of shadowed information. Remote DMAC channels never respond to reads for write-only registers in the 8237 design.

### B.3.3 DMA Channel Selector Register

Within the PCI Configuration Registers of PCI-based DMACs and DMA-aware PCI-to-PCI bridges are seven configuration bits to select whether each DMA channel is local or remote. For each device, the bits are programmed to select whether the DMAC claims that DMA channel or not. "Claimed" means that the channel is claimed by the device or that the device is claiming the cycle on behalf of another device downstream. For the scheme to work properly, each channel can be assigned "claimed" status in only one DMA Channel Selector Register; any channels that are unclaimed should be assigned to the Master DMAC.

The DMA Channel Selector Register layout is illustrated Table B-2.

**DMAC Responsibility** - This bit determines whether the concerned DMAC will be the system master. Only one master is possible in the system.

After Master and remote status has been properly assigned, the responsibility for claiming cycles can be defined as discussed next.

### B.3.4 DMA Remapper

The address of each DMA controller port for each channel is normally listed as an absolute value in the AT-compatible I/O address space. The DMA remapper remaps these ports through a lookup table scheme. For the most part, the assignments are regular enough that a formula could be applied. Unfortunately, certain AT-compatible register locations (the Page Register in particular) introduce an irregularity in the remapping and require an inconsistent approach. The mapping is illustrated in Table A-1 using DMA channel 0 as an example.

From the CPU instruction set point of view, no change in addressing is required. All code can continue to issue the original AT-compatible port addresses. However, DMA programming code that is PCI-aware can directly address these ports if desired.

Note that only the EISA extensions to the Page Register and the Count Register are implemented. The remaining EISA extensions are not currently handled by this protocol.

| 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Channel 7       | Channel 6       | Channel 5       | DMAC            | Channel 3       | Channel 2       | Channel 1       | Channel 0       |
| (DMAC2):        | (DMAC2):        | (DMAC2):        | responsibility: | (DMAC1):        | (DMAC1):        | (DMAC1):        | (DMAC1):        |
| 0 = Not claimed | 0 = Not claimed | 0 = Not claimed | 0 = Secondary   | 0 = Not claimed |
| 1 = Claimed     | 1 = Claimed     | 1 = Claimed     | 1 = Master      | 1 = Claimed     | 1 = Claimed     | 1 = Claimed     | 1 = Claimed     |

### Table B-2 DMA Channel Selector Registers



| Register                       | Bits     | Туре       | ISA I/O Address Example -<br>Channel 0 | Remapped Offset for PCI |
|--------------------------------|----------|------------|----------------------------------------|-------------------------|
| Memory Address w/byte ptr low  | A[7:0]   | Read/Write | 000h                                   | b+(ch*10)+000h          |
| Memory Address w/byte ptr high | A[15:8]  | Read/Write | 000h                                   | b+(ch*10)+001h          |
| Page Address                   | A[23:16] | Read/Write | 087h                                   | b+(ch*10)+002h          |
| EISA High Byte Page Address    | A[31:24] | Read/Write | 487h                                   | b+(ch*10)+003h          |
| Count w/byte ptr low           | C[7:0]   | Read/Write | 001h                                   | b+(ch*10)+004h          |
| Count w/byte ptr high          | C[15:8]  | Read/Write | 001h                                   | b+(ch*10)+005h          |
| EISA High Byte Count           | C[23:16] | Read/Write | 401h                                   | b+(ch*10)+006h          |
| Reserved                       |          |            | 007h                                   |                         |
| Status                         |          | Read-Only  | 008h                                   | b+(ch*10)+008h          |
| Command                        |          | Write-Only | 008h                                   | b+(ch*10)+008h          |
| DMA Request                    |          | Write-Only | 009h                                   | b+(ch*10)+009h          |
| Set Single Mask Bit            |          | Write-Only | 00Ah                                   | b+(ch*10)+00Fh[0]       |
| Mode                           |          | Write-Only | 00Bh                                   | b+(ch*10)+00Bh          |
| Byte Pointer Flip-Flop Clear   |          | Write-Only | 00Ch                                   | handled by DMA remapper |
| Master Clear                   |          | Write-Only | 00Dh                                   | b+(ch*10)+00Dh          |
| Mask Clear                     |          | Write-Only | 00Eh                                   | b+(ch*10)+00Fh[0]       |
| Mask                           |          | Read/Write | 00Fh                                   | b+(ch*10)+00Fh[0]       |

### Table B-3 DMA Remap Scheme - Generic for all DMA Channels

### Notes:

'b' indicates base address

'ch' indicates channel number: ch=0 for channel 0, ch=1 for channel 1, ch=2 for channel 2, ..., ch=7 for channel 7

### Table B-4 Complete Remap Scheme, Channels 0-3

|                                |            | ISA                                                     | I/O Port Address / I  | PCI Remapped Add     | ress           |  |  |  |
|--------------------------------|------------|---------------------------------------------------------|-----------------------|----------------------|----------------|--|--|--|
| Register                       | Туре       | DMA Ch 0                                                | DMA Ch 1              | DMA Ch 2             | DMA Ch 3       |  |  |  |
| Memory Address w/byte ptr low  | Read/Write | 000h/b+000h                                             | 002h/b+010h           | 004h/b+020h          | 006h/b+030h    |  |  |  |
| Memory Address w/byte ptr high | Read/Write | 000h/b+001h                                             | 002h/b+011h           | 004h/b+021h          | 006h/b+031h    |  |  |  |
| Page Address                   | Read/Write | 087h/b+002h                                             | 083h/b+012h           | 081h/b+022h          | 082h/b+032h    |  |  |  |
| EISA High Byte Page Address    | Read/Write | 487h/b+003h                                             | 483h/b+013h           | 481h/b+023h          | 482h/b+033h    |  |  |  |
| Count w/byte ptr low           | Read/Write | 001h/b+004h                                             | 003h/b+014h           | 005h/b+024h          | 007h/b+034h    |  |  |  |
| Count w/byte ptr high          | Read/Write | 001h/b+005h                                             | 003h/b+015h           | 005h/b+025h          | 007h/b+035h    |  |  |  |
| EISA High Byte Count           | Read/Write | 401h/b+006h                                             | 403h/b+016h           | 405h/b+026h          | 407h/b+036h    |  |  |  |
| Status                         | Read-Only  | 008h/                                                   | /b+008hb+018hb+       | 028hb+038h (four r   | eads)          |  |  |  |
| Command                        | Write-Only | 008h/                                                   | /b+008hb+018hb+       | 028hb+038h (four v   | vrites)        |  |  |  |
| DMA Request                    | Write-Only | 009h/b+009h                                             | 009h/b+019h           | 009h/b+029h          | 009h/b+039h    |  |  |  |
| Set Single Mask Bit            | Write-Only | 00Ah/b+00Fh[0]                                          | 00Ah/b+01Fh[0]        | 00Ah/b+02Fh[0]       | 00Ah/b+03Fh[0] |  |  |  |
| Mode                           | Write-Only | 00Bh/b+00Bh                                             | 00Bh/b+01Bh           | 00Bh/b+02Bh          | 00Bh/b+03Bh    |  |  |  |
| Byte Pointer Flip-Flop Clear   | Write-Only | 00Ch/used                                               | d by remapper, but no | o remapped I/O cycle | generated      |  |  |  |
| Master Clear                   | Write-Only | 00Dh/b+00Dhb+01Dhb+02Dhb+03Dh (four writes)             |                       |                      |                |  |  |  |
| Mask Clear                     | Write-Only | 00Eh/b+00Fh[0]b+01Fh[0]b+02Fh[0]b+03Fh[0] (four writes) |                       |                      |                |  |  |  |
| Mask                           | Read/Write | 00Fh/b+00                                               | Fh[0]b+01Fh[0]b+      | 02Fh[0]b+03Fh[0] (   | four writes)   |  |  |  |



|                                |            | ISA                                    | I/O Port Address / I                            | PCI Remapped Add     | ress           |  |  |
|--------------------------------|------------|----------------------------------------|-------------------------------------------------|----------------------|----------------|--|--|
| Register                       | Туре       | DMA Ch 4                               | DMA Ch 5                                        | DMA Ch 6             | DMA Ch 7       |  |  |
| Memory Address w/byte ptr low  | Read/Write | 0C0h/none                              | 0C4h/b+050h                                     | 0C8h/b+060h          | 0CCh/b+070h    |  |  |
| Memory Address w/byte ptr high | Read/Write | 0C0h/none                              | 0C4h/+051h                                      | 0C8h/b+061h          | 0CCh/b+071h    |  |  |
| Page Address                   | Read/Write | 08Fh/none                              | 08Bh/b+052h                                     | 089h/b+062h          | 08Ah/b+072h    |  |  |
| EISA High Byte Page Address    | Read/Write | none/none                              | 48Bh/b+053h                                     | 489h/b+063h          | 48Ah/b+073h    |  |  |
| Count w/byte ptr low           | Read/Write | 0C2h/none                              | 0C6h/b+054h                                     | 0CAh/b+064h          | 0CEh/b+074h    |  |  |
| Count w/byte ptr high          | Read/Write | 0C2h/none                              | 0C6h/b+055h                                     | 0CAh/b+065h          | 0CEh/b+075h    |  |  |
| EISA High Byte Count           | Read/Write | none/none                              | 4C6h/b+056h                                     | 4CAh/b+066h          | 4CEh/b+076h    |  |  |
| Status                         | Read-Only  | 0D0h/none                              | 0D0h/b+058                                      | hb+068hb+078h (      | three reads)   |  |  |
| Command                        | Write-Only | 0D0h/none                              | 0D0h/b+058                                      | hb+068hb+078h (      | three writes)  |  |  |
| DMA Request                    | Write-Only | 0D2h/none                              | 0D2h/b+059h                                     | 0D2h/b+069h          | 0D2h/b+079h    |  |  |
| Set Single Mask Bit            | Write-Only | 0D4h/none                              | 0D4h/b+05Fh[0]                                  | 0D4h/b+06Fh[0]       | 0D4h/b+07Fh[0] |  |  |
| Mode                           | Write-Only | 0D6h/none                              | 0D6h/b+05Bh                                     | 0D6h/b+06Bh          | 0D6h/b+07Bh    |  |  |
| Byte Pointer Flip-Flop Clear   | Write-Only | 0D8h/used                              | d by remapper, but no                           | remapped I/O cycle   | generated      |  |  |
| Master Clear                   | Write-Only | 0DAh/b+05Dhb+06Dhb+07Dh (three writes) |                                                 |                      |                |  |  |
| Mask Clear                     | Write-Only | 0DCh/none                              | 0DCh/b+05Fh[0]b+06Fh[0]b+07Fh[0] (three writes) |                      |                |  |  |
| Mask                           | Read/Write | 0DEh                                   | /b+05Fh[0]b+06Fh[0                              | 0]b+07Fh[0] (three v | writes)        |  |  |

Table B-5Complete Remap Scheme, Channels 4-7

### 2.3.4.1 Register Writes

Most, but not all, DMA I/O register writes are remapped by the DMA remapper. For all cases, the DMA remapper must generate STOP# in response to the original cycle until these remapped cycles are complete.

**Mode and Request -** For these write-only DMA registers, bits [1:0] indicate the channel number. Therefore, the DMA remapper need only generate a single I/O access, to the channel specified.

**Command, Mask, and Master Clear** - The DMA remapper remaps the access to four unique I/O locations (only three for DMAC2 accesses since DMA channel 4 is not important). Each device claims only its own access.

**Single-Channel Mask and Mask Clear** - These accesses simply update the Mask Register. Therefore, the DMA remapper must maintain a copy of the Mask Register internally so that it can update the mask. It then generates remapped writes to all Mask Registers.

**Byte Pointer Flip-Flop Clear** - The DMA remapper uses this value internally to determine the remapping for Address and Count accesses. However, it does not generate any external I/O cycles for this write.

All Other Registers - The DMA remapper remaps the I/O write according to the tables.

### 2.3.4.2 Register Reads

Only certain reads are remapped by the DMA remapper. Reads to other registers are reads of DMA shadow registers, which are not at industry-standard addresses and therefore are not covered by the distributed DMA protocol. Claiming DMAC register reads is straightforward. For all cases, the DMA remapper must generate STOP# in response to the original cycle until these remapped cycles are complete.

Address, Count, and Page Address Registers - All reads are remapped. The channel owner claims the remapped cycle and returns the data. PCI bridges must claim this cycle and pass it on to the secondary bus to return the data.

**Mask Register -** Reads are not remapped. The DMA remapper claims the cycle and returns shadowed information.

**Status Register** - Reads are remapped to four unique I/O locations. The DMA remapper combines the returned status information for each channel and provides it to the requester.

**Write-only Registers** - Reads are not remapped. The 82C206 core provides readback capability of these registers as shadowed information.

Note that there is no provision for conflicting claims by more than one device. As long as exactly one "claimed" assignment is made for each channel, there will never be a conflict.







## **Sales Information**

#### **HEADQUARTERS:**

**OPTi Inc.** 888 Tasman Drive Milpitas, CA 95035 tel: 408-486-8000 fax: 408-486-8011

### SALES OFFICES:

Japan

**OPTi Japan KK** Murata Building 6F, 2-22-7 Ohhashi Meguro-ku Tokyo 153, Japan tel: 81-3-5454-0178 fax: 81-3-5454-0168

#### Taiwan

**OPTi Inc.** 9F, No 303, Sec 4, Hsin Yih Road Taipei, Taiwan, ROC tel: 886-2-325-8520 fax: 886-2-325-6520

#### United Kingdom & Europe OPTi Inc.

Bicester Business Center Market Court, Victoria Road Bicester, Oxon OX6 7QB U.K. tel: + 44-1-869-321-622 fax: + 44-1-869-241-448

#### United States OPTi Inc.

8 Corporate Park, Ste. #300 Irvine, CA 92714-5117 tel: 714-838-0589 fax: 714-838-9753

#### OPTI Inc. 4400 N. Federal Highway, Ste. #120 Boca Raton, FL 33431 tel: 407-395-4555 fax: 407-395-4554

OPTi Inc.

20405 State Highway 249, Ste. #220 Houston, TX 77070 tel: 713-257-1856 fax: 713-257-1825

#### **REPRESENTATIVES:**

#### **United States**

#### Alabama/Mississippi

Concord Component Reps 190 Line Quarry Rd., Ste. #102 Madison, AL 35758 tel: 205-772-8883 fax: 205-772-8262

### California - Southern Jones & McGeoy Sales

5100 Campus Dr., Ste. #300 Newport Beach, CA 92660 tel: 714-724-8080 fax: 714-724-8090

#### Florida

Engineered Solutions Ind., Inc. 1000 E. Atlantic Blvd., Ste. #202 Pompano Beach, FL 33060 tel: 305-784-0078 fax: 305-781-7722

### Georgia

Concord Component Reps 6825 Jimmy Carter Blvd., Ste. #1303 Norcross, GA 30071 tel: 770-416-9597 fax: 770-441-0790

#### Illinois

Micro-Tex, Inc. 1870 North Roselle Rd., Ste. #107 Schaumburg, IL 60195-3100 tel: 708-885-8200 fax: 708-885-8210

#### Massachusetts

**S-J Associates, Inc.** 40 Mall Road, Suite 202 Burlington, MA 01803 tel: 617-272-5552 fax: 617-272-5515

#### Michigan

Jay Marketing 44752 Helm Street., Ste. A Plymouth, MI 48170 tel: 313-459-1200 fax: 313-459-1697

#### New Jersey

S-J Associates, Inc. 131-D Gaither Dr. Mt. Laurel, NJ 08054 tel: 609-866-1234 fax: 609-866-8627

#### **New York**

**S-J Associates, Inc.** 265 Sunrise Highway Rockville Centre, NY 11570 tel: 516-536-4242 fax: 516-536-9638

S-J Associates, Inc. 735 Victor-Pittsford Victor, NY 14564 tel: 716-924-1720

### North & South Carolina

**Concord Component Reps** 10608 Dunhill Terrace Raleigh, NC 27615 tel: 919-846-3441 fax: 919-846-3401

#### Ohio/W. Pennsylvania

Lyons Corp. 4812 Fredrick Rd., Ste. #101 Dayton, OH 45414 tel: 513-278-0714 fax: 513-278-3609

#### Lyons Corp.

4615 W. Streetsboro Richfield, OH 44286 tel: 216-659-9224 fax: 216-659-9227

Lyons Corp. 248 N. State St. Westerville, OH 43081 tel: 614-895-1447 fax: Same

#### Texas

Axxis Technology Marketing, Inc. 701 Brazos, Suite 500 Austin, TX 78701 tel: 512-320-9130 fax: 512-320-5730

#### Axxis Technology Marketing, Inc. 6804 Ashmont Drive Plano, TX 75023 tel: 214-491-3577 fax: 214-491-2508

#### Virginia

S-J Associates, Inc. 900 S. Washington St., Ste. #307 Falls Church, VA 22046 tel: 703-533-2233 fax: 703-533-2236

#### Wisconsin

Micro-Tex, Inc. 22660 Broadway, Ste. #4A Waukesha, WI 53186 tel: 414-542-5352 fax: 414-542-7934

#### International

#### Australia

**Braemac Pty. Ltd.** Unit 6, 111 Moore St., Leichhardt Sydney, 2040 Australia tel: 61-2-550-6600 fax: 61-2-550-6377

#### China

Legend Electronic Components. Ltd. Unit 413, Hong Kong Industrial Technology Centre 72 Tat Chee Avenue Kowloon Tong, Hong Kong tel: 852-2776-7708 fax: 852-2652-2301

#### France

Tekelec Airtronic, France 5, Rue Carle Vernet 92315 Sevres Cedex France tel: 33-1-46-23-24-25 fax: 33-1-45-07-21-91

### Germany

Kamaka Rheinsrasse 22 76870 Kandel Germany tel: 49-7275-958211 fax: 49-7275-958220

#### India

Spectra Innovation Unit S-822 Manipal Centre 47 Dickenson Road Bangalore 560-042 Kamataka, India tel: 91-80-558-8323/3977 fax: 91-80-558-6872

#### Israel

Ralco Components (1994) Ltd. 11 Benyamini St. 67443 Tel Aviv Israel tel: 972-3-6954126 fax: 972-3-6951743

#### Korea

Woo Young Tech Co., Ltd. 5th Floor Koami Bldg 13-31 Yoido-Dong Youngduengo-Ku Seoul, Korea 150-010 tel: 02-369-7099 fax: 02-369-7091

#### Singapore

Instep Microsolutions Pte Ltd. 629 Aljunied Road #05-15 Cititech Industrial Building Singapore 1438 tel: 65-741-7507 65-741-7530 fax: 65-741-1478

#### South America

Uniao Digital Rua Guido Caloi Bloco B, Piso 3 Sao Paulo-SP, CEP 05802-140 Brazil tel: 55-11-5514-3355 fax: 55-11-5514-1088

#### Switzerland

Datacomp AG Silbernstrasse 10 8953 Dietikon Switzerland tel: 41-1-740-5140 fax: 41-1-741-3423

#### **United Kingdom**

Spectrum 2 Grange Mews, Station Road Launton, Bicester Oxfordshire,OX6 0DX UK tel: 44-1869-325174 fax: 44-1869-325175

### MMD

3 Bennet Court, Bennet Road Reading Berkshire, RG2 0QX UK tel: 44 1734 313232 fax: 44 1734 313255

(7/96)

The information contained within this document is subject to change without notice. OPTi Inc. reserves the right to make changes in this manual at any time as well as in the products it describes, at any time without notice or obligation. OPTi Inc. assumes no responsibility for any errors contained within. In no event will OPTi Inc. be liable for any damages, direct, indirect, incidental or consequential resulting from any error, defect, or omission in this specification. Copyright © 1996 by OPTi Inc. All rights reserved. OPTi is a trademark of OPTi Incorporated. All other brand and product names are trademarks or copyrights of their respective owners.

### **OPTi Inc.**

888 Tasman Drive Milpitas, CA 95035 Tel: (408) 486-8000 Fax: (408) 486-8001 WWW: http://www.opti.com/