# MEMORY PRODUCTS 

DATABOOK<br>$2^{\text {nd }}$ EDITION

AUGUST 1992

## USE IN LIFE SUPPORT DEVICES OR SYSTEMS MUST BE EXPRESSLY AUTHORIZED

SGS-THOMSON PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF SGS-THOMSON Microelectronics. As used herein:

1. Life support devices or systems are those which (a) are intended for surgical implant into the body, or (b) support or sustan life, and whose fallure to perform, when properly used in accordance with instructions for use provided with the product, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can reasonably be expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## TABLE OF CONTENTS

INTRODUCTION Page ..... 6
GENERAL INDEX ..... 9
SELECTION GUIDE ..... 13
CMOS EPROM ..... 49
NMOS EPROM ..... 195
FLASH MEMORIES ..... 247
ROM ..... 345
$I^{2} \mathrm{C}$ BUS EEPROM ..... 359
MICROWIRE BUS EEPROM ..... 451
PARALLEL ACCESS EEPROM ..... 551
FAST SRAM ..... 563
504

## TABLE OF CONTENTS

(Cont'd)
CACHE MEMORIES ..... 661
FIFO MEMORIES ..... 769
ZEROPOWER MEMORIES ..... 853
TIMEKEEPER MEMORIES ..... 981
APPLICATION NOTES ..... 1051
QUALITY NOTES ..... 1137
TECHNICAL ARTICLES ..... 1147

## INTRODUCTION

SGS-THOMSON Microelectronics manufactures an extensive range of memory products which satisfy the needs of a diverse range of applications. They include,

## Non-volatile memories: EPROM, OTP ROM, FLASH MEMORIES and EEPROM.

## Static RAMs: Fast SRAM, Cache TAGRAM and Burst SRAM, BiPORT FIFOs.

## Zeropower, Timekeeper and Processor Manager specialty memories.

This databook provides comprehensive, technical information on each family of memory products to aid selection for a defined use.

EPROMs (UV eraseable Electrically Programmable Read Only Memories). This family includes EPROMs which can be erased by exposure to Ultra Violet light through a quartz window in the package. Data is provided on EPROMs in two technologies, CMOS and NMOS, and in densities from 16K bits up to 16Megbits. Memory access times for standard products are as fast as 80 ns . Programming times have been reduced through the use of specially designed 'margin-mode verify' circuits and new PRESTO programming algorithms. For portable equipment some sizes of EPROM are specified for operation in read mode down to 3V supply.

OTP ROMs (One Time Programmable Read Only Memories). These devices are similar to EPROMs but are packaged in plastic packages, both Dual In Line and surface mounting types. They are not eraseable, but may be programmed one time only using the same programming technique as for EPROMs.

FLASH MEMORIES. (Electrically programmable and Eraseable Memories). The FLASH MEMORY provides a new flexibility for the system designer by implementing both electrical programming, like an EPROM, and electrical erasure. The erasure is either the entire chip or for certain devices by blocks of the memory. This gives the devices additional functionality as they can be erased and reprogrammed in the circuit board for applications where there is a requirement to change the contents of the non-volatile memory. The manufacturing process for FLASH MEMORIES is very similar to that of EPROMs thus ensuring a similar evolution of density, performance and reliability.

EEPROMs. (Electrically Eraseable and Programmable Read Only Memories). Different from the FLASH MEMORY, the EEPROM may be erased and written byte-by-byte. Two types of EEPROM are included: serial access with buses compatible with $I^{2} \mathrm{C}$ or MICROWIRE ${ }^{\circledR}$ standards, and parallel access devices. EEPROMs are widely used for storing equipment parameters or data configurations. The special CMOS technology used by SGS-THOMSON allows a guarantee of over 1,000,000 erase/write cycle endurance and over 10 years data retention. Devices operate down to 2.5 V .

Fast SRAM. Using a new Advanced CMOS process the Fast SRAM products offer access times down to 10 ns and are thus suitable for use in high speed applications such as computer cache memory systems. Product sizes range from 64 K up to 1 Megabit. The memories use a technique known as VBO (Variable Bit Organisation)

SCS-THOMSO

which establishes the organisation ( $\mathrm{x} 1, \mathrm{x} 4$ or x 8 ) at the final metal mask level: this enables a rapid reaction to customer orders for different organisations but still maintains a short production time for the whole family.

Cache TAGRAM ${ }^{\text {TM }}$. Computer Cache systems are made using a combination of a memory to store the cache data addresses (the tagram) and the cache data store (a fast SRAM or burst SRAM). The Cache TAGRAM family includes both standard TAGRAMs and the SnoopTAG for multiprocessor/dual bus applications. The burst SRAM (BRAM) products are 32K x 9 fast SRAMs with internal address counters and are designed for use with popular microprocessors.

BiPORT ${ }^{\text {TM }}$ FIFOs. The BiPORT FIFO family is a series of FIFO memories based on SRAM technology, with built in address registers for read and write pointers. Sizes vary from 512 bits up to 8K bits. The architecture allows both depth and width exapnsion.
ZEROPOWER ${ }^{\text {TM }}$ and TIMEKEEPER ${ }^{\text {TM }}$. This range of products satisfies a very important sector of applications: they provide fast Read/Write non-volatile memory for use as back-up storage, for example during power down. The basic range of Zeropower products consists of an ultra low power SRAM, with integrated supply voltage detector and a switch-over to battery sustained operation. The packaging includes an integrated lithium battery which has the capacity to maintain memory contents for 10-11 years. Timekeeper products include a real time clock which is also powered by the back-up battery during power down.

SGS-THOMSON has an extensive program of both process R \& D and product development which results in many new product updates and introductions every year. Please contact your nearest sales office to learn about new products that have been introduced since this data book was published.


The 16 Megabit EPROM developed in 0,6 micron CMOS Technology

## GENERAL INDEX

CMOS EPROM ..... 49
M27C64A CMOS 64K (8K x 8) UV EPROM \& OTP ROM ..... 51
M27C128A CMOS 128K (16K x 8) UV EPROM ..... 59
M27C256B CMOS 256K (32K x 8) UV EPROM \& OTP ROM ..... 67
M87C257 CMOS ADDRESS LATCHED 256K (32K x 8) UV EPROM \& OTP ROM ..... 75
M27C512 CMOS 512K (64K x 8) UV EPROM \& OTP ROM ..... 85
M27V512 LOW VOLTAGE CMOS 512K (64K x 8) OTP ROM ..... 95
M27C516 CMOS 512K (32K $\times 16$ ) UV EPROM \& OTP ROM ..... 105
M27C1000 CMOS 1MEG (128K x 8) UV EPROM \& OTP ROM ..... 113
M27C1001 CMOS 1MEG (128K x 8) UV EPROM \& OTP ROM ..... 121
M27C1024 CMOS 1MEG (64K x 16) UV EPROM \& OTP ROM ..... 129
M27V101 LOW VOLTAGE CMOS 1MEG ( $128 \mathrm{~K} \times 8$ ) UV EPROM \& OTP ROM ..... 137
M27C2001 CMOS 2MEG (256K x 8) UV EPROM \& OTP ROM ..... 145
M27V201 LOW VOLTAGE CMOS 2MEG (256K x 8) UV EPROM \& OTP ROM ..... 153
M27C4001 CMOS 4MEG (512K x 8) UV EPROM \& OTP ROM ..... 161
M27V401 LOW VOLTAGE CMOS (512K x 8) UV EPROM \& OTP ROM ..... 169
M27C4002 CMOS 4MEG (256K x 16) UV EPROM \& OTP ROM ..... 177
M27C160 CMOS 16MEG (2M $\times 8$ or $1 \mathrm{M} \times 16$ ) UV EPROM ..... 185
NMOS EPROM ..... 195
M2716 NMOS 16K (2K x 8) UV EPROM ..... 197
M2732A NMOS 32K (4K x 8) UV EPROM ..... 205
M2764A NMOS 64K (8K x 8) UV EPROM ..... 213
M27128A NMOS 128K (16K x 8) UV EPROM ..... 221
M27256 NMOS 256K (32K x 8) UV EPROM ..... 229
M27512 NMOS 512K ( $64 \mathrm{~K} \times 8$ ) UV EPROM ..... 237
FLASH MEMORIES ..... 247
M28F256 CMOS 256K (32K x 8) FLASH MEMORY ..... 249
M28F256A CMOS 256K (32K x 8) FLASH MEMORY ..... 265
M28F512 CMOS 512K (64K x 8) FLASH MEMORY ..... 281
M28F101 CMOS 1MEG ( $128 \mathrm{~K} \times 8$ ) FLASH MEMORY ..... 297
M28F102 CMOS 1MEG (64K x 16) FLASH MEMORY ..... 313
M28F201 CMOS 2MEG (256K x 8) FLASH MEMORY ..... 329
ROM ..... 345
M23C512 CMOS 512K (64K x 8) ROM ..... 347
M23C1000 CMOS 1MEG (128K x 8) ROM ..... 351
M23C1001 CMOS 1MEG (128K x 8) ROM ..... 355

## GENERAL INDEX

$I^{2} \mathrm{C}$ Bus Eeprom ..... 359
ST24C01 SERIAL ACCESS CMOS 1K ( $128 \times 8$ ) EEPROM ..... 361
ST24C02A SERIAL ACCESS CMOS $2 \mathrm{~K}(256 \times 8)$ EEPROM ..... 371
ST24C04 SERIAL ACCESS CMOS 4K (2 by $256 \times 8$ ) EEPROM ..... 381
ST24C08 SERIAL ACCESS CMOS 8K (4 by $256 \times 8$ ) EEPROM ..... 391
ST24C16C SERIAL ACCESS CMOS 16K (8 by $256 \times 8$ ) EEPROM ..... 401
ST25C01 LOW VOLTAGE SERIAL ACCESS CMOS $1 \mathrm{~K}(128 \times 8)$ EEPROM ..... 411
ST25C02A LOW VOLTAGE SERIAL ACCESS CMOS $2 \mathrm{~K}(256 \times 8)$ EEPROM ..... 420
ST25C04 LOW VOLTAGE SERIAL ACCESS CMOS 4 K (2 by $256 \times 8$ ) EEPROM ..... 431
ST25C08 LOW VOLTAGE SERIAL ACCESS CMOS 8 K (4 by $256 \times 8$ ) EEPROM ..... 441
MICROWIRE Bus EEPROM ..... 451
ST93C06 SERIAL ACCESS 256BIT ( $16 \times 16$ or $32 \times 8$ ) EEPROM. ..... 453
ST93C46A SERIAL ACCESS $1 \mathrm{~K}(64 \times 16$ or $128 \times 8$ ) EEPROM ..... 463
ST93C56 SERIAL ACCESS $2 \mathrm{~K}(128 \times 16$ or $256 \times 8)$ EEPROM ..... 471
ST93CS46 WRITE PROTECTED SERIAL ACCESS $1 \mathrm{~K}(64 \times 16)$ EEPROM ..... 479
ST93CS56 WRITE PROTECTED SERIAL ACCESS $2 \mathrm{~K}(128 \times 16)$ EEPROM ..... 491
ST93CS66 WRITE PROTECTED SERIAL ACCESS 4K ( $256 \times 16$ ) EEPROM ..... 503
ST93CS47 LOW VOLTAGE WRITE PROTECTED SERIAL ACCESS $1 \mathrm{~K}(64 \times 16)$ EEPROM. ..... 515
ST93CS57 LOW VOLTAGE WRITE PROTECTED SERIAL ACCESS $2 \mathrm{~K}(128 \times 16)$ EEPROM ..... 527
ST93CS67 LOW VOLTAGE WRITE PROTECTED SERIAL ACCESS $4 \mathrm{~K}(256 \times 16)$ EEPROM ..... 539
Parallel Access EEPROM ..... 551
M28C64C PARALLEL ACCESS CMOS 64K (8K x 8) EEPROM ..... 553
Fast SRAM ..... 563
M621064 VERY FAST CMOS 64K x 1 SRAM ..... 565
M624016 VERY FAST CMOS 16K $\times 4$ SRAM ..... 571
M624017 VERY FAST CMOS 16K x 4 SRAM WITH OUTPUT ENABLE ..... 577
M628008 VERY FAST CMOS 8K x 8 SRAM WITH OUTPUT ENABLE ..... 585
M621256 VERY FAST CMOS 256K x 1 SRAM ..... 593
M624064 VERY FAST CMOS 64K x 4 SRAM ..... 601
M624065 VERY FAST CMOS 64K x 4 SRAM WITH OUTPUT ENABLE ..... 609
M628032 VERY FAST CMOS $32 \mathrm{~K} \times 8$ SRAM WITH OUTPUT ENABLE ..... 617
M629032 VERY FAST CMOS 32K x 9 SRAM WITH OUTPUT ENABLE ..... 625
M621100 VERY FAST CMOS 1MEG x 1 SRA ..... 635
M624256 VERY FAST CMOS 256K x 4 SRAM WITH OUTPUT ENABLE ..... 643
M628128 VERY FAST CMOS 128K x 8 SRAM WITH OUTPUT ENABLE ..... 651
CACHE MEMORIES ..... 661
MK41S80 CMOS 4K $\times 4$ CACHE TAGRAM ..... 663
MK48S74 CMOS 8K x 8 CACHE TAGRAM ..... 673
MK48S80 CMOS $8 \mathrm{~K} \times 8$ CACHE TAGRAM. ..... 685
MK45180 CMOS $4 \mathrm{~K} \times 10$ CACHE SNOOPTAG ..... 697
MK4202 CMOS $2 \mathrm{~K} \times 20$ CACHE TAGRAM ..... 725
MK62486 CMOS 32K x 9 CACHE BRAM ..... 745
MK62940 CMOS 32K x 9 CACHE BRAM ..... 757
FIFO MEMORIES ..... 769
MK4505M-S CMOS 1K x 5 CLOCKED FIFO ..... 771
MK4501 CMOS $512 \times 9$ BiPORT FIFO ..... 789
MK4503 CMOS 2K x 9 BiPORT FIFO ..... 805
MK45H01-3 FAST CMOS 512/1K/2K x 9 BiPORT FIFO. ..... 821
MK45H04-8 FAST CMOS 4K/8K x 9 BiPORT FIFO ..... 837
ZEROPOWER MEMORIES ..... 853
MK48C02A CMOS 2K x 8 ZEROPOWER SRAM, WITHOUT BATTERY ..... 855
MK48Z02 CMOS 2K $\times 8$ ZEROPOWER SRAM ..... 865
MKI48Z02 CMOS $2 \mathrm{~K} \times 8$ ZEROPOWER SRAM, INDUSTRIAL TEMPERATURE RANGE ..... 877
MK48Z08 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM ..... 889
MKI48Z18 CMOS $8 \mathrm{~K} \times 8$ ZEROPOWER SRAM, INDUSTRIAL TEMPERATURE RANGE ..... 901
MK48Z30 CMOS 32K x 8 ZEROPOWER SRAM ..... 905
MK48Z32 CMOS 32K x 8 ZEROPOWER SRAM ..... 919
M48Z128 CMOS 128K $\times 8$ ZEROPOWER SRAM MODULE ..... 931
M46Z128 CMOS 128K x 16 ZEROPOWER SRAM MODULE ..... 941
M48Z256 CMOS 256K $\times 8$ ZEROPOWER SRAM MODULE ..... 951
M46Z256 CMOS 256K x 16 ZEROPOWER SRAM MODULE ..... 961
M48Z512 CMOS 512K x 8 ZEROPOWER SRAM MODULE ..... 971
TIMEKEEPER MEMORIES ..... 981
MK41T56 SERIAL ACCESS CMOS 512BIT ( $64 \times 8$ ) TIMEKEEPER SRAM ..... 983
MK48T85 ADDRESS/DATA MULTIPLEXED CMOS 512BIT ( $64 \times 8$ ) TIMEKEEPER SRAM ..... 995
MK48T87 ADDRESS/DATA MULTIPLEXED CMOS 512BIT ( $64 \times 8$ ) TIMEKEEPER SRAM ..... 1001
MK48T87A ADDRESS/DATA MULTIPLEXED CMOS 512BIT $(64 \times 8)$ TIMEKEEPER SRAM ..... 1019
MK48T02 CMOS 2K x 8 TIMEKEEPER SRAM ..... 1023
MK48T08 CMOS $8 \mathrm{~K} \times 8$ TIMEKEEPER SRAM ..... 1037

## GENERAL INDEX

Application Notes ..... 1051
AN206 REPLACING EEPROM WITH ZEROPOWER ..... 1053
AN207 PROGRAMMING THE MK48Z02 ..... 1057
AN208 POWER FAIL INTERRUPT OF THE MK48Z09, 19 ..... 1059
AN210 TIMEKEEPER CALIBRATION OF THE MK48T02 ..... 1061
AN211 MEMORY MAPPED TIMEKEEPER REGISTERS OF THE MK48T02 ..... 1065
AN218 THE MK45H03 BiPORT FIFO 16BIT TO 8BIT CONVERSION ..... 1067
AN219 THE MK4505 CLOCKED FIFO INTRODUCTORY CONCEPTS ..... 1071
AN220 USING THE MK4505 CLOCKED FIFO AS A DIGITAL DELAY ..... 1075
AN211 THE MK4505 LATCHED FLAG DESIGN CONSIDERATIONS ..... 1079
AN222 THE MK4505 MASTER SLAVE WIDTH EXPANSION ..... 1085
AN394 MICROWIRE BUS EEPROM COMMON I/O OPERATION ..... 1091
AN395 ENSURING DATA INTEGRITY IN ZEROPOWER AND TIMEKEEPER RAMS ..... 1099
AN396 UPGRADED MEMORY CAPABILITY USING ZEROPOWER/TIMEKEEPER RAMS ..... 1103
AN397 MEMORY PRODUCTS TIMEING SPECIFICATIONS ..... 1105
AN398 TAPE AND REEL PACKING ..... 1109
AN400 THE MK4202 TAGRAM 32BIT CACHE DESIGN CONCEPTS. ..... 1115
AN401 MK45180 BiPORT TAGRAM SIMPLIFIES CACHE COHERENCY. ..... 1121
AN402 DESIGNING CACHE MEMORY SYSTEMS ..... 1131
Quality Notes ..... 1137
QN100 MEMORY PRODUCTS QUALITY PROGRAM ..... 1139
Technical Articles ..... 1147
TA102 Special Cell Design Gives Highest EEPROM Endurance ..... 1149
TA104 EPROM as a Technology Leader ..... 1155
TA107 Fast Access Time Non-Volatile Memory, the ZEROPOWER Solution ..... 1161
TA109 Built-in QUality for 10 FITs Performance of EPROM/FLASH Memory ..... 1167
TA110 Trends in Non-Volatile Memories ..... 1181

CMOS UV EPROM and OTP ROM

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 64K | M27C64A-15F1 <br> M27C64A-20F1 <br> TS27C64A-20CQ <br> M27C64A-25F1 <br> TS27C64A-25CQ <br> TS27C64A-30CQ <br> M27C64A-20F6 <br> TS27C64A-20VQ <br> M27C64A-25F6 <br> TS27C64A-25VQ <br> TS27C64A-30VQ | 8K $\times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ | $\begin{aligned} & 150 \\ & 200 \\ & 200 \\ & 250 \\ & 250 \\ & 300 \\ & 200 \\ & 200 \\ & 250 \\ & 250 \\ & 300 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | High Speed <br> High Speed <br> HIgh Speed <br> High Speed <br> HIgh Speed <br> High Speed <br> High Speed <br> HIgh Speed <br> High Speed <br> Hlgh Speed <br> High Speed | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 85 -40 to 85 -40 to 85 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
|  | TS27C64A-20CP <br> TS27C64A-25CP <br> TS27C64A-20VP <br> TS27C64A-25VP | $8 \mathrm{~K} \times 8$ <br> 8K x 8 <br> 8K x 8 <br> $8 \mathrm{~K} \times 8$ | $\begin{aligned} & 200 \\ & 250 \\ & 200 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | High Speed <br> High Speed <br> High Speed <br> High Speed | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | PDIP28 PDIP28 PDIP28 PDIP28 |
|  | TS27C64A-20CFN <br> TS27C64A-25CFN <br> TS27C64A-25VFN | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 200 \\ & 250 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \end{aligned}$ | High Speed <br> High Speed <br> High Speed | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \end{aligned}$ |
| 128K | M27C128A-12F1 <br> M27C128A-15F1 <br> M27C128A-20F1 <br> M27C128A-20F6 | $\begin{aligned} & 16 \mathrm{~K} \times 8 \\ & 16 \mathrm{~K} \times 8 \\ & 16 \mathrm{~K} \times 8 \\ & 16 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 200 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 2 sec. PRESTO II, 2 sec PRESTO II, 2 sec. PRESTO II, 2 sec. | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
| 256K | M27C256B-80XF1 <br> M27C256B-10XF1 | $\begin{aligned} & 32 K \times 8 \\ & 32 K \times 8 \end{aligned}$ | $\begin{gathered} 80 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. PRESTO II, 3 sec. | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | FDIP28W FDIP28W |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M27C256B-12XF1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ |  | 0 to 70 | FDIP28W |
|  | M27C256B-15XF1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ |  | 0 to 70 | FDIP28W |
|  | M27C256B-20XF1 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-25XF1 | $32 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-10F1 | $32 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-12F1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-12F1L | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-15F1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ |  | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-20F1 | 32K $\times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-20F1L | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-25F1 | $32 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M27C256B-12XF6 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | -40 to 85 | FDIP28W |
|  | M27C256B-15XF6 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | -40 to 85 | FDIP28W |
|  | M27C256B-20XF6 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | -40 to 85 | FDIP28W |
|  | M27C256B-25XF6 | $32 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | -40 to 85 | FDIP28W |
|  | M27C256B-12F6 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO ll, 3 sec . | -40 to 85 | FDIP28W |
|  | M27C256B-15F6 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. PRESTO II, 3 sec. | -40 to 85 | FDIP28W |
|  | M27C256B-20F6 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ |  | -40 to 85 | FDIP28W |
|  | M27C256B-20F6L | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ |  | PRESTO II, 3 sec. | -40 to 85 | FDIP28W |
|  | M27C256B-25F6 | $32 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. PRESTO II, 3 sec. | -40 to 85 | FDIP28W |
|  | M27C256B-12XB1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | 0 to 70 | PDIP28 |
|  | M27C256B-90B1 | $32 \mathrm{~K} \times 8$ | 90 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | 0 to 70 | PDIP28 |
|  | M27C256B-12B1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | 0 to 70 | PDIP28 |
|  | M27C256B-15B1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | 0 to 70 | PDIP28 |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M27C256B-20B1 <br> M27C256B-15B6 <br> M27C256B-20B6 <br> M27C256B-20B7 <br> M27C256B-15B3 <br> M27C256B-20B3 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 200 \\ & 150 \\ & 200 \\ & 200 \\ & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. PRESTO II, 3 sec. PRESTO II, 3 sec. PRESTO II, 3 sec. PRESTO II, 3 sec. PRESTO ll, 3 sec . | 0 to 70 -40 to 85 -40 to 85 -40 to 105 -40 to 125 -40 to 125 | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
|  | M27C256B-12XC1 | 32K x 8 | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | 0 to 70 | PLCC32 |
|  | M27C256B-15XC1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | PLCC32 |
|  | M27C256B-12C1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | 0 to 70 | PLCC32 |
|  | M27C256B-15C1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO Il, 3 sec . | 0 to 70 | PLCC32 |
|  | M27C256B-20C1 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO III, 3 sec. | 0 to 70 | PLCC32 |
|  | M27C256B-15C6 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | -40 to 85 | PLCC32 |
|  | M27C256B-20C6 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | -40 to 85 | PLCC32 |
|  | M27C256B-20C7 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | -40 to 105 | PLCC32 |
|  | M27C256B-15C3 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO Il, 3 sec . | -40 to 125 | PLCC32 |
|  | M27C256B-20C3 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO Il, 3 sec. | -40 to 125 | PLCC32 |
|  | M27C256B-12M1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO Il, 3 sec. | 0 to 70 | PSO28 |
|  | M27C256B-15M1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | PSO28 |
|  | M27C256B-20M1 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO Il, 3 sec. | 0 to 70 | PSO28 |
|  | M27C256B-10N1 | $32 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | PTSO28 |
|  | M27C256B-12N1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | PTSO28 |
|  | M27C256B-15N1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec . | 0 to 70 | PTSO28 |
|  | M87C257-12XF1 | $32 \mathrm{~K} \times 8$, Latch | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |
|  | M87C257-20XF1 | $32 \mathrm{~K} \times 8$, Latch | 200 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. | 0 to 70 | FDIP28W |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M87C257-12F1 <br> M87C257-20F1 <br> M87C257-15XF6 <br> M87C257-15F6 | $32 \mathrm{~K} \times 8$, Latch $32 \mathrm{~K} \times 8$, Latch 32K x 8, Latch 32K x 8, Latch | $\begin{aligned} & 120 \\ & 200 \\ & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 3 sec. <br> PRESTO II, 3 sec. <br> PRESTO II, 3 sec. <br> PRESTO II, 3 sec. | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
|  | M87C257-15C1 <br> M87C257-20C6 <br> M87C257-15C3 | $32 \mathrm{~K} \times 8$, Latch <br> 32K x 8, Latch <br> $32 \mathrm{~K} \times 8$, Latch | $\begin{aligned} & 150 \\ & 200 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | PRESTO II, 3 sec. <br> PRESTO II, 3 sec . <br> PRESTO II, 3 sec . | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \hline \end{aligned}$ |
| 512K | M27C512-80XF1 | $64 \mathrm{~K} \times 8$ | 80 | $5 \mathrm{~V}+5 \%$ |  | PRESTO II, 7 sec . | 0 to 70 | FDIP28 |
|  | M27C512-12XF1 | $64 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | FDIP28W |
|  | M27C512-15XF1 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 5 \%$ | 30mA / 200! | PRESTO II, 7 sec | 0 to 70 | FDIP28W |
|  | M27C512-20XF1 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200!1 \mathrm{~A}$ | PRESTO II, 7 sec | 0 to 70 | FDIP28W |
|  | M27C512-25XF1 | $64 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec | 0 to 70 | FDIP28W |
|  | M27C512-10F1 | $64 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec | 0 to 70 | FDIP28W |
|  | M27C512-12F1 | $64 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec | 0 to 70 | FDIP28W |
|  | M27C512-15F1 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | 30mA / 200 1 A | PRESTO II, 7 sec . | 0 to 70 | FDIP28W |
|  | M27C512-20F1 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | 30mA / 200 1 A | PRESTO II, 7 sec . | 0 to 70 | FDIP28W |
|  | M27C512-20F1L | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec | 0 to 70 | FDIP28W |
|  | M27C512-25F1 | $64 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec | 0 to 70 | FDIP28W |
|  | M27C512-12XF6 | $64 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | 30mA / 200 $\mu \mathrm{A}$ | PRESTO II. 7 sec | -40 to 85 | FDIP28W |
|  | M27C512-15XF6 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 5 \%$ | 30mA / 200! | PRESTO II, 7 sec . | -40 to 85 | FDIP28W |
|  | M27C512-20XF6 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | -40 to 85 | FDIP28W |
|  | M27C512-25XF6 | $64 \mathrm{~K} \times 8$ | 250 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | -40 to 85 | FDIP28W |
|  | M27C512-15F6 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | -40 to 85 | FDIP28W |
|  | M27C512-20F6 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | -40 to 85 | FDIP28W |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 512K | M27C512-20XF3 <br> M27C512-10F3 | $\begin{aligned} & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 200 \\ & 100 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec . PRESTO II, 7 sec . | $\begin{aligned} & -40 \text { to } 125 \\ & -40 \text { to } 125 \end{aligned}$ | FDIP28W FDIP28W |
|  | M27C512-15XB1 <br> M27C512-15B1 <br> M27C512-20B1 <br> M27C512-20B6 . <br> M27C512-20B3 | $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ | $\begin{aligned} & 150 \\ & 150 \\ & 200 \\ & 200 \\ & 200 \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec. PRESTO II, 7 sec . PRESTO II, 7 sec . PRESTO II, 7 sec PRESTO II, 7 sec | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ |  |
|  | M27C512-15XC1 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec | 0 to 70 | PLCC32 |
|  | M27C512-15C1 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PLCC32 |
|  | M27C512-20C1 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PLCC32 |
|  | M27C512-20XC6 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | -40 to 85 | PLCC32 |
|  | M27C512-20C6 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | -40 to 85 | PLCC32 |
|  | M27C512-15C3 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | -40 to 125 | PLCC32 |
|  | M27C512-20C3 | $64 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO $11,7 \mathrm{sec}$. | -40 to 125 | PLCC32 |
|  | M27C512-10N1 | $64 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PTSO28 |
|  | M27C512-12N1 | $64 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PTSO28 |
|  | M27C512-15N1 | $64 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PTSO28 |
|  | M27V512-200K1 | $64 \mathrm{~K} \times 8$ | 200 | 3.0 to 5.5 V | $10 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PLCC32 |
|  | M27V512-250K1 | $64 \mathrm{~K} \times 8$ | 250 | 3.0 to 55 V | $10 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec | 0 to 70 | PLCC32 |
|  | M27V512-200N1 | $64 \mathrm{~K} \times 8$ | 200 | 30 to 55 V | $10 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PTSO28 |
|  | M27V512-250N1 | $64 \mathrm{~K} \times 8$ | 250 | 3.0 to 5.5 V | $10 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PTSO28 |
|  | M27C516-20F1 | $32 \mathrm{~K} \times 16$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | FDIP40W |
|  | M27C516-15C1 | $32 \mathrm{~K} \times 16$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PLCC32 |
|  | M27C516-20C1 | $32 \mathrm{~K} \times 16$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 7 sec . | 0 to 70 | PLCC32 |

## CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | Speed <br> (ns) | Vcc Range | Active/Stby | Programming | Temperature |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  |  |  | Package

[^0]CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 M | M27C1001-15XF6 <br> M27C1001-20XF6 <br> M27C1001-15F6 <br> M27C1001-15F6L <br> M27C1001-20F6 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 150 \\ & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | PRESTO II, 13 sec . PRESTO II, 13 sec . PRESTO II, 13 sec . PRESTO II, 13 sec . PRESTO II, 13 sec . | $\begin{aligned} & -40 \text { to } 85 \\ & -40 \text { to } 85 \\ & -40 \text { to } 85 \\ & -40 \text { to } 85 \\ & -40 \text { to } 85 \end{aligned}$ | FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W |
|  | M27C1001-15B1 <br> M27C1001-20B1 <br> M27C1001-20B6 <br> M27C1001-20B3 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 200 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 13 sec . <br> PRESTO II, 13 sec . <br> PRESTO II, 13 sec . <br> PRESTO II, 13 sec . | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \end{array}$ | PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 |
|  | M27C1001-12XC1 <br> M27C1001-15C1 <br> M27C1001-20C1 <br> M27C1001-15C6 <br> M27C1001-15C3 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 200 \\ & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 200 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | PRESTO II, 13 sec . PRESTO II, 13 sec . PRESTO II, 13 sec . PRESTO II, 13 sec . PRESTO II, 13 sec . | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ \hline \end{array}$ | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
|  | M27C1001-12L1 | $128 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 13 sec | 0 to 70 | LCCC32W |
|  | M27V101-250L1 <br> M27V101-200L6 <br> M27V101-250L6 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 250 \\ & 200 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \text { to } 5.5 \mathrm{~V} \\ & 3.2 \text { to } 5.5 \mathrm{~V} \\ & 3.2 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | PRESTO II, 13 sec <br> PRESTO II, 13 sec . <br> PRESTO II, 13 sec . | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | $\begin{aligned} & \text { LCCC32W } \\ & \text { LCCC32W } \\ & \text { LCCC32W } \\ & \hline \end{aligned}$ |
|  | M27C1024-12XF1 <br> M27C1024-15XF1 <br> M27C1024-20XF1 <br> M27C1024-25XF1 <br> M27C1024-12F1 <br> M27C1024-15F1 | $\begin{aligned} & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 200 \\ & 250 \\ & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec. <br> PRESTO II, 7 sec . <br> PRESTO II, 7 sec. <br> PRESTO II, 7 sec. <br> PRESTO II, 7 sec. <br> PRESTO II, 7 sec . | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W |

CMOS UV EPROM and OTP ROM (cont'd)
EF/ SGS-THOMSON

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1M | $\begin{aligned} & \text { M27C1024-20F1 } \\ & \text { M27C1024-25F1 } \\ & \text { M27C1024-12XF6 } \end{aligned}$ | $\begin{aligned} & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \\ & 64 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{aligned} & 200 \\ & 250 \\ & 120 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | PRESTO II, 7 sec. PRESTO II, 7 sec. PRESTO II, 7 sec. | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | FDIP40W <br> FDIP40W <br> FDIP40W |
|  | M27C1024-15C1 <br> M27C1024-20C1 | $\begin{aligned} & 64 K \times 16 \\ & 64 K \times 16 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 7 sec. PRESTO II, 7 sec. | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PLCC44 <br> PLCC44 |
| 2M | M27C2001-80XF1 <br> M27C2001-15XF1 <br> M27C2001-20XF1 <br> M27C2001-25XF1 <br> M27C2001-10F1 <br> M27C2001-12F1 <br> M27C2001-15F1 <br> M27C2001-20F1 <br> M27C2001-12F6 <br> M27C2001-20F6 | $\begin{aligned} & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \end{aligned}$ |  | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $35 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO II, 26 sec. PRESTO II, 26 sec . PRESTO II, 26 sec . PRESTO II, 26 sec. PRESTO II, 26 sec. PRESTO II, 26 sec . PRESTO II, 26 sec . PRESTO II, 26 sec. PRESTO II, 26 sec . PRESTO II, 26 sec. | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> -40 to 85 <br> -40 to 85 | FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W |
|  | M27C2001-12B1 <br> M27C2001-15B1 | $\begin{aligned} & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 26 sec. PRESTO II, 26 sec. | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PDIP32 PDIP32 |
|  | M27C2001-10XC1 <br> M27C2001-12C1 <br> M27C2001-15C1 | $\begin{aligned} & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | PRESTO II, 26 sec. <br> PRESTO II, 26 sec . <br> PRESTO II, 26 sec . | 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \end{aligned}$ |
|  | M27C2001-12L1 | $256 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 26 sec. | 0 to 70 | LCCC32W |
|  | M27V201-250L1 <br> M27V201-200L6 <br> M27V201-250L6 | $\begin{aligned} & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 250 \\ & 200 \\ & 250 \end{aligned}$ | $\begin{aligned} & 3.0 \text { to } 5.5 \mathrm{~V} \\ & 3.2 \text { to } 5.5 \mathrm{~V} \\ & 3.2 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 35 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | PRESTO II, 26 sec. <br> PRESTO II, 26 sec . <br> PRESTO II, 26 sec . | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | $\begin{aligned} & \text { LCCC32W } \\ & \text { LCCC32W } \\ & \text { LCCC32W } \end{aligned}$ |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4M | $\begin{aligned} & \text { M27C4001-80XF1 } \\ & \text { M27C4001-10XF1 } \\ & \text { M27C4001-10F1 } \\ & \text { M27C4001-12F1 } \\ & \text { M27C4001-15F1 } \\ & \text { M27C4001-12F6 } \\ & \text { M27C4001-15F6 } \\ & \text { M27C4001-10F2 } \\ & \hline \end{aligned}$ | $\begin{aligned} & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{gathered} 80 \\ 100 \\ 100 \\ 120 \\ 150 \\ 120 \\ 150 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 52 sec . PRESTO II, 52 sec . PRESTO II, 52 sec. PRESTO II, 52 sec . PRESTO II, 52 sec . PRESTO II, 52 sec . PRESTO II, 52 sec . PRESTO II, 52 sec. | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -55 to 125 | FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W <br> FDIP32W |
|  | $\begin{aligned} & \text { M27C4001-12B1 } \\ & \text { M27C4001-15B1 } \end{aligned}$ | $\begin{aligned} & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 52 sec . PRESTO II, 52 sec . | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { PDIP32 } \\ & \text { PDIP32 } \end{aligned}$ |
|  | $\begin{aligned} & \text { M27C4001-10XC1 } \\ & \text { M27C4001-12C1 } \\ & \text { M27C4001-15C1 } \end{aligned}$ | $\begin{aligned} & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 50 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 50 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 50 \mathrm{~mA} / 100 \mu \mathrm{~A} \end{aligned}$ | PRESTO II, 52 sec . <br> PRESTO II, 52 sec. <br> PRESTO II, 52 sec. | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \hline \end{aligned}$ |
|  | M27C4001-12L1 | $512 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 52 sec . | 0 to 70 | LCCC32W |
|  | $\begin{aligned} & \text { M27V401-250L1 } \\ & \text { M27V401-200L6 } \\ & \text { M27V401-250L6 } \\ & \hline \end{aligned}$ | $\begin{aligned} & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 250 \\ & 200 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \text { to } 5.5 \mathrm{~V} \\ & 3.2 \text { to } 5.5 \mathrm{~V} \\ & 3.2 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 52 sec . PRESTO II, 52 sec . PRESTO II, 52 sec . | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ \hline \end{array}$ | $\begin{aligned} & \text { LCCC32W } \\ & \text { LCCC32W } \\ & \text { LCCC32W } \end{aligned}$ |
|  | M27C4002-10XF1 <br> M27C4002-10F1 <br> M27C4002-12F1 <br> M27C4002-15F1 <br> M27C4002-12F6 <br> M27C4002-15F6 <br> M27C4002-10F2 | $\begin{aligned} & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & 120 \\ & 150 \\ & 120 \\ & 150 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 26 sec . PRESTO II, 26 sec . PRESTO II, 26 sec. PRESTO II, 26 sec. PRESTO II, 26 sec . PRESTO II, 26 sec. PRESTO II, 26 sec . | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> -40 to 85 <br> -40 to 85 <br> -55 to 125 | FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W <br> FDIP40W |

CMOS UV EPROM and OTP ROM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4M | M27C4002-12J1 M27C4002-12J6 | $\begin{aligned} & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 26 sec. PRESTO II, 26 sec . | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | $\begin{aligned} & \text { JLCC44W } \\ & \text { JLCC44W } \end{aligned}$ |
|  | M27C4002-15B1 | $256 \mathrm{~K} \times 16$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 26 sec . | 0 to 70 | PDIP40 |
|  | $\begin{aligned} & \text { M27C4002-12XC1 } \\ & \text { M27C4002-15C1 } \end{aligned}$ | $\begin{aligned} & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 26 sec. <br> PRESTO II, 26 sec. | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { PLCC44 } \\ & \text { PLCC44 } \\ & \hline \end{aligned}$ |
| 16M | M27C160-150F1 M27C160-200F1 | $\begin{aligned} & x 8 / x 16 \\ & x 8 / x 16 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO II, 10 sec PRESTO II, 10 sec | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | FDIP42W FDIP42W |

NMOS UV EPROM

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16K | M2716F1 <br> M2716-1F1 <br> M2716-1F6 | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 450 \\ & 350 \\ & 350 \\ & \hline \end{aligned}$ | $5 \mathrm{~V} \pm 5 \%$ <br> $5 \mathrm{~V} \pm 10 \%$ <br> $5 V \pm 10 \%$ | $100 \mathrm{~mA} / 25 \mathrm{~mA}$ $100 \mathrm{~mA} / 25 \mathrm{~mA}$ $100 \mathrm{~mA} / 25 \mathrm{~mA}$ | Fixed pulse, 100 sec. <br> Fixed pulse, 100 sec . <br> Fixed pulse, 100 sec. | 0 to 70 <br> 0 to 70 <br> -40 to 85 |  |
| 32 K | M2732A-2F1 <br> M2732AF1 <br> M2732A-3F1 <br> M2732A-4F1 <br> M2732AF6 <br> M2732A-4F6 | $\begin{aligned} & 4 K \times 8 \\ & 4 K \times 8 \\ & 4 K \times 8 \\ & 4 K \times 8 \\ & 4 K \times 8 \\ & 4 K \times 8 \end{aligned}$ | $\begin{aligned} & 200 \\ & 250 \\ & 300 \\ & 450 \\ & 250 \\ & 450 \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \end{aligned}$ | $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ $125 \mathrm{~mA} / 35 \mathrm{~mA}$ | Fixed pulse, 200 sec . <br> Fixed pulse, 200 sec . <br> Fixed pulse, 200 sec . <br> Fixed pulse, 200 sec . <br> Fixed pulse, 200 sec. <br> Fixed pulse, 200 sec. | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W <br> FDIP24W |

NMOS UV EPROM（cont＇d）

| Size | Part Number | Organisation | Speed （ns） | Vcc Range | Active／Stby | Programming | Temperature Range（ ${ }^{\circ} \mathrm{C}$ ） | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 64 K | M2764A－1F1 <br> M2764A－2F1 <br> M2764AF1 <br> M2764A－3F1 <br> M2764A－4F1 <br> M2764A－20F1 <br> M2764A－25F1 <br> M2764A－2F6 <br> M2764AF6 <br> M2764A－4F6 | $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ <br> $8 \mathrm{~K} \times 8$ | 180 200 250 300 450 200 250 200 250 450 | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & \hline \end{aligned}$ | $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ <br> $75 \mathrm{~mA} / 35 \mathrm{~mA}$ | Fast， 32 sec ． <br> Fast， 32 sec ． <br> Fast， 32 sec． <br> Fast， 32 sec． <br> Fast， 32 sec． <br> Fast， 32 sec． <br> Fast， 32 sec ． <br> Fast， 32 sec ． <br> Fast， 32 sec． <br> Fast， 32 sec ． | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> -40 to 85 <br> -40 to 85 <br> -40 to 85 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
| 128K | M27128A－2F1 M27128AF1 M27128A－3F1 M27128A－4F1 M27128A－20F1 M27128A－25F1 M27128A－30F1 M27128AF6 |  | $\begin{aligned} & 200 \\ & 250 \\ & 300 \\ & 450 \\ & 200 \\ & 250 \\ & 300 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \end{aligned}$ | $85 \mathrm{~mA} / 40 \mathrm{~mA}$ $85 \mathrm{~mA} / 40 \mathrm{~mA}$ $85 \mathrm{~mA} / 40 \mathrm{~mA}$ $85 \mathrm{~mA} / 40 \mathrm{~mA}$ $85 \mathrm{~mA} / 40 \mathrm{~mA}$ $85 \mathrm{~mA} / 40 \mathrm{~mA}$ $85 \mathrm{~mA} / 40 \mathrm{~mA}$ $85 \mathrm{~mA} / 40 \mathrm{~mA}$ | Fast， 64 sec ． <br> Fast， 64 sec ． <br> Fast， 64 sec ． <br> Fast， 64 sec ． <br> Fast， 64 sec． <br> Fast， 64 sec ． <br> Fast， 64 sec ． <br> Fast， 64 sec ． | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |
| 256K | M27256－1F1 <br> M27256－2F1 <br> M27256F1 <br> M27256－3F1 <br> M27256－4F1 <br> M27256－20F1 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 170 \\ & 200 \\ & 250 \\ & 300 \\ & 450 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $100 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $100 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $100 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $100 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $100 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $100 \mathrm{~mA} / 40 \mathrm{~mA}$ | Fast， 128 sec ． <br> Fast， 128 sec． <br> Fast， 128 sec． <br> Fast， 128 sec． <br> Fast， 128 sec ． <br> Fast， 128 sec． | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |

NMOS UV EPROM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M27256-25F1 <br> M27256F6 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 250 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \end{aligned}$ | $100 \mathrm{~mA} / 40 \mathrm{~mA}$ $100 \mathrm{~mA} / 40 \mathrm{~mA}$ | Fast, 128 sec. <br> Fast. 128 sec. | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ \hline \end{array}$ | FDIP28W <br> FDIP28W |
| 512K | M27512-2F1 <br> M27512F1 <br> M27512-3F1 <br> M27512-20F1 <br> M27512-25F1 <br> M27512-2F6 <br> M27512F6 | $\begin{aligned} & 32 K \times 8 \\ & 32 K \times 8 \\ & 32 K \times 8 \\ & 32 K \times 8 \\ & 32 K \times 8 \\ & 32 K \times 8 \\ & 32 K \times 8 \end{aligned}$ | $\begin{aligned} & 200 \\ & 250 \\ & 300 \\ & 200 \\ & 250 \\ & 200 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 5 \% \\ & \hline \end{aligned}$ | $125 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $125 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $125 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $125 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $125 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $125 \mathrm{~mA} / 40 \mathrm{~mA}$ <br> $125 \mathrm{~mA} / 40 \mathrm{~mA}$ | PRESTO, 32 sec PRESTO, 32 sec. PRESTO, 32 sec. PRESTO, 32 sec . PRESTO. 32 sec PRESTO, 32 sec PRESTO, 32 sec | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 | FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W <br> FDIP28W |

## FLASH MEMORIES

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M28F256-10XB1 | $32 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10us | 0 to 70 | PDIP32 |
|  | M28F256A-10XB1 | $32 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10us | 0 to 70 | PDIP32 |
|  | M28F256-12B1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10us | 0 to 70 | PDIP32 |
|  | M28F256A-12B1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10 ${ }^{\text {s }}$ | 0 to 70 | PDIP32 |
|  | M28F256-15B1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10us | 0 to 70 | PDIP32 |
|  | M28F256A-15B1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10بs | 0 to 70 | PDIP32 |
|  | M28F256A-20B1 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $/ \mathrm{s}$ | 0 to 70 | PDIP32 |
|  | M28F256A-12XB6 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | -40 to 85 | PDIP32 |

FLASH MEMORIES（cont＇d）

| Size | Part Number | Organisation | Speed （ ns ） | Vcc Range | Active／Stby | Programming | Temperature Range（ ${ }^{\circ} \mathrm{C}$ ） | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M28F256－12B6 <br> M28F256A－12B6 <br> M28F256－15B6 <br> M28F256A－15B6 <br> M28F256A－12XB3 <br> M28F256－15B3 <br> M28F256A－15B3 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \\ & 150 \\ & 150 \\ & 120 \\ & 150 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 $\mu \mathrm{s}$ PRESTO F，12V／10 1 PRESTO F，12V／10 1 s PRESTO F，12V／10 $\mu \mathrm{s}$ PRESTO F，12V／10 1 s PRESTO F，12V／10 1 s PRESTO F，12V／10 s | -40 to 85 <br> -40 to 85 <br> －40 to 85 <br> －40 to 85 <br> -40 to 125 <br> -40 to 125 <br> -40 to 125 | PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 |
|  | M28F256－10XC1 | $32 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 ${ }^{\text {S }}$ | 0 to 70 | PLCC32 |
|  | M28F256A－10XC1 | $32 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mathrm{MA}$ | PRESTO F，12V／10us | 0 to 70 | PLCC32 |
|  | M28F256－12C1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mathrm{uA}$ | PRESTO F，12V／10بs | 0 to 70 | PLCC32 |
|  | M28F256A－12C1 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F．12V／10us | 0 to 70 | PLCC32 |
|  | M28F256－15C1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mathrm{uA}$ | PRESTO F，12V／10us | 0 to 70 | PLCC32 |
|  | M28F256A－15C1 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 1 s | 0 to 70 | PLCC32 |
|  | M28F256－20C1 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10us | 0 to 70 | PLCC32 |
|  | M28F256A－20C1 | $32 \mathrm{~K} \times 8$ | 200 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10us | 0 to 70 | PLCC32 |
|  | M28F256A－12XC6 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10us | －40 to 85 | PLCC32 |
|  | M28F256A－12C6 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 ${ }^{\text {S }}$ | －40 to 85 | PLCC32 |
|  | M28F256A－15C6 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 ${ }^{\text {S }}$ | －40 to 85 | PLCC32 |
|  | M28F256A－12XC3 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 ${ }^{\text {S }}$ | －40 to 125 | PLCC32 |
|  | M28F256－12C3 | $32 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 ${ }^{\text {S }}$ | －40 to 125 | PLCC32 |
|  | M28F256－15C3 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10us | －40 to 125 | PLCC32 |
|  | M28F256A－15C3 | $32 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 $/$ s | －40 to 125 | PLCC32 |
| 512K | M28F512－10XB1 | $64 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10 S | 0 to 70 | PDIP32 |
|  | M28F512－12B1 | $64 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F，12V／10us | 0 to 70 | PDIP32 |

FLASH MEMORIES (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 512K | M28F512-15B1 <br> M28F512-20B1 <br> M28F512-12XB6 <br> M28F512-12B6 <br> M28F512-15B6 <br> M28F512-12XB3 <br> M28F512-15B3 | $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ <br> $64 \mathrm{~K} \times 8$ | $\begin{aligned} & 150 \\ & 200 \\ & 120 \\ & 120 \\ & 150 \\ & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{gathered} 5 V \pm 10 \% \\ 5 V \pm 10 \% \\ 5 V \pm 5 \% \\ 5 V \pm 10 \% \\ 5 V \pm 10 \% \\ 5 V \pm 5 \% \\ 5 V \pm 10 \% \end{gathered}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ -40 \text { to } 125 \\ \hline \end{array}$ | PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 |
|  | M28F512-10XC1 <br> M28F512-12C1 <br> M28F512-15C1 <br> M28F512-20C1 <br> M28F512-12XC6 <br> M28F512-12C6 <br> M28F512-15C6 <br> M28F512-12XC3 <br> M28F512-15C3 | $\begin{aligned} & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \\ & 64 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \\ & 150 \\ & 200 \\ & 120 \\ & 120 \\ & 150 \\ & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 200 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mathrm{\mu s}$ PRESTO F, 12V/10 $\mathrm{\mu s}$ PRESTO F, 12V/10 $\mathrm{\mu s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, 12V/10 us PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> -40 to 85 <br> -40 to 85 <br> -40 to 85 <br> -40 to 125 <br> -40 to 125 | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \end{aligned}$ |
| 1M | M28F101-10XP1 M28F141-10XP1 <br> M28F101-12XP1 M28F141-12XP1 <br> M28F101-15P1 M28F141-15P1 | $\begin{gathered} 128 \mathrm{~K} \times 8 \\ 128 \mathrm{~K} \times 8 \\ (4 \text { Blocks) } \\ 128 \mathrm{~K} \times 8 \\ 128 \mathrm{~K} \times 8 \\ (4 \text { Blocks) } \\ 128 \mathrm{~K} \times 8 \\ 128 \mathrm{~K} \times 8 \\ \text { (4 Blocks) } \end{gathered}$ | $\begin{aligned} & 100 \\ & 100 \\ & 120 \\ & 120 \\ & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ <br> PRESTO F, $4 \times$ Block Erase PRESTO F, 12V/10 $\mu \mathrm{s}$ PRESTO F, $4 \times$ Block Erase PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $4 \times$ Block Erase | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PDIP32 } \\ & \text { PDIP32 } \\ & \text { PDIP32 } \\ & \text { PDIP32 } \\ & \text { PDIP32 } \\ & \text { PDIP32 } \end{aligned}$ |

## FLASH MEMORIES (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1M | M28F101-12XP6 <br> M28F101-15P6 <br> M28F101-12XP3 <br> -M28F101-15P3 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 150 \\ & 120 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ | $\begin{aligned} & -40 \text { to } 85 \\ & -40 \text { to } 85 \\ & -40 \text { to } 125 \\ & -40 \text { to } 125 \end{aligned}$ | PDIP32 <br> PDIP32 <br> PDIP32 <br> PDIP32 |
|  | M28F101-10XK. 1 | $128 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $/$ S | 0 to 70 | PLCC32 |
|  | M28F141-10XK1 | $128 \mathrm{~K} \times 8$ (4 Blocks) | 100 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, $4 \times$ Block Erase | 0 to 70 | PLCC32 |
|  | M28F101-12XK1 | $128 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $/$ s | 0 to 70 | PLCC32 |
|  | M28F141-12XK1 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & \text { (4 Blocks) } \end{aligned}$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, $4 \times$ Block Erase | 0 to 70 | PLCC32 |
|  | M28F101-15K1 | $128 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | 0 to 70 | PLCC32 |
|  | M28F141-15K1 | $128 \mathrm{~K} \times 8$ (4 Blocks) | 150 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, $4 \times$ Block Erase | 0 to 70 | PLCC32 |
|  | M28F101-12XK6 | 128K x 8 | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | -40 to 85 | PLCC32 |
|  | M28F101-15K6 | $128 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 ${ }^{\text {s }}$ | -40 to 85 | PLCC32 |
|  | M28F101-12XK3 | $128 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 ${ }^{\text {s }}$ | -40 to 125 | PLCC32 |
|  | M28F101-15K3 | $128 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $/$ s | -40 to 125 | PLCC32 |
|  | M28F101-12N1 | $128 \mathrm{~K} \times 8$ | 120 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 ${ }^{\text {s }}$ | 0 to 70 | PTSO32 |
|  | M28F101-15N1 | $128 \mathrm{~K} \times 8$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | 0 to 70 | PTSO32 |
|  | M28F102-10XP1 | $64 \mathrm{~K} \times 16$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | 0 to 70 | PDIP40 |
|  | M28F102-12XP1 | $64 \mathrm{~K} \times 16$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $/$ s | 0 to 70 | PDIP40 |
|  | M28F102-15P1 | $64 \mathrm{~K} \times 16$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | 0 to 70 | PDIP40 |
|  | M28F102-12XP6 | $64 \mathrm{~K} \times 16$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ | -40 to 85 | PDIP40 |
|  | M28F102-15P6 | $64 \mathrm{~K} \times 16$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 ${ }^{\text {s }}$ | -40 to 85 | PDIP40 |
|  | M28F102-12XP3 | $64 \mathrm{~K} \times 16$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ | -40 to 125 | PDIP40 |

FLASH MEMORIES (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 M | M28F102-15P3 | $64 \mathrm{~K} \times 16$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | -40 to 125 | PDIP40 |
|  | M28F102-10XK1 | $64 \mathrm{~K} \times 16$ | 100 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | 0 to 70 | PLCC44 |
|  | M28F102-12XK1 | $64 \mathrm{~K} \times 16$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $/$ s | 0 to 70 | PLCC44 |
|  | M28F102-15K1 | $64 \mathrm{~K} \times 16$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $/$ s | 0 to 70 | PLCC44 |
|  | M28F102-12XK6 | $64 \mathrm{~K} \times 16$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 ${ }^{\text {s }}$ | -40 to 85 | PLCC44 |
|  | M28F102-15K6 | $64 \mathrm{~K} \times 16$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ | -40 to 85 | PLCC44 |
|  | M28F102-12XK3 | $64 \mathrm{~K} \times 16$ | 120 | $5 \mathrm{~V} \pm 5 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, $12 \mathrm{~V} / 10 \mu \mathrm{~s}$ | -40 to 125 | PLCC44 |
|  | M28F102-15K3 | $64 \mathrm{~K} \times 16$ | 150 | $5 \mathrm{~V} \pm 10 \%$ | $50 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | PRESTO F, 12V/10 $\mu \mathrm{s}$ | -40 to 125 | PLCC44 |

## ROM

| Size | Part Number | Organisation | Speed <br> (ns) | Vcc Range | Active/Standby | Temperature <br> Range ( ${ }^{\circ}$ C) | Package |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | M23C512B1ZZ | $64 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $40 \mathrm{~mA} / 20 \mu \mathrm{~A}$ | 0 to 70 | PDIP28 |
| 1 M | M23C1000B1ZZ | $128 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $40 \mathrm{~mA} / 20 \mu \mathrm{~A}$ | 0 to 70 | PDIP28 |
|  | M23C1001B1ZZ ${ }^{*}$ | $128 \mathrm{~K} \times 8$ | 100 | $5 \mathrm{~V} \pm 10 \%$ | $40 \mathrm{~mA} / 20 \mu \mathrm{~A}$ | 0 to 70 | PDIP32 |

[^1]EEPROM, $I^{2} \mathrm{C}$ and MICROWIRE Serial Access Bus

| Size | Part Number | Organisation | Bus Type | Vcc Range | Features | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1K | ST24C01B1 <br> ST25C01B1 <br> ST24C01B6 <br> ST25C01B6 <br> ST24C01B3 | $\begin{aligned} & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \end{aligned}$ | $\begin{aligned} & 1^{2} C \\ & 1^{2} C \\ & 1^{2} C \\ & 1^{2} C \\ & 1^{2} C \end{aligned}$ | 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V | Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \end{array}$ | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST24C01M1 <br> ST24C01M1013TR <br> ST25C01M1 <br> ST25C01M1013TR <br> ST24C01M6 <br> ST24C01M6013TR <br> ST25C01M6 <br> ST25C01M6013TR <br> ST24C01M3 <br> ST24C01M3013TR | $\begin{aligned} & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \\ & 128 \times 8 \end{aligned}$ | $\begin{aligned} & 1^{2} C \\ & 1^{2} C \\ & I^{2} C \\ & I^{2} C \\ & I^{2} C \\ & 1^{2} C \\ & I^{2} C \\ & 1^{2} C \\ & I^{2} C \\ & 1^{2} C \end{aligned}$ | 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 4.5 to 5.5 V | Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \\ -40 \text { to } 125 \\ \hline \end{array}$ | $\begin{gathered} \text { PSO8 } \\ \text { PSO8TR } \\ \text { PSO8 } \\ \text { PSO8TR } \\ \text { PSO8 } \\ \text { PSO8TR } \\ \text { PSO8 } \\ \text { PSO8TR } \\ \text { PSO8 } \\ \text { PSO8TR } \end{gathered}$ |
| 2 K | ST24C02AB1 <br> ST24C02AB1/AAB <br> ST25C02AB1 <br> ST24C02AB6 <br> ST25C02AB6 <br> ST24C02AB3 | $\begin{aligned} & 256 \times 8 \\ & 256 \times 8 \\ & 256 \times 8 \\ & 256 \times 8 \\ & 256 \times 8 \\ & 256 \times 8 \end{aligned}$ | $\begin{aligned} & 1^{2} C \\ & 1^{2} C \\ & I^{2} C \\ & I^{2} C \\ & I^{2} C \\ & 1^{2} C \end{aligned}$ | 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V | Byte/Page Write <br> Content all 00 <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write | 0 to 70 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 | PSDIP8 PSDIP8 PSDIP8 PSDIP8 PSDIP8 PSDIP8 |
|  | ST24C02AM1 <br> ST24C02AM1013TR <br> ST25C02AM1 | $\begin{aligned} & 256 \times 8 \\ & 256 \times 8 \\ & 256 \times 8 \end{aligned}$ | $\begin{aligned} & 1^{2} C \\ & 1^{2} C \\ & 1^{2} C \end{aligned}$ | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 2.5 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | Byte/Page Write <br> Byte/Page Write <br> Byte/Page Write | 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{gathered} \text { PSO8 } \\ \text { PSO8TR } \\ \text { PSO8 } \end{gathered}$ |

EEPROM, $I^{2} C$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | Bus Type | Vcc Range | Features | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2K | ST25C02AM1013TR <br> ST24C02AM6 <br> ST24C02AM6013TR <br> ST25C02AM6 <br> ST24C02AM3 | $\begin{aligned} & 256 \times 8 \\ & 256 \times 8 \\ & 256 \times 8 \\ & 256 \times 8 \\ & 256 \times 8 \end{aligned}$ | $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ | 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V | Byte/Page Write Byte/Page Write Byte/Page Write Byte/Page Write Byte/Page Write | 0 to 70 -40 to 85 -40 to 85 -40 to 85 -40 to 125 | $\begin{gathered} \text { PSO8TR } \\ \text { PSO8 } \\ \text { PSO8TR } \\ \text { PSO8 } \\ \text { PSO8 } \end{gathered}$ |
| 4K | ST24C04B1 <br> ST25C04B1 <br> ST24C04B6 <br> ST25C04B6 <br> ST24C04B3 <br> ST25C04B3 <br> ST24C04ML1 <br> ST24C04ML1013TR <br> ST25C04ML1 <br> ST25C04ML1013TR | $\begin{aligned} & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \\ & 512 \times 8 \end{aligned}$ | $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ <br> $I^{2} \mathrm{C}$ <br> $1^{2} \mathrm{C}$ | 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 2.5 to 5.5 V | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 -40 to 125 0 to 70 0 to 70 0 to 70 0 to 70 | $\begin{gathered} \hline \text { PSDIP8 } \\ \text { PSDIP8 } \\ \text { PSDIP8 } \\ \text { PSDIP8 } \\ \text { PSDIP8 } \\ \text { PSDIP8 } \\ \text { PSO14 } \\ \text { PSO14TR } \\ \text { PSO14 } \\ \text { PSO14TR } \\ \hline \end{gathered}$ |
| 8K | ST24C08B1 <br> ST25C08B1 <br> ST24C08B6 <br> ST25C08B6 | $\begin{aligned} & 1 K \times 8 \\ & 1 K \times 8 \\ & 1 K \times 8 \\ & 1 K \times 8 \end{aligned}$ | $\begin{aligned} & 1^{2} C \\ & I^{2} C \\ & I^{2} C \\ & I^{2} C \end{aligned}$ | 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V | Write Protection Write Protection Write Protection Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | $\begin{aligned} & \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \hline \end{aligned}$ |
| 16K | ST24C16CB1 <br> ST25C16CB1 <br> ST24C16CB6 <br> ST25C16CB6 | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 1^{2} C \\ & 1^{2} C \\ & I^{2} C \\ & 1^{2} C \end{aligned}$ | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 2.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 25 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | Write Protection Write Protection Write Protection Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
| 256 | ST93C06B1 | $32 \times 8$ or $16 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Dual Org, 1MHz | 0 to 70 | PSDIP8 |

EEPROM, $I^{2} \mathrm{C}$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | Bus Type | Vcc Range | Features | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256 | $\begin{aligned} & \text { ST93C06B6 } \\ & \text { ST93C06B3 } \end{aligned}$ | $\begin{aligned} & 32 \times 8 \text { or } 16 \times 16 \\ & 32 \times 8 \text { or } 16 \times 16 \end{aligned}$ | MICROWIRE MICROWIRE | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | Dual Org, 1 MHz Dual Org, 1MHz | $\begin{aligned} & -40 \text { to } 85 \\ & -40 \text { to } 125 \end{aligned}$ | PSDIP8 PSDIP8 |
|  | ST93C06M1 <br> ST93C06M1013TR <br> ST93C06M6 <br> ST93C06M6013TR <br> ST93C06M3 <br> ST93C06M3013TR | $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ <br> $32 \times 8$ or $16 \times 16$ | MICROWIRE <br> MICROWIRE <br> MICROWIRE <br> MICROWIRE <br> MICROWIRE <br> MICROWIRE | 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 4.5 to 5.5 V <br> 4.5 to 5.5 V | Dual Org, 1MHz <br> Dual Org, 1 MHz <br> Dual Org, 1 MHz <br> Dual Org, 1 MHz <br> Dual Org, 1 MHz <br> Dual Org, 1 MHz | 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 -40 to 125 | $\begin{gathered} \text { PSO8 } \\ \text { PSO8TR } \\ \text { PSO8 } \\ \text { PSO8TR } \\ \text { PSO8 } \\ \text { PSO8TR } \end{gathered}$ |
| 1K | ST93CS46B1 ST93CS47B1 ST93CS46B6 ST93CS47B6 ST93CS46B3 | $\begin{aligned} & 64 \times 16 \\ & 64 \times 16 \\ & 64 \times 16 \\ & 64 \times 16 \\ & 64 \times 16 \\ & \hline \end{aligned}$ | MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE | 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 | PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 <br> PSDIP8 |
|  | ST93CS46M1 <br> ST93CS47M1 <br> ST93CS46M6 <br> ST93CS47M6 <br> ST93CS46M3 | $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ <br> $64 \times 16$ | MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE | 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V | Write Protection Write Protection Write Protectıon Write Protection Write Protection | 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 | $\begin{aligned} & \text { PSO8 } \\ & \text { PSO8 } \\ & \text { PSO8 } \\ & \text { PSO8 } \\ & \text { PSO8 } \\ & \hline \end{aligned}$ |
|  | $\begin{aligned} & \text { ST93CS46ML1 } \\ & \text { ST93CS47ML1 } \\ & \text { ST93CS46ML6 } \\ & \text { ST93CS47ML6 } \end{aligned}$ | $\begin{array}{r} 64 \times 16 \\ 64 \times 16 \\ 64 \times 16 \\ 64 \times 16 \end{array}$ | MICROWIRE MICROWIRE MICROWIRE MICROWIRE | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 2.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 2.5 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | Write Protection Write Protection Write Protection Write Protection | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | PSO14 <br> PSO14 <br> PSO14 <br> PSO14 |
|  | $\begin{aligned} & \text { ST93C46AB1 } \\ & \text { ST93C46AB6 } \end{aligned}$ | $\begin{aligned} & 128 \times 8 \text { or } 64 \times 16 \\ & 128 \times 8 \text { or } 64 \times 16 \end{aligned}$ | MICROWIRE MICROWIRE | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \\ & \hline \end{aligned}$ | Dual Org, 1 MHz Dual Org, 1 MHz | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | PSDIP8 PSDIP8 |

EEPROM, $I^{2} \mathrm{C}$ and MICROWIRE Serial Access Bus (cont'd)

| Size | Part Number | Organisation | Bus Type | Vcc Range | Features | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1K | ST93C46AB3 | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Dual Org, 1MHz | -40 to 125 | PSDIP8 |
|  | ST93C46AM1 | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Dual Org, 1 MHz | 0 to 70 | PSO8 |
|  | ST93C46AM1013TR | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Dual Org, 1MHz | 0 to 70 | PSO8TR |
|  | ST93C46TM1 | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | $90^{\circ}$ Turn Pinout | 0 to 70 | PSO8 |
|  | ST93C46TM1013TR | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | $90^{\circ}$ Turn Pinout | 0 to 70 | PSO8TR |
|  | ST93C46AM6 | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Dual Org, 1MHz | -40 to 85 | PSO8 |
|  | ST93C46AM6013TR | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Dual Org, 1MHz | -40 to 85 | PSO8TR |
|  | ST93C46TM6 | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | $90^{\circ}$ Turn Pinout | -40 to 85 | PSO8 |
|  | ST93C46TM6013TR | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | $90^{\circ}$ Turn Pinout | -40 to 85 | PSO8TR |
|  | ST93C46AM3 | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Dual Org, 1MHz | -40 to 125 | PSO8 |
|  | ST93C46AM3013TR | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Dual Org, 1MHz | -40 to 125 | PSO8TR |
|  | ST93C46TM3 | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | $90^{\circ}$ Turn Pinout | -40 to 125 | PSO8 |
|  | ST93C46TM3013TR | $128 \times 8$ or $64 \times 16$ | MICROWIRE | 4.5 to 5.5 V | $90^{\circ}$ Turn Pinout | -40 to 125 | PSO8TR |
| 2 K | ST93CS56B1 | $128 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Write Protection | 0 to 70 | PSDIP8 |
|  | ST93CS57B1 | $128 \times 16$ | MICROWIRE | 2.5 to 5.5 V | Write Protection | 0 to 70 | PSDIP8 |
|  | ST93CS56B6 | $128 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Write Protection | -40 to 85 | PSDIP8 |
|  | ST93CS57B6 | $128 \times 16$ | MICROWIRE | 2.5 to 5.5 V | Write Protection | -40 to 85 | PSDIP8 |
|  | ST93CS56B3 | $128 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Write Protection | -40 to 125 | PSDIP8 |
|  | ST93CS56M1 | $128 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Write Protection | 0 to 70 | PSO8 |
|  | ST93CS56M1013TR | $128 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Write Protection | 0 to 70 | PSO8TR |
|  | ST93CS57M1 | $128 \times 16$ | MICROWIRE | 2.5 to 5.5 V | Write Protection | 0 to 70 | PSO8 |
|  | ST93CS56M6 | $128 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Write Protection | -40 to 85 | PSO8 |
|  | ST93CS57M6 | $128 \times 16$ | MICROWIRE | 2.5 to 5.5 V | Write Protection | -40 to 85 | PSO8 |
|  | ST93CS56M3 | $128 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Write Protection | -40 to 125 | PSO8 |

EEPROM，${ }^{2} \mathbf{C}$ and MICROWIRE Serial Access Bus（cont＇d）

| Size | Part Number | Organisation | Bus Type | Vcc Range | Features | Temperature Range（ ${ }^{\circ} \mathrm{C}$ ） | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 K | ST93CS56ML1 <br> ST93CS57ML1 <br> ST93CS56ML6 <br> ST93CS57ML6 <br> ST93CS56ML3 | $\begin{aligned} & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \\ & 128 \times 16 \end{aligned}$ | MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE | 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V | Write Protection <br> Write Protection <br> Write Protection <br> Write Protection <br> Write Protection | 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 | PSO14 <br> PSO14 <br> PSO14 <br> PSO14 <br> PSO14 |
|  | ST93C56B1 <br> ST93C56B6 <br> ST93C56B3 | $256 \times 8$ or $128 \times 16$ <br> $256 \times 8$ or $128 \times 16$ <br> $256 \times 8$ or $128 \times 16$ | MICROWIRE MICROWIRE MICROWIRE | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | Dual Org， 1 MHz <br> Dual Org，1MHz <br> Dual Org， 1 MHz | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \end{array}$ | $\begin{aligned} & \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \text { PSDIP8 } \end{aligned}$ |
|  | ST93C56M1 <br> ST93C56M6 <br> ST93C56M3 | $256 \times 8$ or $128 \times 16$ $256 \times 8$ or $128 \times 16$ $256 \times 8$ or $128 \times 16$ | MICROWIRE MICROWIRE MICROWIRE | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | Dual Org， 1 MHz <br> Dual Org， 1 MHz <br> Dual Org， 1 MHz | 0 to 70 -40 to 85 -40 to 125 | $\begin{aligned} & \hline \text { PSO8 } \\ & \text { PSO8 } \\ & \text { PSO8 } \end{aligned}$ |
| 4K | ST93CS66B1 <br> ST93CS67B1 <br> ST93CS66B6 <br> ST93CS67B6 <br> ST93CS66B3 <br> ST93CS67B3 | $256 \times 16$ <br> $256 \times 16$ <br> $256 \times 16$ <br> $256 \times 16$ <br> $256 \times 16$ <br> $256 \times 16$ | MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE | 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V <br> 4.5 to 5.5 V <br> 2.5 to 5.5 V | Write Protection Write Protection Write Protection Write Protection Write Protection Write Protection | 0 to 70 0 to 70 -40 to 85 -40 to 85 -40 to 125 -40 to 125 | $\begin{aligned} & \hline \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \text { PSDIP8 } \end{aligned}$ |
|  | ST93CS66ML1 | $256 \times 16$ | MICROWIRE | 4.5 to 5.5 V | Write Protection | －40 to 85 | PSO14 |
|  | ST93C66CB1 ST93C66CB6 ST93C66CB3 | $512 \times 8$ or $256 \times 16$ $512 \times 8$ or $256 \times 16$ $512 \times 8$ or $256 \times 16$ | MICROWIRE MICROWIRE MICROWIRE | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | Dual Org， 1 MHz Dual Org， 1 MHz Dual Org，1MHz | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 125 \end{array}$ | $\begin{aligned} & \hline \text { PSDIP8 } \\ & \text { PSDIP8 } \\ & \text { PSDIP8 } \end{aligned}$ |
|  | ST93C66CM1 ST93C66CM6 ST93C66CM3 | $512 \times 8$ or $256 \times 16$ $512 \times 8$ or $256 \times 16$ $512 \times 8$ or $256 \times 16$ | MICROWIRE MICROWIRE MICROWIRE | $\begin{aligned} & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \\ & 4.5 \text { to } 5.5 \mathrm{~V} \end{aligned}$ | Dual Org， 1 MHz Dual Org， 1 MHz Dual Org，1MHz | 0 to 70 －40 to 85 -40 to 125 | $\begin{aligned} & \hline \text { PSO8 } \\ & \text { PSO8 } \\ & \text { PSO8 } \end{aligned}$ |

EEPROM, Parallel Access Bus

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Programming | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 64K | M28C64C-150P1 <br> M28C64C-200P1 <br> M28C64C-150P6 <br> M28C64C-200P6 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 5 ms <br> 5 ms <br> 5 ms <br> 5 ms | 0 to 70 0 to 70 -40 to 85 -40 to 85 | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
|  | M28C64C-150K1 <br> M28C64C-200K1 <br> M28C64C-150K6 <br> M28C64C-200K6 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \\ & 30 \mathrm{~mA} / 100 \mu \mathrm{~A} \end{aligned}$ | 5 ms <br> 5 ms <br> 5 ms <br> 5 ms | 0 to 70 0 to 70 -40 to 85 -40 to 85 | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
|  | M28C64C-150M1 <br> M28C64C-200M1 <br> M28C64C-150M6 <br> M28C64C-200M6 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \\ & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ <br> $30 \mathrm{~mA} / 100 \mu \mathrm{~A}$ | 5 ms <br> 5 ms <br> 5 ms <br> 5 ms | 0 to 70 0 to 70 -40 to 85 -40 to 85 | $\begin{aligned} & \text { PSO28 } \\ & \text { PSO28 } \\ & \text { PSO28 } \\ & \text { PSO28 } \end{aligned}$ |

## FAST SRAM

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Features | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 64K | M621064-10PS1 <br> M621064-12PS1 <br> M621064-15PS1 <br> M621064-20PS1 | $64 \mathrm{~K} \times 1$ <br> $64 \mathrm{~K} \times 1$ <br> $64 \mathrm{~K} \times 1$ <br> $64 \mathrm{~K} \times 1$ | $\begin{aligned} & 10 \\ & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \end{aligned}$ | Separate I/O <br> Separate I/O <br> Separate I/O <br> Separate I/O | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP22 <br> PSDIP22 <br> PSDIP22 <br> PSDIP22 |
|  | M621064-10E1 <br> M621064-12E1 <br> M621064-15E1 <br> M621064-20E1 | $\begin{aligned} & 64 \mathrm{~K} \times 1 \\ & 64 \mathrm{~K} \times 1 \\ & 64 \mathrm{~K} \times 1 \\ & 64 \mathrm{~K} \times 1 \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \\ & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \end{aligned}$ | Separate I/O <br> Separate I/O <br> Separate I/O <br> Separate I/O | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PSOJ24 } \\ & \text { PSOJ24 } \\ & \text { PSOJ24 } \\ & \text { PSOJ24 } \end{aligned}$ |
|  | M624016-10PS1 <br> M624016-12PS1 <br> M624016-15PS1 <br> M624016-20PS1 | $\begin{aligned} & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $140 \mathrm{~mA} / 20 \mathrm{~mA}$ <br> $140 \mathrm{~mA} / 20 \mathrm{~mA}$ <br> $140 \mathrm{~mA} / 20 \mathrm{~mA}$ <br> $140 \mathrm{~mA} / 20 \mathrm{~mA}$ | Common I/O <br> Common I/O <br> Common I/O <br> Common I/O | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP22 <br> PSDIP22 <br> PSDIP22 <br> PSDIP22 |
|  | $\begin{aligned} & \text { M624016-10E1 } \\ & \text { M624016-12E1 } \\ & \text { M624016-15E1 } \\ & \text { M624016-20E1 } \end{aligned}$ | $\begin{aligned} & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \\ & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \end{aligned}$ | Common I/O <br> Common I/O <br> Common I/O <br> Common I/O | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PSOJ24 } \\ & \text { PSOJ24 } \\ & \text { PSOJ24 } \\ & \text { PSOJ24 } \end{aligned}$ |
|  | M624017-10PS1 <br> M624017-12PS1 <br> M624017-15PS1 <br> M624017-20PS1 | $\begin{aligned} & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \\ & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $140 \mathrm{~mA} / 20 \mathrm{~mA}$ <br> $140 \mathrm{~mA} / 20 \mathrm{~mA}$ <br> $140 \mathrm{~mA} / 20 \mathrm{~mA}$ <br> $140 \mathrm{~mA} / 20 \mathrm{~mA}$ | With Output Enable With Output Enable With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP24 <br> PSDIP24 <br> PSDIP24 <br> PSDIP24 |
|  | M624017-10E1 <br> M624017-12E1 <br> M624017-15E1 <br> M624017-20E1 | $\begin{aligned} & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \\ & 16 \mathrm{~K} \times 4 \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \\ & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PSOJ24 } \\ & \text { PSOJ24 } \\ & \text { PSOJ24 } \\ & \text { PSOJ24 } \end{aligned}$ |

FAST SRAM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Features | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 64K | M628008-10PS1 <br> M628008-12PS1 <br> M628008-15PS1 <br> M628008-20PS1 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | M628008-10E1 <br> M628008-12E1 <br> M628008-15E1 <br> M628008-20E1 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \\ & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 20 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PSOJ28 } \\ & \text { PSOJ28 } \\ & \text { PSOJ28 } \\ & \text { PSOJ28 } \end{aligned}$ |
| 256K | $\begin{aligned} & \text { M621256-12PS } 1 \\ & \text { M621256-15PS } 1 \\ & \text { M621256-20PS } 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 256 \mathrm{~K} \times 1 \\ & 256 \mathrm{~K} \times 1 \\ & 256 \mathrm{~K} \times 1 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | Separate I/O <br> Separate I/O <br> Separate I/O | 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP24 <br> PSDIP24 <br> PSDIP24 |
|  | $\begin{aligned} & \text { M621256-12E1 } \\ & \text { M621256-15E1 } \\ & \text { M621256-20E1 } \end{aligned}$ | $\begin{aligned} & 256 \mathrm{~K} \times 1 \\ & 256 \mathrm{~K} \times 1 \\ & 256 \mathrm{~K} \times 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | Separate I/O <br> Separate I/O <br> Separate I/O | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { PSOJ24 } \\ & \text { PSOJ24 } \\ & \text { PSOJ24 } \end{aligned}$ |
|  | M624064-12PS1 <br> M624064-15PS1 <br> M624064-20PS1 | $\begin{aligned} & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | Common I/O <br> Common I/O <br> Common I/O | 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP24 <br> PSDIP24 <br> PSDIP24 |
|  | $\begin{aligned} & \text { M624064-12E1 } \\ & \text { M624064-15E1 } \\ & \text { M624064-20E1 } \end{aligned}$ | $\begin{aligned} & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | Common I/O <br> Common I/O <br> Common I/O | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { PSOJ24 } \\ & \text { PSOJ24 } \\ & \text { PSOJ24 } \end{aligned}$ |
|  | M624065-12PS1 <br> M624065-15PS1 <br> M624065-20PS1 | $\begin{aligned} & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | M624065-12E1 | $64 \mathrm{~K} \times 4$ | 12 | $5 \mathrm{~V} \pm 10 \%$ | $140 \mathrm{~mA} / 1 \mathrm{~mA}$ | With Output Enable | 0 to 70 | PSOJ28 |

FAST SRAM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Features | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 256K | M624065-15E1 <br> M624065-20E1 | $\begin{aligned} & 64 \mathrm{~K} \times 4 \\ & 64 \mathrm{~K} \times 4 \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{aligned} & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable | 0 to 70 0 to 70 | $\begin{aligned} & \text { PSOJ28 } \\ & \text { PSOJ28 } \end{aligned}$ |
|  | M628032-12PS1 <br> M628032-15PS1 M628032-20PS1 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable | 0 to 70 <br> , 0 to 70 <br> 0 to 70 | PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | $\begin{aligned} & \text { M628032-12E1 } \\ & \text { M628032-15E1 } \\ & \text { M628032-20E1 } \end{aligned}$ | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 130 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PSOJ28 } \\ & \text { PSOJ28 } \\ & \text { PSOJ28 } \end{aligned}$ |
| 288K | M629032-12PS1 <br> M629032-15PS1 <br> M629032-20PS1 | $\begin{aligned} & 32 \mathrm{~K} \times 9 \\ & 32 \mathrm{~K} \times 9 \\ & 32 \mathrm{~K} \times 9 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{aligned} & 160 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 150 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PSDIP32 } \\ & \text { PSDIP32 } \\ & \text { PSDIP32 } \end{aligned}$ |
|  | M629032-12E1 <br> M629032-15E1 <br> M629032-20E1 | $\begin{aligned} & 32 K \times 9 \\ & 32 K \times 9 \\ & 32 K \times 9 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 160 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 150 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \hline \text { PSOJ32 } \\ & \text { PSOJ32 } \\ & \text { PSOJ32 } \end{aligned}$ |
| 1M | M621100-15E1 <br> M621100-17E1 <br> M621100-20E1 <br> M621100-25E1 | $\begin{aligned} & 1 M \times 1 \\ & 1 M \times 1 \\ & 1 M \times 1 \\ & 1 M \times 1 \end{aligned}$ | $\begin{aligned} & 15 \\ & 17 \\ & 20 \\ & 25 \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $140 \mathrm{~mA} / 1 \mathrm{~mA}$ <br> $140 \mathrm{~mA} / 1 \mathrm{~mA}$ <br> $120 \mathrm{~mA} / 1 \mathrm{~mA}$ <br> $120 \mathrm{~mA} / 1 \mathrm{~mA}$ | Separate I/O <br> Separate I/O <br> Separate I/O <br> Separate I/O | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PSOJ28 } \\ & \text { PSOJ28 } \\ & \text { PSOJ28 } \\ & \text { PSOJ28 } \end{aligned}$ |
|  | M624256-15E1 <br> M624256-17E1 <br> M624256-20E1 <br> M624256-25E1 | $\begin{aligned} & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & 256 \mathrm{~K} \times 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 17 \\ & 20 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 120 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | Common I/O <br> Common I/O <br> Common I/O <br> Common I/O | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { PSOJ28 } \\ & \text { PSOJ28 } \\ & \text { PSOJ28 } \\ & \text { PSOJ28 } \\ & \hline \end{aligned}$ |
|  | M628128-15E1 M628128-17E1 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{array}{r} 15 \\ 17 \\ \hline \end{array}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{aligned} & 140 \mathrm{~mA} / 1 \mathrm{~mA} \\ & 140 \mathrm{~mA} / 1 \mathrm{~mA} \end{aligned}$ | With Output Enable With Output Enable | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | $\begin{aligned} & \text { PSOJ32 } \\ & \text { PSOJ32 } \end{aligned}$ |

FAST SRAM (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Vcc Range | Active/Stby | Features | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 M | M628128-20E1 M628128-25E1 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 20 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $120 \mathrm{~mA} / 1 \mathrm{~mA}$ $120 \mathrm{~mA} / 1 \mathrm{~mA}$ | With Output Enable With Output Enable | 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PSOJ32 } \\ & \text { PSOJ32 } \end{aligned}$ |


| Organisation | Part Number | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $4 \mathrm{~K} \times 4$ | MK41S80X10MK41S80X10/20 | 10 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24 |
|  |  | 10 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24TR |
|  | MK41S80N12 | 12 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP22 |
|  | MK41S80X12 | 12 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24 |
|  | MK41S80X12/20 | 12 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24TR |
|  | MK41S80N15 | 15 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP22 |
|  | MK41S80X15 | 15 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24 |
|  | MK41S80X15/20 | 15 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24TR |
|  | MK41S80N20 | 20 | Very Fast TAGFiAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP22 |
|  | MK41S80X20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24 |
|  | MK41S80X20/20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24TR |
|  | MK41H80N25 | 25 | Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP22 |
|  | MK41S80N25 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP22 |
|  | MK41S80X25 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24 |
|  | MK41S80X25/20 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ24TR |

CACHE MEMORIES (cont'd)

| Organisation | Part Number | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $4 \mathrm{~K} \times 4$ | MK41H80N35 | 35 | Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP22 |
| $8 \mathrm{~K} \times 8$ | MK48S80X15 | 15 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSJO28 |
|  | MK48S80X15/20 | 15 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28TR |
|  | MK48S80N17 | 17 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP28 |
|  | MK48S80X17 | 17 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSJO28 |
|  | MK48S80X17/20 | 17 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28TR |
|  | MK48S74N20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP28 |
|  | MK48S80N20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP28 |
|  | MK48S74X20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28 |
|  | MK48S74X20/20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28TR |
|  | MK48S80X20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSJO28 |
|  | MK48S80X20/20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28TR |
|  | MK48S74N25 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP28 |
|  | MK48S80N25 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP28 |
|  | MK48S74X25 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28 |
|  | MK48S74X25/20 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28TR |
|  | MK48S80X25 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSJO28 |
|  | MK48S80X25/20 | 25 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28TR |
|  | MK48S74N35 | 35 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP28 |
|  | MK48S74X35 | 35 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28 |
|  | MK48S74X35/20 | 35 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSOJ28TR |
| $32 \mathrm{~K} \times 9$ | MK62486Q19 | 19 | Burst SRAM (BRAM) | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PLCC44 |
|  | MK62940Q19 | 19 | Burst SRAM (BRAM) | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PLCC44 |
|  | MK62486Q24 | 24 | Burst SRAM (BRAM) | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PLCC44 |

CACHE MEMORIES (cont'd)

| Organisation | Part Number | Speed <br> (ns) | Function | Vcc Range | Temperature <br> Range ( $\left.{ }^{\circ} \mathrm{C}\right)$ |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $32 \mathrm{~K} \times 9$ | MK62940Q24 | 24 | Burst SRAM (BRAM) | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 |  |
| $4 \mathrm{~K} \times 10$ | MK45180Q17 | 17 | SnoopTAG | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PLCC44 |
|  | MK45180Q20 | 20 | SnoopTAG | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PLCC68 |
| $2 \mathrm{~K} \times 20$ | MK4202Q17 | 17 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PLCCC68 |
|  | MK4202Q20 | 20 | Very Fast TAGRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | 0 to 70 |

## BiPORT FIFO

| Organisation | Part Numer | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 \mathrm{~K} \times 5$ | MK4505MN25 MK4505MN33 MK4505MN50 | $\begin{aligned} & 25 \\ & 33 \\ & 50 \end{aligned}$ | Master FIFO <br> Master FIFO <br> Master FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ |  |
|  | MK4505SN25 <br> MK4505SN33 MK4505SN50 | $\begin{aligned} & 25 \\ & 33 \\ & 50 \end{aligned}$ | Slave FIFO <br> Slave FIFO <br> Slave FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PSDIP20 PSDIP20 PSDIP20 |
| $512 \times 9$ | MK45H01N25 MK45H01N35 MK45H01N50 MK45H01N65 MK45H01N12 | $\begin{gathered} 25 \\ 35 \\ 50 \\ 65 \\ 120 \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |

BiPORT FIFO (cont'd)

| Organisation | Part Numer | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $512 \times 9$ | MK45H11N25 MK45H11N35 MK45H11N50 MK45H11N65 MK45H11N12 | $\begin{gathered} \hline 25 \\ 35 \\ 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 | PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | MK45H01K25 <br> MK45H01K35 <br> MK45H01K50 <br> MK45H01K65 <br> MK45H01K12 | $\begin{gathered} \hline 25 \\ 35 \\ 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 0 to 70 0 to 70 0 to 70 0 to 70 | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \hline \end{aligned}$ |
|  | MK4501N65 <br> MK4501N80 <br> MK4501N10 <br> MK4501N12 <br> MK4501N15 <br> MK4501N20 | $\begin{gathered} 65 \\ 80 \\ 100 \\ 120 \\ 150 \\ 200 \\ \hline \end{gathered}$ | Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
|  | MK4501K65 <br> MK4501K80 <br> MK4501K10 <br> MK4501K12 <br> MK4501K15 <br> MK4501K20 | $\begin{gathered} 65 \\ 80 \\ 100 \\ 120 \\ 150 \\ 200 \\ \hline \end{gathered}$ | Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \hline \end{aligned}$ |
| $1 \mathrm{~K} \times 9$ | MK45H02N25 MK45H02N35 | $\begin{aligned} & 25 \\ & 35 \end{aligned}$ | Very Fast FIFO Very Fast FIFO | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PDIP28 PDIP28 |

BiPORT FIFO (cont'd)

| Organisation | Part Numer | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 \mathrm{~K} \times 9$ | MK45H02N50 <br> MK45H02N65 <br> MK45H02N12 | $\begin{gathered} 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PDIP28 <br> PDIP28 <br> PDIP28 |
|  | MK45H12N25 <br> MK45H12N35 <br> MK45H12N50 <br> MK45H12N65 <br> MK45H12N12 | $\begin{gathered} 25 \\ 35 \\ 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | MK45H02K25 <br> MK45H02K35 <br> MK45H02K50 <br> MK45H02K65 <br> MK45H02K12 | $\begin{gathered} 25 \\ 35 \\ 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |
| $2 \mathrm{~K} \dot{\mathrm{x}} 9$ | MK45H03N25 MK45H03N35 MK45H03N50 MK45H03N65 MK45H03N12 | $\begin{gathered} \hline 25 \\ 35 \\ 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PDIP28 } \\ & \text { PDIP28 } \\ & \text { PDIP28 } \\ & \text { PDIP28 } \\ & \text { PDIP28 } \end{aligned}$ |
|  | MK45H13N25 <br> MK45H13N35 <br> MK45H13N50 <br> MK45H13N65 <br> MK45H13N12 | $\begin{gathered} 25 \\ 35 \\ 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO Very Fast FIFO | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | MK45H03K25 | 25 | Very Fast FIFO | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PLCC32 |

## BiPORT FIFO (cont'd)

| Organisation | Part Numer | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $2 \mathrm{~K} \times 9$ | MK45H03K35 <br> MK45H03K50 <br> MK45H03K65 <br> MK45H03K12 | $\begin{gathered} 35 \\ 50 \\ 65 \\ 120 \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \\ & \text { PLCC32 } \end{aligned}$ |
|  | MK4503N65 <br> MK4503N80 <br> MK4503N10 <br> MK4503N12 <br> MK4503N15 <br> MK4503N20 | $\begin{gathered} 65 \\ 80 \\ 100 \\ 120 \\ 150 \\ 200 \end{gathered}$ | Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO <br> Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 <br> PDIP28 |
| $4 \mathrm{~K} \times 9$ | MK45H04N25 <br> MK45H04N35 <br> MK45H04N50 <br> MK45H04N65 <br> MK45H04N12 | $\begin{gathered} 25 \\ 35 \\ 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | $\begin{aligned} & \text { PDIP28 } \\ & \text { PDIP28 } \\ & \text { PDIP28 } \\ & \text { PDIP28 } \\ & \text { PDIP28 } \end{aligned}$ |
|  | MK45H14N25 <br> MK45H14N35 <br> MK45H14N50 <br> MK45H14N65 <br> MK45H14N12 | $\begin{gathered} 25 \\ 35 \\ 50 \\ 65 \\ 120 \\ \hline \end{gathered}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 <br> PSDIP28 |
|  | MK45H04K25 <br> MK45H04K35 <br> MK45H04N50 <br> MK45H04K65 | $\begin{aligned} & 25 \\ & 35 \\ & 50 \\ & 65 \end{aligned}$ | Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO <br> Very Fast FIFO | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PLCC32 <br> PLCC32 <br> PLCC32 <br> PLCC32 |

BiPORT FIFO (cont'd)

| Organisation | Part Numer | Speed <br> (ns) | Function | Vcc Range | Temperature <br> Range $\left({ }^{\circ} \mathrm{C}\right)$ | Package |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $4 \mathrm{~K} \times 9$ | MK45H04K12 | 120 | Very Fast FIFO | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PLCC32 |
| $8 \mathrm{~K} \times 9$ | MK45H08N25 | 25 | Very Fast FIFO | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PDIP28 |
|  | MK45H08N35 | 35 | Very Fast FIFO | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PDIP28 |
|  | MK45H08N50 | 50 | Very Fast FIFO | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PDIP28 |
|  | MK45H08N65 | 65 | Very Fast FIFO | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PDIP28 |
|  | MK45H08N120 | 120 | Very Fast FIFO | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PDIP28 |

## ZEROPOWER and TIMEKEEPER

| Size | Part Number | Organisation | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16K | MK48C02AN15 MK48C02AN20 MK48C02AN25 | $\begin{aligned} & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \\ & 2 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \\ & 25 \\ & \hline \end{aligned}$ | ZEROPOWER SRAM w/out Battery ZEROPOWER SRAM w/out Battery ZEROPOWER SRAM w/out Battery | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & \hline \end{aligned}$ | 0 to 70 0 to 70 0 to 70 | $\begin{aligned} & \hline \text { PDIP28 } \\ & \text { PDIP28 } \\ & \text { PDIP28 } \\ & \hline \end{aligned}$ |
|  | MK48C02AK15 MK48C02AK20 MK48C02AK25 | $\begin{aligned} & 2 K \times 8 \\ & 2 K \times 8 \\ & 2 K \times 8 \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \\ & 25 \end{aligned}$ | ZEROPOWER SRAM w/out Battery ZEROPOWER SRAM w/out Battery ZEROPOWER SRAM w/out Battery | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PLCC32 <br> PLCC32 <br> PLCC32 |
|  | MK48Z02B12 | $2 \mathrm{~K} \times 8$ | 120 | ZEROPOWER SRAM | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z02B15 | $2 \mathrm{~K} \times 8$ | 150 | ZEROPOWER SRAM | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z02B20 | $2 \mathrm{~K} \times 8$ | 200 | ZEROPOWER SRAM | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z02B25 | $2 \mathrm{~K} \times 8$ | 250 | ZEROPOWERSRAM | $5 \mathrm{~V}+10 /-5 \%$ | 0 to 70 | PHDIP24 |
|  | MK48Z12B12 | $2 \mathrm{~K} \times 8$ | 120 | ZEROPOWER SRAM | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PHDIP24 |

ZEROPOWER and TIMEKEEPER (cont'd)

|  | Size | Part Number | Organisation | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 16K | MK48Z12B15 <br> MK48Z12B20 <br> MK48Z12B25 <br> MKI48Z02B15 <br> MKI48Z02B20 <br> MKI48Z02B25 <br> MKI48Z12B15 <br> MKI48Z12B20 <br> MKI48Z12B25 | $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ | $\begin{aligned} & 150 \\ & 200 \\ & 250 \\ & 150 \\ & 200 \\ & 250 \\ & 150 \\ & 200 \\ & 250 \\ & \hline \end{aligned}$ | ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM | $\begin{aligned} & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \\ -40 \text { to } 85 \end{array}$ | PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 |
|  | 64 K | MK48Z08B70 <br> MK48Z08B10 <br> MK48Z09B10 <br> MK48Z18B10 <br> MK48Z19B10 <br> MKI48Z18B10 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & \hline \end{aligned}$ | $\begin{gathered} 70 \\ 100 \\ 100 \\ 100 \\ 100 \\ 100 \\ \hline \end{gathered}$ | ZEROPOWER SRAM ZEROPOWER SRAM ZEROPOWER SRAM ZEROPOWER SRAM ZEROPOWER SRAM ZEROPOWER SRAM | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | $\begin{array}{r} 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ 0 \text { to } 70 \\ -40 \text { to } 85 \\ \hline \end{array}$ | PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 |
|  | 256K | MK48Z30B70 <br> MK48Z30B12 <br> MK48Z30YB70 <br> MK48Z30YB12 <br> MK48Z32B70 <br> MK48Z32B12 <br> MK48Z32YB70 <br> MK48Z32YB12 | $\begin{aligned} & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \\ & 32 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 70 \\ 120 \\ 70 \\ 120 \\ 70 \\ 120 \\ 70 \\ 120 \\ \hline \end{gathered}$ | ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM <br> ZEROPOWER SRAM | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 |

ZEROPOWER and TIMEKEEPER (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1M | M48Z128-85PM1 <br> M48Z128-120PM1 <br> M48Z128Y-85PM1 <br> M48Z128Y-120PM1 | $\begin{aligned} & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \\ & 128 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \end{gathered}$ | ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMDIP32 <br> PMDIP32 <br> PMDIP32 <br> PMDIP32 |
| 2M | M46Z128-85PM1 <br> M46Z128-120PM1 <br> M46Z128Y-85PM1 <br> M46Z128Y-120PM1 | $\begin{aligned} & 128 \mathrm{~K} \times 16 \\ & 128 \mathrm{~K} \times 16 \\ & 128 \mathrm{~K} \times 16 \\ & 128 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \end{gathered}$ | ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module | $\begin{aligned} & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMDIP40 <br> PMDIP40 <br> PMDIP40 <br> PMDIP40 |
|  | M48Z256-85PL1 <br> M48Z256-120PL1 <br> M48Z256Y-85PL1 <br> M48Z256Y-120PL1 | $\begin{aligned} & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \\ & 256 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \\ \hline \end{gathered}$ | ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module | $\begin{aligned} & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMLDIP32 <br> PMLDIP32 <br> PMLDIP32 <br> PMLDIP32 |
| 4M | M46Z256-85PM1 <br> M46Z256-120PM1 <br> M46Z256Y-85PM1 <br> M46Z256Y-120PM1 | $\begin{aligned} & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \\ & 256 \mathrm{~K} \times 16 \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \end{gathered}$ | ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module | $\begin{aligned} & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMDIP40 <br> PMDIP40 <br> PMDIP40 <br> PMDIP40 |
|  | M48Z512-85PL1 <br> M48Z512-120PL1 <br> M48Z512Y-85PL1 <br> M48Z512Y-120PL1 | $\begin{aligned} & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \\ & 512 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{gathered} 85 \\ 120 \\ 85 \\ 120 \end{gathered}$ | ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module ZEROPOWER SRAM Module | $\begin{aligned} & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PMLDIP32 <br> PMLDIP32 <br> PMLDIP32 <br> PMLDIP32 |
| 512 | MK41T56N00 | $64 \times 8$ | - | $1^{2} \mathrm{C}$ Bus, Real Tıme Clock | $5 \mathrm{~V} \pm 10 \%$ | 0 to 70 | PSDIP8 |
|  | MK48T85Q24 <br> MK48T87B24 <br> MK48T87AB24 | $\begin{aligned} & 64 \times 8 \\ & 64 \times 8 \\ & 64 \times 8 \end{aligned}$ | - | PC Clock, Addr/Data MPX . <br> PC Clock, Addr/Data MPX <br> PC Clock, Addr/Data MPX | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PLCC28 <br> PHDIP24 <br> PHDIP24 |

ZEROPOWER and TIMEKEEPER (cont'd)

| Size | Part Number | Organisation | Speed (ns) | Function | Vcc Range | Temperature Range ( ${ }^{\circ} \mathrm{C}$ ) | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16K | MK48T02B12 <br> MK48T02B15 <br> MK48T02B20 <br> MK48T02B25 <br> MK48T12B15 <br> MK48T12B20 <br> MK48T12B25 | $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ <br> $2 \mathrm{~K} \times 8$ | 120 150 200 250 150 200 250 | TIMEKEEPER SRAM TIMEKEEPER SRAM TIMEKEEPER SRAM TIMEKEEPER SRAM TIMEKEEPER SRAM TIMEKEEPER SRAM TIMEKEEPER SRAM | $\begin{aligned} & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V+10 /-5 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 <br> PHDIP24 |
| 64K | MK48T08B10 <br> MK48T08B15 <br> MK48T18B10 <br> MK48T18B15 | $\begin{aligned} & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \\ & 8 \mathrm{~K} \times 8 \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \\ & 100 \\ & 150 \end{aligned}$ | TIMEKEEPER SRAM <br> TIMEKEEPER SRAM <br> TIMEKEEPER SRAM <br> TIMEKEEPER SRAM | $\begin{aligned} & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V}+10 /-5 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & 5 \mathrm{~V} \pm 10 \% \\ & \hline \end{aligned}$ | 0 to 70 <br> 0 to 70 <br> 0 to 70 <br> 0 to 70 | PHDIP28 <br> PHDIP28 <br> PHDIP28 <br> PHDIP28 |
| 16K | M48C1001-45K1 M48C1002-45K1 | $\begin{aligned} & 2 K \times 8 \\ & 2 K \times 8 \end{aligned}$ | $\begin{aligned} & 45 \\ & 45 \\ & \hline \end{aligned}$ | Processor Manager Processor Manager | $\begin{aligned} & 5 V \pm 10 \% \\ & 5 V \pm 10 \% \end{aligned}$ | $\begin{aligned} & 0 \text { to } 70 \\ & 0 \text { to } 70 \end{aligned}$ | PLCC44 <br> PLCC28 |

## CMOS EPROM

## CMOS 64K (8K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 150ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30mA
- Standby Current 100 A A
- PROGRAMMING VOLTAGE: 12.5 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- HIGH SPEED PROGRAMMING (less than 1 minute)


## DESCRIPTION

The M27C64A is a high speed 65,536 bit UV erasable and electrically programmable memory EPROM ideally suited for microprocessor systems requiring large programs. It is organized as 8,192 by 8 bits.
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C64A is offered in Plastic Leaded Chip Carrier package.

Table 1. Signal Names

| $A 0-A 12$ | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections

| $V_{P P}\lceil 1$ | W 28 $V_{\text {CC }}$ |
| :---: | :---: |
| A12 2 | 27 P |
| A7 [ 3 | 26 NC |
| A6 4 | $25]$ A8 |
| A5 5 | $24]$ A9 |
| A4 6 | 23 A11 |
| A3 4 | M27C64A 22 G |
| A2 8 | M27C64A 21$]$ A10 |
| A1 9 | 20 E |
| AO¢ 10 | 19 Q7 |
| Q0 11 | 18 Q6 |
| Q1 12 | 17 Q5 |
| Q2 13 | 16 Q4 |
| VSS 14 | 15 Q3 |
| va00835 |  |

Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connectıon, DU = Don't Use

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operatıng Temperature. | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $V_{10}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $V_{C C}$ | Supply Voltage | -0.6 to 7 | V |
| $V_{A 9}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{P P}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The modes of operation of the M27C64A are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12 V on A9 for Electronic Signature.

## Read Mode

The M27C64A has two control functions, both of which must be logically active in order to obtain data at the outputs.Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection.

Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavQV) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the output after a delay of tglQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavqu-tglqv.

## Standby Mode

The M27C64A has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$. The

## DEVICE OPERATION (cont'd)

M27C64A is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\overline{\mathrm{E}}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of
the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\mathrm{ss}}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $V_{c c}$ and $V$ ss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C64A are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only "Os" will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C64A is in the programming mode when $V_{\text {pp }}$ input is at 12.5 V , and E and $\overline{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{c c}$ is specified to be $6 \mathrm{~V} \pm$ 0.25 V .

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathrm{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes. $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\text {IL }}$ | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 9 Bh |
| Device Code | $\mathrm{V}_{\mathbb{H}}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 08 h |

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times $\leq 20 \mathrm{~ns}$

Input Pulse Voltages
Input and Output Timing Ref. Voltages
0.4 to 2.4 V
0.8 to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms
2.4 V

Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $C_{I N}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70{ }^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}: \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{O}=\mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| lcc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| lcc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $V_{P P}=V_{C C}$ |  | 100 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{VOH}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Note: 1. $V_{c C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously with or after $V_{P P}$

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}: \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$; $\mathrm{V} P \mathrm{PP}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C64A |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  | -25 |  | -30 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 |  | 300 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 |  | 300 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 65 |  | 70 |  | 100 |  | 120 | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | 0 | 105 | ns |
| $\operatorname{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | 0 | 105 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\bar{E}=V_{\text {IL }}, \bar{G}=V_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Notes: 1 Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously with or after $V_{\text {PP }}$ 2. This parameter is sampled only and not tested $100 \%$

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V} P=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 30 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 30 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $\mathrm{t}_{\text {AS }}$ | Address Valıd to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpl | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tVPMPL | tvps | VPP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvChPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tplph | tpw | Program Pulse Width (Initial) |  | 0.95 | 105 | ms |
|  |  | Program Pulse Width (Over Program) |  | 2.85 | 78.75 | ms |
| tPhax | toh | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglav | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{GH} \mathrm{C}}{ }^{(2)}$ | topp | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tahax | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. VCc must be applied simultaneously with or before $V_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$ 2. This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


High Speed Programming
The high speed programming algorithm, described in the flowchart, rapidly programs the M27C64A using an efficient and reliable method, particularly suited to the production programming environment. An individual device will take around 1 minute to program.

## Program Inhibit

Programming of multiple M27C64A in parallel with different data is also easily accomplished. Except for $E$, all like inputs including $G$ of the parallel M27C64A may be common. A TTL low level pulse applied to a M27C64A $\bar{E}$ input, with $\bar{P}$ low and VPP at 12.5 V , will program that M27C64A. A high level $\bar{E}$ input inhibits the other M27C64A from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E$ and $\bar{G}$ at $V_{I L}, \bar{P}$ at $V_{I H}, V_{P P}$ at 12.5 V and $V_{C C}$ at 6 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to

## DEVICE OPERATION (cont'd)

automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C64A. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C64A, with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line A 0 from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at VIL during Electronic Signature mode.
Byte $0\left(\mathrm{~A} 0=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{I H}\right)$ the device identifier code. For the SGS-THOMSON M27C64A, these two identifier bytes are given here below, and can be readout on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C64A is such that erasure begins when the cells are ex-
posed to light with wavelengths shorter than approximately $4000 \AA$ A. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C64A in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C64A is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C64A window to prevent unintentional erasure. The recommended erasure procedure for the M27C64A is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA$ A. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27C64A should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

# CMOS 128K (16K x 8) UV EPROM 

- VERY FAST ACCESS TIME: 120 ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30mA
- Standby Current 100 1 A
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 2sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C128A is a high speed 131,072 bit UV erasable and electrically programmable memory EPROM ideally suited for microprocessor systems requiring large programs. It is organized as 16,384 by 8 bits
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| $A 0-A 13$ | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $V_{c C}$ | Supply Voltage |
| $V_{\text {SS }}$ | Ground |

ADVANCE DATA


Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature: | grade 1 grade 6 | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | ${ }^{\circ} \mathrm{C}$ |
| TBIAS | Temperature Under Bias |  | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| Tsta | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  | -0.6 to 7 | V |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply Voltage |  | -0.6 to 7 | V |
| $\mathrm{V}_{\text {A }}$ | A9 Voltage |  | -0.6 to 13.5 | V |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply Voltage |  | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operatıng sections of thıs specifıcation is not implied. Exposure to Absolute Maxımum Rating conditıons for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2. DIP Pin Connections


## DEVICE OPERATION

The modes of operation of the M27C128A are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\mathrm{V}_{\text {PP }}$ and 12 V on A9 for Electronic Signature.

## Read Mode

The M27C128A has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavqv) is equal to the delay from $\overline{\mathrm{E}}$ to output (teLQV). Data is available at the output after a delay of tglqv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27C128A has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$. The M27C128A is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system

## DEVICE OPERATION (cont'd)

control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\mathrm{ss}}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and $V$ ss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C128A are in the " 1 " state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only " $0 s$ " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C128A is in the programming mode when $\mathrm{V}_{\mathrm{pp}}$ input is at 12.75 V , and $\bar{E}$ and $\vec{P}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm$ 0.25 V .

## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 2 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | $\mathrm{A9}$ | $\mathrm{~V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 05 \mathrm{~V}$.

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{H}}$ | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | OAh |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Tımes | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Tımıng Ref. Voltages | 0.8 to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| ICC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $V_{P P}=V_{C C}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $1 \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{c c}-0.7 \mathrm{~V}$ |  | V |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {PPP }}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70{ }^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C128A |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -12 |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\mathrm{AVQV}}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 |  | 150 |  | 200 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 |  | 150 |  | 200 | ns |
| tglav | toe | Output Enable Low to Output Valid | $E=V_{\text {IL }}$ |  | 60 |  | 75 |  | 80 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi -Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 35 | 0 | 35 | 0 | 50 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 35 | 0 | 35 | 0 | 50 | ns |
| taxax | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. $V_{C C}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2 This parameter is sampled only and not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LLI | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 30 | mA |
| Ipp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 30 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 08 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{c c}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l} \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| VID | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied sımultaneously with or before $V_{P P}$ and removed sımultaneously or after $V_{\text {pp. }}$

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V} P=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tavpl | $t_{\text {AS }}$ | Address Valıd to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tQVPL | tDS | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPhPL | tvps | VPP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvChPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tplph | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhox | tD | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHaz}^{(2)}$ | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tGHAX | $\mathrm{t}_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1 VCC must be applied sımultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{P P}$
2. This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## Program Inhibit

Programming of multiple M27C128A in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C128A may be common. ATTL low level pulse applied to a M27C128A E input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27C128A. A high level $\overline{\mathrm{E}}$ input inhibits the other M27C128A from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E$ and $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C128A. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C128A, with

## DEVICE OPERATION (cont'd)

$\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at VIL during Electronic Signature mode.

Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{1 H}\right)$ the device identifier code. For the SGS-THOMSON M27C128A, these two identifier bytes are given here below, and can be readout on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C128A is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$ A. It should be noted that sunlight and some type of fluorescent lamps have wave-
lengths in the 3000-4000 Årange. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C128A in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C128A is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C128A window to prevent unintentional erasure. The recommended erasure procedure for the M27C128A is exposure to short wave ultraviolet light which has a wavelength of 2537 A. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27C128A should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

SGS-THOMSON
MICROELECTRONICS

## CMOS 256K (32K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 3sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C256B is a high speed 262,144 bit UV erasable and electrically programmable memory EPROM ideally suited for microprocessor systems. It is organized as 32,768 by 8 bits.
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C256B is offered in Plastic Dual-in-Line, Plastic Leaded Chip Carrier, Plastic Small Outline and Plastic Thin Small Outline packages.

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absoulte Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 <br> grade 3 <br> grade 6 <br> grade 7 | 0 to 70 <br> -40 to 125 <br> -40 <br> -40 to 105 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 135 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sectıons of this specificatıon is not implied. Exposure to Absolute Maxımum Ratıng conditions for extended perıods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2A. DIP Pin Connections


Figure 2C. LCC Pin Connections


Figure 2B. SO Pin Connections


Figure 2D. PTSO Pin Connections


Warning: NC = No Connection, DU = Dont't Use.

## DEVICE OPERATION

The modes of operation of the M27C256B are listed in the Operating Modes. A single 5V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27C256B has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavov) is equal to the delay from $\overline{\mathrm{E}}$ to output (telov). Data is available at the output after delay of tglQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27C256B has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$ (or $200 \mu \mathrm{~A}$, see Read Mode DC Characteristics Table for details). The M27C256B is placed in the standby mode by applying a CMOS high signal to the E input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple
memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\overline{\mathrm{G}}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device.

## System Considerations

The power switching characteristics of Advance CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of this transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and $V_{\text {ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | A 9 | $\mathrm{~V}_{\mathrm{PP}}$ | Q0 - Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes. $X=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 05 \mathrm{~V}$
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 8Dh |

## AC MEASUPEMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}_{\mathrm{PP}}=\mathrm{VCC}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ll | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 30 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| $\mathrm{ICCL}^{(2)}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{Cc}}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{l} \mathrm{OH}=-1 \mathrm{~mA}$ | 3.6 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$.
2. For speeds $-80,-90$ and Option "L" only For other types the maximum Icce is $200 \mu \mathrm{~A}$

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C256B |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -90 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 90 |  | 100 |  | 120 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 90 |  | 100 |  | 120 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 40 |  | 50 |  | 60 | ns |
| $\mathrm{tEHQZ}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transıtion to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C256B |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  | -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 65 |  | 70 |  | 100 | ns |
| tEHQZ ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: $1 V_{c c}$ must be applied simultaneously with or before $V_{p p}$ and removed sımultaneously or after $V_{\text {Pp }}$.
2 This parameter is sampled only and not $100 \%$ tested
Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\text {PP }}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage $T T L$ | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 3.6 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {avel }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHEL | tvPS | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvchel | tves | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| $t_{\text {EHQx }}$ | tDH | Chip Enable High to Input Transitıon |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\text {GHQZ }}$ | t ${ }_{\text {DFP }}$ | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Note: 1. $V_{C C}$ must be applied sımultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

## DEVICE OPERATION (cont'd)

between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C256B are in the " 1 " state. Data is introduced by selectively program-
ming " 0 s " into the desired bit locations. Although only " $0 s$ " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C256B is in the programming mode when VPp input is at 12.75 V , and $E$ is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are $T T L . V_{C c}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows to program the whole array with a guaranteed margin, in a typical time of less than 3 seconds. Programming with PRESTO II involves the application of a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C256Bs in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C256B may be common. A TTL low level pulse applied to a M27C256B's $\bar{E}$ input, with $V_{P P}$ at 12.75 V , will program that M27C256B. A high level $\bar{E}$ input inhibits the other M27C256Bs from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{E}}$ at $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C256B. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C256B, with $V_{C C}=V_{P P}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode. Byte $0\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(A O=V_{1 H}\right)$ the device identifier code. For the SGS-THOMSON M27C256B, these two identifier bytes are given here below, and can be read-out on outputs Q0 to Q7.
ERASURE OPERATION (applies for UV EPROM)
posed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Årange. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C256B in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C256B is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C256B window to prevent unintentional erasure. The recommended erasure procedure for the M27C256B is exposure to short wave ultraviolet light which has wavelength 2537Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu \mathrm{W} / \mathrm{cm}^{2}$ power rating. The M27C256B should be placed within 2.5 cm ( 1 inch ) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

The erasure characteristics of the M27C256B is such that erasure begins when the cells are ex-

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## ADDRESS LATCHED <br> CMOS 256K (32K x 8) UV EPROM and OTP ROM

- INTEGRATED ADDRESS LATCH
- VERY FAST ACCESS TIME: 100ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA
- Standby Current 200 A A
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 3sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M87C257 is a high speed 262,144 bit UV erasable and electrically programmable memory EPROM. The M87C257 incorporates latches for all address inputs to minimize chip count, reduce cost, and simplify the design of multiplexed bus systems.
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M87C257 is offered in Plastic Leaded Chip Carrier, package.

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{AS}} \mathrm{V}_{\mathrm{PP}}$ | Address Strobe / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2C. LCC Pin Connections


Warning: NC = No Connection, DU = Dont't Use.

Table 2. Absoulte Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | grade 1 <br> grade 3 <br> grade 6 <br> grade 7 | 0 to 70 <br> -40 to 125 <br> -40 to 85 <br> -40 to 105 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratıng conditıons for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DEVICE OPERATION

The modes of operation of the M87C257 are listed in the Operating Modes. A single 5V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M87C257 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should

## DEVICE OPERATION (cont'd)

be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable $\left(\overline{\mathrm{AS}}=\mathrm{V}_{\mathbb{H}}\right)$ or latched $\left(\overline{\mathrm{AS}}=\mathrm{V}_{\mathrm{II}}\right)$, the address access time (tavqu) is equal to the delay from E to output (telov). Data is available at the output after delay of tglov from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavov-tglov.
The M87C257 reduces the hardware interface in multiplexed address-data bus systems. The processor multiplexed bus (ADO-AD7) may be tied to the M87C257's address and data pins. No separate address latch is needed because the M87C257 latches all address inputs when $\overline{A S}$ is low.

## Standby Mode

The M87C257 has a standby mode which reduces the active current from 30 mA to $200 \mu \mathrm{~A}$. The M87C257 is placed in the standby mode by applying a CMOS high signal to the E input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple
memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the $\overline{R E A D}$ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device.

## System Considerations

The power switching characteristics of Advance CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of this transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\text { A9 }}$ | $\overline{\mathrm{AS}} \mathrm{V}_{\text {PP }}$ | Q0- Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read (Latched Address) | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{IL}}$ | Data Out |
| Read (Applied Address) | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{HH}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{Vcc}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| $\operatorname{lcC1}{ }^{(2)}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 1 | mA |
| Icc2 ${ }^{(2)}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 200 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $V_{P P}=V_{C C}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{C C}+1$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $\mathrm{l} \mathrm{OH}=-1 \mathrm{~mA}$ | $\mathrm{Vcc}-0.8 \mathrm{~V}$ |  | V |

Notes: 1. VCC must be applied sımultaneously with or before VPP and removed simultaneously or after VPp.
2. Stable Inputs

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $105^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M87C257 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \mathrm{G}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 100 |  | 120 |  | 150 |  | 200 | ns |
| tavasl | $t_{\text {AL }}$ | Address Valid to Address Strobe Low |  | 7 |  | 7 |  | 7 |  | 15 |  | ns |
| $\mathrm{t}_{\text {ASHASL }}$ | tLl | Address Strobe High to Address Strobe Low |  | 35 |  | 35 |  | 35 |  | 50 |  | ns |
| $t_{\text {AsLax }}$ | tla | Address Strobe Low to Address Transition |  | 20 |  | 20 |  | 20 |  | 30 |  | ns |
| $\mathrm{t}_{\text {ASLGL }}$ | tloe | Address Strobe Low to Output Enable Low |  | 20 |  | 20 |  | 20 |  | 30 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 |  | 150 |  | 200 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 50 |  | 60 |  | 70 | ns |
| tEHQZ ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 40 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | 0 | 40 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transitıon | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \mathrm{G}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. $V_{c c}$ must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {PP }}$.
2 This parameter is sampled only and not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage $T \mathrm{TL}$ | $\mathrm{IOH}=-1 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{CC}}-0.8 \mathrm{~V}$ |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{\text {cc }}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tqvel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tvphel | tvps | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvChel | tves | $V_{\text {cc }}$ High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tehox | tDH | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglev | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| tghqz | tbFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## DEVICE OPERATION (cont'd)

capacitor be used on every device between Vcc and VSs. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M87C257 are in the "1" state. Data is introduced by selectively programming " 0 s" into the desired bit locations. Although only " $0 s$ " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M87C257 is in the programming mode when VPP input is at 12.75 V , and $\bar{E}$ is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V cc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows to program the whole array with a guaranteed margin, in a typical time of less than 3 seconds. Programming with PRESTO II involves the application of a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M87C257s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M87C257 may be common. A TTL low level pulse applied to a M87C257's E input, with VPP at 12.75 V , will program that M87C257. A high level E input inhibits the other M87C257s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{E}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M87C257. To activate this mode, the programming equipment must force 11.5 V to 12.5 V
on address line A9 of the M87C257, with $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{PP}}$ $=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\text {IH }}$. All other address lines must be held at $\mathrm{V}_{\text {IL }}$ during Electronic Signature mode. Byte 0 ( $\mathrm{A} 0=\mathrm{V}_{\mathrm{IL}}$ ) represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{1 H}\right)$ the device identifier code. When $\mathrm{A} 9=\mathrm{V}_{\mathrm{ID}}, \overline{\mathrm{AS}}$ need not be toggled to latch each identifier address. For the SGS-THOMSON M87C257, these two identifier bytes are given here below, and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies for UV EPROM)

The erasure characteristics of the M87C257 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$ A. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M87C257 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M87C257 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M87C257 window to prevent unintentional erasure. The recommended erasure procedure for the M87C257 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M87C257 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, VCC Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodıcally up-dated.
For further informatıon on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 512K ( $64 \mathrm{~K} \times 8$ ) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 6sec. (PRESTO IIB ALGORITHM)


## DESCRIPTION

The M27C512 is a high speed 524,288 bit UV erasable and electrically programmable EPROM ideally suited for applications where fast turnaround and pattern experimentation are important requirements. Its is organized as 65,536 by 8 bits.
The 28 pin Window Ceramic Frit-Seal Dual-in-Line package has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C512 is offered in Plastic Dual-in-Line, Plastic Thin Small Outline and Plastic Leaded Chip Carrier packages.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | Output Enable / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | grade 1 <br> grade 6 <br> grade 3 | 0 to 70 <br> -40 to 85 <br> -40 t 125 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this spectification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2A. DIP Pin Connections

| A15 1 | $\checkmark \quad 28 \mathrm{~V} \mathrm{VC}$ |
| :---: | :---: |
| A12 2 | $27]$ A14 |
| A7 3 | $26]$ A13 |
| A6 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | 23 A11 |
| A3 7 | M27C512 $22 \mathrm{G} \mathrm{V}_{P P}$ |
| A2 88 | M2TCSI2 21 A10 |
| A1 $¢ 9$ | 20 E |
| AOT 10 | 19 Q7 |
| QOL 11 | 18 Q6 |
| Q1 12 | 17 Q5 |
| Q2 13 | 16 Q4 |
| VSS 14 | 15 Q3 |
| VA00762 |  |

Figure 2C. PTSO Pin Connections


Figure 2B. LCC Pin Connections


Warning: NC = No Connection, DU = Don't Use

## DEVICE OPERATION

The modes of operations of the M27C512 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\bar{G} V_{P P}$ and 12 V on A9 for Electronic Signature.

## Read Mode

The M27C512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavQV) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data

## DEVICE OPERATION (cont'd)

is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27C512 has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$ (or $200 \mu \mathrm{~A}$, see Read Mode DC Characteristics Table for details). The M27C512 is placed in the standby mode by applying a CMOS high signal to the E input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and $\mathrm{V}_{\text {ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between VCc and VSS for every eight devices. The bulk capacitor should be located near the power supplyconnection point.The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C512 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only " $0 s$ " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a" 1 " is by die exposure to ultraviolet light (UV EPROM). The M27C512 is in the programming mode when $\mathrm{V}_{\mathrm{PP}}$ input is at 12.75 V and

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | A9 | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{PP}}$ | X | Data In |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | X | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 3Dh |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Notes. 1. $V_{\text {cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed sımultaneously with or after $V_{\text {PP }}$.
2 This parameter is sampled only and not tested $100 \%$.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{Cc}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lLI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 1 | mA |
| $\mathrm{ICC2}^{(2)}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{C C}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{1}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{lOH}=-1 \mathrm{~mA}$ | 3.6 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. VCC must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after VPP.
2. For speeds -80, $-90,-10$ and Optıon "L" only. For other types the maxımum Icc2 is $200 \mu \mathrm{~A}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{Cc}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C512 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -90 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavov | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 90 |  | 100 |  | 120 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 90 |  | 100 |  | 120 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 40 |  | 40 |  | 50 | ns |
| tehaz ${ }^{(2)}$ | tbF | Chip Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| tG ${ }_{\text {Gaz }}{ }^{(2)}$ | tbF | Output Enable High to Output HI-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $t_{\text {Axax }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C512 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  | -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valıd | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 60 |  | 70 |  | 100 | ns |
| tehaz ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | ns |

Notes. $1 V_{C C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$
2 This parameter is sampled only and not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 3.6 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PPP }}$.
Table 9. MARGIN MODE AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {A9HVPH }}$ | $t_{\text {AS9 }}$ | VA9 High to VPP High |  | 2 |  | $\mu \mathrm{~s}$ |
| $t_{\text {VPHEL }}$ | $t_{\text {VPS }}$ | VPP High to Chip Enable Low |  | 2 |  | $\mu \mathrm{~s}$ |
| $t_{\text {A10HEH }}$ | $t_{\text {AS10 }}$ | VA10 High to Chip Enable High (Set) |  | 1 |  | $\mu \mathrm{~s}$ |
| $t_{\text {A10LEH }}$ | $t_{\text {AS10 }}$ | VA10 Low to Chip Enable High (Reset) |  | 1 |  | $\mu \mathrm{~s}$ |
| $t_{\text {EXA10x }}$ | $t_{\text {AH10 }}$ | Chip Enable Transition to VA10 Transition |  | 1 |  | $\mu \mathrm{~s}$ |
| $t_{\text {EXVPX }}$ | $t_{\text {VPH }}$ | Chip Enable Transition to VPP Transition |  | 2 |  | $\mu \mathrm{~s}$ |
| tVPXA9X | $t_{\text {AH9 }}$ | VPP Transition to VA9 Transition |  | 2 |  | $\mu \mathrm{~s}$ |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP. }}$.

Table 10. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {aVel }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvChel. | tvcs | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tvphel | toes | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tvplvph | tPRT | VPp Rise Time |  | 50 |  | ns |
| teleh | tpw | Chip Enable Program Pulse Width (Initial) |  | 95 | 105 | $\mu \mathrm{S}$ |
| tehax | $\mathrm{t}_{\text {DH }}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHVPX }}$ | toen | Chip Enable High to VPP Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tvplel | tva | Vpp Low to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| telqv | tov | Chip Enable Low to Output Valid |  |  | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{EHQZ}}{ }^{(2)}$ | tbFP | Chip Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tehax | $t_{\text {AH }}$ | Chip Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.
2. This parameter is sampled only and not $100 \%$ tested.

Figure 6. MARGIN MODE AC Waveforms


Figure 7. Programming and Verify Modes AC Waveforms


Figure 8. Programming Flowchart


## DEVICE OPERATION (cont'd)

$\bar{E}$ is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{c c}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.
The M27C512 can use PRESTO IIB Programming Algorithm that drastically reduces the programming time (typically less than 6 seconds). Nevertheless to achieve compatibility with all programming equipments, PRESTO Programming Algorithm can be used as well.

## PRESTO IIB Programming Algorithm

PRESTO IIB Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of less than 7 seconds. This can be achieved with SGS-THOMSON M27C512 due to several design innovations described in the M27C512 datasheet to improve programming efficiency and to provide adequate margin for reliability. Before starting the programming the internal MARGIN MODE circuit is set in
order to guarantee that each cell is programmed with enough margin. Then a sequence of $100 \mu \mathrm{~s}$ program pulses are applied to each byte until a correct verify occurs. No overprogram pulses are applied since the verify in MARGIN MODE provides the necessary margin.

## Program Inhibit

Programming of multiple M27C512s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including GVPP of the parallel M27C512 may be common. A TTL low level pulse applied to a M27C512's Einput, with VPP at 12.75 V , will program that M27C512. A high level $\bar{E}$ input inhibits the other M27C512s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{\mathrm{G}}$ at VIL. Data should be verified with telqv after the falling edge of $\bar{E}$.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C512. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C512. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{I L}$ to $\mathrm{V}_{\text {IH }}$. All other address lines must be held at $\mathrm{V}_{\text {IL }}$ during Electronic Signature mode.
Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{I H}\right)$ the device identifier code. For the SGS-THOMSON M27C512, these two identifier bytes are given here below, and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies for UV EPROM)

The erasure characteristics of the M27C512 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range.

## ERASURE OPERATION (cont'd)

Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C512 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C512 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C512 window to prevent unintentional erasure. The recommended
erasure procedure for the M27C512 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C512 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## LOW VOLTAGE CMOS 512K (64K x 8) OTP ROM

- LOW VOLTAGE READ OPERATION
- Vcc Range: 3 V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )
- VCc Range: 3.2V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )
- ACCESS TIME: 200 and 250ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 10 mA
- Standby Current 10 $\mathrm{\mu A}$
- SMALL PACKAGES FOR SURFACE MOUNTING:
- Plastic: PLCC32
- Plastic: PTSO28, thin small outline $8 \times 13.4 \mathrm{~mm}$
- PROGRAMMING VOLTAGE: 12.75 V
- PROGRAMMING TIMES OF AROUND 6sec. (PRESTO IIB ALGORITHM)
- M27V512 IS PROGRAMMABLE AS M27C512 WITH IDENTICAL SIGNATURE


## DESCRIPTION

The M27V512 is a low voltage, low power 512 K One Time Programmable ROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. Its is organized as 524,288 by 8 bits.
The M27V512 operates in the read mode with a supply voltage as low as $3 \mathrm{~V}(3.2 \mathrm{~V}$ between -40 to $85^{\circ} \mathrm{C}$ ). The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | Output Enable / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. LCC Pin Connections


Warning: NC = No Connection, DU = Don't Use.

Figure 2B. TSOP Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Amblent Operating Temperaturegrade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Blas | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range" stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operatıng sectıons of this specificatıon is not ımplied Exposure to Absolute Maxımum Rating conditıons for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DESCRIPTION (cont'd)

The M27V512 can also be operated as a standard 512 EPROM (similar to M27C512) with a 5 V power supply.
For equipment requiring a surface monted, low profile package, theM27V512 is offered in Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

## DEVICE OPERATION

The modes of operations of the M27V512 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\bar{G} V$ PP and 12 V on A9 for Electronic Signature.

## Read Mode

The M27V512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power

## DEVICE OPERATION (Cont'd)

control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavQv) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the output after a delay of tglQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglav.

## Standby Mode

The M27V512 has a standby mode which reduces the active current from 10 mA to $10 \mu \mathrm{~A}$ with low voltage operation $\mathrm{V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ ( 30 mA to $100 \mu \mathrm{~A}$ with a supply of 5.5 V ), see Read Mode DC Characteristics Table for details. The M27V512 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G} V_{P P}$ input.

## Two Line Output Control

Because OTP ROMs are often used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS OTP ROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{\mathrm{E}}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{C C}$ and $\mathrm{V}_{\text {SS }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supplyconnection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}} \mathrm{V}_{\text {PP }}$ | A9 | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{PP}}$ | X | Data In |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{HH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\text {IH }}$ | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 3 h |

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |
| Note that Output Hi-Z is defined as the point where data <br> is no longer driven. |  |

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{COUT}^{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{VPP}=\mathrm{V}_{\mathrm{CC}}$ )
( $T_{A}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, f=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}} \leq 3.2 \mathrm{~V}$ |  | 10 | mA |
|  |  | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, f=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 30 | mA |
| lcc 1 | Supply Current (Standby) TTL | $\overrightarrow{\mathrm{E}}=\mathrm{V}_{1 H}$ |  | 1 | mA |
| Icce | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}, \mathrm{~V}_{c c} \leq 3.2 \mathrm{~V}$ |  | 10 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{~V}_{C C}=5.5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $V_{P P}=V_{C C}$ |  | 10 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2 | $\mathrm{V}_{C C}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{lOH}^{\prime}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{loh}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $T_{A}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27V512 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -200 |  | -250 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 70 |  | 100 | ns |
| tehaz $^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 60 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 60 | 0 | 60 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: 1. $V_{C C}$ must be applied sımultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$. 2. This parameter is sampled only and not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{P P}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage $T T L$ | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Table 9. MARGIN MODE AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {A9PVVPH }}$ | $t_{\text {ASS }}$ | VA9 High to V Pp High |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHEL | tvPs | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {A10HEH }}$ | $\mathrm{t}_{\text {AS10 }}$ | VA10 High to Chip Enable High (Set) |  | 1 |  | $\mu \mathrm{s}$ |
| $t_{\text {A10LEH }}$ | $\mathrm{t}_{\mathrm{AS} 10}$ | VA10 Low to Chip Enable High (Reset) |  | 1 |  | $\mu \mathrm{s}$ |
| texalox | $\mathrm{t}_{\mathrm{AH} 10}$ | Chip Enable Transition to VA10 Transition |  | 1 |  | $\mu \mathrm{s}$ |
| texvpx | tVPH | Chip Enable Transition to VPP Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tvPXA9X | $\mathrm{t}_{\text {AH9 }}$ | VPP Transition to VA9 Transition |  | 2 |  | $\mu \mathrm{s}$ |

Table 10. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {avel }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tqvel | tDs | Input Valıd to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvohel | tves | Vcc High to Chip Enable Low |  | 0 |  | $\mu \mathrm{s}$ |
| tvphel | toes | V Pp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPLVPH | tPRT | VPP RIse Time |  | 50 |  | ns |
| teleh | tpw | Chip Enable Program Pulse Wıdth (Initıal) |  | 95 | 105 | $\mu \mathrm{s}$ |
| tehQx | $t_{\text {DH }}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHVPX }}$ | toen | Chip Enable High to VPp Transitıon |  | 2 |  | $\mu \mathrm{S}$ |
| tvplel | tvr | VPp Low to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| telqv | tbv | Chip Enable Low to Output Valıd |  |  | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {EHQz }}{ }^{(2)}$ | tDFP | Chip Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tehax | $t_{\text {AH }}$ | Chip Enable High to Address Transition |  | 0 |  | ns |

Notes: $1 \mathrm{~V}_{\mathrm{Cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\text {PP }}$.
2 This parameter is sampled only and not $100 \%$ tested.

Figure 6. MARGIN MODE AC Waveforms


Figure 7. Programming and Verify Modes AC Waveforms


Figure 8. Programming Flowchart


## Programming

The M27V512 has been designed to be fully compatible with the M27C512. As a result the M27V512 can be programmed as the M27C512 on the same programmers applying 12.75 V on VPP and 6.25 V on V cc. The M27V512 has the same electronic signature and uses the same PRESTO IIB algorithm.

When delivered, all bits of the M27V512 are in the " 1 " state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " 0 s " will be programmed, both " 1 s " and "Os" can be present in the data word. The M27V512 is in the programming mode when VPP input is at 12.75 V and E is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. VCC is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

The M27V512 uses the PRESTO IIB Programming Algorithm that drastically reduces the programming time (typically less than 6 seconds). Nevertheless to achieve compatibility with all programming equipments, PRESTO Programming AIgorithm can be used as well.

## PRESTO IIB Programming Algorithm

PRESTO IIB Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in around 6 seconds. This can be achieved with SGS-THOMSON M27V512 due to several design innovations to improve programming efficiency and to provide adequate margin for reliability. Before starting the programming the internal MARGIN MODE circuit is set in order to guarantee that each cell is programmed with enough margin. Then a sequence of $100 \mu$ s program pulses are applied to each byte until a correct verify occurs. No overprogram pulses are applied since the verify in MARGIN MODE provides the necessary margin.

## Program Inhibit

Programming of multiple M27V512s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G} V$ PP of the parallel M27V512 may be common. A TTL low level pulse applied to a M27V512's E input, with VPP at 12.75 V , will program that M27V512. A high level $\bar{E}$ input inhibits the other M27V512s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at VIL. Data should be verified with telqv after the falling edge of $\bar{E}$.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27V512. To activate this mode, the programming equipment must apply a Supply Voltage Vcc of 5 V and force 11.5 V to 12.5 V on address line A9 of the M27V512.

Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\text {IH. }}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode. Byte 0 ( $\mathrm{A} O=\mathrm{V}_{\text {IL }}$ ) represents the manufacturer code and byte $1\left(A 0=V_{I H}\right)$ the device identifier code. For the SGS-THOMSON M27V512, these two identifier bytes are given here below, and can be read-out on outputs Q0 to Q7.

Note that the M27V512 and the M27C512 have the same identifier bytes.

## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 512K (32K x 16) UV EPROM and OTP ROM

- FAST ACCESS TIME: 120ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30mA
- Standby Current $200 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 3sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C516 is a high speed 512 K bit UV erasable and electrically programmable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements. Its is organized as 32 K by 16 bits.
The 40 pin Window Ceramic Frit-Seal Dual-in-Line package has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C516 is offered in a Plastic Leaded Chip Carrier package.

Table 1. Signal Names

| AO-A14 | Address Inputs |
| :--- | :--- |
| Q0-Q15 | Data Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{P}$ | Program Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{P P}$ | Program Supply |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 | 0 to 70 |
| $\mathrm{~T}_{\text {BAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specificatıon is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The modes of operations of the M27C516 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\bar{G}$ and 12 V on A9 for Electronic Signature.

## Read Mode

The M27C516 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should

## DEVICE OPERATION (cont'd)

be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavov) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the output after a delay of tglQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27C516 has a standby mode which reduces the active current from 30 mA to $200 \mu \mathrm{~A}$. The M27C516 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made
a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{\mathrm{E}}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and $\mathrm{V}_{\text {ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between VCC and VSS for every eight devices. The bulk capacitor should be located near the power supplyconnection point.The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q15 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | OFh |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Notes. 1. $V_{c c}$ must be applied simultaneously with or before $V_{\text {pp }}$ and removed simultaneously with or after $V_{\text {Pp }}$. 2. This parameter is sampled only and not tested $100 \%$.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $\mathrm{O} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{LL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| lcc 1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| Icce | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\text {cc }}-0.2 \mathrm{~V}$ |  | 200 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2 | V cc +1 | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l} \mathrm{OH}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1 . $\mathrm{V}_{\mathrm{cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{Pp}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{Pp}}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \% ; \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C516 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -12 |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 |  | 150 |  | 200 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 120 |  | 150 |  | 200 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 |  | 60 |  | 70 | ns |
| tEHQZ ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 50 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 50 | 0 | 60 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes. 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$.
2. This parameter is sampled only and not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms
$\bar{C}$

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C516 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a" 1 " is by die exposure to ultraviolet
light (UV EPROM). The M27C516 is in -the programming mode when VPp input is at 12.75 V and $\bar{E}$ and $\bar{P}$ are at TTL-low. The data to be programmed is applied 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $\mathrm{V}_{\mathrm{Cc}}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{IOH}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed sımultaneously or after $V_{P P}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V} P=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tavPL | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHPL | tvps | Vpp High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvchPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tplph | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhQx | $t_{\text {DH }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | t ${ }_{\text {DFP }}$ | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | $\mu \mathrm{S}$ |

Notes: 1. $V_{C C}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2 This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows to program the whole array with a guaranteed margin, in around 3 seconds. Programming with PRESTO II involves the application of a sequence of $100 \mu \mathrm{~s}$ program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGINMODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C516s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C516 may be common. A TTL low level pulse applied to a M27C516's $\bar{E}$ input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27C516. A high level $\bar{E}$ input inhibits the other M27C516s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E$ and $\bar{G}$ at $V_{I L}, \bar{P}$ at $V_{I H}, V_{P P}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C516. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C516.
Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode. Byte 0 ( $\mathrm{A} O=\mathrm{V}_{\text {IL }}$ ) represents the manufacturer code and byte $1\left(\mathrm{~A} 0=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C516, these two identifier bytes are given here below, and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies for UV EPROM)

The erasure characteristics of the M27C516 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$ A. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C516 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C516 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C516 window to prevent unintentional erasure. The recommended erasure procedure for the M27C516 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu \mathrm{W} / \mathrm{cm}^{2}$ power rating. The M27C516 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 1 Megabit (128K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA
- Standby Current 100 A A
- PROGRAMMING VOLTAGE: 12.75V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 12sec.(PRESTO II ALGORITHM)


## DESCRIPTION

The M27C1000 is a high speed 1 Megabit UV erasable and electrically programmable memory EPROM ideally suited for microprocessor systems requiring large programs. It is organized as 131,072 by 8 bits.
The 32 pin Window Ceramic Frit-Seal Dual-in-Line package has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C1000 is offered in Plastic Dual-in-Line package.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature: | grade 1 | 0 to 70 |
| $T_{\text {BIAS }}$ | Temperature Under Blas | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device These are stress ratıngs only and operation of the device at these or any other conditions above those indıcated in the Operating sections of thıs specification is not implied Exposure to Absolute Maximum Ratıng conditıons for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections

| $V_{P P}$ | 1 32 |  |
| :---: | :---: | :---: |
| $\overline{\mathrm{G}}$ | $2 \quad 31$ ¢ |  |
| A15 | $3 \quad 30$ | NC |
| A12 | 429 | A14 |
| A7 | 5 28 | A13 |
| A6 | 627 | A8 |
| A5 | $7 \quad 26$ | A9 |
| A4 | 8 \% 25 | A11 |
| A3 | $9^{\text {M27C1000 }} 24$ | A16 |
| A2 | 1023 | A10 |
| A1 | 1122 | E |
| AO | 1221 |  |
| Q0 | 1320 | Q6 |
| Q1 | 1419 | Q5 |
| Q2 | 1518 | Q4 |
| $\mathrm{V}_{\text {SS }}$ | 16 | Q3 |
| va00838 |  |  |

Warning: NC = No Connection.

## DEVICE OPERATION

The modes of operation of the M27C1000 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27C1000 has two control functions, both of which must be logically active in order to obtain data at the outputs.Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavQv) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the output after a delay of tglev from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglav.

## Standby Mode

The M27C1000 has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$ (or 35 mA to $200 \mu \mathrm{~A}$, see Read Mode DC Characteristics Table for details). The M27C1000 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary

## DEVICE OPERATION (cont'd)

device selecting function, while $\overline{\mathrm{G}}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{Cc}}$ and $\mathrm{V}_{\mathrm{Ss}}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to
overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C1000 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " $0 s$ " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C1000 is in the programming mode when $\mathrm{V}_{\mathrm{pp}}$ input is at 12.75 V , and $E$ and $P$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm$ 0.25 V .

## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 12 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0- Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{I H}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{I D}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$.

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $V_{I L}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $V_{I H}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{lcc}{ }^{(2)}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| $1 \mathrm{CC1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| $\mathrm{lcce}^{(3)}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{lOH}^{\prime}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.
2 For Speeds $-80,-10$ only. For other types the maximum loc is 35 mA .
3. For Speeds -80, -10 only. For other types the maximum lcce is $200 \mu \mathrm{~A}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V} C \mathrm{C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1000 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | taCc | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 50 |  | 60 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70{ }^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1000 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  | -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 |  | 250 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| tgiqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 65 |  | 70 |  | 100 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $\operatorname{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $\mathrm{taxax}^{\text {a }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after VPp
2. This parameter is sampled only and not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l, | Input Leakage Current | $\mathrm{V}_{\text {IL }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IH }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| lpp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$. | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input High Voltage |  | 2 | $V_{C C}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 04 | V |
| V OH | Output High Voltage TTL | $\mathrm{l} \mathrm{OH}=-400 \mu \mathrm{~A}$ | 24 |  | V |
| $V_{\text {ID }}$ | A9 Voltage |  | 115 | 12.5 | V |

Note: $1 \mathrm{~V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{P P}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valıd to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpl | tDS | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHPL | tvps | Vpp High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvChPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tplph | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhQx | toh | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {toxgl }}$ | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHQZ}{ }^{(2)}$ | tbFp | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| $t_{\text {GHAX }}$ | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1 Vcc must be applied simultaneously with or before VPp and removed simultaneously or after Vpp
2. This parameter is sampled only and not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## Program Inhibit

Programming of multiple M27C1000s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C1000 may be common. A TTL low level pulse applied to a M27C1000 E input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27C1000. A high level $\bar{E}$ input inhibits the other M27C1000 from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E$ and $\bar{G}$ at $V_{I L}, \bar{P}$ at $V_{I H}, V_{P P}$ at 12.75 V and $V_{C C}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C1000. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C1000, with

## DEVICE OPERATION (cont'd)

$\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line A 0 from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at VIL during Electronic Signature mode.
Byte $0\left(\mathrm{~A} 0=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{1 H}\right)$ the device identifier code. For the SGS-THOMSON M27C1000, these two identifier bytes are given here below, and can be readout on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C1000 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$ A. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the $3000-4000 \AA$ range. Research
shows that constant exposure to room level fluorescent lighting could erase a typical M27C1000 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C1000 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C1000 window to prevent unintentional erasure. The recommended erasure procedure for the M27C1000 is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of 15 W -sec/ $/ \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27C1000 should be placed within 2.5 cm ( 1 inch ) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

M27C1001

## CMOS 1 Megabit (128K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA
- Standby Current 100 A A
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 12 sec . (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C1001 is a high speed 1 Megabit UV erasable and electrically programmable memory EPROM ideally suited for microprocessor systems requiring large programs. It is organized as 131,072 by 8 bits.
The 32 pin Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C1001 is offered in both Plastic Dual-in-Line and Plastic Leaded Chip Carrier packages.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: $\mathrm{NC}=$ No Connection.

Figure 2B. LCC Pin Connections


Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operatıng Temperature: | grade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $V_{\text {IO }}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $V_{\text {CC }}$ | Supply Voltage | -0.6 to 7 | V |
| $V_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $V_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied Exposure to Absolute Maximum Ratıng conditions for extended periods may affect device reliability Reter also to the SGS-THOMSON SURE Program and other relevant quality documents

## DEVICE OPERATION

The modes of operation of the M27C1001 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12 V on A9 for Electronic Signature.

## Read Mode

The M27C1001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection.

Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavqv) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the output after a delay of tglov from the falling edge of $\bar{G}$, assuming that $E$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27C1001 has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$ (or

## DEVICE OPERATION (cont'd)

35 mA to $200 \mu \mathrm{~A}$, see Read Mode DC C'naracteristics Table for details). The M27C1001 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by
the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.
The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between VCc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and $\mathrm{V}_{\text {ss }}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C1001 are in the "1" state. Data is introduced by selectively programming " $0 s$ " into the desired bit locations. Although only "Os" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C1001 is in the programming mode when $\mathrm{V}_{\mathrm{pp}}$ input is at 12.75 V , and $\bar{E}$ and $\vec{P}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm$ 0.25 V .

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | $\mathrm{A9}$ | $\mathrm{~V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output DIsable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{HI}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 05 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h. |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{Icc}^{(2)}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| lcc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| $\mathrm{ICCO}^{(3)}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| lpp | Program Current | $V_{\text {PP }}=V_{C C}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{c c}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after Vpp.
2 For Speeds $-80,-10$ and Option "L" at 0 to $70^{\circ} \mathrm{C}$ only For other types the maxımum Icc is 35 mA
3. For Speeds $-80,-10$ and Option "L" at 0 to $70^{\circ} \mathrm{C}$ only. For other types the maximum Icc2 is $200 \mu \mathrm{~A}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| tGLQV | toe | Output Enable Low to Output Valıd | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 40 |  | 50 |  | 60 | ns |
| tEMQZ ${ }^{(2)}$ | t ${ }_{\text {DF }}$ | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  | -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 65 |  | 70 |  | 100 | ns |
| $t_{\text {EHQz }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hı-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $E=V_{\text {IL }}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $\mathrm{taxax}^{\text {a }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. $V_{\text {cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed sımultaneously or after $V_{\text {PP. }}$.
2 This parameter is sampled only and not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed sımultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tQvPL | tDS | Input Valıd to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvphPL | tvps | VPP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVCHPL | tvas | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tPLPH | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhQx | toh | Program High to Input Transition |  | 2 |  | $\mu \mathrm{S}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tglqv | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHQZ}{ }^{(2)}$ | tDFP | Output Enable High to Output HI-Z |  | 0 | 130 | ns |
| $t_{\text {thax }}$ | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. $V_{\text {cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP. }}$
2. This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 12 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C1001s in parallel with different data is also easily accomplished. Except for $\overline{\mathrm{E}}$, all like inputs including $\overline{\mathrm{G}}$ of the parallel M27C1001 may be common. A TTL low level pulse applied to a M27C1001's $\bar{E}$ input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27C1001. A high level $\bar{E}$ input inhibits the other M27C1001s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with E and $\bar{G}$ at $V_{I L}, \bar{P}$ at $V_{I H}, V_{P P}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C1001. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C1001, with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at VIL during Electronic Signature mode.
Byte $0\left(A O=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\text {IH }}\right)$ the device identifier code. For the SGS-THOMSON M27C1001, these two identifier bytes are given here below, and can be readout on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C1001 is such that erasure begins when the cells are ex-
posed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 $\AA$ range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C1001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C1001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C1001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C1001 is exposure to short wave ultraviolet light which has a wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27C1001 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 1Megabit (64K x16) UV EPROM and OTP ROM

- FAST ACCESS TIME: 120 ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 35 mA
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIME OF AROUND 6 sec . (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C1024 is a 1 Megabit UV erasable and electrically programmable read only memory (EPROM). It is organized as 65,536 words by 16 bits.
The 40 pin Ceramic Frit Seal Window package has a transparent lid whide allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For application where the content is programmed only one time and erasure is not required, the M27C1024 is offered in a Plastic Leaded Chip Carrier package.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| Q0-Q15 | Data Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{P}$ | Program |
| $V_{P P}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection.

Figure 2B. LCC Pin Connections


Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature: | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $\mathrm{~T}_{\mathrm{BIAS}}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{Ag}}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implıed. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The modes of operations of the M27C1024 are listed in the Operating Modes table. A single 5V power supply is required in the read mode. All inputs are TTL levels except for Vpp and 12V on A9 for Electronic Signature.

## Read Mode

The M27C1024 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection.

Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $\mathrm{t}_{\mathrm{AVQV}}$ ) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the output after a delay of toe from the falling edge of $\overline{\mathrm{G}}$, assuming that $\overline{\mathrm{E}}$ has been low and the addresses have been stable for at least tavqv-tglqv.

## Standby Mode

The M27C1024 has a standby mode which reduces the active current from 35 mA to $100 \mu \mathrm{~A}$.

## DEVICE OPERATION (cont'd)

The M27C1024 is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by
the falling and rising edges of $\bar{E}$. The magnitude of transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C1024 are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " $0 s$ " will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposure to ultraviolet light (UV EPROM). The M27C1024 is in the programming mode when VPP input is at 12.75 V , and E and $\overrightarrow{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied, 16 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL. VCC is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | $\mathrm{A9}$ | $\mathrm{~V}_{\mathrm{PP}}$ | Q0-Q15 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Output |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Input |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Output |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{HI}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{HI}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 05 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\text {IH }}$ | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 8Ch |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 35 | mA |
| loc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| Icce | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| IPP | Program Current | $V_{P P}=V_{C C}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{C C}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Notes: 1. $\mathrm{V}_{\mathrm{cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously with or after $\mathrm{V}_{\mathrm{Pp}}$

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1024 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -12 |  | -15 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 120 |  | 150 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 120 |  | 150 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 60 | ns |
| tehaz $^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 50 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 40 | 0 | 50 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transıtion to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \% \mathrm{VPP}=\mathrm{VCC}$ )

| Symbol | Alt | Parameter | Test Condition | M27C1024 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -20 |  | -25 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| tglav | toe | Output Enable Low to Output Valıd | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 70 |  | 100 | ns |
| tehoz ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 80 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 80 | 0 | 60 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: 1. VCC must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously with or after $V_{P P}$
2. This parameter is sampled only and not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| Ipp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+0.5$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{lOH}^{\prime}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $V$ ID | A9 Voltage |  | 11.5 | 12.5 | V |

Note: $1 V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously with or after $V_{\text {PP. }}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valıd to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tQVPL | tDs | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHPL | tvps | Vpp High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvehpl | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tplph | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhax | $t_{\text {DH }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglev | toe | Output Enable Low to Output Valıd |  |  | 100 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. $V_{C C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously with or after $V_{P P}$
2. This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows programming of the whole array with a guaranteed margin, in a typical time of less than 6 seconds. Programming with PRESTO II consists of applying a sequence of $100 \mu$ s program pulses to each word until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C1024s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C1024 may be common. A TTL low level pulse applied to a M27C1024's E input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27C1024. A high level $\bar{E}$ input inhibits the other M27C1024s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E$ and $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. this mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C1024. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C1024 with VPP = $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at VIL during Electronic Signature mode. Byte $0\left(\mathrm{~A} 0=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C1024, these two iden-tifier bytes are given here below, and can be read-out on outputs Q0 to Q7.
ERASURE OPERATION (applies to UV EPROM)
The erasure characteristics of the M27C1024 is such that erasure begins when the cells are ex-
posed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 A range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C1024 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C1024 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C1024 window to prevent unintentional erasure. The recommended erasure procedure for the M27C1024 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C1024 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

M27V101

- LOW VOLTAGE READ OPERATION
- Vcc Range: 3 V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )
- Vcc Range: 3.2V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )
- ACCESS TIME: 200 and 250ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 15mA
- Standby Current $20 \mu \mathrm{~A}$
- SMALL PACKAGES FOR SURFACE MOUNTING:
- Ceramic: LCCC32W, ultra-thin 2.8mm (max) height
- Plastic: PLCC32
- PROGRAMMING VOLTAGE: 12.75 V
- PROGRAMMING TIMES OF AROUND 12 sec . (PRESTO II ALGORITHM)
- M27V101 IS PROGRAMMABLE AS M27C1001 WITH IDENTICAL SIGNATURE


## DESCRIPTION

The M27V101 is a low voltage, low power 1 Megabit electrically programmable memory (EPROM), ideally suited for handheld and portable microprocessor systems requiring large programs. It is organized as 131,072 by 8 bits.
The M27V101 operates in the read mode with a supply voltage as low as $3 \mathrm{~V}(3.2 \mathrm{~V}$ between -40 to $85^{\circ} \mathrm{C}$ ). The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operating Temperature: | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operating sections of this specification is not ımplıed Exposure to Absolute Maxımum Ratıng conditions for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. LCC Pin Connections


Warning: NC = No Connection

## DESCRIPTION (cont'd)

The M27V101 can also be operated as a standard 1 Megabit EPROM (similar to M27C1001) with a 5 V power supply.
The 32 pin Window, Leadless Chip Carrier package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27V101 is offered in Plastic Leaded Chip Carrier package.

## DEVICE OPERATION

The modes of operation of the M27V101 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27V101 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavqV) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27V101 has a standby mode which reduces the active current from 15 mA to $20 \mu \mathrm{~A}$ with low voltage operation $\mathrm{V}_{\mathrm{Cc}} \leq 3.2 \mathrm{~V}$ ( 30 mA to $100 \mu \mathrm{~A}$ with a supply of 5.5 V ), see Read Mode DC Characteristics Table for details. The M27V101 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## DEVICE OPERATION (cont'd)

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level,
and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

The M27V101 has been designed to be fully compatible with the M27C1001. As a result the M27V101 can be programmed as the M27C1001 on the same programmers applying 12.75 V on VPP and 6.25 V on Vcc . The M27V101 has the same electronic signature and uses the same PRESTO II algorithm .

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes. $X=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven

Figure 3. AC Testing Input Output Waveforms
24 V

Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $T_{A}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}} \leq 3.2 \mathrm{~V}$ |  | 15 | mA |
|  |  | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| Icc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}, \mathrm{~V}_{c c} \leq 3.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}, \mathrm{~V}_{c c}=5.5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| lpp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {cc }}-0.7 \mathrm{~V}$ |  | V |

Note: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP. }}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27V101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -200 |  | -250 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavov | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| tglev | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 130 |  | 150 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 80 | 0 | 80 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 80 | 0 | 80 | ns |
| $t_{\text {AXOX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: $1 \mathrm{~V}_{\text {cc }}$ must be applied simultaneously with or before $\mathrm{V}_{\text {PP }}$ and removed simultaneously or after $\mathrm{V}_{\text {PP }}$.
2. This parameter is sampled only and not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


## DEVICE OPERATION (cont'd)

When delivered (and after each erasure for UV EPROM), all bits of the M27V101 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "Os" will be programmed, both "1s" and "0s" can be present in the data word. The only way to
change a "0" to a "1" is by die exposure to ultraviolet light (UV EPROM). The M27V101 is in the programming mode when $V_{P P}$ input is at 12.75 V , and $\overline{\mathrm{E}}$ and $\overline{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{c c}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{IOH}_{\mathrm{IL}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{C C}$ must be applıed simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {Pp }}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPL }}$ | $\mathrm{t}_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tQvPL | tDs | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHPL | tvps | VPP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvchPL | tvas | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tPLPH | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{S}$ |
| tPHQX | $t_{\text {DH }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglav | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: $1 \mathrm{~V}_{\mathrm{cc}}$ must be applied sımultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2 This parameter is sampled only and not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 12 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27V101s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\vec{G}$ of the parallel M27V101 may be common. A TTL low level pulse applied to a M27V101's $\bar{E}$ input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27V101. A high level $\bar{E}$ input inhibits the other M27V101s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E$ and $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27V101. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27V101, with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{Cc}}$ $=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode.
Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{I H}\right)$ the device identifier code. For the SGS-THOMSON M27V101, these two identifier bytes are given here below, and can be readout on outputs Q0 to Q7. Note that the M27V101 and M27C1001 have the same identifier bytes .
light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27V101 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27V101 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V101 window to prevent unintentional erasure. The recommended erasure procedure for the M27V101 is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27V101 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27V101 is such that erasure begins when the cells are exposed to

## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 2 Megabit (256K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 30 mA
- Standby Current 100 A A
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 24 sec . (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C2001 is a high speed 2 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large programs. It is organised as 262.144 by 8 bits.
The 32 pin Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27C2001 is offered in both Plastic Dual-in-Line and Plastic Leaded Chip Carrier packages.

Table 1. Signal Names

| $\mathrm{A} 0-\mathrm{A} 17$ | Address Inputs |
| :--- | :--- |
| $\mathrm{Q} 0-\mathrm{Q} 7$ | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. LCC Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature: | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operatıng sectıons of this specificatıon is not implied Exposure to Absolute Maxımum Ratıng conditıons for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DEVICE OPERATION

The modes of operations of the M27C2001 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\mathrm{V}_{\mathrm{pp}}$ and 12 V on A 9 for Electronic Signature.

## Read Mode

The M27C2001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection.

Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavqV) is equal to the delay from $\bar{E}$ to output (telov). Data is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglqv.

## Standby Mode

The M27C2001 has a standby mode which reduces the active current from 30 mA to $100 \mu \mathrm{~A}$ (or

## DEVICE OPERATION (cont'd)

35 mA to $200 \mu \mathrm{~A}$, see Read Mode DC Characteristics Table for details). The M27C2001 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\overline{\mathrm{E}}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by
the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\mathrm{ss}}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C2001 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "Os" will be programmed, both "1s" and "Os" can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C2001 is in the programming mode when $V_{P P}$ input is at 12.75 V , and $\bar{E}$ and $\vec{P}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be 6.25 V $\pm 0.25 \mathrm{~V}$.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0- Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 05 \mathrm{~V}$
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathbb{I L}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\text {IH }}$ | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 61 h |

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing Ref. Voltages
$\leq 20 \mathrm{~ns}$
0.4 V to 2.4 V
0.8 V to 2.0 V

Note that Output HI-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Table 6. Read Mode DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{CC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l}, \mathrm{l}$ | Input Leakage Current | $\mathrm{O} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc ${ }^{(2)}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, f=5 \mathrm{MHz}$ |  | 30 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| $\mathrm{ICC2}{ }^{(3)}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C c}+1$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{lOH}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{C c}-0.7 \mathrm{~V}$ |  | V |

Notes: $1 V_{\text {cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$
2 For Speeds -80, $-10,-12$ and Option " L " at 0 to $70^{\circ} \mathrm{C}$ only. For other types the maximum Icc is 35 mA .
3 For Speeds $-80,-10,-12$ and Option " L " at 0 to $70^{\circ} \mathrm{C}$ only. For other types the maxımum Icc2 is $200 \mu \mathrm{~A}$.

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $T_{A}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C2001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 50 |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\operatorname{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C2001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  | -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 |  | 250 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 |  | 100 | ns |
| tEHQZ ${ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\mathrm{E}=\mathrm{V}_{\text {IL }}$ | 0 | 50 | 0 | 60 | 0 | 60 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP. }}$.
2. This parameter is sampled only and not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | , V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{IOH}_{\mathrm{O}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed sımultaneously or after $\mathrm{V}_{\mathrm{PP}}$

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpl | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvphPL | tvps | Vpp High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tplph | tpw | Program Pulse Width |  | 95 | 105 | $\mu s$ |
| tPhQX | $t_{\text {DH }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal. | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tglqv | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| $t_{\text {tghax }}$ | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {Pp }}$.
2 This parameter is sampled only and not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of less than 24 seconds. Programming with PRESTO II consists of applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C2001s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C2001 may be common. A TTL low level pulse applied to a M27C2001's E input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27C2001. A high level $\bar{E}$ input inhibits the other M27C2001s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E$ and $\bar{G}$ at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{P}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

SGS-THOMSON

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. this mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C2001. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C2001 with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode. Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C2001, these two identifier bytes are given here below, and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C2001 are such that erasure begins when the cells are ex-
posed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 A range. Data shows that constant exposure to room level fluorescent lighting could erase a typical M27C2001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C2001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C2001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C2001 is exposure to short wave ultraviolet light which has wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of 15 W -sec/ $\mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C2001 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

M27V201

ADVANCE DATA

- LOW VOLTAGE READ OPERATION
- VCc Range: 3 V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )
- Vcc Range: 3.2V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )
- ACCESS TIME: 200 and 250ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 15mA
- Standby Current 20 2 A
- SMALL PACKAGES FOR SURFACE MOUNTING:
- Ceramic: LCCC32W, ultra-thin 2.8mm (max) height
- Plastic: PLCC32
- PROGRAMMING VOLTAGE: 12.75 V
- PROGRAMMING TIMES OF AROUND 24 sec . (PRESTO II ALGORITHM)
- M27V201 IS PROGRAMMABLE AS M27C2001 WITH IDENTICAL SIGNATURE


## DESCRIPTION

The M27V201 is a low voltage, low power 2 Megabit electrically programmable memory (EPROM), ideally suited for handheld and portable microprocessor systems requiring large programs. It is organized as 262,144 by 8 bits.
The M27V201 operates in the read mode with a supply voltage as low as $3 \mathrm{~V}(3.2 \mathrm{~V}$ between -40 to $85^{\circ} \mathrm{C}$ ). The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

Table 1. Signal Names

| A0 - A17 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature: | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{STG}}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{IO}}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{A} 9}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. LCC Pin Connections


## DESCRIPTION (cont’d)

The M27V201 can also be operated as a standard 2 Megabit EPROM (similar to M27C2001) with a 5 V power supply .
The 32 pin Window, Leadless Chip Carrier package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27V201 is offered in Plastic Leaded Chip Carrier package.

## DEVICE OPERATION

The modes of operation of the M27V201 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for VPP and 12V on A9 for Electronic Signature.

## Read Mode

The M27V201 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavQV) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the output after a delay of tglQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tgLqv.

## Standby Mode

The M27V201 has a standby mode which reduces the active current from 15 mA to $20 \mu \mathrm{~A}$ with low voltage operation $\mathrm{V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ ( 30 mA to $100 \mu \mathrm{~A}$ with a supply of 5.5 V ), see Read Mode DC Characteristics Table for details. The M27V201 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## DEVICE OPERATION (cont'd)

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level,
and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $V_{C c}$ and $V_{\text {SS }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

The M27V201 has been designed to be fully compatible with the M27C2001. As a result the M27V201 can be programmed as the M27C2001 on the same programmers applying 12.75 V on $\mathrm{V}_{\mathrm{PP}}$ and 6.25 V on Vcc. The M27V201 has the same electronic signature and uses the same PRESTO II algorithm .

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | X | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | X | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 61 h |

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
$\leq 20 \mathrm{~ns}$
Input Pulse Voltages
Input and Output Tıming Ref. Voltages
0.4 to 2.4 V
0.8 to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms
2.4 V

Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested 100\%

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V} P \mathrm{VP}=\mathrm{V}_{C C}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l}, 1$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}} \leq 3.2 \mathrm{~V}$ |  | 15 | mA |
|  |  | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, f=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 30 | mA |
| lcc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| Icc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}, \mathrm{~V}_{c c} \leq 3.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}=5.5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $V_{P P}=V_{C C}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27V201 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -200 |  | -250 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valıd | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valıd | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 130 |  | 150 | ns |
| tEHQZ ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 80 | 0 | 80 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 80 | 0 | 80 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {Pp. }}$.
2. This parameter is sampled only and not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


## DEVICE OPERATION (cont'd)

When delivered (and after each erasure for UV EPROM), all bits of the M27V201 are in the "1" state. Data is introduced by selectively programming " 0 s" into the desired bit locations. Although only " Os " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to
change a " 0 " to a" 1 " is by die exposure to ultraviolet light (UV EPROM). The M27V201 is in the programming mode when $V_{P P}$ input is at 12.75 V , and $\bar{E}$ and $\overline{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. Vcc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $T_{A}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V} P=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: $1 \mathrm{~V}_{\text {CC }}$ must be applied simultaneously with or before $\mathrm{V}_{\text {PP }}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{A S}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tovpl | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHPL | tvps | Vpp High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvChPL | tves | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{S}$ |
| tPLPH | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhax | $t_{\text {b }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{S}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHaZ}^{(2)}$ | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1 VCC must be applied sımultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$
2. This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 26 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu \mathrm{~s}$ program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27V201s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27V201 may be common. A TTL low level pulse applied to a M27V201's $\bar{E}$ input, with $\bar{P}$ low and VPP at 12.75 V , will program that M27V201. A high level $\bar{E}$ input inhibits the other M27V201s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{E}$ and $\bar{G}$ at $V_{I L}, \bar{P}$ at $V_{I H}, V_{P P}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27V201. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27V201, with VPP = VCc $=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode.
Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27V201, these two identifier bytes are given here below, and can be readout on outputs Q0 to Q7. Note that the M27V201 and M27C2001 have the same identifier bytes .
light with wavelengths shorter than approximately $4000 \AA ̊$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27V201 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27V201 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V201 window to prevent unintentional erasure. The recommended erasure procedure for the M27V201 is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27V201 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27V201 is such that erasure begins when the cells are exposed to

## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 4 Megabit (512K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 80ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 50 mA at 5 MHz
- Standby Current $100 \mu \mathrm{~A}$
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 48sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C4001 is a high speed 4 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large programs. It is organised as 524,288 by 8 bits.
The 32 pin Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C4001 is offered in both Plastic Dual-in-Line and Plastic Leaded Chip Carrier packages.

Table 1. Signal Names

| A0 - A18 | Address Inputs |
| :--- | :--- |
| Q0-Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. LCC Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature:grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specificatıon is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The modes of operations of the M27C4001 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\mathrm{V}_{\mathrm{pp}}$ and 12 V on A 9 for Electronic Signature.

## Read Mode

The M27C4001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection.

Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavov) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the output after a delay of tgLQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglQv.

## Standby Mode

The M27C4001 has a standby mode which reduces the active current from 50 mA to $100 \mu \mathrm{~A}$. The

## DEVICE OPERATION (cont'd)

M27C4001 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by
the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.
The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\text {ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $V_{c c}$ and $V$ ss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C4001 are in the "1" state. Data is introduced by selectively programming " 0 s" into the desired bit locations. Although only " $0 s$ " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposition to ultraviolet light (UV EPROM). The M27C4001 is in the programming mode when $V_{P P}$ input is at 12.75 V , and $\bar{E}$ is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. VCc is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\mathrm{A9}$ | $\mathrm{~V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{HI}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

## Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 41 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms
24 V

Figure 4. AC Testing Load Circuit


Table 5. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=10 \mathrm{MHz}$ |  | 70 | mA |
|  |  | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 50 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| 1 cc 2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{Cc}}+1$ | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output Low Voltage | $1 \mathrm{OL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l} \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{loH}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.7 \mathrm{~V}$ |  | V |

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C4001 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -80 |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $\mathrm{t}_{\mathrm{ACC}}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 80 |  | 100 |  | 120 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 40 |  | 50 |  | 60 | ns |
| tehaz $^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | 0 | 40 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C4001 |  |  |  | Unis |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 | ns |
| $t_{E H Q Z}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 80 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 50 | 0 | 80 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: 1. VCc must be applied sımultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP }}$
2 This parameter is sampled only and not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25{ }^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | 2.4 |  | V |  |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{c C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PPP }}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tavel | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel. | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHEL | tvps | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvchel | tves | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 95 | 105 | $\mu \mathrm{S}$ |
| tehax | toh | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| tghoz | tbFP | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |  | 0 | 130 | ns |
| tghax | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed sımultaneously or after VPP.
2 This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of less than 52 seconds. Programming with PRESTO II consists of applying a sequence of $100 \mu \mathrm{~s}$ program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C4001s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C4001 may be common. A TTL low level pulse applied to a M27C4001's E input, with VPP at 12.75 V , will program that M27C4001. A high level $\bar{E}$ input inhibits the other M27C4001s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G}$ at $\mathrm{V}_{\mathrm{IL}}, \mathrm{E}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\text {PP }}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

SGS-THOMSON

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. this mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C4001. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C4001 with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode. Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code. For the SGS-THOMSON M27C4001, these two identifier bytes are given here below, and can be read-out on outputs Q0 to Q7.

ERASURE OPERATION (applies to UV EPROM)
posed to light with wavelengths shorter than approximately 4000 A. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Á range. Data shows that constant exposure to room level fluorescent lighting could erase a typical M27C4001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C4001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C4001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C4001 is exposure to short wave ultraviolet light which has wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of 15 W -sec/cm ${ }^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C4001 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

M27V401

## LOW VOLTAGE CMOS 4 Megabit (512K x 8) UV EPROM and OTP ROM

ADVANCE DATA

- LOW VOLTAGE READ OPERATION
- Vcc Range: 3V to 5.5 V ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ )
- $\mathrm{V}_{C C}$ Range: 3.2V to $5.5 \mathrm{~V}\left(\mathrm{~T}_{\mathrm{A}}=-40\right.$ to $85^{\circ} \mathrm{C}$ )
- ACCESS TIME: 200 and 250ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 15mA
- Standby Current 20رA
- SMALL PACKAGES FOR SURFACE MOUNTING:
- Ceramic: LCCC32W, ultra-thin 2.8mm (max) height
- Plastic: PLCC32
- PROGRAMMING VOLTAGE: 12.75 V
- PROGRAMMING TIMES OF AROUND 48sec. (PRESTO II ALGORITHM)
- M27V401 IS PROGRAMMABLE AS M27C4001 WITH IDENTICAL SIGNATURE


## DESCRIPTION

The M27V401 is a low voltage, low power 4 Megabit electrically programmable memory (EPROM), ideally suited for handheld and portable microprocessor systems requiring large programs. It is organized as 524,288 by 8 bits.
The M27V401 operates in the read mode with a supply voltage as low as 3 V ( 3.2 V between -40 to $85^{\circ} \mathrm{C}$ ). The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

Table 1. Signal Names

| A0 - A18 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature: | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {Ag }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operating sectıons of this specification is not implied Exposure to Absolute Maximum Ratıng conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2. LCC Pin Connections


## DESCRIPTION (cont'd)

The M27V401 can also be operated as a standard 4 Megabit EPROM (similar to M27C4001) with a 5 V power supply.
The 32 pin Window, Leadless Chip Carrier package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27V401 is offered in Plastic Leaded Chip Carrier package.

## DEVICE OPERATION

The modes of operation of the M27V401 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for $V_{P P}$ and 12 V on A 9 for Electronic Signature.

## Read Mode

The M27V401 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $\mathrm{t}_{\mathrm{AVQV}}$ ) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the output after a delay of tglQv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglav.

## Standby Mode

The M27V401 has a standby mode which reduces the active current from 15 mA to $20 \mu \mathrm{~A}$ with low voltage operation $\mathrm{V}_{c c} \leq 3.2 \mathrm{~V}$ ( 30 mA to $100 \mu \mathrm{~A}$ with a supply of 5.5 V ), see Read Mode DC Characteristics Table for details. The M27V401 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## DEVICE OPERATION (cont'd)

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level,
and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $V_{C c}$ and $V_{S S}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

The M27V401 has been designed to be fully compatible with the M27C4001. As a result the M27V401 can be programmed as the M27C4001 on the same programmers applying 12.75 V on VPP and 6.25 V on Vcc. The M27V401 has the same electronic signature and uses the same PRESTO II algorithm .

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | A9 | $V_{\text {PP }}$ | Q0-Q7 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | X | X | Data Out |
| Output Disable | VIL | $\mathrm{V}_{\text {IH }}$ | X | X | Hi-Z |
| Program | VIL Pulse | $\mathrm{V}_{1}$ | X | VPP | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ | X | $V_{P P}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IH }}$ | X | VPP | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\text {IH }}$ | X | X | X | Hi-Z |
| Electronic Signature | VIL | VIL | $V_{\text {ID }}$ | VCC | Codes |

Notes $\cdot \mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{HL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{H}}$ | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 41 h |

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 to 2.0 V |
| Note that Output Hi-Z is defined as the point where data <br> is no longer driven. |  |

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{C}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ |  | 15 | mA |
|  |  | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}$ |  | 50 | mA |
| 1001 | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{1}$ |  | 1 | mA |
| lcc 2 | Supply Current (Standby) cMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}} \leq 3.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\overline{\mathrm{E}}>\mathrm{V}_{C c}-0.2 \mathrm{~V}, \mathrm{~V}_{C c}=5.5 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{Cc}}$ |  | 10 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{HH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VoL | Output Low Voltage | $1 \mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| Vor | Output High Voltage TTL | $\mathrm{l} \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l} \mathrm{OH}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.7 \mathrm{~V}$ |  | V |

Note: 1. $V_{\text {CC }}$ must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {PP. }}$

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )
( $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=3.2 \mathrm{~V}$ to 5.5 V unless specified; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{C}}$ )

| Symbol | Alt | Parameter | Test Condition | M27V401 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -200 |  | -250 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 130 |  | 150 | ns |
| tehaz $^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 80 | 0 | 80 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 80 | 0 | 80 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {PP }}$.
2. This parameter is sampled only and not $100 \%$ tested.

Figure 5. Read Mode AC Waveforms


VA00724

## DEVICE OPERATION (cont'd)

When delivered (and after each erasure for UV EPROM), all bits of the M27V401 are in the " 1 " state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only " Os " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to
change a " 0 " to a" 1 " is by die exposure to ultraviolet light (UV EPROM). The M27V401 is in the programming mode when $V_{P P}$ input is at 12.75 V , and E and $\overline{\mathrm{P}}$ are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are $T T L$. $\mathrm{V}_{\mathrm{Cc}}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 50 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{\text {CC }}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPL }}$ | $\mathrm{t}_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpL | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHPL | tvps | VPP High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvChPL | tvcs | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tELPL | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tpLPH | tpw | Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tPhox | tDH | Program High to Input Transition |  | 2 |  | $\mu \mathrm{S}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{tGHOZ}^{(2)}$ | tofe | Output Enable High to Output HI-Z |  | 0 | 130 | ns |
| tghax | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied sımultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {PP }}$.
2. This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in around 52 seconds. Programming with PRESTO II involves in applying a sequence of $100 \mu$ s program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27V401s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27V401 may be common. A TTL low level pulse applied to a M27V401's $\bar{E}$ input, with $\overline{\mathrm{P}}$ low and VPP at 12.75 V , will program that M27V401. A high level $\bar{E}$ input inhibits the other M27V401s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{IL}}, \mathrm{E}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27V401. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27V401, with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ $=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by toggling address line AO from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode.
Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(A 0=V_{I H}\right)$ the device identifier code. For the SGS-THOMSON M27V401, these two identifier bytes are given here below, and can be readout on outputs Q0 to Q7. Note that the M27V401 and M27C4001 have the same identifier bytes .

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27V401 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately
$4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000A range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27V401 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27V401 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V401 window to prevent unintentional erasure. The recommended erasure procedure for the M27V401 is exposure to short wave ultraviolet light which has a wavelength of $2537 \AA \AA$. The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mathrm{uW} / \mathrm{cm}^{2}$ power rating. The M27V401 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which

## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

M27C4002

## CMOS 4 Megabit (256K x 16) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 100ns
- COMPATIBLE WITH HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 50 mA at 5 MHz
- Standby Current 100 AA
- PROGRAMMING VOLTAGE: 12.75 V
- ELECTRONIC SIGNATURE FOR AUTOMATED PROGRAMMING
- PROGRAMMING TIMES OF AROUND 24sec. (PRESTO II ALGORITHM)


## DESCRIPTION

The M27C4002 is a high speed 4 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large programs. It is organised as 262,144 by 16 bits.
The Window Ceramic Frit-Seal Dual-in-Line and J-Lead Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.
For applications where the content is programmed only one time and erasure is not required, the M27C4002 is offered in both Plastic Dual-in-Line and Plastic Leaded Chip Carrier packages.

Table 1. Signal Names

| A0 - A17 | Address Inputs |
| :--- | :--- |
| Q0-Q15 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $V_{P P}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. LCC Pin Connections


Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operating Temperature: | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -50 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratıngs only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DEVICE OPERATION

The modes of operations of the M27C4002 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\mathrm{V}_{\mathrm{pp}}$ and 12 V on A 9 for Electronic Signature.

## Read Mode

The M27C4002 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection.

Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $\mathrm{t}_{\mathrm{AVQV}}$ ) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the output after a delay of tglqv from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavqv-tglqv.

## Standby Mode

The M27C4002 has a standby mode which reduces the active current from 50 mA to $100 \mu \mathrm{~A}$. The

## DEVICE OPERATION (cont'd)

M27C4002 is placed in the standby mode by applying a CMOS high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
For the most efficient use of these two control lines, $\overline{\mathrm{E}}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by
the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the output capacitive and inductive loading of the device.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\mathrm{ss}}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C4002 are in the " 1 " state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only " $0 s$ " will be programmed, both " $1 s$ " and " $0 s$ " can be present in the data word. The only way to change a " 0 " to a " 1 " is by die exposure to ultraviolet light (UV EPROM). The M27C4002 is in the programming mode when VPP input is at 12.75 V , and E is at TTL-low. The data to be programmed is applied 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $\mathrm{V}_{\mathrm{Cc}}$ is specified to be $6.25 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\mathrm{A9}$ | $\mathrm{~V}_{\mathrm{PP}}$ | Q0-Q15 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $V_{I L}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $V_{I H}$ | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 44 h |

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing Ref. Voltages
$\leq 20 \mathrm{~ns}$
0.4 V to 2.4 V
0.8 V to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms
2.4 V

Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| COUT | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested 100\%.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l L | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}, \mathrm{f}=10 \mathrm{MHz}$ |  | 70 | mA |
|  |  | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}, f=5 \mathrm{MHz}$ |  | 50 | mA |
| lcc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| ICC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{C C}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| lpp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{C c}-0.7 \mathrm{~V}$ |  | V |

Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C4002 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 |  | 60 | ns |
| $t_{\text {EHQz }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\bar{E}=V_{\text {IL }}$ | 0 | 30 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27C4002 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $\mathrm{tavQV}^{\text {a }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 60 |  | 70 | ns |
| tEHQZ ${ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 80 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 80 | ns |
| $\mathrm{t}_{\mathrm{AXQX}}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$. | 0 |  | 0 |  | ns |

Notes: 1. $V_{\text {cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$
2. This parameter is sampled only and not $100 \%$ tested

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameier | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 50 | mA |
| Ipp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voliage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| Vol. | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $V$ ID | A9 Voltage |  | 11.5 | 12.5 | V |

Nole: $1 \mathrm{~V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$

Tabla 9. Programming Mode Ac Chametistics ${ }^{(1)}$
$\left(T_{A}=25^{\circ} \mathrm{C} ; V_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; V_{P P}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}\right)$

| Symool | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tavel | ṫAs $^{\text {d }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Inpui Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| ivphel | tvps | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| ivchel | tves | V cc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 95 | 105 | $\mu \mathrm{s}$ |
| tehox | $\mathrm{t}_{\mathrm{DH}}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| ̇Q×al | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| ṫglov | log | Output Enable Low to Output Valid |  |  | 100 | ns |
| IGHoz | tofp | Output Enable High to Output $\mathrm{H}-\mathrm{Z}$ |  | 0 | 130 | ns |
| tghas | ${ }_{\text {tah }}$ | Ouiput Enable High to Address Transition |  | 0 |  | ns |

Nvies: $1 V_{\text {CC }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$
2 This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of less than 24 seconds. Programming with PRESTO II consists of applying a sequence of $100 \mu \mathrm{~s}$ program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27C4002s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs including $\bar{G}$ of the parallel M27C4002 may be common. A TTL low level pulse applied to a M27C4002's E input, with $V_{\text {PP }}$ at 12.75 V , will program that M27C4002. A high level $\bar{E}$ input inhibits the other M27C4002s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with G at $\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{E}}$ at $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{PP}}$ at 12.75 V and $\mathrm{V}_{\mathrm{CC}}$ at 6.25 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27C4002. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27C4002 with $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Two identifier bytes may then be sequenced from the device outputs by torgling address line $A 0$ from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode. Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{1 \mathrm{H}}\right)$ the device identifier code. For the SGS-THOMSON M27C4002, these two identifier bytes are given here below, and can be read-out on outputs Q0 to Q7.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27C4002 are such that erasure begins when the cells are ex-
posed to light with wavelengths shorter than approximately $4000 \AA$ A. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Á range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C4002 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C4002 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C4002 window to prevent unintentional erasure. The recommended erasure procedure for the M27C4002 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm} 2$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27C4002 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

SGS-THOMSON
MCROELECUMONICS

## CMOS 16 Megabit ( $2 \mathrm{M} \times 8$ or $1 \mathrm{M} \times 16$ ) UV EPROM

ADVANCE DATA

- FAST ACCESS TIME: 150ns
- WORD-WIDE or BYTE-WIDE CONFIGURABLE
- 16 Megabit, 42 Pin, MASK ROM COMPATIBLE
- LOW POWER CONSUMPTION
- Active Current 70 mA at 8 MHz
- Standby Current 100 AA
- PROGRAMMING VOLTAGE $12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$
- PROGRAMMING TIME OF AROUND 10sec. (PRESTO III ALGORITHM)


## DESCRIPTION

The M27C160 is a 16 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large data or program storage. It is organised as either 2 M words of 8 bit or 1 M words of 16 bit. The pin-out is compatible with a 16 Megabit Mask ROM.
The 42 pin Window Ceramic Frit-Seal package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written rapidly to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A19 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| Q8- Q14 | Data Outputs |
| Q15A-1 | Data Output / Address Input |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\text { BYTEV }}$ PP | Byte Mode / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature grade 1 | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Blas | -10 to 80 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratıngs only and operatıon of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied. Exposure to Absolute Maximum Ratıng conditıons for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2. DIP Pin Connections


## DEVICE OPERATION

The operating modes of the M27C160 are listed in the Operating Modes Table. A single 5 V supply is required in the read mode. All inputs are TTL compatible except for VPP and 12V on A9 for the Electronic Signature.

## Read Mode

The M27C160 has two organisations, Word-wide and Byte-wide. The organisation is selected by the signal level on the BYTEVPP pin. When BYTEVPP is at $\mathrm{V}_{1 H}$ the Word-wide organisation is selected and the Q15A-1 pin is used for Q15 Data Output. When the BYTEV $V_{P P}$ pin is at $V_{\text {IL }}$ the Byte-wide organisation is selected and the Q15A-1 pin is used for the Address Input A-1. When the memory is logically regarded as 16 bit wide, but read in the Byte-wide organisation, then with $A-1$ at $V_{\text {IL }}$ the lower 8 bits of the 16 bit data are selected and with $\mathrm{A}-1$ at $\mathrm{V}_{\mathrm{IH}}$ the upper 8 bits of the 16 bit data are selected.

The M27C160 has two control inputs, both of which must be logically active in order to obtain data at the outputs. In addition the Word-wide or Byte-wide organisation must be selected. The $\bar{E}$ signal is the power control and should be used for device selection. The $\bar{G}$ signal is the output control and should be used to gate data to the output pins. With $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ and $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ the output data will be valid in a time tavqu after the all address lines are valid and stable. The Chip Enable to Output Valid time telqv is equal to the Address Valid to output Valid time tavav. When the Addresses are valid and $\bar{E}=V_{\text {IL }}$, the output data is valid after a time of tglov from the falling edge of the Output Enable signal.

## Standby Mode

The M27C160 has a standby mode which reduces the active current from $50 \mathrm{~mA}(f=5 \mathrm{MHz}$ ) to $100 \mu \mathrm{~A}$. The standby mode is entered by applying a CMOS high level $\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ to $\overline{\mathrm{E}}$. When in the standby mode the outputs are in an high impedance state, independant of the $\bar{G}$ input level.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\text { BYTE }}^{\text {V }}$ PP | A9 | Q0-Q7 | Q8 - Q14 | Q15A-1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Word-wide | $\mathrm{V}_{\text {IL }}$ | $V_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | X | Data Out | Data Out | Data Out |
| Read Byte-wide Upper | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | X | Data Out | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{V}_{\mathrm{IH}}$ |
| Read Byte-wide Lower | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | X | Data Out | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{V}_{\text {IL }}$ |
| Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Program | $V_{\text {IL }}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | VPP | X | Data In | Data In | Data In |
| Verify | X | VIL | VPP | X | Data Out | Data Out | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IH }}$ | VPP | X | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Ht}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {ID }}$ | Codes | Codes | Code |

Notes: $X=V_{I H}$ or $V_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 05 \mathrm{~V}$

Table 4. Electronic Signature

| Identifier | A0 | Q1 or <br> Q15 | Q6 or <br> Q14 | Q5 or <br> Q13 | Q4 or <br> Q12 | Q3 or <br> Q11 | Q2 or <br> Q10 | Q1 or <br> Q9 | Q0 or <br> Q8 | Hex <br> Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | B1h |

Table 5. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lcc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=8 \mathrm{Mhz}$ |  | 70 | mA |
| lcc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 50 | mA |
| ICC1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
| lcc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| lpp | Program Current | $V_{P P}=V_{C C}$ |  | 10 | $\mu \mathrm{A}$ |
| los | Output Short Circuit Current | Note 2 and 3 |  | 100 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Notes: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously with or after $V_{\text {PP. }}$
2 This parameter is sampled only and not tested $100 \%$.
3. Output shortcircuited for no more than one second. No more than one output shorted at a time.

Table 6. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27C160 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tBhav | tst | BYTE High to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telov | $\mathrm{t}_{\text {CE }}$ | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 60 |  | 70 | ns |
| tBLQZ $^{(2)}$ | tsto | BYTE Low to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 |  | 60 | ns |
| $t_{\text {tehoz }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | ns |
| $t_{\text {tGMZ }}{ }^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 5 |  | 5 |  | ns |
| tBLQX | tor | BYTE Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 5 |  | 5 |  | ns |

Notes: 1. VCc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after VPP
2. This parameter is sampled only and not $100 \%$ tested.

Figure 3. Word-Wide Read Mode AC Waveforms


Note: $\overline{\mathrm{BYTE}} \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{IH}}$

Figure 4. Byte-Wide Read Mode AC Waveforms


Note: $\overline{\mathrm{BYTE}}_{\mathrm{PPP}}=\mathrm{V}_{\mathrm{IL}}$

Figure 5. $\overline{\text { BYTE }}$ Transition AC Waveforms


Note: $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$

AC Measurement Conditions

| Input Rise and Fall Times | $<20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 6. AC Testing Input Output Waveforms


Figure 7. AC Testing Load Circuit


Table 7. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (except $\left.\overline{\mathrm{BYTE}} \mathrm{V}_{\mathrm{PP}}\right)$ | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 10 | pF |
|  | Input Capacitance $\left(\overline{\mathrm{BYTE}} \mathrm{V}_{\mathrm{PP}}\right)$ | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 120 | pF |
| $\mathrm{C}_{\text {out }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested 100\%

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current |  |  | 50 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.4 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output HIgh Voltage TTL | $\mathrm{IOH}=-2.5 \mathrm{~mA}$ | 3.5 |  | V |
| $\mathrm{~V}_{\mathrm{ID}}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $\mathrm{V}_{\mathrm{cc}}$ must be appled simultaneously with or before $\mathrm{V}_{\mathrm{Pp}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvphav | tvps | Vpp High to Address Valid |  | 2 |  | $\mu \mathrm{s}$ |
| tvchav | tves | Vcc High to Address Valid |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width |  | 9.5 | 10.5 | $\mu \mathrm{s}$ |
| tehax | $t_{\text {DH }}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxgl | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglqv | toe | Output Enable Low to Output Valid |  |  | 120 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| tGHAX | $t_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. V $\mathrm{V}_{\mathrm{cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed sımultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. This parameter is sampled only and not $100 \%$ tested.

Figure 8. Programming and Verify Modes AC Waveforms


Figure 9. Programming Flowchart


## Output Disable Mode

When EPROMs are used in memory arrays two line output control should be used. This function uses the output disable mode which allows:
a. the lowest possible power consumption
b. complete assurance that output bus contention will not occur
For the best use of the two control lines $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, the input $\bar{E}$ should be decoded and used as the primary selection, while $\bar{G}$ should be made a common connection to all memories in the array. $\overline{\mathrm{G}}$ should be connected to the READ signal of the system bus. This will ensure that all deselected devices are in the low power standby mode and that the output lines are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of Advanced CMOS EPROMs require carefull decoupliing of the supplies to the devices. The supply current Icc has three segments of importance to the system designer: the standby current, the active current and the transient peaks that are produced by the falling and rising edges of $\bar{E}$.

The magnitude of the transient current peaks is dependant on the capacititive and inductive loading of the device outputs. The associated transient voltage peaks can be supressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor is used on every device between VCc and VSs. This should be a high frequency type of low inherent inductance and should be placed as close as possible to the device. In addition, a $4.7 \mu \mathrm{~F}$ electrolytic capacitor should be used between $V_{c c}$ and $V_{s s}$ for every eight devices. This capacitor should be mounted near the power supply connection point. The purpose of this capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programing

When first delivered, and after erasure for UV EPROMs, all bits are in the " 1 " logic state (Output High). Data with both " 1 's" and " 0 ' $s$ " is applied and the " 0 s"" are programed into the memory array. For programing $\mathrm{V}_{\mathrm{Cc}}$ is raised to 6.25 V . The M27C160 is in the Program Mode when VPP is at $12.75 \mathrm{~V}, \overline{\mathrm{G}}$ is at $\mathrm{V}_{\mathrm{IH}}$ and $\bar{E}$ is pulsed to $\mathrm{V}_{\mathrm{IL}}$. Data to be programed is applied 16 bits in parallel to the data output pins Q0- Q15.

## PRESTO III Algorithm

The PRESTO III Algorithm allows the whole 16 Megabit array to be programed with a guaranteed margin in a typical time of less than 10 seconds. The algorithm applies a series of $10 \mu \mathrm{is}$ program pulses to each word until a correct verify is made. During programing and verify a MARGIN MODE circuit is automatically activated to guarantee that each cell is programed with an adequate margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the neccessary threshold margin for each cell.

## Program Inhibit

Multiple M27C160s may be programed in parallel with different data. This is done by putting in parallel all inputs except $\bar{E}$ and $\bar{G}$. With $V_{c c}$ at 6.25 V and $V_{\text {PP }}$ at 12.5 V , data should be applied to all devices and $\bar{G}$ placed at $V_{I H}$. Low level pulses on the $\bar{E}$ of one device will program that device.

## Program Verify

After each program pulse a verify read is made by reading the data output with $V_{C C}$ at 6.25 V , $\mathrm{V}_{\mathrm{PP}}$ at 12.5 V and G placed at $\mathrm{V}_{\mathrm{IL}}$.

## Electronic Signature

The Electronic Signature Mode allows a binary code to be read from the EPROM which identifies the Manufacturer and Device Type. These codes are intended to be used to match the programing
equipment to the device being programed and its corresponding algorithm.
The Electronic Signature Mode is activated by applying a voltage $V_{I D}$ of 12 V to the Address line A9 and $\mathrm{V}_{\mathrm{IL}}$ to all other Address lines, with $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ at $\mathrm{V}_{\mathrm{IL}}$ and BYTE at $\mathrm{V}_{\mathrm{IH}}$. The identifier bytes may be read from either Q0-Q7 or Q8-Q15. With Address line AO at VIL the byte output is the Manufacture's code, with $A 0$ at $V_{I H}$ the byte identifies the Device Type. The codes for the SGS-THOMSON M27C160 are shown in the table.

## Erasure

The erasure of the M27C160 begins when the cells are exposed to light of wavelengths shorter than approximately $4000 \AA$. Sunlight and some types of fluorescent lamps have wavelengths in the 3000-

4000 Å range. Constant exposure to room level fluorescent lighting could erase a typical EPROM in about 3 years, while it takes approximately 170 hours to cause erasure when exposed to direct sunlight. To prevent accidental erasure it is recommended that opaque labels be placed over the M27C160 window.
The erase procedure for the M27C160 is exposure to UV light with a wavelength of 2537 A. The integrated dose (UV intensity x time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erase time with this dosage is 15 to 20 minutes using an UV lamp with $12,000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ rating. The M27C160 should be placed within 2.5 cm of the lamp tube during erasure. No filter should be used on the lamp.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## NMOS EPROM

## NMOS 16K (2K x 8) UV EPROM

- $2048 \times 8$ ORGANIZATION
- 525 mW Max ACTIVE POWER, 132 mW Max STANDBY POWER
- ACCESS TIME:
- M2716-1 is 350 ns
- M2716 is 450ns
- SINGLE 5V SUPPLY VOLTAGE
- STATIC-NO CLOCKS REQUIRED
- INPUTS AND OUTPUTS TTL COMPATIBLE DURING BOTH READ AND PROGRAM MODES
- THREE-STATE OUTPUT WITH TIED-OR- CAPABILITY
- EXTENDED TEMPERATURE RANGE
- PROGRAMMING VOLTAGE: 25V


## DESCRIPTION

The M2716 is a 16,384 bit UV erasable and electrically programmable memory EPROM, ideally suited for applications where fast turn around and pattern experimentation are important requirements.
The M2716 is housed in a 24 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A10 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E} P}$ | Chip Enable / Program |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{\text {PP }}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :--- | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature Under Bias | grade 1 <br> grade 6 | -10 to 80 <br> -50 to 95 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature |  | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage |  | -0.3 to 6 | V |
| $\mathrm{~V}_{\text {IO }}$ | Input or Output Voltages |  | -0.3 to 6 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply | -0.3 to 26.5 | V |  |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipatıon |  | 1.5 | W |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operatıng sectıons of this specifıcatıon is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections


## DEVICE OPERATION

The M2716 has 3 modes of operation in the normal system environment. These are shown in Table 3.
Read Mode. The M2716 read operation requires that $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ and that addresses $\mathrm{A} 0-\mathrm{A} 10$ have been stabilized. Valid data will appear on the output pins after time tavov, tglov or telqv (see Switching Time Waveforms) depending on which is limiting.

Deselect Mode. The M2716 is deselected by making $\bar{G}=V_{\mathbb{I H}}$. This mode is independent of EP and the condition of the addresses. The outputs are $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{G}}=\mathrm{V}_{\mathbb{I H}}$. This allows tied-OR of 2 or more M2716's for memory expansion.
Standby Mode (Power Down). The M2716 may be powered down to the standby mode by making $\overline{\mathrm{EP}}=\mathrm{V}_{\mathrm{IH}}$. This is independent of $\overline{\mathrm{G}}$ and automatically puts the outputs in the $\mathrm{Hi}-\mathrm{Z}$ state. The power is reduced to $25 \%$ ( 132 mW max) of the normal operating power. VCC and VPP must be maintained at 5 V . Access time at power up remains either $\mathrm{t}_{\mathrm{AV} Q \mathrm{~V}}$ or telqv (see Switching Time Waveforms).

## Programming

The M2716 is shipped from SGS-THOMSON completely erased. All bits will be at " 1 " level (output high) in this initial state and after any full erasure. Table 3 shows the 3 programming modes.
Program Mode. The M2716 is programmed by introducing " 0 " s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, sequential addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the EP pin. All input voltage levels including the program pulse on chip enable are TTL compatible.
The programming sequence is: with $\mathrm{VPP}_{\mathrm{PP}}=25 \mathrm{~V}, \mathrm{~V}_{C c}$ $=5 \mathrm{~V}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ and $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{IL}}$, an address is selected and the desired data word is applied to the output pins $\left(\mathrm{V}_{\mathrm{IL}}=" 0\right.$ " and $\mathrm{V}_{\mathrm{IH}}=" 1$ " for both address and data). After the address and data signals are stable the program pin is pulsed from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$ with a

## DEVICE OPERATION (cont'd)

pulse width between 45 ms and 55 ms . Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level ( $\mathrm{V}_{\mathrm{IH}}$ or higher) must not be maintained longer than tPHPL (max) on the program pin during programming. M2716's may be programmed in parallel in this mode.
Program Verify Mode. The programming of the M2716 may be verified either one byte at a time during the programming (as shown in Figure 6) or by reading all of the bytes out at the end of the programming sequence. This can be done with $\mathrm{V}_{\mathrm{PP}}=25 \mathrm{~V}$ or 5 V in either case. VPP must be at 5 V for all operating modes and can be maintained at 25 V for all programming modes.
Program Inhibit Mode. The program inhibit mode allows several M2716's to be programmed simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the M2716 may be paralleled. Pulsing the program pin (from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{HH}}$ ) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ will put its outputs in the $\mathrm{Hi}-\mathrm{Z}$ state.

## ERASURE OPERATION

The M2716 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the M2716 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time.
An ultraviolet source of $2537 \AA$ yielding a total integrated dosage of 15 watt-seconds $/ \mathrm{cm}^{2}$ power rating is used. The M2716 to be erased should be placed 1 inch away from the lamp and no filters should be used.
An erasure system should be calibrated periodically. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age, it is therefore important to periodically check that the UV system is in good order.
This will ensure that the EPROMs are being completely erased. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{EP}}$ | $\overline{\mathrm{G}}$ | $\mathrm{V}_{\mathrm{PP}}$ | Q0- Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Program | $\mathrm{V}_{\mathrm{IH}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{PP}}$ or $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{HI}-\mathrm{Z}$ |
| Deselect | X | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-Z$ |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
Input Pulse Voltages
Input and Output Tımıng Ref. Voltages
$\leq 20 \mathrm{~ns}$
0.45 V to 2.4 V
0.8 V to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 4. Capacitance ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| COUT | Output Capacitance | $V_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 5. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lıo | Output Leakage Current | $V_{\text {OUT }}=V_{\text {CC }}, \bar{E} P=V_{C C}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}} \mathrm{P}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 | mA |
| ICC1 | Supply Current (Standby) | $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 25 | mA |
| Ipp | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| V OH | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Table 6. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M2716 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -1 |  | blank |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E} P}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 350 |  | 450 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 350 |  | 450 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{EP}}=\mathrm{V}_{\text {IL }}$ |  | 120 |  | 120 | ns |
| tEHQZ ${ }^{(2)}$ | tod | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 100 | 0 | 100 | ns |
| $\mathrm{tGHaz}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{EP}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 100 | 0 | 100 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}} \mathrm{P}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Notes: 1. $V_{C C}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2 This parameter is sampled only and not $100 \%$ tested.
Figure 5. Read Mode AC Waveforms


Table 7. Programming Mode DC Characteristics ${ }^{(1)}$
( $T_{A}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \% ; \mathrm{VPP}^{2}=25 \mathrm{~V} \pm 1 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  | 100 | mA |
| IPP | Program Current |  |  | 5 | mA |
| $\mathrm{IPP}_{1}$ | Program Current Pulse | $\overline{\mathrm{EP}}=\mathrm{V}_{\mathrm{IH}}$ Pulse |  | 30 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |

Note: 1. $V_{\text {Cc }}$ must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 8. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{VPP}_{\mathrm{PP}}=25 \mathrm{~V} \pm 1 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPH }}$ | $t_{\text {AS }}$ | Address Valid to Program High | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 2 |  | $\mu \mathrm{s}$ |
| tovPh | tos | Input Valid to Program High | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 2 |  | $\mu \mathrm{s}$ |
| tGHPH | tos | Output Enable High to Program High |  | 2 |  | $\mu \mathrm{S}$ |
| tPL1PL2 | tPR | Program Pulse Rise Time |  | 5 |  | ns |
| tPH1PH2 | tPF | Program Pulse Fall Tıme |  | 5 |  | ns |
| $t_{\text {PHPL }}$ | tpw | Program Pulse Width |  | 45 | 55 | ms |
| tPLQX | $t_{\text {DH }}$ | Program Low to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tplgx | tor | Program Low to Output Enable Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tglav | toe | Output Enable to Output Valid | $\overline{E P}=V_{\text {IL }}$ |  | 120 | ns |
| tghaz | tbF | Output Enable High to Output Hi-Z |  | 0 | 100 | ns |
| tplax | $t_{\text {AH }}$ | Program Low to Address Transition |  | 2 |  | $\mu \mathrm{s}$ |

Notes: 1. Vcc must be applied sımultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2. This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


VA00787

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

M2732A

## NMOS 32K (4K x 8) UV EPROM

- FAST ACCESS TIME: 200ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 35mA max
- INPUTS AND OUTPUTS TTL COMPATIBLE DURING READ AND PROGRAM
- COMPLETELY STATIC


## DESCRIPTION

The M2732A is a 32,768 bit UV erasable and electrically programmable memory EPROM. It is organized as 4,096 words by 8 bits. The M2732A with its single 5 V power supply and with an access time of 200 ns , is ideal suited for applications where fast turn around and pattern experimentation one important requirements.
The M2732A is honsed in a 24 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can be then written to the clerice by following the programming procedure.

Table 1. Signal Names

| A0 - A11 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\bar{G} V_{\text {PP }}$ | Output Enable / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | grade 1 <br> grade 6 | -10 to 80 <br> -50 to 95 |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 6 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | -0.6 to 6 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage | -0.6 to 22 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specificatıon is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2. DIP Pin Connections


## DEVICE OPERATION

The six modes of operation for the M2732A are listed in the Operating Modes Table. A single 5 V power supply is required in the read mode. All inputs are TTL level except for VPP.

## Read Mode

The M2732A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should
be used to gate data to the output pins, independent of device selection.
Assuming that the addresses are stable, address access time ( $\mathrm{t}_{\mathrm{AVAQ}}$ ) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the outputs after the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglav.

## Standby Mode

The M2732A has a standby mode which reduces the active power current by $70 \%$, from 125 mA to 35 mA . The M2732A is placed in the standby mode by applying a TTL high signal to $\bar{E}$ input. When in standby mode, the outputs are in a high impedance state, independent of the GVPP input.

## Two Line Output Control

Because M2732A's are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.
To most efficiently use these two control lines, it is recommended that $\bar{E}$ be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus.
This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## Programming

When delivered, and after each erasure, all bits of the M2732A are in the " 1 " state. Data is introduced by selectively programming " 0 's" into the desired bit locations. Although only " 0 's" will be programmed, both " 1 's" and " 0 's" can be presented in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure.

The M2732A is in the programming mode when the GVPp input is at 21 V . A $0.1 \mu \mathrm{~F}$ capacitor must be placed across $\bar{G} V_{P P}$ and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied, 8 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL.
When the address and data are stable, a 50 ms , active low, TTL program pulse is applied to the $\bar{E}$ input. A program pulse must be applied at each address location to be programmed. Any location can be programmed at any time-either individually, sequentially, or at random. The program pulse has a maximum width of 55 ms . The M2732A must not be programmed with a DC signal applied to the $\bar{E}$ input.

Programming of multiple M2732As in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Inputs of the paralleled M2732As may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\bar{E}$ input programs the paralleled 2732As.

## Program Inhibit

Programming of multiple M2732As in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ ) of the parallel M2732As may be common. A TTL level program
pulse applied to a M2732A's E input with $\bar{G} V_{P P}$ at 21 V will program that M2732A. A high level $\bar{E}$ input inhibits the other M2732As from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is carried out with $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ and E at VIL.

## ERASURE OPERATION

The erasure characteristics of the M2732A are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M2732A in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to the direct sunlight. If the M2732A is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M2732A window to prevent unintentional erasure.

The recommended erasure procedure for the M2732A is exposure to shortwave ultraviolet light which has a wavelength of $2537 \AA$. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu \mathrm{W} / \mathrm{cm}^{2}$ power rating. The M2732A should be placed within 2.5 cm of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Hi |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{Hi}-Z$ |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.

## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times Input Pulse Voltages

Input and Output Timing Ref. Voltages
$\leq 20 \mathrm{~ns}$
0.45 V to 2.4 V
0.8 V to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms
2.4 V

Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance (except $\left.\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}\right)$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\mathbb{I N} 1}$ | Input Capacitance $\left(\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}\right)$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 20 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Value |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| lu | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $V_{\text {OUT }}=V_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 125 | mA |
| lcci | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{H}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 35 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| V OH | Output High Voltage | $\mathrm{loH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. VCc must be applied sımultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed sımultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M2732A |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -2, -20 |  | blank, -25 |  | -3 |  | -4 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 200 |  | 250 |  | 300 |  | 450 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 200 |  | 250 |  | 300 |  | 450 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 100 |  | 100 |  | 150 |  | 150 | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 60 | 0 | 60 | 0 | 130 | 0 | 130 | ns |
| $\mathrm{tGHaZ}^{(2)}$ | tof | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 60 | 0 | 60 | 0 | 130 | 0 | 130 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{I L}, \\ & \bar{G}=V_{I L} \end{aligned}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Notes: 1 Vcc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {Pp }}$.
2. This parameter is sampled only and not $100 \%$ tested

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \% ; \mathrm{VPP}^{2}=21 \mathrm{~V} \pm 0.5 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 125 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{PP}}$ |  | 30 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | I IL $=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\text {OH }}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$; $\mathrm{VPP}=21 \mathrm{~V} \pm 0.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tavel | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvphel. | toes | VPP High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPL1VPL2 | tPRT | VPP Rise Time |  | 50 |  | ns |
| teleh | tpw | Chip Enable Program Pulse Width |  | 45 | 55 | ms |
| $t_{\text {EHQx }}$ | $\mathrm{t}_{\mathrm{DH}}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHVPX }}$ | toen | Chip Enable High to Vpp Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tVplel | tvR | VPP Low to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| telqv | tov | Chip Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 1 | $\mu \mathrm{s}$ |
| tehoz | tbF | Chip Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |  | 0 | 130 | ns |
| tehax | $t_{\text {AH }}$ | Chip Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. VCC must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$

Figure 6. Programming and Verify Modes AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, $\mathrm{V}_{\mathrm{CC}}$ Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

M2764A

## NMOS 64K (8K x 8) UV EPROM

- FAST ACCESS TIME: 180ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 35mA max
- TTLCOMPATIBLE DURING READ AND PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAMMING VOLTAGE: 12V


## DESCRIPTION

The M2764A is a 65,536 bit UV erasable and electrically programmable memory EPROM. It is organized as 8,192 words by 8 bits.
The M27C64A is housed in a 28 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A12 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{P}$ | Program |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |

Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :--- | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | grade 1 <br> grade 6 | -10 to 80 <br> -50 to 95 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature |  | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages |  | -0.6 to 6.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage |  | -0.6 to 6.5 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage |  | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply |  | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratıngs only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not ımplıed Exposure to Absolute Maxımum Ratıng conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2. DIP Pin Connections


Warning: $N C=$ No Connection.

## DEVICE OPERATION

The seven modes of operations of the M2764A are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPp and 12 V on A9 for Electronic Signature.

## Read Mode

The M2764A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection.
Assuming that the addresses are stable, address access time (tavqv) is equal to the delay from $\overline{\mathrm{E}}$ to output (telqv). Data is available at the outputs after the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavov-tglqv.

## Standby Mode

The M2764A has a standby mode which reduces the maximum active power current from 75 mA to 35 mA . The M2764A is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\overline{\mathrm{E}}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus.

This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device.

## System Considerations

The power switching characteristics of fast EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\text {ss }}$. This should be a high frequency capacitor of low
inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPROM), all bits of the M2764A are in the " 1 " state.
Data is introduced by selectively programming " $0 s$ " into the desired bit locations. Although only " Os " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure.
The M2764A is in the programming mode when $V_{P P}$ input is at 12.5 V and $\overline{\mathrm{E}}$ and $\overline{\mathrm{P}}$ are at TTL low. The data to be programmed is applied, 8 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL.

## Fast Programming Algorithm

Fast Programming Algorithm rapidly programs M2764A EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes Out |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 05 \%$.

## Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit

$C_{L}$ includes JIG capacitance
VA00828

Table 5. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 75 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 35 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 5 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{lOL}_{2}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. VCc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP. }}$.
Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{CC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M2764A |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -1 |  | -2, -20 |  | blank, -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavqu | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 180 |  | 200 |  | 250 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 180 |  | 200 |  | 250 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 65 |  | 75 |  | 100 | ns |
| $t_{\text {EHQZ }}{ }^{\text {(2) }}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 55 | 0 | 55 | 0 | 60 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M 2764 A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -3 |  | -4 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | tacc | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \mathrm{G}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 300 |  | 450 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 300 |  | 450 | ns |
| tglov | toe | Output Enable <br> Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}$, |  | 120 |  | 150 | ns |
| $\mathrm{tehaz}^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 105 | 0 | 130 | ns |
| $\mathrm{t}_{\mathrm{GH} \mathrm{Hz}}{ }^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 105 | 0 | 130 | ns |
| $t_{\text {Axax }}$ | toh | Address Transition to Output Transition | $\begin{aligned} & \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LI}}, \\ & \mathrm{G}_{1}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | ns |

Notes: 1. Vcc must be applied simultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after $V_{\text {Pp. }}$
2. This parameter is sampled only and not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{ICC}^{\mathrm{CL}}$ | Supply Current |  |  | 75 | mA |
| $\mathrm{IPP}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{HH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\text {OH }}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 24 |  | V |
| $\mathrm{VA9}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. Vcc must be applied simultaneously with or before $V_{P p}$ and removed simultaneously or after Vpp.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$ ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V}$; $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpl | tDS | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHPL | tvps | $V_{\text {PP }}$ High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvchpl | tvcs | Vcc High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tpLPH | tpw | Program Pulse Width (Initial) | Note 2 | 0.95 | 1.05 | ms |
| tplph | topw | Program Pulse Width (Overprogram) | Note 3 | 2.85 | 78.75 | ms |
| tPhox | toh | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 150 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(4)}$ | tDFP | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |  | 0 | 130 | ns |
| tahax | $\mathrm{t}_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. Vcc must be applied sımultaneously with or before $V_{\text {PP }}$ and removed simultaneously or after Vpp.
2. The Initial Program Pulse width tolerance is $1 \mathrm{~ms} \pm 5 \%$.
3. The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms , depending of the multiplication value of the iteration counter.

4 This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Fast Programming Flowchart


## DEVICE OPERATION (cont'd)

been successfully programmed. A flowchart of the M2764A Fast Programming Algorithm is shown on the last page. The Fast Programming Algorithm utilizes two different pulse types: initial and overprogram.
The duration of the initial $\overline{\mathrm{P}}$ pulse(s) is 1 ms , which will then be followed by a longer overprogram pulse of length 3 ms by n ( n is equal to the number of the initial one millisecond pulses applied to a particular M2764A location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the overprogram pulse is applied.
The entire sequence of program pulses and byte verifications is performed at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{PP}}=$ 12.5 V . When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{PP}}=5 \mathrm{~V}$.

## Program Inhibit

Programming of multiple M2764A in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\overline{\mathrm{G}}$ ) of the parallel M2764A may be common. A TTL low pulse applied to a M2764A's $\bar{E}$ input, with VPP at 12.5 V , will program that M2764A. A high level $\bar{E}$ input inhibits the other M2764As from being programmed.

SGS-THOMSON

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly pro－ grammed．The verify is accomplished with $\bar{G}=V_{\text {IL }}$ ， $\bar{E}=V_{I L}, \bar{P}=V_{I H}$ and $V_{P P}=12.5 \mathrm{~V}$ ．

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type．This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm． This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when program－ ming the M2764A．
To activate this mode，the programming equipment must force 11.5 V to 12.5 V on address line A 9 of the M2764A．Two identifier bytes may then be se－ quenced from the device outputs by toggling ad－ dress line $A 0$ from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\text {IH }}$ ．All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode．Byte $0\left(A 0=V_{I L}\right)$ represents the manufac－ turer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{H}}\right)$ the device identifier code．For the SGS－THOMSON M2764A，these two identifier bytes are given below．

## ERASURE OPERATION（applies to UV EPPROM）

The erasure characteristic of the M2764A is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$ A．It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000－4000 A range．Research shows that constant exposure to room level fluorescent lighting could erase a typical M2764A in about 3 years，while it would take approximately 1 week to cause erasure when exposed to direct sunlight．If the M2764A is to be exposed to these types of lighting conditions for extended periods of time，it is suggested that opaque labels be put over the M2764A window to prevent unintentional erasure．The recommended erasure procedure for the M2764A is exposure to short wave ultraviolet light which has wavelength 2537 Å．The integrated dose（i．e．UV intensity x exposure time）for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$ ．The erasure time with this dosage is approximately 15 to 20 minutes using an ultravi－ olet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating．The M2764A should be placed within 2.5 cm （ 1 inch）of the lamp tubes during the erasure．Some lamps have a filter on their tubes which should be re－ moved before erasure．

## ORDERING INFORMATION



For a list of available options of Speed，Vcc Tolerance，Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up－dated．
For further information on any aspect of this device，please contact our Sales Office nearest to you．

## NMOS 128K (16K x 8) UV EPROM

- FAST ACCESS TIME: 200ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5 V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 40mA max
- TTL COMPATIBLE DURING READ AND PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAMMING VOLTAGE: 12V


## DESCRIPTION

The M27128A is a 131,072 bit UV erasable and electrically programmable memory EPROM. It is organized as 16,384 words by 8 bits.
The M27128A is housed in a 28 Pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A13 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{P}}$ | Program |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | grade 1 <br> grade 6 | -10 to 80 <br> -50 to 95 |
| $T_{\text {STG }}$ | Storage Temperature | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.6 to 6.25 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 6.25 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply | -0.6 to 14 | V |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied Exposure to Absolute Maximum Rating conditions for extended periods may affect device rellability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2. DIP Pin Connections

| VPP 1 | $\bigcirc 28] V_{C C}$ |
| :---: | :---: |
| A12 [ 2 | 27 P |
| A7 [ 3 | $26]$ A13 |
| A6 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | $23]$ A11 |
| A3 [ 7 | M27128A 22 G |
| A2 8 | M27128A 21$]$ A10 |
| A1 [ 9 | $20]$ |
| AO[ 10 | 19 Q7 |
| Q [ 11 | 18 Q6 |
| Q1 12 | 17 Q5 |
| Q2 L 13 | 16 Q4 |
| $V_{\text {SS }} 14$ | 15 Q3 |
| VA00770 |  |

Warning: NC = No Connection.

## DEVICE OPERATION

The seven modes of operation of the M27128A are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\mathrm{V}_{\mathrm{PP}}$ and 12 V on A 9 for Electronic Signature.

## Read Mode

The M27128A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection.
Assuming that the addresses are stable, address access time (tavqv) is equal to the delay from $\bar{E}$ to output (telqv). Data is available at the outputs after the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavov-tglqv.

## Standby Mode

The M27128A has a standby mode which reduces the maximum active power current from 85 mA to 40 mA . The M27128A is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus.
This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of fast EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{\mathrm{E}}$. The magnitude of this transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $V_{C c}$ and $V_{S S}$. This should be a high frequency capacitor of low
inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and GND for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered (and after each erasure for UV EPPROM), all bits of the M27128A are in the "1" state. Data is introduced by selectively programming "Os" into the desired bit locations. Although only " Os " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure.
The M27128A is in the programming mode when VPP input is at 12.5 V and $\overrightarrow{\mathrm{E}}$ and $\overline{\mathrm{P}}$ are at TTL low. The data to be programmed is applied 8 bits in parallel, to the data output pins. The levels required for the address and data inputs are TTL.

## Fast Programming Algorithm

Fast Programming Algorithm rapidly programs M27128A EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathrm{P}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ Pulse | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verfy | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{V}_{\mathrm{CC}}$ | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes Out |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{LL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 05 \%$.

Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 89h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ | $=$ | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | $=$ | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ll | Input Leakage Current | $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $V_{\text {OUT }}=V_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 75 | mA |
| Icc1 | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 35 | mA |
| IpP | Program Current | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ | $=$ | 0.45 | V |
| V OH | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Notes: 1. Vcc must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{V}_{\mathrm{Cc}}$ )

| Symbol | Alt | Parameter | Test Condition | M27128A |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -2, -20 |  | blank, -25 |  | -3, -30 |  | -4 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 200 |  | 250 |  | 300 |  | 450 | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 |  | 300 |  | 450 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 75 |  | 100 |  | 120 |  | 150 | ns |
| tEHQZ ${ }^{(2)}$ | tbF | Chip Enable High to Output HI-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | 0 | 105 | 0 | 130 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 55 | 0 | 60 | 0 | 105 | 0 | 130 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{I L}, \\ & \overline{\mathrm{G}}=V_{I L} \end{aligned}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |

Notes: 1. VCc must be applıed simultaneously with or before VPP and removed simultaneously or after VPP
2. This parameter is sampled only and not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}_{\mathrm{PP}}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current |  |  | 100 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Notes: 1. VCc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V} P=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AVPL }}$ | $t_{\text {AS }}$ | Address Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovpl | tos | Input Valid to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHPL | tvps | Vpp High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHPL | tvcs | $V_{\text {cc }}$ High to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| telpl | tces | Chip Enable Low to Program Low |  | 2 |  | $\mu \mathrm{s}$ |
| tPLPH | tpw | Program Pulse Width (Initial) | Note 2 | 0.95 | 1.05 | ms |
| tPLPH | topw | Program Pulse Width (Overprogram) | Note 3 | 2.85 | 78.75 | ms |
| tPhox | $t_{\text {d }}$ | Program High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglav | toe | Output Enable Low to Output Valid |  |  | 150 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(4)}$ | tDFP | Output Enable High to Output Hi-Z |  | 0 | 130 | ns |
| $t_{\text {ghax }}$ | $\mathrm{t}_{\text {AH }}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes: 1. $V_{\text {Cc }}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {Pp }}$.
2 The Initial Program Pulse width tolerance is $1 \mathrm{~ms} \pm 5 \%$.
3. The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms , depending on the multiplication value of the iteration counter.

4 This parameter is sampled only and not $100 \%$ tested

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## DEVICE OPERATION (cont'd)

continually monitored to determine when it has been successfully programmed. A flowchart of the M27128A Fast Programming Algorithm is shown on the last page. The Fast Programming Algorithm utilizes two different pulse types: initial and overprogram.
The duration of the initial $\overline{\mathrm{P}}$ pulse(s) is 1 ms , which will then be followed by a longer overprogram pulse of length 3 ms by n ( n is equal to the number of the initial one millisecond pulses applied to a particular M27128A location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the over program pulse is applied.
The entire sequence of program pulses and byte verifications is performed at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{PP}}=$ 12.5 V . When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $\mathrm{V}_{\mathrm{CC}}=5$ and $\mathrm{V}_{\mathrm{PP}}=5 \mathrm{~V}$.

## Program Inhibit

Programming of multiple M27128A's in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\bar{G}$ ) of the parallel M27128A may be common. A TTL low pulse applied to a M27128A's E input, with VPP $=12.5 \mathrm{~V}$, will program that M27128A. A high level $\bar{E}$ input inhibits the other M27128As from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$, $\bar{E}=V_{\mathrm{IL}}, \overline{\mathrm{P}}=\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{PP}}$ at 12.5 V .

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27128A.
To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A 9 of the M27128A. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\text {IH }}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode. Byte $0\left(A 0=V_{I L}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathbb{H}}\right)$ the device identifier code. For the SGS-THOMSON M27128A, these two identifier bytes are given below.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristic of the M27128A is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27128A in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27128A is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27128A window to prevent unintentional erasure. The recommended erasure procedure for the M27128A is exposure to short wave ultraviolet light which has wavelength 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27128A should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

ORDERING INFORMATION


For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## NMOS 256K (32K x 8) UV EPROM

- FAST ACCESS TIME: 170ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 40mA max
- TTL COMPATIBLE DURING READ AND PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAMMING VOLTAGE: 12V


## DESCRIPTION

The M27256 is a 262,144 bit UV erasable and electrically programmable memory EPROM. It is organized as 32.768 words by 8 bits.
The M27256 is housed in a 28 pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user toexpose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :--- | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operating Temperature | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature Under Bias | grade 1 <br> grade 6 | -10 to 80 <br> -50 to 95 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature |  | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages |  | -0.6 to 6.25 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage |  | -0.6 to 6.25 | V |
| $\mathrm{~V}_{\text {A9 }}$ | VA9 Voltage | -0.6 to 13.5 | V |  |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply | -0.6 to 14 | V |  |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maxımum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections

| $V_{P P}[1$ | $\bigcirc \quad 28 \mathrm{~V} V_{C C}$ |
| :---: | :---: |
| A12 2 | 27 A14 |
| A7 3 | 26 A13 |
| A6 [ 4 | 25 A8 |
| A5 5 | 24 A9 |
| A4 6 | 23 A11 |
| A3 57 | M27256 22 T |
| A2 8 | M27256 21 A10 |
| A1 9 | 20 E |
| AO 10 | 19 Q7 |
| QO 11 | 18 Q6 |
| Q1 12 | 17 Q5 |
| Q2 13 | 16 Q4 |
| VSS 14 | 15 Q3 |
| VA00768 |  |

## DEVICE OPERATION

The eight modes of operations of the M27256 are listed in the Operating Modes Table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for VPP and 12 V on A9 for Electronic Signature.

## Read Mode

The M27256 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, address access time (tavov) is equal to the delay from $\bar{E}$ to output (telov). Data is available at the outputs after the falling edge of $\overline{\mathrm{G}}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavov-tglov.

## Standby Mode

The M27256 has a standby mode which reduces the maximum active power current from 100 mA to 40 mA . The M27256 is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathrm{G}}$ input.

## Two Line Output Control

Because EPROMÁs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\overline{\mathrm{E}}$ should be decoded and used as the primary device selecting function, while $\bar{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus.

This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of fast EPROMs require careful decoupling of the devices. The supply current, Icc, has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between Vcc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitors should be used between Vcc and Vss for every eight devices. The bulk capacitor
should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programmain

When delivered, (and after each erasure for UV EPROM), all bits of the M27256 are in the " 1 " state. Data is introduced by selectively programming " Os " into the desired bit locations. Although only " Os " will be programmed, both " 1 s " and " 0 s " can be present in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure. The M27256 is in the programming mode when VPP input is at 12.5 V and $\overline{\mathrm{E}}$ is at TTL low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

## Fast Programming Algorithm

Fast Programming Algorithm rapidly programs M27256 EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. A flowchart of the M27256 Fast Programming Algorithm is shown on the Flowchart. The Fast Programming Algorithm utilizes two different pulse types : initial and overprogram. The duration of the initial $\bar{E}$ pulse(s) is 1 ms , which will then be followed by a longer overprogram pulse of length $3 n s$ by $n$ ( $n$ is equal to the number of the initial one millisecond pulses applied

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | A9 | $\mathrm{V}_{\mathrm{PP}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{HI}-\mathrm{Z}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data In |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Optional Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| Standby | $\mathrm{V}_{\mathrm{HH}}$ | X | X | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{HI}-\mathrm{Z}$ |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Codes |

Notes: $X=V_{I H}$ or $V_{I L}, V_{I D}=12 V \pm 0.5 \%$.
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 h |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70{ }^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{Cc}}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{ILI}_{\mathrm{LI}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 40 | mA |
| $\mathrm{I}_{\mathrm{PP}}$ | Program Current | $\mathrm{V}_{\mathrm{PPP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 5 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage |  |  | 0.45 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |  | V |  |

Notes: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
Table 7A. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27256 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -1 |  | -2, -20 |  | blank, -25 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | $\mathrm{tacc}^{\text {ch }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=\mathrm{V}_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 170 |  | 200 |  | 250 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 170 |  | 200 |  | 250 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 70 |  | 75 |  | 100 | ns |
| $\mathrm{t}_{\text {EHaz }}{ }^{(2)}$ | tbF | Chip Enable High to Output Hi -Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 35 | 0 | 55 | 0 | 60 | ns |
| tahaz ${ }^{(2)}$ | tof | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 35 | 0 | 55 | 0 | 60 | ns |
| taxax | toh | Address Transition to Output Transition | $\begin{aligned} & \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \\ & \mathrm{G}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | 0 |  | ns |

Table 7B. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{C C}$ )

| Symbol | Alt | Parameter | Test Condition | M27256 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -3 |  | -4 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavov | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}_{2}}=V_{\mathrm{L}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 300 |  | 450 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\bar{G}=V_{\text {IL }}$ |  | 300 |  | 450 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$, |  | 120 |  | 150 | ns |
| tehoz ${ }^{(2)}$ | tbF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 105 | 0 | 130 | ns |
| $\mathrm{tghaz}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 105 | 0 | 130 | ns |
| taxax | toh | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{LL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | ns |

Notes: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied sımultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2 This parameter is sampled only and not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V}$; $\mathrm{VPP}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{V}_{\text {IL }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IH }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current |  |  | 100 | mA |
| Ipp | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| V OH | Output High Voltage | $\mathrm{loH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $V_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Notes. 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.

Table 9. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {avel }}$ | $t_{A S}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{S}$ |
| tovel | tDs | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHEL | tvps | VPp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVCHEL | tves | Vcc Hıgh to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| teleh | tpw | Chip Enable Program Pulse Width (Initial) | Note 2 | 0.95 | 1.05 | ms |
| teleh | topw | Chip Enable Program Pulse <br> Width (Overprogram) | Note 3 | 2.85 | 78.75 | ms |
| tehax | toh | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| toxal | toes | Input Transition to Output Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tglov | toe | Output Enable Low to Output Valid |  |  | 150 | ns |
| $\operatorname{tGHQZ}^{(4)}$ | tDFP | Output Enable Low to Output Hi-Z |  | 0 | 130 | ns |
| tghax | $\mathrm{t}_{\mathrm{AH}}$ | Output Enable High to Address Transition |  | 0 |  | ns |

Notes. 1. $\mathrm{V}_{\mathrm{cc}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
2 The Inital Program Pulse width tolerance is $1 \mathrm{~ms} \pm 5 \%$.
3. The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms , depending on the multiplication value of the iteration counter. 4. This parameter is sampled only and not $100 \%$ tested.

Figure 6. Programming and Verify Modes AC Waveforms


Figure 7. Programming Flowchart


## DEVICE OPERATION (cont'd)

to a particular M27256 location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the over program pulse is applied. The entire sequence of program pulses and byte verifications is performed at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ and $V_{P P}=12.5 \mathrm{~V}$.
When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $V_{C C}=5 \mathrm{~V}$ and $V_{P P}=5 \mathrm{~V}$.

## Program Inhibit

Programming of multiple M27256s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\overline{\mathrm{G}}$ ) of the parallel M27256 may be common. A TTL low pulse applied to a M27256's $\bar{E}$ input, with $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V}$, will program that M27256. A high level $\bar{E}$ input inhibits the other M27256s from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $E=V_{I L}$, $\bar{G}=V_{I H}$ and $V_{P P}=12.5 \mathrm{~V}$.

## Optional Verify

The optional verify may be performed instead of the verify mode. It is performed with $\bar{G}=V_{\text {IL }}, \bar{E}=V_{I L}$ (as opposed to the standard verify which has $\bar{E}=$

## DEVICE OPERATION (cont'd)

$\mathrm{V}_{\mathrm{IH}}$ ), and $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V}$. The outputs will be in a $\mathrm{Hi}-\mathrm{z}$ state according to the signal presented to $\overline{\mathrm{G}}$. Therefore, all devices with $\mathrm{V}_{\mathrm{PP}}=12.5 \mathrm{~V}$ and $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ will present data on the bus independent of the $\bar{E}$ state. When parallel programming several devices which share the common bus, VPP should be lowered to $\mathrm{V}_{\mathrm{cc}}(6 \mathrm{~V})$ and the normal read mode used to execute a program verify.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27256. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27256. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{I L}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during Electronic Signature mode. Byte 0 ( $\mathrm{AO}=\mathrm{V}_{\mathrm{IL}}$ ) represents the manufacturer code and byte 1 (AO $=\mathrm{V}_{\mathrm{IH}}$ ) the device identifier code. For the SGS-

THOMSON M27256, these two identifier bytes are given below.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristic of the M27256 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27256 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27256 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque lables be put over the M27256 window to prevent unintentional erasure. The recommended erasure procedure for the M27256 is exposure to short wave ultraviolet light which has wavelength $2537 \AA$ A. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of $15 \mathrm{~W}-\mathrm{sec} / \mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27256 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

- FAST ACCESS TIME: 200ns
- EXTENDED TEMPERATURE RANGE
- SINGLE 5V SUPPLY VOLTAGE
- LOW STANDBY CURRENT: 40mA max
- TTL COMPATIBLE DURING READ AND PROGRAM
- FAST PROGRAMMING ALGORITHM
- ELECTRONIC SIGNATURE
- PROGRAM MING VOLTAGE: 12V


## DESCRIPTION

The M27512 is a 524,288 bit UV erasable and electrically programmable memory EPROM. It is organized as 65,536 words by 8 bits.
The M27512 is housed in a 28 Pin Window Ceramic Frit-Seal Dual-in-Line package. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | Output Enable / Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| TA | Ambient Operating Temperature | Grade 1 Grade 6 | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 85 \end{array}$ | ${ }^{\circ} \mathrm{C}$ |
| TBIAS | Temperature Under Bias | Grade 1 Grade 6 | $\begin{aligned} & -10 \text { to } 80 \\ & -50 \text { to } 95 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  | -65 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  | -0.6 to 6.5 | V |
| $V_{C C}$ | Supply Voltage |  | -0.6 to 6.5 | V |
| $V_{\text {A9 }}$ | A9 Voltage |  | -0.6 to 13.5 | V |
| $V_{\text {PP }}$ | Program Supply |  | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specificatıon is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device rellability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2. DIP Pin Connections

| A15 [ 1 | $\bigcirc 28 \mathrm{~V}$ CC |
| :---: | :---: |
| A12 2 | 27 A14 |
| A7 [ 3 | 26 A13 |
| A6 4 | 25.18 |
| A5 5 | 24.19 |
| A4 6 | 23 A11 |
| A3 47 | M27512 $22 \sim \overline{\mathrm{G}} \mathrm{V}_{P P}$ |
| A2 8 | M27512 21 - A10 |
| A1 99 | 20 F |
| AO 10 | 19 Q7 |
| Q0 11 | 18 Q6 |
| Q1 [ 12 | 17 Q 5 |
| Q2 13 | 16 Q4 |
| VSS 14 | 15 Q3 |
| VA00766 |  |

## DEVICE OPERATION

The six modes of operations of the M27512 are listed in the Operating Modes table. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $\bar{G}$ VPP and 12 V on A9 for Electronic Signature.

## Read Mode

The M27512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable $(\overline{\mathrm{G}})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, address access time (tavav) is equal to the delay from $\bar{E}$ to output (telov). Data is available at the outputs after delay of tglav from the falling edge of $\bar{G}$, assuming that $\bar{E}$ has been low and the addresses have been stable for at least tavav-tglav.

## Standby Mode

The M27512 has a standby mode which reduces the maximum active power current from 125 mA to 40 mA . The M27512 is placed in the standby mode by applying a TTL high signal to the $\bar{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\bar{G} V_{P P}$ input.

## Two Line Output Control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :
a. the lowest possible memory power dissipation,
b. complete assurance that output bus contention will not occur.

## DEVICE OPERATION (cont'd)

For the most efficient use of these two control lines, $\bar{E}$ should be decoded and used as the primary device selecting function, while GVPP should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

## System Considerations

The power switching characteristics of fast EPROMs require careful decoupling of the devices The supply current, lcc, has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\bar{E}$. The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommenced that a $1 \mu \mathrm{~F}$ ceramic capacitor be used on every device between $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{V}_{\text {ss }}$. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor
should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

## Programming

When delivered, and after each erasure, all bits of the M27512 are in the " 1 " state. Data is introduced by selectively programming " 0 s" into the desired bit locations. Although only "Os" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a " 0 " to a " 1 " is by ultraviolet light erasure. The M27512 is in the programming mode when $\overline{\mathrm{G}} \mathrm{V}_{P P}$ input is at 12.5 V and $\overline{\mathrm{E}}$ is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. The M27512 can use PRESTO Programming Algorithm that drastically reduces the programming time (typically less than 50 seconds). Nevertheless to achieve compatibility with all programming equipment, the standard Fast Programming Algorithm may also be used.

## Fast Programming Algorithm

Fast Programming Algorithm rapidly programs M27512 EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. A flowchart of the M27512 Fast Programming Algorithm is shown in Figure 8.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}$ | $\mathrm{A9}$ | Q0- Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Out |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Hi-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ Pulse | $\mathrm{V}_{\mathrm{PP}}$ | X | Data n |
| Verify | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Out |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{PP}}$ | X | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Hi-Z |
| Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{ID}}$ | Codes |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{ID}}=12 \mathrm{~V} \pm 0.5 \%$.
Table 4. Electronic Signature

| Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0Dh |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 5. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: This parameter is sampled only and not tested 100\%.

Figure 5. Read Mode AC Waveforms


Table 6. Read Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{VPP}=\mathrm{VCC}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\text {cC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lıO | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\bar{E}=V_{\text {IL }}, \bar{G}=V_{\text {IL }}$ |  | 125 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 40 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Note: 1. $\mathrm{V}_{\mathrm{CC}}$ must be applied simultaneously with or before $\mathrm{V}_{\mathrm{PP}}$ and removed simultaneously or after $\mathrm{V}_{\mathrm{PP}}$.
Table 7. Read Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ )

| Symbol | Alt | Parameter | Test Condition | M27512 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -2, -20 |  | blank, -25 |  | -3 |  |  |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 200 |  | 250 |  | 300 | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 200 |  | 250 |  | 300 | ns |
| tGLQv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 75 |  | 100 |  | 120 | ns |
| $\mathrm{t}_{\mathrm{EHQZ}}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 55 | 0 | 60 | 0 | 105 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | 0 | 105 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\begin{aligned} & \overline{\bar{E}}=V_{\mathrm{IL}}, \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 0 |  | 0 |  | 0 |  | ns |

Notes: 1 Vcc must be applıed simultaneously with or before $V_{P P}$ and removed simultaneously or after VPP.
2 This parameter is sampled only and not $100 \%$ tested.

Table 8. Programming Mode DC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $I_{\text {LI }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IH}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current |  |  | 150 | mA |
| IPP | Program Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage |  | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{~V}_{\text {OH }}$ | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{~V}_{\text {ID }}$ | A9 Voltage |  | 11.5 | 12.5 | V |

Note: 1. $V_{C C}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{P P}$.

Table 9. MARGIN MODE AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{VPP}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {A9HVPH }}$ | $\mathrm{t}_{\text {AS9 }}$ | VA9 High to VPP High |  | 2 |  | $\mu \mathrm{s}$ |
| tvPHEL | tvPs | Vpp High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| $t_{\text {A10HEH }}$ | $t_{\text {AS } 10}$ | VA10 High to Chip Enable High (Set) |  | 1 |  | $\mu \mathrm{s}$ |
| $t_{\text {A10LEH }}$ | $t_{\text {AS } 10}$ | VA10 Low to Chip Enable High (Reset) |  | 1 |  | $\mu \mathrm{s}$ |
| texalox | $t_{\text {AH10 }}$ | Chip Enable Transition to VA10 Transition |  | 1 |  | $\mu \mathrm{s}$ |
| texvpx | tvPH | Chip Enable Transition to VPP Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tvpxagx | $\mathrm{t}_{\text {AH9 }}$ | VPP Transition to VA9 Transition |  | 2 |  | $\mu \mathrm{s}$ |

Note: 1. $V_{c c}$ must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after VPp.

Table 10. Programming Mode AC Characteristics ${ }^{(1)}$
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V} \pm 0.25 \mathrm{~V} ; \mathrm{V}_{\mathrm{PP}}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {avel }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tovel | tos | Input Valid to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvCHEL | tvcs | Vcc High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tVPHEL | toes | VPP High to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| tvplvPH | tpRT | VPp Rise Time |  | 50 |  | ns |
| teleh | tpw | Chip Enable Program Pulse Width (Initial) | Note 2 | 0.95 | 1.05 | ms |
| teleh | topw | Chip Enable Program Pulse <br> Width (Overprogram) | Note 3 | 2.85 | 78.75 | ms |
| tehax | $t_{\text {DH }}$ | Chip Enable High to Input Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tehVpx | toen | Chip Enable High to VPP Transition |  | 2 |  | $\mu \mathrm{s}$ |
| tVPLEL | tvR | VPp Low to Chip Enable Low |  | 2 |  | $\mu \mathrm{s}$ |
| telqv | tov | Chip Enable Low to Output Valid |  |  | 1 | $\mu \mathrm{s}$ |
| $t_{\text {EHQZ }}{ }^{(4)}$ | tDF | Chip Enable High to Output HiZ |  | 0 | 130 | ns |
| $t_{\text {EHAX }}$ | $\mathrm{t}_{\text {AH }}$ | Chip Enable High to Address Transition |  | 0 |  | ns |

Notes. 1. VCc must be applied simultaneously with or before $V_{P P}$ and removed simultaneously or after $V_{\text {PP. }}$.
2. The Initial Program Pulse width tolerance is $1 \mathrm{~ms} \pm 5 \%$.
3. The length of the Over-program Pulse varies from 2.85 ms to 78.95 ms , depending on the multiplication value of the iteration counter. 4. This parameter is sampled only and not $100 \%$ tested.

Figure 6. MARGIN MODE AC Waveform


Figure 7. Programming and Verify Modes AC Waveforms


Figure 8. Fast Programming Flowchart


## DEVICE OPERATION (cont'd)

The Fast Programming Algorithm utilizes two different pulse types : initial and overprogram. The duration of the initial $\bar{E}$ pulse(s) is 1 ms , which will then be followed by a longer overprogram pulse of length 3 ns by n ( n is an iteration counter and is equal to the number of the initial one millisecond pulses applied to a particular M27512 location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the over program pulse is applied.
The entire sequence of program pulses is performed at $\mathrm{V}_{C C}=6 \mathrm{~V}$ and $\overline{\mathrm{G}}_{\mathrm{PP}}=12.5 \mathrm{~V}$ (byte verifications at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ and $\overline{\mathrm{G}} \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{IL}}$ ). When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $V_{c c}=5 \mathrm{~V}$.

## PRESTO Programming Algorithm

PRESTO Programming Algorithm allows to program the whole array with a guaranted margin, in a typical time of less than 50 seconds (to be compared with 283 seconds for the Fast algorithm). This can be achieved with the SGS-THOMSON M27512 due to several design innovations described in the next paragraph that improves programming efficiency and brings adequate margin

Figure 9. PRESTO Programming Flowchart

for reliability. Before starting the programming the internal MARGIN MODE circuit is set in order to guarantee that each cell is programmed with enough margin.
Then a sequence of $500 \mu$ s program pulses are applied to each byte until a correct verify occurs. No overprogram pulses are applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell.

## Program Inhibit

Programming of multiple M27512s in parallel with different data is also easily accomplished. Except for $\bar{E}$, all like inputs (including $\bar{G} V P P$ ) of the parallel M27512 may be common. A TTL low level pulse applied to a M27512's Einput, with $\overline{\mathrm{GV}}_{\mathrm{pp}}$ at 12.5 V , will program that M27512. A high level $\bar{E}$ input inhibits the other M27512s from being programmed.

## Program Verify

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\bar{G} V_{p p}$ and $\bar{E}$ at $V_{\text {IL }}$. Data should be verified tDv after the falling edge of $\bar{E}$.

## Electronic Signature

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the M27512. To activate this mode, the programming equipment must force 11.5 V to 12.5 V on address line A9 of the M27512. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $\mathrm{V}_{\mathrm{IL}}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $V_{\text {IL }}$ during Electronic Signature mode, except for A14 and A15 which should be high. Byte $0\left(A 0=V_{\text {IL }}\right)$ represents the manufacturer code and byte $1\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IH}}\right)$ the device identifier code.

## ERASURE OPERATION (applies to UV EPROM)

The erasure characteristic of the M27512 is such that erasure begins when the cells are exposed to
light with wavelengths shorter than approximately $4000 \AA$. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 A range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27512 in about 3 years, while it would take approximately 1 week to cause erasure when expose to direct sunlight. If the M27512 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27512 window to prevent unintentional erasure. The recommended erasure procedure for the M27512 is exposure to short wave ultraviolet light which has wavelength 2537 Å.
The integrated dose (i.e. UV intensity $x$ exposure time) for erasure should be a minimum of 15 W -sec/ $\mathrm{cm}^{2}$. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with $12000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ power rating. The M27512 should be placed within 2.5 cm ( 1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

SGS-THOMSON

## FLASH MEMORIES

## CMOS 256K (32K x 8) FLASH MEMORY

- FAST ACCESS TIME: 100ns
- 1,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMMING TIME $100 \mu \mathrm{~s}$ (PRESTO F PROGRAMMING)
- ELECTRICAL CHIP ERASE IN 1s RANGE


Figure 1. Logic Diagram

$\qquad$

Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The M28F256 FLASH MEMORY employs a technology similar to a 256 K EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage,
input. When Vpp is less than or equal to 6.5 V , the command register is disabled and M28F256 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command register is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPp $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is 'don't care'.

Read Mode. The M28F256 has two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data on to the output, independant of the device selection.

Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $200 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable ( E ) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.

Output Disable Mode. When the Output Enable (G) is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\bar{E}$ and $\bar{G}$ Low. With AO Low the output data is the manufacturer code, when A0 is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{VPP} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.

A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $W$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPP is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory.

Table 3. Operations ${ }^{(1)}$

|  | VPP | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | $V_{\text {PPL }}$ | Read | VIL | VIL | $\mathrm{V}_{\text {IH }}$ | A9 | Data Output |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | $X$ | $X$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Electronic Signature | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | VPPH | Read | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | VIL Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1 \mathrm{H}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | VIH | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |

Note: 1. $X=V_{I L}$ or $V_{I H}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\text {IH }}$ | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0A8h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A14 | DQO-DQ7 | Operation | A0-A14 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic <br> Signature | 2 | Write | X | 90h | Read | 0000h | 20 h |
|  |  |  |  |  | Read | 0001h | OA8h |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verity | 2 | Write | A0-A14 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A14 | Data Input |
| Program Verify | 2 | Write | X | OCOh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$

## READ/WRITE MODES (cont'd)

If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 00h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.
Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 90 h to the command register. The following read cycle, with address inputs 0000 h or 0001 h , output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).

Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to OFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.
The Erase Mode is set-up by writing 20h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.
Erase Verify Mode is set-up by writing OAOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading 0FFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.

## READ/WRITE MODES (cont'd)

As the Erase algorithm flow chart shows, when the data read during Erase Verify is not 0FFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).
Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this second cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Program Verify Mode is set-up by writing OCOh to the command register. The rising edge of $W$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.
Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Figure 4. AC Testing Load Circuit


Table 6. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $C_{\text {OUT }}$ | Output Capacitance | $V_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: this parameter is sampled only and not tested $100 \%$

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l L | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lıO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{C C} \pm 0.2 \mathrm{~V}$ |  | 200 | $\mu \mathrm{A}$ |
| $\operatorname{lcC2}{ }^{(1)}$ | Supply Current (Programmıng) | Durıng Programming |  | 10 | mA |
| Icc3 ${ }^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 30 | mA |
| ICC4 ${ }^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| ICC5 ${ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 30 | mA |
| ILPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| Ipp | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1^{(1)}$ | Program Current (Programming) | $V^{\text {PP }}$ = $=\mathrm{V}_{\text {PPH }}$, During Programming |  | 30 | mA |
| $\mathrm{IPP} 2{ }^{(1)}$ | Program Current (Program Verify) | $V_{\text {PP }}=V_{\text {PPH }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $V_{P P}=V_{\text {PPH }}$, During Erase |  | 30 | mA |
| $\mathrm{IPP4}^{(1)}$ | Program Current (Erase Verify) | $V_{\text {PP }}=\mathrm{V}_{\text {PPH }}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage TTL |  | 2 | $V_{C C}+0.5$ | V |
|  | Input High Voltage CMOS |  | $0.7 \mathrm{~V}_{\text {cc }}$ | $V_{c c}+0.5$ | V |
| Vol | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage TTL | $1 \mathrm{OH}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
|  | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 4.1 |  | V |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | $V_{\text {cc }}-0.8$ |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| VPPH | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $V_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $\mathrm{IID}^{(1)}$ | A9 Current (Electronic Signature) | $A 9=V_{\text {ID }}$ |  | 500 | $\mu \mathrm{A}$ |

Note: 1. Not $100 \%$ Tested Characterisation Data available.

Table 8A. Read Only Mode AC Characteristics
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V} P \mathrm{CP} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F256 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 100 |  | 120 |  | ns |
| $\mathrm{tavav}^{\text {a }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| telox | tcel | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tglax | toel | Output Enable Low to Output Transition | $\bar{E}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tglev | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 45 |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ | tCDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 40 | ns |
| tGHQZ ${ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Note: 1 Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
(( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V} P \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F256 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $\mathrm{t}_{\mathrm{BC}}$ | Read Cycle Tıme | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 150 |  | 200 |  | ns |
| tavav | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| telax | tcel | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telov | tCE | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tglax | toel | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| tehaz ${ }^{(1)}$ | tcDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 55 | 0 | 60 | ns |
| tGHQZ $^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


Table 9A. Read/Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{PP}}=12 \mathrm{~V}$ )

| Symbol | Alt | Parameter | M28F256A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -10 |  | -12 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | Vpp High to Chip Enable Low | 100 |  | 100 |  | ns |
| twhwH3 | twc | Write Cycle Time | 100 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| twLAX | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tDS | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh ${ }^{(2)}$ |  | Chip Enable Low to Chip Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| twhDx | $t_{\text {DH }}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| twhwh 1 |  | Duration of Program Operation | 95 | 105 | 95 | 105 | $\mu \mathrm{s}$ |
| twhwH2 |  | Duration of Erase Operation | 9.5 | 10.5 | 9.5 | 10.5 | ms |
| twher | tch | Write Enable High to Chıp Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 100 |  | 120 | ns |
| telox | tcel | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid |  | 100 |  | 120 | ns |
| tglax | toel | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| tehoz $^{(1)}$ | tcdF | Chip Enable High to Output Hi-Z |  | 40 |  | 40 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transıtion | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2 A Write is enabled by a valid combination of Chip Enable ( $\bar{E}$ ) and Write Enable $(\bar{W})$. When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all tımings should be measured relatıve to Chip Enable waveform.

Table 9B. Read/Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{PP}}=12 \mathrm{~V}$ )

| Symbol | Alt | Parameter | M28F256A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -15 |  | -20 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tVPHEL |  | Vpp High to Chip Enable Low | 100 |  | 100 |  | ns |
| twHWH3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $\mathrm{t}_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| tGHWL |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| $\mathrm{tELEH}^{(2)}$ |  | Chip Enable Low to Chip Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| twHDX | $t_{\text {DH }}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| twhwhy |  | Duration of Program Operation | 95 | 105 | 95 | 105 | $\mu \mathrm{s}$ |
| twhWH2 |  | Duration of Erase Operation | 9.5 | 10.5 | 9.5 | 10.5 | ms |
| twHEH | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telax | tcel | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telav | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tglex | toel | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglev | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| tehaz ${ }^{(1)}$ | tcDF | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2 A Write is enabled by a valid combination of Chip Enable ( $\overline{\mathrm{E}}$ ) and Write Enable $(\bar{W})$. When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all timings should be measured relative to Chip Enable waveform.



Figure 10. Erasing Flowchart


## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programs all bytes to 00 h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing 0AOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to OFFh. Erase Verify begins at address 0000 h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 11. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $100 \mu$ s programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing 0COh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## CMOS 256K (32K x 8) FLASH MEMORY

- FAST ACCESS TIME: 100ns
- LOW POWER CONSUMPTION
- Standby Current: 200 $\mu \mathrm{A}$ Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE IN 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F256A FLASH MEMORY is a non-volatile memory which may be erased electrically at the chip level and programmed byte-by-byte. It is organised as 32 K bytes of 8 bits. It uses a command register architecture to select the operating modes and thus provides a simple microprocessor interface. The M28F256A FLASH MEMORY is suitable for applications where the memory has to be reprogrammed in the equipment. The access time of 100ns makes the device suitable for use in high speed microprocessor systems.

Table 1. Signal Names

| $A 0-A 14$ | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{\text {A }}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DEVICE OPERATION

The M28F256A FLASH MEMORY employs a technology similar to a 256K EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage,
input. When VPP is less than or equal to 6.5 V , the command register is disabled and M28F256A functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPp is raised to 12 V the command register is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, $\mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is don't care.
Read Mode. The M28F256A has two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable (E) is the power control and should be used for device selection. Output Enable $(\bar{G})$ is the output control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $200 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable ( E ) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable $(\overline{\mathrm{G}})$ is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ Low. With AO Low the output data is the manufacturer code, when A0 is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{VPP}_{\mathrm{PP}} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPP is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPp from low to high only when needing to erase or program the memory. All command register access is inhibited when Vcc falls below the Erase/Write Lockout Voltage (VLKO) of 2.5 V .

Table 3. Operations ${ }^{(1)}$

|  | VPP | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | VPPL | Read | VIL | VIL | $\mathrm{V}_{\text {IH }}$ | A9 | Data Output |
|  |  | Output Disable | VIL | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $X$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\text {IH }}$ | X | X | X | $\mathrm{Ha}-\mathrm{Z}$ |
|  |  | Electronıc Signature | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | VPPH | Read | $V_{\text {IL }}$ | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | VIL Pulse | A9 | Data Input |
|  |  | Output Disable | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Hi-Z |

Note: 1. $\mathrm{X}=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\mathrm{IH}}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 h |
| Device Code | $\mathrm{V}_{\text {H }}$ | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | $0 A A h$ |

## Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A14 | DQ0-DQ7 | Operation | A0-A14 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic Signature | 2 | Write | X | 90h | Read | 0000h | 20h |
|  |  |  |  |  | Read | 0001h | OAAh |
| Setup Erase/ | 2 | Write | X | 20h |  |  |  |
| Erase |  |  |  |  | Write | x | 20h |
| Erase Verify | 2 | Write | A0-A14 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A14 | Data Input |
| Program Verify | 2 | Write | X | 0COh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: 1. $X=V_{I L}$ or $V_{I H}$

## READ/WRITE MODES (cont'd)

If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 00 h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.

Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to
apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 90 h to the command register. The following read cycle, with address inputs 0000 h or 0001 h , output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).

Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to OFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.
The Erase Mode is set-up by writing 20 h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.
Erase Verify Mode is set-up by writing OAOh to the command register and at the same time supplying the address of the byte to be verified. The rising

## READ/WRITE MODES (cont'd)

edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.
As the Erase algorithm flow chart shows, when the data read during Erase Verify is not 0FFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).

Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle
which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.
Program Verify Mode is set-up by writing OCOh to the command register. The rising edge of $W$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.
Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: this parameter is sampled only and not tested $100 \%$

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{L}}, \mathrm{f}=6 \mathrm{MHz}$ |  | 30 | mA |
| $\mathrm{IcC1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{C \mathrm{C}} \pm 0.2 \mathrm{~V}$ |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{ICC2}^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| $\mathrm{ICC3}^{(1)}$ | Supply Current (Program Verrify) | During Verify |  | 30 | mA |
| $\mathrm{ICC4}^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| $\mathrm{ICC5}^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 30 | mA |
| lLpp | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| Ipp | Program Current (Read or Standby) | $\mathrm{V}_{\text {PP }}>\mathrm{V}_{\text {CC }}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{C C}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| IPp1 ${ }^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Programming |  | 30 | mA |
| IPP2 ${ }^{(1)}$ | Program Current (Program Verify) | $V_{\text {PP }}=V_{\text {PPH, }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase |  | 30 | mA |
| $\mathrm{Ipp4}^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase Verify |  | 5 | mA |
| VIL | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage TTL |  | 2 | $V_{C c}+0.5$ | V |
|  | Input High Voltage CMOS |  | $0.7 \mathrm{~V}_{c c}$ | $V_{c c}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{OLL}=5.8 \mathrm{~mA}($ grade 1$)$ |  | 0.45 | V |
|  |  | $\mathrm{loL}=2.1 \mathrm{~mA}$ (grades $3 \& 6$ ) |  | 0.45 | V |
| V OH | Output High Voltage CMOS | $1 \mathrm{OH}=-100 \mu \mathrm{~A}$ | 4.1 |  | V |
|  |  | $1 \mathrm{OH}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-0.8$ |  | V |
|  |  | $\mathrm{l} \mathrm{OH}=-2.5 \mathrm{~mA}$ (grade 1) | $\mathrm{V}_{\mathrm{cc}}-0.8$ |  | V |
|  | Output High Voltage TTL | $\mathrm{IOH}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| $V_{\text {PPH }}$ | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $V_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $110{ }^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{\text {ID }}$ (grade 1) |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{A} 9=\mathrm{V}_{\text {ID }}($ grades $3 \& 6)$ |  | 500 | $\mu \mathrm{A}$ |
| $V_{\text {LKo }}$ | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ Tested. Characterısation Data available

Table 8A. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F256A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | trC | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 100 |  | 120 |  | ns |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 100 |  | 120 | ns |
| telqu ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| tglqV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 45 |  | 50 | ns |
| tehaz $^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | toh | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
(( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F256A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | trc | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 150 |  | 200 |  | ns |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telax ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tGLQX ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| tEhQz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable Hıgh to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | = | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


Table 9A. Read/Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ : $\mathrm{VPP}=12 \mathrm{~V}$ )

| Symbol | Alt | Parameter | M28F256A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -10 |  | -12 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 100 |  | 100 |  | ns |
| tWHWH3 | twc | Write Cycle Time | 100 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| tghwL |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{S}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| twiwh | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| $t_{\text {ELEH }}{ }^{(2)}$ |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDx | $t_{\text {DH }}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| twhwh1 |  | Duration of Program Operation | 10 |  | 10 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| twher | tch | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| twhwl | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 100 |  | 120 | ns |
| telox | tcel | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 100 |  | 120 | ns |
| tglax | toel | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| tehQz ${ }^{(1)}$ | tcDF | Chip Enable High to Output Hi-Z |  | 40 |  | 40 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $\mathrm{t}_{\text {AXQX }}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valid combination of Chip Enable $(\overline{\mathrm{E}})$ and Write Enable $(\bar{W})$. When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all timings should be measured relative to Chip Enable waveform.

Table 9B. Read/Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ or $\mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ : $\mathrm{V} P=12 \mathrm{~V}$ )

| Symbol | Alt | Parameter | M28F256A |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -15 |  | -20 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 100 |  | 100 |  | ns |
| twhwh3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tDs | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| twLwh | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| $t_{\text {ELEH }}{ }^{(2)}$ |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDX | $t_{\text {DH }}$ | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 10 |  | 10 |  | $\mu \mathrm{s}$ |
| twhwh2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| tWHEH | $\mathrm{tch}^{\text {chen }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavQv | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telox | tcel | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tglax | toel | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| tEHQZ ${ }^{(1)}$ | tCDF | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | $t_{\text {DF }}$ | Output Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| $\mathrm{t}_{\mathrm{AXQx}}$ | toh | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valid combination of Chip Enable $(\bar{E})$ and Write Enable $(\bar{W})$. When Write is controlled by Chip Enable (with a Chıp Enable pulse width smaller than Write Enable), all timıngs should be measured relative to Chıp Enable waveform.

Write


Figure 10. Erasing Flowchart


Limit: 1000 at grades $1 \& 6 ; 6000$ at grade 3.

## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to OFFh. Erase Verify begins at address 0000 h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 11. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu \mathrm{~s}$ programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## CMOS 512K (64K x 8) FLASH MEMORY

- FAST ACCESS TIME: 100ns
- LOW POWER CONSUMPTION
- Standby Current: 200 $\mu \mathrm{A}$ Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE IN 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied Exposure to Absolute Maximum Rating conditions for extended periods may affect device rellability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DEVICE OPERATION

The M28F512 FLASH MEMORY employs a technology similar to a 512 K EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage, input. When Vpp is less than or equal to 6.5 V , the
command register is disabled and M28F512 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command register is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPp $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input W should be High. In the Standby Mode this input is 'don't care'.
Read Mode. The M28F512 has two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable (E) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $200 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable $(\overline{\mathrm{G}})$ is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\bar{E}$ and $\bar{G}$ Low. With AO Low the output data is the manufacturer code, when A0 is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{VPP} \leq 12.6 \mathrm{~V}$
When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.

A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of W latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPP is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory. All command register access is inhibited when

Table 3. Operations ${ }^{(1)}$

|  | VPP | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | VPPL | Read | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Output Disable | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IH }}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Electronic Signature | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | VPPH | Read | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | VIL | $\mathrm{V}_{\mathrm{IH}}$ | VIL Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IH }}$ | X | $\mathrm{HI}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\text {IH }}$ | X | X | X | Hi-Z |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$
2 Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A15 | DQ0-DQ7 | Operation | A0-A15 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic Signature | 2 | Write | X | 90h | Read | 0000h | 20h |
|  |  |  |  |  | Read | 0001h | 02h |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verify | 2 | Write | A0-A15 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A15 | Data Input |
| Program Verify | 2 | Write | X | OCOh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: $1 \mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$

## READ/WRITE MODES (cont'd)

Vcc falls below the Erase/Write Lockout Voltage (VLKO) of 2.5 V .
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 00h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.

Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 90 h to the command register. The following read cycle, with address inputs 0000 h or 0001 h , output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to OFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.
The Erase Mode is set-up by writing 20h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is

## READ/WRITE MODES (cont'd)

followed by an Erase Verify which reads an addressed byte.

Erase Verify Mode is set-up by writing OAOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.

As the Erase algorithm flow chart shows, when the data read during Erase Verify is not OFFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

Program Verify Mode is set-up by writing OCOh to the command register. The rising edge of $\bar{W}$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.

Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Figure 4. AC Testing Load Circuit


Table 6. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: this parameter is sampled only and not tested $100 \%$

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lL | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lcc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \mathrm{f}=6 \mathrm{MHz}$ |  | 30 | mA |
| $\mathrm{IcC1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{Cc}} \pm 0.2 \mathrm{~V}$ |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{ICC2}^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| $\mathrm{ICC3}^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 30 | mA |
| $\mathrm{ICC4}^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| $\mathrm{ICC5}^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 30 | mA |
| LLPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| lpp | Program Current (Read or Standby) | $\mathrm{V}_{\mathrm{PP}}>\mathrm{V}_{\mathrm{CC}}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Programming |  | 30 | mA |
| Ipp2 ${ }^{(1)}$ | Program Current (Program Verify) | $\mathrm{V}_{\text {PP }}=\mathrm{V}_{\text {PPH }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Erase |  | 30 | mA |
| $\mathrm{IPP4}^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\mathrm{LL}}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage TTL |  | 2 | $\mathrm{V}_{\text {cc }}+0.5$ | V |
|  | Input High Voltage CMOS |  | $0.7 \mathrm{~V}_{C C}$ | $V_{C C}+0.5$ | V |
| Vol | Output Low Voltage | $\mathrm{lOL}=5.8 \mathrm{~mA}($ grade 1 ) |  | 0.45 | V |
|  |  | $\mathrm{loL}=2.1 \mathrm{~mA}($ grade $3 \& 6)$ |  | 0.45 | V |
| Vон | Output High Voltage CMOS | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 4.1 |  | V |
|  |  | $1 \mathrm{loH}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}-0.8$ |  | V |
|  |  | $\mathrm{IOH}=-2.5 \mathrm{~mA}$ (grade 1) | $V_{C C}-0.8$ |  | V |
|  | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| $V_{\text {PPH }}$ | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $V_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $\mathrm{IID}^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{\text {ID }}$ |  | 200 | $\mu \mathrm{A}$ |
| VLкo | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ Tested. Characterisation Data available.

Table 8A. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F512 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -10 |  | -12 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 100 |  | 120 |  | ns |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| telox ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tglax ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tglev | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 45 |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 40 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( $\left(\mathrm{T}_{\mathrm{A}}=0\right.$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$; $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F512 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -15 |  | -20 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| $t_{\text {AVAV }}$ | $t_{\text {RC }}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 150 |  | 200 |  | ns |
| tavQV | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| telax ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| tehaz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | = | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


Table 9A. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70{ }^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F512 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -10 |  | -12 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tVPHEL |  | Vpp High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{S}$ |
| tvPHWL |  | VPP High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| twhwh3 | twc | Write Cycle Time | 100 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLAX | $\mathrm{t}_{\mathrm{AH}}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twLEL |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tghel |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tDS | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tDVEH |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDx | tDH | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| $t_{\text {EHDX }}$ |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| teher 1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| twhwh2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| tWHEH | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| terwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 100 |  | 120 | ns |
| telax ${ }^{(1)}$ | tzz | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 100 |  | 120 | ns |
| tgLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglqv | toe | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| tehoz $^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 40 |  | 50 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tDF | Output Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valid combination of Chip Enable ( $\overline{\mathrm{E}}$ ) and Write Enable ( $\overline{\mathrm{W}}$ ). When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all tımings should be measured relative to Chip Enable waveform.

Table 9B. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F512 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -15 |  | -20 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvPHEL |  | VPp High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvPriwL |  | Vpp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| twHWH3 | twe | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tGHEL |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDx | tDH | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tehdx |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{S}$ |
| teher 1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| twHWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| twher | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable Hıgh to Write Enable Hıgh | 0 |  | 0 |  | ns |
| twhwL. | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhGL |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{S}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $\mathrm{tavaV}^{\text {a }}$ | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telox ${ }^{(1)}$ | tuz | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tGLQX ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglav | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| tehaz ${ }^{(1)}$ |  | Chip Enable High to Output Hı-Z |  | 55 |  | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hı-Z |  | 35 |  | 40 | ns |
| $\mathrm{t}_{\mathrm{AXQX}}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested
2. A Write is enabled by a valıd combınatıon of Chıp Enable $(\bar{E})$ and Write Enable $(\bar{W})$ When Write is controlled by Chip Enable (with a Chip Enable pulse width smaller than Write Enable), all tımıngs should be measured relative to Chip Enable waveform




Figure 11. Erasing Flowchart


Limit: 1000 at grades $1 \& 6 ; 6000$ at grade 3.

## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00 h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to OFFh. Erase Verify begins at address 0000 h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu$ s programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## CMOS 1 Megabit (128K x 8) FLASH MEMORY

- FAST ACCESS TIME: 100ns
- LOW POWER CONSUMPTION
- Standby Current: 100 $\mu$ A Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMING TIME 10 $\mu \mathrm{s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE IN 1s RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F101 FLASH MEMORY is a non-volatile memory which may be erased electrically at the chip level and programmed byte-by-byte. It is organised as 128 K bytes of 8 bits. It uses a command register architecture to select the operating modes and thus provides a simple microprocessor interface. The M28F101 FLASH MEMORY is suitable for applications where the memory has to be reprogrammed in the equipment. The access time of 100 ns makes the device suitable for use in high speed microprocessor systems.

Table 1. Signal Names

| A0 - A16 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $\mathrm{V}_{\mathrm{PP}}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |

ADVANCE DATA


Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2C. PTSO Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Figure 2D. PTSO Reverse Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sectıons of this specification is not implied. Exposure to Absolute Maximum Rating conditıons for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The M28F101 FLASH MEMORY employs a technology similar to a 1 Megabit EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the Vpp, program voltage, input. When VPP is less than or equal to 6.5 V , the command register is disabled and M28F101 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command regsiter is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPp $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is don't care.
Read Mode. The M28F101 has two enable inputs, $\bar{E}$ and $\bar{G}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $100 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high
impedance state, independant of the Output Enable ( $\bar{G}$ ) input.
Output Disable Mode. When the Output Enable $(\overline{\mathrm{G}})$ is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ Low. With AO Low the output data is the manufacturer code, when AO is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.

Table 3. Operations ${ }^{(1)}$

|  | $V_{\text {PP }}$ | Operation | $\bar{E}$ | $\overline{\mathrm{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | $\mathrm{V}_{\mathrm{PPL}}$ | Read | $\mathrm{V}_{\mathrm{IL}}$ | VIL | $\mathrm{V}_{1 \mathrm{H}}$ | A9 | Data Output |
|  |  | Output Disable | VIL | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Hi-Z |
|  |  | Electronic Signature | $\mathrm{V}_{\mathrm{IL}}$ | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | $\mathrm{V}_{\text {PPH }}$ | Read | $\mathrm{V}_{\mathrm{IL}}$ | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1}$ | VIL Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\text {IH }}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{1}$ | X | X | X | Hi-Z |

Note: 1. $X=V_{\text {IL }}$ or $V_{I H}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{H}}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A16 | DQO-DQ7 | Operation | A0-A16 | DQ0-DQ7 |
| Read | 1 | Write | X | 00h |  |  |  |
| Electronic <br> Signature | 2 | Write | X | 90h | Read | 00000h | 20h |
|  |  |  |  |  | Read | 00001h | 07h |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verify | 2 | Write | A0-A16 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A16 | Data Input |
| Program Verify | 2 | Write | x | OCOh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | X | OFFh |

Note: 1. $X=V_{I L}$ or $V_{I H}$

## READ/WRITE MODES (cont'd)

A write to the command register is made by bringing W Low while $\bar{E}$ is Low. The falling edge of $W$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when $V_{P P}$ is $\leq$ 6.5 V the contents of the command register default to $00 h$, thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory. All command register access is inhibited when Vcc falls below the Erase/Write Lockout Voltage ( $\mathrm{V}_{\text {LKO }}$ ) of 2.5 V .
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.

The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms

internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 00h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.
Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 90 h to the command register. The following read cycle, with address inputs 00000 h or 00001h, output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to OFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.
The Erase Mode is set-up by writing 20 h to the command register. The write cycle is then repeated

Figure 4. AC Testing Load Circuit


Table 6. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| COUT | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: this parameter is sampled only and not tested $100 \%$

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} \mathrm{CC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| LLo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \mathrm{f}=6 \mathrm{MHz}$ |  | 30 | mA |
| IcCor | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{C C} \pm 0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{IcCa}^{(1)}$ | Supply Current (Programming) | During Programming (grade $1 \& 6$ ) |  | 10 | mA |
|  |  | During Programming (grade 3) |  | 30 | mA |
| $\mathrm{IcCa}^{(1)}$ | Supply Current (Program Verify) | During Verify (grade 1 \& 6) |  | 15 | mA |
|  |  | During Verify (grade 3) |  | 30 | mA |
| $\mathrm{IcCa}_{4}{ }^{(1)}$ | Supply Current (Erase) | During Erasure (grade $1 \& 6$ ) |  | 15 | mA |
|  |  | During Erasure (grade 3) |  | 30 | mA |
| $\operatorname{lcC5}{ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify (grade 1 \& 6) |  | 15 | mA |
|  |  | During Erase Verify (grade 3) |  | 30 | mA |
| Icce | Supply Current (Electronic Signature) | A9 $=\mathrm{V}_{\text {ID }}$ (grade 3 only) |  | 30 | mA |
| ILpp | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{C C}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Ipp | Program Current (Read or Standby) | $V_{\text {PP }}>V_{\text {CC }}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP} 1{ }^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPF }}$, During Programming |  | 30 | mA |
| Ipp2 ${ }^{(1)}$ | Program Current (Program Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP} 3{ }^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Erase |  | 30 | mA |
| Ipp4 ${ }^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Erase Verify |  | 5 | mA |
| IPP5 ${ }^{(1)}$ | Program Current (Electronic Signature) | A9 = $\mathrm{V}_{\text {ID }}$ (grade 3 only) |  | 500 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage TTL |  | 2 | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
|  | Input High Voltage CMOS |  | 0.7 V cc | $V_{C C}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=5.8 \mathrm{~mA}($ grade 1) |  | 0.45 | V |
|  |  | $\mathrm{loL}=2.1 \mathrm{~mA}$ (grades $3 \& 6$ ) |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage CMOS | $\mathrm{l} \mathrm{OH}=-100 \mu \mathrm{~A}$ | 4.1 |  | V |
|  |  | $\mathrm{l} \mathrm{OH}=-2.5 \mathrm{~mA}$ | 0.85 V cc |  | V |
|  | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| $\mathrm{V}_{\text {PPH }}$ | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $V_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $110{ }^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{10}$ |  | 200 | $\mu \mathrm{A}$ |
| $V_{\text {LKo }}$ | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ Tested Characterisation Data available

Table 8A. Read Only Mode AC Characteristics
( $T_{A}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V} P \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -100 |  | -120 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| twhgl |  | Write Enable High to Output Enable Low |  | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 100 |  | 120 |  | ns |
| tavav | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 100 |  | 120 | ns |
| telox ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 45 |  | 50 | ns |
| tehoz $^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 45 | 0 | 55 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | 0 | 30 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1 Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| twhgl |  | Write Enable High to Output Enable Low |  | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | trc | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 150 |  | 200 |  | ns |
| tavQv | $t_{\text {ACC }}$ | Address Valıd to Output Valıd | $\bar{E}=V_{\text {IL }}, \bar{G}=V_{\text {IL }}$ |  | 150 |  | 200 | ns |
| $t_{\text {ELQX }}{ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {Axax }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | = | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


## READ/WRITE MODES (cont'd)

to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.
Erase Verify Mode is set-up by writing 0AOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.
As the Erase algorithm flow chart shows, when the data read during Erase Verify is not 0FFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid
command to the command register (for example Program or Reset).
Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

Program Verify Mode is set-up by writing OCOh to the command register. The rising edge of $\bar{W}$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.

Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Table 9A. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -10 |  | -12 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tVPHEL |  | VPP High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvPHWL |  | VPp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tWHWH3 | twc | Write Cycle Time | 100 |  | 120 |  | ns |
| $\mathrm{t}_{\text {AVWL }}$ | $\mathrm{t}_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLAX | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {ghwl }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tGHEL |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tDS | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chıp Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDX | tDH | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tehDx |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {EHEH }} 1$ |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| twHWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| twher | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| terwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | tWPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twHGL |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable Hıgh to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavav | $t_{\text {Acc }}$ | Addess Valid to data Output |  | 100 |  | 120 | ns |
| $\mathrm{telax}^{(1)}$ | tzz | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 100 |  | 120 | ns |
| $\mathrm{t}_{\text {GLQX }}{ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tGLQV | toe | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 40 |  | 50 | ns |
| tGhQz $^{(1)}$ | tDF | Output Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $t_{\text {AXQX }}$ | toh | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 9B. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ or $5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F101 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -150 |  | -200 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvPHWL |  | VPp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{S}$ |
| twhwh3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {aVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlax | $\mathrm{t}_{\mathrm{AH}}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twLEL |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| tGhwL |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tGHEL |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tDS | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tDVEH |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twlwh | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDX | tDH | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tEHDX |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| teheh1 |  | Duratıon of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| tWHEH | tch | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| tWHWL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{S}$ |
| tavav | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| tELQx ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tGLQX ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tGLQv | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| $\mathrm{t}_{\text {GHoz }}{ }^{(1)}$ | tDF | Output Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| t AXQX | toh | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested



Figure 10. Program Set-up and Program Verify Commands Waveforms - E Controlled

Figure 11. Erasing Flowchart


Limit: 1000 at grade $1 ; 6000$ at grades $3 \& 6$.

## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to OFFh. Erase Verify begins at address 0000h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu$ s programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## CMOS 1 Megabit (64K x 16) FLASH MEMORY

ADVANCE DATA

- FAST ACCESS TIME: 100 ns
- LOW POWER CONSUMPTION
- Standby Current: 100 $\mu \mathrm{A}$ Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE IN is RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F102 FLASH MEMORY is a non-volatile memory which may be erased electrically at the chip level and programmed word-by-word. It is organised as 64 K words of 16 bits. It uses a command register architecture to select the operating modes and thus provides a simple microprocessor interface. The M28F102 FLASH MEMORY is suitable for applications where the memory has to be reprogrammed in the equipment. The access time of 100 ns makes the device suitable for use in high speed microprocessor systems.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ15 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{P P}$ | Program Supply |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection, DU = Don't Use

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operatıon of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DEVICE OPERATION

The M28F102 FLASH MEMORY employs a technology similar to a 1 Megabit EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the $V_{P P}$, program voltage,
input. When Vpp is less than or equal to 6.5 V , the command register is disabled and M28F102 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command regsiter is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, VPP $\leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is 'don't care'.
Read Mode. The M28F102 has two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data on to the output, independant of the device selection.
Standby Mode. In the Standby Mode the maximum supply current is reduced from 50 mA to $100 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable ( E ) input. When in the Standby Mode the outputs are in a high impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable $(\overline{\mathrm{G}})$ is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ Low. With AO Low the output data is the manufacturer code, when A0 is High the output is the device type code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $\bar{W}$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when VPP is $\leq$ 6.5 V the contents of the command register default to 0000 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 0000h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the VPP from low to high only when needing to erase or program the memory. All command register access is inhibited when

Table 3. Operations ${ }^{(1)}$

|  | VPP | Operation | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | VPPL | Read | VIL | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Output Disable | VIL | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\text {IH }}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Electronic Signature | $\mathrm{V}_{\text {IL }}$ | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | VPPH | Read | VIL | VIL | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | VIL | $\mathrm{V}_{\mathrm{IH}}$ | VIL Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{1 \mathrm{H}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | AO | DQ15-DQ8 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's <br> Code | $\mathrm{V}_{\mathrm{HL}}$ | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0020 h |
| Device Code | $\mathrm{V}_{\mathrm{HH}}$ | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0050h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A15 | DQ0-DQ15 | Operation | A0-A15 | DQ0-DQ15 |
| Read | 1 | Write | X | 0000h |  |  |  |
| Electronic Signature | 2 | Write | X | 0090h | Read | 0000h | 0020h |
|  |  |  |  |  | Read | 0001h | 0050h |
| Setup Erase/ <br> Erase | 2 | Write | X | 0020h |  |  |  |
|  |  |  |  |  | Write | X | 0020h |
| Erase Verify | 2 | Write | A0-A15 | 00AOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 0040h |  |  |  |
|  |  |  |  |  | Write | A0-A15 | Data Input |
| Program Verify | 2 | Write | X | 00C0h | Read | X | Data Output |
| Reset | 2 | Write | X | OFFFFh | Write | X | OFFFFh |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$

## READ/WRITE MODES (cont'd)

Vcc falls below the Erase/Write Lockout Voltage (Vıко) of 2.5 V .
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing 0000h to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.

Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 0090h to the command register. The following read cycle, with address inputs 0000 h or 0001 h , output the manufacturer or device type codes. The command is terminated by writing another valid command to the command register (for example Reset).
Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 0000h, the Erase command then erases them to 0FFFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFFFh.
The Erase Mode is set-up by writing 0020h to the command register. The write cycle is then repeated to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is

## READ/WRITE MODES (cont'd)

followed by an Erase Verify which reads an addressed byte.

Erase Verify Mode is set-up by writing 00AOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code 00AOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.
As the Erase algorithm flow chart shows, when the data read during Erase Verify is not OFFFFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid command to the command register (for example Program or Reset).

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.
Figure 3. AC Testing Input Output Waveforms


Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this secind cycle starts the programming operation. Programming is followed by a Program Verify of the data written.
Program Verify Mode is set-up by writing 00COh to the command register. The rising edge of $\bar{W}$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.
Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice OFFFFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Figure 4. AC Testing Load Circuit


Table 6. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | - Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: this parameter is sampled only and not tested $100 \%$

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 50 | mA |
| lcci | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{CC}} \pm 0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{ICC2}^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| $\mathrm{ICC3}^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 30 | mA |
| $\mathrm{ICC4}^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| $\mathrm{ICC5}^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify |  | 30 | mA |
| ILPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IPP | Program Current (Read or Standby) | $V_{P P}>V_{C C}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $V_{P P} \leq V_{C C}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{IPP1}^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Programming |  | 50 | mA |
| Ipp2 ${ }^{(1)}$ | Program Current (Program Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH }}$, During Verify |  | 5 | mA |
| $\mathrm{Ipp3}^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{PPH}}$, During Erase |  | 50 | mA |
| $\mathrm{IPp4}^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage TTL |  | 2 | $\mathrm{V}_{C C}+0.5$ | V |
|  | Input High Voltage CMOS |  | 0.7 V cc | $V_{C C}+0.5$ | V |
| Vol | Output Low Voltage | $\mathrm{lOL}=5.8 \mathrm{~mA}($ grade 1) |  | 0.45 | V |
|  |  | $\mathrm{loL}=2.1 \mathrm{~mA}$ (grade 3 \& 6 ) |  | 0.45 | V |
| V OH | Output High Voltage CMOS | $\mathrm{l} \mathrm{OH}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.4$ |  | V |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 0.85 V cc |  | V |
|  | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| $\mathrm{V}_{\text {PPH }}$ | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $\mathrm{V}_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $\mathrm{IID}^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{\text {ID }}$ |  | 200 | $\mu \mathrm{A}$ |
| $V_{\text {LKo }}$ | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ Tested. Characterisation Data avalable.

Table 8A. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F102 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -100 |  | -120 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 100 |  | 120 |  | ns |
| $\mathrm{tavav}^{\text {a }}$ | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 100 |  | 120 | ns |
| telqx ${ }^{(1)}$ | tLz | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tGLQX ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tGLQV | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 45 |  | 50 | ns |
| tehaz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 40 | ns |
| $\mathrm{taHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( $\left(\mathrm{T}_{\mathrm{A}}=0\right.$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{VPP} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F102 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | trc | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{LL}}$ | 150 |  | 200 |  | ns |
| tavav | $t_{\text {Acc }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telox ${ }^{(1)}$ | tlz | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| tglax ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tGLQv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| tehaz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 60 | ns |
| tGhoz $^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 35 | 0 | 45 | ns |
| taxax | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


Table 9A. Read/Write Mode AC Characteristics - $\overline{\mathrm{W}}$ and $\overline{\mathrm{E}}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F102 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -100 |  | -120 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | Vpp High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvPrwL |  | Vpp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| twhwh3 | twc | Write Cycle Time | 100 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLAX | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 60 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twLEL |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{S}$ |
| tovwh | tDs | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 70 |  | ns |
| twhDX | tDH | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tehdx |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twhwh1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHEH }}$ |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operatıon | 9.5 |  | 9.5 |  | ms |
| twher | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twph | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| $t_{\text {EHEL }}$ |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{S}$ |
| $t_{\text {EHGL }}$ |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {AcC }}$ | Addess Valid to data Output |  | 100 |  | 120 | ns |
| tELQX ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telav | tce | Chip Enable Low to Output Valid |  | 100 |  | 120 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tGLQV | toe | Output Enable Low to Output Valıd |  | 45 |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 40 |  | 40 | ns |
| $\mathrm{tGHOZ}{ }^{(1)}$ | tDF | Output Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $t_{\text {AXQ }}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested

Table 9B. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F102 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -150 |  | -200 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvpheL |  | VPp High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvPHWL |  | Vpp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tWHWH3 | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 80 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| tghwl |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| $t_{\text {GHEL }}$ |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tos | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tover |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| twLwh | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 80 |  | ns |
| twHDX | tDH | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| $t_{\text {EHDX }}$ |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twhwh 1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHEH }}$ |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| twhen | tch | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{S}$ |
| tavav | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telqx ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglqv | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| $t_{\text {EHQz }}{ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 55 |  | 60 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 35 |  | 45 | ns |
| $t_{\text {AXQx }}$ | toh | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Notes: 1. Sampled only, not $100 \%$ tested




Figure 11. Erasing Flowchart


Limit: 1000 at grade $1 ; 6000$ at grades 3 \& 6.

## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all words to 0000 h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 0020h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing 00AOh to the command register together with the address of the word to be verified. The subsequent read cycle reads the data which is compared to OFFFFh. Erase Verify begins at address 0000 h and continues to the last address or until the comparison of the data to OFFFFh fails. If this occurs, the address of the last word checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu$ s programming pulses to a word until a correct verify occurs. Up to 25 programming operations are allowed for one word. Program is set-up by writing 0040h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing 00 CO h to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## CMOS 2 Megabit (256K x 8) FLASH MEMORY

ADVANCE DATA

- FAST ACCESS TIME: 100ns
- LOW POWER CONSUMPTION
- Standby Current: 100 $\mu \mathrm{A}$ Max
- 10,000 ERASE/PROGRAM CYCLES
- 12V PROGRAMMING VOLTAGE
- TYPICAL BYTE PROGRAMMING TIME $10 \mu \mathrm{~s}$ (PRESTO F ALGORITHM)
- ELECTRICAL CHIP ERASE IN is RANGE
- INTEGRATED ERASE/PROGRAM-STOP TIMER


## DESCRIPTION

The M28F201 FLASH MEMORY is a non-volatile memory which may be erased electrically at the chip level and programmed byte-by-byte. It is organised as 256 K bytes of 8 bits. It uses a command register architecture to select the operating modes and thus provides a simple microprocessor interface. The M28F201 FLASH MEMORY is suitable for applications where the memory has to be reprogrammed in the equipment. The access time of 100ns makes the device suitable for use in high speed microprocessor systems.

Table 1. Signal Names

| A0 - A17 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $\mathrm{V}_{P P}$ | Program Supply |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: NC = No Connection

Figure 2C. PTSO Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

Figure 2D. PTSO Reverse Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperaturegrade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.6 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.6 to 7 | V |
| $\mathrm{~V}_{\text {A9 }}$ | A9 Voltage | -0.6 to 13.5 | V |
| $\mathrm{~V}_{\text {PP }}$ | Program Supply Voltage, during Erase <br> or Programming | -0.6 to 14 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not ımplied. Exposure to Absolute Maxımum Ratıng conditıons for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DEVICE OPERATION

The M28F201 FLASH MEMORY employs a technology similar to a 1 Megabit EPROM but adds to the device functionality by providing electrical erasure and programming. These functions are managed by a command register. The functions that are addressed via the command register depend on the voltage applied to the VPP, program voltage, input. When VPP is less than or equal to 6.5 V , the command register is disabled and the M28F201 functions as a read only memory providing operating modes similar to an EPROM (Read, Output Disable, Electronic Signature Read and Standby). When VPP is raised to 12 V the command register is enabled and this provides, in addition, Erase and Program operations.

## READ ONLY MODES, $\mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$

For all Read Only Modes, except Standby Mode, the Write Enable input $\bar{W}$ should be High. In the Standby Mode this input is 'don't care'.

Read Mode. The M28F201 has two enable inputs, $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, both of which must be Low in order to output data from the memory. The Chip Enable ( $\overline{\mathrm{E}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{G}}$ ) is the output control and should be used to gate data on to the output, independant of the device selection.

Standby Mode. In the Standby Mode the maximum supply current is reduced from 30 mA to $100 \mu \mathrm{~A}$. The device is placed in the Standby Mode by applying a High to the Chip Enable (E) input. When in the Standby Mode the outputs are in a high
impedance state, independant of the Output Enable ( $\overline{\mathrm{G}}$ ) input.
Output Disable Mode. When the Output Enable ( $\overline{\mathrm{G}}$ ) is High the outputs are in a high impedance state.
Electronic Signature Mode. This mode allows the read out of two binary codes from the device which identify the manufacturer and device type. This mode is intended for use by programming equipment to automatically select the correct erase and programming algorithms. The Electronic Signature Mode is active when a high voltage ( 11.5 V to 13 V ) is applied to address line A9 with $\bar{E}$ and $\bar{G}$ Low. With AO Low the output data is the manufacturer code, when A0 is High the output is the device code. All other address lines should be maintained Low while reading the codes.

## READ/WRITE MODES, $11.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 12.6 \mathrm{~V}$

When VPP is High both read and write operations may be performed. These are defined by the contents of an internal command register. Commands may be written to this register to set-up and execute, Erase, Erase Verify, Program, Program Verify and Reset modes. Each of these modes needs 2 cycles. Every mode starts with a write operation to set-up the command, this is followed by either read or write operations. The device expects the first cycle to be a write operation and does not corrupt data at any location in memory. Read mode is set-up with one cycle only and may be followed by any number of read operations to output data. Electronic Signature Read mode is set-up with one cycle and followed by a read cycle to output the manufacturer or device codes.

Table 3. Operations ${ }^{(1)}$

|  | $V_{\text {PP }}$ | Operation | $\overline{\mathbf{E}}$ | $\overline{\mathrm{G}}$ | $\bar{W}$ | A9 | DQ0 - DQ7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read Only | VPPL | Read | VIL | VIL | $\mathrm{V}_{\text {IH }}$ | A9 | Data Output |
|  |  | Output Disable | VIL | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{IH}}$ | x | Hi-Z |
|  |  | Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Hi-Z |
|  |  | Electronic Signature | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | $V_{\text {ID }}$ | Codes |
| Read/Write ${ }^{(2)}$ | $\mathrm{V}_{\text {PPH }}$ | Read | $V_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | A9 | Data Output |
|  |  | Write | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\text {IL }}$ Pulse | A9 | Data Input |
|  |  | Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{H}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |
|  |  | Standby | $\mathrm{V}_{1 H}$ | X | X | X | Hi-Z |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$
2. Refer also to the Command Table

Table 4. Electronic Signature

| Identifier | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code | $\mathrm{V}_{\mathrm{IL}}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h |
| Device Code | $\mathrm{V}_{\mathrm{IH}}$ | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 11 h |

Table 5. Commands ${ }^{(1)}$

| Command | Cycles | 1st Cycle |  |  | 2nd Cycle |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Operation | A0-A17 | DQ0-DQ7 | Operation | A0-A17 | DQ0-DQ7 |
| Read | 1 | Write | ' X | 00h |  |  |  |
| Electronic Signature | 2 | Write | X | 90h | Read | 00000h | 20h |
|  |  |  |  |  | Read | 00001h | 11h |
| Setup Erase/ <br> Erase | 2 | Write | X | 20h |  |  |  |
|  |  |  |  |  | Write | X | 20h |
| Erase Verify | 2 | Write | A0-A17 | OAOh | Read | X | Data Output |
| Setup Program/ <br> Program | 2 | Write | X | 40h |  |  |  |
|  |  |  |  |  | Write | A0-A17 | Data Input |
| Program Verify | 2 | Write | X | OCOh | Read | X | Data Output |
| Reset | 2 | Write | X | OFFh | Write | x | OFFh |

Note: 1. $\mathrm{X}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{H}}$

READ/WRITE MODES (cont'd)
A write to the command register is made by bringing $\bar{W}$ Low while $\bar{E}$ is Low. The falling edge of $W$ latches Addresses, while the rising edge latches Data, which are used for those commands that require address inputs, command input or provide data output.
When the device is powered up and when $V_{\mathrm{PP}}$ is $\leq$ 6.5 V the contents of the command register default to 00 h , thus automatically setting-up Read operations. In addition a specific command may be used to set the command register to 00 h for reading the memory.
The system designer may chose to provide a constant high VPP and use the register commands for all operations, or to switch the $\mathrm{V}_{\mathrm{PP}}$ from low to high only when needing to erase or program the memory. All command register access is inhibited when Vcc falls below the Erase/Write Lockout Voltage (VLKO) of 2.5 V .
If the device is deselected during Erasure, Programming or Verification it will draw active supply currents until the operations are terminated.
The device is protected against stress caused by long erase or program times. If the end of Erase or Programming operations are not terminated by a Verify cycle within a maximum time permitted, an

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 10 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.45 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.
Figure 3. AC Testing Input Output Waveforms

internal stop timer automatically stops the operation. The device remains in an inactive state, ready to start a Verify or Reset Mode operation.
Read Mode. The Read Mode is the default at power up or may be set-up by writing $00 h$ to the command register. Subsequent read operations output data from the memory. The memory remains in the Read Mode until a new command is written to the command register.
Electronic Signature Mode. In order to select the correct erase and programming algorithms for onboard programming, the manufacturer and devices code may be read directly. It is not neccessary to apply a high voltage to A9 when using the command register. The Electronic Signature Mode is set-up by writing 90 h to the command register. The following read cycle, with address inputs 00000 h or 00001 h , output the manufacturer or device codes. The command is terminated by writing another valid command to the command register (for example Reset).

Erase and Erase Verify Modes. The memory is erased by first Programming all bytes to 00h, the Erase command then erases them to OFFh. The Erase Verify command is then used to read the memory byte-by-byte for a content of OFFh.

The Erase Mode is set-up by writing 20h to the command register. The write cycle is then repeated

Figure 4. AC Testing Load Circuit


Table 6. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Note: this parameter is sampled only and not tested $100 \%$

Table 7. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lu | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current (Read) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL},} \mathrm{f}=6 \mathrm{MHz}$ |  | 30 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
|  | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{cc}} \pm 0.2 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{ICC2}^{(1)}$ | Supply Current (Programming) | During Programming |  | 10 | mA |
| $\mathrm{ICC3}^{(1)}$ | Supply Current (Program Verify) | During Verify |  | 15 | mA |
| $\mathrm{ICC4}^{(1)}$ | Supply Current (Erase) | During Erasure |  | 15 | mA |
| ICC5 ${ }^{(1)}$ | Supply Current (Erase Verify) | During Erase Verify) |  | 15 | mA |
| ILPP | Program Leakage Current | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IPP | Program Current (Read or Standby) | $\mathrm{V}_{\mathrm{PP}}>\mathrm{V}_{\mathrm{CC}}$ |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{PP}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ${\mathrm{IPP} 1{ }^{(1)}}^{(1)}$ | Program Current (Programming) | $\mathrm{V}_{\text {PP }}=\mathrm{V}_{\text {PPH, }}$, During Programming |  | 30 | mA |
| IPp2 ${ }^{(1)}$ | Program Current (Program Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Verify |  | 5 | mA |
| $\mathrm{IPP3}^{(1)}$ | Program Current (Erase) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Erase |  | 30 | mA |
| $\mathrm{IPp4}^{(1)}$ | Program Current (Erase Verify) | $\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\text {PPH, }}$, During Erase Verify |  | 5 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage TTL |  | 2 | $\mathrm{V}_{\mathrm{cc}}+0.5$ | V |
|  | Input High Voltage CMOS |  | 0.7 VCc | $V_{C C}+0.5$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=5.8 \mathrm{~mA}$ |  | 0.45 | v |
| VOH | Output High Voltage CMOS | $\mathrm{l} \mathrm{OH}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.4$ |  | V |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 0.85 V cc |  | V |
|  | Output High Voltage TTL | $\mathrm{l}_{\mathrm{OH}}=-2.5 \mathrm{~mA}$ | 2.4 |  | V |
| VPPL | Program Voltage (Read Operations) |  | 0 | 6.5 | V |
| $V_{\text {PPH }}$ | Program Voltage (Read/Write Operations) |  | 11.4 | 12.6 | V |
| $V_{\text {ID }}$ | A9 Voltage (Electronic Signature) |  | 11.5 | 13 | V |
| $110{ }^{(1)}$ | A9 Current (Electronic Signature) | $\mathrm{A} 9=\mathrm{V}_{\text {ID }}$ |  | 200 | $\mu \mathrm{A}$ |
| $V_{\text {LKo }}$ | Supply Voltage, Erase/Program Lock-out |  | 2.5 |  | V |

Note: 1. Not $100 \%$ Tested. Characterisation Data available.

Table 8A. Read Only Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F201 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -100 |  | -120 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | trC | Read Cycle Time | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 100 |  | 120 |  | ns |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| telax ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 |  | 120 | ns |
| tGLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 45 |  | 50 | ns |
| tehaz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 40 | 0 | 40 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 8B. Read Only Mode AC Characteristics
( ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C},-40$ to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PP}} \leq 6.5 \mathrm{~V}$ )

| Symbol | Alt | Parameter | Test Condition | M28F201 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  |  |
|  |  |  |  | Min | Max | Min | Max |  |
| tavav | trc | Read Cycle Tıme | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 150 |  | 200 |  | ns |
| tavQV | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| telox ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |
| telov | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 150 |  | 200 | ns |
| $\operatorname{tgLQx}^{(1)}$ | tolz | Output Enable Low to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 55 |  | 60 | ns |
| $\mathrm{tEHQZ}^{(1)}$ |  | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 55 | 0 | 55 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(1)}$ | tbF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 35 | 0 | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


Figure 6. Read Command Waveforms


Figure 7. Electronic Signature Command Waveforms


## READ/WRITE MODES (cont'd)

to start the erase operation. Erasure starts on the rising edge of $\bar{W}$ during this second cycle. Erase is followed by an Erase Verify which reads an addressed byte.
Erase Verify Mode is set-up by writing OAOh to the command register and at the same time supplying the address of the byte to be verified. The rising edge of $\bar{W}$ during the set-up of the first Erase Verify Mode stops the Erase operation. The following read cycle is made with an internally generated margin voltage applied, reading OFFh indicates that all bits of the addressed byte are fully erased. The whole contents of the memory are verified by repeating the Erase Verify Operation, first writing the set-up code OAOh with the address of the byte to be verified and then reading the byte contents in a second read cycle.
As the Erase algorithm flow chart shows, when the data read during Erase Verify is not 0FFh, another Erase operation is performed and verification continues from the address of the last verified byte. The command is terminated by writing another valid
command to the command register (for example Program or Reset).
Program and Program Verify Modes. The Program Mode is set-up by writing 40 h to the command register. This is followed by a second write cycle which latches the address and data of the byte to be programmed. The rising edge of $\bar{W}$ during this second cycle starts the programming operation. Programming is followed by a Program Verify of the data written.

Program Verify Mode is set-up by writing OCOh to the command register. The rising edge of $W$ during the set-up of the Program Verify Mode stops the Programming operation. The following read cycle, of the address already latched during programming, is made with an internally generated margin voltage applied, reading valid data indicates that all bits have been programmed.

Reset Mode. This command is used to safely abort Erase or Program Modes. The Reset Mode is set-up and performed by writing twice 0FFh to the command register. The command should be followed by writing a valid command to the the command register (for example Read).

Table 9A. Read/Write Mode AC Characteristics - $\bar{W}$ and $\bar{E}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F201 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -100 |  | -120 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel. |  | VPP High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvPhwL |  | Vpp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{S}$ |
| tavav | twc | Write Cycle Time | 100 |  | 120 |  | ns |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twlax | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 40 |  | 50 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 40 |  | 50 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| tGHwL |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tghel |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tovwh | tDS | Input Valid to Write Enable High | 50 |  | 50 |  | ns |
| tDVEH |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| tWLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 40 |  | 40 |  | ns |
| twhDx | tDH | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tehDx |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| twhwh1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| $t_{\text {EHEH1 }}$ |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| tWHWH2 |  | Duration of Erase Operation | 9.5 |  | 9.5 |  | ms |
| twher | $\mathrm{tcH}^{\text {che }}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| tehwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable High to Chip Enable Low | 20 |  | 20 |  | ns |
| twhgl |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tavov | $t_{A C C}$ | Addess Valid to data Output |  | 100 |  | 120 | ns |
| telox ${ }^{(1)}$ | tız | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telav | tce | Chip Enable Low to Output Valid |  | 100 |  | 120 | ns |
| tgLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tglov | toe | Output Enable Low to Output Valid |  | 45 |  | 50 | ns |
| tehQz ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 30 |  | 30 | ns |
| $t_{\text {AXQ }}$ | toh | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested

Table 9B. Read/Write Mode AC Characteristics - $\overline{\mathrm{W}}$ and $\overline{\mathrm{E}}$ Controlled
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | M28F201 |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -150 |  | -200 |  |  |
|  |  |  | Min | Max | Min | Max |  |
| tvphel |  | VPP High to Chip Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tvPHWL |  | Vpp High to Write Enable Low | 1 |  | 1 |  | $\mu \mathrm{s}$ |
| tavav | twc | Write Cycle Time | 150 |  | 200 |  | ns |
| $t_{\text {AVWL }}$ | $t_{A S}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | ns |
| $t_{\text {AVEL }}$ |  | Address Valid to Chip Enable Low | 0 |  | 0 |  | ns |
| twLAX | $t_{\text {AH }}$ | Write Enable Low to Address Transition | 60 |  | 75 |  | ns |
| telax |  | Chip Enable Low to Address Transition | 80 |  | 95 |  | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | 20 |  | 20 |  | ns |
| twlel |  | Write Enable Low to Chip Enable Low | 0 |  | 0 |  | ns |
| tGHWL |  | Output Enable High to Write Enable Low | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| tghel |  | Output Enable High to Chip Enable Low | 0 |  | 0 |  | $\mu \mathrm{S}$ |
| tovwh | tDS | Input Valid to Write Enable Hıgh | 50 |  | 50 |  | ns |
| tDVEH |  | Input Valid to Chip Enable High | 50 |  | 50 |  | ns |
| tWLWH | twp | Write Enable Low to Write Enable High (Write Pulse) | 60 |  | 60 |  | ns |
| teleh |  | Chip Enable Low to Chip Enable High (Write Pulse) | 70 |  | 80 |  | ns |
| twhDx | tD | Write Enable High to Input Transition | 10 |  | 10 |  | ns |
| tehDX |  | Chip Enable High to Input Transition | 10 |  | 10 |  | ns |
| tWHWH1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| teheh1 |  | Duration of Program Operation | 9.5 |  | 9.5 |  | $\mu \mathrm{s}$ |
| twhwh2 |  | Duratıon of Erase Operation | 9.5 |  | 9.5 |  | ms |
| tWHEH | $\mathrm{t}_{\mathrm{CH}}$ | Write Enable High to Chip Enable High | 0 |  | 0 |  | ns |
| terwh |  | Chip Enable High to Write Enable High | 0 |  | 0 |  | ns |
| twhwL | twPH | Write Enable High to Write Enable Low | 20 |  | 20 |  | ns |
| tehel |  | Chip Enable Hıgh to Chip Enable Low | 20 |  | 20 |  | ns |
| twHGL |  | Write Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{s}$ |
| tehgl |  | Chip Enable High to Output Enable Low | 6 |  | 6 |  | $\mu \mathrm{S}$ |
| tavav | $t_{\text {ACC }}$ | Addess Valid to data Output |  | 150 |  | 200 | ns |
| telax ${ }^{(1)}$ | tlz | Chip Enable Low to Output Transition | 0 |  | 0 |  | ns |
| telqv | tce | Chip Enable Low to Output Valid |  | 150 |  | 200 | ns |
| tgLQx ${ }^{(1)}$ | tolz | Output Enable Low to Output Transition | 0 |  | 0 |  | ns |
| tGLQV | toe | Output Enable Low to Output Valid |  | 55 |  | 60 | ns |
| tEHQZ ${ }^{(1)}$ |  | Chip Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| $\mathrm{tGHQZ}^{(1)}$ | tbF | Output Enable High to Output Hi-Z |  | 35 |  | 40 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | 0 |  | 0 |  | ns |

Note: 1. Sampled only, not $100 \%$ tested



Figure 11. Erasing Flowchart


## PRESTO F ERASE ALGORITHM

The PRESTO F Erase Algorithm guarantees that the device will be erased in a reliable way. The algorithm first programms all bytes to 00h in order to ensure uniform erasure. The programming follows the Presto F Programming Algorithm (see below). Erase is set-up by writing 20 h to the command register, the erasure is started by repeating this write cycle. Erase Verify is set-up by writing OAOh to the command register together with the address of the byte to be verified. The subsequent read cycle reads the data which is compared to 0FFh. Erase Verify begins at address 0000h and continues to the last address or until the comparison of the data to OFFh fails. If this occurs, the address of the last byte checked is stored and a new Erase operation performed. Erase Verify then continues from the address of the stored location.

Figure 12. Programming Flowchart


## PRESTO F PROGRAM ALGORITHM

The PRESTO F Programming Algorithm applies a series of $10 \mu$ s programming pulses to a byte until a correct verify occurs. Up to 25 programming operations are allowed for one byte. Program is set-up by writing 40 h to the command register, the programming is started after the next write cycle which also latches the address and data to be programmed. Program Verify is set-up by writing OCOh to the command register, followed by a read cycle and a compare of the data read to the data expected. During Program and Program Verify operations a MARGIN MODE circuit is activated to guarantee that the cell is programmed with a safety margin.

SGS-THOMSON

## ORDERING INFORMATION



For a list of available options of Speed, Vcc Tolerance, Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## ROM

- FAST ACCESS TIME: 100ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 40mA Max
- Standby Current 20 $\mu \mathrm{A}$ Max
- SINGLE $5 \mathrm{~V} \pm 10 \%$ SUPPLY VOLTAGE
- STATIC OPERATION
- CHIP ENABLE ACTIVE LEVEL MASK PROGRAMMABLE
- AUTOMATIC POWER DOWN


## DESCRIPTION

The M23C512 is a 512K bit, CMOS Mask Programmed Read Only Memory (ROM), organised as 64 K bytes of 8 bits. The fast access time of 100 ns makes it ideal for EPROM replacement in high volume applications. The Chip Select input may be mask programmed to be Active Low or High. When Chip Enable is not active the M23C512 enters a standby mode, making it very suitable for battery powered systems. After a memory cycle plus 50 ns with no change in inputs, the M23C512 enters automatically the standby mode with the power consumption reduced from 40 mA to 1 mA Max. Data remains latched on the output.
Two line control may be implemented using the Chip Enable and the Output Enable signals.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| Q0 - Q7 | Data Outputs |
| $\overline{\text { E or E }}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $V_{\text {cc }}$ | Supply Voltage |
| $V_{s s}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature grade 1 | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | 0 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.5 to 7 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.5 to 7 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ or $\mathbf{E}$ |  | $\overline{\mathrm{G}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Hi-Z |

Notes: $X=V_{I H}$ or $V_{I L}$

Figure 2. DIP Pin Connections


## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
$\leq 20 \mathrm{~ns}$
Input Pulse Voltages
0.4 V to 2.4 V

Input and Output Timing Ref. Voltages
0.8 V to 2.0 V

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 4. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C} ; f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 5. Read Mode DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l L | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=10 \mathrm{MHz}$ |  | 40 | mA |
|  | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 20 | mA |
| lcc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| ICC2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C c}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Table 6. Read Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ |  | 100 | ns |
| tavav | tcyc | Address Cycle Time |  |  | 100 |  |
| telqv ${ }^{(1)}$ | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 | ns |
| tglov | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ |  | 50 | ns |
| tehaz $^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 30 | ns |
| $t_{\text {AXQx }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 10 |  | ns |

Notes: 1. Parameter shown for the mask optoon of Chip Enable Active Low
2. Sampled only not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


## ORDERING INFORMATION



For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 1 Megabit (128K x 8) ROM

- FAST ACCESS TIME: 100ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 40mA Max
- Standby Current 20رA Max
- SINGLE 5V $\pm 10 \%$ SUPPLY VOLTAGE
- STATIC OPERATION
- CHIP ENABLE ACTIVE LEVEL MASK PROGRAMMABLE
- AUTOMATIC POWER DOWN
$\qquad$

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 grade 1 | 0 to 70 |
| $T_{\text {BIAS }}$ | Temperature Under Bias | 0 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{I O}$ | Input or Output Voltages | -0.5 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implıed Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ or E |  | Q0- Q7 |
| :--- | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Data Output |
| Standby / Output Disable | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{Hi}-Z$ |

Figure 2. DIP Pin Connections


## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
Input Pulse Voltages
Input and Output Timing Ref. Voltages
Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit

$C_{L}$ includes JIG copacitance
VA00828

Table 4. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OuT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 5. Read Mode DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ll | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{LL}}, \mathrm{f}=10 \mathrm{MHz}$ |  | 40 | mA |
|  | Supply Current | $\bar{E}=V_{\text {LL }}, \bar{G}=V_{\text {IL }}, f=5 \mathrm{MHz}$ |  | 20 | mA |
| lcc 1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| $\mathrm{IcC2}$ | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{C C}-0.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage TTL | $\mathrm{loH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Table 6. Read Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 | ns |
| $\mathrm{t}_{\mathrm{AVAV}}$ | $\mathrm{t}_{\mathrm{CYC}}$ | Address Cycle Time |  |  | 100 |  |
| $\mathrm{t}_{\mathrm{ELQV}}{ }^{(1)}$ | $\mathrm{t}^{(\mathrm{CE}}$ | Chip Enable Low to Output Valid |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{EHQZ}}{ }^{(2)}$ | $\mathrm{t}_{\mathrm{DF}}$ | Chip Enable High to Output Hi-Z |  | 0 | 30 | ns |
| $\mathrm{t}_{\mathrm{AXQX}}$ | $\mathrm{t}_{\mathrm{OH}}$ | Address Transition to Output <br> Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 10 |  | ns |

Notes: 1. Parameter shown for the mask opton of Chip Enable Active Low
2. Sampled only not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


## ORDERING INFORMATION



For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 1 Megabit (128K x 8) ROM

- FAST ACCESS TIME: 100ns
- LOW POWER "CMOS" CONSUMPTION:
- Active Current 40mA Max
- Standby Current $20 \mu \mathrm{~A}$ Max
- SINGLE $5 \mathrm{~V} \pm 10 \%$ SUPPLY VOLTAGE
- STATIC OPERATION
- CHIP ENABLE ACTIVE LEVEL MASK PROGRAMMABLE
- AUTOMATIC POWER DOWN


## DESCRIPTION

The M23C1001 is a 1 Megabit, CMOS Mask Programmed Read Only Memory (ROM), organised as 128 K bytes of 8 bits. The fast access time of 100 ns makes it ideal for EPROM replacement in high volume applications. The Chip Select input may be mask programmed to be Active Low or High. When Chip Enable is not active the M23C1001 enters a standby mode, making it very suitable for battery powered systems. After a memory cycle plus 50 ns with no change in inputs, the M23C1001 enters automatically the standby mode with the power consumption reduced from 40 mA to 1 mA Max. Data remains latched on the output.
Two line control may be implemented using the Chip Enable and the Output Enable signals.

Table 1. Signal Names

| A0-A16 | Address Inputs |
| :--- | :--- |
| Q0-Q7 | Data Outputs |
| $\bar{E}$ or E | Chip Enable |
| $\bar{G}$ | Output Enable |
| $V_{\mathrm{CC}}$ | Supply Voltage |
| $V_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 | 0 to 70 |
| $\mathrm{~T}_{\text {BIAS }}$ | Temperature Under Bias | 0 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages | -0.5 to 7 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ or $\mathbf{E}$ |  | $\overline{\mathrm{G}}$ | Q0-Q7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output |
| Output Disable | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Hi-Z |
| Standby | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Hi-Z |

Notes: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 2. DIP Pin Connections

| NC | 51 | $\mathrm{V}_{\mathrm{CC}}$ |
| :---: | :---: | :---: |
| A16 | 231 | NC |
| A15 | 330 | NC |
| A12 | 429 | A14 |
| A7 | 528 | A13 |
| A6 | 627 | A8 |
|  | 726 | A9 |
| A4 | [8 25 | A11 |
| A3 | $9^{\text {M23C1001 }} 24$ | $\bar{G}$ |
| A2 | 1023 | A10 |
| A1 | 1122 | $\bar{E}$ or $E$ |
| AO | 1221 | Q7 |
| QO | 1320 | Q6 |
| Q1 | 14 | Q5 |
| Q2 | 1518 | Q4 |
| $\mathrm{V}_{\text {SS }}$ | 16 | Q3 |

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Figure 4. AC Testing Load Circuit


Table 4. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| Cout | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested 100\%.

Table 5. Read Mode DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l l | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=10 \mathrm{MHz}$ |  | 40 | mA |
|  | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=5 \mathrm{MHz}$ |  | 20 | mA |
| Icc1 | Supply Current (Standby) TTL | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | mA |
| lcce | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{c c}-0.2 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
| VIL | Input Low Voltage |  | -0.5 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| V OL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage TTL | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

Table 6. Read Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tavQv | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$. |  | 100 | ns |
| tavav | tcre | Address Cycle Time |  |  | 100 |  |
| telov ${ }^{(1)}$ | tce | Chip Enable Low to Output Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 100 | ns |
| tglav | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 50 | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | tDF | Chip Enable High to Output Hi-Z | $\overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(2)}$ | tDF | Output Enable High to Output Hi-Z | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ | 0 | 30 | ns |
| $t_{\text {AXQX }}$ | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}$ | 10 |  | ns |

Notes: 1. Parameter shown for the mask option of C̀hip Enable Active Low
2. Sampled only not $100 \%$ tested

Figure 5. Read Mode AC Waveforms


## ORDERING INFORMATION



For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## $I^{2} \mathrm{C}$ buS EEPROM

## SERIAL ACCESS CMOS 1K (128 x 8) EEPROM

- 1,000,000 ERASE/WRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 3V TO 5.5V SUPPLY VOLTAGE
- TWO WIRE SERIAL INTERFACE, FULLY ${ }^{2}{ }^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 4 BYTES)
- PAGE WRITE (UP TO 8 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST24C01 is a 1 K bit electrically erasable programmable memory (EEPROM), organised as 128 x 8 bits. It is manufactured in SGS-THOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $\mathrm{I}^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST24C01 carries a built-in 4 bit, unique device identification code corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with a 3 bit chip enable input to form a 7 bit memory select signal. In this way up to 8

Table 1. Signal Names

| E0 - E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TA | Ambient Operating Temperatur |  | grade 1 <br> grade 3 <br> grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tsta | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| TLEAD | Lead Temperature, Soldering | (PSO8 package) (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESd }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 4000 | $\checkmark$ |
|  | Electrostatic Discharge Voltage (Machine model) |  |  | 1000 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operating sections of this specificatıon is not implied. Exposure to Absolute Maxımum Rating conditıons for extended perıods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

ST24C01's may be attached to the $I^{2} \mathrm{C}$ bus and selected individually.
The ST24C01 behaves as a slave device in the $I^{2} \mathrm{C}$ protocol with all memory operations synchronised by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 device select bits plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used to set the operating mode.
The 8 bits sent after a START condition are made up of 4 bits that identify the device type, 3 chip enable bits and one bit for a READ ( $\mathrm{RW}=1$ ) or WRITE (RW $=0$ ) operation.
There are three modes both for read and write. These are summarised in Table 4 and described below.

## OPERATING MODES (cont'd)

Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is followed by the 8 bit data to be written during the programing cycle.
Multibyte Write and Page Write. In these modes up to 4 or up to 8 bytes respectively may be written in one programing cycle. Multibyte mode is activated when the MODE pin is at $\mathrm{V}_{\mathrm{IH}}$ level and Page Write when MODE is at $\mathrm{V}_{\mathrm{IL}}$. A device select is sent with the $R \bar{W}$ bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes written in the Page Write mode must have the same five upper address bits.
Current Address Read. In this mode the device select is sent with the $R \bar{W}$ bit at ' 1 '. The address of the previous byte accessed is automatically incremented and the new byte read.
Random Address Read. This mode allows random access to the memory. A device select is sent with the RW bit at ' 0 ' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the RW bit at ' 1 ' (read) and the byte is read.
Sequential Read. This mode starts with either a Current Address or Random Address read se-
quence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{C C}$ to act as a pull up.
Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{C c}$ to act as pull up.
Chip Enable (E0 - E2). These chip enable inputs are used to set the 3 least significant bits of the 7 bit device select code. They may be driven dynamically or tied to $V_{C C}$ or $V_{S S}$ to establish the device select code. Note that the $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | RW |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | E2 | E1 | E0 | RW |

Note: The MSB b7 is sent first

Table 4. Operating Modes

| Mode | R $\bar{W}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, RW = '1' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Sequential Read | '1' | X | 1 to 128 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, R $\bar{W}=$ ' 0 ' |
| Multibyte Write | '0' | $\mathrm{V}_{\text {IH }}$ | 4 | START, Device Select, R $\bar{W}=$ '0' |
| Page Write | '0' | VIL | 8 | START, Device Select, R $\bar{W}=$ ' 0 ' |

Note: $\mathrm{X}=\mathrm{V}_{\mathbb{H}}$ or $\mathrm{V}_{\mathrm{IL}}$

## DEVICE OPERATION

The ST24C01 supports the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24C01 is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.
Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24C01 continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.

Figure 3. Typical Interface


Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24C01 and the bus master and forces the device into the standby power state.

Figure 4. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{cc}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$ |

Figure 5. AC Testing Input Output Waveforms


Table 7. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1. Sampled only not $100 \%$ tested

Figure 6. AC Waveforms


Table 5. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{f}=100 \mathrm{kHz}$ |  | 2 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage (SCL \& SDA) |  | -0.3 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL \& SDA) |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage (EO - E2, MODE) |  | -0.3 | 0.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage (EO - E2, MODE) |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | IoL $=3 \mathrm{~mA}$ |  | 0.4 | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{CC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{\text {R }}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tCL1CL2 | $t_{F}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $\mathrm{t}_{\mathrm{R}}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $t_{F}$ | Input Fall Time |  | 300 | ns |
| $\mathrm{tCHDX}^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| tchcl | $\mathrm{t}_{\text {HIGH }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tDLCL | thD STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tclox | thD DAT | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | tıow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tbxcx | tsu Dat | Input Transition to Clock Transition | 250 |  | ns |
| tchDH | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tohdi | $t_{\text {buF }}$ | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclav | $t_{\text {A }}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | toh | Clock High to Output Transition | 300 |  | ns |
| $\mathrm{fc}^{\text {c }}$ | fscl | Clock Frequency |  | 100 | kHz |
| tLPF | TI | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $\mathrm{tw}^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a re START condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maxımum programming time is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without failure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after a <br> subsequent retention bake of 2 years equivalent at $55{ }^{\circ} \mathrm{C}$. |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## DEVICE OPERATION (cont'd)

Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data input. During data input the ST24C01 samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST24C01, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $I^{2} \mathrm{C}$ bus definition. For the ST24C01 these are fixed as 1010b (OAh).
The following 3 bits identify the specific ST24C01 on the bus. They are matched to the chip enable signals E0-E2. Thus up to 8 ST24C01's can be connected on the same bus giving a memory capacity total of 8 k bits. After a START condition all ST24C01's on the bus will identify the device code and compare the following 3 bits to the chip enable inputs E0-E2. If a match is found the corresponding ST24C01 will acknowledge the identification on the SDA bus during the 9th bit time.
The 8th bit sent is the read or write bit ( RW ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $\mathrm{V}_{\mathbb{I}}$ and the Page Write mode when this signal is at $\mathrm{V}_{\mathrm{IL}}$. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the

MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.
Following a START condition the master sends a device select code with the RW bit reset to '0'. The ST24C01 acknowledges this and waits for a byte address. The byte address of 7 bits (MSB b7 is 'don't care) provides access to any of the 128 bytes of the memory. After receipt of the byte address the ST24C01 again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST24C01. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the ST24C01. The transfer is terminated by the master generating a STOP condition.
Page Write. For the Page mode the MODE signal must be at $\mathrm{V}_{\mathrm{IL}}$. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A7-A3) are the same. The master sends from 1-8 bytes of data, which are each acknowledged by the ST24C01. After each byte is transfered, the internal byte address counter (3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.
For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST24C01 will not respond to any request. The duration of this cycle is $\mathrm{t} w=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

Figure 7. Write Modes Sequence


Figure 8. Read Modes Sequence


## Read Operation

Read operations are independent of the state of the MODE signal.

Current Address Read. The ST24C01 has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the R $\bar{W}$ bit set to '1'. The ST24C01 acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST24C01 acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST24C01 continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output, but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of 128 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24C01 waits for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24C01 terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (0FFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## SERIAL ACCESS CMOS 2K (256 x 8) EEPROM

- 1,000,000 ERASE/WRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 3V TO 5.5V SUPPLY VOLTAGE
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 4 BYTES)
- PAGE WRITE (UP TO 8 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST24C02A is a 2 K bit electrically erasable programmable memory (EEPROM), organised as $256 \times 8$ bits. It is manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $\mathrm{I}^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST24C02A carries a built-in 4 bit, unique device identification code corresponding to the $\mathrm{I}^{2} \mathrm{C}$ bus definition. This is used together with a 3 bit chip enable input to form a 7 bit memory select signal. In this way up to 8

Table 1. Signal Names

| EO - E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| $V_{\text {CC }}$ | Supply Voltage |
| $V_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{aligned} & 0 \text { to } 70 \\ & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| TLEAD | Lead Temperature, Soldering | (PSO8 package) <br> (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V IO | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| VCC | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) |  |  | 1000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditıons for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

ST24C02A's may be attached to the $\mathrm{I}^{2} \mathrm{C}$ bus and selected individually.
The ST24C02A behaves as a slave device in the $I^{2} \mathrm{C}$ protocol with all memory operations synchronised by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 device select bits plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used to set the operating mode.

The 8 bits sent after a START condition are made up of 4 bits that identify the device type, 3 chip enable bits and one bit for a READ (RW =1) or WRITE ( $\mathrm{RW}=0$ ) operation.
There are three modes both for read and write. These are summarised in Table 4 and described below.

## OPERATING MODES (cont'd)

Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is follwed by the 8 bit data to be written during the programing cycle.

Multibyte Write and Page Write. In these modes up to 4 or up to 8 bytes respectively may be written in one programing cycle. Multibyte Write mode is activated when the MODE pin is at $\mathrm{V}_{\mathrm{IH}}$ level and Page Write when MODE is at $\mathrm{V}_{\text {IL }}$. A device select is sent with the RW bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes written in the Page Write mode must have the same five upper address bits.
Current Address Read. In this mode the device select is sent with the $R \bar{W}$ bit at ' 1 '. The address of the previous byte accessed is automatically incremented and the new byte read.
Random Address Read. This mode allows random access to the memory. A device select is sent with the RW bit at '0' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the RW bit at ' 1 ' (read) and the byte is read.
Sequential Read. This mode starts with either a Current Address or Random Address read se-
quence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{c c}$ to act as a pull up.
Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{C C}$ to act as pull up.
Chip Enable (EO - E2). These chip enable inputs are used to set the 3 least significant bits of the 7 bit device select code. They may be driven dynamically or tied to $V_{C C}$ or $V_{S S}$ to establish the device select code. Note that the $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\mathrm{IL}}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | $\mathrm{R} \bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | 0 | 1 | 0 | E 2 | E 1 | E | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | RW bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, R $\bar{W}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=10$ ', Address |
|  | '1' | X | 1 | reSTART, Device Select, R $\bar{W}=$ ' 1 ' |
| Sequential Read | '1' | X | 1 to 256 | As Current or Random Mode |
| Byte Write | '0' | $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, R $\bar{W}=$ '0' |
| Multibyte Write | '0' | $\mathrm{V}_{1 \mathrm{H}}$ | 4 | START, Device Select, R $\bar{W}=$ '0' |
| Page Write | '0' | VIL | 8 | START, Device Select, R $\bar{W}=$ '0' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

## DEVICE OPERATION

The ST24C02A supports the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24C02A is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.
Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24C02A continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.

Figure 3. Typical Interface


Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24C02A and the bus master and forces the device into the standby power state.

Figure 4. $I^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

Input Rise and Fall Times
$\leq 50 \mathrm{~ns}$
Input Pulse Voltages
$0.2 \mathrm{~V}_{\mathrm{cc}}$ to 0.8 V Cc
Input and Output Timing Ref. Voltages $0.3 \mathrm{~V}_{\mathrm{cc}}$ to 0.7 V Cc

Figure 5. AC Testing Input Output Waveforms


Table 7. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1. Sampled only not $100 \%$ tested.

Figure 6. AC Waveforms


Table 5. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{CC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{f}=100 \mathrm{kHz}$ |  | 2 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage (SCL \& SDA) |  | -0.3 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL \& SDA) |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage <br> (EO-E2, MODE) | -0.3 | 0.5 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage <br> (E0-E2, MODE) |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage |  |  | 0.4 | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tch1CH2 | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tcL1cL2 | $\mathrm{t}_{\mathrm{F}}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $t_{\text {F }}$ | Input Fall Time |  | 300 | ns |
| tchdx ${ }^{(1)}$ | tsu.STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| tchcl | thigh | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tolcl | $t_{\text {thd }}$ StA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tclox | thd.dat | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | thow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| toxcx | tsu dat | Input Transition to Clock Transition | 250 |  | ns |
| tchin | tsusto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tohdi | tBuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclav | $t_{A A}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $\mathrm{t}_{\mathrm{DH}}$ | Clock High to Output Transition | 300 |  | ns |
| $\mathrm{fc}_{0}$ | $\mathrm{f}_{\text {SCL }}$ | Clock Frequency |  | 100 | kHz |
| tLpF | $\mathrm{T}_{1}$ | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| tw ${ }^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a re START condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maximum programming time is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without failure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after <br> a subsequent retention bake of 2 years equivalent at $55^{\circ} \mathrm{C}$. |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## DEVICE OPERATION (cont'd)

Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24C02A samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST24C02A, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $I^{2} \mathrm{C}$ bus definition. For the ST24C02A these are fixed as 1010b (OAh).
The following 3 bits identify the specific ST24C02A on the bus. They are matched to the chip enable signals E0-E2. Thus up to 8 ST24C02A's can be connected on the same bus giving a memory capacity total of 16 k bits. After a START condition all ST24C02A's on the bus will identify the device code and compare the following 3 bits to the chip enable inputs EO-E2. If a match is found the corresponding ST24C02A will acknowledge the identification on the SDA bus during the 9th bit time.
The 8th bit sent is the read or write bit ( $\mathrm{R} \overline{\mathrm{W}}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $\mathrm{V}_{1 H}$ and the Page Write mode when this signal is at $\mathrm{V}_{\text {IL }}$. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the

MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.
Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The ST24C02A acknowledges this and waits for a byte address. The byte address of 8 bits provides access to any of the 256 bytes of the memory. After receipt of the byte address the ST24C02A again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST24C02A. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the ST24C02A. The transfer is terminated by the master generating a STOP condition.
Page Write. For the Page mode the MODE signal must be at $V_{I L}$. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A7-A3) are the same. The master sends from $1-8$ bytes of data, which are each acknowledged by the ST24C02A. After each byte is transfered, the internal byte address counter (3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.
For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST24C02A will not respond to any request. The duration of this cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

## ST24C02A

Figure 7. Write Modes Sequence


Figure 8. Read Modes Sequence


## Read Operation

Read operations are independent of the state of the MODE signal.

Current Address Read. The ST24C02A has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the RW bit set to '1'. The ST24C02A acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST24C02A acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST24C02A continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output, but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of 256 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24C02A waits for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24C02A terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (0FFh).
For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## SERIAL ACCESS CMOS 4K (2 by $256 \times 8$ ) EEPROM

- 1,000,000 ERASENWRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 3V TO 5.5V POWER SUPPLY
- USER DEFINED WRITE PROTECT AREA
- TWO WIRE SERIAL INTERFACE, FULLY $\mathrm{I}^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 4 BYTES)
- PAGE WRITE (UP TO 8 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST24C04 is a 4 K bit electrically erasable programmable memory (EEPROM), organised as 2 blocks of $256 \times 8$ bits. It is manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $I^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST24C04 carries a built-in 4 bit, unique device identification code corresponding to the $\mathrm{I}^{2} \mathrm{C}$ bus definition. This is used together with a 2 bit chip enable input to form a 6 bit memory select signal. In this way up to 4

Table 1. Signal Names

| PRE | Write Protect Enable |
| :--- | :--- |
| E1 - E2 | Chip Enable Inputs |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO14 package) (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESd }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) |  |  | 1000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

ST24C04's may be attached to the $\mathrm{I}^{2} \mathrm{C}$ bus and selected individually.
The ST24C04 behaves as a slave device in the $\mathrm{I}^{2} \mathrm{C}$ protocol with all memory operations synchronised by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 6 device select bits, one block select bit, plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the
receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.
Data in the upper block of the memory may be write protected. The protected area is programmable to start on any 8 byte boundary. Protection is enabled by setting a memory bit flag and the PRE signal input.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used to set the operating mode. For the Protect mode

## OPERATING MODES (cont'd)

the status of the PRE input determines whether protection is enabled or disabled.
The 8 bits sent after a START condition are made up of a device select of 4 bits that identify the device type, 2 chip enable bits, one block select bit and one bit for a READ $(R \bar{W}=1)$ or WRITE $(R \bar{W}=0)$ operation.
There are three modes both for read and write. These are summarised in Table 4 and described below.

Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is followed by the 8 bit data to be written during the programing cycle.
Multibyte Write and Page Write. In these modes up to 4 or up to 8 bytes respectively may be written in one programing cycle. Multibyte Write mode is activated when the MODE pin is at $\mathrm{V}_{\mathbb{I}}$ level and Page Write when MODE is at $\mathrm{V}_{\text {IL }}$. A device select is sent with the RW bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes written in the Page Write mode must have the same five upper address bits.
Current Address Read. In this mode the device select is sent with the RW bit at ' 1 '. The address of the previous byte accessed is automatically incremented and the new byte read.

Random Address Read. This mode allows random access to the memory. A device select is sent with the $R \bar{W}$ bit at ' 0 ' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the RW bit at ' 1 ' (read) and the byte is read.
Sequential Read. This mode starts with either a Current Address or Random Address read sequence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.
Write Protect. Data in the upper 256 byte block of the memory may be write protected. The protection starts at any 8 byte boundary. The address at which protection starts is defined by the contents of the upper 5 bits (b7-b3 of the top memory location (block 1, byte address 1FFh). Bit 2 of this memory location is used as a flag to indicate that the protection is enabled ( $\mathrm{b} 2={ }^{\prime} 0$ ') or disabled ( $\mathrm{b} 2=1{ }^{\prime}$ '). The lower two bits, b1 \& b0, are not used. The sequence to follow to use the memory protect feature is as follows: write the memory contents to be protected into the top of the upper block of the memory, up to location 1FEh. Then establish the memory protect area and set the protection by writing the correct contents into location 1FFh. The area will now be protected when the PRE signal is active (High).

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  | Block <br> Select | RW |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | E2 | E1 | A8 | RW |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | RWW bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, RW = ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ ' 0 ', Address |
|  | '1' | X | 1 | reSTART, Device Select, R $\bar{W}=$ ' 1 ' |
| Sequential Read | '1' | X | 1 to 512 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\prime} 0$ ' |
| Multibyte Write | '0' | $\mathrm{V}_{\mathrm{H}}$ | 4 | START, Device Select, $\mathrm{RW}={ }^{\text {a }} 0$ ' |
| Page Write | '0' | $\mathrm{V}_{\mathrm{IL}}$ | 8 | START, Device Select, $\mathrm{R} \bar{W}={ }^{\prime} 0$ ' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 3. Memory Protection


Figure 4. Typical Interface


Figure 5. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Figure 6. AC Testing Input Output Waveforms
$0.8 \mathrm{~V}_{\mathrm{CC}}$

Table 7. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1 . Sampled only not $100 \%$ tested

Figure 7. AC Waveforms


Table 5. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| ILO | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| ICC | Supply Current | $\mathrm{f}=100 \mathrm{kHz}$ |  | 2 | mA |
| $\mathrm{ICC1}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage (SCL \& SDA) |  | -0.3 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL \& SDA) |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage <br> (E1 - E2, PRE, MODE) | -0.3 | 0.5 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage <br> (E1 - E2, PRE, MODE) |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage |  |  | 0.4 | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tCliCl2 | $t_{F}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{S}$ |
| tDL1DL1 | $t_{\text {F }}$ | Input Fall Time |  | 300 | ns |
| $\mathrm{t}_{\text {CHDX }}{ }^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\mathrm{HIGH}}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tDLCL | tHD STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tclox | thD DAT | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclen | tlow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tDxcx | tsudat | Input Transition to Clock Transition | 250 |  | ns |
| tchdi | tsusto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tDHDL | tBuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{S}$ |
| tclav | $t_{\text {AA }}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | toh | Clock High to Output Transition | 300 |  | ns |
| $\mathrm{fc}_{\text {c }}$ | fscl | Clock Frequency |  | 100 | kHz |
| tLPF | TI | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $\mathrm{tw}^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a re START conditıon, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maximum programming time is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without failure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after a <br> subsequent retention bake of 2 years equivalent at 55 <br>  <br> $\circ$ |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## OPERATING MODE (cont'd)

Caution: Special attention must be used when using the protect mode together with the Multibyte Write mode (MODE input High). If the Multibyte write of up to 4 bytes starts at the location just before the protected area then it is able to write over the first 3 bytes in the protected area. The true area protected is therefore smaller and equal to the content of defined in the location 1 FFh plus 3 bytes. This does not apply to the Page write mode as the address counter rolls over and thus cannot go above the 8 byte lower boundary of the protected area.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{C C}$ to act as a pull up.

Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{C C}$ to act as pull up.
Chip Enable (E1 - E2). These chip enable inputs are used to set the 2 least significant bits of the 6 bit device select code. They may be driven dynamically or tied to $V_{c c}$ or $V_{s s}$ to establish the device select code. Note that the $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\text {IH }}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\mathrm{IL}}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.
Protect Enable (PRE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{I H}$ for the Byte Write mode, $\mathrm{V}_{I H}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

## DEVICE OPERATION

The ST24C04 supports the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24C04 is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.
Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24C04 continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24C04 and the bus master and forces the device into the standby power state.
Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24C04 samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST24C04, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code, block select bit and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $I^{2} \mathrm{C}$ bus definition. For the ST24C04 these are fixed as 1010b (0Ah).
The following 2 bits identify the specific ST24C04 on the bus. They are matched to the chip enable signals E1-E2. Thus up to 4 ST24C04's can be connected on the same bus giving a memory capacity total of 16 k bits. After a START condition all ST24C04's on the bus will identify the device code and compare the following 2 bits to the chip enable inputs E1-E2. If a match is found the corresponding ST24C04 will acknowledge the identification on the SDA bus during the 9th bit time.
The 7th bit sent selects one of the two blocks of 256 bytes of the memory, effectively acting as memory address A8 (A7-A0 byte addresses are sent later).
The 8th bit sent is the read or write bit ( $\mathrm{RW} \overline{\mathrm{W}}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $\mathrm{V}_{\mathrm{IH}}$ and the Page Write mode when this signal is at $\mathrm{V}_{\text {IL }}$. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$.
Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The ST24C04 acknowledges this and waits for a byte address. The byte address of 8 bits provides access to any of the 256 bytes in the selected block of the memory. After receipt of the byte address the ST24C04 again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST24C04. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the
memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the ST24C04. The transfer is terminated by the master generating a STOP condition.

Page Write. For the Page mode the MODE signal must be at VIL. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A8-A4) are the same. The master sends from 1-8 bytes of data, which are each acknowledged by the ST24C04. After each byte is transfered, the internal byte address counter ( 3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.
For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST24C04 will not respond to any request. The duration of this cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

## Read Operation

Read operations are independent of the state of the MODE signal.

Current Address Read. The ST24C04 has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the $R \bar{W}$ bit set to ' 1 '. The ST24C04 acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST24C04 acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Figure 8. Write Modes Sequence


Figure 9. Read Modes Sequence


## DEVICE OPERATION (cont'd)

Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST24C04 continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output, but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incre-
mented after each byte output. After a count of 512 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24C04 waits for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24C04 terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (OFFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## SERIAL ACCESS CMOS 8K (4 by 256 x 8) EEPROM

- 1,000,000 ERASE/WRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 3V TO 5.5V POWER SUPPLY
- USER DEFINED WRITE PROTECT AREA
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 8 BYTES)
- PAGE WRITE (UP TO 16 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST24C08 is an 8K bit electrically erasable programmable memory (EEPROM), organised as 4 blocks of $256 \times 8$ bits. It is manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $I^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST24C08 carries a built-in 4 bit, unique device identification code corresponding to the $\mathrm{I}^{2} \mathrm{C}$ bus definition. This is used together with a chip enable input to form a 5 bit memory select signal. In this way up to 2

Table 1. Signal Names

| PRE | Write Protect Enable |
| :--- | :--- |
| $E$ | Chip Enable Input |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |  |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {LEAD }}$ | Lead Temperature, Soldering | (PSDIP8 package) | 10 sec | 260 |
| $\mathrm{~V}_{\text {IO }}$ | Input or Output Voltages |  | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | -0.3 to 6.5 | V |  |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) | -0.3 to 6.5 | V |  |
|  | Electrostatic Discharge Voltage (Machine model) | 4000 | V |  |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sectıons of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

ST24C08's may be attached to the $I^{2} \mathrm{C}$ bus and selected individually.
The ST24C08 behaves as a slave device in the $\mathrm{I}^{2} \mathrm{C}$ protocol with all memory operations synchronised by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 5 device select bits, 2 block select bits, plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.
Data in the upper block of the memory may be write protected. The protected area is programmable to
start on any 16 byte boundary. Protection is enabled by setting a memory bit flag and the PRE signal input.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used to set the operating mode. For the Protect mode the status of the PRE input determines whether protection is enabled or disabled.
The 8 bits sent after a START condition are made up of a device select of 4 bits that identify the device type, a chip enable bit, 2 block select bits and one bit for a READ $(R \bar{W}=1)$ or WRITE $(R \bar{W}=0)$ operation.
There are three modes both for read and write. These are summarised in Table 4 and described below.
Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is followed by the 8 bit data to be written during the programing cycle.
Multibyte Write and Page Write. In these modes up to 8 or up to 16 bytes respectively may be written in one programing cycle. Multibyte Write mode is activated when the MODE pin is at $\mathrm{V}_{\mathrm{IH}}$ level and Page Write when MODE is at $\mathrm{V}_{\text {IL }}$. A device select is sent with the RW bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes in the Page Write mode must have the same five upper address bits.

## OPERATING MODES (cont'd)

Current Address Read. In this mode the device select is sent with the RW bit at ' 1 '. The address of the previous byte accessed is automatically incremented and the new byte read.
Random Address Read. This mode allows random access to the memory. A device select is sent with the RW bit at ' 0 ' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the $R \bar{W}$ bit at ' 1 ' (read) and the byte is read.
Sequential Read. This mode starts with either a Current Address or Random Address read sequence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.

Write Protect. Data in the upper 256 byte block of the memory may be write protected. The protection starts at any 16 byte boundary. The address at which protection starts is defined by the contents of the upper 4 bits (b7-b4) of the top memory location (block 3, byte address 3FFh). Bit 3 of this memory location is always ' 0 ' and bit 2 is used as a flag to indicate that the protection is enabled (b2 $=$ ' 0 ') or disabled ( $\mathrm{b} 2=11$ '). The lower two bits, b 1 $\& b 0$, are not used. The sequence to follow to use the memory protect feature is as follows: write the memory contents to be protected into the top of the
upper block of the memory, up to location 3FEh. Then establish the memory protect area and set the protection by writing the correct contents into location 3FFh. The area will now be protected when the PRE signal is active (High).
Caution: Special attention must be used when using the protect mode together with the Multibyte Write mode (MODE input High). If the Multibyte write of up to 8 bytes starts at the location just before the protected area then it is able to write over the first 7 bytes in the protected area. The true area protected is therefore smaller and equal to the content of defined in the location 3FFh plus 7 bytes. This does not apply to the Page write mode as the address counter rolls over and thus cannot go above the 16 byte lower boundary of the protected area.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{C C}$ to act as a pull up.
Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{C C}$ to act as pull up.

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  | Block <br> Select | $\mathrm{R} \overline{\mathrm{W}}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | 0 | 1 | 0 | E | A 9 | A 8 | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | RWW bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, RWW ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Sequential Read | '1' | $X$ | 1 to 1024 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, R $\bar{W}=$ '0' |
| Multibyte Write | '0' | $\mathrm{V}_{\text {IH }}$ | 8 | START, Device Select, R $\bar{W}=$ ' 0 ' |
| Page Write | '0' | VIL | 16 | START, Device Select, R $\bar{W}=$ '0' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 3. Memory Protection


Figure 4. Typical Interface


Figure 5. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Figure 6. AC Testing Input Output Waveforms


Table 7. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1. Sampled only not $100 \%$ tested

Figure 7. AC Waveforms


Table 5. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{f}=100 \mathrm{kHz}$ |  | 2 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage (SCL \& SDA) |  | -0.3 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL \& SDA) |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage (E, PRE, MODE) |  | -0.3 | 0.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage (E, PRE, MODE) |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=3 \mathrm{~mA}$ |  | 0.4 | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{CC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tcLicl2 | $\mathrm{t}_{\mathrm{F}}$ | Clock Fall Time |  | 300 | ns |
| $\mathrm{t}_{\text {DH1OH2 }}$ | $t_{\text {R }}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| toLidL1 | $t_{\text {F }}$ | Input Fall Time |  | 300 | ns |
| tCHDX ${ }^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| tchcl | thigh | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tolcl | thd STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tcldx | thd dat | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | thow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| toxcx | Isudat | Input Transition to Clock Transition | 250 |  | ns |
| tchor | tsusto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{S}$ |
| tohdi | tbuf | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclav | $t_{A A}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | tDH | Clock High to Output Transition | 300 |  | ns |
| $\mathrm{fc}_{0}$ | fscl | Clock Frequency |  | 100 | kHz |
| tLPF | TI | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $t{ }^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a re START condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maximum programming time is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without failure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after a <br> subsequent retention bake of 2 years equivalent at $55{ }^{\circ} \mathrm{C}$. |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## SIGNAL DESCRIPTION (cont'd)

Chip Enable ( E ). This chip enable input is used to set the least significant bit of the 5 bit device select code. It may be driven dynamically or tied to Vcc or $V_{s s}$ to establish the device select code. Note that the $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\mathrm{IH}}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ for the Byte Write mode, $\mathrm{V}_{\text {IH }}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.
Protect Enable (PRE). This signal may be driven dynamically. It must be at $\mathrm{V}_{I L}$ or $\mathrm{V}_{\mathbb{H}}$ for the Byte Write mode, $\mathrm{V}_{I H}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

## DEVICE OPERATION

The ST24C08 supports the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24C08 is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.
Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24C08 continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock

SCL is stable in the high state. A STOP condition terminates communication between the ST24C08 and the bus master and forces the device into the standby power state.
Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24C08 samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST24C08, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code, block select bits and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $1^{2} \mathrm{C}$ bus definition. For the ST24C08 these are fixed as 1010b (0Ah).
The following bit identifies the specific ST24C08 on the bus. It is matched to the chip enable signal E . Thus up to 2 ST24C08's can be connected on the same bus giving a memory capacity total of 16 k bits. After a START condition all ST24C08's on the bus will identify the device code and compare the following bit to the chip enable inputs $E$. If a match is found the corresponding ST24C08 will acknowledge the identification on the SDA bus during the 9th bit time.
The 6th and 7th bits sent select one of the four blocks of 256 bytes of the memory, effectively acting as memory addresses A9 and A8 (A7-A0 byte addresses are sent later).
The 8th bit sent is the read or write bit ( $R \bar{W}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## DEVICE OPERATION (cont'd)

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $\mathrm{V}_{\mathrm{IH}}$ and the Page Write mode when this signal is at VIL. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.
Following a START condition the master sends a device select code with the RW bit reset to '0'. The ST24C08 acknowledges this and waits for a byte address. The byte address of 8 bits provides access to any of the 256 bytes in the selected block of the memory. After receipt of the byte address the ST24C08 again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST24C08. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 8 bytes of data, which are each acknowledged by the ST24C08. The transfer is terminated by the master generating a STOP condition.
Page Write. For the Page mode the MODE signal must be at $\mathrm{V}_{\text {IL }}$. The Page Write mode allows up to 16 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A9-A5) are the same. The master sends from 1-16 bytes of data, which are each acknowledged by the ST24C08. After each byte is transfered, the internal byte address counter (4 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.
For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST24C08 will not respond to any request. The duration of this cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

## Read Operation

Read operations are independent of the state of the MODE signal.
Current Address Read. The ST24C08 has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the R $\bar{W}$ bit set to '1'. The ST24C08 acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST24C08 acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST24C08 continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output, but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of 1024 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24C08 waits for an acknowledge during the 9 th bit time. If the master does not pull the SDA line low during this time, the ST24C08 terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

Figure 8. Write Modes Sequence


Figure 9. Read Modes Sequence


## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (0FFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## SERIAL ACCESS CMOS 16K (8 by 256 x 8) EEPROM

- 100,000 ERASE/WRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 4.5V TO 5.5V POWER SUPPLY
- USER DEFINED WRITE PROTECT AREA
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 8 BYTES)
- PAGE WRITE (UP TO 16 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST24C16C is a 16 K bit electrically erasable programmable memory (EEPROM), organised as 8 blocks of $256 \times 8$ bits. It is manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one hundred thousand erase/write cycles with a data retention of over 10 years. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $\mathrm{I}^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST24C16C carries a built-in 4 bit, unique device identification code corresponding to the $\mathrm{I}^{2} \mathrm{C}$ bus definition.

Table 1. Signal Names

| PRE | Write Protect Enable |
| :--- | :--- |
| PB0 - PB1 | Protect Start Block Select |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering $\begin{aligned} & \text { (PSO14 package) } \\ & \text { (PSDIP8 package) }\end{aligned}$ | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  | -0.3 to 6.5 | V |
| V cc | Supply Voltage |  | -0.3 to 6.5 | $\checkmark$ |
| $V_{\text {Esd }}$ | Electrostatic Discharge Voltage (Human Body model) |  | 4000 | ) V |
|  | Electrostatic Discharge Voltage (Machine model) |  | 1000 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied. Exposure to Absolute Maxımum Rating conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

The ST24C16C behaves as a slave device in the $I^{2} C$ protocol with all memory operations synchronised by the serial clock.
Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 4 device select bits, 3 block select bits, plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits re-
ceived by asserting an acknowledge bit during the 9 th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.
Data in the upper 4 blocks of the memory may be write protected. The protected area is programmable to start on any 16 byte boundary. The block in which the protection starts is selected by the inputs PB0-PB1. Protection is enabled by setting a memory bit flag and the PRE signal input.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used to set the operating mode. For the Protect mode the status of the PRE input determines whether protection is enabled or disabled.
The 8 bits sent after a START condition are made up of a device select of 4 bits that identify the device type, 3 block select bits and one bit for a READ (RW $=1)$ or WRITE $(R \bar{W}=0)$ operation.
There are three modes both for read and write. These are summarised in Table 4 and described below.
Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is followed by the 8 bit data to be written during the programing cycle.
Multibyte Write and Page Write. In these modes up to 8 or up to 16 bytes respectively may be written in one programing cycle. Multibyte Write mode is activated when the MODE pin is at $\mathrm{V}_{I H}$ level and Page Write when MODE is at $\mathrm{V}_{\text {IL }}$. A device select is sent with the $R \bar{W}$ bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes in the Page Writemode must have the same five upper address bits.

Current Address Read. In this mode the device select is sent with the $R \bar{W}$ bit at ' 1 '. The address of the previous byte accessed is automatically incremented and the new byte read.

Random Address Read. This mode allows random access to the memory. A device select is sent with the RW bit at ' 0 ' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the $\mathrm{R} \overline{\mathrm{W}}$ bit at ' 1 ' (read) and the byte is read.

Sequential Read. This mode starts with either a Current Address or Random Address read sequence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.

Write Protect. Data in the upper $4 \times 256$ byte blocks of the memory may be write protected. The protection starts at any 16 byte boundary. The block containing the address at which protection starts is defined by the PB0- PB1 inputs ('00b' is block 4, '11b' is block 7). The address within this block is the contents of the upper 4 bits (b7-b4) of the top memory location (block 7, byte address 7FFh). Bit 3 of this memory location is always ' 0 ' and bit 2 is used as a flag to indicate that the protection is enabled (b2 = '0') or disabled (b2 = '1'). The lower two bits, b1 \& b0, are not used. The sequence to follow to use the memory protect feature is as follows: write the memory contents to be protected

Table 3. Device Select Code

|  | Device Code |  |  |  | Block Select |  |  | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | A10 | A9 | A8 | R $\bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | R $\bar{W}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, RW = '1' |
| Random Address Read | '0' | X |  | START, Device Select, RW = '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Sequential Read | '1' | X | 1 to 2048 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, R $\bar{W}=$ '0' |
| Multibyte Write | '0' | $\mathrm{V}_{\mathrm{IH}}$ | 8 | START, Device Select, R $\bar{W}=$ ' 0 ' |
| Page Write | '0' | $\mathrm{V}_{\text {IL }}$ | 16 | START, Device Select, RW = '0' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.

Figure 3. Memory Protection


Figure 4. Typical Interface


Figure 5. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{cc}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$ |

Figure 6. AC Testing Input Output Waveforms


Table 7. Capacitance ${ }^{(1)}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1. Sampled only not $100 \%$ tested
Figure 7. AC Waveforms


Table 5. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=4.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{ILI}^{\prime}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| ILO | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{f}=100 \mathrm{kHz}$ |  | 2 | mA |
| ICCI | Supply Current (Standby) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage (SCL \& SDA) |  | -0.3 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL \& SDA) |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage <br> (PB0 - PB1, PRE \& MODE) |  | -0.3 | 0.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage <br> (PB0 - PB1, PRE \& MODE) |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}=3 \mathrm{~mA}$ |  | 0.4 | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH} 1 \mathrm{CH} 2}$ | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tclicl2 | $\mathrm{t}_{\mathrm{F}}$ | Clock Fall Time |  | 300 | ns |
| $\mathrm{t}_{\text {DH1DH2 }}$ | $\mathrm{t}_{\mathrm{R}}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $\mathrm{t}_{\mathrm{F}}$ | Input Fall Time |  | 300 | ns |
| tchix ${ }^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{S}$ |
| tchCL | thigh $^{\text {l }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tDLCL | thD STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tclox | thD DAT | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tcler | tLow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tbxcx | tsudat | Input Transition to Clock Transition | 250 |  | ns |
| tchDh | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tohdi | tbuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclav | $t_{\text {A }}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $t_{\text {DH }}$ | Clock High to Output Transition | 300 |  | ns |
| $f_{c}$ | fscl | Clock Frequency |  | 100 | kHz |
| t LPF | TI | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| tw ${ }^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a re START condition, or following a write cycle.
2 In the Multibyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maxımum programming time is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without failure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after a <br> subsequent retention bake of 2 years equivalent at $55{ }^{\circ} \mathrm{C}$. |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## OPERATING MODE (cont'd)

into the top of the upper blocks of the memory, up to location 7FEh. Then establish the memory protect area by hardwiring PB0 \& PB1 and set the protection by writing the correct contents into location 7FFh. The area will now be protected when the PRE signal is active (High).
Caution: Special attention must be used when using the protect mode together with the Multibyte Write mode (MODE input High). If the Multibyte write of up to 8 bytes starts at the location just before the protected area then it is able to write over the first 7 bytes in the protected area. The true area protected is therefore smaller and equal to the content of defined in the location 7FFh plus 7 bytes. This does not apply to the Page write mode as the address counter rolls over and thus cannot go above the 16 byte lower boundary of the protected area.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{c c}$ to act as a pull up.
Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to Vcc to act as pull up.
Chip Enable (E). This chip enable input is used to set the least significant bit of the 5 bit device select code. It may be driven dynamically or tied to Vcc or $\mathrm{V}_{\text {SS }}$ to establish the device select code. Note that the $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\mathrm{IH}}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.
Protect Enable (PRE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ for the Byte

Write mode, $\mathrm{V}_{\text {IH }}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

## DEVICE OPERATION

The ST24C16C supports the $1^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST24C16C is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.
Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST24C16C continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST24C16C and the bus master and forces the device into the standby power state.
Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST24C16C samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST24C16C, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code, block select bits and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $1^{2} \mathrm{C}$ bus definition. For the ST24C16C these are fixed as 1010b (0Ah).
After a START condition the ST24C16C will acknowledge on the SDA bus during the 9th bit time.
The 5th, 6th and 7th bits sent select one of the 8 blocks of 256 bytes of the memory, effectively acting as memory addresses A10-A8 (A7-A0 byte addresses are sent later).
The 8th bit sent is the read or write bit ( $\mathrm{R} \overline{\mathrm{W}}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $\mathrm{V}_{I H}$ and the Page Write mode when this signal is at VIL. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.
Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The ST24C16C acknowledges this and waits for a byte address. The byte address of 8 bits provides access to any of the 256 bytes in the selected block of the memory. After receipt of the byte address the ST24C16C again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST24C16C. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 8 bytes of data, which are each acknowledged by the ST24C16C. The transfer is terminated by the master generating a STOP condition.
Page Write. For the Page mode the MODE signal must be at $\mathrm{V}_{\text {IL }}$. The Page Write mode allows up to 16 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A9-A5) are the same. The master sends from 1-16 bytes of data, which are each acknowledged by the ST24C16C. After each byte is transfered, the internal byte address counter (4
least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.
For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST24C16C will not respond to any request. The duration of this cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

## Read Operation

Read operations are independent of the state of the MODE signal.
Current Address Read. The ST24C16C has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the R $\bar{W}$, bit set to '1'. The ST24C16C acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST24C16C acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST24C16C continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output; but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of 2048 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST24C16C waits for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST24C16C terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

Figure 8. Write Modes Sequence


Figure 9. Read Modes Sequence


## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (0FFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

### 2.5V SERIAL ACCESS CMOS 1K (128 x 8) EEPROM

- 1,000,000 ERASE/WRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 2.5V TO 5.5V SUPPLY VOLTAGE
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 4 BYTES)
- PAGE WRITE (UP TO 8 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST25C01 is a 1 K bit electrically erasable programmable memory (EEPROM), organised as 128 x 8 bits. It is manufactured in SGS-THOMSON's Hi -Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The ST25C01 operates down to a supply voltage of 2.5 V . Both Plastic Dual- in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $\mathrm{I}^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST25C01 carries a built-in 4 bit, unique device identification code corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with a 3 bit chip enable input to form a 7 bit memory select signal. In this way up to 8

Table 1. Signal Names

| E0 - E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperatu |  | grade 1 <br> grade 3 <br> grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) |  |  | 1000 | $\checkmark$ |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specificatıon is not implied. Exposure to Absolute Maximum Rating conditıons for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

ST25C01's may be attached to the $I^{2} \mathrm{C}$ bus and selected individually.
The ST25C01 behaves as a slave device in the $I^{2} \mathrm{C}$ protocol with all memory operations synchronised by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 7 device select bits plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used to set the operating mode.
The 8 bits sent after a START condition are made up of 4 bits that identify the device type, 3 chip enable bits and one bit for a READ ( $\mathrm{RW}=1$ ) or WRITE ( $\mathrm{RW}=0$ ) operation.
There are three modes both for read and write. These are summarised in Table 4 and described below.

## OPERATING MODES (cont'd)

Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is follwed by the 8 bit data to be written during the programing cycle.
Multibyte Write and Page Write. In these modes up to 4 or up to 8 bytes respectively may be written in one programing cycle. Multibyte Write mode is activated when the MODE pin is at $V_{I H}$ level and Page Write when MODE is at $\mathrm{V}_{\text {IL }}$. A device select is sent with the RW bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes written in the Page Write mode must have the same five upper address bits.
Current Address Read. In this mode the device select is sent with the RW bit at ' 1 '. The address of the previous byte accessed is automatically incremented and the new byte read.
Random Address Read. This mode allows random access to the memory. A device select is sent with the RW bit at ' 0 ' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the RW bit at ' 1 ' (read) and the byte is read.
Sequential Read. This mode starts with either a Current Address or Random Address read se-
quence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{c c}$ to act as a pull up.
Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{C c}$ to act as pull up.
Chip Enable (E0 - E2). These chip enable inputs are used to set the 3 least significant bits of the 7 bit device select code. They may be driven dynamically or tied to $\mathrm{V}_{\mathrm{cc}}$ or $\mathrm{V}_{\text {ss }}$ to establish the device select code. Note that the $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{I L}$ or $\mathrm{V}_{\mathbb{H}}$ for the Byte Write mode, $\mathrm{V}_{\text {IH }}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | E2 | E1 | E0 | RW |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | R $\bar{W}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, R $\bar{W}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ ' 0 ', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Sequential Read | '1' | $X$ | 1 to 128 | As Current or Random Mode |
| Byte Write | '0' | $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, R $\bar{W}=$ '0' |
| Multibyte Write | '0' | $\mathrm{V}_{\mathrm{H}}$ | 4 | START, Device Select, R $\bar{W}=$ '0' |
| Page Write | '0' | VIL | 8 | START, Device Select, R $\bar{W}=$ ' 0 ' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.

## DEVICE OPERATION

The ST25C01 supports the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST25C01 is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.
Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST25C01 continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.

Figure 3. Typical Interface


Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST25C01 and the bus master and forces the device into the standby power state.

Figure 4. $I^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Figure 5. AC Testing Input Output Waveforms


Table 7. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1. Sampled only and not 100\%. tested.
Figure 6. AC Waveforms


Table 5. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\mathrm{V}_{C C}=2.5 \mathrm{~V}, \mathrm{f}=100 \mathrm{kHz}$ |  | 1 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{CC}} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL \& SDA) |  | -0.3 | 0.3 V ${ }_{\text {cc }}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL \& SDA) |  | 0.7 Vcc | $V_{C C}+1$ | V |
| $V_{\text {IL }}$ | Input Low Voltage (E0-E2, MODE) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (E0-E2, MODE) |  | $V_{C C}-0.5$ | $V_{C C}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH1CH2}}$ | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tclicl2 | $t_{\text {F }}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $t_{\text {F }}$ | Input Fall Time |  | 300 | ns |
| tchDx ${ }^{(1)}$ | tSU STA | Clock Hıgh to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| tchCl | $\mathrm{t}_{\mathrm{HIGH}}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tplcl | tHD STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tcldx | thd dat | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tcleh | tlow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tbxcx | tsu dat | Input Transition to Clock Transition | 250 |  | ns |
| tchdr | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{S}$ |
| tDHDL | tbuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{S}$ |
| tclav | $t_{\text {A }}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $t{ }_{\text {t }}$ | Clock High to Output Transition | 300 |  | ns |
| $\mathrm{fc}^{\text {c }}$ | $\mathrm{f}_{\text {SCL }}$ | Clock Frequency |  | 100 | kHz |
| tLPF | T | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| tw ${ }^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a re START condition, or following a write cycle.
2 In the Multıbyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maximum programming time is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without fallure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after a <br> subsequent retention bake of 2 years equivalent at $55^{\circ} \mathrm{C}$. |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## DEVICE OPERATION (cont'd)

Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST25C01 samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST25C01, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $1^{2} \mathrm{C}$ bus definition. For the ST25C01 these are fixed as 1010 b ( 0 Ah ).
The following 3 bits identify the specific ST25C01 on the bus. They are matched to the chip enable signals E0-E2. Thus up to 8 ST25C01's can be connected on the same bus giving a memory capacity total of 16 k bits. After a START condition all ST25C01's on the bus will identify the device code and compare the following 3 bits to the chip enable inputs E0-E2. If a match is found the corresponding ST25C01 will acknowledge the identification on the SDA bus during the 9th bit time.
The 8th bit sent is the read or write bit ( $R \bar{W}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $\mathrm{V}_{I H}$ and the Page Write mode when this signal is at $\mathrm{V}_{\text {IL }}$. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the

MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$.
Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The ST25C01 acknowledges this and waits for a byte address. The byte address of 8 bits (the MSB, bit 7 , is not used or 'don't care') provides access to any of the 128 bytes of the memory. After receipt of the byte address the ST25C01 again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST25C01. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the ST25C01. The transfer is terminated by the master generating a STOP condition.
Page Write. For the Page mode the MODE signal must be at $\mathrm{V}_{\mathrm{IL}}$. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A7-A3) are the same. The master sends from 1-8 bytes of data, which are each acknowledged by the ST25C01. After each byte is transfered, the internal byte address counter ( 3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.
For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST25C01 will not respond to any request. The duration of this cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

Figure 7. Write Modes Sequence


Figure 8. Read Modes Sequence


## Read Operation

Read operations are independent of the state of the MODE signal.

Current Address Read. The ST25C01 has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the R $\bar{W}$ bit set to ' 1 '. The ST25C01 acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST25C01 acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST25C01 continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output, but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of 128 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST25C01 waits for an acknowledge during the 9 th bit time. If the master does not pull the SDA line low during this time, the ST25C01 terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (OFFh).
For a list of available options of Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

SGS-THOMSON

### 2.5V SERIAL ACCESS CMOS 2K (256 x 8) EEPROM

- 1,000,000 ERASE/WRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 2.5V TO 5.5V SUPPLY VOLTAGE
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 4 BYTES)
- PAGE WRITE (UP TO 8 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST25C02A is a 2 K bit electrically erasable programmable memory (EEPROM), organised as $256 \times 8$ bits. It is manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. The ST25C02A operates down to a supply voltage of 2.5 V . Both Plastic Dual- in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $\mathrm{I}^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST25C02A carries a built-in 4 bit, unique device identification code corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with a 3 bit chip enable input to form a 7 bit memory select signal. In this way up to 8

Table 1. Signal Names

| EO - E2 | Chip Enable Inputs |
| :--- | :--- |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Tsta | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{C c}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {Esd }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machıne model) |  |  | 1000 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratings" may cause permanent damage to the device. These are stress ratıngs only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maxımum Ratıng conditıons for extended perıods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DESCRIPTION (cont'd)

ST25C02A's may be attached to the $I^{2} \mathrm{C}$ bus and selected individually.
The ST25C02A behaves as a slave device in the $I^{2} \mathrm{C}$ protocol with all memory operations synchronised by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a-stream of 7 device select bits plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used to set the operating mode.
The 8 bits sent after a START condition are made up of 4 bits that identify the device type, 3 chip enable bits and one bit for a READ ( $\mathrm{RW}=1$ ) or WRITE ( $\mathrm{R} \overline{\mathrm{W}}=0$ ) operation.
There are three modes both for read and write. These are summarised in Table 4 and described below.

## OPERATING MODES (cont'd)

Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is follwed by the 8 bit data to be written during the programing cycle.
Multibyte Write and Page Write. In these modes up to 4 or up to 8 bytes respectively may be written in one programing cycle. Multibyte Write mode is activated when the MODE pin is at $\mathrm{V}_{\mathrm{IH}}$ level and Page Write when MODE is at $\mathrm{V}_{\text {IL }}$. A device select is sent with the RW bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes written in the Page Write mode must have the same five upper address bits.
Current Address Read. In this mode the device select is sent with the RW bit at ' 1 '. The address of the previous byte accessed is automatically incremented and the new byte read.
Random Address Read. This mode allows random access to the memory. A device select is sent with the RW bit at '0' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the R $\bar{W}$ bit at ' 1 ' (read) and the byte is read.
Sequential Read. This mode starts with either a Current Address or Random Address read se-
quence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{c c}$ to act as a pull up.
Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{c c}$ to act as pull up.
Chip Enable (EO - E2). These chip enable inputs are used to set the 3 least significant bits of the 7 bit device select code. They may be driven dynamically or tied to $V_{c c}$ or $V_{S S}$ to establish the device select code. Note that the $\mathrm{V}_{I L}$ and $\mathrm{V}_{\mathrm{IH}}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ for the Byte Write mode, $\mathrm{V}_{\text {IH }}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  |  | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | E2 | E1 | E0 | R $\bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | R $\bar{W}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ '0', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\text {' }} 1$ ' |
| Sequential Read | '1' | X | 1 to 256 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\text {' }}$ ' |
| Multibyte Write | '0' | $\mathrm{V}_{\mathrm{H}}$ | 4 | START, Device Select, $\mathrm{R} \overline{\mathrm{W}}={ }^{\text {' }}$ ' |
| Page Write | '0' | $\mathrm{V}_{\text {IL }}$ | 8 | START, Device Select, R $\bar{W}=$ '0' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

## DEVICE OPERATION

The ST25C02A supports the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST25C02A is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.
Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST25C02A continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.

Figure 3. Typical Interface


Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST25C02A and the bus master and forces the device into the standby power state.

Figure 4. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing Ref. Voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Figure 5. AC Testing Input Output Waveforms


Table 7. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1. Sampled only and not $100 \%$ tested.

Figure 6. AC Waveforms


Table 5. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l}_{\mathrm{L}}$ | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{O} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\mathrm{V}_{C C}=2.5 \mathrm{~V}, \mathrm{f}=100 \mathrm{kHz}$ |  | 1 | mA |
| ICC1 | Supply Current (Standby) | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL \& SDA) ${ }^{\text { }}$ |  | -0.3 | 0.3 V ${ }_{\text {cc }}$ | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage (SCL \& SDA) |  | 0.7 V cc | $V_{C C}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (E0-E2, MODE) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (E0-E2, MODE) |  | $V_{C C}-0.5$ | $V_{c c}+1$ | V |
| VOL | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tcH1CH2}$ | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tCL1CL2 | $t_{F}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $\mathrm{t}_{\mathrm{F}}$ | Input Fall Time |  | 300 | ns |
| tCHDX $^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\text {HIGH }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tolcl | thD STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tclox | thD DAT | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | tlow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| toxcx | tsu dat | Input Transition to Clock Transition | 250 |  | ns |
| tchor | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu s$ |
| tDHDL | tBuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclav | $t_{\text {AA }}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{S}$ |
| tclax | $\mathrm{t}_{\mathrm{DH}}$ | Clock High to Output Transition | 300 |  | ns |
| $\mathrm{fc}_{\mathrm{c}}$ | fSCL | Clock Frequency |  | 100 | kHz |
| tLPF | TI | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $\mathrm{tw}^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1 For a re START condition, or following a write cycle
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maximum programming time is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without failure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after a <br> subsequent retention bake of 2 years equivalent at $555^{\circ} \mathrm{C}$. |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## DEVICE OPERATION (cont'd)

Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST25C02A samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST25C02A, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $1^{2} \mathrm{C}$ bus definition. For the ST25C02A these are fixed as 1010b (0Ah).
The following 3 bits identify the specific ST25C02A on the bus. They are matched to the chip enable signals E0-E2. Thus up to 8 ST25C02A's can be connected on the same bus giving a memory capacity total of 16 k bits. After a START condition all ST25C02A's on the bus will identify the device code and compare the following 3 bits to the chip enable inputs E0-E2. If a match is found the corresponding ST25C02A will acknowledge the identification on the SDA bus during the 9th bit time.
The 8th bit sent is the read or write bit ( $\mathrm{R} \overline{\mathrm{W}}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $V_{I H}$ and the Page Write mode when this signal is at $V_{I L}$. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the

MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.
Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The ST25C02A acknowledges this and waits for a byte address. The byte address of 8 bits provides access to any of the 256 bytes of the memory. After receipt of the byte address the ST25C02A again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST25C02A. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the ST25C02A. The transfer is terminated by the master generating a STOP condition.
Page Write. For the Page mode the MODE signal must be at $\mathrm{V}_{\mathrm{IL}}$. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A7-A3) are the same. The master sends from 1-8 bytes of data, which are each acknowledged by the ST25C02A. After each byte is transfered, the internal byte address counter ( 3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.
For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST25C02A will not respond to any request. The duration of this cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

Figure 7. Write Modes Sequence


Figure 8. Read Modes Sequence


## Read Operation

Read operations are independent of the state of the MODE signal.
Current Address Read. The ST25C02A has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the RW bit set to '1'. The ST25C02A acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST25C02A acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST25C02A continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output, but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of 256 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST25C02A waits for an acknowledge during the 9 th bit time. If the master does not pull the SDA line low during this time, the ST25C02A terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (0FFh).
For a list of available options of Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

SGS-THOMSON

### 2.5V SERIAL ACCESS CMOS 4K (2 by $256 \times 8$ ) EEPROM

- 1,000,000 ERASE/WRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 2.5V TO 5.5V POWER SUPPLY
- USER DEFINED WRITE PROTECT AREA
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 4 BYTES)
- PAGE WRITE (UP TO 8 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST25C04 is a 4 K bit electrically erasable programmable memory (EEPROM), organised as 2 blocks of $256 \times 8$ bits. It is manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $I^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST25C04 carries a built-in 4 bit, unique device identification code corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with a 2 bit chip enable input to form a 6 bit memory select signal. In this way up to 4

Table 1. Signal Names

| PRE | Write Protect Enable |
| :--- | :--- |
| E1- E2 | Chip Enable Inputs |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| VCC $^{\text {VSS }}$ | Supply Voltage |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO14 package) <br> (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V 10 | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 4000 | V |
|  | Electrostatic Discharge Voltage (Machine model) |  |  | 1000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

ST25C04's may be attached to the $I^{2} \mathrm{C}$ bus and selected individually.
The ST25C04 behaves as a slave device in the $\mathrm{I}^{2} \mathrm{C}$ protocol with all memory operations synchronised by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 6 device select bits, one block select bit, plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data
is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.

Data in the upper block of the memory may be write protected. The protected area is programmable to start on any 8 byte boundary. Protection is enabled by a memory bit flag and the PRE signal input.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used

## OPERATING MODES (cont'd)

to set the operating mode. For the Protect mode the status of the PRE input determines whether protection is enabled or disabled.
The 8 bits sent after a START condition are made up of a device select of 4 bits that identify the device type, 2 chip enable bits, one block select bit and one bit for a READ $(R \bar{W}=1)$ or WRITE $(R \bar{W}=0)$ operation.

There are three modes both for read and write. These are summarised in Table 4 and described below.

Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is followed by the 8 bit data to be written during the programing cycle.

Multibyte Write and Page Write. In these modes up to 4 or up to 8 bytes respectively may be written in one programing cycle. Multibyte Write mode is activated when the MODE pin is at $\mathrm{V}_{\mathrm{IH}}$ level and Page Write when MODE is at $\mathrm{V}_{\text {IL }}$. A device select is sent with the RWW bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes written in the Page Write mode must have the same five upper address bits.
Current Address Read. In this mode the device select is sent with the RW bit at ' 1 '. The address of
the previous byte accessed is automatically incremented and the new byte read.

Random Address Read. This mode allows random access to the memory. A device select is sent with the RW bit at ' 0 ' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the $R \bar{W}$ bit at ' 1 ' (read) and the byte is read.
Sequential Read. This mode starts with either a Current Address or Random Address read sequence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.

Write Protect. Data in the upper 256 byte block of the memory may be write protected. The protection starts at any 8 byte boundary. The address at which protection starts is defined by the contents of the upper 5 bits (b7-b3 of the top memory location (block 1, byte address 1FFh). Bit 2 of this memory location is used as a flag to indicate that the protection is enabled ( $\mathrm{b} 2={ }^{\prime} 0$ ') or disabled ( $\mathrm{b} 2=11$ '). The lower two bits, b1 \& b0, are not used. The sequence to follow to use the memory protect feature is as follows: write the memory contents to be protected into the top of the upper block of the memory, up to location 1FEh. Then establish the memory protect area and set the protection by writing the correct contents into location 1FFh. The area will now be protected when the PRE signal is active (High).

Table 3. Device Select Code

|  | Device Code |  |  |  | Chip Enable |  | Block <br> Select | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device Select | 1 | 0 | 1 | 0 | E2 | E1 | A8 | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | R $\bar{W}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | X | 1 | START, Device Select, $\mathrm{R} \bar{W}=$ ' 1 ' |
| Random Address Read | '0' | X |  | START, Device Select, R $\bar{W}=$ ' 0 ', Address |
|  | '1' | X | 1 | reSTART, Device Select, $\mathrm{R} \overline{\mathrm{W}}=$ ' 1 ' |
| Sequential Read | '1' | X | 1 to 512 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, RWW '0' |
| Multibyte Write | '0' | $\mathrm{V}_{\mathrm{IH}}$ | 4 | START, Device Select, $\mathrm{R} \bar{W}=$ '0' |
| Page Write | '0' | $\mathrm{V}_{\text {IL }}$ | 8 | START, Device Select, R $\bar{W}=$ '0' |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 3. Memory Protection


Figure 4. Typical Interface


Figure 5. $\mathrm{I}^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |

Input and Output Timing Ref. Voltages $0.3 \mathrm{~V}_{\mathrm{Cc}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$

Figure 6. AC Testing Input Output Waveforms


Table 7. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathfrak{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1. Sampled only not $100 \%$ tested

Figure 7. AC Waveforms


Table 5. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{f}=100 \mathrm{kHz}$ |  | 1 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 5 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage (SCL \& SDA) |  | -0.3 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (SCL \& SDA) |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage <br> (E1-E2, PRE, MODE) |  | -0.3 | 0.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage <br> (E1 - E2, PRE, MODE) |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IoL}=3 \mathrm{~mA}$ |  | 0.4 | V |

Table 6. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V} C \mathrm{C}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathbf{C H 1 C H 2}}$ | $t_{\text {R }}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tclicl2 | $t_{F}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{R}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $\mathrm{t}_{\mathrm{F}}$ | Input Fall Time |  | 300 | ns |
| $t_{\text {CHDX }}{ }^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{CHCL}}$ | thigh | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tDLCL | $t_{\text {HD STA }}$ | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tclox | $t_{\text {HD DAT }}$ | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | tLow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tDxcx | tsudat | Input Transition to Clock Transition | 250 |  | ns |
| tchDH | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{S}$ |
| tDHDL | tbuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclov | $t_{\text {AA }}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $t_{\text {DH }}$ | Clock High to Output Transition | 300 |  | ns |
| $\mathrm{fc}^{\text {c }}$ | $\mathrm{f}_{\text {SCL }}$ | Clock Frequency |  | 100 | kHz |
| tLPF | TI | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $\mathrm{tw}^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a re START condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maximum programming time is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without failure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after a <br> subsequent retention bake of 2 years equivalent at $55{ }^{\circ} \mathrm{C}$. |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## OPERATING MODE (cont'd)

Caution: Special attention must be used when using the protect mode together with the Multibyte Write mode (MODE input High). If the Multibyte write of up to 4 bytes starts at the location just before the protected area then it is able to write over the first 3 bytes in the protected area. The true area protected is therefore smaller and equal to the content of defined in the location 1FFh plus 3 bytes. This does not apply to the Page write mode as the address counter rolls over and thus cannot go above the 8 byte lower boundary of the protected area.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{c c}$ to act as a pull up.
Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{C C}$ to act as pull up.
Chip Enable (E1-E2). These chip enable inputs are used to set the 2 least significant bits of the 6 bit device select code. They may be driven dynamically or tied to VCc or VSS to establish the device select code. Note that the $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\text {IH }}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\mathrm{IL}}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.
Protect Enable (PRE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{I H}$ for the Byte Write mode, $\mathrm{V}_{\mathrm{IH}}$ for Multibyte Write mode or $\mathrm{V}_{\mathrm{IL}}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

## DEVICE OPERATION

The ST25C04 supports the $I^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST25C04 is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.

Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST25C04 continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock SCL is stable in the high state. A STOP condition terminates communication between the ST25C04 and the bus master and forces the device into the standby power state.
Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST25C04 samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST25C04, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code, block select bit and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $I^{2} \mathrm{C}$ bus definition. For the ST25C04 these are fixed as 1010b (0Ah).
The following 2 bits identify the specific ST25C04 on the bus. They are matched to the chip enable signals E1-E2. Thus up to 4 ST25C04's can be connected on the same bus giving a memory capacity total of 16 k bits. After a START condition all ST25C04's on the bus will identify the device code and compare the following 2 bits to the chip enable inputs E1-E2. If a match is found the corresponding ST25C04 will acknowledge the identification on the SDA bus during the 9th bit time.
The 7th bit sent selects one of the two blocks of 256 bytes of the memory, effectively acting as memory address A8 (A7 - A0 byte addresses are sent later).
The 8th bit sent is the read or write bit ( $\mathrm{R} \overline{\mathrm{W}}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $\mathrm{V}_{\mathrm{IH}}$ and the Page Write mode when this signal is at $\mathrm{V}_{\mathrm{IL}}$. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.
Following a START condition the master sends a device select code with the RWW bit reset to ' 0 '. The ST25C04 acknowledges this and waits for a byte address. The byte address of 8 bits provides access to any of the 256 bytes in the selected block of the memory. After receipt of the byte address the ST25C04 again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST25C04. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the
memory. The master sends from one up to 4 bytes of data, which are each acknowledged by the ST25C04. The transfer is terminated by the master generating a STOP condition.

Page Write. For the Page mode the MODE signal must be at $\mathrm{V}_{\mathrm{IL}}$. The Page Write mode allows up to 8 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A8-A4) are the same. The master sends from 1-8 bytes of data, which are each acknowledged by the ST25C04. After each byte is transfered, the internal byte address counter (3 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.

For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST25C04 will not respond to any request. The duration of this cycle is $\mathrm{tw}=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

## Read Operation

Read operations are independent of the state of the MODE signal.
Current Address Read. The ST25C04 has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the R $\bar{W}$ bit set to ' 1 '. The ST25C04 acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST25C04 acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Figure 8. Write Modes Sequence


Figure 9. Read Modes Sequence


## DEVICE OPERATION (cont'd)

Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST25C04 continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output, but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incre-
mented after each byte output. After a count of 512 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge in Read Mode. In all read modes the ST25C04 waits for an acknowledge during the 9 th bit time. If the master does not pull the SDA line low during this time, the ST25C04 terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (0FFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## ST25C08

### 2.5V SERIAL ACCESS CMOS 8K (4 by $256 \times 8$ ) EEPROM

- 1,000,000 ERASE/WRITE CYCLES MINIMUM, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 2.5V TO 5.5V POWER SUPPLY
- USER DEFINED WRITE PROTECT AREA
- TWO WIRE SERIAL INTERFACE, FULLY $I^{2} \mathrm{C}$ BUS COMPATIBLE
- BYTE AND MULTIBYTE WRITE (UP TO 8 BYTES)
- PAGE WRITE (UP TO 16 BYTES)
- BYTE, RANDOM AND SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- GUARANTED 4kV ESD PROTECTION, USING HUMAN BODY MODEL


## DESCRIPTION

The ST25C08 is an 8K bit electrically erasable programmable memory (EEPROM), organised as 4 blocks of $256 \times 8$ bits. It is manufactured in SGSTHOMSON's Hi-Endurance Advanced CMOS technology which guarantees an endurance of more than one million erase/write cycles with a data retention of over 10 years. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
The memory is compatible with the $I^{2} \mathrm{C}$ standard, two wire, serial interface which uses a bi-directional data bus and serial clock. The ST25C08 carries a built-in 4 bit, unique device identification code corresponding to the $I^{2} \mathrm{C}$ bus definition. This is used together with a chip enable input to form a 5 bit memory select signal. In this way up to 2

Table 1. Signal Names

| PRE | Write Protect Enable |
| :--- | :--- |
| $E$ | Chip Enable Input |
| SDA | Serial Data Address Input Output |
| SCL | Serial Clock |
| MODE | Write Mode |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |  |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | grade 1 <br> grade 3 <br> grade 6 | 0 to 70 <br> -40 to 125 <br> -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {LEAD }}$ | Lead Temperature, Soldering $\quad$ (PSDIP8 package) | 10 sec | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.3 to 6.5 | V |  |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage | -0.3 to 6.5 | V |  |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) | 4000 | V |  |
|  | Electrostatic Discharge Voltage (Machine model) | 1000 | V |  |

Note: Except for the ratıng "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2. DIP Pin Connections


## DESCRIPTION (cont'd)

ST25C08's may be attached to the $\mathrm{I}^{2} \mathrm{C}$ bus and selected individually.
The ST25C08 behaves as a slave device in the $\mathrm{I}^{2} \mathrm{C}$ protocol with all memory operations synchronised by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by a stream of 5 device select bits, 2 block select bits, plus one read/write bit and terminated by an acknowledge bit. When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition.
Data in the upper block of the memory may be write protected. The protected area is programmable to
start on any 16 byte boundary. Protection is enabled by setting a memory bit flag and the PRE signal input.

## OPERATING MODES

There are both Read and Write modes. Each is entered by the correct sequence of serial bits sent to the device on the SDA bus line. For some Write modes the status of the MODE input is also used to set the operating mode. For the Protect mode the status of the PRE input determines whether protection is enabled or disabled.
The 8 bits sent after a START condition are made up of a device select of 4 bits that identify the device type, a chip enable bit, 2 block select bits and one bit for a READ $(R \bar{W}=1)$ or WRITE $(R \bar{W}=0)$ operation.
There are three modes both for read and write. These are summarised in Table 4 and described below.
Byte Write. In this mode a device select is sent with the RW bit at ' 0 ', followed by the address of the byte. This is followed by the 8 bit data to be written during the programing cycle.
Multibyte Write and Page Write. In these modes up to 8 or up to 16 bytes respectively may be written in one programing cycle. Multibyte Write mode is activated when the MODE pin is at $V_{I H}$ level and Page Write when MODE is at VIL. A device select is sent with the RW bit at ' 0 ', followed by the address of the first byte. This is followed by the data bytes to write. The bytes are written in the programing cycle. All 8 bytes in the Page Write mode must have the same five upper address bits.

## OPERATING MODES (cont'd)

Current Address Read. In this mode the device select is sent with the $R \bar{W}$ bit at ' 1 '. The address of the previous byte accessed is automatically incremented and the new byte read.

Random Address Read. This mode allows random access to the memory. A device select is sent with the RW bit at ' 0 ' (write), followed by the byte address. Then a new START condition is forced with the same device select is sent with the RW bit at ' 1 ' (read) and the byte is read.
Sequential Read. This mode starts with either a Current Address or Random Address read sequence, it reads consecutive bytes as long as the bus master acknowledges each one without generating a STOP condition.

Write Protect. Data in the upper 256 byte block of the memory may be write protected. The protection starts at any 16 byte boundary. The address at which protection starts is defined by the contents of the upper 4 bits (b7-b4) of the top memory location (block 3, byte address 3FFh). Bit 3 of this memory location is always ' 0 ' and bit 2 is used as a flag to indicate that the protection is enabled (b2 $=$ ' 0 ') or disabled ( $\mathrm{b} 2={ }^{\prime} 1$ '). The lower two bits, b1 \& b0, are not used. The sequence to follow to use the memory protect feature is as follows: write the memory contents to be protected into the top of the
upper block of the memory, up to location 3FEh. Then establish the memory protect area and set the protection by writing the correct contents into location 3FFh. The area will now be protected when the PRE signal is active (High).
Caution: Special attention must be used when using the protect mode together with the Multibyte Write mode (MODE input High). If the Multibyte write of up to 8 bytes starts at the location just before the protected area then it is able to write over the first 7 bytes in the protected area. The true area protected is therefore smaller and equal to the content of defined in the location 3FFh plus 7 bytes. This does not apply to the Page write mode as the address counter rolls over and thus cannot go above the 16 byte lower boundary of the protected area.

## SIGNAL DESCRIPTIONS

Serial Clock (SCL). The SCL input is used to synchronise all Data In and Data Out of the memory. A resistor must be connected from the SCL line to $V_{c c}$ to act as a pull up.
Serial Data (SDA). The SDA signal is bi-directional and used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{c c}$ to act as pull up.

Table 3. Device Select Code

|  | Device <br> Code |  |  |  | Chip <br> Enable |  | Block <br> Select | R $\bar{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | b 7 | b 6 | b 5 | b 4 | b 3 | b 2 | b 1 | b 0 |
| Device Select | 1 | 0 | 1 | 0 | E | A 9 | A 8 | $\mathrm{R} \bar{W}$ |

Note: The MSB b7 is sent first.

Table 4. Operating Modes

| Mode | R ${ }_{\text {W }}$ bit | MODE | Bytes | Initial Sequence |
| :---: | :---: | :---: | :---: | :---: |
| Current Address Read | '1' | $X$ | 1 | START, Device Select, R $\bar{W}=$ ' 1 ' |
| Random Address Read | '0' | $X$ |  | START,-Device Select, R $\bar{W}=$ ' 0 ', Address |
|  | '1' | $X$ | 1 | reSTART, Device Select, R $\bar{W}=$ ' 1 ' |
| Sequential Read | '1' | $X$ | 1 to 1024 | As CURRENT or RANDOM Mode |
| Byte Write | '0' | $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\text {IL }}$ | 1 | START, Device Select, RW = '0' |
| Multibyte Write | '0' | $\mathrm{V}_{\text {IH }}$ | 8 | START, Device Select, R $\bar{W}=$ '0' |
| Page Write | '0' | VIL | 16 | START, Device Select, R $\bar{W}=$ '0' |

Note: $X=\mathrm{V}_{\mathrm{H}}$ or $\mathrm{V}_{\mathrm{IL}}$

Figure 3. Memory Protection


Figure 4. Typical Interface


Figure 5. $I^{2} \mathrm{C}$ Bus Protocol


## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 50 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{cc}}$ |

Input and Output Timing Ref. Voltages $0.3 \mathrm{~V}_{c c}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$

Figure 6. AC Testing Input Output Waveforms
$0.8 \mathrm{~V}_{\mathrm{CC}}$

Table 5. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{kHz}\right)$

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance (SDA) |  | 8 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance (Other) |  | 6 | pF |

Note: 1. Sampled only not $100 \%$ tested

Figure 7. AC Waveforms


Table 6. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} \mathrm{CC}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply Current | $V_{C C}=2.5 \mathrm{~V}, \mathrm{f}=100 \mathrm{kHz}$ |  | 1 | mA |
|  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \mathrm{f}=100 \mathrm{kHz}$ |  | 2 | mA |
| lccı | Supply Current (Standby) | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (SCL \& SDA) |  | -0.3 | $0.3 \mathrm{~V}_{C C}$ | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage (SCL \& SDA) |  | 0.7 V cc | $V_{C C}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage (E, PRE, MODE) |  | -0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (E, PRE, MODE) |  | $V_{C C}-0.5$ | $V_{C C}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=3 \mathrm{~mA}$ |  | 0.4 | V |

Table 7. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tCH}_{1} \mathrm{CH}_{2}$ | $t_{R}$ | Clock Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tCL1CL2 | $t_{\text {F }}$ | Clock Fall Time |  | 300 | ns |
| tDH1DH2 | $t_{\text {R }}$ | Input Rise Time |  | 1 | $\mu \mathrm{s}$ |
| tDL1DL1 | $t_{\text {F }}$ | Input Fall Time |  | 300 | ns |
| tCHDX $^{(1)}$ | tsu STA | Clock High to Input Transition | 4.7 |  | $\mu \mathrm{s}$ |
| tchCl | $t_{\text {HIGH }}$ | Clock Pulse Width High | 4 |  | $\mu \mathrm{s}$ |
| tDLCL | thD.STA | Input Low to Clock Low (START) | 4 |  | $\mu \mathrm{s}$ |
| tclox | thd.dat | Clock Low to Input Transition | 0 |  | $\mu \mathrm{s}$ |
| tclch | tLow | Clock Pulse Width Low | 4.7 |  | $\mu \mathrm{s}$ |
| tbxcx | tsu dat | Input Transition to Clock Transition | 250 |  | ns |
| tchdi | tsu sto | Clock High to Input High (STOP) | 4.7 |  | $\mu \mathrm{s}$ |
| tDHDL | tBuF | Input High to Input Low (Bus Free) | 4.7 |  | $\mu \mathrm{s}$ |
| tclav | $t_{\text {A }}$ | Clock Low to Output Valid | 0.3 | 3.5 | $\mu \mathrm{s}$ |
| tclax | $t_{\text {DH }}$ | Clock High to Output Transition | 300 |  | ns |
| $\mathrm{fc}_{C}$ | fscl | Clock Frequency |  | 100 | kHz |
| tLPF | TI | Input Low Pass 1st Order Filter Time Constant (SCL \& SDA Inputs) |  | 100 | ns |
| $t_{W}{ }^{(2)}$ | twr | Write Time |  | 10 | ms |

Notes: 1. For a re START condition, or following a write cycle.
2. In the Multibyte Write mode only, if accessed bytes are on two consecutive rows (upper 5 MSB must not change) the maximum programming tıme is doubled to 20 ms .

Table 8. Endurance and Data Retention

| Endurance | The ability of the EEPROM to withstand Erase/Write cycles without failure. |
| :---: | :--- |
| Failure | A failure after cycling is defined as any bit that cannot be written or loses its data after a <br> subsequent retention bake of 2 years equivalent at $55^{\circ} \mathrm{C}$. |
| Guarantee | With $60 \%$ confidence, more than $99.9 \%$ of units can be cycled over $1,000,000$ times. |

## SIGNAL DESCRIPTION (cont'd)

Chip Enable (E). This chip enable input is used to set the least significant bit of the 5 bit device select code. It may be driven dynamically or tied to Vcc or Vss to establish the device select code. Note that the $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\text {IH }}$ levels for the inputs are CMOS, not TTL, compatible.
Mode (MODE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ for the Byte Write mode, $\mathrm{V}_{\text {IH }}$ for Multibyte Write mode or $\mathrm{V}_{\text {IL }}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.
Protect Enable (PRE). This signal may be driven dynamically. It must be at $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ for the Byte Write mode, $\mathrm{V}_{I H}$ for Multibyte Write mode or $\mathrm{V}_{\mathrm{IL}}$ for Page Write mode. Note that the voltages are CMOS levels, not TTL, compatible.

## DEVICE OPERATION

The ST25C08 supports the $\mathrm{I}^{2} \mathrm{C}$ protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The ST25C08 is always a slave device is all communications.

## Communications Protocol

Data Transition or Change. Data changes on the SDA line must only occur when the SCL clock is low. SDA transitions while the clock is high are used to identify START or STOP conditions.
Start Condition. START is identified by a high to low transition of the data bus SDA signal while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the ST25C08 continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.
Stop Condition. STOP is identified by a low to high transition of the data bus SDA signal while the clock

SCL is stable in the high state. A STOP condition terminates communication between the ST25C08 and the bus master and forces the device into the standby power state.
Acknowledge Bit. An acknowledge signal is used to indicate a successfull data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.
Data Input. During data input the ST25C08 samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

## Memory Addressing

To start communication between the master and the slave ST25C08, the master must initiate a START condition. Following this the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the device select code, block select bits and a READ or WRITE instruction.
The 4 most significant bits of the device select code are the device type identifier, corresponding to the $I^{2} \mathrm{C}$ bus definition. For the ST25C08 these are fixed as 1010b (OAh).
The following bit identifies the specific ST25C08 on the bus. It is matched to the chip enable signal E . Thus up to 2 ST25C08's can be connected on the same bus giving a memory capacity total of 16 k bits. After a START condition all ST25C08's on the bus will identify the device code and compare the following bit to the chip enable inputs E . If a match is found the corresponding ST25C08 will acknowledge the identification on the SDA bus during the 9 th bit time.
The 6th and 7th bits sent select one of the four blocks of 256 bytes of the memory, effectively acting as memory addresses A9 and A8 (A7-A0 byte addresses are sent later).
The 8th bit sent is the read or write bit ( $\mathrm{R} \overline{\mathrm{W}}$ ), this bit is set to ' 1 ' for read and ' 0 ' for write operations.

## DEVICE OPERATION (cont'd)

## Write Operation

The Multibyte Write mode is available when the MODE signal is at $\mathrm{V}_{1 H}$ and the Page Write mode when this signal is at VIL. The MODE signal may be driven dynamically with CMOS input levels. The Byte Write mode is independant of the state of the MODE signal and the pin could be left floating if only this mode was to be used. However it is recommended that the signal is connected to either $\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$.
Following a START condition the master sends a device select code with the RW bit reset to ' 0 '. The ST25C08 acknowledges this and waits for a byte address. The byte address of 8 bits provides access to any of the 256 bytes in the selected block of the memory. After receipt of the byte address the ST25C08 again responds with an acknowledge.
Byte Write. In the Byte Write mode the master sends one data byte, this is acknowledged by the ST25C08. The master then terminates the transfer by generating a STOP condition.
Multibyte Write. For the Multibyte mode the MODE signal must be at $\mathrm{V}_{\mathrm{IH}}$. The Multibyte Write mode can be started from any address in the memory. The master sends from one up to 8 bytes of data, which are each acknowledged by the ST25C08. The transfer is terminated by the master generating a STOP condition.
Page Write. For the Page mode the MODE signal must be at $\mathrm{V}_{\mathrm{IL}}$. The Page Write mode allows up to 16 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 5 most significant memory address bits (A9-A5) are the same.
The master sends from 1-16 bytes of data, which are each acknowledged by the ST25C08. After each byte is transfered, the internal byte address counter ( 4 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten.
For any write mode the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the ST25C08 will not respond to any request. The duration of this cycle is $\mathrm{t} w=10 \mathrm{~ms}$ maximum except when, in the Multibyte Write mode, bytes are accessed that are on different rows (that is have different values for the 5 most significant address bits), when the programing time is doubled to a maximum of 20 ms .

## Read Operation

Read operations are independent of the state of the MODE signal.
Current Address Read. The ST25C08 has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a memory address with the RW bit set to '1'. The ST25C08 acknowledges this and immediately outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Random Address Read. A dummy write is performed to load the byte address into the memory. This is followed by another START condition from the master and the byte address repeated with the RW bit set to ' 1 '. The ST25C08 acknowledges this and immediately outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.
Sequential Read. This mode can be initiated with either a Current Address Read or a Random Address Read. However in this case the master DOES acknowledge the data byte output and the ST25C08 continues to output the next byte in sequence. To terminate the stream of bytes the master must NOT acknowledge the last byte output, but must generate a STOP sequence. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of 1024 the address counter will 'roll-over' and the memory will continue to output data.
Acknowledge In Read Mode. In all read modes the ST25C08 waits for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the ST25C08 terminates the data transfer and switches to a receiver state. The STOP condition is used only in the WRITE modes to initiate the write cycle and is ignored in the READ modes.

Figure 8. Write Modes Sequence


Figure 9. Read Modes Sequence


## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (0FFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## MICROWIRE BUS EEPROM

## SERIAL ACCESS CMOS 256 bit ( $16 \times 16$ or $32 \times 8$ ) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- DUAL ORGANISATION: $16 \times 16$ or $32 \times 8$
- BYTE/WORD AND CHIP PROGRAMMING INSTRUCTIONS
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SINGLE $5 \mathrm{~V} \pm 10 \%$ SUPPLY VOLTAGE
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93C06 is a 256 bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface.
The 256 bit memory is divided into either $16 \times 16$ bit words or $32 \times 8$ bit bytes. The organisation may be selected by a signal on the ORG input.
The memory is accessed by a set of instructions which includes Read, Write, Erase, Erase All and Write All. A Read instruction loads the address of the first word/byte to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the data is output and it is possible, if the Chip Select input is held High, to output a sequential

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| ORG | Organisation Select |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: DU = Don't Use

Figure 2B. SO Pin Connections


Warning: DU = Don't Use

Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TA | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{aligned} & 0 \text { to } 70 \\ & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) <br> (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESd }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 2000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

stream of data words/bytes. In this way the memory can be read as a continuous data stream from 16 to 256 bits long.
Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 or 8 bits at one time into one of the 16 words or 32 bytes. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.

An internal feature of the ST93C06 provides Power-on Data Protection by inhibiting operation when the Supply is too low. This feature is particularly usefull when powering up the chip.
The design of the ST93C06 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.
The DU (Don't Use) pin does not affect the function of the memory and it is reserved for use by SGSTHOMSON during test sequences. The pin may be left unconnected or may be connected to any voltage between $V_{\text {ss }}$ and $V_{\text {cc }}$.

## MEMORY ORGANISATION

The ST93C06 is organised as 16 words $\times 16$ bits or 32 bytes $\times 8$ bits. If the ORG input is left unconnected or connected to the Supply ( $\mathrm{V}_{\mathrm{cc}}$ ) the x16 organisation is selected, when ORG is connected to Ground (Vss) the $x 8$ organisation is selected.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input Timing Reference Voltages | 1 V to 2.0 V |
| Output Timing Reference Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

## POWER-ON DATA PROTECTION

During power-up operations are inhibited until the Supply (Vcc) has reached a level between 2.5 V and 3.5 V . At power down operation in inhibited when the Supply falls to below between 3 V and 2 V .

Figure 3. AC Testing Input Output Waveforms


Table 3. Capacitance ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | 2 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{1 \mathrm{H}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{C C}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{lOL}=3 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{lOH}=-10 \mu \mathrm{~A}$ | Vcc-0.2 |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tshCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tovch | toIs | Input Valid to Clock High |  | 100 |  | ns |
| tchdx | til | Clock High to Input Transition | grade 1 | 100 |  | ns |
|  |  |  | grade 3 and 6 | 200 |  | ns |
| tchal | tppo | Clock High to Output Low |  | 500 |  | ns |
| tchav | tpD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclsx | tcSH | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLsh | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshav | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tslaz | tbF | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchcl | tskh | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tclch | tskL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $f$ | fsk | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl + tclch must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .
2. Chip Select must be brought low for a minımum of 250 ns (tsLSH) between consecutive instruction cycles.

Figure 4. Syncrounus Timing, Start and Op-Code Input


VA00819

Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93C06 has seven instructions which are shown in Table 3. The op-codes of the instructions are made up of 4 bits, preceded by a start bit which is always at logic ' 1 '. Some instructions use only the first two bits and ignore the last two, others use all four bits to define the op-code. The op-code is followed by an address for the word/byte which is made up of four bits for the $\times 16$ organisation or five bits for the $x 8$ organisation.
The start sequence starts with the Chip Select signal going High. The first clock pulse after Chip Select has gone High is ignored by the ST93C06, and the Data Input is sampled on the second and third Clock pulses. Even though the first clock pulse after Chip Select going High is ignored, it is recommended to establish the Data Input at Low during this first clock pulse in order to have the same timing reference as other ST93CXX series devices. A start condition is recognised when the Data Input is ' 1 ' and this synchronises the internal circuits of the memory.

## Read

The Read instruction (READ) outputs serial data on the Data Output. When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy ' 0 ' bit is output first followed by the 16 bit word or 8 bit byte with the MSB first. Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word/byte as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words/bytes and a continuous stream of data can be read.

## Erase/Write Enable and Disable

Programming instructions must be preceded by an Erase/Write Enable instruction (EWEN). When power is first applied to the ST93C06 programming is inhibited. When the EWEN instruction is executed programming remains enabled until an Erase/Write Disable instuction (EWDS) is executed or $V_{c c}$ falls below the power-down threshold.
The EWDS instruction can be used to protect data against accidental disturbance by noise on the data busses. It should be used following all programming instructions.
The READ instruction is not affected by the EWEN or EWDS instructions.

## Erase

The Erase instruction (ERASE) programs the addressed memory word or byte bits to '1'. After the address the falling edge of the Chip Select starts a self-timed programming cycle. During the cycle the state of the Data Output signal indicates Busy('0') or Ready(' 1 ') after Chip Select is returned to High.

## Write

The Write instruction (WRITE) is followed by the address and the 8 or 16 data bits to be written. Data input is made on the Low to High transition of the clock. After the last data bit has been input, Chip Select is brought Low to start the programming cycle. During the cycle the state of the Data Output signal indicates Busy('0') or Ready('1') after Chip Select is returned High.

## Erase All

The Erase All instruction (ERAL) erases the whole memory. Using this instruction the entire memory content can be erased to ' 1 '. A dummy address is

Table 6. Instruction Set

| Instruction | Description | Op-Code | x8 Org <br> Address | Data | x16 Org <br> Address | Data |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | $10 \times X$ | A4-A0 | Q7-Q0 | A3-A0 | Q15-Q0 |
| WRITE | Write Data to memory | 01 XX | A4-A0 | D7-D0 | A3-A0 | D15-D0 |
| EWEN | Erase/Write Enable | 0011 | X4-X0 |  | X3-X0 |  |
| EWDS | Erase/Write Disable | 0000 | X4-X0 |  | X3-X0 |  |
| ERASE | Erase Byte or Word | $11 \times X$ | A4-A0 |  | A3-A0 |  |
| ERAL | Erase All | 0010 | X4-X0 |  | X3-X0 |  |
| WRAL | Write All with Data | 0001 | X4-X0 | D7-D0 | X3-X0 | D15-D0 |

Note: X5-X0 or X4-X0 are dummy addresses

Figure 6. READ, WRITE, EWEN, EWDS Sequence


## INSTRUCTION (cont'd)

input during the instruction transfer and the erase is made in the same way as the ERASE instruction above.

## Write All

The Write All instruction (WRAL) writes the Data Input word or byte to all addresses of the memory. In the WRAL instruction NO automatic erase is made so all words/bytes must be erased before the WRAL instruction. So for correct operation an ERAL instruction should be used before the WRAL instruction.

## Busy/Ready Status

During every programming cycle (after a Write, Erase, Write All or Erase All instruction) the Data

Output indicates the Busy/Ready status of the memory. The output is available after the Chip Select is returned to High. A '0' indicates Busy and a '1' Ready. A' 1 ' indicates that the word/byte at the location addressed, or all of the memory for ERAL and WRAL instructions, has been programmed and the memory is ready for another instruction. After the memory is ready, the Data Output '1' will disappear when a new start bit is input or the Chip Select is brought Low.

## COMMON I/O OPERATION

The Data Output (Q) and Data Input ( D ) signals can be connected together to form a common, one wire data bus. Some precautions must be taken when operating the memory with this connection, please refer to the SGS-THOMSON application note "EEPROM Common I/O Operation".

Figure 7. ERASE, ERAL Sequence


Figure 8. WRAL Sequence
$\square$

## ORDERING INFORMATION



Parts are shipped with the memory content set at all " 1 's" (0FFFFh for $\times 16$, 0FFh for $\times 8$ ).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## SERIAL ACCESS CMOS 1K bit ( $64 \times 16$ or $128 \times 8$ ) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- DUAL ORGANISATION: $64 \times 16$ or $128 \times 8$
- BYTE/WORD AND CHIP PROGRAMMING INSTRUCTIONS
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SINGLE $5 \mathrm{~V} \pm 10 \%$ SUPPLY VOLTAGE
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93C46 is a 1 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface.
The 1 K bit memory is divided into either $64 \times 16$ bit words or $128 \times 8$ bit bytes. The organisation may be selected by a signal on the ORG input.
The memory is accessed by a set of instructions which includes Read, Write, Erase, Erase All and Write All. A Read instruction loads the address of the first word/byte to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the data is output and it is possible, if the Chip

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| ORG | Organisation Select |
| V $_{\text {CC }}$ | Supply Voltage |
| V $_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V 10 | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $V_{C C}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| VESD | Electrostatic Discharge Voltage (H) | man Body model) |  | 2000 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device These are stress ratings only and operation of the device at these or any other conditions above those indıcated in the Operating sections of this specification is not implied. Exposure to Absolute Maxımum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

Figure 2A. DIP Pin Connections


Warning: DU = Don't Use
Figure 2C. SO Pin Connections


Warning: DU = Don't Use

Figure 2B. DIP, $90^{\circ}$ Turn, Pin Connections


Warning: DU = Don't Use

## DESCRIPTION (cont'd)

Select input is held High, to output a sequential stream of data words/bytes. In this way the memory can be read as a continuous data stream from 16 to 1024 bits long.
Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 or 8 bits at one time into one of the 64 words or 128 bytes. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.
An internal feature of the ST93C46 provides Power-on Data Protection by inhibiting operation when the Supply is too low. This feature is particularly usefull when powering up the chip.

## DESCRIPTION (cont'd)

The design of the ST93C46 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.
The DU (Don't Use) pin does not affect the function of the memory and it is reserved for use by SGSTHOMSON during test sequences. The pin may be left unconnected or may be connected to any voltage between $V_{s s}$ and $V_{c c}$.

## MEMORY ORGANISATION

The ST93C46 is organised as 64 words $\times 16$ bits or 128 bytes $\times 8$ bits. If the ORG input is left unconnected or connected to the Supply ( $\mathrm{V}_{\mathrm{cc}}$ ) the x16 organisation is selected, when ORG is connected to Ground (VSS) the x8 organisation is selected.

## POWER-ON DATA PROTECTION

During power-up, operations are inhibited until the Supply ( $\mathrm{V}_{\mathrm{cc}}$ ) has reached a level between 2.5 V and 3.5 V . At power down operation in inhibited when the Supply falls to below between 3 V and 2 V .

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input Timing Reference Voltages | 1 V to 2.0 V |
| Output Timing Reference Voltages | 0.8 V to 2.0 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms
2.4 V

Table 3. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 5 | pF |
| Cout $^{\text {OUT }}$ | Output Capacitance | VOUT $=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.
Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lL | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cc }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $S=V_{1 H}, f=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{ICCO}_{1}$ | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| VOH | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{loH}=-10 \mu \mathrm{~A}$ | $V_{c c}-0.2$ |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VcC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tshCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tbvch | toIs | Input Valid to Clock High |  | 100 |  | ns |
| tchDx | $\mathrm{t}_{\text {IIH }}$ | Clock High to Input Transition | grade 1 | 100 |  | ns |
|  |  |  | grade 3 and 6 | 200 |  | ns |
| tchol | tpDo | Clock High to Output Low |  | 500 |  | ns |
| tchav | tpD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclsx | tcsh | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tSHQV | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tsLQZ | tbF | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchCL | tsKH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tclch | tSKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}^{\text {c }}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1 . The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl + tclch must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .
2. Chip Select must be brought low for a minimum of 250 ns ( tsLSH ) between consecutive instruction cycles.

Figure 4. Syncrounus Timing, Start and Op-Code Input


Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93C46 has seven instructions which are shown in Table 3. The op-codes of the instructions are made up of 2 bits, preceded by a start bit which is always at logic ' 1 '. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the word/byte which is made up of six bits for the $\times 16$ organisation or seven bits for the $x 8$ organisation.
The start sequence requires the Chips Select and Data Input signals to be set up before a Low to High transition of the Clock.

## Read

The Read instruction (READ) outputs serial data on the Data Output. When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy ' 0 ' bit is output
first followed by the 16 bit word or 8 bit byte with the MSB first. Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word/byte as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words/bytes and a continuous stream of data can be read.

## Erase/Write Enable And Disable

Programming instructions must be preceded by an Erase/Write Enable instruction (EWEN). When power is first applied to the ST93C46 programming is inhibited. When the EWEN instruction is executed programming remains enabled until an Erase/Write Disable instuction (EWDS) is executed or $V_{c c}$ falls below the power-down threshold.
The EWDS instruction can be used to protect data against accidental disturbance by noise on the data busses. It should be used following all programming instructions.

Table 6. Instruction Set

| Instruction | Description | Op-Code | x8 Org <br> Address | Data | x16 Org <br> Address | Data |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | 10 | A6-A0 | Q7-Q0 | A5-A0 | Q15-Q0 |
| WRITE | Wrte Data to memory | 01 | A6-A0 | D7-D0 | A5-A0 | D15-D0 |
| EWEN | Erase/Write Enable | 00 | $11 \times X X X X$ |  | 11 XXXX |  |
| EWDS | Erase/Write Disable | 00 | $00 X X X X X ~$ |  | $00 X X X X$ |  |
| ERASE | Erase Byte or Word | 11 | A6-A0 |  | A5-A0 |  |
| ERAL | Erase All | 00 | $10 X X X X X ~$ |  | $10 X X X X ~$ |  |
| WRAL | Write All with Data | 00 | $01 X X X X X ~$ | D7-D0 | 01 OXXX | D15-D0 |

Note: $X=$ dummy address bit.

Figure 6. READ, WRITE, EWEN, EWDS Sequence


## INSTRUCTIONS (cont'd)

The READ instruction is not affected by the EWEN or EWDS instructions.

## Erase

The Erase instruction (ERASE) programs the addressed memory word or byte bits to '1'. After the address the falling edge of the Chip Select starts a self-timed programming cycle. During the cycle the state of the Data Output signal indicates Busy('0') or Ready(' 1 ') after Chip Select is returned to High.

## Write

The Write instruction (WRITE) is followed by the address and the 8 or 16 data bits to be written. Data input is made on the Low to High transition of the clock. After the last data bit has been input, Chip Select is brought Low to start the programming cycle. During the cycle the state of the Data Output signal indicates Busy('0') or Ready('1') after Chip Select is returned High.

## Erase All

The Erase All instruction (ERAL) erases the whole memory. Using this instruction the entire memory content can be erased to ' 1 '. A dummy address is input during the instruction transfer and the erase is made in the same way as the ERASE instruction above.

## Write All

Thi Write All instruction (WRAL) writes the Data Input word or byte to all addresses of the memory. In the WRAL instruction NO automatic erase is made so all words/bytes must be erased before the WRAL instruction. So for correct operation an ERAL instruction should be used before the WRAL instruction.

## Busy/Ready Status

During every programming cycle (after a WRITE, Erase, Write All or Erase All instruction) the Data Output indicate the Busy/Ready status of the memory. The output is available after the Chip Select is returned to High. A '0' indicates Busy and a ' 1 ' Ready. A ' 1 ' indicates that the word/byte at the location addressed, or all of the memory for ERAL and WRAL instructions, has been programmed and the memory is ready for another instruction. After the memory is ready, the Data Output '1' will disappear when a new start bit is input or the Chip Select is brought Low.

## COMMON I/O OPERATION

The Data Output ( Q ) and Data Input ( D ) signals can be connected together to form a common, one wire data bus. Some precautions must be taken when operating the memory with this connectiori, please refer to the SGS-THOMSON application note "EEPROM Common I/O Operation".

Figure 7. ERASE, ERAL Sequence


SGS-THOMSON

Figure 8. WRAL Sequence


## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (0FFFFh for $\times 16$, OFFh for $\times 8$ ).
For a list of available options of Package and Temperature Range, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## SERIAL ACCESS CMOS 2K bit (128 x 16 or $256 \times 8$ ) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- DUAL ORGANISATION: $128 \times 16$ or $256 \times 8$
- BYTENWORD AND CHIP PROGRAMMING INSTRUCTIONS
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SINGLE 5V $\pm 10 \%$ SUPPLY VOLTAGE
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93C56 is a 2 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface.
The 2 K bit memory is divided into either $128 \times 16$ bit words or $256 \times 8$ bit bytes. The organisation may be selected by a signal on the ORG input.
The memory is accessed by a set of instructions which includes Read, Write, Erase, Erase All and Write All. A Read instruction loads the address of the first word/byte to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the data is output and it is possible, if the Chip Select input is held High, to output a sequential

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serıal Clock |
| ORG | Organisation Select |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Warning: DU = Don't Use

Figure 2B. SO Pin Connections


Warning: DU = Don't Use

Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{aligned} & 0 \text { to } 70 \\ & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| Tstg | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) <br> (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $V_{C C}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 2000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DESCRIPTION (cont'd)

stream of data words/bytes. In this way the memory can be read as a continuous data stream from 16 to 2048 bits long.
Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 or 8 bits at one time into one of the 128 words or 256 bytes. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.

An internal feature of the ST93C56 provides Power-on Data Protection by inhibiting operation when the Supply is too low. This feature is particularly usefull when powering up the chip.
The design of the ST93C56 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.
The DU (don't Use) pin does not affect the function of the memory and it is reserved for use by SGSTHOMSON during test sequences. The pin may be left unconnected or may be connected to any voltage between $V_{\text {ss }}$ and $V_{c c}$.

## MEMORY ORGANISATION

The ST93C56 is organised as 128 words $\times 16$ bits or 256 bytes $x 8$ bits. If the ORG input is left unconnected or connected to the Supply ( $\mathrm{V}_{\mathrm{Cc}}$ ) the $x 16$ organisation is selected, when ORG is connected to Ground (Vss) the $x 8$ organisation is selected.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input Timing Reference Voltages | 1 V to 2.0 V |
| Output Timing Reference Voltages | 0.8 V to 2.0 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

## POWER-ON DATA PROTECTION

During power-up, operations are inhibited until the Supply (Vcc) has reached a level between 2.5 V and 3.5 V . At power down operation in inhibited when the Supply falls to below between 3 V and 2 V .

Figure 3. AC Testing Input Output Waveforms
2.4 V

Table 3. Capacitance ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| COUT | Output Capacitance | $V_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l, | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| ILo | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{IH},} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\text {IH, }} \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{lcCl}_{1}$ | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2 | $V_{c c}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{loH}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tsHCH}^{\text {che }}$ | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tover | tDIS | Input Valid to Clock High |  | 100 |  | ns |
| tchix | tDIH | Clock High to Input Transition | grade 1 | 100 |  | ns |
|  |  |  | grade 3 and 6 | 200 |  | ns |
| tchal | tpDo | Clock High to Output Low |  | 500 |  | ns |
| tchav | tPD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclsx | tcsi | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tslsh | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshov | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tstaz | tbF | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchCL | tsKH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | tskL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}^{\text {c }}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl + tclch must be greater or equal to $1 \mu \mathrm{~s}$ For example, if tchcl is 250 ns , then tclch must be at least 750 ns .
2. Chip Select must be brought low for a minimum of 250 ns (tssh) between consecutive instruction cycles.

Figure 4. Syncrounus Timing, Start and Op-Code Input


Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93C56 has seven instructions which are shown in Table 6. The op-codes of the instructions are made up of 2 bits, preceded by a start bit which is always at logic '1'. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the word/byte which is made up of seven bits for the $\times 16$ organisation or eight bits for the $x 8$ organisation.

The start sequence requires the Chips Select and Data Input signals to be set up before a Low to High transition of the Clock.

## Read

The Read instruction (READ) outputs serial data on the Data Output. When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy '0' bit is output
first followed by the 16 bit word or 8 bit byte with the MSB first. Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word/byte as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words/bytes and a continuous stream of data can be read.

## Erase/Write Enable and Disable

Programming instructions must be preceded by an Erase/Write Enable instruction (EWEN). When power is first applied to the ST93C56 programming is inhibited. When the EWEN instruction is executed programming remains enabled until an Erase/Write Disable instuction (EWDS) is executed or $V_{C C}$ falls below the power-down threshold.
The EWDS instruction can be used to protect data against accidental disturbance by noise on the data busses. It should be used following all programming instructions.

Table 6. Instruction Set

| Instruction | Description | Op-Code | x8 Org <br> Address | Data | x16 Org <br> Address | Data |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | 10 | A8-A0 | Q7-Q0 | A7-A0 | Q15-Q0 |
| WRITE | Write Data to memory | 01 | A8-A0 | D7-D0 | A7-A0 | D15-D0 |
| EWEN | Erase/Write Enable | 00 | 11 XXXXX |  | 11 XXXX |  |
| EWDS | Erase/Write Disable | 00 | $00 X X X X X ~$ |  | $00 X X X X$ |  |
| ERASE | Erase Byte or Word | 11 | A8-A0 |  | A7-A0 |  |
| ERAL | Erase All | 00 | $10 X X X X X ~$ |  | $10 X X X X$ |  |
| WRAL | Write All with Data | 00 | 01 XXXXX | D7-D0 | 01 01XXX | D15-D0 |

Note: $\mathrm{X}=$ dummy address bit.

Figure 6. READ, WRITE, EWEN, EWDS Sequence


## INSTRUCTIONS (cont'd)

The READ instruction is not affected by the EWEN or EWDS instructions.

## Erase

The Erase instruction (ERASE) programs the addressed memory word or byte bits to '1'. After the address the falling edge of the Chip Select starts a self-timed programming cycle. During the cycle the state of the Data Output signal indicates Busy('0') or Ready('1') after Chip Select is returned to High.

## Write

The Write instruction (WRITE) is followed by the address and the 8 or 16 data bits to be written. Data input is made on the Low to High transition of the clock. After the last data bit has been input, Chip Select is brought Low to start the programming cycle. During the cycle the state of the Data Output signal indicates Busy('0') or Ready('1') after Chip Select is returned High.

## Erase All

The Erase All instruction (ERAL) erases the whole memory. Using this instruction the entire memory content can be erased to ' 1 '. A dummy address is input during the instruction transfer and the erase is made in the same way as the ERASE instruction above.

## Write All

The Write All instruction (WRAL) writes the Data Input word or byte to all addresses of the memory. The WRAL instruction works in the same way as WRITE and does not require a previous ERAL instruction.

## Busy/Ready Status

During every programming cycle (after a Write, Erase, Write All or Erase All instruction) the Data Output indicates the Busy/Ready status of the memory. The output is available after the Chip Select is returned to High. A '0' indicates Busy and a '1' Ready. A '1' indicates that the word/byte at the location addressed, or all of the memory for ERAL and WRAL instructions, has been programmed and the memory is ready for another instruction. After the memory is ready, the Data Output ' 1 ' will disappear when a new start bit is input or the Chip Select is brought Low.

## Common I/O Operation

The Data Output ( Q ) and Data Input ( D ) signals can be connected together to form a common, one wire data bus. Some precautions must be taken when operating the memory with this connection, please refer to the SGS-THOMSON application note "EEPROM Common I/O Operation".

Figure 7. ERASE, ERAL Sequence


Figure 8. WRAL Sequence


## ORDERING INFORMATION



Parts are shipped with the memory content set at all " 1 's" (0FFFFh for x 16 , 0FFh for x 8 ).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## SERIAL ACCESS CMOS 1K bit (64 x 16) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 3V TO 5.5V SUPPLY VOLTAGE
- USER DEFINED WRITE PROTECT AREA
- PAGE WRITE MODE (4 WORDS)
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS46 is a 1 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface. The 1 K bit memory is organised as $64 \times 16$ bit words.
The memory is accessed by a set of instructions which includes Read, Write, Page Write, Write All and instructions used to manage memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the word is output and it is possible, if the Chip Select input is held High, to output a sequential

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) <br> (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V10 | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 2000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratıngs only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maxımum Rating conditıons for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

stream of data words. In this way the memory can be read as a continuous data stream from 16 to 1024 bits long. Up to 4 words may be written in a single program cycle using the Page Write instruction. The memory may be 'erased', or set to a predetermined pattern, by using the Write All instruction. An external siganl controls Write Enable. A user defined area of the memory may be write protected. An external signal (PRE) enables access to the Protect Register which stores the lowest address to be write protected. Data may be permanently protected by programming an OTP bit which prevents further changes to the write protect starting address and the protect flag.

Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 bits at one time into one of the 64 words, the Page Write instruction writes up to 4 words of 16 bits to sequential locations, both providing that all addresses are outside the write protect area. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.
The design of the ST93CS46 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{cc}}$ |
| Input and Output Timing <br> Reference Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$ |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\mathbb{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 VCc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $3 \mathrm{~V} \leq \mathrm{V}_{\text {cc }} \leq 5.5 \mathrm{~V}$ | 0.8 Vcc | $\mathrm{V} \mathrm{cc}+1$ | V |
| Vol | Output Low Voltage | $1 \mathrm{LL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| VOH | Output High Voltage | $1 \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{IOH}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tprivch | tPRES | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twver | tPES | Write Enable Valid to Clock High |  | 50 |  | ns |
| tsHCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tover | toIs | Input Valid to Clock High |  | 100 |  | ns |
| tchDx | tDIH | Clock High to Input Transition | grade 1 | 100 |  | ns |
|  |  | Clock High to Input Transition | grade 3 and 6 | 200 |  | ns |
| tchol | tPDo | Clock High to Output Low |  | 500 |  | ns |
| tchav | tPD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclprx | tPREH | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tsLwx | tpen | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclsx | tcser | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tSLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshav | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tsLaz | $t_{\text {DF }}$ | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchCL | tskh | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | tSKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}_{\mathrm{c}}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. The Clock frequency specificatıon calls for a mınimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the tımıngs tchCL +tcLCH must be greater or equal to $1 \mu \mathrm{~s}$. For example, if $\mathrm{t}_{\mathrm{CHCL}}$ is 250 ns , then tclch must be at least 750 ns .
2. Chip Select must be brought low for a minimum of 250 ns ( tsLsh ) between consecutive instruction cycles.

Figure 4. Syncrounus Timing, Start and Op-Code Input


Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93CS46 has eleven instructions which are shown in Table 6. The op-codes of the instructions are made up of 2 bits, preceded by a start bit which is always at logic '1'. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the word which is made up of six bits A5-A0.
The start sequence requires the Chip Select and Data Input signals to be set up before a Low to High transition of the Clock. For write instructions the Write Enable signal (W) must be High and for Protect Register instructions the Protect Register Enable signal (PRE) must also be High.

## Read

The Read instruction (READ) outputs serial data on the Data Output Q. When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy ' 0 ' bit is output first followed by the 16 bit word with the MSB first.

Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable

When power is first applied to the ST93CS46 write operations are disabled. To enable write operations the Write Enable signal (W) must be High and a Write Enable instruction (WEN) must be executed. After the WEN instruction write operation remains enabled until either a Write Disable instruction (WDS) is executed or the supply is removed from the device.

## Write

A Write instruction (WRITE) contains the address followed by the data to be written. The Write Enable signal (W) must be High before and during the WRITE instruction, but is subsequently ignored (don't care). Input address and data are read on

Table 6. Instruction Set

| Instruction | Description | Op Code | PRE | W | Address | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | 10 | '0' | X | A5-A0 | Q15-Q0 |  |
| WRITE | Write Data to memory | 01 | '0' | '1' | A5-A0 | D15-D0 | Write if address unprotected |
| PAWRITE | Page Write to memory | 11 | '0' | '1' | A5-A0 | D15-D0 | Write one to 4 words, if all addresses are unprotected |
| WRALL | Write All | 00 | '0' | '1' | 01XXXX | D15-D0 | Write all if Protect Register cleared |
| WEN | Write Enable | 00 | '0' | '1' | 11XXXX |  |  |
| WDS | Write Disable | 00 | '0' | '1' | 00XXXX |  |  |
| PRREAD | Protect Register Read | 10 | '1' | X | XXXXXX | Q6-Q0 | Data Output is Protect Address (A5-A0) plus Protect Flag |
| PRWRITE | Protect Register Write | 01 | '1' | '1' | A5-A0 |  | Data above A5-A0 is protected |
| PRCLEAR | Protect Register Clear | 11 | '1' | '1' | 111111 |  | Protect Flag also cleared ('1') |
| PREN | Protect Register Enable | 00 | '1' | '1' | 11XXXX |  |  |
| PRDS | Protect Register Disable | 00 | '1' | '1' | 000000 |  | OTP Flag set, prevents any further change to Protect Register |

Note: $\mathrm{X}=$ don't care or drummy address bit.

Figure 6. READ, WRITE, WEN, WDS Sequence


## INSTRUCTIONS (cont'd)

the Low to High transition of the clock. After the LSB of data has been received, the Chip Select signal (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle, providing that the address is NOT in the protected area. If Chip Select (S) is brought High again after a minimum time of tSLSH then the Data Output (D) will indicate the Busy/Ready status. During the write cycle, the Data Output will indicate Busy $\mathrm{D}=$ ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = ' 1 '.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be High before and during the Write instruction, but is sub-
sequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. After the receipt of each data word bits A1-A0 of the internal address register are incremented, the high order bits A5-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same five upper order address bits as the the initial address transmitted to avoid address roll-over.
After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The write operation will proceded only if NONE of the addresses of the 1-4 data words has its address bits A5-A2 within the protected area. During the write cycle, the Data Output will indicate Busy D = ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready $D=$ ' 1 '.

SGS-THOMSON

Figure 7. PRWRITE, WRALL Sequence


## INSTRUCTIONS (cont'd)

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes all memory locations with the data word included in the instruction. The Write Enable signal (W) must be High before and during the Write instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. During the write cycle, the Data Output indicates Busy D = ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = '1'.

## Write Disable

The Write Disable instruction (WDS) disables all write operations. It should be used after all write instructions to disable writing to the memory and provide protection against noise and accidental write operations.
Write Disable does not affect the Read operations.

## MEMORY WRITE PROTECTION

The ST93CS46 contains a specific Protect Register. This register stores the bottom address of the memory area which is protected against write together with two flag bits, the Protect Flag which indicates the protection status and an OTP bit which may be set to permanently disable access to the Protect Register and thus prevent any further changes to the memory protection setting. The address from which the memory is to be protected is loaded using the PRWRITE instruction, it may be read using the PRREAD instruction. There is a specific instruction, Protect Register Enable (PREN), to enable the protect instructions PRCLEAR, PRWRITE and PRDS, this is used together with the Protect Register Enable signal (PRE).
In order to program the protection the Write Enable instruction must first be executed. This is followed by asserting both Write Enable (W) and Protect Register Enable (PRE) signals and executing the PREN instruction. The protection may then be set using Protect Register Write (PRWRITE), cleared using the Protect Register Clear (PRCLEAR) or set permanently using the Protect Register Disable (PRDS) instructions.

Figure 8. PRREAD, PRWRITE, PREN Sequence


## MEMORY WRITE PROTECTION (cont'd)

## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output $Q$ the address stored, followed by the Protect Flag status bit. The Protect Register Enable signal (PRE) must be High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.
Since it is not possible to distinguish between the status when the Protect Register is cleared (all 1's) and when it is written with all 1 's, users must check the Protect Flag status, not the Protect Register contents to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to enable the PRCLEAR, PRWRITE and PRDS instructions. A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution.

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the protect register to all 1 's, and thus enables all registers for WRITE and WRALL instructions. It also clears the Protect Flag to '1'. Both the Protect Enable (PRE) and Write

SGS-THOMSON

Figure 8. PRCLEAR, PRDS Sequence


## MEMORY WRITE PROTECTION (cont'd)

Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the protect register the address of the first memory location to be protected. After the instruction all memory locations equal to and above the location specified are protected from writing. The Protect Flag status bit is set to ' 0 '. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).

A PREN instruction must immediately precede the PRWRITE instruction, but it is not neccessary to execute first a PRCLEAR.

## Protect Register Disable

Caution: The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which makes the Protect Register unalterable in the future, it does this by setting a One Time Programmable bit in the Protect Register. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRDS instruction.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all " 1 's" (OFFFFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.


## SERIAL ACCESS CMOS 2 K bit (128 x 16) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 3V TO 5.5V SUPPLY VOLTAGE
- USER DEFINED WRITE PROTECT AREA
- PAGE WRITE MODE (4 WORDS)
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS56 is a 2 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface. The 2 K bit memory is organised as $128 \times 16$ bit words.
The memory is accessed by a set of instructions which includes Read, Write, Page Write, Write All and instructions used to manage memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the word is output and it is possible, if the Chip Select input is held High, to output a sequential

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| VCC | Supply Voltage |
| $V_{\text {SS }}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) <br> (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V IO | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| Vcc | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESd }}$ | Electrostatic Discharge Voltage ( | man Body model) |  | 2000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

stream of data words. In this way the memory can be read as a continuous data stream from 16 to 2048 bits long. Up to 4 words may be written in a single program cycle using the Page Write instruction. The memory may be 'erased', or set to a predetermined pattern, by using the Write All instruction. An external siganl controls Write Enable. A user defined area of the memory may be write protected. An external signal (PRE) enables access to the Protect Register which stores the lowest address to be write protected. Data may be permanently protected by programming an OTP bit which prevents further changes to the write protect starting address and the protect flag.

Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 bits at one time into one of the 128 words, the Page Write instruction writes up to 4 words of 16 bits to sequential locations, both providing that all addresses are outside the write protect area. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.
The design of the ST93CS56 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{cc}}$ |
| Input and Output Timing <br> Reference Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$ |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{VCC}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ll | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H}, \mathrm{f}} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{\text {H, }}, \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{IcCa}_{1}$ | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VIL | Input Low Voltage | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 V cc | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 0.8 V cc | $\mathrm{V}_{c c}+1$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{loH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {cc }}-0.2$ |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tprvch | tpres | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twven | tPES | Write Enable Valid to Clock High |  | 50 |  | ns |
| tsHCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tover | tDIS | Input Valid to Clock High |  | 100 |  | ns |
| tchox | $t_{\text {DIH }}$ | Clock High to Input Transition | grade 1 | 100 |  | ns |
|  |  |  | grade 3 and 6 | 200 |  | ns |
| tchol | tpDo | Clock High to Output Low |  | 500 |  | ns |
| tchav | tpD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclprx | tpren | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tsLwx | tPEH | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclsx | tcse | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tSLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tShav | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tslaz | tDF | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchCL | tSKH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | tSKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twP | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1 The Clock frequency specificatıon calls for a mınımum clock perıod of $1 \mu \mathrm{~s}$, therefore the sum of the tımıngs $\mathrm{tchcl}+\mathrm{tcLCH}$ must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .
2 Chip Select must be brought low for a mınımum of 250 ns (tsLSH) between consecutive instruction cycles
Figure 4. Syncrounus Timing, Start and Op-Code Input


Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93CS56 has eleven instructions which are shown in Table 6. The op-codes of the instructions are made up of 2 bits, preceded by a start bit which is always at logic ' 1 '. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the word which is made up of eight bits $A 7-A 0$, but for the 2 K ST93CS56 the MSB of the address (A7) is ignored (don't care).

The start sequence requires the Chip Select and Data Input signals to be set up before a Low to High transition of the Clock. For write instructions the Write Enable signal (W) must be High and for Protect Register instructions the Protect Register Enable signal (PRE) must also be High.

## Read

The Read instruction (READ) outputs serial data on the Data Output Q. When a READ instruction is
received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy ' 0 ' bit is output first followed by the 16 bit word with the MSB first. Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable

When power is first applied to the ST93CS56 write operations are disabled. To enable write operations the Write Enable signal (W) must be High and a Write Enable instruction (WEN) must be executed. After the WEN instruction write operation remains enabled until either a Write Disable instruction (WDS) is executed or the supply is removed from the device.

Table 6. Instruction Set

| Instruction | Description | Op Code | PRE | W | Address ${ }^{(1)}$ | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | 10 | '0' | X | A7-A0 | Q15-Q0 |  |
| WRITE | Write Data to memory | 01 | '0' | '1' | A7-A0 | D15-D0 | Write if address unprotected |
| PAWRITE | Page Write to memory | 11 | '0' | '1' | A7-A0 | D15-D0 | Write one to 4 words, if all addresses are unprotected |
| WRALL | Write All | 00 | '0' | '1' | 01XXXXXX | D15-D0 | Write all if Protect Register cleared |
| WEN | Write Enable | 00 | '0' | '1' | 11XXXXXX |  |  |
| WDS | Write Disable | 00 | '0' | '1' | 00XXXXXX |  |  |
| PRREAD | Protect Register Read | 10 | '1' | X | XXXXXXXX | Q8-Q0 | Data Output is Protect Address (A7AO) plus Protect Flag (1) |
| PRWRITE | Protect Register Write | 01 | '1' | '1' | A7-A0 |  | Data above A7-A0 is protected (1) |
| PRCLEAR | Protect Regıster Clear | 11 | '1' | '1' | 11111111 |  | Protect Flag also cleared ('1') |
| PREN | Protect Register Enable | 00 | '1' | '1' | $11 \times X X X X X$ |  |  |

Note: 1. Address bit A7 is not used for the 2K ST93CS56 (don't care).
2. $X=$ don't care ot dummy address bit.

Figure 6. READ, WRITE, WEN, WDS Sequence


## INSTRUCTIONS (cont'd)

## Write

A Write instruction (WRITE) contains the address followed by the data to be written. The Write Enable signal (W) must be High before and during the WRITE instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. After the LSB of data has been received, the Chip Select signal (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select ( S ) initiates the internal, self-timed write cycle, providing that the address is NOT in the protected area. If Chip Select (S) is brought High again after a minimum time of tSLSH then the Data Output (D) will indicate the Busy/Ready status. During the write cycle, the Data Output will indicate Busy $\mathrm{D}=$ ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready $\mathrm{D}=\mathrm{\prime} 1$ '.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be High before and during the Write instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. After the receipt of each data word bits A1-A0 of the internal address register are incremented, the high order bits A7-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same five upper order address bits as the the initial address transmitted to avoid address roll-over.
After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The write operation will proceded only if NONE of the addresses of the 1-4 data words has its address bits A6-A2 within the protected area. During the

Figure 7. PAWRITE, WRALL Sequence


## INSTRUCTIONS (cont'd)

write cycle, the Data Output will indicate Busy D = ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready $\mathrm{D}=$ ' 1 '.

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes all memory locations with the data word included in the instruction. The Write Enable signal (W) must be High before and during the Write instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. During the write cycle, the Data Output indicates Busy D = ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = '1'.

## Write Disable

The Write Disable instruction (WDS) disables all write operations. It should be used after all write instructions to disable writing to the memory and
provide protection against noise and accidental write operations.
Write Disable does not affect the Read operations.

## MEMORY WRITE PROTECTION

The ST93CS56 contains a specific Protect Register. This register stores the bottom address of the memory area which is protected against write together with two flag bits, the Protect Flag which indicates the protection status and an OTP bit which may be set to permanently disable access to the Protect Register and thus prevent any further changes to the memory protection setting. The address from which the memory is to be protected is loaded using the PRWRITE instruction, it may be read using the PRREAD instruction. There is a specific instruction, Protect Register Enable (PREN), to enable the protect instructions PRCLEAR, PRWRITE and PRDS, this is used together with the Protect Register Enable signal (PRE).
In order to program the protection the Write Enable instruction must first be executed. This is followed

Figure 8. PRREAD, PRWRITE, PREN Sequence


## MEMORY WRITE PROTECTION (cont'd)

by asserting both Write Enable (W) and Protect Register Enable (PRE) signals and executing the PRE instruction. The protection may then be set using Protect Register Write (PRWRITE), cleared using the Protect Register Clear (PRCLEAR) or set permanently using the Protect Register Disable (PRDS) instructions.

## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output Q the address stored, followed by the Protect Flag status bit. The Protect Register Enable signal (PRE) must be High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.

Since it is not possible to distinguish between the status when the Protect Register is cleared (all 1 's) and when it is written with all 1 's, users must check the Protect Flag status, not the Protect Register contents to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to enable the PRCLEAR, PRWRITE and PRDS instructions. A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution.

Figure 8. PRCLEAR, PRDS Sequence


## MEMORY WRITE PROTECTION (cont'd)

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the protect register to all 1's, and thus enables all registers for WRITE and WRALL instructions. It also clears the Protect Flag to ' 1 '. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the protect register the address of the first memory location to be protected. After the instruction all memory locations equal to and above the location specified are protected from
writing. The Protect Flag status bit is set to ' 0 '. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRWRITE instruction, but it is not neccessary to execute first a PRCLEAR.

## Protect Register Diasable

Caution: The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which makes the Protect Register unalterable in the future, it does this by setting a One Time Programmable bit in the Protect Register. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRDS instruction.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (OFFFFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## SERIAL ACCESS CMOS 4K bit (256 x 16) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 3V TO 5.5V SUPPLY VOLTAGE
- USER DEFINED WRITE PROTECT AREA
- PAGE WRITE MODE (4 WORDS)
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS66 is a 4 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface. The 4 K bit memory is organised as $256 \times 16$ bit words.
The memory is accessed by a set of instructions which includes Read, Write, Page Write, Write All and instructions used to manage memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the word is output and it is possible, if the Chip Select input is held High, to output a sequential

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {A }}$ | Ambient Operating Temperature |  | grade 1 grade 3 grade 6 | $\begin{gathered} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO14 package) <br> (PSDIP8 package) | 40 sec <br> 10 sec | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| $V_{10}$ | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (H) | man Body model) |  | 2000 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied. Exposure to Absolute Maxımum Ratıng conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

## DESCRIPTION (cont'd)

stream of data words. In this way the memory can be read as a continuous data stream from 16 to 4096 bits long. Up to 4 words may be written in a single program cycle using the Page Write instruction. The memory may be 'erased', or set to a predetermined pattern, by using the Write All instruction. An external siganl controls Write Enable. A user defined area of the $n$ :emory may be write protected. An external signal (PRE) enables access to the Protect Register which stores the lowest address to be write protected. Data may be permanently protected by programming an OTP bit which prevents further changes to the write protect starting address and the protect flag.

Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 bits at one time into one of the 256 words, the Page Write instruction writes up to 4 words of 16 bits to sequential locations, both providing that all addresses are outside the write protect area. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.
The design of the ST93CS66 and the High Endurance CMOS technology used for its tabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing <br> Reference Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{Cc}}$ |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ll | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ | - | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{1 H}, \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{IcCa}_{1}$ | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 2 | $V_{c c}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 Vcc | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage | $3 \mathrm{~V} \leq \mathrm{V}_{\text {cc }} \leq 5.5 \mathrm{~V}$ | 0.8 V cc | $V_{c c}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| VOH | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{l}_{\mathrm{O}} \mathrm{H}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{V} C \mathrm{C}=3 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tprivch | tPRES | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twuch | tpes | Write Enable Valid to Clock High |  | 50 |  | ns |
| tshCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tover | tois | Input Valid to Clock High |  | 100 |  | ns |
| tchDx | tolh $^{\text {d }}$ | Clock High to Input Transition |  | 100 |  | ns |
| tchal | tPDo | Clock High to Output Low |  | 500 |  | ns |
| tchav | tpD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclprx | tpreh | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tslwx | tPEH | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclsx | tcsi | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tSLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tSHQV | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tslaz | $\mathrm{t}_{\mathrm{DF}}$ | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchCL | tskH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | tSKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{f}_{\mathrm{c}}$ | fSK | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl $+\mathrm{tcLCH}^{\text {a }}$ must be greater or equal to $1 \mu \mathrm{~s}$ For example, if $\mathrm{t}_{\mathrm{CHCL}}$ is 250 ns , then tclch must be at least 750 ns
2. Chip Select must be brought low for a mınımum of 250 ns (tsısh) between consecutive instruction cycles.

Figure 4. Syncrounus Timing, Start and Op-Code Input


Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93CS66 has eleven instructions which are shown in Table 6. The op-codes of the instructions are made up of 2 bits, preceded by a start bit which is always at logic ' 1 '. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the word which is made up of eight bits A7-A0.
The start sequence requires the Chip Select and Data Input signals to be set up before a Low to High transition of the Clock. For write instructions the Write Enable signal (W) must be High and for Protect Register instructions the Protect Register Enable signal (PRE) must also be High.

## Read

The Read instruction (READ) outputs serial data on the Data Output Q. When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy '0' bit is output first followed by the 16 bit word with the MSB first.

Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable

When power is first applied to the ST93CS66 write operations are disabled. To enable write operations the Write Enable signal (W) must be High and a Write Enable instruction (WEN) must be executed. After the WEN instruction write operation remains enabled until either a Write Disable instruction (WDS) is executed or the supply is removed from the device.

## Write

A Write instruction (WRITE) contains the address followed by the data to be written. The Write Enable signal (W) must be High before and during the WRITE instruction, but is subsequently ignored (don't care). Input address and data are read on

Table 6. Instruction Set

| Instruction | Description | $\begin{aligned} & \text { Op } \\ & \text { Code } \end{aligned}$ | PRE | W | Address | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | 10 | '0' | X | A7-A0 | Q15-Q0 |  |
| WRITE | Write Data to memory | 01 | '0' | '1' | A7-A0 | D15-D0 | Write if address unprotected |
| PAWRITE | Page Write to memory | 11 | '0' | '1' | A7-A0 | D15-D0 | Write one to 4 words, if all addresses are unprotected |
| WRALL | Write All | 00 | '0' | '1' | 01XXXXXX | D15-D0 | Write all if Protect Register cleared |
| WEN | Write Enable | 00 | '0' | '1' | 11XXXXXX |  |  |
| WDS | Write Disable | 00 | '0' | '1' | 00XXXXXX |  |  |
| PRREAD | Protect Register Read | 10 | '1' | X | XXXXXXXX | Q8-Q0 | Data Output is Protect Address (A7A0) plus Protect Flag |
| PRWRITE | Protect Register Write | 01 | '1' | '1' | A7-A0 |  | Data above A7-A0 is protected |
| PRCLEAR | Protect Register Clear | 11 | '1' | '1' | 11111111 |  | Protect Flag also cleared ('1') |
| PREN | Protect Register Enable | 00 | '1' | '1' | 11XXXXXX |  |  |
| PRDS | Protect Register Disable | 00 | '1' | '1' | 00000000 |  | OTP Flag set, prevents any further change to Protect Register |

Note: $X=$ don't care or dummy address bit.

Figure 6. READ, WRITE, WEN, WDS Sequence


## INSTRUCTIONS (cont'd)

the Low to High transition of the clock. After the LSB of data has been received, the Chip Select signal (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle, providing that the address is NOT in the protected area. If Chip Select (S) is brought High again after a minimum time of tSLSH then the Data Output (D) will indicate the Busy/Ready status. During the write cycle, the Data Output will indicate Busy $\mathrm{D}=$ = 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = ' 1 '.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be High before and during the Write instruction, but is sub-
sequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. After the receipt of each data word bits A1-A0 of the internal address register are incremented, the high order bits A7-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same five upper order address bits as the the initial address transmitted to avoid address roll-over.
After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The write operation will proceded only if NONE of the addresses of the 1-4 data words has its address bits A7-A2 within the protected area. During the write cycle, the Data Output will indicate Busy D $=$ ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready $\mathrm{D}=$ ' 1 '.

Figure 7. PAWRITE, WRALL Sequence


## INSTRUCTIONS (cont'd)

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes all memory locations with the data word included in the instruction. The Write Enable signal (W) must be High before and during the Write instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. During the write cycle, the Data Output indicates Busy $\mathrm{D}=$ ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready $\mathrm{D}=\mathrm{=} 1$ '.

## Write Disable

The Write Disable instruction (WDS) disables all write operations. It should be used after all write instructions to disable writing to the memory and provide protection against noise and accidental write operations.
Write Disable does not affect the Read operations.

## MEMORY WRITE PROTECTION

The ST93CS66 contains a specific Protect Register. This register stores the bottom address of the memory area which is protected against write together with two flag bits, the Protect Flag which indicates the protection status and an OTP bit which may be set to permanently disable access to the Protect Register and thus prevent any further changes to the memory protection setting. The address from which the memory is to be protected is loaded using the PRWRITE instruction, it may be read using the PRREAD instruction. There is a specific instruction, Protect Register Enable (PREN), to enable the protect instructions PRCLEAR, PRWRITE and PRDS, this is used together with the Protect Register Enable signal (PRE).
In order to program the protection the Write Enable instruction must first be executed. This is followed by asserting both Write Enable (W) and Protect Register Enable (PRE) signals and executing the PREN instruction. The protection may then be set using Protect Register Write (PRWRITE), cleared using the Protect Register Clear (PRCLEAR) or set permanently using the Protect Register Disable (PRDS) instructions.

Figure 8. PRREAD, PRWRITE, PREN Sequence


## MEMORY WRITE PROTECTION (cont'd)

## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output Q the address stored, followed by the Protect Flag status bit. The Protect Register Enable signal (PRE) must be High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.
Since it is not possible to distinguish between the status when the Protect Register is cleared (all 1's) and when it is written with all 1 's, users must check the Protect Flag status, not the Protect Register contents to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to enable the PRCLEAR, PRWRITE and PRDS instructions. A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution.

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the protect register to all 1 's, and thus enables all registers for WRITE and WRALL instructions. It also clears the Protect Flag to '1'. Both the Protect Enable (PRE) and Write

Figure 9. PRCLEAR, PRDS Sequence


## MEMORY WRITE PROTECTION (cont'd)

Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the protect register the address of the first memory location to be protected. After the instruction all memory locations equal to and above the location specified are protected from writing. The Protect Flag status bit is set to ' 0 '. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).

A PREN instruction must immediately precede the PRWRITE instruction, but it is not neccessary to execute first a PRCLEAR.
Protect Register Disable
Caution: The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which makes the Protect Register unalterable in the future, it does this by setting a One Time Programmable bit in the Protect Register. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRDS instruction.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all " 1 's" (0FFFFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

### 2.5V SERIAL ACCESS CMOS 1K bit (64 x 16) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 2.5V TO 5.5V SUPPLY VOLTAGE
- USER DEFINED WRITE PROTECT AREA
- PAGE WRITE MODE (4 WORDS)
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS47 is a 1 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface. The 1 K bit memory is organised as $64 \times 16$ bit words. The ST93CS47 operates in read and write down to a 2.5 V supply voltage.

The memory is accessed by a set of instructions which includes Read, Write, Page Write, Write All and instructions used to manage memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the word is output and it is possible, if the Chip Select input is held High, to output a sequential

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| V $_{\text {CC }}$ | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{array}{r} 0 \text { to } 70 \\ -40 \text { to } 125 \\ -40 \text { to } 85 \end{array}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) <br> (PSDIP8 package) | $\begin{aligned} & 40 \mathrm{sec} \\ & 10 \mathrm{sec} \end{aligned}$ | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V 10 | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $V_{C C}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 2000 | V |

Note: Except for the rating "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratıngs only and operation of the device at these or any other conditions above those ındıcated in the Operatıng sections of this specificatıon is not ımplied. Exposure to Absolute Maxımum Rating conditıons for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont’d)

stream of data words. In this way the memory can be read as a continuous data stream from 16 to 1024 bits long. Up to 4 words may be written in a single program cycle using the Page Write instruction. The memory may be 'erased', or set to a predetermined pattern, by using the Write All instruction. An external signal controls Write Enable. A user defined area of the memory may be write protected. An external signal (PRE) enables access to the Protect Register which stores the lowest address to be write protected. Data may be permanently protected by programming an OTP bit which prevents further changes to the write protect starting address and the protect flag.

Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 bits at one time into one of the 64 words, the Page Write instruction writes up to 4 words of 16 bits to sequential locations, both providing that all addresses are outside the write protect area. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.
The design of the ST93CS47 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing <br> Reference Voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Capacitance ( $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 5 | pF |
| CouT | Output Capacitance | VOUT $=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | 2.5 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $S=V_{1 H}, f=1 \mathrm{MHz}$ |  | 2 | mA |
| Icc1 | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | 2 | $V_{C C}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {cc }} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 Vcc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 0.8 V CC | $V_{C C}+1$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{lOL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}^{\prime}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{lOH}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPRVCH | tpres | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twver | tPES | Write Enable Valid to Clock High |  | 50 |  | ns |
| tshch | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tDVCH | tDIS | Input Valid to Clock High |  | 100 |  | ns |
| tchdx | $t_{\text {DIH }}$ | Clock High to Input Transition | grade 1 | 100 |  | ns |
|  |  |  | grade 3 and 6 | 200 |  | ns |
| tCHQL | tpDo | Clock High to Output Low |  | 500 |  | ns |
| tCHQV | tpD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclprx | tpren | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tslwx | tPEH | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclsx | tcsi | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tSLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tSHQV | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tSLQZ | tDF | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchcl | tskh | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | $\mathrm{tsKL}^{\text {L }}$ | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}_{\mathrm{c}}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl +tcLch must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .
2. Chip Select must be brought low for a minimum of 250 ns ( t sLsh) between consecutive instruction cycles.

Figure 4. Syncrounus Timing, Start and Op-Code Input


Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93CS47 has eleven instructions which are shown in Table 6. The op-codes of the instructions are made up of 2 bits, preceded by a start bit which is always at logic '1'. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the word which is made up of six bits A5-A0.
The start sequence requires the Chip Select and Data Input signals to be set up before a Low to High transition of the Clock. For write instructions the Write Enable signal (W) must be High and for Protect Register instructions the Protect Register Enable signal (PRE) must also be High.

## Read

The Read instruction (READ) outputs serial data on the Data Output Q. When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy ' 0 ' bit is output first followed by the 16 bit word with the MSB first.

Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable

When power is first applied to the ST93CS47 write operations are disabled. To enable write operations the Write Enable signal (W) must be High and a Write Enable instruction (WEN) must be executed. After the WEN instruction write operation remains enabled until either a Write Disable instruction (WDS) is executed or the supply is removed from the device.

## Write

A Write instruction (WRITE) contains the address followed by the data to be written. The Write Enable signal (W) must be High before and during the WRITE instruction, but is subsequently ignored (don't care). Input address and data are read on

Table 6. Instruction Set

| Instruction | Description | Op Code | PRE | W | Address | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | 10 | '0' | X | A5-A0 | Q15-Q0 |  |
| WRITE | Write Data to memory | 01 | '0' | '1' | A5-A0 | D15-D0 | Write if address unprotected |
| PAWRITE | Page Write to memory | 11 | '0' | '1' | A5-A0 | D15-D0 | Write one to 4 words, if all addresses are unprotected |
| WRALL | Write All | 00 | '0' | '1' | 01XXXX | D15-D0 | Write all if Protect Register cleared |
| WEN | Write Enable | 00 | '0' | '1' | $11 \times X X X$ |  |  |
| WDS | Write Disable | 00 | '0' | '1' | 00XXXX |  |  |
| PRREAD | Protect Register Read | 10 | '1' | X | XXXXXX | Q6-Q0 | Data Output is Protect Address (A5-A0) plus Protect Flag |
| PRWRITE | Protect Register Write | 01 | '1' | '1' | A5-A0 |  | Data above A5-A0 is protected |
| PRCLEAR | Protect Register Clear | 11 | '1' | '1' | 111111 |  | Protect Flag also cleared ('1') |
| PREN | Protect Register Enable | 00 | '1' | '1' | 11XXXX |  |  |
| PRDS | Protect Regıster Disable | 00 | '1' | '1' | 000000 |  | OTP Flag set, prevents any further change to Protect Register |

Note: $\mathrm{X}=$ don't care or dummy address bit

Figure 6. READ, WRITE, WEN, WDS Sequence


## INSTRUCTIONS (cont'd)

the Low to High transition of the clock. After the LSB of data has been received, the Chip Select signal (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select ( S ) initiates the internal, self-timed write cycle, providing that the address is NOT in the protected area. If Chip Select $(\mathrm{S})$ is brought High again after a minimum time of tSLSH then the Data Output (D) will indicate the Busy/Ready status. During the write cycle, the Data Output will indicate Busy D = '0' and after the cycle is completed and the memory is ready for another instruction, Ready D = ' 1 '.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be High before and during the Write instruction, but is sub-
sequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. After the receipt of each data word bits A1-A0 of the internal address register are incremented, the high order bits A5-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same five upper order address bits as the the initial address transmitted to avoid address roll-over.
After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The write operation will proceded only if NONE of the addresses of the 1-4 data words has its address bits A5-A2 within the protected area. During the write cycle, the Data Output will indicate Busy D = ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready $\mathrm{D}=$ ' 1 '.

SGS-THOMSON

Figure 7. PAWRITE, WRALL Sequence


## INSTRUCTIONS (cont'd)

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes all memory locations with the data word included in the instruction. The Write Enable signal (W) must be High before and during the Write instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. During the write cycle, the Data Output indicates Busy $\mathrm{D}={ }^{\prime} 0$ ' and after the cycle is completed and the memory is ready for another instruction, Ready D = '1'.

## Write Disable

The Write Disable instruction (WDS) disables all write operations. It should be used after all write instructions to disable writing to the memory and provide protection against noise and accidental write operations.
Write Disable does not affect the Read operations.

## MEMORY WRITE PROTECTION

The ST93CS47 contains a specific Protect Register. This register stores the bottom address of the memory area which is protected against write together with two flag bits, the Protect Flag which indicates the protection status and an OTP bit which may be set to permanently disable access to the Protect Register and thus prevent any further changes to the memory protection setting. The address from which the memory is to be protected is loaded using the PRWRITE instruction, it may be read using the PRREAD instruction. There is a specific instruction, Protect Register Enable (PREN), to enable the protect instructions PRCLEAR, PRWRITE and PRDS, this is used together with the Protect Register Enable signal (PRE).
In order to program the protection the Write Enable instruction must first be executed. This is followed by asserting both Write Enable (W) and Protect Register Enable (PRE) signals and executing the PREN instruction. The protection may then be set using Protect Register Write (PRWRITE), cleared using the Protect Register Clear (PRCLEAR) or set permanently using the Protect Register Disable (PRDS) instructions.

Figure 8. PRREAD, PRWRITE, PREN Sequence


## MEMORY WRITE PROTECTION (cont'd)

## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output $Q$ the address stored, followed by the Protect Flag status bit. The Protect Register Enable signal (PRE) must be High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.
Since it is not possible to distinguish between the status when the Protect Register is cleared (all 1's) and when it is written with all 1 's, users must check the Protect Flag status, not the Protect Register contents to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to enable the PRCLEAR, PRWRITE and PRDS instructions. A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) signals musi be High before and during the instruction execution.

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the protect register to all 1 's, and thus enables all registers for WRITE and WRALL instructions. It also clears the Protect Flag to ' 1 '. Both the Protect Enable (PRE) and Write

Figure 9. PRCLEAR, PRDS Sequence


## MEMORY WRITE PROTECTION (cont'd)

Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).

A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the protect register the address of the first memory location to be protected. After the instruction all memory locations equal to and above the location specified are protected from writing. The Protect Flag status bit is set to ' 0 '. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).

A PREN instruction must immediately precede the PRWRITE instruction, but it is not neccessary to execute first a PRCLEAR.

## Protect Register Disable

Caution: The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which makes the Protect Register unalterable in the future, it does this by setting a One Time Programmable bit in the Protect Register. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRDS instruction.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all " 1 's" (OFFFFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

### 2.5V SERIAL ACCESS CMOS 2 K bit (128 x 16) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 2.5V TO 5.5V SUPPLY VOLTAGE
- USER DEFINED WRITE PROTECT AREA
- PAGE WRITE MODE (4 WORDS)
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS57 is a 2 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface. The 2 K bit memory is organised as $128 \times 16$ bit words. The ST93CS57 operates in read and write down to a 2.5 V supply voltage.

The memory is accessed by a set of instructions which includes Read, Write, Page Write, Write All and instructions used to manage memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the word is output and it is possible, if the Chip Select input is held High, to output a sequential

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| VCC | Supply Voltage |
| V SS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TA | Ambient Operating Temperatu |  | grade 1 grade 3 grade 6 | $\begin{aligned} & 0 \text { to } 70 \\ & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO8 package) <br> (PSDIP8 package) | 40 sec <br> 10 sec | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| VIO | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 2000 | V |

Note: Except for the ratıng "Operatıng Temperature Range", stresses above those listed in the Table "Absolute Maxımum Ratıngs" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied. Exposure to Absolute Maximum Ratıng conditions for extended perıods may affect device relıability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

stream of data words. In this way the memory can be read as a continuous data stream from 16 to 2048 bits long. Up to 4 words may be written in a single program cycle using the Page Write instruction. The memory may be 'erased', or set to a predetermined pattern, by using the Write All instruction. An external siganl controls Write Enable. A user defined area of the memory may be write protected. An external signal (PRE) enables access to the Protect Register which stores the lowest address to be write protected. Data may be permanently protected by programming an OTP bit which prevents further changes to the write protect starting address and the protect flag.

Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 bits at one time into one of the 128 words, the Page Write instruction writes up to 4 words of 16 bits to sequential locations, both providing that all addresses are outside the write protect area. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.
The design of the ST93CS57 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{cc}}$ to $0.8 \mathrm{~V}_{\mathrm{cc}}$ |
| Input and Output Timing <br> Reference Voltages | $0.3 \mathrm{~V}_{\mathrm{cc}}$ to $0.7 \mathrm{~V}_{\mathrm{cc}}$ |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 5 | pF |
| Cout | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lu | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H},} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $\mathrm{S}=\mathrm{V}_{1 \mathrm{H}}, \mathrm{f}=1 \mathrm{MHz}$ |  | 2 | mA |
| $\mathrm{lcC1}$ | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {LI }}$ | Input Low Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 2 | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| VIL | Input Low Voltage | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.2 V cc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Cc}} \leq 5.5 \mathrm{~V}$ | 0.8 V cc | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| Vol | Output Low Voltage | $1 \mathrm{LL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| VOH | Output High Voltage | $\mathrm{l} \mathrm{OH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{loH}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | v |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tprvch | tpres | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twver | tPES | Write Enable Valid to Clock High |  | 50 |  | ns |
| tshCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tDVCH | tois | Input Valid to Clock High |  | 100 |  | ns |
| tchox | $t_{\text {DIH }}$ | Clock High to Input Transition |  | 100 |  | ns |
| tchal | tpdo | Clock High to Output Low |  | 500 |  | ns |
| tCHQV | tPD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclprx | tPREH | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tsLWX | tPEH | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclsx | tcser | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshev | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tslaz | tDF | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchCL | tsKH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | tSKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}_{\mathrm{c}}$ | $\mathrm{f}_{\text {SK }}$ | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. The Clock frequency specification calls for a minimum clock period of $1 \mu \mathrm{~s}$, therefore the sum of the tımings tchCL + tclch must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns
2. Chip Select must be brought low for a mınımum of 250 ns (tsısh) between consecutive instruction cycles.

Figure 4. Syncrounus Timing, Start and Op-Code Input


Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93CS57 has eleven instructions which are shown in Table 6. The op-codes of the instructions are made up of 2 bits, preceded by a start bit which is always at logic '1'. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the word which is made up of eight bits A7-A0, but for the 2 K ST93CS57 the MSB of the address (A7) is ignored (don't care).
The start sequence requires the Chip Select and Data Input signals to be set up before a Low to High transition of the Clock. For write instructions the Write Enable signal (W) must be High and for Protect Register instructions the Protect Register Enable signal (PRE) must also be High.

## Read

The Read instruction (READ) outputs serial data on the Data Output $Q$. When a READ instruction is
received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy '0' bit is output first followed by the 16 bit word with the MSB first. Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable

When power is first applied to the ST93CS57 write operations are disabled. To enable write operations the Write Enable signal (W) must be High and a Write Enable instruction (WEN) must be executed. After the WEN instruction write operation remains enabled until either a Write Disable instruction (WDS) is executed or the supply is removed from the device.

Table 6. Instruction Set

| Instruction | Description | $\begin{gathered} \text { Op } \\ \text { Code } \end{gathered}$ | PRE | W | Address ${ }^{(1)}$ | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | 10 | '0' | X | A7-A0 | Q15-Q0 |  |
| WRITE | Write Data to memory | 01 | '0' | '1' | A7-A0 | D15-D0 | Write if address unprotected |
| PAWRITE | Page Write to memory | 11 | '0' | '1' | A7-A0 | D15-D0 | Write one to 4 words, if all addresses are unprotected |
| WRALL | Write All | 00 | '0' | '1' | 01XXXXXX | D15-D0 | Write all if Protect Register cleared |
| WEN | Write Enable | 00 | '0' | '1' | 11XXXXXX |  |  |
| WDS | Write Disable | 00 | '0' | '1' | 00XXXXXX |  |  |
| PRREAD | Protect Register Read | 10 | '1' | X | XXXXXXXX | Q8-Q0 | Data Output is Protect Address (A7A0) plus Protect Flag (1) |
| PRWRITE | Protect Register Write | 01 | '1' | '1' | A7-A0 |  | Data above A7-A0 is protected (1) |
| PRCLEAR | Protect Register Clear | 11 | '1' | '1' | 11111111 |  | Protect Flag also cleared ('1') |
| PREN | Protect Register Enable | 00 | '1' | '1' | 11XXXXXX |  |  |

Note: 1. Address bit A7 is not used for the 2K ST93CS56 (don't care).
$2 X=$ don't care or dummy address bit.

Figure 6. READ, WRITE, WEN, WDS Sequence


## INSTRUCTIONS (cont'd)

## Write

A Write instruction (WRITE) contains the address followed by the data to be written. The Write Enable signal (W) must be High before and during the WRITE instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. After the LSB of data has been received, the Chip Select signal (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle, providing that the address is NOT in the protected area. If Chip Select (S) is brought High again after a minimum time of tSLSH then the Data Output (D) will indicate the Busy/Ready status. During the write cycle, the Data Output will indicate Busy $\mathrm{D}=$ ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = ' 1 '.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be High before and during the Write instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. After the receipt of each data word bits A1-A0 of the internal address register are incremented, the high order bits A7-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same five upper order address bits as the the initial address transmitted to avoid address roll-over.

After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The write operation will proceded only if NONE of the addresses of the 1-4 data words has its address bits A6-A2 within the protected area. During the

Figure 7. PAWRITE, WRALL Sequence


## INSTRUCTIONS (cont'd)

write cycle, the Data Output will indicate Busy $\mathrm{D}=$ ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = '1'.

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes all memory locations with the data word included in the instruction. The Write Enable signal (W) must be High before and during the Write instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. During the write cycle, the Data Output indicates Busy D = ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = '1'.

## Write Disable

The Write Disable instruction (WDS) disables all write operations. It should be used after all write instructions to disable writing to the memory and
provide protection against noise and accidental write operations.
Write Disable does not affect the Read operations.

## MEMORY WRITE PROTECTION

The ST93CS57 contains a specific Protect Register. This register stores the bottom address of the memory area which is protected against write together with two flag bits, the Protect Flag which indicates the protection status and an OTP bit which may be set to permanently disable access to the Protect Register and thus prevent any further changes to the memory protection setting. The address from which the memory is to be protected is loaded using the PRWRITE instruction, it may be read using the PRREAD instruction. There is a specific instruction, Protect Register Enable (PREN), to enable the protect instructions PRCLEAR, PRWRITE and PRDS, this is used together with the Protect Register Enable signal (PRE).
In order to program the protection the Write Enable instruction must first be executed. This is followed

Figure 8. PRREAD, PRWRITE, PREN Sequence


## MEMORY WRITE PROTECTION (cont'd)

by asserting both Write Enable (W) and Protect Register Enable (PRE) signals and executing the PREN instruction. The protection may then be set using Protect Register Write (PRWRITE), cleared using the Protect Register Clear (PRCLEAR) or set permanently using the Protect Register Disable (PRDS) instructions.

## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output Q the address stored, followed by the Protect Flag status bit. The Protect Register Enable signal (PRE) must be High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.

Since it is not possible to distinguish between the status when the Protect Register is cleared (all 1's) and when it is written with all 1 's, users must check the Protect Flag status, not the Protect Register contents to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to enable the PRCLEAR, PRWRITE and PRDS instructions. A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution.

Figure 8. PRCLEAR, PRDS Sequence


## MEMORY WRITE PROTECTION (cont'd)

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the protect register to all 1's, and thus enables all registers for WRITE and WRALL instructions. It also clears the Protect Flag to ' 1 '. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the protect register the address of the first memory location to be protected. After the instruction all memory locations equal to and above the location specified are protected from
writing. The Protect Flag status bit is set to ' 0 '. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRWRITE instruction, but it is not neccessary to execute first a PRCLEAR.

## Protect Register Disable

Caution: The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which makes the Protect Register unalterable in the future, it does this by setting a One Time Programmable bit in the Protect Register. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRDS instruction.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (OFFFFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

### 2.5V SERIAL ACCESS CMOS 4K bit (256 x 16) EEPROM

- MINIMUM 1,000,000 ERASE/WRITE CYCLES, WITH OVER 10 YEARS DATA RETENTION
- SINGLE 2.5V TO 5.5V SUPPLY VOLTAGE
- USER DEFINED WRITE PROTECT AREA
- PAGE WRITE MODE (4 WORDS)
- SELF-TIMED PROGRAMMING CYCLE WITH AUTO-ERASE
- BUSY/READY SIGNAL DURING PROGRAMMING
- SEQUENTIAL READ OPERATION
- 5ms TYPICAL PROGRAMMING TIME


## DESCRIPTION

The ST93CS67 is a 4 K bit Electrically Erasable Programmable Memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology. The memory is accessed by a simple serial interface. The 4K bit memory is organised as $256 \times 16$ bit words. The ST93CS67 operates in read and write down to a 2.5 V supply voltage.

The memory is accessed by a set of instructions which includes Read, Write, Page Write, Write All and instructions used to manage memory protection. A Read instruction loads the address of the first word to be read into an internal address pointer. The data is then clocked out serially. The address pointer is automatically incremented after the word is output and it is possible, if the Chip Select input is held High, to output a sequential

Table 1. Signal Names

| S | Chip Select Input |
| :--- | :--- |
| D | Serial Data Input |
| Q | Serial Data Output |
| C | Serial Clock |
| PRE | Protect Enable |
| W | Write Enable |
| VCC | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. DIP Pin Connections


Figure 2B. SO Pin Connections


Warning: NC = No Connection

Table 2. Absolute Maximum Ratings

| Symbol | Parameter |  |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature |  | grade 1 grade 3 grade 6 | $\begin{aligned} & 0 \text { to } 70 \\ & -40 \text { to } 125 \\ & -40 \text { to } 85 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature |  |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Tlead | Lead Temperature, Soldering | (PSO14 package) <br> (PSDIP8 package) | 40 sec <br> 10 sec | $\begin{aligned} & 215 \\ & 260 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| V10 | Input or Output Voltages |  |  | -0.3 to 6.5 | V |
| Vcc | Supply Voltage |  |  | -0.3 to 6.5 | V |
| $V_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) |  |  | 2000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratıngs only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

## DESCRIPTION (cont'd)

stream of data words. In this way the memory can be read as a continuous data stream from 16 to 4096 bits long. Up to 4 words may be written in a single program cycle using the Page Write instruction. The memory may be 'erased', or set to a predetermined pattern, by using the Write All instruction. An external siganl controls Write Enable. A user defined area of the memory may be write protected. An external signal (PRE) enables access to the Protect Register which stores the lowest address to be write protected. Data may be permanently protected by programming an OTP bit which prevents further changes to the write protect starting address and the protect flag.

Programming is internally self-timed and does not require an erase cycle prior to the write instruction. The Write instruction writes 16 bits at one time into one of the 256 words, the Page Write instruction writes up to 4 words of 16 bits to sequential locations, both providing that all addresses are outside the write protect area. After the start of the programming cycle a Busy/Ready signal is available on the Data Output when Chip Select is High.
The design of the ST93CS67 and the High Endurance CMOS technology used for its fabrication give a minimum Erase/Write cycle Endurance of $1,000,000$ cycles and a data retention of over 10 years.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ |
| Input and Output Timing <br> Reference Voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Input Output Waveforms


Table 3. Capacitance ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |

Note: This parameter is sampled only and not tested $100 \%$.

Table 4. DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C}$; $\mathrm{VCC}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {cC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | 2.5 | $\mu \mathrm{A}$ |
| Icc | Supply Current (TTL Inputs) | $\mathrm{S}=\mathrm{V}_{\mathrm{H}, \mathrm{f}} \mathrm{f}=1 \mathrm{MHz}$ |  | 3 | mA |
|  | Supply Current (CMOS Inputs) | $S=V_{H H}, f=1 \mathrm{MHz}$ |  | 2 | mA |
| lccı | Supply Current (Standby) | $\mathrm{S}=0 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | 2 | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | -0.1 | $0.2 \mathrm{~V}_{c c}$ | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ | 0.8 Vcc | $\mathrm{V}_{\mathrm{cc}}+1$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  | 0.2 | V |
| VOH | Output High Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |
|  |  | $\mathrm{lOH}=-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{cc}}-0.2$ |  | V |

Table 5. AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C},-40$ to $85^{\circ} \mathrm{C}$ or -40 to $125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tprvch | tpres | Protect Enable Valid to Clock High |  | 50 |  | ns |
| twver | tPES | Write Enable Valid to Clock High |  | 50 |  | ns |
| tshCH | tcss | Chip Select High to Clock High |  | 50 |  | ns |
| tDVCH | tDIS | Input Valid to Clock High |  | 100 |  | ns |
| tchDx | toli | Clock High to Input Transition |  | 100 |  | ns |
| tchol | tpDo | Clock High to Output Low |  | 500 |  | ns |
| tchav | tpD1 | Clock High to Output Valid |  | 500 |  | ns |
| tclprx | tpree | Clock Low to Protect Enable Transition |  | 0 |  | ns |
| tsLwx | tpen | Chip Select Low to Write Enable Transition |  | 250 |  | ns |
| tclsx | tcser | Clock Low to Chip Select Transition |  | 0 |  | ns |
| tsLSH | tcs | Chip Select Low to Chip Select High | Note 1 | 250 |  | ns |
| tshQv | tsv | Chip Select High to Output Valid |  | 500 |  | ns |
| tslaz | tbF | Chip Select Low to Output Hi-Z |  | 100 |  | ns |
| tchCl | tSKH | Clock High to Clock Low | Note 2 | 250 |  | ns |
| tcler | tsKL | Clock Low to Clock High | Note 2 | 250 |  | ns |
| tw | twp | Erase/Write Cycle time |  |  | 10 | ms |
| $\mathrm{fc}_{\mathrm{c}}$ | fsk | Clock Frequency |  | 0 | 1 | MHz |

Notes: 1. The Clock frequency specificatıon calls for a minimum clock perıod of $1 \mu \mathrm{~s}$, therefore the sum of the timings tchcl + tclch must be greater or equal to $1 \mu \mathrm{~s}$. For example, if tchcl is 250 ns , then tclch must be at least 750 ns .
2. Chip Select must be brought low for a minimum of 250 ns (tslsh) between consecutive instruction cycles.

Figure 4. Syncrounus Timing, Start and Op-Code Input


Figure 5. Syncronous Timing, Read or Write


## INSTRUCTIONS

The ST93CS67 has eleven instructions which are shown in Table 6. The op-codes of the instructions are made up of 2 bits, preceded by a start bit which is always at logic '1'. Some instructions use only these first two bits, others use also the first two bits of the address to define the op-code. The op-code is followed by an address for the word which is made up of eight bits A7-A0.
The start sequence requires the Chip Select and Data Input signals to be set up before a Low to High transition of the Clock. For write instructions the Write Enable signal (W) must be High and for Protect Register instructions the Protect Register Enable signal (PRE) must also be High.

## Read

The Read instruction (READ) outputs serial data on the Data Output Q. When a READ instruction is received, the instruction and address are decoded and the data from the memory is transferred into an output shift register. A dummy ' 0 ' bit is output first followed by the 16 bit word with the MSB first.

Output data changes follow the Low to High transition of the Clock. The memory will automatically increment the address and will clock out the next word as long as the Chip Select line is held High. In this case the dummy ' 0 ' bit is NOT output between words and a continuous stream of data can be read.

## Write Enable

When power is first applied to the ST93CS67 write operations are disabled. To enable write operations the Write Enable signal (W) must be High and a Write Enable instruction (WEN) must be executed. After the WEN instruction write operation remains enabled until either a Write Disable instruction (WDS) is executed or the supply is removed from the device.

## Write

A Write instruction (WRITE) contains the address followed by the data to be written. The Write Enable signal (W) must be High before and during the WRITE instruction, but is subsequently ignored (don't care). Input address and data are read on

Table 6. Instruction Set

| Instruction | Description | Op Code | PRE | W | Address | Data | Additional Information |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | Read Data from memory | 10 | '0' | X | A7-A0 | Q15-Q0 |  |
| WRITE | Write Data to memory | 01 | '0' | '1' | A7-A0 | D15-D0 | Write if address unprotected |
| PAWRITE | Page Write to memory | 11 | '0' | '1' | A7-A0 | D15-D0 | Write one to 4 words, if all addresses are unprotected |
| WRALL | Write All | 00 | '0' | '1' | 01XXXXXX | D15-D0 | Write all if Protect Register cleared |
| WEN | Write Enable | 00 | '0' | '1' | 11XXXXXX |  |  |
| WDS | Write Disable | 00 | '0' | '1' | 00XXXXXX |  |  |
| PRREAD | Protect Register Read | 10 | '1' | X | XXXXXXXX | Q8-Q0 | Data Output is Protect Address (A7A0) plus Protect Flag |
| PRWRITE | Protect Register Write | 01 | '1' | '1' | A7-A0 |  | Data above A7-A0 is protected |
| PRCLEAR | Protect Register Clear | 11 | '1' | '1' | 11111111 |  | Protect Flag also cleared ('1') |
| PREN | Protect Register Enable | 00 | '1' | '1' | 11XXXXXX |  |  |
| PRDS | Protect Register Disable | 00 | '1' | '1' | 00000000 |  | OTP Flag set, prevents any further change to Protect Register |

Note: $\mathrm{X}=$ don't care or dummy address bit.

Figure 6. READ, WRITE, WEN, WDS Sequence


## INSTRUCTIONS (cont'd)

the Low to High transition of the clock. After the LSB of data has been received, the Chip Select signal (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle, providing that the address is NOT in the protected area. If Chip Select (S) is brought High again after a minimum time of tSLSH then the Data Output (D) will indicate the Busy/Ready status. During the write cycle, the Data Output will indicate Busy $\mathrm{D}=$ ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = ' 1 '.

## Page Write

A Page Write instruction (PAWRITE) contains the first address to be written followed by up to 4 data words. The Write Enable signal (W) must be High before and during the Write instruction, but is sub-
sequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. After the receipt of each data word bits A1-A0 of the internal address register are incremented, the high order bits A7-A2 remaining unchanged. Users must take care by software to ensure that the last word address has the same five upper order address bits as the the initial address transmitted to avoid address roll-over.
After the LSB of the last data word, Chip Select (S) must be brought Low before the next rising edge of the Clock (C). The falling edge of Chip Select (S) initiates the internal, self-timed write cycle. The write operation will proceded only if NONE of the addresses of the 1-4 data words has its address bits A7-A2 within the protected area. During the write cycle, the Data Output will indicate Busy D = ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready D = '1'.

Figure 7. PAWRITE, WRALL Sequence


## INSTRUCTIONS (cont'd)

## Write All

The Write All instruction (WRALL) is valid only after the Protect Register has been cleared by executing a PRCLEAR (Protect Register Clear) instruction. The Write All instruction simultaneously writes all memory locations with the data word included in the instruction. The Write Enable signal (W) must be High before and during the Write instruction, but is subsequently ignored (don't care). Input address and data are read on the Low to High transition of the clock. During the write cycle, the Data Output indicates Busy D = ' 0 ' and after the cycle is completed and the memory is ready for another instruction, Ready $\mathrm{D}=$ ' 1 '.

## Write Disable

The Write Disable instruction (WDS) disables all write operations. It should be used after all write instructions to disable writing to the memory and provide protection against noise and accidental write operations.
Write Disable does not affect the Read operations.

## MEMORY WRITE PROTECTION

The ST93CS67 contains a specific Protect Register. This register stores the bottom address of the memory area which is protected against write together with two flag bits, the Protect Flag which indicates the protection status and an OTP bit which may be set to permanently disable access to the Protect Register and thus prevent any further changes to the memory protection setting. The address from which the memory is to be protected is loaded using the PRWRITE instruction, it may be read using the PRREAD instruction. There is a specific instruction, Protect Register Enable (PREN), to enable the protect instructions PRCLEAR, PRWRITE and PRDS, this is used together with the Protect Register Enable signal (PRE).
In order to program the protection the Write Enable instruction must first be executed. This is followed by asserting both Write Enable (W) and Protect Register Enable (PRE) signals and executing the PREN instruction. The protection may then be set using Protect Register Write (PRWRITE), cleared using the Protect Register Clear (PRCLEAR) or set permanently using the Protect Register Disable (PRDS) instructions.

Figure 8. PRREAD, PRWRITE, PREN Sequence


## MEMORY WRITE PROTECTION (cont'd)

## Protect Register Read

The Protect Register Read instruction (PRREAD) outputs on the Data Output Q the address stored, followed by the Protect Flag status bit. The Protect Register Enable signal (PRE) must be High before and during the instruction. As in the Read instruction a dummy ' 0 ' bit is output first.
Since it is not possible to distinguish between the status when the Protect Register is cleared (all 1's) and when it is written with all 1 's, users must check the Protect Flag status, not the Protect Register contents to ascertain the setting of the memory protection.

## Protect Register Enable

The Protect Register Enable instruction (PREN) is used to enable the PRCLEAR, PRWRITE and PRDS instructions. A Write Enable (WEN) instruction must be executed before the Protect Enable instruction. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution.

## Protect Register Clear

The Protect Register Clear instruction (PRCLEAR) clears the address stored in the protect register to all 1's, and thus enables all registers forWRITE and WRALL instructions. It also clears the Protect Flag to '1'. Both the Protect Enable (PRE) and Write

Figure 9. PRCLEAR, PRDS Sequence


## MEMORY WRITE PROTECTION (cont'd)

Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRCLEAR instruction.

## Protect Register Write

The Protect Register Write instruction (PRWRITE) is used to write into the protect register the address of the first memory location to be protected. After the instruction all memory locations equal to and above the location specified are protected from writing. The Protect Flag status bit is set to ' 0 '. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).

A PREN instruction must immediately precede the PRWRITE instruction, but it is not neccessary to execute first a PRCLEAR.

## Protect Register Disable

Caution: The Protect Register Disable instruction (PRDS) is a ONE TIME ONLY instruction which makes the Protect Register unalterable in the future, it does this by setting a One Time Programmable bit in the Protect Register. Both the Protect Enable (PRE) and Write Enable (W) signals must be High before and during the instruction execution, but are subsequently ignored (don't care).
A PREN instruction must immediately precede the PRDS instruction.

## ORDERING INFORMATION



Parts are shipped with the memory content set at all "1's" (OFFFFh).
For a list of available options of Package and Temperature Range refer to the Selector Guide in this Data Book or to the current Memory Shortform that will be periodically updated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.
$\because$

## PARALLEL ACCESS EEPROM

## PARALLEL ACCESS CMOS 64K (8K x 8) EEPROM

- FAST ACCESS TIME: $150,200 \mathrm{~ns}$
- SINGLE SUPPLY VOLTAGE: 5V $\pm 10 \%$
- LOW POWER CONSUMPTION:
- Active Current 30 mA
- Standby Current 100 A A
- FAST WRITE CYCLE:
- 32 Bytes Page Write Operation
- Byte Or Page Write Cycle: 5ms
- ENHANCED END OF WRITE DETECTION:
- Ready/Busy Open Drain Output
- Data Polling
- Toggle Bit
- PAGE LOAD TIMER STATUS BIT
- HIGH RELIABLITY SINGLE POLYSILICON, CMOS:
- Endurance > 100,000 Erase/Write Cycles
- Data Retention > 10 Years
- JEDEC APPROVED BYTEWIDE PIN OUT
- ADDRESS AND DATA LATCHED ON-CHIP


## DESCRIPTION

The M28C64C is an $8 \mathrm{~K} \times 8$ low power EEPROM fabricated with SGS-THOMSON proprietary single polysilicon CMOS technology. The device offers fast access time ( 150 ns ) with low power dissipation and requires a 5 V power supply.

Table 1. Signal Names

| A0 - A12 | Address Input |
| :--- | :--- |
| DQ0 - DQ7 | Data Input / Output |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{R} \overline{\mathrm{B}}$ | Ready / Busy |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature: | grade 1 <br> grade 6 | 0 to 70 <br> -40 to 85 |
| $\mathrm{~T}_{\text {STG }}$ | Storage Temperature Range | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | -0.3 to 6.5 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IO }}$ | Input or Output Voltages | -0.3 to 6.5 | V |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic Discharge Voltage (Human Body model) | 2000 | V |

Note: Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operatıng sections of this specification is not implied. Exposure to Absolute Maxımum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

Figure 2A. DIP Pin Connections


Warning: NC = No Connection
Figure 2C. SO Pin Connections


Warning: NC = No Connection

Figure 2B. LCC Pin Connections


Warning: NC = No Connection

The circuit has been designed to offer a flexible microcontroller interface featuring both hardware and software handshaking with Ready/Busy, Data Polling and Toggle Bit. The M28C64C supports 32 byte page write operation.

## PIN DESCRITPION

Addresses (A0-A12). The address inputs select an 8 -bit memory location during a read or write operation.
Chip Enable ( $\bar{E}$ ). The chip enable input must be low to enable all read/write operations. When Chip Enable is high, power consumption is reduced.
Output Enable ( $\overline{\mathbf{G}}$ ). The Output Enable input controls the data output buffers and is used to initiate read operations.

Data In/ Out (DQ0-DQ7). Data is written to or read from the M28C64C through the I/O pins.

Figure 3. Block Diagram


Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathrm{W}}$ | DQ0 - DQ7 |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Data Out |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data In |
| Standby / Write Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ |
| Write Inhibit | X | X | $\mathrm{V}_{\mathrm{IH}}$ |  |
| Write Inhibit | X | $\mathrm{V}_{\mathrm{IL}}$ | X |  |
| Output Disable | X | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ |

[^2]
## PIN DESCRIPTION (cont'd)

Write Enable ( $\bar{W}$ ). The Write Enable input controls the writing of data to the M28C64C.
Ready/Busy ( $\mathrm{R} \overline{\mathrm{B}}$ ). Ready/Busy is an open drain output that can be used to detect the end of the internal write cycle.

## OPERATION

## Read

The M28C64C is accessed like a static RAM. When $\bar{E}$ and $\bar{G}$ are low with $\bar{W}$ high, the data addressed is presented on the $1 / O$ pins. The I/O pins are high impedance when either $\bar{G}$ or $\bar{E}$ is high.

## Write

Write operations are initiated when both $\bar{W}$ and $\bar{E}$ are low and $\overline{\mathrm{G}}$ is high. The M28C64C supports both E and $\bar{W}$ controlled write cycles. The Address is latched by the falling edge of E or W which ever occurs last and the Data on the rising edge of E or $\bar{W}$ which ever occurs first. Once initiated the write operation is internally timed until completion within 5 ms .

## Page Write

Page write allows up to 32 bytes to be consecutively latched into the memory prior to initiating a programming cycle. All bytes must be located in a single page address, that is A5-A12 must be the same for all bytes. The page write can be initiated during any byte write operation. Following the first byte write instruction the host may send another address and data up to a maximum of $100 \mu \mathrm{~s}$ after the rising edge of $\bar{E}$ or $\bar{W}$ which ever occurs first. If a transition of $\bar{E}$ or $\bar{W}$ is not detected within $100 \mu \mathrm{~s}$, the internal programming cycle will start.

## Microcontroller Control Interface

The M28C64C provides two write operation status bits and one status pin that can be used to minimize the system write cycle. These signals are available on the I/O port bits DQ7 or DQ6 of the memory during programming cycle only, or as the $\mathrm{R} \overline{\mathrm{B}}$ signal on a separate pin.

Figure 4. Status Bit Assignment

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DQ7 |  |  |  |  |  |  |  |  | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 |
| DP | TB | PLTS | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |  |  |  |  |  |  |  |  |

[^3]Data Polling bit (DQ7). During the internal write cycle, any attempt to read the last byte written will produce on DQ7 the complementary value of the previously latched bit. Once the write cycle is finished the true logic value appears on DQ7 in the read cycle.
Toggle bit (DQ6). The M28C64C also offers another way for determining when the internal write cycle is completed. During the internal Erase/Write cycle, DQ6 will toggle from " 0 " to " 1 " and " " to " 0 " (the first read value is " 0 ") on subsequent attempts to read the memory. When the internal cycle is completed the toggling will stop and the device will be accessible for a new Read or Write operation.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 20 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0.4 V to 2.4 V |
| Input and Output Timing Ref. Voltages | 0.8 V to 2.0 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 5. AC Testing Input Output Waveforms


Figure 6. AC Testing Load Circuit


Table 4. Capacitance $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 12 | pF |

Notes. 1. $V_{c C}$ must be applied simultaneously with or before $V_{p p}$ and removed simultaneously with or after $V_{p p}$.
2. This parameter is sampled only and not tested $100 \%$.

Table 5. Read Mode DC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l, | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | 10 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| Icc | Supply Current | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\text {IL }}, \mathrm{f}=5 \mathrm{MHz}$ |  | 30 | mA |
| Icc1 | Supply Current (Standby) | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ |  | 2 | mA |
| Icc2 | Supply Current (Standby) CMOS | $\overline{\mathrm{E}}>\mathrm{V}_{C C}-0.3 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage |  | $-0.3$ | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 | $V_{c c}+0.5$ | V |
| VOL | Output Low Voltage | $\mathrm{loL}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{loH}=-400 \mu \mathrm{~A}$ | 2.4 |  | V |

## OPERATION (cont'd)

Page Load Timer Status (DQ5). In the Page Write mode data may be latched by $\bar{E}$ or $\bar{W}$ up to $100 \mu$ s after the previous byte. Up to 32 bytes may be input. The Data output (DQ5) indicates the status of the internal Page Load Timer. DQ5 may be read by asserting Output Enable Low. DQ5 Low indi-
cates the timer is running, High indicates time-out after which the write cycle will start and no new data may be input.
Ready/Busy pin. The $\mathrm{R} \overline{\mathrm{B}}$ pin provides a signal at its open drain output which is low during the erase/write cycle, but which is relased at the completing of the programming cycle.

Table 6. Read Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}, \mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | M28C64C |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -150 |  | -200 |  |  |
|  |  |  |  | min | max | min | max |  |
| $t_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address Valid to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ |  | 150 |  | 200 | ns |
| telov | tce | Chip Enable Low to Output Valid | $G=V_{\text {IL }}$ |  | 150 |  | 200 | ns |
| tglqv | toe | Output Enable Low to Output Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ |  | 75 |  | 100 | ns |
| $\mathrm{tEHQZ}^{(1)}$ | tbF | Chip Enable High to Output Hi-z | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | ns |
| tGHQZ $^{(1)}$ | $t_{\text {bF }}$ | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 | 50 | 0 | 60 | ns |
| taxax | tor | Address Transition to Output Transition | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | 0 |  | ns |

Note: 1 . Output float is defined as the point where data is no longer driving. The parameter is sampled only and not $100 \%$ tested.

Figure 7. Read Mode AC Waveforms


Table 7. Write Mode AC Characteristics
( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Alt | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {aVWL }}$ | $t_{\text {AS }}$ | Address Valid to Write Enable Low | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 0 |  | ns |
| $t_{\text {AVEL }}$ | $t_{\text {AS }}$ | Address Valid to Chip Enable Low | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{W}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| telwl | tces | Chip Enable Low to Write Enable Low | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 0 |  | ns |
| $\mathrm{t}_{\text {GHWL }}$ | toes | Output Enable High to Write Enable Low | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| tGHEL | toes | Output Enable High to Chip Enable Low | $\bar{W}=\mathrm{V}_{\mathrm{IL}}$ | 0 |  | ns |
| twLEL | twes | Write Enable Low to Chip Enable Low | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ | 0 |  | ns |
| twlax | $\mathrm{t}_{\text {AH }}$ | Write Enable Low to Address Transition |  | 150 |  | ns |
| telax | $\mathrm{t}_{\text {AH }}$ | Chip Enable Low to Address Transition |  | 150 |  | ns |
| twlov | tov | Write Enable Low to Input Valid | $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$ |  | 1 | $\mu \mathrm{s}$ |
| teldv | tov | Chip Enable Low to Input Valid | $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{W}}=\mathrm{V}_{\mathrm{IL}}$ |  | 1 | $\mu \mathrm{s}$ |
| twLwh | twp | Write Enable Low to Write Enable High |  | 150 |  | ns |
| teleh | twp | Chip Enable Low to Chip Enable High |  | 150 |  | ns |
| tWHEH | tcen | Write Enable High to Chip Enable High |  | 0 |  | ns |
| twhgl | toen | Write Enable High to Output Enable Low |  | 0 |  | ns |
| tehgl | toen | Chip Enable High to Output Enable Low |  | 0 |  | ns |
| tehwh | twer | Chip Enable High to Write Enable High |  | 0 |  | ns |
| twhDx | toh | Write Enable High to Input Transition |  | 0 |  | ns |
| tehdx | tDH | Chip Enable High to Input Transition |  | 0 |  | ns |
| twhWL | twPH | Write Enable High to Write Enable Low |  | 200 |  | ns |
| tWHWH | tBLC | Byte Load Repeat Cycle Time |  |  | 100 | $\mu \mathrm{s}$ |
| twhri | twc | Write Cycle Time |  |  | 5 | ms |
| twhRL | tDB | Write Enable High to Ready/Busy Low | Note 1 |  | 50 | ns |
| tehri | tDB | Chip Enable High to Ready/Busy Low | Note 1 |  | 50 | ns |

Note: 1. With a $3.3 \mathrm{k} \Omega$ pull-up resistor.

Figure 8. Write Mode AC Waveforms - Write Enable Controlled


Figure 9. Write Mode AC Waveforms - Chip Enable Controlled


Figure 10. Page Write Mode AC Waveforms


Figure 11. Data Polling Waveforms Sequence


Figure 12. Toggle Bit Waveforms Sequence


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## FAST SRAM

## VERY FAST CMOS 64K x 1 SRAM

## - $64 \mathrm{~K} \times 1$ CMOS FAST SRAM

- EQUAL CYCLE AND ACCESS TIMES:

10, 12, 15, 20 ns

- SEPARATE DATA INPUT AND DATA OUTPUT PINS
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M621064 is a $64 \mathrm{~K}(65,536$ bit) Fast CMOS SRAM, organized as 65,536 words by 1 bit. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| D | Data Input |
| Q | Data Output |
| $\bar{E}$ | Chip Enable |
| $\bar{W}$ | Write Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Figure 2B. SOJ Pin Connections

| AO | 124 | $V_{\text {CC }}$ |
| :---: | :---: | :---: |
| A1 | 223 | A15 |
| A2 | 322 | A14 |
| A3. | 421 | A13 |
| A4 | 5 | A12 |
| A5 | 6 M621064 19 | NC |
| NC 5 | $7 \begin{array}{ll} \\ 7\end{array}$ | A11 |
| A6 4 | 817 | A10 |
| A7 | 97 | A9 |
| Q $¢$ | 1015 | A8 |
| W | 11 | D |
| $\mathrm{V}_{\text {SS }}$ | 12 13] |  |
| va00955 |  |  |

Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(1)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 25 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Up to a maxımum operating $V_{c c}$ of 5.5 V only.
2. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{W}}$ | $\mathbf{D}$ | $\mathbf{Q}$ | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Input | $\mathrm{Hi}-\mathrm{Z}$ | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note: $X=V_{I H}$ or $V_{\text {IL }}$

## READ MODE

The M621064 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High, with Chip Enable ( $\overline{\mathrm{E}}$ ) asserted Low. This provides access to data from one of the 65,536 locations in the static memory array, specified by the 16 address inputs. Valid data will be available at the Q output pin within tavQv after the last stable address, if $\bar{E}$ is Low. If Chip Enable access time is not met, data access will be measured from the limiting parameter (telqu) rather than the address. Data out may be indeterminate at telqx, but datalines will always be valid at tavQv.

## WRITE MODE

The M621064 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Either the Chip Enable input (E) or the Write Enable input (W) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tavel respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$.
If the Output is enabled ( $\bar{E}$ Low and $\bar{W}$ High), then $\bar{W}$ will return the outputs to high impedance within twloz of its falling edge. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVHE before the rising edge of $\bar{E}$ whichever occurs first, and remain valid for twHDX or tEHDX.

## OPERATIONAL MODE

The M621064 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( E High). Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized the Operating Mode table.

AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | V OUT $=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Output deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| Icc ${ }^{(1)}$ | Supply Current | $V_{\text {cc }}=5.5 \mathrm{~V}$ |  | 160 | mA |
| $\mathrm{ICC1}{ }^{(2)}$ | Supply Current (Standby) TTL | $V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{1 H}, \mathrm{f}=0$ |  | 40 | mA |
| $\mathrm{IcCO}^{(3)}$ | Supply Current (Standby) CMOS | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{f}=0$ |  | 10 | mA |
| VIL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $V_{C c}+0.3$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $V_{I L} \leq 08 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{H}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{VIL} \leq 0.2 \mathrm{~V}$ or $\mathrm{VH}_{\mathrm{H}} \geq \mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$

Table 6. Read Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M621064 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $\mathrm{tavQV}^{(1)}$ | Address Valid to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| telqv ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{t}_{\text {EHQZ }}{ }^{(2)}$ | Chip Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | 0 | 5 | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{taxax}^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |

Notes: 1. $C_{L}=30 p F$

## 2. $C_{L}=5 p F$

Figure 4. Read Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M621064 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {avwl }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| taver | Address Valid to Chip Enable Hıgh | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| twLWH | Write Enable Pulse Width | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tWLQZ ${ }^{(1)}$ | Write Enable Low to Output $\mathrm{Hi}-\mathrm{Z}$ | 0 | 5 | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{t}_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 7 |  | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 5 |  | 7 |  | 8 |  | 10 |  | ns |
| toveh | Input Valid to Chip Enable High | 5 |  | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $C_{L}=5 p F$
Figure 5. Write Enable Controlled, Write AC Waveforms


Figure 6. Chip Enable Controlled, Write AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## M624016

## VERY FAST CMOS 16K x 4 SRAM

- $16 \mathrm{~K} \times 4$ CMOS FAST SRAM
- EQUAL CYCLE AND ACCESS TIMES:

10, 12, 15, 20 ns

- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mils PACKAGES


Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections



Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{S T G}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10^{(1)}}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{lO}^{(2)}$ | Output Current | 25 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Up to a maxımum operating $V_{c c}$ of 5.5 V only.
2. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathrm{W}}$ | DQ0-DQ3 | Power |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note: $X=V_{\text {IH }}$ or $V_{I L}$

## READ MODE

The M624016 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High, with Chip Enable ( $\overline{\mathrm{E}}$ ) asserted Low. This provides access to data from four of the 65,536 locations in the static memory array, specified by the 14 address inputs. Valid data will be available at the four Q output pins within $t_{A V Q v}$ after the last stable address, providing $\bar{E}$ is Low. If Chip Enable access time is not met, data access will be measured from the limiting parameter telov, rather than the address. Data out may be indeterminate at tELQX, but datalines will always be valid at tAVQV.

## WRITE MODE

The M624016 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Chip Enable $\bar{E}$ or $\bar{W}$ must be deasserted during Access transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with W Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tavel, respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $W$.
If the Output is enabled ( $\bar{E}$ Low, and $\bar{W}$ High), then W will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tDVwH before the rising edge of Write Enable, or for tDVEH before the rising edge of $\bar{E}$, whichever occurs first, and remain valid for twhdx or tehdx.

## OPERATIONAL MODE

The M624016 has a Chip Enable power down feature which invokes an automatic standby mode whenever either Chip Enable is de-asserted ( $\bar{E}$ High). Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$, as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| Cout $^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Output deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 5$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}{ }^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 160 | mA |
| $\mathrm{I}_{\mathrm{CC}}{ }^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH},} \mathrm{f}=0$ |  | 40 | mA |
| $\mathrm{I}_{\mathrm{CC}}{ }^{(3)}$ | Supply Current (Standby) CMOS | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{f}=0$ |  | 10 | mA |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 22 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 02 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624016 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avaV }}$ | Read Cycle Time | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| tavar $^{(1)}$ | Address Valid to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| telav ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{tehaz}^{(2)}$ | Chip Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | 0 | 5 | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AXQX }}{ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$
2. $\mathrm{CL}_{\mathrm{L}}=5 \mathrm{pF}$

Figure 4. Read Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624016 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {AVAV }}$ | Write Cycle Time | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AVWH }}$ | Address Valid to Write Enable High | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| $\mathrm{t}_{\text {AVEH }}$ | Address Valid to Chip Enable High | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| twLwh | Write Enable Pulse Width | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {EHD }}$ | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tWHQX ${ }^{(1)}$ | Write Enable Hıgh to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twLQz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 5 | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{t}_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 7 |  | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable Hıgh | 5 |  | 7 |  | 8 |  | 10 |  | ns |
| tDVEH | Input Valid to Chip Enable High | 5 |  | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$

Figure 5. Write Enable Controlled, Write AC Waveforms


Figure 6. Chip Enable Controlled, Write AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 16K x 4 SRAM WITH OUTPUT ENABLE

- $16 \mathrm{~K} \times 4$ CMOS FAST SRAM WITH OUTPUT ENABLE
- EQUAL CYCLE AND ACCESS TIME:

10, 12, 15, 20 ns

- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M624017 is a $64 \mathrm{~K}(65,536$ bit) Fast CMOS SRAM, organized as 16,384 words by 4 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A13 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ3 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| V $_{\text {cc }}$ | Supply Voltage |
| VSS | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Warning: NC = No Connection.

Figure 2B. SOJ Pin Connections

| A5 | 124 | $V_{C C}$ |
| :---: | :---: | :---: |
| A6 4 | $2 \quad 230$ | A4 |
| A 7 | 322 | A3 |
| A8 4 | 421 | A2 |
| A9 | $520 \%$ | A1 |
| A10 | 6 M624017 ${ }^{19}$ | AO |
| A11 | 7 M624017 18 | NC |
| A12 | $8 \quad 170$ | DQ3 |
| A13 | 916 | DQ2 |
| $\overline{\mathrm{E}} \mathrm{C}$ | 1015 | DQ1 |
|  | 11 | DQO |
| VSS | 12 |  |
| va00939 |  |  |

Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{1 \mathrm{O}^{(1)}}$ | Input or Output Voltages | -0.5 to $\mathrm{VCC}^{\prime}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 25 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Up to a maxımum operatıng $V_{c c}$ of 5.5 V only.
2. One output at a tıme, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{W}}$ | $\overline{\mathbf{G}}$ | DQO-DQ3 | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Hi-Z | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

## READ MODE

The M624017 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High, with Output Enable ( $\overline{\mathrm{G}}$ ) Low and Chip Enable (E) asserted Low. This provides access to data from four of the 65,536 locations in the static memory array, specified by the 14 address inputs. Valid data will be available at the four Q output pins within tavQv after the last stable address, providing $\bar{G}$ is Low and $\bar{E}$ is Low. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (teLQv or tglqv) rather than the address. Data out may be indeterminate at telqx and tglox, but data address lines will always be valid at tavov.

## WRITE MODE

The M624017 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Chip Enable $\bar{E}$, or $\bar{W}$ must be deasserted during address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable astAVWL and tAVEL respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$.
If the Output is enabled ( $\overline{\mathrm{E}}$ Low, and $\overline{\mathrm{G}}$ Low), then $\bar{W}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tover before the rising edge of $\bar{E}$, whichever occurs first, and remain valid for twhdx or tehdx.

## OPERATIONAL MODE

The M624017 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( $\bar{E}$ High. An Output Enable ( $\overline{\mathrm{G}}$ ) pin provides a high speed tristate control, allowing fast read/write cycles to be achieved with the common I/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$, as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Output deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input Leakage Current | $\mathrm{O}=\mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| Icc ${ }^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 160 | mA |
| $\mathrm{lcCa}^{(2)}$ | Supply Current (Standby) TTL | $V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=0$ |  | 40 | mA |
| $\mathrm{lcCl}^{(3)}$ | Supply Current (Standby) CMOS | $V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.2 \mathrm{~V}, \mathrm{f}=0$ |  | 10 | mA |
| VIL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $V_{C C}+0.3$ | V |
| V OL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cyclıng at tavav mınımum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$

3 All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624017 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $\mathrm{tavQV}^{(1)}$ | Address Valid to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| teLQv ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| tGLQV ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 5 |  | 7 |  | 8 |  | 10 | ns |
| telox ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| tgLQx ${ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {EHQz }}{ }^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 5 | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | 0 | 5 | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $t_{A X Q x}{ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$
$2 \mathrm{CL}_{\mathrm{L}}=5 \mathrm{pF}$

Figure 4. Read Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624017 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| twLWH | Write Enable Pulse Width | 9 |  | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twLQz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 5 | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 7 |  | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 5 |  | 7 |  | 8 |  | 10 |  | ns |
| tdver | Input Valid to Chip Enable High | 5 |  | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $C_{L}=5 \mathrm{pF}$

Figure 5. Write Enable Controlled, Write AC Waveforms


Figure 6. Chip Enable Controlled, Write AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 8K x 8 SRAM WITH OUTPUT ENABLE

- 8K x 8 CMOS FAST SRAM WITH OUTPUT ENABLE
- EQUAL CYCLE AND ACCESS TIMES:
$10,12,15,20 \mathrm{~ns}$
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mils PACKAGES


## DESCRIPTION

The M628008 is a $64 \mathrm{~K}(65,536$ bit) Fast CMOS SRAM, organized as 8,192 words by 8 bits.' It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A12 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs Outputs |
| $\overline{\mathrm{E} 1}$ | Chip Enable 1 |
| E 2 | Chip Enable 2 |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Warning: NC = No Connection.

Figure 2B. SOJ Pin Connections


Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operatıng Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{IO}^{(1)}}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power DIssipation | 1 | W |

Notes: 1. Up to a maxımum operatıng $V_{C c}$ of 5.5 V only.
2 One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E} 1}$ | E 2 | $\overline{\mathrm{~W}}$ | $\overline{\mathrm{G}}$ | DQ0-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Hi-Z | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Wrte | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |
| Deselect | X | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note. $X=V_{I H}$ or $V_{I L}$

## READ MODE

The M628008 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High, with Output Enable ( $\overline{\mathrm{G}}$ ) Low, with both Chip Enables (E1 and E2) asserted. This provides access to data from eight of the 65,536 locations in the static memory array, specified by the 13 address inputs. Valid data will be available at the eight output pins within tavov after the last stable address, providing $\overline{\mathrm{G}}$ is Low and Chip Enables are valid. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter ( t ETLQV, $\mathrm{t}_{\mathrm{E} 2 \mathrm{HQv}}$ or tglov) rather than the address. Data out may be indeterminate at te1lQx, $t_{E 2 h Q x}$ and tglqx, but datalines will always be valid at tavQv.

## WRITE MODE

The M628008 is in the Write mode whenever the $\bar{W}$ and E1 pins are Low with E2 High. Chip Enables $\overline{\mathrm{E} 1}, \mathrm{E} 2$ or $\overline{\mathrm{W}}$ must be deasserted during Access transitions for subsequent write cycles. Write begins with the concurrence of the two Chip Enables being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tave1L, taverh respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of E 1 or $\bar{W}$ or the falling edge of E 2 .
If the Output is enabled ( $\overline{\mathrm{E}}$ Low, E2 High and $\overline{\mathrm{G}}$ Low), then $\bar{W}$ will return the outputs to high impedance within twlqz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVE1H before the rising edge of E 1 or for toverl before the falling edge of E2, whichever occurs first, and remain valid for twhdx, te1hdx or tezldx.

## OPERATIONAL MODE

The M628008 has a Chip Enable power down feature which invokes an automatic standby mode whenever either Chip Enable is de-asserted (E1 High or E2 Low). An Output Enable ( $\overline{\mathrm{G}}$ ) pin provides a high speed tri-state control, allowing fast $\mathrm{read} / \mathrm{write}$ cycles to be achieved with the common I/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and E1, E2, as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Output deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ll | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | OV $\leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{ICC}^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-10$ \& -12) |  | 140 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-15$ \& -20) |  | 120 | mA |
| $\mathrm{ICCO}^{(2)}$ | Supply Current (Standby) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E} 1}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{E} 2=\mathrm{V}_{\mathrm{IL}}, \\ & \mathrm{f}=0 \end{aligned}$ |  | 40 | mA |
| $\mathrm{ICC1}^{(3)}$ | Supply Current (Standby) CMOS | $\begin{gathered} V_{c c}=5.5 \mathrm{~V}, \overline{\mathrm{E} 1} \geq \mathrm{V}_{\mathrm{cc}}-0.3 \mathrm{~V} \text { or } \\ \mathrm{E} 2 \leq 0.3 \mathrm{f}, \mathrm{f}=0 \end{gathered}$ |  | 10 | mA |
| VIL | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $1 \mathrm{lL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $\mathrm{lOH}^{2}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $V_{I L} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{H}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{H}} \geq \mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$

Table 6. Read Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628008 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $\mathrm{tavQV}^{(1)}$ | Address Valid to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| texLov ${ }^{(1)}$ | Chip Enable 1 Low to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| $\mathrm{t}_{\text {E2HQV }}{ }^{(1)}$ | Chip Enable 2 High to Output Valid |  | 10 |  | 12 |  | 15 |  | 20 | ns |
| $\mathrm{tGLQV}^{(1)}$ | Output Enable Low to Output Valid |  | 5 |  | 7 |  | 8 |  | 10 | ns |
| te1LQx ${ }^{(2)}$ | Chip Enable 1 Low to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{tE} 2 \mathrm{Cux}{ }^{(2)}$ | Chip Enable 2 High to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| $\operatorname{tGLQX}^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{E} 1 \mathrm{HQZ}}{ }^{(2)}$ | Chip Enable 1 High to Output Hi-Z | 0 | 5 | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| te2Laz $^{(2)}$ | Chip Enable 2 Low to Output Hi-Z | 0 | 5 | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| tGHQZ $^{(2)}$ | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | 0 | 5 | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| taxax $^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$
2. $C_{L}=5 p F$

Figure 4. Read Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628008 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -10 |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| taVEIH | Address Valid to Chip Enable 1 High | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVE2L }}$ | Address Valid to Chip Enable 2 Low | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| twlwh | Write Enable Pulse Width | 10 |  | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {E1LE1H }}$ | Chip Enable 1 Low to Chip Enable 1 High | 7 |  | 9 |  | 10 |  | 15 |  | ns |
| te2heril | Chip Enable 2 High to Chip Enable 2 Low | 7 |  | 9 |  | 10 |  | 15 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {Efihax }}$ | Chip Enable 1 High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| te2lax | Chip Enable 2 Low to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {WHax }}{ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twLQZ ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 5 | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AVE1L }}$ | Address Valıd to Chip Enable 1 Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tave2h | Address Valid to Chip Enable 2 High | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 5 |  | 7 |  | 8 |  | 10 |  | ns |
| tDVE1H | Input Valıd to Chip Enable 1 High | 5 |  | 7 |  | 8 |  | 10 |  | ns |
| tovezl | Input Valid to Chip Enable 2 Low | 5 |  | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $C_{L}=5 \mathrm{pF}$

Figure 5. Write Enable Controlled, Write AC Waveforms


Figure 6. Chip Enable Controlled, Write AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## M621256

## VERY FAST CMOS 256K x 1 SRAM WITH SEPARATE I/O

- $256 \mathrm{~K} \times 1$ CMOS FAST SRAM
- EQUAL CYCLE AND ACCESS TIMES:

12, 15, 20 ns

- LOW Vcc DATA RETENTION: 2 V
- SEPARATE DATA INPUT AND DATA OUTPUT PINS
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M621256 is a $256 \mathrm{~K}(262,144$ bit) Fast CMOS SRAM, organized as 262,144 words by 1 bit. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0-A17 | Address Inputs |
| :--- | :--- |
| D | Data Input |
| Q | Data Output |
| $\bar{E}$ | Chip Enable |
| $\bar{W}$ | Write Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections



Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{STG}}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(1)}$ | Input or Output Voltages | -0.5 to $\mathrm{VCC}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{lO}^{(2)}$ | Output Current | 20 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Up to a maxımum operatıng $V_{c c}$ of 55 V only.
2. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\bar{W}$ | $\mathbf{D}$ | $\mathbf{Q}$ | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Input | $\mathrm{Hi}-\mathrm{Z}$ | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Hi Z | Standby |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

## READ MODE

The M621256 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High, with Chip Enable ( $\overline{\mathrm{E}}$ ) asserted Low. This provides access to data from one of the 262,144 locations in the static memory array, specified by the 18 address inputs. Valid data will be available at the Q output pin within tavQv after the last stable address providing $\bar{E}$ is Low. If Chip Enable access time is not met, data access will be measured from the limiting parameter (telqv) rather than the address. Data out may be indeterminate at telqx, but data lines will always be valid at tavav.

## WRITE MODE

The M621256 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Either the Chip Enable input ( $\overline{\mathrm{E}}$ ) or the Write Enable input ( $\overline{\mathrm{W}}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and $\mathrm{t}_{\text {AVEL }}$ respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$.
If the Output is enabled ( $\bar{E}$ Low and $\bar{W}$ High), then $\bar{W}$ will return the output to high impedance within twloz of its falling edge. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVEH before the rising edge of $\bar{E}$ whichever occurs first, and remain valid for twhDx or tehdx.

## OPERATIONAL MODE

The M621256 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( $\overline{\mathrm{E}} \mathrm{High}$ ). Operational modes are determined by device control inputs $\bar{W}$ and $\overline{\mathrm{E}}$ as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{COUT}^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Output deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LL | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| Icc ${ }^{(1)}$ | Supply Current | $V_{C C}=5.5 \mathrm{~V}(-12)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}(-15)$ |  | 130 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}(-20)$ |  | 120 | mA |
| $\mathrm{ICC1}^{(2)}$ | Supply Current (Standby) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=0$ |  | 40 | mA |
| $\mathrm{ICC1}{ }^{(3)}$ | Supply Current (Standby) CMOS | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{f}=0$ |  | 10 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| V OH | Output High Voltage | $\mathrm{loH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav mınımum
2. All other Inputs at $\mathrm{V}_{\mathrm{L}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{H}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M621256 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVAV }}$ | Read Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVQV }}{ }^{(1)}$ | Address Valid to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telqv ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tehaz $^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{taxax}^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tpu $^{(3)}$ | Chip Enable to Power Up | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {PD }}{ }^{(3)}$ | Chip Enable to Power Down |  | 12 |  | 15 |  | 20 | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$
2. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$

Figure 4. Read Mode AC Waveforms


Figure 5. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M621256 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {aVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVW }}$ | Address Valid to Write Enable High | 9 |  | 10 |  | 12 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 9 |  | 10 |  | 12 |  | ns |
| twLWH | Write Enable Pulse Width | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| tehdx | Chip Enable High to Input Transitıon | 0 |  | 0 |  | 0 |  | ns |
| twHQx ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| twLQz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable to Write Enable High | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| tDVWH | Input Valid to Write Enable High | 7 |  | 8 |  | 10 |  | ns |
| tdver | Input Valid to Chip Enable High | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$
Figure 6. Write Enable Controlled, Write AC Waveforms


Figure 7. Chip Enable Controlled, Write AC Waveforms


Table 8. Low $V_{c c}$ Data Retention Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\operatorname{ICC2}^{(1)}$ | Supply Current (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ |  | 200 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{tcDR}^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{AVAV}}$ | ns |

Note: 1. All other Inputs $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{Cc}}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.3 \mathrm{~V}$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms


VA00802

## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 64K x 4 SRAM

- 64K x 4 CMOS FAST SRAM
- EQUAL CYCLE AND ACCESS TIMES: 12, 15, 20ns
- LOW Vcc DATA RETENTION: 2 V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M624064 is a 256K ( 262,144 bit) Fast CMOS SRAM, organized as 65,536 words by 4 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ3 | Data Inputs / Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{W}$ | Write Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Figure 2B. SOJ Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(1)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Note: 1. Up to a maximum operating $V_{c c}$ of 5.5 V only.
2. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\bar{W}$ | DQ0-DQ3 | Power |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

## READ MODE

The M624064 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is high, with Chip Enable ( E ) asserted low. This provides access to data from four of the 262,144 locations in the static memory array, specified by the 16 address inputs. Valid data will be available at the four output pins within $\mathrm{t}_{\mathrm{AVQV}}$ after the last stable address, providing $\bar{E}$ is Low. If Chip Enable access time is not met, data access will be measured from the limiting parameter (telqv) rather than the address. Data out may be indeterminate at telax, but datalines will always be valid at tavav.

## WRITE MODE

The M624064 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Either the Chip Enable input ( $\bar{E}$ ) or the Write Enable input ( $\bar{W}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tavel respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $E$ or $W$.
If the Output is enabled ( $\overline{\mathrm{E}} 1$ Low), then $\bar{W}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVEH before the rising edge of $\bar{E}$ whichever occurs first, and remain valid for twhDx or tehdx.

## OPERATIONAL MODE

The M624064 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted (E High). Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Outputs deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| lcc ${ }^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-12)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V},(-15)$ |  | 130 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-20)$ |  | 120 | mA |
| $\mathrm{IcCl}^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}, \mathrm{f}=0$ |  | 25 | mA |
| $\mathrm{lcC1}{ }^{(3)}$ | Supply Current (Standby) CMOS | $V_{c C}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{fc}}-0.2 \mathrm{~V},$ |  | 1 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{H}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624064 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Read Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $\mathrm{tavQV}^{(1)}$ | Address Valid to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tehaz ${ }^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{taxax}^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tpu ${ }^{(3)}$ | Chip Enable to Power Up | 0 |  | 0 |  | 0 |  | ns |
| tPD ${ }^{(3)}$ | Chip Enable to Power Down |  | 12 |  | 15 |  | 20 | ns |

Notes: 1. $C_{L}=30 \mathrm{pF}$.
2. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$

3 Measured to $50 \%$ point between Icc and $\mathrm{I}_{\mathrm{cc}}$.

Figure 4. Read Mode AC Waveforms


Figure 5. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624064 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |
| tavWH | Address Valid to Write Enable High | 9 |  | 10 |  | 12 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 9 |  | 10 |  | 12 |  | ns |
| twLWH | Write Enable Pulse Width | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| tehdx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| twLQz $^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {aVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 7 |  | 8 |  | 10 |  | ns |
| tover | Input Valid to Chip Enable High | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $C_{L}=5 \mathrm{pF}$

Figure 6. Write Enable Controlled, Write AC Waveforms


VA00916

Figure 7. Chip Enable Controlled, Write AC Waveforms


Table 8. Low $V_{c c}$ Data Retention Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC2}}{ }^{(1)}$ | Supply Current (Data Retention) | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{f}=0$ |  | 200 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{AVAV}}$ | ns |

Notes: 1. All other Inputs $V_{I H} \geq V_{C C}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.3 \mathrm{~V}$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 64K x 4 SRAM WITH OUTPUT ENABLE

- $64 \mathrm{~K} \times 4$ CMOS FAST SRAM WITH OUTPUT ENABLE
- EQUAL CYCLE AND ACCESS TIMES:

12, 15, 20 ns

- LOW Vcc DATA RETENTION: 2 V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M624065 is a 256K ( 262,144 bit) Fast CMOS SRAM, organized as 65,536 words by 4 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A15 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ3 | Data Inputs / Outputs |
| $\bar{E}$ | Chip Enable |
| $\bar{G}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{C C}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Figure 2B. SOJ Pin Connections

| NC [ | 128 | $7 V_{C C}$ |
| :---: | :---: | :---: |
| AO | 227 | ] A15 |
| A15 | 326 | ] A14 |
| A2 2 | 425 | - A13 |
| A3 | 524 | - A12 |
| A4 | 623 | ] A11 |
| A5 | 7 M624065 22 | - A10 |
| A6 | $8{ }^{\text {M624065 }} 21$ | $\square \mathrm{NC}$ |
| A7 7 | 920 | $\square N C$ |
| A8 8 | 1019 | 7 DQO |
| A9 | 1118 | $\square$ DQ1 |
| E | 1217 | 7 DQ2 |
| $\overline{\mathrm{G}} \mathrm{C}$ | $13 \quad 16$ | 7 DQ3 |
| $\mathrm{V}_{\text {SS }} \mathrm{L}$ | 14 | W |

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10^{(1)}}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{C C}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}} \cdot$ | Power Dissipation | 1 | W |

Note: 1. Up to a maximum operating $\mathrm{V} c \mathrm{cc}$ of 5.5 V only.
2. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{W}}$ | $\overline{\mathbf{G}}$ | DQO-DQ3 | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Hi-Z | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{HH}}$ | X | X | Hi-Z | Standby |

Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

## READ MODE

The M624065 is in the Read mode whenever Write Enable $(\bar{W})$ is High, with Output Enable ( $\overline{\mathrm{G}}$ ) Low, with Chip Enable (E) asserted Low. This provides access to data from four of the 262,144 locations in the static memory array, specified by the 16 address inputs. Valid data will be available at the four output pins within tavqv after the last stable address, providing $\bar{G}$ is Low, and $\bar{E}$ is Low. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (teLQV or tglov) rather than the address. Data out may be indeterminate at telqx and tglox, but datalines will always be valid at tavov.

## WRITE MODE

The M624065 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Chip Enable $\bar{E}$ or $\bar{W}$ must be de-asserted during Address transitions for subsequent write cycles. The Write begins with the concurrence of Chip Enable and $\bar{W}$ being asserted low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tavel respectively and is determined to the latter concurrence edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$. If the Output is Enabled ( $\overline{\mathrm{E}}$ Low, $\overline{\mathrm{G}}$ Low), then $\overline{\mathrm{W}}$ will return the outputs to high impedance within twLoz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDver before the rising edge of $\bar{E}$ whichever occurs first, and remain valid for twhDx o tehdx.

## OPERATIONAL MODE

The M624065 has a Chip Enable power down feature which invokes an automatic standby mode
whenever Chip Enable is de-asserted (E High). An Output Enable ( $\overline{\mathrm{G}}$ ) pin provides a high speed tristate control, allowing fast read/write cycles to be achieved with the common-I/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{COUT}^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Outputs deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l, | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | OV $\leq V_{\text {OUT }} \leq V_{\text {cc }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $I_{C C}{ }^{(1)}$ | Supply Current | $V_{C C}=5.5 \mathrm{~V},(-12)$ |  | 140 | mA |
|  |  | $V_{c C}=5.5 \mathrm{~V},(-15)$ |  | 130 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-20)$ |  | 120 | mA |
| $\mathrm{ICC1}^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=0$ |  | 25 | mA |
| $1 \mathrm{COF}^{(3)}$ | Supply Current (Standby) CMOS | $V_{c c}=5.5 V, \bar{E} \geq V_{c c}-0.2 V,$ |  | 1 | mA |
| $\mathrm{V}_{\mathrm{LL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{loH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{H}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624065 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $\mathrm{tavav}^{(1)}$ | Address Valid to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telav ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| tGLQV ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 8 |  | 10 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| $\operatorname{tGLQx}^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| tehaz $^{(2)}$ | Chip Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{t}_{\mathrm{GHQZ}}{ }^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $t_{A X Q X}{ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tpu ${ }^{(3)}$ | Chip Enable to Power Up | 0 |  | 0 |  | 0 |  | ns |
| tPD $^{(3)}$ | Chip Enable to Power Down |  | 12 |  | 15 |  | 20 | ns |

Notes: 1. $C_{L}=30 \mathrm{pF}$.
2. $C_{L}=5 p F$
3. Measured to $50 \%$ point between Icc and I IC .

Figure 4. Read Mode AC Waveforms


Figure 5. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624065 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AVWH }}$ | Address Valid to Write Enable High | 9 |  | 10 |  | 12 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 9 |  | 10 |  | 12 |  | ns |
| twLwh | Write Enable Pulse Width | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twHDX | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| twLQz $^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | ns |
| teLEH | Chip Enable Low to Chip Enable High | 9 |  | 10 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 7 |  | 8 |  | 10 |  | ns |
| tDVEH | Input Valid to Chip Enable High | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$

Figure 6. Write Enable Controlled, Write AC Waveforms


VA00916

Figure 7. Chip Enable Controlled, Write AC Waveforms


Table 8. Low $V_{c c}$ Data Retention Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{c c}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ICC2 ${ }^{(1)}$ | Supply Current (Data Retention) | $V_{c c}=3 V, \bar{E} \geq V_{c c}-0.3 V, f=0$ |  | 200 | $\mu \mathrm{A}$ |
| $V_{D R}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\bar{E} \geq V_{C C}-0.3 V, f=0$ | 2 | 4.5 | V |
| $t_{\text {cor }}{ }^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{cc}}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $t_{R}{ }^{(2)}$ | Operation Recovery Time |  |  | $t_{\text {avav }}$ | ns |

Notes: 1. All other Inputs $\mathrm{V}_{\mathrm{H}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.3 \mathrm{~V}$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 32K x 8 SRAM WITH OUTPUT ENABLE

- 32K x 8 CMOS FAST SRAM WITH OUTPUT ENABLE
- EQUAL CYCLE AND ACCESS TIMES:

12, 15, 20 ns

- LOW Vcc DATA RETENTION: 2 V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


## DESCRIPTION

The M628032 is a 256 K ( 262,144 bit) Fast CMOS SRAM, organized as 32,768 words by 8 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A14 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $V_{c c}$ | Supply Voltage |
| $V_{S S}$ | Ground |



Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Figure 2B. SOJ Pin Connections


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(1)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{C C}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Up to a maximum operating $V_{c c}$ of 5.5 V only
2. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{W}}$ | $\overline{\mathbf{G}}$ | DQ0-DQ7 | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{Hi}-\mathrm{Z}$ | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Input | Active |  |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |  |

Note: $\mathrm{X}=\mathrm{V}_{\mathbb{H}}$ or $\mathrm{V}_{\mathrm{IL}}$

## READ MODE

The M628032 is in the Read mode whenever Write Enable ( $\bar{W}$ ) is High, with Output Enable $\bar{G}$ is Low, with Chip Enable ( E ) asserted. This provides access to data from nine of the 262,144 locations in the static memory array, specified by the 15 address inputs. Valid data will be available at the eight output pins within tavov after the last stable address, providing $\bar{G}$ is Low, and Chip Enable $\bar{E}$ is valid. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (telov or tglov) rather than the address. Data out may be indeterminate at telox and tglax, but datalines will always be valid at tavqu.

## WRITE MODE

The M628032 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Chip Enable input $\bar{E}$ or the Write Enable input ( $\bar{W}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as $t_{A V W L}$ and $t_{A V E L}$ respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$.
If the Output is enabled ( $\bar{E}$ Low and $\bar{G}$ Low), then $\bar{W}$ will return the outputs to high impedance within twlqz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tover before the rising edge of $\bar{E}$, whichever occurs first, and remain valid for twhdx or tehdx.

## OPERATIONAL MODE

The M628032 has a Chip Enable power down feature which invokes an automatic standby mode
whenever Chip Enable is de-asserted ( $\bar{E}$ High). An Output Enable ( $\overline{\mathrm{G}}$ ) pin provides a high speed tristate control, allowing fast read/write cycles to be achieved with the common-l/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 l | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| IcC ${ }^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-12)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-15)$ |  | 130 | mA |
|  |  | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V},(-20)$ |  | 120 | mA |
| $\mathrm{IcCl}^{(2)}$ | Supply Current (Standby) TTL | $V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{1 H}, \mathrm{f}=0$ |  | 25 | mA |
| $\mathrm{lcCi}^{(3)}$ | Supply Current (Standby) CMOS | $V_{C C}=5.5 \mathrm{~V}, \underset{f=0}{\bar{E}} \geq V_{c c}-0.2 V,$ |  | 1 | mA |
| $V_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{loH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\text {IL }} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $V_{I L} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{I H} \geq \mathrm{V}_{C C}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628032 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Read Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| tavaV $^{(1)}$ | Address Valid to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| tGLQV $^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 8 |  | 10 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tGLQx ${ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| tehaz $^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{tGHaz}^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {Axax }}{ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| $t_{\text {Pu }}{ }^{(3)}$ | Chip Enable to Power Up | 0 |  | 0 |  | 0 |  | ns |
| tPD $^{(3)}$ | Chip Enable to Power Down |  | 12 |  | 15 |  | 20 | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$
2. $C_{L}=5 \mathrm{pF}$
3. Measured to $50 \%$ point between Icc and $I_{c c 1}$.

Figure 4. Read Mode AC Waveforms


Figure 5. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628032 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AVWH }}$ | Address Valid to Write Enable High | 9 |  | 10 |  | 12 |  | ns |
| taver | Address Valid to Chip Enable High | 9 |  | 10 |  | 12 |  | ns |
| twLwh | Write Enable Pulse Width | 9 |  | 10 |  | 12 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twhDX | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| tehDx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| twhax $^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| twloz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| $t_{\text {AVEL }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 9 |  | 10 |  | 12 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 7 |  | 8 |  | 10 |  | ns |
| tDVEH | Input Valid to Chip Enable High | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $C_{L}=5 p F$

Figure 6. Write Enable Controlled, Write AC Waveforms


Figure 7. Chip Enable Controlled, Write AC Waveforms


Table 8. Low $V_{c c}$ Data Retention Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC} 2}{ }^{(1)}$ | Supply Current (Data Retention) | $V_{C C}=3 V, \overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ |  | 200 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{tCDR}{ }^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\text {AVAV }}$ | ns |

Notes: 1 All other Inputs $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{Cc}}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.3 \mathrm{~V}$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

M629032

## VERY FAST CMOS 32K x 9 SRAM WITH OUTPUT ENABLE

- 32K x 9 CMOS FAST SRAM WITH OUTPUT ENABLE
- EQUAL CYCLE AND ACCESS TIMES:

12, 15, 20 ns

- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ and DIP, 300 mil PACKAGES


Figure 1. Logic Diagram


Figure 2A. SDIP Pin Connections


Warning: NC = No Connection.

Figure 2B. SOJ Pin Connections


Warning: NC = No Connection.

Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(1)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{lO}^{(2)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Up to a maximum operating $V_{c c}$ of 5.5 V only.
2 One output at a time, not to exceed 1 second duration.
Table 3. Operating Modes

| Mode | $\overline{\mathrm{E} 1}$ | E 2 | $\overline{\mathrm{~W}}$ | $\overline{\mathrm{G}}$ | DQ0-DQ8 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Hi-Z | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |
| Deselect | X | $\mathrm{V}_{\mathrm{IL}}$ | X | X | Hi Z | Standby |

Note: $X=V_{\text {IH }}$ or $V_{\text {IL }}$

## READ MODE

The M629032 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High, with Output Enable ( $\overline{\mathrm{G}}$ ) Low, with both Chip Enables ( $\overline{\mathrm{E}}$ and E2) asserted. This provides access to data from nine of the 294,912 locations in the static memory array, specified by the 15 address inputs. Valid data will be available at the nine $Q$ output pins within $t_{\text {avov }}$ after the last stable address, providing $\overline{\mathrm{G}}$ is Low and Chip Enables are valid. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (tE1LQv, tezhov or tglqv) rather than the address. Data out may be indeterminate at tE1LQx, $t_{E 2 H Q x}$ and tglQx, but datalines will always be valid at $\mathrm{t}_{\mathrm{AV} \text { Qv }}$.

## WRITE MODE

The M629032 is in the Write mode whenever the $\bar{W}$ and E1 pins are Low with E2 High. Chip Enables E1, E2 or $\bar{W}$ must be deasserted during address transitions for subsequent write cycles. Write begins with the concurrence of the two Chip Enables being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and taveil, $\mathrm{t}_{\mathrm{AVE} 2 \mathrm{H}}$ respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of E 1 or $\bar{W}$ or the falling edge of E 2 .
If the Output is enabled ( $\overline{E 1}$ Low, E2 High and $\bar{G}$ Low), then $\bar{W}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVE1H before the rising edge of E1 or for tDve2l before the falling edge of E2, whichever occurs first, and remain valid for twhdx, te1hDx or tezldx.

## OPERATIONAL MODE

The M629032 has a Chip Enable power down feature which invokes an automatic standby mode whenever either Chip Enable is de-asserted (E1 High or E2 Low). An Output Enable (G) pin provides a high speed tri-state control, allowing fast $\mathrm{read} / \mathrm{write}$ cycles to be achieved with the common I/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E} 1, ~ E 2$, as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Output deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Lo | Output Leakage Current | OV $\leq \mathrm{V}_{\text {Out }} \leq \mathrm{V}_{\text {cc }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\operatorname{lcc}^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-12)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-15)$ |  | 130 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-20)$ |  | 120 | mA |
| $\mathrm{IcCa}^{(2)}$ | Supply Current (Standby) | $\begin{aligned} V_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E} 1} & =\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{E} 2=\mathrm{V}_{\mathrm{LL}}, \\ \mathrm{f} & =0 \end{aligned}$ |  | 25 | mA |
| $\mathrm{ICCO}^{(3)}$ | Supply Current (Standby) CMOS | $\begin{gathered} V_{c c}=5.5 \mathrm{~V}, \overline{E 1} \geq V_{c c}-0.2 \mathrm{~V} \text { or } \\ E 2 \leq 0.2 \mathrm{~V}, f=0 \end{gathered}$ |  | 1 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{HH}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| VoL | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}_{\mathrm{O}}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{I L} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{I H} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M629032 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| tavav ${ }^{(1)}$ | Address Valid to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| teilov ${ }^{(1)}$ | Chip Enable 1 Low to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| tE2HQv ${ }^{(1)}$ | Chip Enable 2 High to Output Valid |  | 12 |  | 15 |  | 20 | ns |
| tglav ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 8 |  | 10 | ns |
| $\mathrm{t}_{\text {E1Lax }}{ }^{(2)}$ | Chip Enable 1 Low to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| terhox $^{(2)}$ | Chip Enable 2 High to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tglax ${ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| teihaz ${ }^{(2)}$ | Chip Enable 1 High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{t}_{\text {E2LOz }}{ }^{(2)}$ | Chip Enable 2 Low to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{tGHaz}^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 10 | ns |
| $\mathrm{taxax}^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | ns |
| tpu ${ }^{(3)}$ | Chip Enable 1 Low or Chip Enable 2 High to Power Up | 0 |  | 0 |  | 0 |  | ns |
| tPD ${ }^{(3)}$ | Chip Enable 1 High or Chip Enable 2 Low to Power Down |  | 12 |  | 15 |  | 20 | ns |

Notes: 1. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$
2. $C_{L}=5 p F$
3. Measured to $50 \%$ point between Icc and Icct.

Figure 4. Read Mode AC Waveforms


Figure 5. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M629032 |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -12 |  | -15 |  | -20 |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {avav }}$ | Write Cycle Time | 12 |  | 15 |  | 20 |  | ns |
| tavwL | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |
| tavwh | Address Valid to Write Enable High | 9 |  | 10 |  | 15 |  | ns |
| $\mathrm{tave}^{\text {a }}$ H | Address Valid to Chip Enable 1 High | 9 |  | 10 |  | 15 |  | ns |
| taver | Address Valid to Chip Enable 2 Low | 9 |  | 10 |  | 15 |  | ns |
| twLwh | Write Enable Pulse Width | 9 |  | 10 |  | 15 |  | ns |
| te1LE1H | Chip Enable 1 Low to Chip Enable 1 High | 9 |  | 10 |  | 15 |  | ns |
| te2HE2L | Chip Enable 2 High to Chip Enable 2 Low | 9 |  | 10 |  | 15 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twhox | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | ns |
| teihax | Chip Enable 1 High to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| tezlax | Chip Enable 2 Low to Address Transition | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | ns |
| twioz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | ns |
| tave1L | Address Valid to Chip Enable 1 Low | 0 |  | 0 |  | 0 |  | ns |
| tave2h | Address Valid to Chip Enable 2 High | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 7 |  | 8 |  | 10 |  | ns |
| toveit | Input Valid to Chip Enable 1 High | 7 |  | 8 |  | 10 |  | ns |
| tovez | Input Valid to Chip Enable 2 Low | 7 |  | 8 |  | 10 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$

Figure 6. Write Enable Controlled, Write AC Waveforms


Figure 7. Chip Enable Controlled, Write AC Waveforms


Table 8. Low $V_{c c}$ Data Retention Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{c \mathrm{C}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{C C 2}{ }^{(1)}$ | Supply Current (Data Retention) | $\begin{array}{c}V_{C C}=3 V, \overline{E 1} \geq V_{C C}-0.3 V, \\ E 2 \leq 0.3 V, f=0\end{array}$ |  | 200 | $\mu \mathrm{~A}$ |
| $V_{D R}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E} 1} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{E} 2 \leq 0.3 \mathrm{~V}$, | 2 | 4.5 | $\mathrm{~V}=0$ |$]$

Notes: 1. All other Inputs $\mathrm{V}_{\mathrm{H}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.3 \mathrm{~V}$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 1 Megabit ( $1 \mathrm{M} \times 1$ ) SRAM

- 1 Megabit CMOS FAST SRAM
- EQUAL CYCLE AND ACCESS TIMES:

15, 17, 20, 25ns

- LOW Vcc DATA RETENTION: 2V
- SEPARATE DATA INPUT AND OUTPUT
- JEDEC PLASTIC SOJ, 400 mil PACKAGE


Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(1)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 20 | mA |
| PD | Power Dissipation | 1 | W |

Notes: 1. Up to a maximum operating $V_{c c}$ of 5.5 V only.
2. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E}}$ | $\overline{\mathbf{W}}$ | $\mathbf{D}$ | $\mathbf{Q}$ | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Input | $\mathrm{Hi}-\mathrm{Z}$ | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note: $X=V_{\text {IH }}$ or $V_{I L}$

Figure 2. SOJ Pin Connections


Warning: NC = No Connection.

## READ MODE

The M621100 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High and Chip Enable ( $\overline{\mathrm{E}}$ ) is asserted. This provides access to data from one of the $1,048,576$ locations in the static memory array, specified by the 20 address inputs. Valid data will be available at the output pin (Q) within tavav after the last stable address, providing $\bar{E}$ is Low. If Chip Enable access time is not met, data access will be measured from the limiting parameter (telqv) rather than the address. Data out may be indeterminate at telqx, but data lines will always be valid at tavav.

## WRITE MODE

The M621100 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Either the Chip Enable input ( $\bar{E}$ ) or the write input $\bar{W}$ must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tavel respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$. If the Output is enabled ( $\bar{E}$ Low), then $\bar{W}$ will return the output to high impedance within twloz of its falling edge. Data input must be valid for tovwh

## WRITE MODE (cont'd)

before the rising edge of Write Enable, or for tdver before the rising edge of $\bar{E}$ whichever occurs first, and remain valid for twhdx or tehdx.

## OPERATIONAL MODE

The M621100 has a Chip Enable power down feature which invokes an automatic standby mode whenever either Chip Enable is de-asserted ( $\bar{E}$ High). Operational modes are determined by device control inputs $\bar{W}$, and $\bar{E}$ as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{\text {(2) }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Output deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Lı | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | OV $\leq V_{\text {OUT }} \leq V_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| Icc ${ }^{(1)}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-15$ \& -17) |  | 160 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-20)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V},(-25)$ |  | 130 | mA |
| $\mathrm{ICOH}^{(2)}$ | Supply Current (Standby) TTL | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=0$ |  | 25 | mA |
| $\mathrm{lcC1}^{(3)}$ | Supply Current (Standby) CMOS | $V_{c c}=5.5 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{f}=0$ |  | 4 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minimum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{I L} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{I}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M621100 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {aval }}$ | Read Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| $\mathrm{tavaV}^{(1)}$ | Address Valid to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| telqux ${ }^{(2)}$ | Chip Enable Low to Output Transition | 2 |  | 2 |  | 2 |  | 2 |  | ns |
| $t_{\text {EHQZ }}{ }^{(2)}$ | Chip Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ | 0 | 8 | 0 | 10 | 0 | 10 | 0 | 10 | ns |
| $\operatorname{taxax}^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| tpu ${ }^{(3)}$ | Chip Enable Low to Power Up | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tpD ${ }^{(3)}$ | Chip Enable High to Power Down |  | 15 |  | 17 |  | 20 |  | 25 | ns |

Notes: 1. $C_{L}=30 \mathrm{pF}$
2. $C_{L}=5 \mathrm{pF}$
3. Measured to $50 \%$ point between Icc and Icc .

Figure 4. Read Mode AC Waveforms


Figure 5. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M621100 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 12 |  | 12 |  | 12 |  | 15 |  | ns |
| taver | Address Valid to Chip Enable High | 12 |  | 12 |  | 12 |  | 15 |  | ns |
| twLwh | Write Enable Pulse Width | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhDX | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tEHDX | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhax ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {WLQz }}{ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | 0 | 12 | ns |
| tavel | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 8 |  | 10 |  | 12 |  | 12 |  | ns |
| tDVEH | Input Valid to Chip Enable High | 8 |  | 10 |  | 12 |  | 12 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$
Figure 6. Write Enable Controlled, Write AC Waveforms


Figure 7. Chip Enable Controlled, Write AC Waveforms


Table 8. Low $V_{C C}$ Data Retention Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\operatorname{ICC2}^{(1)}$ | Supply Current (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ |  | 1000 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{AVAV}}$ | ns |

Note: 1. All other Inputs $V_{I H} \geq V_{C C}-0.3 V$ or $V_{I L} \leq 0.3 V$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 1 Megabit (256K x 4) SRAM WITH OUTPUT ENABLE

- 256 K x 4 CMOS FAST SRAM WITH OUTPUT ENABLE
- EQUAL CYCLE AND ACCESS TIMES: 15, 17, 20, 25ns
- LOW Vcc DATA RETENTION: 2 V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ, 400 mil PACKAGE


## DESCRIPTION

The M624256 is a 1 Megabit ( $1,048,567$ bit) Fast CMOS SRAM, organized as 262,144 words by 4 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

Table 1. Signal Names

| A0 - A17 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ3 | Data Inputs / Outputs |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |
| $\mathrm{V}_{S S}$ | Ground |



Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(1)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 20 | mA |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |

Notes: 1. Up to a maximum operatıng $V_{c c}$ of 5.5 V only.
2. One output at a tıme, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathrm{E}}$ | $\overline{\mathbf{W}}$ | $\overline{\mathrm{G}}$ | DQO-DQ3 | Power |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{HH}}$ | $\mathrm{V}_{\mathrm{HH}}$ | Hi-Z | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{HH}}$ | X | X | Hi-Z | Standby |

Note: $\mathrm{X}=\mathrm{V}_{\mathbb{H}}$ or $\mathrm{V}_{\mathrm{IL}}$.

Figure 2. SOJ Pin Connections


Warning: NC = No Connection.

## READ MODE

The M624256 is in the Read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is High with Output Enable ( $\overline{\mathrm{G}}$ ) Low, and Chip Enable ( $\bar{E}$ ) asserted. This provides access to data from four of the 1,048,576 locations in the static memory array, specified by the 18 address inputs. Valid data will be available at the four output pins within tavav after the last stable address, providing $\bar{G}$ is Low and $\bar{E}$ is Low. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (telqv or tglqv) rather than the address. Data out may be indeterminate at telox and tglox, but data lines will always be valid at tavav.

## WRITE MODE

The M624256 is in the Write mode whenever the $\bar{W}$ and $\bar{E}$ pins are Low. Either the Chip Enable input ( $\bar{E}$ ) or the Write Enable input ( $\overline{\mathrm{W}}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\bar{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as tavwl and tavel respectively, and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\bar{E}$ or $\bar{W}$.

## WRITE MODE (cont'd)

If the Output is enabled ( $\overline{\mathrm{E}}$ Low and $\overline{\mathrm{G}}$ Low), then $\bar{W}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVEH before the rising edge of $\bar{E}$ whichever occurs first, and remain valid for twhdx or tehdx.

## OPERATIONAL MODE

The M624256 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( $\overline{\mathrm{E}}$ High). An Output Enable ( $\overline{\mathrm{G}}$ ) signal provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common I/O data bus. Operational modes are determined by device control inputs $\bar{W}$ and $\bar{E}$ as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}^{(2)}}{ }^{(3)}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(3)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not $100 \%$ tested
2. Except DQ0-DQ3

3 Outputs deselected

Table 5. DC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lıI | Input Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\operatorname{lcC}{ }^{(1)}$ | Supply Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V},(-15 \&-17)$ |  | 160 | mA |
|  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V},(-20)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V},(-25)$ |  | 130 | mA |
| ICC1 ${ }^{(2)}$ | Supply Current (Standby) TTL | $V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}, f=0$ |  | 25 | mA |
| ICC1 ${ }^{(3)}$ | Supply Current (Standby) CMOS | $V_{c c}=5.5 V, \underset{f=0}{\bar{E} \geq V_{c c}-0.2 V}$ |  | 4 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 | $V_{C C}+0.3$ | V |
| Vol | Output Low Voltage | $\mathrm{loL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cycling at tavav minımum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{H}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

Table 6. Read and Standby Modes AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624256 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {AVAV }}$ | Read Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| $t_{\text {AVQV }}{ }^{(1)}$ | Address Valid to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| telov ${ }^{(1)}$ | Chip Enable Low to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| tglav ${ }^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 7 |  | 8 |  | 10 | ns |
| telax ${ }^{(2)}$ | Chip Enable Low to Output Transition | 2 |  | 2 |  | 2 |  | 2 |  | ns |
| tGLQx ${ }^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tehaz $^{(2)}$ | Chip Enable High to Output Hi-Z | 0 | 8 | 0 | 10 | 0 | 10 | 0 | 10 | ns |
| $\mathrm{t}_{\text {GHQZ }}{ }^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 9 | 0 | 10 | ns |
| taxax $^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{tPU}^{(3)}$ | Chip Enable Low to Power Up | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tPD ${ }^{(3)}$ | Chip Enable High to Power Down |  | 15 |  | 17 |  | 20 |  | 25 | ns |

Notes: 1. $C_{L}=30 \mathrm{pF}$
$2 C_{L}=5 \mathrm{pF}$
3 Measured to 50\% point between Icc and lcc1.

Figure 4. Read Mode AC Waveforms


Figure 5. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M624256 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVWH }}$ | Address Valid to Write Enable High | 12 |  | 12 |  | 12 |  | 15 |  | ns |
| $t_{\text {AVEH }}$ | Address Valid to Chip Enable High | 12 |  | 12 |  | 12 |  | 15 |  | ns |
| twLWH | Write Enable Pulse Width | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhDx | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tehdx | Chip Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhox ${ }^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twLqz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | 0 | 12 | ns |
| $t_{\text {tavel }}$ | Address Valid to Chip Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| teleh | Chip Enable Low to Chip Enable High | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| tehax | Chip Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 8 |  | 10 |  | 12 |  | 12 |  | ns |
| tover | Input Valid to Chip Enable High | 8 |  | 10 |  | 12 |  | 12 |  | ns |

Note: 1. $C_{L}=5 p F$
Figure 6. Write Enable Controlled, Write AC Waveforms


Figure 7. Chip Enable Controlled, Write AC Waveforms


Table 8. Low $V_{c c}$ Data Retention Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{ICC2}^{(1)}$ | Supply Current (Data Retention) | $\mathrm{V}_{C C}=3 \mathrm{~V}, \overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ |  | 1000 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{tcDR}^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E}} \geq \mathrm{V}_{C C}-0.3 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\text {AVAV }}$ | ns |

Notes: 1. All other Inputs $V_{I H} \geq V_{C C}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 0.3 \mathrm{~V}$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms

$\qquad$

## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 1 Megabit (128K x 8) SRAM WITH OUTPUT ENABLE

- $128 \mathrm{~K} \times 8$ CMOS FAST SRAM WITH OUTPUT ENABLE
- EQUAL CYCLE AND ACCESS TIMES:

15, 17, 20, 25ns

- LOW Vcc DATA RETENTION: 2 V
- TRI-STATE COMMON I/O
- JEDEC PLASTIC SOJ, 400 mil PACKAGE


Figure 1. Logic Diagram


Table 2. Absolute Maximum Ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{10}{ }^{(1)}$ | Input or Output Voltages | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 to 7 | V |
| $\mathrm{IO}^{(2)}$ | Output Current | 20 | mA |
| PD | Power Dissipation | 1 | W |

Notes: 1. Up to a maximum operating Vcc of 5.5 V only.
2. One output at a time, not to exceed 1 second duration.

Table 3. Operating Modes

| Mode | $\overline{\mathbf{E} 1}$ | E2 | $\overline{\mathbf{W}}$ | $\overline{\mathbf{G}}$ | DQ0-DQ7 | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Hi-Z | Active |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Data Output | Active |
| Write | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | Data Input | Active |
| Deselect | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |
| Deselect | X | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby |

Note: $X=V_{I H}$ or $V_{I L}$

Figure 2. SOJ Pin Connections


[^4]
## READ MODE

- The M628128 is in the Read mode whenever Write Enable $(\overline{\mathrm{W}})$ is High with Output Enable ( $\overline{\mathrm{G}}$ ) Low, and both Chip Enables ( $\overline{\mathrm{E}}$ and E2) are asserted. This provides access to data from eight of the 1,048,576 locations in the static memory array, specified by the 17 address inputs. Valid data will be available at the eight output pins within tavav after the last stable address, providing $\bar{G}$ is Low, $\bar{E} 1$ is Low and E2 is High. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (tE1LQV, tE2HQv, or tglqv) rather than the address. Data out may be indeterminate at tellox, te2hox and tglox, but data lines will always be valid at tavav.


## WRITE MODE

The M628128 is in the Write mode whenever the W and E1 pins are Low, with E2 High. Either the Chip Enable inputs (E1 and E2) or the Write Enable input ( W ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of both Chip Enables being active with $\bar{W}$ low. Therefore, address setup time is referenced to Write Enable and both Chip Enables as $t_{A V W L}$, $t_{A V E 1 L}$ and $t_{A V E 2 H}$ respectively, and is determined by the latter occurring edge.

## WRITE MODE (cont'd)

The Write cycle can be terminated by the earlier rising edge of $\overline{E 1}, \bar{W}$, or the falling edge of $E 2$.
If the Output is enabled ( $\overline{\mathrm{E} 1}$ Low, E2 High and $\overline{\mathrm{G}}$ Low), then $\bar{W}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for tovwh before the rising edge of Write Enable, or for tDVE1H before the rising edge of $\overline{E 1}$ or for tovezl before the falling edge of E2, whichever occurs first, and remain valid for twhdx, te1hdx or tealdx.

## OPERATIONAL MODE

The M628128 has a Chip Enable power down feature which invokes an automatic standby mode whenever either Chip Enable is de-asserted ( $\overline{E 1}$ High or E2 Low). An Output Enable (G) signal provides a high speed tri-state control, allowing fast $\mathrm{read} / \mathrm{write}$ cycles to be achieved with the common I/O data bus. Operational modes are determined by device control inputs W, E1, and E2 as summarized the Operating Mode table.

## AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times | $\leq 1.5 \mathrm{~ns}$ |
| :--- | :--- |
| Input Pulse Voltages | 0 to 3 V |
| Input and Output Timing Ref. Voltages | 1.5 V |

Note that Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data is no longer driven.

Figure 3. AC Testing Load Circuit


Table 4. Capacitance ${ }^{(1)}\left(T_{A}=25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ |  | 6 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 8 | pF |

Notes: 1. Sampled, not 100\% tested
2. Outputs deselected

Table 5. DC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| l LI | Input Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| lıO | Output Leakage Current | $\mathrm{OV} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 5$ | $\mu \mathrm{A}$. |
| $\mathrm{IcC}{ }^{(1)}$ | Supply Current | $V_{C C}=5.5 \mathrm{~V},(-15 \&-17)$ |  | 160 | mA |
|  |  | $\mathrm{V}_{C C}=5.5 \mathrm{~V},(-20)$ |  | 140 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},(-25)$ |  | 130 | mA |
| $\mathrm{ICC1}{ }^{(2)}$ | Supply Current (Standby) TTL | $\begin{gathered} V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{E} 1}=\mathrm{V}_{\mathrm{IH}} \text { or } \\ \mathrm{E} 2=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=0 \end{gathered}$ |  | 25 | mA |
| $\mathrm{ICC1}{ }^{(3)}$ | Supply Current (Standby) CMOS | $\begin{gathered} V_{c c}=5.5 \mathrm{~V}, \overline{\mathrm{E} 1} \geq \mathrm{V} \mathrm{Vc}-0.3 \mathrm{~V} \\ \text { or } \mathrm{E} 2 \leq 0.3 \mathrm{~V}, \mathrm{f}=0 \end{gathered}$ |  | 4 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | -0.3 | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2.2 | $\mathrm{V}_{\mathrm{Cc}}+0.3$ | V |
| V OL | Output Low Voltage | $\mathrm{lOL}=8 \mathrm{~mA}$ |  | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}$ | 2.4 |  | V |

Notes: 1. Average AC current, Outputs open, cyclıng at tavav minımum
2. All other Inputs at $\mathrm{V}_{\mathrm{IL}} \leq 0.8 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IH}} \geq 2.2 \mathrm{~V}$
3. All other Inputs at $V_{I L} \leq 0.3 \mathrm{~V}$ or $\mathrm{V}_{I H} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$

Table 6. Read and Standiby Mode AC Characteristics ( $T_{A}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628128 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Read Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| $t_{\text {AVOV }}{ }^{(1)}$ | Address Valid to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| te1Lov ${ }^{(1)}$ | Chip Enable 1 Low to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| te2hav $^{(1)}$ | Chip Enable 2 High to Output Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns |
| $\mathrm{tGLQV}^{(1)}$ | Output Enable Low to Output Valid |  | 7 |  | 7 |  | 8 |  | 10 | ns |
| tE1LQx ${ }^{(2)}$ | Chip Enable 1 Low to Output Transition | 2 |  | 2 |  | 2 |  | 2 |  | ns |
| te2hax | Chip Enable 2 High to Output Transition | 2 |  | 2 |  | 2 |  | 2 |  | ns |
| $\operatorname{tGLQx}^{(2)}$ | Output Enable Low to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{E} 1 \mathrm{HQZ}}{ }^{(2)}$ | Chip Enable 1 High to Output Hi-Z | 0 | 8 | 0 | 10 | 0 | 10 | 0 | 10 | ns |
| te2LQz ${ }^{(2)}$ | Chip Enable 2 Low to Output Hi-Z | 0 | 8 | 0 | 10 | 0 | 10 | 0 | 10 | ns |
| $\mathrm{tGHQZ}^{(2)}$ | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 8 | 0 | 9 | 0 | 10 | ns |
| $t_{\text {AXQX }}{ }^{(1)}$ | Address Transition to Output Transition | 3 |  | 3 |  | 3 |  | 3 |  | ns |
| $t_{\text {PU }}{ }^{(3)}$ | Chip Enable 1 Low or Chip Enable 2 <br> High to Power Up | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tPD $^{(3)}$ | Chip Enable 1 High or Chip Enable 2 Low to Power Down |  | 15 |  | 17 |  | 20 |  | 25 | ns |

Notes: 1. $C_{L}=30 p F$
2. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$

3 Measured to 50\% point between Icc and Iccı.

Figure 4. Read Mode AC Waveforms


Figure 5. Standby Mode AC Waveforms


Table 7. Write Mode AC Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{CC}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | M628128 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -15 |  | -17 |  | -20 |  | -25 |  |  |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| tavav | Write Cycle Time | 15 |  | 17 |  | 20 |  | 25 |  | ns |
| $t_{\text {AVWL }}$ | Address Valid to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| taVWH | Address Valid to Write Enable High | 12 |  | 12 |  | 12 |  | 15 |  | ns |
| taVEIH | Address Valid to Chip Enable 1 High | 12 |  | 12 |  | 12 |  | 15 |  | ns |
| $t_{\text {AVE2L }}$ | Address Valid to Chip Enable 2 Low | 12 |  | 12 |  | 12 |  | 15 |  | ns |
| twLWH | Write Enable Pulse Width | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| twhax | Write Enable High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twHDX | Write Enable High to Input Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twhax $^{(1)}$ | Write Enable High to Output Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| twLQz ${ }^{(1)}$ | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 8 | 0 | 10 | 0 | 12 | ns |
| $t_{\text {AVE1L }}$ | Address Valid to Chip Enable 1 Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AVE2H }}$ | Address Valid to Chip Enable 2 High | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| te1LE1H | Chip Enable 1 Low to Chip Enable 1 High | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| te2HE2L | Chip Enable 2 High to Chip Enable 2 Low | 10 |  | 12 |  | 12 |  | 15 |  | ns |
| tEiHAX | Chip Enable 1 High to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tezlax | Chip Enable 2 Low to Address Transition | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| tovwh | Input Valid to Write Enable High | 8 |  | 10 |  | 12 |  | 12 |  | ns |
| tove1 H | Input Valid to Chip Enable 1 High | 8 |  | 10 |  | 12 |  | 12 |  | ns |
| toveral | Input Valid to Chip Enable 2 Low | 8 |  | 10 |  | 12 |  | 12 |  | ns |

Note: 1. $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$

Figure 6. Write Enable Controlled, Write AC Waveforms


Figure 7. Chip Enable Controlled, Write AC Waveforms


VA00808

Table 8. Low $\mathrm{V}_{\mathrm{cc}}$ Data Retention Characteristics ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 10 \%$ )

| Symbol | Parameter | Test Condition | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC2}}{ }^{(1)}$ | Supply Current (Data Retention) | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \overline{\mathrm{E} 1} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{E} 2 \leq$ <br> $0.3 \mathrm{~V}, \mathrm{f}=0$ |  | 1000 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{DR}}{ }^{(1)}$ | Supply Voltage (Data Retention) | $\overline{\mathrm{E} 1} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{E} 2 \leq 0.3 \mathrm{~V}, \mathrm{f}=0$ | 2 | 4.5 | V |
| $\mathrm{tCDR}^{(1,2)}$ | Chip Disable to Power Down | $\overline{\mathrm{E} 1} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{E} 2 \leq 0.3 \mathrm{~V}, \mathrm{f}=0$ | 0 |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(2)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{AVAV}}$ | ns |

Notes: 1. All other Inputs $\mathrm{V}_{\mathrm{IH}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IL}} \leq 03 \mathrm{~V}$
2. See Figure 8 for measurement points. Guaranteed but not tested

Figure 8. Low Vcc Data Retention AC Waveforms


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CACHE MEMORIES

## VERY FAST CMOS 4K x 4 CACHE TAGRAM

- 4K x 4 FAST HCMOS CACHE TAGRAM
- ADDRESS TO COMPARE ACCESS TIMES: 10,12,15,20,25ns
- FLASH CLEAR FUNCTION
- 22-PIN 300 MIL PLASTIC DIP 24-PIN 300 MIL SOJ
- APPLICATIONS: HIGH SPEED 32-BIT CACHE SUB-SYSTEMS


## DESCRIPTION

The MK41S80 is a 16,384 -bit CMOS Static TAGRAM ${ }^{\text {TM }}$, organized as $4 \mathrm{~K} \times 4$ using SGSTHOMSON Microelectronics' advanced fast HCMOS process technology. This device is functionally compatible with the industry standard MK41H80 4K x 4 TAGRAM. All inputs and outputs are TTL compatible using a single 5 V supply.
The MK41S80 provides full static operation, requiring no external clocks or refresh operations, and features a MATCH output for indicating either a cache hit or miss condition. The on-board 4-bit comparator compares RAM contents with current input (tag) data. The result is an active high level on the MATCH pin for a hit, or an active low on the MATCH pin indicating a miss. The MK41S80 offers a totem-pole MATCH output design.

The MK41S80 incorporates a Flash Clear Cycle which begins as CLR is brought active low. A Flash Clear sets all 16,384 bits in the RAM to logic zero.

## Pin Names

| A0-A11 | Address Inputs |
| :--- | :--- |
| DQ0-DQ3 | Data Inputs / Outputs |
| MATCH | Comparator Output |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\overline{\mathrm{CLR}}$ | RAM Flash Clear |
| VCc, GND | +5 Volts, Ground |
| NC | Not Connected |



PSDIP22 (N)
PSOJ24 (X) 300 mils

Figure 1. Pin Connections


Figure 2. MK41S80 Block Diagram


## TAGRAM FUNCTION

The MK41S80 is an SRAM based Cache Tag directory (hence the name TAGRAM). Figure 7 shows a general block diagram using a cache tag directory (TAGRAM) in a cache subsystem application. The system must detect whether the requested data resides in the cache data RAM, or if extended read cycles to main memory are necessary.
The MK41S80 features four modes of operation: Write, Read, Compare, and Clear. The MK41S80 incorporates an on-board 4 bit comparator that compares internal RAM contents with current (tag) input data. If the device is in the compare mode, and the comparator detects a "match", then the MATCH pin will go high for a hit condition. If a match is not detected by the comparator, then the MATCH pin drives low to denote a "miss" condition. Standard write/read operations are performed with Write (WE) and Output ( $\overline{\mathrm{OE}}$ ) Enable inputs. Additionally, the device provides a Flash Clear operation via the CLR pin (Figure 6). When a low level ( $\mathrm{V}_{\mathrm{IL}}$ ) is applied to the CLR input pin for the specified tclp time, all RAM bits are set to a logic zero. Compare data (internal RAM) can be read from the data pins by bringing Output Enable ( $\overline{\mathrm{OE} \text { ) low. This }}$ will allow data stored in the memory array to be displayed at the Outputs (DQ0 - DQ3).

MK41S80 TRUTH TABLE

| $\overline{\text { WE }}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{CLR}}$ | Match | Mode |
| :---: | :---: | :---: | :---: | :---: |
| H | H | H | Valid | Compare |
| L | X | H | Invalid | Write |
| H | L | H | Invalid | Read |
| X | X | L | Invalid | RAM Clear |

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.5 to 6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| $\mathrm{IO}^{(2)}$ | Output Current | 50 | mA |

## Notes :

1. This is a stress rating only and functional operation of the device at these or any other conditions above those indıcated in the operation sections of this specification is not implied. Exposure to absolute maxımum rating conditions for extended periods of time may affect reliare-liability
2. Output current absolute maxımum rating is specified for one output at a time, not to exceed a duration of 1 second.

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels ${ }^{(1)}$ | 0 to 3 | V |
| Transition Time | 1.5 | ns |
| Input and Output Signal Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Note: 1. AC input levels for the $\overline{\mathrm{CLR}} \mathrm{pIn}$ are GND to 3.5 V .
Figure 3. Equivalent Output Load Circuits


## COMPARE, WRITE, AND READ TIMING

The MK41S80 TAGRAM begins a Compare Cycle with the application of a valid address (see Figure 4). A valid compare is enabled when OE and WE go high in conjunction with their respective set-up and hold times. MATCH will occur taCA after a valid address, and tDCA after valid Data In (Tag). If the address and tag data are presented simultaneously, the compare-to-match access is taca. MATCH will go invalid $t_{A C H}$ after an address change, or $\mathrm{t}_{\mathrm{DCH}}$ after the tag data changes.
A Write Cycle starts with stable addresses (Figures 4 and 5), with the WE input active low. $\overline{O E}$ may be in either logic state. WE may fall with stable addresses, and must remain low until taw with a duration of twew. Data in must be valid tos before and toH after WE goes high. DQ will go high-Z at twEz from WE going active low. MATCH will be invalid during this cycle.
The device begins a Read Cycle with stable addresses and WE high (Figure 5). DQ becomes valid $\mathrm{t}_{\mathrm{AA}}$ after a valid address, and toea after the fall of $\overline{O E}$. The DQ outputs become invalid toH after addresses become invalid, and become high- Z at toEz when $\overline{O E}$ goes high. Ripple through data access may be accomplished by holding OE active low while strobing address A0-A11, and holding
$\overline{C L R}$ and $\overline{\text { WE high. The MATCH output will be }}$ invalid during this cycle.

## FLASH CLEAR CYCLE

The MK41S80 incorporates a Flash Clear Cycle which begins as CLR is brought active low. A Flash Clear sets all 16,384 bits in the RAM to logic zero. Control inputs will not be recognized from tcx after $\overline{\text { CLR goes low, until tcR after CLR is brought high. }}$ The $\overline{O E}$ and $\overline{W E}$ inputs are Don't Care, and DQ is High-Z. MATCH will be invalid during a Flash Clear Cycle.

## APPLICATION

The MK41S80 operates from a single 5.0 volt supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaced with it, particularly TTL devices. Also, because the outputs can drive rail-to-rail into high impedance loads, the device can interface to 5 volt CMOS on its inputs and outputs.
The MK41S80 compares contents of addressed RAM locations to the current tag data inputs. A logic one " 1 " output on the MATCH pin indicates that the input data and the RAM contents match. Conversely, a logic zero " 0 " on the MATCH pin

Figure 4. Compare and Write Cycle


Figure 5. Write and Read Cycle


Figure 6. Read-Flash Clear-Write Cycle

indicates at least one bit of difference between the RAM contents and input data.
Metastable inputs can result in excessive MATCH output activity. Therefore, the use of pull-up or pull-down resistors is recommended on the data bus. Additionally, a pull-up resistor is suggested for the $\overline{C L R}$ input to enhance system operation. This will ensure that any low going system noise coupled onto the input does not drive CLR below $\mathrm{V}_{\mathrm{IH}}$ minimum specifications.

Because high frequency current transients will be associated with the operation of the MK41S80, power line inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding, or separate power planes can be employed to reduce line inductance. Additionally, any low impedance transmission lines are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination is suggested in close proximity to the drivers to improve driver/signal path impedance matching.

Figure 7. General Cache Subsystem Block Diagram


ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATION
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | -10 |  | -12 |  | -15 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tc | Cycle Time | 15 |  | 15 |  | 20 |  | 20 |  | 25 |  | ns |  |
| tocs | Compare Command Set-Up Time | 4 |  | 5 |  | 6 |  | 7 |  | 8 |  | ns |  |
| tcch | Compare Command Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tracs | Read Command ( $\overline{\mathrm{WE}}$ ) Set-Up Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{trch}^{\text {rem }}$ | Read Command ( $\overline{\mathrm{WE}}$ ) Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{\text {AS }}$ | Address Set-Up Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\mathrm{AW}}$ | Address to End of Write ( $\overline{\mathrm{WE}}$ ) | 10 |  | 10 |  | 12 |  | 16 |  | 20 |  | ns |  |
| $t_{\text {AH }}$ | Address Hold after End of Write | 1 |  | 1 |  | 1 |  | 1 |  | 1 |  | ns |  |
| twew | Write Command ( $\overline{\mathrm{WE}})$ Pulse Width | 10 |  | 11 |  | 12 |  | 16 |  | 20 |  | ns |  |
| tos | Data Set-Up Time | 10 |  | 12 |  | 12 |  | 12 |  | 13 |  | ns |  |
| toh | Data Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| toca | Data (Tag) Compare Access Time |  | 7 |  | 8 |  | 10 |  | 12 |  | 15 | ns | 3 |
| $t_{A C A}$ | Address Compare (Match) Access Time |  | 10 |  | 12 |  | 15 |  | 20 |  | 25 | ns | 3 |
| $\mathrm{t}_{\mathrm{ACH}}$ | Address Compare Hold Time | 2 |  | 2 |  | 2 |  | 2 |  | 2 |  | ns | 3 |
| $\mathrm{t}_{\mathrm{DCH}}$ | Data Compare Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 3 |
| toea | Output Enable ( $\overline{\mathrm{OE}})$ Access Time |  | 8 |  | 8 |  | 10 |  | 10 |  | 12 | ns | 3 |
| toh | Output (Q) Hold Time | 2 |  | 2 |  | 2 |  | 2 |  | 2 |  | ns | 3 |
| $t_{\text {AA }}$ | Address to Valid Data Out Access Time |  | 12 |  | 15 |  | 20 |  | 20 |  | 25 | ns | 3 |
| toez | Output Enable ( $\overline{\mathrm{OE}})$ High to Q High-Z |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 | ns | 4 |
| toel | Output Enable ( $\overline{\mathrm{OE}})$ Low to Q Active | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 4 |
| twez | Write Enable ( $\overline{\mathrm{WE}}$ ) High to Q High-Z |  | 7 |  | 7 |  | 7 |  | 7 |  | 7 | ns | 4 |
| twel | Write Enable ( $\overline{\mathrm{WE}}$ ) High to Q Active | 1 |  | 1 |  | 1 |  | 1 |  | 1 |  | ns | 4 |
| $\mathrm{t}_{\text {FCC }}$ | Flash Clear Cycle Time | 50 |  | 50 |  | 50 |  | 50 |  | 50 |  | ns |  |
| tcx | Clear ( $\overline{\mathrm{CLR}}$ ) to Inputs Don't Care | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tcr | End of Clear to Inputs Recognized | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tclp | Flash Clear Pulse Width | 35 |  | 35 |  | 35 |  | 35 |  | 35 |  | ns |  |

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min． | Typ． | Max． | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.75 | 5 | 5.25 | V | 1 |
| GND | Ground | 0 | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 All Inputs | 2.2 | 3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | 0.3 | 0.2 | 0.8 | V | 1 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right.$ ）

| Symbol | Parameter | Min． | Max． | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ICC1 | Average V Cc Power Supply Current（Both Ports） |  | 120 | mA | 5 |
| $\mathrm{l}, \mathrm{l}$ | Input Leakage Current（Any Input） | －1 | 1 | $\mu \mathrm{A}$ | 2 |
| ILO | Output Leakage Current | $-10$ | 10 | $\mu \mathrm{A}$ | 2 |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic 1 Voltage（ $\left.\mathrm{l}_{\mathrm{OH}}=-4.0 \mathrm{~mA}\right)$ | 2.4 |  | V | 1 |
| Vol | Output Logic 0 Voltage（ $\mathrm{loL}=8 \mathrm{~mA}$ ） |  | 0.4 | V | 1 |

## CAPACITANCE

（ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ ）

| Symbol | Parameter | Typ． | Max． | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{l}}$ | Input Capacitance on all pins（except DQ） | 4 | 6 | pF | 7 |
| $\mathrm{C}_{0}$ | Output Capacitance | 8 | 10 | pF | 6,7 |

## Notes：

1．All voltages referenced to GND．
2．Measured with $\mathrm{GND} \leq \mathrm{V} \leq \mathrm{V}$ cc．Outputs are deselected with the exception to MATCH which is always enabled．
3 Measured with load as shown in Figure 3A．

4．Measured with load as shown in Figure 3B．
5．ICC1 measured with outputs open， $\mathrm{V}_{\mathrm{CC}}$ max, $\mathrm{f}=\mathrm{min}$ cycle．
6．Output buffer is deselected
7．Capacitances are sampled and not $100 \%$ tested．

## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 8K x 8 CACHE TAGRAM

- $8 \mathrm{~K} \times 8$ CMOS SRAM WITH ONBOARD COMPARATOR
- ADDRESS TO COMPARE ACCESS TIME: 20, 25, 35ns
- FAST CHIP SELECT COMPARE ACCESS 10ns
- MATCH OUTPUT WITH FAST TAG DATA TO COMPARE ACCESS OF 12ns Max
- STATIC OPERATION - NO CLOCKS OR TIMING STROBES REQUIRED
- ALL INPUTS AND OUTPUTS ARE FULLY TTL COMPATIBLE
- FULL CMOS FOR LOW POWER OPERATION
- OPEN DRAIN MATCH OUTPUT
- 28 PIN 300 MIL DIP \& 28 PIN 300 MIL SOJ

TRUTH TABLE

| $\overline{\mathbf{W}}$ | $\overline{\mathbf{s}}$ | $\overline{\mathbf{G}}$ | $\overline{\text { RS }}$ | Mode | DQ | Match |
| :---: | :---: | :---: | :---: | :--- | :---: | :---: |
| X | X | X | L | Reset Clear | High-Z | Invalid |
| X | H | X | H | Deselect | High-Z | Invalid |
| H | L | H | H | Miss | DIN | Low |
| H | L | H | H | Match | DIN | High-Z |
| H | L | L | H | Read | Qout | Invalid |
| L | L | X | H | Write | DIN | Invalid |

Note: MATCH is High-Z during an invald state

PIN NAMES

| A0 - A12 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| MATCH | Comparator Output |
| $\bar{S}$ | Chip Select |
| $\bar{G}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $\overline{\text { RS }}$ | Rest Flash Clear |
| VCc, GND | 5 Volts, Ground |



Figure 1. Pin Connection


## DESCRIPTION

The MK48S74 is a 65,536 fast static cache TAGRAM ${ }^{\text {TM }}$ organized as $8 \mathrm{~K} \times 8$ bits. It is fabricated using SGS-THOMSON's low power, high performance HCMOS4 technology. The MK48S74 features fully static operation requiring no external clocks or timing strobes, and equal access and cycle times. The device requires a single $5 \mathrm{~V} \pm 5 \%$ supply and is fully TTL compatible. The MK48S74 has a fast Chip Select control for high speed oper-ation to the Match Compare valid, and device se-lect/deselect operations. Additionally, the MK48S74 provides a Reset Clear, and MATCH compare pin. The Reset Clear input provides an asynchronous RAM clear control which clears all internal RAM bits to zero in only two cycles. The MATCH output features an open drain for wired-OR operations. During a MATCH compare cycle, an on-board 8-bit comparator compares the Data Inputs (8-bit TAG) at the specified address index (A0-A12) to the internal RAM data. If a miss condition exists, where at least one bit of TAG data does not match the internal RAM, then the MATCH output issues a LOW miss signal.

## OPERATIONS

## READ MODE

The MK48S74 is in the read mode whenever Write Enable ( $\overline{\mathrm{W}}$ ) is HIGH with Output Enable ( $\overline{\mathrm{G}}$ ) LOW and Chip Select $(\overline{\mathrm{S}})$ is active. This provides access to data from eight of 65,536 locations in the static memory array. The unique address specified by the 13 address inputs defines which one of the 81928 -bit bytes is to be accessed. Valid data will be available at the eight Output pins within $t_{\text {AVQv }}$ after the last stable address, providing $\overline{\mathrm{G}}$ is LOW and $\overline{\mathrm{S}}$ is LOW. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (tslqv or tglov rather than the addresses. The state of the DQ pins is controlled by the $\overline{\mathrm{S}}, \overline{\mathrm{G}}$ and $\overline{\mathrm{W}}$ control signals. Data out may be inderterminate at tslox and tglqx but data lines will always be valid at tavgu.

READ CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -20 |  | -25 |  | -35 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {AVAV }}$ | $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 20 |  | 25 |  | 35 |  | ns |  |
| tavav | $t_{\text {AA }}$ | Address Access Time |  | 20 |  | 25 |  | 35 | ns | 1 |
| tslev | tcsa | Chip Select Access Time |  | 15 |  | 15 |  | 20 | ns |  |
| tglqv | toea | Output Enable Access Time |  | 15 |  | 15 |  | 20 | ns | 1 |
| tslax | tcsL | Chip Select to Output Low-Z | 0 |  | 0 |  | 0 |  | ns |  |
| tgLQx | toel | Output Enable to Low-Z | 0 |  | 0 |  | 0 |  | ns |  |
| tshaz | tcsz | Chip Select to High-Z |  | 9 |  | 9 |  | 9 | ns |  |
| tghoz | toez | Output Enable to High-Z |  | 8 |  | 8 |  | 8 | ns | 2 |
| $\mathrm{t}_{\text {AXQX }}$ | tor | Output Hold From Address Change | 3 |  | 3 |  | 3 |  | ns | 1 |

Figure 2. Read Timing No. 1 (Address Access)


Note: Chip Select and Output Enable one presumed valid, $\overline{\mathrm{W}}=\mathrm{V}_{\mathrm{IH}}$

Figure 3. Read Timing No. 2 ( $\mathrm{W}=\mathrm{V}_{\mathrm{IH}}$ )


## WRITE MODE

The MK48S74 is the Write mode whenever the $\bar{W}$ and $\overline{\mathrm{S}}$ pins are LOW. Chip Select or $\bar{W}$ must be inactive during address transitions. The Write begins with the concurrence of Chip Select being active with $\bar{W}$ LOW. Therefore address setup times are referenced to Write Enable and Chip Select as $t_{A V W L}$ and $t_{A V S L}$ and is determined to the latter occurring edge. The Write cycle can be terminated
by the earlier rising edge of $\overline{\mathrm{S}}$ or $\bar{W}$. If the outputs are enabled ( $\overline{\mathrm{S}}=$ LOW, $\overline{\mathrm{G}}=\mathrm{LOW}$ ), then $\overline{\mathrm{W}}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data-in must be valid for tovwh to the rising edge of Write Enable, or to the rising edge of $\overline{\mathrm{S}}$, whichever occurs first, and remain valid tWHDX after the rising edge of $\bar{S}$ or $\bar{W}$.

WRITE CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -20 |  | -25 |  | -35 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\text {aVaV }}$ | twc | Write Cycle Time | 20 |  | 25 |  | 35 |  | ns |  |
| $\mathrm{t}_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Set-up to Write Enable Low | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVSL }}$ | $t_{A S}$ | Address Set-up to Chip Select | 0 |  | 0 |  | 0 |  | ns |  |
| tawwh | $t_{\text {AW }}$ | Address Valid to End of Write | 15 |  | 20 |  | 25 |  | ns |  |
| twLWH | twew | Write Pulse Width | 15 |  | 20 |  | 25 |  | ns |  |
| twhax | $\mathrm{t}_{\mathrm{AH}}$ | Address Hold Time After End of Write | 0 |  | 0 |  | 0 |  | ns |  |
| tslsh | tcsw | Chip Select to End of Write | 15 |  | 20 |  | 25 |  | ns |  |
| tshax | twr | Write Recovery Time To Chip Select | 0 |  | 0 |  | 0 |  | ns |  |
| tDVWH | tow | Data Valid to End of Write | 10 |  | 13 |  | 15 |  | ns |  |
| twhDx | $t_{\text {DH }}$ | Data Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| twhox | twel | Write High to Output Low-Z (Active) | 0 |  | 0 |  | 0 |  | ns | 2 |
| twloz | twez | Write Enable to Output High-Z |  | 5 |  | 5 |  | 5 | ns | 2 |

Figure 4. Writing Timing No. 1 (Write Control)


Figure 5. Writing Timing No. 2 (Chip Select Control)


Note: $\bar{G}=V_{H}$

## COMPARE MODE

THe MK48S74 is in the Compare mode whevenver $\bar{W}$ and $\bar{G}$ are HIGH provided Chip Select $(\overline{\mathrm{S}})$ is active LOW. The 13 index address inputs (A0-A12) define a unique location in the static RAM array. The data presented on the Data Inputs ( $\mathrm{DQ}_{0}-\mathrm{DQ}_{7}$ ) as Tag Data is compared to the internal RAM data as specified by the index. If all bits are equal, then a hit condition occurs (MATCH = High-Z). When at least one bit is not equal, the MATCH will go LOW signifying a miss condition. The MATCH output will be valid tavmv from stable address, or tivmv from valid Tag Data when $\overline{\mathrm{S}}$ is LOW. Should the address be stable with valid Tag Data, and the device is deselected ( $\bar{S}=\mathrm{HIGH}$ ), then MATCH will be valid tsLmv from the falling edge of Chip Select ( $\overline{\mathrm{S}})$. When executing a write-to-compare cycle ( $\bar{W}=$ LOW,
$\overline{\mathrm{G}}=$ LOW or HIGH), MATCH will be valid twhmv or tGhmv from the latter rising edge of $\bar{W}$ or $\bar{G}$ respectively.

## RESET MODE

The MK48S74 allows an asynchronous reset clear whevever $\overline{\mathrm{RS}}$ is LOW regardless of the logic state on the other input pins. Reset clears all internal RAM bits ( 65,536 bits) to a logic zero as long as trast-rsh $^{\text {is satisfied. The MATCH output will go }}$ HIGH-Z $\mathrm{t}_{\text {RSL-MH }}$ from the falling edge of $\overline{\mathrm{RS}}$ and all inputs will not be recongnized until trsh-Av from the rising edge of reset ( $\overline{\mathrm{RS}})$.

COMPARE CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right.$ )

| Symbol |  | Parameter | -20 |  | -25 |  | -35 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\text {AVmV }}$ | $t_{\text {ama }}$ | Address to MATCH Valid |  | 20 |  | 25 |  | 35 | ns | 3 |
| tsLmv | tcsm | Chip Select to MATCH Valid |  | 10 |  | 15 |  | 15 | ns | 3 |
| tshmi | tcsmb | Chip Deselect to MATCH High-Z |  | 8 |  | 12 |  | 12 | ns | 3 |
| ttvmv | tDMA | Tag Data to MATCH Valid |  | 12 |  | 15 |  | 15 | ns | 3 |
| tghmv | toem | $\overline{\mathrm{G}}$ High to MATCH Valid |  | 10 |  | 15 |  | 15 | ns | 3 |
| tglmh | toemh | $\overline{\mathrm{G}}$ Low to MATCH High-Z |  | 10 |  | 12 |  | 12 | ns | 3 |
| twhmv | twem | $\bar{W}$ High to MATCH Valid |  | 10 |  | 20 |  | 20 | ns | 3 |
| twLMH | twemb | $\bar{W}$ Low to MATCH High-Z |  | 10 |  | 15 |  | 15 | ns | 3 |
| $\mathrm{tmXAX}^{\text {m }}$ | $\mathrm{t}_{\text {MHA }}$ | MATCH Hold From Address | 2 |  | 2 |  | 2 |  | ns | 3 |
| $\mathrm{t}_{\text {MXTX }}$ | $\mathrm{t}_{\text {MHD }}$ | MATCH Hold From Tag Data | 0 |  | 0 |  | 0 |  | ns | 3 |

RESET CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -20 |  | -25 |  | -35 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RSC }}$ | $\mathrm{t}_{\mathrm{RC}}$ | Flash Clear Cycle Time | 80 |  | 80 |  | 100 |  | ns |  |
| $t_{\text {RSL-AX }}$ | trsx | Reset Clear ( $\overline{\mathrm{RS}}$ ) to Inputs Don't Care | 0 |  | 0 |  | 0 |  | ns |  |
| trsh-AV | trsv | $\overline{\mathrm{RS}}$ to Inputs Valid | 5 |  | 5 |  | 5 |  | ns |  |
| $t_{\text {RSL-RSH }}$ | trsp | Reset ( $\overline{\mathrm{RS}}$ ) Pulse Width | 75 |  | 75 |  | 95 |  | ns |  |
| $\mathrm{t}_{\text {RSL-MH }}$ | $\mathrm{t}_{\text {RSM }}$ | Reset ( $\overline{\mathrm{RS}}$ ) to MATCH High-Z |  | 15 |  | 15 |  | 15 | ns |  |

Figure 6. Match Compare Timing


## APPLICATION

The MK48S74 operates from a 5 V supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaces with it, particularly TTL devices. A pull-up resistor is also recommended for the $\overline{\mathrm{RS}}$ input. This will ensure that any low going system noise, coupled onto the input does not drive $\overline{\mathrm{RS}}$ below $\mathrm{V}_{\mathbb{H}}$ minimum specifications. This will enhance proper device operation, and avoid possible partial flash clear cycles. Additionally because the outputs can drive rail-torail into high impedance loads, the MK48S74 can also interface to 5 V CMOS on all inputs and outputs. The MK48S74 provides the system designer with 64K fast static memory, a MATCH output, and a BYTEWIDE on-board comparator - all in one chip. The MK48S74 compares contents of addressed RAM locations to the current data inputs. A High-Z output on the MATCH Pin indicates that the input data and the RAM data match. Conversely, a logic zero " 0 " on the MATCH pin indicates at least one bit of difference between the RAM contents and the input TAG, generating in a miss. The MATCH output is constructed with an open drain arrangement. The open drain provides easy wired-OR implementation when generating a composite MATCH signal. In a cache subsystem, the

MATCH signal provides the processor or CPU with the necessary information concerning wait state conditions. The purpose of a cache subsystem is to maintain a duplicate copy of portions of the main memory. When a valid match occurs, the system processor uses data from the fast cache memory, and avoids longer cycles to the main memory. Therefore, implementing cache subsystems with the MK48S74, and providing good hit or match ratio designs will enhance overall system performance. Because high frequency current transients will be associated with the operation of the MK48S74, power line inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding or seprarate power planes can be employed to reduce line inductance. Though often times not thought of as such, the traces of a memory board are basically unterminated, low impedance trasmission lines. As such they are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination in close proximity to the TTL drivers can improve driver/signal path impedance matching. While experimentaiton most often proves to be the only practical approach to selection of series resistors, values in the range of 10 to 33 ohms often prove most suitable.

Figure 7. Reset Timing


Note: $\overline{\mathrm{G}}=\mathrm{High}$

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.3 to 6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| lout | Output Current | 50 | mA |

Note: This is a stress ratıng only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specificatıon is not implied. Exposure to absolute maxımum ratıng conditions for extended periods of tıme may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{C C}$ | Supply Voltage | 4.75 | 5.25 | V | 4 |
| GND | Ground | 0 | 0 | V | 4 |
| $\mathrm{~V}_{\text {IH }}$ | Logic 1 All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 4 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.8 | V | 4 |

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC}}$ | Average VCC Power Supply Current |  | 160 | mA | 5 |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Leakage Current | -1 | 1 | $\mu \mathrm{~A}$ | 6 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 7 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Logic 1 Output Voltage (lout $=-4 \mathrm{~mA}$ ) | 2.4 |  | V | 4 |
| $\mathrm{~V}_{\mathrm{OL}}$ | Logic 0 Output Voltage (lout $=8 \mathrm{~mA}$ ) |  | 0.4 | V | 4 |
| $\mathrm{~V}_{\mathrm{OL}}$ | Match Output LOgic 0 Voltage <br> (lout $=18 \mathrm{~mA}$ ) | 0.4 | V | 4 |  |

## Notes:

1. Measured with load shown in Figure 8A.

2 Measured with load in Figure 8B.
3 Measured with load in Figure 8C
4. All Voltages referenced to GND.
5. Icc1 is measured as the average $A C$ current with $V_{C C}=V_{c c}$ (max) and with the outputs open circuits. $\mathrm{t}_{\text {avav }}=\mathrm{t}_{\text {Avav }}$ (min) duty cycle $100 \%$.

6 Input leakage current specifications are valid for all $V_{\text {In }}$ such that $0 V<V_{I N}<V_{C C}$. Measured at $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}}$ (max)
7. Output leakage current specifications are valid for all Vout such that $\mathrm{OV}<\mathrm{V}_{\mathrm{OUT}}<\mathrm{V}_{\mathrm{Cc}}, \mathrm{S}=\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{Cc}}$ in valid operating range
8. Sampled, not $100 \%$ tested, outputs deselected.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Capacitance on all Input pins | 4 | pF | 8 |
| Cout | Capacitance on Q Output pins | 10 | pF | 8 |

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 1.5 | ns |
| Input and Output Signal Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Figure 8. Equivalent Output Load Circuits


## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

MK48S80

## VERY FAST CMOS $8 \mathrm{~K} \times 8$ CACHE TAGRAM

- 8K x 8 CMOS SRAM WITH ON BOARD COMPARATOR
- ADDRESS TO COMPARE ACCESS TIME: 15, 17, 20, 25ns
- FAST CHIP SELECT COMPARE ACCESS : 8ns
- MATCH OUTPUT WITH FAST TAG DATA TO COMPARE ACCESS OF: 12, 15ns Max
- STATIC OPERATION-NO CLOCKS OR TIMING STROBES REQUIRED
- FULL CMOS FOR LOW POWER OPERATION.
- TOTEM-POLE MATCH OUTPUT
- THREE-STATE OUTPUTS
- 28 PIN 300 MIL DIP \& 28 PIN 300 MIL SOJ
- HIGH SPEED ASYNCHRONOUS RAM CLEAR

TRUTH TABLE

| $\overline{\mathbf{W}}$ | $\overline{\mathbf{S}}$ | $\overline{\mathbf{G}}$ | $\overline{\text { RS }}$ | Mode | DQ | Match |
| :---: | :---: | :---: | :---: | :--- | :---: | :---: |
| X | X | X | L | Reset Clear | High-Z | High |
| X | H | X | H | Deselect | High-Z | High |
| H | L | H | H | Miss | DIN | Low |
| H | L | H | H | Match | DIN | High |
| H | L | L | H | Read | Qout | High |
| L | L | X | H | Write | DIN | High |

## PIN NAMES

| A0 - A12 | Address Inputs |
| :--- | :--- |
| DQ0 - DQ7 | Data Inputs / Outputs |
| MATCH | Comparator Output |
| $\bar{S}$ | Chip Select |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\bar{W}$ | Write Enable |
| $\overline{\text { RS }}$ | Reset Flash Clear |
| V $_{\mathrm{Cc}}, \mathrm{GND}$ | 5 Volts, Ground |



Figure 1. Pin Connection


## DESCRIPTION

The MK48S80 is a 65,536 fast static cache TAGRAM ${ }^{\text {T }}$ organized as $8 \mathrm{~K} \times 8$ bits. It is fabricated using SGS-THOMSON's low power, high performance HCMOS4 technology. The MK48S80 features fully static operation requiring no external clocks or timing strobes. The device requires a single 5 V supply and is fully TLL compatible. The MK48S80 has a fast Chip Select control for high speed operation to the Match Compare valid, and device select/deselect operations. Additionally, the MK48S80 provides a Reset Clear, and MATCH compare pin. The Reset Clear input provides an asynchronous RAM clear control which clears all internal RAM bits to zero. The MATCH output is in a totem-pole configuration to minimize swtiching delays associated with open-drain devices. During a MATCH compare cycle, an on-board 8-bit comparator compares the Data Inputs (8-bit TAG) at the specified address index (A0-A12) to the internal RAM data. If a miss condition exists, where at least one bit of TAG data does not match the internal RAM, then the MATCH output issues a LOW miss signal.

## OPERATIONS

## READ MODE

The MK48S80 is in the read mode whenever Write Enable $(\bar{W})$ is HIGH with Output Enable $(\overline{\mathrm{G}})$ LOW, and Chip Select ( $\overline{\mathrm{S}}$ ) is active. This provides access to data from eight of 65,536 locations in the static memory array. The unique address specified by the 13 Address Inputs defines which one of the 8192 8 -bit bytes is to be accessed. Valid data will be available at the eight Output pins within tavqu after the last stable address, providing $\overline{\mathrm{G}}$ is LOW, and $\overline{\mathrm{S}}$ is LOW. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter (tslov or tglov) rather than the addresses. The state of the DQ pins is controlled by the $\overline{\mathrm{S}}, \overline{\mathrm{G}}$, and $\overline{\mathrm{W}}$ control signals. Data out may be indeterminate at tslox and tglox, but data line will always be valid at tavav.

READ CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70{ }^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol |  | Parameter | -15 |  | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | 20 |  | 20 |  | 20 |  | 25 |  | ns |  |
| tavQv | $t_{A A}$ | Address Access Time |  | 20 |  | 20 |  | 20 |  | 25 | ns | 1 |
| tslav | tcsa | Chip Select Access Time |  | 15 |  | 15 |  | 15 |  | 15 | ns |  |
| tglev | toea | Output Enable Access Time |  | 10 |  | 10 |  | 10 |  | 15 | ns | 1 |
| tslax | tcse | Chip Select to Output Low-Z | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tgLQx | toel | Output Enable to Low-Z | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tshaz | tcsz | Chip Select to High-Z |  | 9 |  | 9 |  | 9 |  | 9 | ns |  |
| tghoz | toez | Output Enable to High-Z |  | 8 |  | 8 |  | 8 |  | 8 | ns | 2 |
| $\mathrm{t}_{\text {AXQX }}$ | toh | Output Hold From Address Change | 3 |  | 3 |  | 3 |  | 3 |  | ns | 1 |

Figure 2. Read Timing No. 1 (Address Access)


VR001023

Note: Chip Select and Output Enable are presumed Valid, $\overline{\mathrm{W}}=\mathrm{V}_{\mathbb{H}}$

Figure 3. Read Timing No. 2 ( $\mathbf{W}=\mathrm{V}_{\mathrm{IH}}$ )


## WRITE MODE

The MK48S80 is in the Write mode whenever the $\bar{W}$ and $\overline{\mathrm{S}}$ pins are LOW. Chip Select or $\bar{W}$ must be inactive during Address transitions. The Write begins with the concurrence of Chip Select being active with $\bar{W}$ LOW. Therefore address setup times are referenced to Write Enable and Chip Select as $t_{\text {avwl }}$ and $t_{\text {avsl }}$, and is determined to the latter occurring edge. The Write cycle can be terminated
by the earlier rising edge of $\overline{\mathrm{S}}$ or $\overline{\mathrm{W}}$. If the output is enabled ( $\overline{\mathrm{S}}=$ LOW, $\overline{\mathrm{G}}=\mathrm{LOW}$ ), then $\overline{\mathrm{W}}$ will return the outputs to high impedance within twloz of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data-in must be valid for tovwh to the rising edge of Write Enable, or to the rising edge of $\overline{\mathrm{S}}$, whichever occurs first, and remain valid twHDX after the rising edge of $\overline{\mathrm{S}}$ or $\bar{W}$.

WRITE CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70{ }^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -15 |  | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| tavav | twc | Write Cycle Time | 20 |  | 20 |  | 20 |  | 25 |  | ns |  |
| $t_{\text {AVWL }}$ | $t_{\text {AS }}$ | Address Set-up to Write Enable Low | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVSL }}$ | $t_{\text {AS }}$ | Address Set-up to Chip Select | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{\text {avwh }}$ | $t_{\text {AW }}$ | Address Valid to End of Write | 15 |  | 15 |  | 15 |  | 20 |  | ns |  |
| twLWH | twew | Write Pulse Width | 15 |  | 15 |  | 15 |  | 20 |  | ns |  |
| twhax | $t_{\text {AH }}$ | Address Hold Time After End of Write | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tsLSH | tcsw | Chip Select to End of Write | 15 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tshax | twr | Write Recovery Time to Chip Select | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| tovwh | tow | Data Valid to End of Write | 10 |  | 10 |  | 10 |  | 13 |  | ns |  |
| twhDx | $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| twHox | twel | Write High to Output Low-Z (Active) | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| twLQz | twez | Write Enable to Output High-Z |  | 5 |  | 5 |  | 5 |  | 5 | ns | 2 |

Figure 4. Writing Timing No. 1 (Write Control)


Figure 5. Writing Timing No. 2 (Chip Select Control)


Note: $\overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}}$

## COMPARE MODE

The MK48S80 is in the Compare mode whenever $\bar{W}$ and $\bar{G}$ are HIGH provided Chip Select $(\overline{\mathrm{S}})$ is active LOW. The 13 index address inputs (A0-A12) define a unique location in the static RAM array. The data presented on the Data Inputs ( $\mathrm{DQ}_{0}-\mathrm{DQ}_{7}$ ) as Tag Data is compared to the internal RAM data as specified by the index. If all bits are equal, then a hit condition occurs (MATCH = HIGH). When at least one bit is not equal, then MATCH will go LOW signifying a miss condition. The MATCH output will be valid tavmv from stable address, or tтvmv from valid Tag Data when S is LOW. Should the address be stable with valid Tag Data, and the device is deselected ( $\bar{S}=$ HIGH), then MATCH will be valid tsLMv from the falling edge of Chip Select ( $\overline{\mathrm{S}})$. When executing a write-to-compare cycle ( $\bar{W}=$ LOW, $\bar{G}$ = LOW or HIGH), MATCH will be valid twhmv or tGHMv from the latter rising edge of $\bar{W}$ or $\bar{G}$ respectively.

## RESET MODE

The MK48S80 allows an asynchronous reset clear whenever $\overline{\mathrm{RS}}$ is LOW regardless of the logic state on the other input pins. Reset clears all internal RAM bits ( 65,536 bits) to a logic zero as long as
traL-RSH is satisfied. The state of the outputs is determined by the control logic input pins $\bar{S}, \bar{W}$, and $\overline{\mathrm{G}}$ during reset (see Truth Table). The MATCH output will go HIGH trsL-mH from the falling edge of $\overline{\mathrm{RS}}$, and all inputs will not be recognized unit trsh-Av from the rising edge of reset ( $\overline{\mathrm{RS}}$ ).

## APPLICATION

The MK48S80 operates from a 5 V supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaced with it, particularly TTL devices. A pull-up resistor is also recommended for the $\overline{\mathrm{RS}}$ input. This will ensure that any low going system noise, coupled onto the input does not drive $\overline{\mathrm{RS}}$ below $\mathrm{V}_{\mathrm{IH}}$ minimum specifications. This will enhance proper device operation, and avoid possible partial flash clear cycles. Additionally, because the outputs can drive rail-torail into high impedance loads, the MK48S80 can also interface to 5 V CMOS on all inputs and outputs. The MK48S80 provides the system designer with 64 K fast static memory, a MATCH out-put, and a BYTEWIDE on-board comparator, all in one chip. The MK48S80 compares the contents of addressed RAM locations to the current

COMPARE CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol |  | Parameter | -15 |  | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\text {AVMV }}$ | $t_{\text {AMA }}$ | Address to MATCH Valid |  | 15 |  | 17 |  | 20 |  | 25 | ns | 1 |
| tsLmv | tcsm | Chip Select to MATCH Valid |  | 8 |  | 8 |  | 10 |  | 15 | ns | 1 |
| tshme | tcsmb | Chip Deselect to MATCH High |  | 5 |  | 5 |  | 8 |  | 12 | ns | 1 |
| tTVMV | t ${ }_{\text {DMA }}$ | Tag Data to MATCH Valid |  | 12 |  | 12 |  | 12 |  | 15 | ns | 1 |
| tghmv | toem | $\overline{\mathrm{G}}$ High to MATCH Valıd |  | 10 |  | 10 |  | 10 |  | 15 | ns | 1 |
| tgLMH | toemb | $\overline{\mathrm{G}}$ Low to MATCH High |  | 10 |  | 10 |  | 10 |  | 12 | ns | 1 |
| twhmv | twem | $\bar{W}$ High to MATCH Valid |  | 10 |  | 10 |  | 10 |  | 20 | ns | 1 |
| twLMH | twEMH | $\bar{W}$ Low to MATCH High |  | 10 |  | 10 |  | 10 |  | 15 | ns | 1 |
| $t_{\text {maxax }}$ | $\mathrm{t}_{\text {M }}$ ( ${ }^{\text {a }}$ | MATCH Hold From Address | 1 |  | 1 |  | 1 |  | 1 |  | ns | 1 |
| $\mathrm{t}_{\text {MXTX }}$ | $\mathrm{t}_{\text {MHD }}$ | MATCH Hold From Tag Data | 0 |  | 0 |  | 0 |  | 0 |  | ns | 1 |

RESET CYCLE TIMING - Electrical Characteristics and Recommended AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol |  | Parameter | -15 |  | -17 |  | -20 |  | -25 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| trsc | $t_{\text {RC }}$ | Flash Clear Cycle Time | 80 |  | 80 |  | 80 |  | 80 |  | ns |
| $t_{\text {RSL-Ax }}$ | trsx | Reset Clear (RS) to Inputs Don't Care | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| trsh-AV | trsv | $\overline{\mathrm{RS}}$ to Inputs Valid | 5 |  | 5 |  | 5 |  | 5 |  | ns |
| trsL-RSH | trsp | Reset ( $\overline{\mathrm{RS}}$ ) Pulse Width | 75 |  | 75 |  | 75 |  | 75 |  | ns |
| $\mathrm{t}_{\text {RSL-MH }}$ | $\mathrm{t}_{\text {RSM }}$ | Reset ( $\overline{\mathrm{RS}}$ ) to MATCH High |  | 15 |  | 15 |  | 15 |  | 15 | ns |

Figure 6. Match Compare Timing


VR001027
data inputs. A logic one " 1 " output on the MATCH pin indicates that the input data and the RAM data match. Conversely, a logic zero " 0 " on the MATCH pin indicates at least one bit of difference between the RAM contents and the input TAG, generating a miss.
The MATCH output is constructed with a totempole arrangement. The totem-pole configuration allows the designer to minimize switching delays and noise problems associated with open-drain devices. In a cache subsystem, the MATCH signal provides the processor or CPU with the necessary information concerning wait state conditions. The purpose of a cache subsystem is to maintain a duplicate copy of portions of the main memory. When a valid match occurs, the system processor uses data from the fast cache memory, and avoids longer cycles to the main memory. Therefore, implementing cache subsystems with the MK48S80,
and providing good hit or match ratio designs will enhance overall system performance. Because high frequency current transients will be associated with the operation of the MK48S80, power line inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding or separate power planes can be employed to reduce line inductance. Though often times not thought of as such, the traces of a memory board are basically unterminated, low impedance transmission lines. As such they are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination in close proximity to the TTL drivers can improve driver/signal path impedance matching. While experimentation most often proves to be the only practical approach to selection of series resistors, values in the range of 10 to 33 ohms often prove most suitable.

Figure 7. Reset Timing


Note: $\overline{\mathrm{G}}=\mathrm{High}$

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {I }}$ | Voltage on any Pin Relative to Ground | -0.3 to 6 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| lout | Output Current | 50 | mA |

Note: This is a stress ratıng only and functional operatıon of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.75 | 5.25 | V | 3 |
| GND | Ground | 0 | 0 | V | 3 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 3 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.8 | V | 3 |

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| ICC1 $^{\|c\|}$ | Average VCc Power Supply Current |  | 160 | mA | 4 |
| IIL | Input Leakage Current | -1 | 1 | $\mu \mathrm{~A}$ | 5 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 6 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Logic 1 Output Voltage (lout $=-4 \mathrm{~mA}$ ) | 2.4 |  | $\mu \mathrm{~A}$ | 3 |
| $\mathrm{~V}_{\mathrm{OL}}$ | Logic 0 Output Voltage (lout $=8 \mathrm{~mA}$ ) |  | 0.4 | V | 3 |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Capacitance on all Input pins | 4 | pF | 7 |
| $\mathrm{C}_{\text {Out }}$ | Capacitance on Q Output pins | 10 | pF | 7 |

AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 1.5 | ns |
| Input and Output Signal Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Figure 8. Equivalent Output Load Circuits


## Notes:

1. Measured with load shown in Figure 8A.
2. Measured with load shown in Figure 8B.
3. All voltages referenced to GND.
4. $I_{C C 1}$ is measured as the average $A C$ current with $V_{C C}=V_{C C}(\max )$ and with the outputs open circuit. $\mathrm{t}_{A v a v}=t_{A V A V}(\min )$ duty cycle $100 \%$.
5. Input leakage current specifications are valid for all $V_{\mathbb{I N}}$ such that $0 \mathrm{~V}<\mathrm{V}_{\mathbb{I N}}<\mathrm{V}_{\mathrm{CC}}$. Measured at $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}}$ (max).
6. Output leakage current specifications are valid for all $\mathrm{V}_{\text {out }}$ such that $0 \mathrm{~V}<\mathrm{V}_{\mathrm{OUT}}<\mathrm{V}_{\mathrm{Cc}}, \overline{\mathrm{S}}=\mathrm{V}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{CC}}$ in valid operating range.
7. Sampled, not $100 \%$ tested.

## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## VERY FAST CMOS 4K x 10 CACHE SnoopTAG

- $4 \mathrm{~K} \times 10$ BiPORT SRAM WITH LOCAL AND SNOOP PORT COMPARATORS
- ADDRESS TO MATCH ACCESS : 17ns
- PORT ENABLE TO MATCH ACCESS : 8ns
- COMPREHENDS SNOOP CACHE COHERENCY INVALIDATION
- ON-CHIP PARITY GENERATOR / CHECKERS
- MASTER / SLAVE CONFIGURATION FOR WIDTH EXPANSION
- RESET / FLASH CLEAR FUNCTION
- STATUS BIT OPTION FOR BOTH PORTS
- APPLICATION: HIGH-SPEED SINGLE AND MULTI-PROCESSOR CACHE SUBSYSTEM

CONTROL \& STATUS I/O

| $\bar{W}$ | Port A Write Enable |
| :--- | :--- |
| $\overline{\mathrm{G}}$ | Port A Output Enable |
| $\overline{\mathrm{EA}}$ | Port A Select Enable |
| $\overline{\mathrm{EB}}$ | Port B Select Enable |
| $\overline{\mathrm{RS}}$ | Reset (Clear) |
| $\overline{\mathrm{COMP}}$ | Compare 6 Enable |
| M/S | Snoop Coherency Select as <br> Master/Slave |
| $\overline{\text { SW }}$ | Port B Snoop Write Enable |
| $\overline{\mathrm{CF}}$ | Collision Flag |
| $\overline{\mathrm{ASA}}$ | Port A Address Strobe Input |
| $\overline{\mathrm{ASB}}$ | Port B Address Strobe Input |
| MTCHA | Port A Compare MATCH Output |
| MTCHB | Port B Compare MATCH Output |
| $\overline{\text { PERRA }}$ | Port A Parity Select/ Parity Error Output |
| $\overline{\text { PERRB }}$ | Port B Parity Error Output |
| $\overline{\text { MXI }}$ | Port B Match Width Expansion |
| VCc,GND | 5 Volts, GND |



Figure 1. Logic Diagram


ADDRESS \& DATA I/O

| AA0 - AA11 | Port A (Local) Index Inputs |
| :--- | :--- |
| AB0 - AB11 | Port B (Snoop) Index Inputs |
| CDQ0 | VALID Bit Designator; Clearable <br> RAM I/O |
| DQ1 - DQ5 | Port A Data - Tag I/O |
| DQ6 - DQ9 | Port A Data - Tag I/O / Status Bit I/O |
| TD0 - TD5 | Snoop Tag Data Inputs |
| TDQ6 - TDQ9 | Snoop Tag Data Inputs / Status Bit <br> Outputs |

## DEVICE DESCRIPTION AND FEATURES

The MK45180 is a dual-port cache tag directory, SnoopTAGTM, targeted for high-speed applications requiring fast tag directory access comparisons, as well as an efficient mechanism for ensuring coherency between local cache storage and system main memory. The device architecture is designed around a 49,152 -bit BiPORT ${ }^{\text {TM }}$ CMOS Static RAM, as 4,096 words $\times 12$ bits (including parity and snoop valid bits). It employs SGSTHOMSON advanced HCMOS process technology.
This new member of the SGS-THOMSON cache TAGRAM ${ }^{\text {TM }}$ family offers separate and asynchronous ports for Local TAGRAM accesses and bus watching or "snooping" during system write/read cycles. The Local port (Port A) operates much like the industry standard MK41S80 4K x 4 TAGRAM, but features a 12-bit address index with a 10-bit Data/Tag field. Port A can write, read, or compare the SnoopTAG's contents. The Bus Watch or Snoop port (Port B) also has a 12-bit index address with a 10-bit tag data (TD0-TD5 and TDQ6-TDQ9) field, and indicates a hit each time the system bus addresses a location contained by the local cache directory. Port B does not perform typical SRAM write or read operations, but always snoops and compares system read or write cycles to detect a hit or miss
condition.
The MK45180 offers a three state totem-pole MTCHA output for fast match access, and data off time. MTCHA is active only during valid compare cycles. The MTCHB output offers a totempole arrangement designed for fast expansion times. The snoop port (Port B) includes a Match Expansion Input (MXI) for width expansion without additional logic or cycle time penalties. Both MATCH outputs (MTCHA and MTCHB) are high for a cache "hit", and low for a cache "miss" during bus compare cycles. For easy match output control, both match outputs offer a fast access time from their respective port select enables.
The MK45180 offers two separate enables, $\overline{E A}$ (Port A Select Enable) and EB (Port B Select Enable), to allow for independent port selection in cache designs comprised of multiple SnoopTAG devices organized for depth expansion or set-associativity. This feature reduces the device or chip selection complexity for system designers since each port can be activated independently. Furthermore, the device offers a parity error output ( $\overline{\text { PERRA }}$ and PERRB) for each port. Parity error flags will assert a logic zero when an error is detected by the internal parity checker for Port A or Port B compare cycles, and for Port A read cycles.

SnoopTAG BLOCK DIAGRAM


Figure 2 : Pin Connection


## MODE CONFIGURATION

## Master / Slave Mode Option

Two options are incorporated in the device for bus watching and width expansion. The mode configuration input ( $M / \bar{S}$ ) configures the device as either a Master or Slave. The M/ $\overline{\mathrm{S}}$ input is considered as a static input, and should be tied high for a Master, or tied low for a Slave. The Master will execute automatic snoop port address invalidation, and determine an index address match for collision detection. The Slave device ( $\mathrm{M} / \overline{\mathrm{S}}=\mathrm{low}$ ) observes local and snoop port cycles, and indicates a hit or miss condition; however, the automatic snoop invalidation and collision detection schemes are disabled. (Refer to the Coherency Mode Select State Table). If the device is configured as the Master where $M / \bar{S}=$ high, then the indicated entry in the cache will be invalidated during snoop write-hit cycles (SW = low). During system snoop-read cycles (SW = high), a hit or miss is indicated by the MTCH $\mathrm{M}_{\mathrm{B}}$ output, but the SnoopTAG cache directory is not affected.

A Master/Slave combination is employed for tag data field width expansion (see the "MATCH WIDTH EXPANSION" discussion and figures). Only the Master SnoopTAG stores the Valid Bit, and parity errors (PERRA, PERRB) are detected and ANDed together from both the Master and Slave devices. Parity becomes valid for each RAM location that is written into the SnoopTAG devices. Thus, a complete cache fill constitutes valid parity for the entire SnoopTAG master/slave combination. It should be noted that the Master ignores parity errors after reset. PERRA, PERRB will remain true on subsequent compare cycles after a reset operation occurs. This is because with the suggested master/slave combination (see Figure 3), a reset operation only affects the Master SnoopTAG, and the Slave device is not disturbed. Remembering that the Master ignores parity errors for each RAM location not yet written, a cache flush operation using RESET ( $\overline{\mathrm{RS}}$ ) for flash clear, will invalidate all entries generating a miss on subsequent compare cycles without generating undesired system parity errors.

## Status Bit Mode Option

The COMP6 input is a static input that is common to both ports. It configures the comparator on both ports (Port A and B) to compare either 6 or 10 tag data bits from the external inputs with the internal RAM to determine a match. If the COMP6 input is tied high, then a tag field of 10 bits is provided, and the SnoopTAG compares all 10 inputs on either port (CDQ0, DQ1-DQ9 or TD0-TD5 and TDQ6-TDQ9) with internal RAM during port compare cycles. If COMP6 is tied low, 4 bits are truncated from each port comparator resulting in a 6 -bit tag, and providing four (4) status bit outputs during any valid compare cycle on either port. In summary, each port will indicate a hit or miss condition during a compare cycle in addition to providing four cache subsystem status bits simultaneously. (Note from the Block Diagram that the COMP6 input configures each port with a 6 -bit tag field to the comparator, and 4 status bit outputs. COMP6 makes no reference to the Master/Slave selection.)
Again, all data along with any status bits are written to the SnoopTAG during port A write operations. The status bits can be written and read from port A, and are valid during Port A compare cycles. Also, the status bits are read valid during each Port B snoop cycle.

## BUS WATCH PROTOCOL (SNOOPING)

The Bus Watching or Snoop port observes the $\overline{\text { SW }}$ input (Snoop Write Enable) and uses the 12-bit Snoop index and 10-bit Tag-Data (TD0-TD5 and TDQ6-TDQ9) to determine whether a system bus write cycle affects data in the local cache. This operation can be asynchronous to the local cache execution. If the addressed location resides in the MK45180 TAGRAM directory (hit condition), then that location will be invalidated (provided $M / \bar{S}=$ high) since it is no longer coherent with main memory.
The MK45180 SnoopTAG incorporates on-board algorithms to aid the system designer in snoop hit detection and system memory coherency. Only one condition exists where the cache tag directory will be invalidated by the snoop port during system write cycles. This is shown in the Port B Master/Slave Truth Table. It should be noted that each write/read cycle from the snoop port (Port B) is only a compare operation to determine a hit or miss condition. In other words, each snoop port operation simply checks the SnoopTAG directory for an address and tag match. (Snoop cycles allow the 4 status bits to be read when COMP6 is low.) The snoop port (Port B) can only invalidate cache tag locations when a compare-hit occurs during a snoop write cycle, provided the Master configuration is selected to enable this protocol. Port A, on the other hand, can write, read, and
compare all index address locations in the SnoopTAG directory regardless of its master/slave configuration (refer to the Port A Master/Slave Truth Table). The BiPORT operations for the device are discussed in more detail in the following paragraphs.

## PARITY VERIFICATION

In addition to cache coherency and device configuration inputs, the MK45180 incorporates parity verification. Parity diagnostic testing allows invalid parity to be forced into the memory array via Port A through the PERRA pin by forcing the pin low during normal write cycles. (During Port A write cycles the PERRA pin is a parity select input.) A parity diagnostic write cycle generates false parity by holding PERRA low for the duration of the write cycle. When this address location is checked by the parity checker, using an even parity scheme, a parity error results and PERRA will be asserted low. The same location will also generate a parity error on Port B by asserting PERRB low. To generate and store true parity, the PERRA input pin must be held high for the duration of a Port A write cycle.
Normal write operations assume a pull-up load (high level) on the PERRA pin for writing true parity, however, this input can be forced low at twLPz during parity diagnostic write cycles. It must be noted that the PERRA input during write cycles is not the actual parity data, but acts as a select that self generates and stores either true or false parity (false = error). During parity diagnostic write cycles where parity is expected to be written false, the PERRA input must maintain a stable $V_{\text {IL }}$ input (tpLwh) to the end of the write pulse ( $\bar{W}$ goes high), and be held stable twhPH after the end of write, but not to exceed twhpx (PERRA low-Z) to avoid bus contention. Due to the "on and off" time of the bus, the parity diagnostic write cycle requires an extended cycle. Refer to the Parity Diagnostic Write Timing AC specifications.
The $\overline{\text { PERRA }}$ pin acts as an output during Port A read and compare cycles. This output will become active twhpx from the end of write, and will be valid tavpv from a stable address (read or compare cycle), or twhpv from $\bar{W}$ going high with a stable address. PERRA is asserted low whenever a parity error is detected during a Port A read or compare cycle. Port B checks the tag field inputs plus parity during snoop cycles. The parity bit is not internally generated from Port B, but both ports check valid parity. When a parity error is detected during Port B snoop cycles, the PERRB output is asserted low.

## TYPICAL TAG WRITE OPERATIONS

During write cycles, the Port A address index must remain stable with Data Inputs (CDQ0 and DQ1-DQ9)
presented valid for a duration of tovwh, and remaining valid for twhDx after $\bar{W}$ goes high. Since bus contention can exist when executing write cycles with $\overline{\mathrm{G}}$ asserted low, write cycles with $\overline{\mathrm{G}}$ held high are recommended. Otherwise, Data In can be presented valid at twloz from $\bar{W}$ low. Typical write cycles assume a constant high logic level load on the PERRA pin to generate and store true parity in the SnoopTAG.

## AUTOMATIC INVALIDATION MODE

Although the external valid bit ( V ) is indicated from the Master MK45180 by the CDQo pin, the MK45180 Master also uses an internal Snoop Valid (SV) bit for each cache SnoopTAG entry. Both valid bits must be equal to a logic one ( $\mathrm{V}=$ SV =1) to indicate a hit condition on either port. During Port A cache tag write operations, both bits are set to a logic one. When a snoop hit occurs on Port B during system write cycles (SW = low), the Snoop Valid (SV) bit is cleared to a logic zero, thus providing an invalid indication for that entry. During compare cycles the SV bit is passed into either port's comparator logic. This provides easy asynchronous BiPORT operations, as well as ensuring fast snoop write-hit invalidation. Both the $\overline{\text { MTCHB }}$ and PERRB outputs will remain stable during a snoop invalidation.
As stated previously, snoop write cycles during a hit condition will invalidate the current Port B index address in the SnoopTAG array by clearing the snoop valid (SV) bit. A bus snoop hit during system write operations will invalidate the snoop valid bit in the SnoopTAG array only at that specific index address, such that $S V=0$ (if Master Configuration is selected). This forces a miss and cache fetch-update when the local port accesses the same location at a later time (thus the new data tag is fetched and stored by local cache). This cache coherency method eliminates the possibility of invalid data being accessed by the local port.
Since $C D Q_{0}$ is designated as the external valid bit for all cache tag locations, the CDQ0 and TDO inputs can be tied high ( +Vcc ) for using external valid (V) bit indication. A RESET is considered a Flash Clear operation where all of the RAM entries for the CDQ0 output are cleared to a logic zero. An asynchronous clear operation is performed by pulsing $\overline{\mathrm{RS}}$ low for a minimum duration of trLRH. Inputs are recognized valid 10 ns after $\overline{\mathrm{RS}}$ goes high.

## BiPORT COLLISION DETECTION

As can be noted in the Collision Detection Logic Table, the $\overline{\mathrm{CF}}$ signal is asserted low whenever: (1) the index address inputs on both ports are equal (index $A=B$ ) with both address strobes active low ( $\overline{\mathrm{ASA}}=\overline{\mathrm{ASB}}=$ low $)$, (2) both ports must
be enabled, and (3) the port operations (write/compare/read) on Port A and Port B warrant a collision.
First, address collision on the MK45180 SnoopTAG assumes that the address is valid coincident with or prior to the address strobe being asserted. Therefore, the MK45180 detects collision where the address strobe inputs satisfy the required minimum set-up time of $\mathrm{t}_{\text {ASL-ASH }}$ for collision detection. This ensures a valid address cycle. The Collision Flag ( $\overline{\mathrm{CF}}$ ) will be asserted for a minimum of tash-CFH after either address strobe goes high. Address strobes cannot be tied low, as this would allow erratic collisions. Second, collision is considered valid when both ports are enabled for a minimum set-up time of tE1L-E2H $^{(T h e ~ T h e r ~ s i g n a l ~ w i l l ~ r e m a i n ~ l o w ~ f o r ~ a ~}$ minimum of tEH-CFH after either port is disabled during collision. Finally, collision can be detected when either port enters a write operation, thus collision is considered from the $\bar{W}$ and $\overline{S W}$ inputs. Collision can end whenever one port completes its current write operation or changes addresses.
If the $\overline{\mathrm{CF}}$ signal is not asserted ( $\overline{\mathrm{CF}}$ remains high), then collision is not detected, and both ports have completed their particular operation as expected. If address collision exists from address strobe for less than or equal to 3ns, collision will not be detected for that cycle, thus $\overline{\mathrm{CF}}$ will remain high. This avoids undesired pulses from the Collision Flag when address collision is too short to have any affect on port operations.

## COLLISION : PORT OPERATIONS

The MK45180 provides the user with a Collision Detection Flag ( $\overline{\mathrm{CF}}$ ) to indicate when an address collision occurs during BiPORT operations while the device is in MASTER mode. Collision in itself does not provide exclusive port priority or arbitration as both port operations will be completed. When collision occurs on a snoop write-cycle, the snoop invalidation protocol will supersede a write cycle on the local port. The invalidation is not a direct result of the collision, but is a result of the device's snoop write-hit algorithm provided the following conditions are met.
To ensure invalidation, the normal Port B snoop write input (SW) set-up and hold times must be met where the SW pulse is a minimum of tswlswh, (see Figures 10 and 12). In this scenario, the entry is written invalid $(S V=0)$. For a successful operation, it is expected that the minimum times are met, and that $\bar{W}$ does not extend beyond the collision time ( $\overline{\mathrm{CF}}$ going high). The snoop invalidation operation is guaranteed to invalidate the entry during collision at the specified index address. However, the true parity indicator
can be corrupted on collision during a "WRITEA WRITEB Wins" situation. Care must be taken so Port A completes the Write either before of after CF VALID to insure proper parity bit generation. This will avoid potential parity errors in future Read or Compare cycles to the previously collided addresses.
By now it may be obvious that Port A write operations to the Snoop Valid (SV) bit are suspended during a collision with a simultaneous snoop write cycle. However, if the Port A write enable ( $\overline{\mathrm{W}}$ ) extends a minimum of tswh-wh at the end of the snoop write-hit cycle, then the entry is considered written as valid ( $\mathrm{SV}=1$ ). In this case, the Port B operation is displaced by the Port A write cycle (see Figure 20). Even though a local write can displace a snoop write-hit as just described, it is not considered to be the normal application. Typical applications are expected to allow the snoop invalidation operation to predominate.

## STABLE OUTPUTS DURING COLLISION

Coincident write operations from one port at an identical address being accessed by the other port can cause data changes that result in unstable outputs on each port during collision. In this instance, it is necessary to ensure that the outputs remain stable. Therefore, whenever collision is detected both port match outputs, parity error flags, and data outputs are held stable for the duration of collision. Should either port extend its cycle beyond the duration of collision ( $\overline{\mathrm{CF}}$ goes high), then the match outputs, parity error flags or data outputs can begin switching logic states within tcFH-Qx. If the latter case is not desirable, then the user must latch the output condition for the desired time when collision is detected.

## MATCH WIDTH EXPANSION

The local port (Port A) provides a three state MTCHA output. The MTCHA outputs for the master/slave configuration can be ANDed together for tag data width expansion. With the Master and Slave pair combination, the local port can cache up to 31 bits, plus the external valid bit, for a total of 32 bits ( 12 -bit index and 20 -bit tag). Operation cycle times are equal to the single device with this combination.
For the snoop port (Port B) interface, the Match Expansion Input (MXI) allows MATCH width Expansion without additional logic. However, the MXI input employs an expansion delay of (tMXDY) to the total match compare access time (tavmv), but is within a single cycle time. Figure 3 shows a block diagram for implementing a width expansion application. Device configuration selection inputs should be set for the Master and Slave pair combination. This combination allows a 4 K (12-bit) address index with a 20 -bit tag field (including the valid bit), thus caching a total of 32 bits. The MTCHB output is taken from the

Master device. Operation cycle times are equal to the single device with this combination.
Port control inputs and index address inputs can be connected in parallel for each device pair. The parity error (PERRA and PERRB) for each SnoopTAG must be ANDed externally. The MXI and RS inputs for the SLAVE device must be tied to $+V_{c c}$, while the MTCHB output of the SLAVE becomes the MXI input of the MASTER. This provides handshaking between the Master and Slave device for the snoop invalidation protocol. The $\overline{\mathrm{RS}}$ input to the Master will allow a valid RAM dear operation. The Collision Detection Flag (CF) is taken from the Master, since collision is disabled on the Slave device.
Figure 4 shows width expansion using the Compare 6 protocol. The index remains 4 K ( 12 bits) with a 16 -bit tag field and 4 status bits. This configuration allows 28 bits to be cached on each port. Match outputs and flags are gated as in the previous example, along with port controls and index addresses bussed in parallel to both devices. Reset and MXI are tied high on the SLAVE device, and COMP6 is tied low. Either device can enable the Compare 6 function, but the Slave device is suggested. If the Master detects a miss condition, then the Slave MTCHB input to MXI doesn't matter. And using 10 tag bits on the Master increases the chance of detecting a miss. Therefore, the COMP6 input to the MASTER is tied high in this example.

## FLASH CLEAR OPERATION

The MK45180 includes an asynchronous Reset or Flash Clear function by asserting the RS pin active low ( $\mathrm{V}_{\mathrm{IL}}$ ) for a duration of tribh. This will effectively clear all CDQ0 RAM locations, thereby invalidating all cache entries. After reset, the re-mainder of the array is considered invalid.
A Reset cycle is required for each device configured as the Master before normal system tasks begin to fill the cache. This clears the valid bit for all cache tag locations, and ensures that initial compare cycles indicate a miss condition for both local and snoop compare operations. All inputs are considered don't care and invalid while the $\overline{\mathrm{RS}}$ input is low. All device outputs will go high impedance from the falling edge of the RS input. Device flag outputs ( $\overline{\mathrm{CF}}, \overline{\text { PERRA }}$ and $\overline{\text { PERRB }}$ ) will go high dur-ing a reset cycle. MTCHB will also go high during reset operations as shown in the "PORT B MAS-TER/SLAVE TRUTH TABLE".
Since the reset function is asynchronous to all other operations, care should be taken to ensure that any low going system noise, coupled onto the RS input, does not cause VIH to drop below specified VIH levels. Glitches on the RS input could produce partial loss of data resulting in degraded system performance. A pull-up resistor in the range of 1 K to 2.2 K ohms is recommended for the $\overline{\mathrm{RS}}$ input to enhance proper operation.

Figure 3 : Match Width Expansion Diagram


Figure 4 : Match Width Expansion Using COMP6


## COHERENCY MODE SELECT TABLE

| $\mathbf{M} / \overline{\mathbf{S}}$ | CONFIGURATION | MTCHA | MTCHB | $\overline{\text { PERRA, }} \overline{\text { PERRB }}$ | $\overline{\mathbf{C F}}$ |
| :---: | :--- | :---: | :---: | :---: | :---: |
| L |  <br> Snoop Invalidate | Valid | Valid | Valid | High |
| H |  <br> Snoop Invalidate | Valid | Valid | Valid $^{(1)}$ | Valid |

Note: 1. Parity is valid for each RAM location written after reset occurs.

## COMP6 CONFIGURATION TABLE

| M/S | COMP6 | MODE | $\mathrm{CDQ}_{0}$ | DQ1-DQ5 | DQ6-DQ9 | TD0-TD5 | $\frac{\text { TDQ6 }}{\text { TDQ9 }}-$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | L | COMPARE 6 with 4 Status Bits | Valid Bit | $\begin{gathered} \text { Data/Tag } \\ \text { I/O } \end{gathered}$ | $\underset{I / O}{\substack{\text { Status Bit }}}$ | Tag Input | Status Bit Out |
| X | H | COMPARE 10 Tag Bits | Valid Bit | $\begin{gathered} \text { Data/Tag } \\ \text { I/O } \end{gathered}$ | $\begin{gathered} \text { Data/Tag } \\ \text { I/O } \end{gathered}$ | Tag Input | Tag Input |

PORT A MASTER/SLAVE TRUTH TABLE

| $\overline{\mathrm{RS}}$ | EA | w | G | M/S | $\begin{gathered} \text { CDQ0, } \\ \text { DQ1-DQ9 } \end{gathered}$ | PERRA | MTCHA | MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | X | X | X | X | High-Z | High-Z | High-Z | RESET / FLASH CLEAR |
| H | H | X | X | X | High-Z | High-Z | High-Z | DESELECT LOCAL PORT A |
| H | L | L | X | X | DiN | Low | High-Z | WRITE (Force Parity Error) |
| H | L | L | X | X | Din | High | High-Z | WRITE (True Parity) |
| H | L | H | L | X | Dout | VALID | High-Z | READ (MTCHA High-Z) |
| H | L | H | H | X | TAGın | VALID | VALID | COMPARE/ MTCHA VALID (Hit or Miss) |
| H | L | H | H | X | TAGın | Low | VALID | COMPARE CYCLE with PARITY ERROR |

Note: $\overline{A S A}$ is determinate only in collision detection

* Presumes $\overline{\text { COMP6 }}$ is high Truth Table reflects valid port operation for either logic state of $\overline{\text { COMP6 }}$.

If COMP6 is low, DQ6-DQ9 are status bit outputs instead of tag data inputs.

## PORT B MASTER/SLAVE TRUTH TABLE

| $\overline{\mathrm{RS}}$ | EB | SW | M/S | MXI | $\begin{gathered} \text { TDO-TD5 } \\ \text { TDQ6-TDQ9* } \end{gathered}$ | PERRB | MTCHB | MODE | SNOOP INVALIDATE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | X | X | X | X | High-Z | High-Z | Low | RESET / FLASH CLEAR | - |
| H | H | X | X | X | High-Z | High-Z | Low | DESELECT SYSTEM PORT B | - |
| H | L | X | H | L | TAGIN | VALID | Low ${ }^{(1)}$ | SNOOP CYCLE / MXI Low | No |
| H | L | X | H | H | TAGIN | VALID | MISS | SNOOP CYCLE (NO Match) | No |
| H | L | L | H | H | TAGIN | VALID | HIT ${ }^{\dagger}$ | SNOOP WRITE / <br> (Master - MATCH) | Yes |
| H | L | H | H | H | TAGIN | VALID | HIT ${ }^{\dagger}$ | SNOOP READ / (Master <br> - MATCH) | No |
| H | L | L | L | H | TAGIn | VALID | VALID | SNOOP WRITE/ VALID <br> (Hit / Miss Slave) | No |
| H | L | H | L | H | TAGın | VALID | VALID | SNOOP READ/ VALID (Hit / Miss Slave) | No |

[^5]COLLISION DETECTION LOGIC

| $\overline{\text { RS }}$ | $\overline{\text { EA, }} \mathbf{E B}$ | PORT A <br> OPERATION | PORT B <br> OPERATION | $\overline{\text { ASA }}$ | $\overline{\text { ASB }}$ | PORT <br> INDEX | $\overline{\text { CF }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | X | RESET | RESET | X | X | X | HIGH |
| H | H | DESELECT | DESELECT | X | X | X | HIGH |
| H | L | X | X | H | X | A $=$ B | HIGH |
| H | L | X | X | X | H | A = B | HIGH |
| H | L | READ | Snoop WRITE | L | L | A = B | LOW |
| H | L | WRITE | Snoop WRITE | L | L | A = B | LOW |
| H | L | COMPARE | Snoop WRITE | L | L | A = B | LOW |
| H | L | READ | Snoop READ | L | L | A = B | HIGH |
| H | L | WRITE | Snoop READ | L | L | A = B | LOW |
| H | L | COMPARE | Snoop READ | L | L | A = B | HIGH |

Note: This table presumes that index $A A 0-A A 11=A B 0-A B 11$ for all examples where $M / S=$ high

PORT A: READ CYCLE TIMING - AC OPERATING CONDITIONS AND CHARACTERISITICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%\right)$

COLLISION FLAG TRUTH TABLE

| $\overline{\text { W }}$ | $\overline{\text { G }}$ | $\overline{\text { SW }}$ | $\overline{\mathbf{C F}}$ |
| :---: | :---: | :---: | :---: |
| $L$ | $X$ | $X$ | $L$ |
| $H$ | $X$ | $L$ | $L$ |
| $H$ | $X$ | $H$ | $H$ |

Note. Truth table assumes a valıd address cycle where index $A=B$ with $\overline{A S A}$ and $\overline{A S B}$ low.

| SYMBOL | PARAMETER | MK45180-17 |  | MK45180-20 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | PORT A |  | PORT A |  |  |  |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| $\mathrm{tavaV}^{\text {a }}$ | Read Cycle Time | 20 |  | 25 |  | ns |  |
| tavav | Address to Data Valid Access Time |  | 20 |  | 25 | ns | 4 |
| tgLqv | Output Enable ( $\overline{\mathrm{G}}$ ) Q Valid Access Time |  | 10 |  | 12 | ns | 4 |
| telov | Port Enable (EA) Q Valid Access Time |  | 17 |  | 20 | ns | 4 |
| $\mathrm{t}_{\text {AVPV }}$ | Address to PERR Valid Access Time |  | 20 |  | 25 | ns | 4 |
| telpv | Port Enable (EA) to PERR Valid |  | 17 |  | 20 | ns | 4 |
| $t_{\text {AXQx }}$ | Output (Q) Hold from Address | 2 |  | 2 |  | ns | 4 |
| $\mathrm{t}_{\text {AXPX }}$ | PERR Hold Time from Address | 2 |  | 2 |  | ns | 4 |
| tehaz | Port Disable to Q High-Z | 0 | 10 | 0 | 10 | ns | 5 |
| tehpz | Port Disable to PERRA High-Z | 0 | 10 | 0 | 10 | ns | 5 |
| tGHQZ | Output Disable ( $\overline{\mathrm{G}}$ ) to Q High-Z | 0 | 8 | 0 | 10 | ns | 5 |
| tglax | Output Enable ( $\overline{\mathrm{G}}$ ) to Q Low-Z | 0 |  | 0 |  | ns | 5 |
| telax | Port Enable ( $\overline{\mathrm{EA}}$ ) to Q Low-Z | 0 |  | 0 |  | ns | 5 |
| telpx | Port Enable ( $\overline{\mathrm{EA}}$ ) to $\overline{\text { PERRA }}$ Low-Z | 0 |  | 0 |  | ns | 5 |

Note• $\overline{\text { ASA }}$ is presumed valid for all read timing examples

Figure 5 : PORT A : Read Cycle Timing


Note: $\bar{W}$ is presumed high

Figure 6 : PORT A : Read Status Bit Timing


PORT A: WRITE CYCLE TIMING - AC OPERATING CONDITIONS AND CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}_{\mathrm{C}}=5.0 \pm 5 \%\right)$

| SYMBOL | PARAMETER | $\frac{\text { MK45180-17 }}{} \frac{\text { PORT A }}{}$ |  | $\begin{gathered} \text { MK45180-20 } \\ \hline \text { PORT A } \end{gathered}$ |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| $t_{\text {AVAV }}$ | Write Cycle Time | 20 |  | 25 |  |  |  |
| $t_{\text {avel }}$ | Address Set-Up Time ( $\overline{\mathrm{EA}}$ ) | 0 |  | 0 |  |  |  |
| $t_{\text {AVEH }}$ | Address Valid to End of Write (EA) | 16 |  | 18 |  |  |  |
| $t_{\text {AVWL }}$ | Address Set-Up Time ( $\overline{\mathrm{W}}$ ) | 0 |  | 0 |  |  |  |
| $t_{\text {AVW }}$ | Address Valid to End of Write ( $\bar{W}$ ) | 16 |  | 18 |  |  |  |
| tehax | Address Hold after End of Write ( $\overline{\mathrm{EA}}$ ) | 3 |  | 3 |  |  |  |
| twhax | Address Hold after End of Write ( $\bar{W}$ ) | 3 |  | 3 |  |  |  |
| teleh | Port Enable Pulse Width | 16 |  | 18 |  |  |  |
| twLwh | Write Command ( $\bar{W}$ ) Pulse Width | 14 |  | 16 |  |  |  |
| telwh | Port Enable to End of Write | 16 |  | 18 |  |  |  |
| tDVEH | Data Set-Up Time to $\overline{\mathrm{EA}}$ High | 12 |  | 14 |  |  |  |
| tehdx | Data Hold Time to EA High | 0 |  | 0 |  |  |  |
| tovwh | Data Set-Up Time to $\bar{W}$ High | 12 |  | 14 |  |  |  |
| twhDx | Data Hold Time from $\bar{W}$ High | 0 |  | 0 |  |  |  |
| twlaz | Write Enable ( $\bar{W}$ ) Low to Q High-Z | 0 | 8 | 0 | 10 |  | 5 |
| twhax | Write Enable ( $\bar{W}$ ) High to Q Low-Z | 2 |  | 2 |  |  | 5 |

Note: $\overline{\operatorname{ASA}}$ is presumed valid for all write cycle timing examples.

PORT A: PARITY DIAGNOSTIC WRITE TIMING - AC OPERATING CONDITIONS AND CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, V_{C C}=5 \mathrm{~V} \pm 5 \%\right)$

| SYMBOL | PARAMETER | MK45180-17 |  | MK45180-20 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | PORT A |  | PORT A |  |  |  |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| $t_{\text {AVAV }}$ | Parity Diagnostic Write Cycle Time | 25 |  | 30 |  | ns |  |
| twhPV | Write Enable ( $\bar{W}$ ) High to PERRA Valid |  | 20 |  | 25 | ns | 4 |
| twLPZ | Write Enable ( $\overline{\mathrm{W}}$ ) Low to PERRA Input High-Z | 0 | 8 | 0 | 10 | ns | 5 |
| tplwh | PERRA Input Low to End of Parity Diagnostic Write | 14 |  | 16 |  | ns |  |
| twHPH | $\overline{\text { PERRA }}$ Input Hold Time after Parity Diasgnostic Write ( $\bar{W}=$ high) | 0 |  | 0 |  | ns |  |
| twhpx | Write Enable (W) High to PERRA Low-Z | 2 |  | 2 |  | ns | 5 |

Notes: All other parameters are equal to the normal write cycle timing parameters.

Figure 7 : PORT A : Write Cycle Timing


Figure 8 : Parity Diagnostic Write Cycle Timing


PORT A: COMPARE CYCLE TIMING
AC OPERATING CONDITIONS AND CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| SYMBOL | PARAMETER | MK45180-17 |  | MK45180-20 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | PORT A |  | PORT A |  |  |  |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| tavav | Compare Cycle Time | 20 |  | 25 |  | ns | 6 |
| twhmv | Write Enable High to MTCHA Valid ( $\overline{\mathrm{G}}=$ high) |  | 17 |  | 20 | ns | 7 |
| twLmz | $\overline{\text { W }}$ Low to MTCHA High-Z | 0 | 10 | 0 | 10 | ns | 7 |
| tglmz | $\overline{\mathrm{G}}$ Low to MTCHA High-Z | 0 | 10 | 0 | 10 | ns | 7 |
| tovmv | Data (Tag) Compare Access Time |  | 12 |  | 15 | ns | 7 |
| tavmv | Address Compare (MTCHA) Access Time |  | 17 |  | 20 | ns | 7 |
| telmv | Port Enable Compare (MTCHA) Access Time |  | 8 |  | 10 | ns | 7 |
| taxmx | Address Compare MTCHA Hold Time | 2 |  | 2 |  | ns | 7 |
| toxmx | MTCHA Hold Time from Tag Data | 2 |  | 2 |  | ns | 7 |
| telmx | Port Enable Low to MTCHA Low-Z | 0 |  | 0 |  | ns | 7 |
| tehmz | Port Enable High to (MTCHA ) High-Z | 0 | 10 | 0 | 10 | ns | 7 |
| tehmx | Port Enable MTCHA Hold Time | 2 |  | 2 |  | ns | 7 |

Note: $\overline{\mathrm{ASA}}$ is presumed valid for all compare cycle tıming examples.

Figure 9 : PORT A : Compare/Write Cycle Timing


* Avoid metastable inputs.

PORT B: SNOOP CYCLE TIMING - AC OPERATING CONDITIONS AND CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \quad \mathrm{Vcc}=5 \mathrm{~V} \pm 5 \%\right)$

| SYMBOL | PARAMETER | MK45180-17 <br> PORT B |  | $\begin{array}{\|c\|} \hline \text { MK45180-20 } \\ \hline \text { PORT B } \\ \hline \end{array}$ |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| tavav | Snoop Cycle Time | 30 |  | 35 |  | ns |  |
| tavel | Address Set-Up Time to Port Enable | 0 |  | 0 |  | ns |  |
| taveh | Address Valid to Port Disable ( $\overline{\mathrm{E}}$ High) | 25 |  | 30 |  | ns |  |
| tehax | Address Hold after End of Cycle ( $\overline{\mathrm{E}}$ High) | 5 |  | 5 |  | ns |  |
| teleh | Port Enable Pulse Width | 25 |  | 30 |  | ns |  |
| tavswh | Address Valid to End of Snoop Bus Write ( $\overline{\text { SW }}$ High) | 25 |  | 30 |  | ns |  |
| telswh | Port Enable ( $\overline{\mathrm{EB}}$ ) to End of Snoop Write | 25 |  | 30 |  | ns |  |
| $\mathrm{t}_{\text {AvswL }}$ | Address Valid to Snoop Write ( $\overline{\text { SW }}$ Low) | 5 |  | 5 |  | ns |  |
| tswLswh | Snoop Write Command Pulse Width | 20 |  | 25 |  | ns |  |
| tswhax | Address Hold Time after End of Snoop Write | 5 |  | 5 |  | ns |  |
| ttvswL | Tag Data Input Set-up Time to $\overline{\text { SW }}$ Low | 0 |  | 0 |  | ns |  |
| tswhtx | Tag Data Input Hold Time from End of Snoop Write | 5 |  | 5 |  | ns |  |
| tavmv | Address Compare (MTCHB) Access Time |  | 20 |  | 23 | ns | 6 |
| taxmx | Address Compare MTCHB Hold Time | 2 |  | 2 |  | ns | 6 |
| telmv | Port Enable Compare (MTCHB) Access Time |  | 18 |  | 21 | ns | 6 |
| telmx | Port Enable to MTCHB Low-Z | 0 |  | 0 |  | ns | 7 |
| tehmL | Port Disable to Compare MTCHB Low |  | 10 |  | 12 | ns | 6 |
| tтvmv | Tag Data Valid to Compare Access Time |  | 12 |  | 15 | ns | 6 |
| tтxmx | Tag Data Compare MTCHB Hold Time | 2 |  | 2 |  | ns | 6 |
| tswh-mx | MTCHB Hold Time After Snoop Invalidation | 2 |  | 2 |  | ns | 6 |
| tswh-tax | Status Bit Hold Time from End of Snoop Write ( $\overline{\text { SW }}$ high) | 2 |  | 2 |  | ns | 4 |
| tswh-PX | PERRB Status Bit Hold Tıme from End of Snoop Write (SW high) | 2 |  | 2 |  | ns | 4 |

Note: $\overline{\mathrm{AS}}_{\mathrm{A}}$ is presumed valid for all snoop cycle timing examples.

Figure 10 : PORT B Snoop Cycle Timing


Figure 8 : PORT B Compare (match) Timing


Figure 12 : PORT B Snoop Invalidation Cycle Timing


* If $\overline{\mathrm{COMP6}}$ is low.

Note $\overline{\mathrm{E}}_{\mathrm{B}}$ is presumed low.

PORT B : PARITY ERROR AND STATUS BIT OUTPUT TIMING
AC OPERATING CONDITIONS AND CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| SYMBOL | PARAMETER | MK45180-17 |  | MK45180-20 |  | UNIT | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| $t_{\text {AVAV }}$ | Snoop Cycle Time | 30 |  | 35 |  | ns |  |
| $t_{\text {AVPV }}$ | Address Valid to PERRB Output Valid Access Time |  | 25 |  | 30 | ns | 4 |
| telpv | Port Enable to $\overline{\text { PERRB }}$ Output Valid Access Time |  | 17 |  | 20 | ns | 4 |
| tehpz | Port Disable (EB high) to PERRB High-Z | 0 | 10 | 0 | 10 | ns | 4 |
| taXPX | $\overline{\text { PERRB }}$ Hold from Address Change | 2 |  | 2 |  | ns | 4 |
| telpx | Port Enable to PERRB Low-Z | 0 |  | 0 |  | ns | 5 |
| tav -TQV | Address Valid to Status Bits (TDQx) Valid Access Time |  | 20 |  | 25 | ns | 4 |
| tel-tov | Port Enable to Status Bits Valid Access Time |  | 17 |  | 20 | ns | 4 |
| $\mathrm{t}_{\text {AX-TQX }}$ | Status Bit Hold Time from Address Change | 2 |  | 2 |  | ns | 4 |
| tel-tox | Port Enable to TDQx Low-Z | 0 |  | 0 |  | ns | 5 |
| teh-TqZ | Port Disable (EB high) to TDQx high-Z | 0 | 10 | 0 | 10 | ns | 5 |

Figure 13 : PORT B Parity Error Output Timing


Figure 14 : PORT B : Read Statuts Bit Timing


RESET/CLEAR CYCLE TIMING - AC OPERATING CONDITIONS AND CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}_{\mathrm{C}}=5 \mathrm{~V} \pm 5 \%\right)$

| SYMBOL | PARAMETER | MK45180-17 |  | MK45180-20 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| triav | Reset Cycle Time | 70 |  | 70 |  | ns |  |
| trimh | Reset ( $\overline{\mathrm{RS}}$ ) Pulse Width | 10 |  | 10 |  | ns |  |
| triax | Reset ( $\overline{\mathrm{RS}}$ Low) to Address Don't Care | 0 |  | 0 |  | ns |  |
| triasx | Reset to Address Strobe Don't Care | 0 |  | 0 |  | ns |  |
| $t_{\text {RLGX }}$ | Reset to $\overline{\mathrm{G}}$ Input Don't Care | 0 |  | 0 |  | ns |  |
| $t_{\text {RLW }}$ | Reset to $\bar{W}$ Input Don't Care | 0 |  | 0 |  | ns |  |
| triswx | Reset to Snoop Write Enable (SW) Don't Care | 0 |  | 0 |  | ns |  |
| treex | Reset to Ex Don't care | 0 |  | 0 |  | ns |  |
| $t_{\text {RR }}$ | Reset Recovery Time | 20 |  | 20 |  | ns |  |
| trlqz | Reset to CDQ0 /DQ Hıgh-Z | 0 | 20 | 0 | 25 | ns | 5 |
| $t_{\text {RLPZ }}$ | Reset to Parity Error ( $\overline{\text { PERRA }}$, $\overline{\text { PERRB }}$ ) High-Z | 0 | 20 | 0 | 25 | ns | 4 |
| trimz | Reset to MTCHA High-Z | 0 | 20 | 0 | 25 | ns | 7 |
| $t_{\text {RLML }}$ | Reset to MTCHB Low |  | 20 |  | 25 | ns | 6 |
| $\mathrm{t}_{\text {RLCFH }}$ | Reset to Collision Detection Flag ( $\overline{\mathrm{CF}}$ ) High |  | 20 |  | 25 | ns | 4 |
| trigv | Reset to $\overline{\mathrm{G}}$ Input Recognized | 70 |  | 70 |  | ns |  |
| trlwv | Reset to $\bar{W}$ Input Recognized | 70 |  | 70 |  | ns |  |
| trlev | Reset to Ex Input Recognized | 70 |  | 70 |  | ns |  |

Figure 15 : Reset/Clear Cycle Timing
COMPARE CYCLE

PORT B : MATCH WIDTH EXPANSION CYCLE TIMING AC OPERATING CONDITIONS AND CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| SYMBOL | PARAMETER | MK45180-17 |  | MK45180-20 |  | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| tmxvav | Match Width Expansion Cycle Time | 35 |  | 40 |  | ns |  |
| tavmxv-mv | Address Expansion MTCHB Access Time |  | 25 |  | 28 | ns | 6 |
| telmxv-mv | Port Enable Expansion MTCHB Access |  | 23 |  | 26 | ns | 6 |
| $\mathrm{tmady}^{\text {m }}$ | Match Expansion Delay Time |  | 5 |  | 5 | ns | 6 |

Figure 16 : Match Width Expansion Timing


COLLISION DETECTION TIMING - AC OPERATING CONDITIONS AND CHARACTERISITICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}_{\mathrm{C}}=5 \mathrm{~V} \pm 5 \%\right)$

| SYMBOL | PARAMETER | MK45180-17 |  | MK45180-20 |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. |  |  |
| $\mathrm{t}_{\text {AV-ASL }}$ | Address Index Valid to Address Strobe Active (Low) |  | 5 |  | 5 | ns |  |
| tash-ax | Address Strobe High to Address Index Change |  | 5 |  | 5 | ns |  |
| $\mathrm{t}_{\text {ASL-CFL }}$ | Address Strobe Low to Collision Flag (CF) Asserted |  | 12 |  | 15 | ns | 4 |
| $\mathrm{t}_{\text {ASh-cFH }}$ | Address Strobe High to $\overline{\mathrm{CF}}$ High | 5 |  | 5 |  | ns | 4 |
| tax-CFH | Port Index Address Change to $\overline{\mathrm{CF}}$ High | 5 |  | 5 |  | ns | 4 |
| tast-ASH | Port Address Strobe Set-Up Time | 12 |  | 15 |  | ns |  |
| tE1L-E2H | Collision Set-Up Time for Both Ports Enabled to One Port Disabled | 12 |  | 15 |  | ns |  |
| tel-cfl | Either Port Enable Low to CF Asserted |  | 12 |  | 15 | ns | 4 |
| teh-CFH | Either Port Disable to $\overline{\mathrm{CF}}$ High | 5 |  | 5 |  | ns | 4 |
| twl-cFL | Port A Write Command ( $\overline{\mathrm{W}}=$ low) to $\overline{\mathrm{CF}}$ Asserted |  | 12 |  | 15 | ns | 4 |
| twh-CFH | Port A Compare/Read Command ( $\overline{\mathrm{W}}=$ high) to CF High | 5 |  | 5 |  | ns | 4 |
| tswL-cFL | Port B Snoop-Write Command ( $\overline{\mathrm{SW}}=$ low) to $\overline{\mathrm{CF}}$ Asserted |  | 12 |  | 15 | ns | 4 |
| tswh-cFh | Port B Snoop-Read Command ( $\overline{\text { SW }}=$ high) to CF High | 5 |  | 5 |  | ns | 4 |
| tshw-wh | Port A Collision Displacement : $\overline{\mathrm{W}}$ Low Hold Time after End of Snoop Write | 10 |  | 12 |  | ns |  |
| tcFe-Qx | Output (MTCHx, $\overline{\text { PERRx, }}$, DQx, TDQ6-TDQ9) Hold Time from CF High | 2 |  | 2 |  | ns | 4,6 |

Figure 17 : Port Enable Collision Cycle Timing


Figure 18 : Port Operation Collision Cycle Timing


Figure 19 : Address Collision Cycle Timing


Figure 20 : Collision : Snoop Invalidation Displacement


## ABSOLUTE MAXIMUM RATINGS *

| SYMBOL | PARAMETER | VALUE | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.5 to 6 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation $^{\text {Oout }}$ | Output Current $^{\dagger}$ | 2.5 |
| W |  |  |  |

*.This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.
$\dagger$ Output current absolute maximum rating is specified for one output at a time, not to exceed a duration of 1 second.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | MIN | TYP. | MAX | UNITS | NOTES |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.75 | 5 | 5.25 | V |  |
| GND | Ground | 0 | 0 | 0 | V |  |
| $\mathrm{~V}_{\text {IH }}$ | Logic 1 All Inputs | 2.2 | 3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |  |
| $\mathrm{~V}_{\text {IL }}$ | Logic 0 All Inputs | -0.3 | 0.2 | 0.8 | V |  |

Note. All voltages referenced to GND. Inputs M/S and $\overline{C O M P 6}$ are static inputs requiring $V_{I H} m i n=V_{C C m i n}$, and $V_{I L} m a x=G N D m a x$

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| SYMBOL | PARAMETER | MIN | MAX | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Iccı | Average $\mathrm{V}_{\mathrm{CC}}$ Power Supply Current (Both Ports) |  | 250 | mA | 8,9 |
| Icc2 | Active $V_{C c}$ Power Supply Current ( $\overline{\mathrm{Ex}}=$ Low; $\mathrm{f}=0$ ) |  | 180 | mA | 9,10 |
| IsB1 | CMOS Stdby Current ( $\overline{\mathrm{Ex}} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{f}=0$ ) |  | 130 | mA | 11 |
| ll | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 2 |
| ILO | Output Leakage Current | -5 | 5 | $\mu \mathrm{A}$ | 2 |
| VOH | Output Logic 1 Voltage ( $\mathrm{lOH}=-4.0 \mathrm{~mA}$ ) | 2.4 |  | V | 1 |
| Vol | Output Logic 0 Voltage ( $\mathrm{loL}=8 \mathrm{~mA}$ ) |  | 0.4 | V | 1 |
| VOH | MTCHA and MTCHB ( $\mathrm{loH}=-12 \mathrm{~mA}$ ) | 2.4 |  | V | 1 |
| VoL | MTCHA and MTCHB ( $\mathrm{loL}^{2}=18 \mathrm{~mA}$ ) |  | 0.5 | V | 1 |

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | TYP | MAX | UNITS | NOTES |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Input Capacitance on all pins (except DQ) | 6 | 8 | pF | 14 |
| $\mathrm{C}_{0}$ | Output Capacitance | 8 | 10 | pF | 3,14 |

## Notes :

1. All voltages referenced to GND.
2. Measured with GND $\leq \mathrm{V} \leq \mathrm{V}_{\mathrm{Cc}}$ and outputs deselected.
3. Output buffers are deselected.
4. Measured with load as shown in Figure 21A.
5. Measured with load as shown in Figure 21B.

6 Measured with load as shown in Figure 22A.
7. Measured with load as shown in Figure 22B
8. Icc1 measured with outputs open, $V_{c c}$ max.
9. $I_{c c}, I_{c c 2}$ measured in COMPARE mode.

10 Icc2 measured with outputs open, $\mathrm{V}_{\mathrm{cc}}$ max; $\mathrm{f}=0$
11. All other Inputs $\geq V_{c c}-0.2$ or $\leq G N D+0.2$, no toggle.
12. Capacitances are sampled and not $100 \%$ tested.

## AC TEST CONDITIONS

| Input Levels | GND to 3V |
| :--- | :---: |
| Transıtion Tıme | 1.5 ns |
| Input and Output Signal Timing Reference Level | 1.5 Volts |
| Ambient Temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{cc}}$ | $5 \mathrm{~V} \pm 5 \%$ |

Figure 21 : Output Test Load Circuits


Figure 22 : Match Test Load Circuits


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 2K x 20 CACHE TAGRAM

- $2048 \times 20$ CMOS SRAM WITH ONBOARD COMPARATOR
- MATCH ACCESS TIME: 17, 20, 25ns
- READ ACCESS TIME: 20ns Max
- RESET CYCLE: 25ns Max
- Icc (OUTPUTS DESELECTED): 250mA Max
- STANDBY: 50mA Max
- FLASH CLEAR VALID BIT FUNCTION
- TARGET APPLICATION: 68040-30, AND 80486-50 CACHE


Figure 1. Logic Diagram


Figure 2. Block Diagram


## DEVICE DESCRIPTION AND FEATURES

The MK4202 is designed to be connected DIRECTLY to a high performance 32 bit microprocessor, allowing the elimination of the logic delays associated with collecting HIT or Miss outputs into a subsequent gate or the RC delays associated with wired-OR open collector match outputs.

The MK4202 TAGRAM ${ }^{\text {TM }}$ has four major features that allow direct connection:

1. Wide enough for almost any TAGRAM application without requiring multiple chip width expansion and the delays that would result.
2. Four (4) programmable CHIP ENABLE inputs, allowing DEPTH EXPANSION without any of
the attendant chip enable decode delays that would otherwise be required.
P0-P3 should be tied directly to Vcc or Ground, or through pull-up or pull-down resistors. The MK4202 is selected when E0-E3 equals P0-P3 in a binary match.
(Example: E0-E1 = 0110, P0-P3 = 0110.)
3. 3-STATE COMPARE OUTPUTS, allowing all Compare outputs to be bused together so the Address-to-Compare access time for a depth expanded application is identical to that of a single device. The Programmable Chip Enables prevent bus contention by assuring that only one TAGRAM at a time drives each Compare bus when in Compare mode.

Figure 3. Pin Connection

4. DUAL COMPARE OUTPUTS (C0 and C1) and FORCED HIT ( $\overline{\mathrm{HO}}$ and H 1 ) and FORCED MISS ( $\overline{\mathrm{MO}}$ and $\overline{\mathrm{M1}}$ ) inputs for each. The arrangement allows direct connection of the TAGRAM to a processor input (such as the READY input on Intel based processors), and to the Output Enable (OE) on a Data CACHE bank. The connection of the signals which would have been connected to the processor inputs and/or data CACHE inputs, are PASSED THRU the MK4202 TAGRAM, thus eliminating the need for subsequent gates to
collect the COMPAREOUTPUTStodevelop an input to the processor and/or data CAHE. The net effect is that the Address-to-Compare access time dem-onstrated by the MK4202 is all of the delay the user must consider. The alternative approach, using narrow TAGRAMs with open collector output or narrow TAGRAMs with 2-state outputs and 7.5 ns programmable logic, requires that the narrow TAGRAMs demonstrate a 9ns Address-to-Compare access time to yield the same performance in a user's system that the MK4202 provides.

## POWER DISTRIBUTION

The MK4202, being a 20 output device, obviously requires the use of good power bussing techniques. MK4202 has been designed in such a way as to allow the user to minimize the effects of switching transients on overall circuit operation. Of particular interest is the separate bussing of the VCC and GND lines to the output drivers. The advantage provided by these separate power pins is that voltage sags and ground bumps seen on these pins are not reflected into the other portions of the chip, particu-larly the input structures. As a
result, switching noise in the supply has much less effect on input levels, providing the user with more noise margin than would otherwise be available.
Of course all $V_{C C}$ and GND pins must always be at the same DC potential. Differences between them due to AC effects are expected, but must be minimized through the adequate use of bussing and bypassing. All specifications and testing are done with GND $\pm 10 \mathrm{mV}$ RMS, $\mathrm{V} \mathrm{CC}= \pm 10 \mathrm{mV}$ RMS with instantaneous peak differences not exceeding 50 mV .

Figure 4. Application Block Schematic


TRUTH TABLE

| $\overline{\mathrm{RS}}$ | $\overline{\mathrm{s}}$ | E | $\bar{W}$ | $\overline{\mathrm{G}}$ | $\overline{\mathrm{M0}}, \overline{\mathrm{M} 1}$ | $\overline{\mathrm{HO}}, \overline{\mathrm{H} 1}$ | $\overline{\text { CG0 }}$, $\overline{\text { CG1 }}$ | MODE | C0, C1 | DQ | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Hi | - | X | - | - | Lo | X | X | Force Miss | Low | - | 1 |
| Hi | - | X | - | - | Hi | Lo | X | Force Hit | High | - | 1 |
| Hi | - | X | - | - | HI | Hi | Hi | Comp Disable | Hi-Z | - | 1 |
| Hi | X | F | X | X | Hi | Hi | X | Standby | Hi-Z | Hi-Z |  |
| Hi | X | T | Hi | Hi | Hi | Hi | Hi | Compare | Hi-Z | Din |  |
| Hi | X | T | Hi | $\mathrm{H}_{1}$ | Hi | Hi | Lo | Compare | Hi/Lo | D in |  |
| Hi | Hi | T | Lo | X | Hi | Hi | Lo | Hit | Hi | Hi-Z |  |
| Hi | Hi | T | X | Lo | Hi | Hi | Lo | Hit | Hi | Hi-Z |  |
| Hi | Lo | T | Lo | X | Hi | Hi | Lo | Write | Hi | D in |  |
| Hi | Lo | T | Hi | Lo | Hi | Hi | Lo | Read | Hi | $\begin{aligned} & \mathrm{D} \\ & \text { Out } \end{aligned}$ |  |
| Lo | Hi | X | X | X | - | - | - | Reset | - | Hi-Z |  |
| Lo | X | F | X | X | - | - | - | Reset | - | Hi-Z |  |
| Lo | X | X | Hi | Hi | - | - | - | Reset | - | Hi-Z |  |
| Lo | X | X | Hi | Lo | - | - | - | Reset | - | $\begin{gathered} \text { Lo- } \\ \mathrm{Z} \end{gathered}$ |  |
| Lo | Lo | T | Lo | X | - | - | - | Not Allowed | - | Hi-Z | 2 |
| Lo | X | T | Hi | Hi | Hi | Hi | Lo | Reset | Lo | D in | 3 |

## Notes:

1. Force hit/miss operations independent of other RAM operations.
2. May disrupt Reset, will not damage device
3. Reset will force C0 and C1 low during a valid compare when CDQ0 is $\mathrm{D}_{\text {IN }}=\mathrm{HIGH}$.

Key: X = Don't Care
$F \quad=$ (False) E0-E3 pattern DOES NOT match P0-P3 pattern.
= (True) E0-E3 pattern DOES match P0-P3 pattern
$-\quad=$ Not related to identified mode of operation

MK4202

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to GND | -0.3 to 7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage Temperature (plastic) | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 2.5 | W |
| louT | RMS Output Current per Pin | 25 | mA |

Note : Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device This is a stress ratıng only and functional operation of the device at these or any other condition above those indicated in the operation sections of this specificatıon is not implıed. Exposure to absolute maxımum rating conditıons for extended perıods may affect device relıabılity.

DC ELECTRICAL CHARACTERISTICS ( $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | Value |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| Icc | Average Power Supply Current |  |  | 250 | mA | 1 |
| ICCA | Active Power Supply Current ( $f=0$ ) |  |  | 200 | mA | 1 |
| $I_{\text {SB1 }}$ | TTL Standby Current |  |  | 50 | mA | 1 |
| IIL | Input Leakage Current |  |  | $\pm 1$ | $\mu \mathrm{A}$ | 2 |
| lol | Output Leakage Current |  |  | $\pm 10$ | $\mu \mathrm{A}$ | 3 |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | -0.3 |  | 0.8 | V | 4 |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 |  | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V | 4,5 |
| VOH | Logic 1 Output Voltage (lout $=-4 \mathrm{~mA}$ ) | 2.4 |  |  | V | 4 |
| Vol | Logic 0 Output Voltage (lout $=8 \mathrm{~mA}$ ) |  |  | 0.4 | V | 4 |

## Notes:

1. Measured with outputs open. $V_{c c}$ max.

2 Measured with $\mathrm{V}_{\mathbb{N}}=O \mathrm{~V}$ to $\mathrm{V}_{\mathrm{cc}}$.
3 Measured at CDQ0, DQ1-DQ19, C0 and C1
4. All voltages referenced to GND.
5. Inputs ( $\mathrm{PO}-\mathrm{P} 3$ ) require $\mathrm{V}_{\mathrm{IH}} \mathrm{min} .=45$ volts and $\mathrm{V}_{\mathrm{IL}}$. max. $=0.5$ volts.
6. Sampled, not $100 \%$ tested. Measured at 1 MHz .
7. Measured at all data I/O's, CO and C 1 .

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol | Parameter | Value |  |  | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{C}_{1}$ | Input Capacitance | 4 |  | 4 | pF | 6 |
| $\mathrm{C}_{0}$ | Output Capacitance | 8 |  | 10 | pF | 6.7 |

AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 5 | ns |
| Input and Output Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Figure 5. Equivalent Output Load Circuits


## READ MODE

The MK4202 is in the Read mode whenever $\bar{W}$ is HIGH, and $\overline{\mathrm{G}}$ is LOW provided Chip Select ( $\overline{\mathrm{S}}$ ) is LOW and a true Chip Enable pattern (EO-E3) is applied. The 11 address inputs (A0-A10) define a unique index address giving access to 20 of 40,960 bits of data in the static memory array. Valid data will be present at the 20 output pins within tavav of the last stable address provided Chip Enable, Chip

Select ( $\overline{\mathrm{S}}$ ), and Output Enable ( $\overline{\mathrm{G}}$ ) access times have been met. If Chip Enable, $\overline{\mathrm{S}}$, or $\overline{\mathrm{G}}$ access times are not met, data access will be measured from the latter falling edge or limiting parameter (tevqv, tslqv, or talqv). The state of the tag data I/O pins is controlled by the (E0-E3), $\overline{\mathrm{S}}, \overline{\mathrm{G}}$, and $\bar{W}$ input pins. The data lines may be indeterminate at tevax, or tslax, or tglqx, but will always have valid data at tAVQV.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Read Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%\right.$ )

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {avaV }}$ | tc | Cycle Time | 20 |  | 25 |  | 30 |  | ns |  |
| $t_{\text {AVQV }}$ | $t_{\text {AA }}$ | Address Access Time |  | 20 |  | 25 |  | 30 | ns |  |
| $t_{\text {AXQX }}$ | $\mathrm{t}_{\mathrm{AOH}}$ | Address Output Hold Time | 5 |  | 5 |  | 5 |  | ns |  |
| taEQV | tea | Chip Enable Access Time |  | 20 |  | 25 |  | 30 | ns |  |
| texax | teor | Chip Enable Output Hold Time | 4 |  | 4 |  | 4 |  | ns |  |
| tevax | telz | Chip Enable TRUE to Low-Z | 4 |  | 4 |  | 4 |  | ns |  |
| texaz | tehz | Chip Enable FALSE to high-Z |  | 8 |  | 8 |  | 10 | ns |  |
| tstav | tsA | Chip Select Access Time |  | 12 |  | 15 |  | 18 | ns |  |
| tshax | tsor | Chip Select Output Hold Time | 2 |  | 2 |  | 2 |  | ns |  |
| tstax | tstz | Chip Select to Low-Z | 3 |  | 3 |  | 3 |  | ns |  |
| tshaz | tshz | Chip Select to High-Z |  | 4 |  | 4 |  | 6 | ns |  |
| tglov | tga | Output Enable Access Time |  | 10 |  | 13 |  | 15 | ns |  |
| tghax | tGOH | Output Enable Output Hold Time | 2 |  | 2 |  | 2 |  | ns |  |
| tglox | tglz | Output Enable to Low-Z | 2 |  | 2 |  | 2 |  | ns |  |
| tghoz | tGHZ | Output Enable to High-Z |  | 5 |  | 5 |  | 8 | ns |  |

Figure 6. Read Cycle


Figure 7. Address Read Cycle


Figure 8. Chip Enable Read Cycle


Figure 9. Chip Select Read Cycle


Figure 10. Output Enable Read Cycle


## WRITE MODE

The MK4202 is in the Write mode whenever $\bar{W}$ is LOW provided Chip Select ( $\overline{\mathrm{S}}$ ) is LOW and a true Chip Enable pattern (E0-E3) is applied ( $\bar{G}$ may be in either logic state). Addresses must be held valid throughout a write cycle, with either $\bar{W}$ or $\bar{S}$ inactive HIGH during address transitions. $\bar{W}$ may fall with stable addresses, but must remain valid for twlwh.

Since the write begins with the concurrence of $\bar{W}$ and $\overline{\mathrm{S}}$, should $\overline{\mathrm{W}}$ become active first, then tslsh must be satisfied. Either $\bar{W}$ or $\bar{S}$ can terminate the write cycle, therefore tDvwh or tDvsh must be satisfied before the earlier rising edge, and twhDx or tshDx after the earlier rising edge. If the outputs are active with $\bar{G}$ and $\bar{S}$ asserted LOW and with true Chip Enable, then $\bar{W}$ will return the outputs to high impedance within twlqz of its falling edge.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Write Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{VCC}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {avav }}$ | tc | Cycle Time | 20 |  | 25 |  | 30 |  | ns |  |
| tavWL | $t_{\text {AS }}$ | Address Set-up Time to $\bar{W}$ LOW | 0 |  | 0 |  | 0 |  | ns |  |
| twhax | $\mathrm{t}_{\mathrm{AH}}$ | Address Hold Time from $\bar{W}$ HIGH | 0 |  | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVSL }}$ | $t_{\text {AS }}$ | Address Set-up Time from $\overline{\mathrm{S}}$ LOW | 0 |  | 0 |  | 0 |  | ns |  |
| tshax | $t_{\text {AH }}$ | Address Hold Time from $\overline{\mathrm{S}} \mathrm{HIGH}$ | 0 |  | 0 |  | 0 |  | ns |  |
| tevwl | tes | Chip Enable Set-up Time to $\bar{W}$ LOW | 3 |  | 3 |  | 3 |  | ns |  |
| twhex | $t_{\text {EH }}$ | Chip Enable Hold Time from $\bar{W}$ HIGH | 0 |  | 0 |  | 0 |  | ns |  |
| tevsl | tes | Chip Enable Set-up Time to $\overline{\mathrm{S}}$ LOW | 3 |  | 3 |  | 3 |  | ns |  |
| tshex | ten | Chip Enable Hold time to $\overline{\mathrm{S}} \mathrm{HIGH}$ | 0 |  | 0 |  | 0 |  | ns |  |
| twLwh | tww | Write Pulse Width | 12 |  | 15 |  | 18 |  | ns |  |
| tsLSH | tsw | Chip Select Pulse Width | 16 |  | 16 |  | 20 |  | ns |  |
| tovwh | tDS | Data Set-up Time to $\overline{\text { W }}$ HIGH | 12 |  | 12 |  | 15 |  | ns |  |
| twhDx | $t_{\text {DH }}$ | Data Hold Time from $\bar{W}$ HIGH | 0 |  | 0 |  | 0 |  | ns |  |
| tovsh | tos | Data Set-up Time to $\overline{\mathrm{S}} \mathrm{HIGH}$ | 12 |  | 12 |  | 15 |  | ns |  |
| tshox | $t_{\text {DH }}$ | Data Set-up Time to $\overline{\mathrm{S}} \mathrm{HIGH}$ | 0 |  | 0 |  | 0 |  | ns |  |
| tWLQZ | twz | Outputs Hi-Z from $\bar{W}$ LOW |  | 8 |  | 8 |  | 10 | ns |  |
| twhax | twL | Outputs Low-Z from $\overline{\text { W }}$ HIGH | 5 |  | 5 |  | 5 |  | ns |  |

Figure 11. $\bar{W}$ Write Cycle


Figure 12. $\overline{\mathrm{S}}$ Write Cycle


## COMPARE MODE

The MK4202 is in the Compare mode whenever $\bar{W}$ and $\overline{\mathrm{G}}$ are HIGH provided a true Chip Enable (E0-E3) pattern is applied. Chip Select $(\overline{\mathrm{S}})$ is reguarded as a don't care since the user is not concerned with the data outputs, but only with the Compare (C0, C1) outputs. $\overline{\mathrm{Mx}}$ and Hx must be HIGH, and CGO, CG1 active LOW to enable the Compare outputs for a valid compare hit or miss.
The 11 index address inputs (A0-A10) define a unique location in the static RAM array. The data presented on the Data Inputs (DQ1-DQ19 and CDQ0) as Tag Data is compared to the internal RAM data as specified by the index. If all bits are
equal (match) then a hit condition occurs (CO and C1 = HIGH). If at least one bit is not equal, then a miss occurs (C0 and C1 = LOW).

The Compare output will be valid tavcv from stable address, or tDvev from valid tag data provided Chip Enable is true, and CGx is active LOW. Should the address be stable with valid tag data, and Chip Enable false, then compare access will be within tevcv from true Chip Enable. When executing a write-to-compare cycle ( $\bar{W}=$ LOW, and $\cdot \bar{G}=$ LOW or HIGH), C0 and C1 will be valid twhev or tghcv from the latter rising edge of $\bar{W}$ or $\bar{G}$ respectively. Finally, when gating the Cx output in the compare mode with $\overline{C G x}$, the compare output will be valid tcgl-cv from the falling edge of CGx.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Compare Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {AVCV }}$ | $t_{\text {ACA }}$ | Address Compare Access Time |  | 17 |  | 20 |  | 25 | ns |  |
| $t_{\text {AxCx }}$ | $\mathrm{taCOH}^{\text {ACO}}$ | Address Compare Output Hold Time | 5 |  | 5 |  | 5 |  | ns |  |
| tovev | tbCA | Tag Data Compare Access Time |  | 14 |  | 16 |  | 20 | ns |  |
| toxcx | $t_{\text {DCH }}$ | Tag Data Compare Hold Time | 2 |  | 2 |  | 2 |  | ns |  |
| twLCH | twch | $\bar{W}$ LOW to Compare HIGH |  | 10 |  | 10 |  | 12 | ns |  |
| twhex | twCOH | $\overline{\text { W Compare Output hold Time }}$ | 1 |  | 1 |  | 1 |  | ns |  |
| twLCx | twLCz | $\bar{W}$ to Compare HOLD | 3 |  | 3 |  | 3 |  | ns |  |
| twhev | twcy | $\bar{W}$ to Compare Valid |  | 10 |  | 10 |  | 12 | ns |  |
| tglch | tgCH | $\overline{\mathrm{G}}$ Low to Compare HIGH |  | 10 |  | 10 |  | 12 | ns |  |
| tGHCX | tcGor | $\overline{\mathrm{G}}$ Compare Output Hold Time | 1 |  | 1 |  | 1 |  | ns |  |
| tglcx | tglcz | $\overline{\mathrm{G}}$ to Compare to HOLD | 3 |  | 3 |  | 3 |  | ns |  |
| tGhcv | tacv | $\overline{\mathrm{G}}$ to Compare Valid |  | 10 |  | 10 |  | 12 | ns |  |
| tevcr | teca | E True to Compare Access Time |  | 17 |  | 20 |  | 25 | ns |  |
| texcx | tecoh | E False Compare Hold Time | 4 |  | 4 |  | 4 |  | ns |  |
| tevcx | teclz | E True to Compare Low-Z | 4 |  | 4 |  | 4 |  | ns |  |
| texcz | techz | E False to Compare High-Z |  | 8 |  | 8 |  | 10 | ns |  |
| tcgl-cv | tcga | $\overline{\mathrm{CGx}}$ to Compare Access Time |  | 6 |  | 8 |  | 10 | ns |  |
| tcgh-cx | tcGor | $\overline{\text { CGx }}$ Compare Hold Time | 2 |  | 2 |  | 2 |  | ns |  |
| tcgl-cx | tcglz | $\overline{\mathrm{CGx}}$ LOW to Compare Low-Z | 2 |  | 2 |  | 2 |  | ns |  |
| tcgh-cz | tcGhz | $\overline{\mathrm{CGx}} \mathrm{HIGH}$ to Compare High-Z |  | 8 |  | 8 |  | 10 | ns |  |

Figure 12. Summary Compare Cycle


Notes:

1. $\bar{W}$ and $\overline{\mathrm{G}}$ are both assumed to be HIGH.
2. $\overline{H x}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH.

Figure 13. Compare Cycle


VROO1046

## Notes :

1. $\bar{W}$ and $\bar{G}$ are both HIGH, $\overline{\mathrm{CGx}}$ is LOW and a true Chip Enable pattern is present.
2. $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH.

## RESET MODE

The MK4202 allows an asynchronous reset whenever $\overline{R S}$ is LOW regardless of the logic state on the other input pins. Reset clears all internal RAM bits in CDQ0 (2048 bits) to a logic zero. This output can be used as a valid tag bit to insure a valid compare miss or hit. It should be noted that a valid write cycle is not allowed during a reset cycle ( $\bar{W}=\mathrm{LOW}$,
$\overline{\mathrm{S}}=\mathrm{LOW}, \overline{\mathrm{RS}}=$ LOW, and Chip Enable is true). The state of the data outputs is determined by the input control logic pins : Chip Enable, $\overline{\mathrm{S}}, \overline{\mathrm{G}}$, and $\overline{\mathrm{W}}$ (see truth table). Should a reset occur during a valid compare cycle, and the CDQ 0 valid tag bit is set to a logic "1", then $\overline{C x}$ will go LOW at tRSL-CL from the falling edge of RS.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Reset Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right.$ )

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| trLsL-AV | trsc | Reset Cycle Time | 20 |  | 25 |  | 30 |  | ns |  |
| trsL-RSH | trsw | Reset pulse Width | 20 |  | 25 |  | 30 |  | ns |  |
| $\mathrm{t}_{\text {RSL-CL }}$ | $t_{\text {RSCL }}$ | $\overline{\text { RS LOW to Compare Output }}$ LOW |  | 20 |  | 25 |  | 30 | ns |  |
| trsh-av | trsR | Address Recovery Time | 0 |  | 0 |  | 0 |  | ns |  |
| trsh-EV | trse | Chip Enable Recovery Time | 0 |  | 0 |  | 0 |  | ns |  |

## FORCE HIT AND FORCE MISS

The MK4202 can force either a miss or hit condition on the CO and C 1 outputs by asserting $\overline{\mathrm{MO}}, \overline{\mathrm{M} 1}$ or $\overline{\mathrm{HO}}, \overline{\mathrm{H} 1}$ LOW. A Force Miss overrides a Force Hit condition and is not dependent upon Compare

Output Enables ( $\overline{\mathrm{CGx}}$ ) (see truth table). The CO and C1 outputs will go HIGH within thlCH from the falling edge of $\mathrm{HO}, \mathrm{H1}$ or CO and C 1 will go LOW within $\mathrm{t}_{\mathrm{mLCL}}$ from the falling edge of $\overline{\mathrm{M0}}, \overline{\mathrm{M} 1}$. All $\overline{\mathrm{M} 0}, \overline{\mathrm{M} 1}$ and $\mathrm{HO}, \overline{\mathrm{H} 1}$ inputs must be HIGH during a valid compare cycle.

ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Force Hit or Miss Cycle Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol |  | Parameter | -17 |  | -20 |  | -25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STD | ALT |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{thLCH}^{\text {l }}$ | tha | $\overline{\mathrm{Hx}}$ to Force Hit Access Time |  | 8 |  | 8 |  | 10 | ns |  |
| thecz | $\mathrm{thHz}^{\text {H }}$ | $\overline{\mathrm{Hx}}$ to Compare High-Z |  | 5 |  | 5 |  | 8 | ns |  |
| thl-cGX | ths | Force Hit to $\overline{\mathrm{CGx}}$ Don't Care | 2 |  | 2 |  | 2 |  | ns |  |
| the-CGH | thr | Force Hit to $\overline{\mathrm{CGx}}$ Recognized | 2 |  | 2 |  | 2 |  | ns |  |
| tmlcl | $t_{\text {MA }}$ | $\overline{\mathrm{Mx}}$ to Force Miss Access Time |  | 8 |  | 8 |  | 10 | ns |  |
| $\mathrm{t}_{\text {MHCZ }}$ | $\mathrm{t}_{\mathrm{MHZ}}$ | $\overline{M x}$ to Compare to High-Z |  | 5 |  | 5 |  | 8 | ns |  |
| tmL-CGX | $\mathrm{t}_{\mathrm{MS}}$ | Force Miss to $\overline{\mathrm{CGx}}$ Don't Care | 2 |  | 2 |  | 2 |  | ns |  |
| $\mathrm{t}_{\mathrm{MH} \text {-CGH }}$ | $t_{\text {MR }}$ | Force Miss to $\overline{\mathrm{CGX}}$ Recognized | 2 |  | 2 |  | 2 |  | ns |  |
| $\mathrm{t}_{\text {MLHX }}$ | $\mathrm{t}_{\text {MHS }}$ | Force Miss to $\overline{\mathrm{Hx}}$ Don't Care | 2 |  | 2 |  | 2 |  | ns |  |
| $\mathrm{t}_{\text {MHHH }}$ | $\mathrm{t}_{\mathrm{MHR}}$ | Force Miss to $\overline{\mathrm{Hx}}$ Recognized | 2 |  | 2 |  | 2 |  | ns |  |

Figure 14. Reset Cycle


Note : Reset during an active write cycle is not allowed. A write cycle may disrupt Reset, but will not damage devcie.
Figure 15. Valid Compare - Reset


VROO1048

Note : CDQO is presumed to be HIGH.

Figure 16. Force Hit Force Miss


Figure 17. Late Write - Hit Cycle


Note : $\overline{\mathrm{G}}$ is HIGH and a Valid Address is present, $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH, with $\overline{\text { CGx }}$ LOW.

Figure 18. Compare - Write Hit - Compare Cycle


Note : $\overline{\mathrm{G}}$ is HIGH and a Valid Address is present, $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH, with $\overline{\mathrm{CGx}}$ LOW.

Figure 19. Late Read - Hit Cycle


Note: $\overline{\mathrm{G}}$ is HIGH and a Valid Address is present, $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH, with $\overline{\mathrm{CGx}}$ LOW.

Figure 20. Compare - Read Hit - Compare Cycle


Note: $\bar{W}$ is HIGH and a Valid Address is present, $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH, with $\overline{\mathrm{CGx}}$ LOW.

Figure 21. Early Write - Hit Cycle


Note: $\overline{\mathrm{G}}$ is HIGH and a Valid Address is present, (EO-E3) = True. $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH

Figure 22. Early Read - Hit Cycle


Note : $\bar{W}$ is HIGH and a Valid Address is present, (EO-E3) $=$ True. $\overline{\mathrm{Hx}}$ and $\overline{\mathrm{Mx}}$ are both assumed to be HIGH.

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 32K x 9 CACHE BRAM

- 32K x 9 CMOS SYNCHRONOUS BURSTSRAM
- FAST CYCLE TIMES: 25, 30ns
- FAST ACCESS: 19, 24ns Max
- ON-BOARD BURST COUNTER
- INPUT REGISTERS (ADDR.,DATA,CTRL)
- SELF-TIMED WRITE CYCLE
- THREE STATE COMMON I/O
- HIGH OUTPUT DRIVE CAPABILITY
- ASYNCHRONOUS OUTPUT ENABLE ( $\overline{\mathrm{G}})$
- BURST CONTROLINPUTS: $\overline{A D S P}, \overline{A D S C}, \overline{A D V}$
- DUAL CHIP SELECTS FOR EASY DEPTH EXPANSION


Figure 1. Pin Connection


Figure 2. Block Diagram


## DESCRIPTION

The MK62486 BRAM $^{\text {TM }}$ is a 288 K (294,912-bit) CMOS Burst SRAM, organized as 32,768 words $x$ 9 bits. It is fabricated using SGS-Thomson's low power, high performance, CMOS technology. The device integrates a 2-bit burst counter, input registers, high output drive capability, and high speed synchronous SRAM onto a single chip. The syn-chronous design provides precise control using an external clock (K) input. The MK62486 is specifically adapted to provide a burstable, high performance secondary cache for the $1486^{\text {TM }}$ microprocessor.
The MK62486 is available in a 44 pin plastic leaded chip-carrier (PLCC). The device provides multiple power and ground pins to reduce effects induced by output noise for high performance applications. Separate power and ground pins ( $\mathrm{V}_{\mathrm{CCQ}}$ and $\mathrm{GND}_{\mathrm{Q}}$ ) have been employed for DQ0-8 to allow output levels referenced to 5 Volts or 3.3 Volts. The main Burst SRAM power requires a single $5 \mathrm{~V} \pm 5 \%$ supply, and all inputs and outputs are TTL compatible.

## DEVICE OPERATIONS

Addresses (A0-A14), data inputs (DQ0-DQ8), and control signals, with exception of Output Enable ( $\overline{\mathrm{G}}$ ), are clock controlled inputs through non-inverting, pos-itive edge triggered registers. A cache burst address sequence can be initiated by either ADSP (Address Status Processor) or ADSC (Address Sta-tus Cache Controller) inputs, with subsequent burst addresses being internally generated by the Burst SRAM. The $\overline{\text { ADV input }}$ (burst address advance) provides control of the burst sequence, which imitates the i486 cache burst address sequence. Once a cache burst cycle begins, the subsequent burst address is generated internally each time the $\overline{\text { ADV }}$ input is asserted at the rising edge of the clock (K) input. The burst counter operates in the same manner for either cache burst write or read cycles.

The $\overline{\mathrm{ADSP}}$ and the $\overline{\mathrm{ADSC}}$ inputs control the start and the duration of the burst sequence respectively. Each time either address status input is asserted low, a new external base address is registered on the positive going edge of the clock (K).

## ASYNCHRONOUS TRUTH TABLE

| Mode | $\overline{\mathbf{G}}$ | DQ Status |
| :--- | :---: | :---: |
| Read | L | Data Out |
| Read | H | High-Z |
| Write $^{(2)}$ | X | Data In (High-Z) |
| Deselect | X | High-Z |

## Notes:

1. $X=$ Don't Care.
2. For a cache write cycle following a read operation, $\bar{G}$ must be high before the input data required set-up time, and be held high through the input data hold time.

## BURST COUNT SEQUENCE

| External Address | A14-A2 | A1 | A0 |
| :--- | :---: | :---: | :---: |
| 1st Burst Address | A14-A2 | A 1 | $\overline{\mathrm{~A} 0}$ |
| 2nd Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | $\overline{\mathrm{~A} 1}$ | A 0 |
| 3rd Burst Address | $\mathrm{A} 14-\mathrm{A} 2$ | $\overline{\mathrm{~A} 1}$ | $\overline{\mathrm{A0}}$ |

Note : The burst count sequence wraps around to the initial address after a full count is completed.

## SYNCHRONOUS TRUTH TABLE

| S0 | $\overline{\mathbf{S 1}}$ | $\overline{\text { ADSP }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | $\overline{\mathbf{W}}$ | K | Address | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| L | X | L | X | X | X | $\uparrow$ | N/A | Deselected |
| X | H | H | L | X | X | $\uparrow$ | N/A | Deselected |
| H | L | L | X | X | X | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| H | L | H | L | X | L | $\uparrow$ | External Base Address | Write Cycle - Extend <br> Burst |
| H | L | H | L | X | H | $\uparrow$ | External Base Address | Read Cycle - Extend <br> Burst |
| X | X | H | H | L | L | $\uparrow$ | Advance Burst Address | Write Cycle - Continue <br> Burst Sequence |
| X | X | H | H | L | H | $\uparrow$ | Advance Burst Address | Read Cycle - Continue <br> Burst Sequence |
| X | X | H | H | H | L | $\uparrow$ | Hold Current Burst <br> Address | Write Cycle - Suspend <br> Burst Sequence |
| X | X | H | H | H | H | $\uparrow$ | Hold Current Burst <br> Address | Read Cycle - Suspend <br> Burst Sequence |

## Notes :

1. $\mathrm{X}=$ Don't Care.
2. All inputs except $\bar{G}$ requre set-up and hold times to the rising edge (low to high transtion) of the external clock ( K ).
3. All read and write timings are referenced from $\bar{G}$ or $K$.
4. A read cycle is defined by $\bar{W}$ high or $\overline{\text { ADSP }}$ low for the required set-up and hold times. A write cycle is defined by $\bar{W}$ being asserted low for the set-up and hold times
5. $\bar{G}$ is a don't care when $\bar{W}$ is registered low from the previous rising clock edge.

6 Chip Selects must be true ( $\mathrm{SO}=$ high, $\overline{\mathrm{SI}}=$ low) at each rising of the clock while $\overline{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ is asserted for the device to remain enabled; Chip Selects are registered whenever ADSP or ADSC is asserted low at the rising edge of the clock.

NTROKLERTRONMCS

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {I }}$ | Voltage on any Pin Relative to Ground | -0.5 to 6 | V |
| $\mathrm{~T}_{\text {A }}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1.2 | W |
| louT | Output Current | 20 | mA |

## Notes:

1. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maxımum rating conditions for extended periods of time may affect reliability.
2. Output current absolute maximum rating is specified for one output at a time, not to exceed a duration of 1 second.

## RECOMMENDED DC OPERATING CONDITIONS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{C C}$ | Supply Voltage | 4.75 | 5 | 5.25 | V |
| GND | Ground | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{HH}}$ | Logic 1 All Inputs | 2.2 | 3 | $V_{C C}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.2 | 0.8 | V |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ )

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcCl}_{1}$ | Average AC Power Supply Current ( $\overline{\mathrm{G}}=\mathrm{SO}=\mathrm{V}_{\mathrm{IH}}, \overline{\mathrm{Si}}=$ $\mathrm{V}_{\mathrm{IL}}$. All inputs $=\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IH}} \geq 3 \mathrm{~V}$ |  | 160 | mA | 4 |
| ISB | TTL Standby Current ( $\left.\mathrm{SO}=\mathrm{V}_{\mathrm{L}}, \overline{\mathrm{S} 1}=\mathrm{V}_{\mathrm{IH}}\right)$ |  | 40 | mA | 5 |
| ISB1 | CMOS Standby Current ( $\mathrm{SO} \leq 0.2 \mathrm{~V}, \overline{\mathrm{~S} 1} \geq \mathrm{V} c \mathrm{c}-0.2 \mathrm{~V}$ ) |  | 30 | mA | 6 |
| اıI | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 2 |
| ILO | Output Leakage Current | -1 | 1 | $\mu \mathrm{A}$ | 2 |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic 1 Voltage ( $\mathrm{loH}=-4.0 \mathrm{~mA}$ ) | 2.4 |  | V | 1 |
| VoL | Output Logic 0 Voltage ( $\mathrm{loL}=8 \mathrm{~mA}$ ) |  | 0.4 | V | 1 |

CAPACITANCE
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Typ. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{l}}$ | Input Capacitance on all pins (except DQ) | 4 | 5 | pF | 7 |
| $\mathrm{C}_{0}$ | Output Capacitance | 8 | 10 | pF | 3,7 |

## Notes:

1. All voltages referenced to GND.
2. Measured with $\mathrm{GND} \leq \mathrm{V} \leq \mathrm{Vcc}$ and outputs deselects.
3. Output buffers are deselected.
4. All other inputs $\geq V_{c c}-0.2$ or $\leq G N D+0.2, f=0, V_{c c} \max$.
5. Capacitances are sampled and not $100 \%$ tested.
6. For proper operation the $\overline{\mathrm{RES}}$ input should be tied to ground.
7. Icci measured as average AC current, with outputs open, Vcc max, tкHKH min duty cycle $100 \%$.
8. All other inputs at $V_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}, f=0, \mathrm{~V}_{\mathrm{CC}}$ max.

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 1.5 | ns |
| Input and Output Signal Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 15$ | $\%$ |

Figure 3. Equivalent Output Load Circuits


READ/WRITE CYCLE TIMING - AC OPERATING CONDITIONS AND CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | -19 |  | -24 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tкHKH | Cycle Time | 25 |  | 30 |  | ns |  |
| tкHov | Clock Access Time |  | 19 |  | 24 | ns | 1 |
| tKHKL | Clock High Pulse Width | 9.5 |  | 11 |  | ns |  |
| tкLKH | Clock Low Pulse Width | 9.5 |  | 11 |  | ns |  |
| tglov | Output Enable Access Time |  | 8 |  | 9 | ns | 1 |
| tкнох $^{\text {tren }}$ | Clock High to Output Active | 3 |  | 3 |  | ns | 1 |
| tglox | Output Enable to Output Active | 0 |  | 0 |  | ns | 2 |
| tkhox | Clock High to Q Active (Low-Z) | 3 |  | 3 |  | ns | 2 |
| tkhaz $^{\text {l }}$ | Clock High to Q High-Z |  | 12 |  | 15 | ns | 2 |
| tghoz | Output Disable to Q High-Z |  | 8 |  | 9 | ns | 2 |
| tavkh | Address Set-up Time | 3 |  | 3 |  | ns | 3 |
| tadsvkh | Address Status Set-up Time | 3 |  | 3 |  | ns | 3 |
| tovkh | Data In Set-up Time | 3 |  | 3 |  | ns | 3 |
| twukh | Write/Read Set-up Time | 3 |  | 3 |  | ns | 3 |
| tadvvkh | Address Advance Set-up Time | 3 |  | 3 |  | ns | 3 |
| tsovkh | Chip Select 0 (S0) Set-up Time | 3 |  | 3 |  | ns | 3 |
| tsivkh | Chip Select 1 ( $\overline{\mathrm{S} 1}$ ) Set-up Time | 3 |  | 3 |  | ns | 3 |
| tкHaX | Address Hold Time | 2 |  | 2 |  | ns | 3 |
| tKhadsx | Address Status Hold Time | 2 |  | 2 |  | ns | 3 |
| ${ }_{\text {tKHDX }}$ | Data In Hold Time | 2 |  | 2 |  | ns | 3 |
| tkhwx | Write/Read Hold Time | 2 |  | 2 |  | ns | 3 |
| tkhadvx | Address Advance Hold Time | 2 |  | 2 |  | ns | 3 |
| tkhsox | Chip Select 0 (S0) Hold Time | 2 |  | 2 |  | ns | 3 |
| tkHS1X | Chip Select $1(\overline{\text { S1 }}$ ) Hold Time | 2 |  | 2 |  | ns | 3 |

## Notes:

1. Measured with load as shown in Figure 3A.
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady-stage voltage with load as shown in Figure 3B. This parameter is sampled and not $100 \%$ tested.
3. This is a synchronous device requiring that all inputs must meet the specified set-up and hold times with stable logic levels for all rising edges of the clock input ( K ).

## DEVICE OPERATIONS (Continued)

When $\overline{\text { ADSP }}$ is asserted low, any ongoing burst cycle is interrupted, and a read operation (independent of $\bar{W}$ and $\overline{\text { ADSC }}$ ) is performed at the new registered external base address. A new burst cycle is initiated each time ADSP is asserted. By asserting ADSC low, the present burst cycle (initiated by $\overline{\text { ADSP }}$ ) is interrupted and an extended burst read or write (depending upon the logic state of $\bar{W}$ at the rising edge of K ) is performed at the new registered base address. Chip selects (S0 and S1) are only sampled when a new base address is loaded. Therefore, the chip selects are registered when either address status input is asserted low at the rising edge of the clock (K), and remain latched internally until the next assertion of either $\overline{\text { ADSP }}$ or ADSC. The MK62486 Truth Tables and timing diagrams reference specific device operations.
It should be noted that the MK62486 allows a non-burst mode of operation where ADSP is the ADS\# of the $i 486$ processor in a 2-2 cycle mode of operation, and $\overline{\text { ADSC }}$ is held high during T2 (see Figure 4). However, the non-burst mode obviously negates the advantage of the internal burst counter for fast cache fill operations. In either mode (burst or non-burst), the write cycles are internally self-
timed, and are initiated by the rising edge of the clock input. Self-timed write cycles eliminate complex off-chip write pulse generation providing more flexibility for incoming signals.
The $\overline{\text { ADV }}$ input controls subsequent burst data accesses after the first data of the burst cycle is processed. Each time $\overline{\text { ADV }}$ is asserted low for subsequent bursts at the rising edge of the clock input, the burst counter is advanced to the next burst address sequence. The address is advanced before the operation. Wait states can be inserted during burst cycles by holding the ADV pin high during positive clock transitions. Upon completion of the full internal burst count, the address will wrap-around to its initial base address

## GENERAL APPLICATION

The MK62486 is organized using the ninth bit as the parity bit to support byte parity. Since the i486 processor provides on-board parity generation and checking, the ninth bit of the cache Burst SRAM can be passed to one of the DPO-DP3 pins of the microprocessor. Thus the MK62486 provides an architecture for building a $32 \mathrm{~K} \times 32$-bit burstable data cache SRAM array, with byte parity, by using four devices in a 128 K byte cache application.

Figure 4. General 128K Byte Cache Block Diagram


Figure 5. Non-Burst Read/Write 2-2 Cycles


Figure 6. Burst Read Cycle
(

Figure 7. Burst Write Cycle


Figure 8. Combined Burst Read/Write Cycle


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 32K x 9 CACHE BRAM

ADVANCE DATA

- $32 \mathrm{~K} \times 9$ CMOS SYNCHRONOUS BURST SRAM
- FAST CYCLE TIMES: 25, 30ns
- FAST ACCESS: 19, 24ns Max
- ON-BOARD BURST COUNTER
- INPUT REGISTERS (ADDR.,DATA,CTRL)
- SELF-TIMED WRITE CYCLE
- THREE STATE COMMON I/O
- LATE WRITE ABORT FEATURE
- ASYNCHRONOUS OUTPUT ENABLE ( $\overline{\mathrm{G}})$
- BURST CONTROL INPUTS: $\overline{T S P}, \overline{T S C}, \overline{B A A}$
- DUAL CHIP SELECTS FOR EASY DEPTH EXPANSION


PLCC44 (Q)

Figure 1. Pin Connection


Figure 2. Block Diagram


## DESCRIPTION

The MK62940 BRAM $^{\text {TM }}$ is a 288 K (294,912-bit) CMOS Burst SRAM, organized as 32,768 words x 9 bits. It is fabricated using SGS-THOMSON's low power, high performance, CMOS technology. The device integrates a 2 -bit burst counter, input registers, high output drive capability, and high speed synchronous SRAM onto a single chip. The synchronous design provides precise control using an external clock ( K ) input. The MK62940 is specifically adapted to provide a burstable, high performance secondary cache for the MC68040 microprocessor.
The MK62940 is available in a 44 pin plastic leaded chip-carrier (PLCC). The device is pin compatible and functional equivalent to the Motorola MCM62940, but employs a single power supply design. The main Burst SRAM power (Vcc) requires a single $5 \mathrm{~V} \pm 10 \%$ supply, and all inputs and outputs are TTL compatible.

## DEVICE OPERATION

Addresses (A0-A14), data inputs (DQ0-DQ8), and
control signals, with exception of Output Enable ( $\overline{\mathrm{G}}$ ) are clock controlled inputs through non-inverting, positive edge triggered registers. A cache burst address sequence can be initiated by either TSP (Transfer Start Processor) or TSC (Transfer Start Cache Controller) inputs, with subsequent burst addresses being internally generated by the Burst SRAM. The BAA input (Burst Address Advance) provides control of the burst sequence, which imitates the required MC68040 cache burst address sequence. A cache burst cycle begins by loading the internal counter with the present values of A1 and $A O$. Thereafter, subsequent burst addresses are generated internally. The burst counter operates in the same manner for either cache burst write or read cycles.
The TSP and the $\overline{T S C}$ inputs control the start of the burst sequence. When either $\overline{T S x}$ is asserted low at the rising edge of the clock, any ongoing burst cycle is interrupted and a new external base address is registered. Chip selects (S0 and $\overline{\mathrm{S} 1}$ ) are only sampled when a new base address is loaded.

ASYNCHRONOUS TRUTH TABLE

| Mode | $\overline{\mathbf{G}}$ | DQ Status |
| :---: | :---: | :---: |
| Read | L | Data Out |
| Read | H | High-Z |
| Write $^{(2)}$ | X | High-Z |
| Write $^{(2)}$ | X | Data In |
| Deselect | X | High-Z |

## Note:

1. $X=$ Don't Care.
2. For a cache write cycle following a read operatıon, $\overline{\mathrm{G}}$ must be high before the input data required set-up tıme, and be held high through the input data hold time.

BURST COUNT SEQUENCE


Note: The external values for $A 1, A 0$ are the starting point for the burst sequence graph. The burst counter will internally advance A1 and $A O$ as shown After the counter reaches a full count from the initial value, the address will wrap around.

## SYNCHRONOUS TRUTH TABLE

| so | $\overline{\mathbf{S 1}}$ | $\overline{\text { TSP }}$ | $\overline{\text { TSC }}$ | $\overline{\text { BAA }}$ | $\overline{\mathbf{W}}$ | K | Address | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| L | X | L | X | X | X | $\uparrow$ | N/A | Deselected |
| X | H | H | L | X | X | $\uparrow$ | N/A | Deselected |
| H | L | L | X | X | X | $\uparrow$ | External Base Address | Read Cycle - Begin <br> Burst |
| H | L | H | L | X | L | $\uparrow$ | External Base Address | Write Cycle - Extend <br> Burst |
| H | L | H | L | X | H | $\uparrow$ | External Base Address | Read Cycle - Extend <br> Burst |
| X | X | H | H | L | L | $\uparrow$ | Advance Burst Address | Write Cycle - Continue <br> Burst Sequence |
| X | X | H | H | L | H | $\uparrow$ | Advance Burst Address | Reade Cycle - Continue <br> Burst Sequence |
| X | X | H | H | H | L | $\uparrow$ | Hold Current Burst <br> Address | Write Cycle - Suspend <br> Burst Sequence |
| X | X | H | H | H | H | $\uparrow$ | Hold Current Burst <br> Address | Read Cycle - Suspend <br> Burst Sequence |

## Notes:

1. $X=$ Don't Care.
2. All inputs except $\bar{G}$ require set-up and hold times to the risıng edge (low to high transition) of the external clock (K).

3 All read and write tımings are referenced from $\overline{\mathrm{G}}$ or K .
4. A read cycle is defined by $\bar{W}$ high or $\overline{T S P}$ low for the required set-up and hold tımes. A write cycle is defıned by $\bar{W}$ being asserted low for the set-up and hold times.
5. G is a don't care when $\overline{\mathrm{W}}$ is registered low from the previous rising clock edge.
6. Chip Selects must be true ( $\mathrm{SO}=$ high, $\mathrm{S} 1=$ low) at each rising of the clock while $\overline{\mathrm{TSP}}$ or $\overline{\mathrm{TSC}}$ is asserted for the device to remain enable; Chip Selects are registered whenever TSP or TSC is asserted low at the rising edge of the clock.
7. Chip Selects must be true $(S 0=$ high, $\overline{S 1}=l o w)$ at each rising of the clock while $\overline{T S P}$ or $\overline{T S C}$ is asserted for the the device to remain enabled; Chip Selects are registered whenever TSP or TSC is asserted low at the rising edge of the clock.

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $V_{\text {I }}$ | Voltage on any Pin Relative to Ground | -0.5 to 6 | V |
| $\mathrm{~T}_{\text {A }}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1.2 | W |
| louT | Output Current | 20 | mA |

Note : This is a stress ratıng only and functıonal operatıon of the device at these or any other conditions above those indicated in the operation sections of this specificatıon is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability

## RECOMMENDED DC OPERATING CONDITIONS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.75 | 5 | 5.25 | V |  |
| GND | Ground | 0 | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 All Inputs | 2 | 3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |  |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.2 | 0.8 | V |  |
| $\mathrm{GND}_{\mathrm{Q}}$ | Output Ground | 0 | 0 | 0 | V | 1 |

Note : 1 . All voltages referenced to GND.

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcC1}$ | Average AC Power Supply Current ( $\overline{\mathrm{G}}=\mathrm{S} 0=\mathrm{V}_{\mathbb{1}}, \overline{\mathrm{S} 1}=$ $\left.\mathrm{V}_{\mathrm{IL}}\right)$. All inputs $=\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IH}} \geq 3 \mathrm{~V}$ |  | 160 | mA | 4 |
| ISB | TTL Standby Current ( $\mathrm{S} 0=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{S} 1}=\mathrm{V}_{\mathrm{IH}}$ ) |  | 40 | mA | 5 |
| $\mathrm{I}_{\text {SB1 }}$ | CMOS Standby Current ( $\mathrm{SO} \leq 0.2 \mathrm{~V}, \overline{\mathrm{~S} 1} \geq \mathrm{V}_{C c}-0.2 \mathrm{~V}$ ) |  | 30 | mA | 6 |
| l LI | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 2 |
| ILO | Output Leakage Current | -1 | 1 | $\mu \mathrm{A}$ | 2 |
| V OH | Output Logic 1 Voltage ( $\mathrm{l}_{\text {OH }}=-4 \mathrm{~mA}$ ) | 2.4 |  | V | 1 |
| Vol | Output Logic 0 Voltage ( $\mathrm{loL}=8 \mathrm{~mA}$ ) |  | 0.4 | V | 1 |

CAPACITANCE

$$
\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)
$$

| Symbol | Parameter | Typ. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{l}}$ | Input Capacitance on all pins (except DQ) | 4 | 5 | pF | 7 |
| $\mathrm{C}_{0}$ | Output Capacitance | 8 | 10 | pF | 3,7 |

## Notes:

1 All voltages referenced to GND.
2 Measured with $G N D \leq V \leq V_{C c}$ and outputs deselects.
3. Output buffers are deselected.
4. Icc1 measured as average AC current, with outputs open, Vcc max, tкнкн (min) duty cycle 100\%
5. All other inputs at $V_{I L}$ or $V_{I H}, f=0, V_{C C}$ max.
6. All other inputs $\geq V_{c c}-0.2$ or $\leq G N D+0.2, f=0, V_{c c}$ max
7. Capacitances are sampled and not $100 \%$ tested.
8. For proper operation RES must be tied low.

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 1.5 | ns |
| Input and Output Signal Timing Reference Level | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 5 \%$ | V |

Figure 3. Equivalent Output Load Circuits


[^6]
## DEVICE OPERATIONS (Continued)

Therefore, the chip selects are registered when either transfer start input is asserted low at the rising edge of the clock (K), and remain latched internally until the next assertion of either TSP or TSC. The MK62940 Truth Tables and timing diagrams reference specific device operations.
It should be noted that the MK62940 allows a non-burst mode of operation where TSP is the TS pin of the MC68040 processor in a typical 2 clock cycle mode of operation, and TSC is held high during C2 (see Figure 5). However, the non-burst mode obviously negates the advantage of the internal burst counter for fast cache fill operations. In either mode (burst or non-burst), the write cycles are internally self-timed, and are initiated by the rising edge of the clock input when $\overline{\mathrm{W}}$ is low.
The $\overline{B A A}$ input controls subsequent burst data accesses after the first data of the burst cycle is
processed. Each time $\overline{B A A}$ is asserted low for subsequent bursts at the rising edge of the clock input, the burst counter is advanced to the next burst address sequence. The address is advanced from the rising edge of $K$. Wait states can be inserted during burst cycles by holding the $\overline{B A A}$ pin high during positive clock transitions. Upon completion of the full internal burst count, the address will wrap-around to its initial base address.

## GENERAL APPLICATION

The MK62940 is organized as $32 \mathrm{~K} \times 9$ bit words to support byte parity. By incorporating TAGRAM ${ }^{\top M}$ with a 15 bit tag field and a 15 bit index address, a cache address scheme of 30 bits is monitiored. The TAGRAM in addtion to the MK62940 provides an architecture for building a $32 \mathrm{~K} \times 32$-bit burstable data cache SRAM array, with byte parity, by using four devices in a 128 K byte cache application.

Figure 4. General 128K Byte Cache Block Diagram


READ/WRITE CYCLE TIMING - AC OPERATING CONDITIONS AND CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{VCC}=5 \mathrm{~V} \pm 5 \%\right)$

| Symbol | Parameter | -19 |  | -24 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tKHKH | Cycle Time | 25 |  | 30 |  | ns |  |
| tKHQV | Clock Access Time |  | 19 |  | 24 | ns | 1 |
| tKHKL | Clock High Pulse Width | 9.5 |  | 11 |  | ns |  |
| tKLKH | Clock Low Pulse Width | 9.5 |  | 11 |  | ns |  |
| tglov | Output Enable Access Time |  | 8 |  | 9 | ns | 1 |
| t'khax | Clock High to Output Active | 5 |  | 5 |  | ns | 2 |
| tKHOX | Clock High to Output Active after Write | 3 |  | 3 |  | ns | 2 |
| tglax | Output Enable to Output Active | 0 |  | 0 |  | ns | 2 |
| tKHQZ $^{\text {l }}$ | Clock High to Q High-Z |  | 12 |  | 15 | ns | 2 |
| $\mathrm{t}_{\text {GHoz }}$ | Output Disable to Q High-Z |  | 8 |  | 9 | ns | 2 |
| $\mathrm{t}_{\text {AVKH }}$ | Address Set-up Time | 3 |  | 3 |  | ns | 3 |
| tTSVKH | Transfer Start Set-up Time | 3 |  | 3 |  | ns | 3 |
| tovkh | Data In Set-up Time | 3 |  | 3 |  | ns | 3 |
| tswvKh | Write/Read Set-up Time | 3 |  | 3 |  | ns | 3 |
| tbavkh | Burst Address Advance Set-up Time | 3 |  | 3 |  | ns | 3 |
| tsovkh | Chip Select 0 (S0) Set-up Time | 3 |  | 3 |  | ns | 3 |
| tsivKh | Chip Select $1(\overline{\mathrm{~S} 1})$ Set-up Time | 3 |  | 3 |  | ns | 3 |
| tkhax $^{\text {l }}$ | Address Hold Time | 2 |  | 2 |  | ns | 3 |
| tKHTSX | Transfer Start Hold Time | 2 |  | 2 |  | ns | 3 |
| tKhDX | Data In Hold Time | 2 |  | 2 |  | ns | 3 |
| tkhwx $^{\text {l }}$ | Write/Read Hold Tıme | 2 |  | 2 |  | ns | 3 |
| tкhbax | Burst Address Advance Hold Time | 2 |  | 2 |  | ns | 3 |
| tkhwx | Asynchronous Write ( $\overline{\text { AW }}$ ) Hold Time | 2 |  | 2 |  | ns | 3 |
| tKhsox | Chip Select 0 (S0) Hold Time | 2 |  | 2 |  | ns | 3 |
| tKHSIX $^{\text {l }}$ | Chip Select $1(\overline{\mathrm{~S} 1})$ Hold Time | 2 |  | 2 |  | ns | 3 |

## Notes:

1. Measured with load as shown in Figure 3A.
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady-stage voltage with load as shown in Figure 3B. This parameter is sampled and not $100 \%$ tested.
3. This is synchronous device requiring that all inputs must meet the specified set-up and hold times with stable logic levels for all rising edges of the clock input (K).

Figure 5. Typical Non-Burst Read/Write Cycles


Note : Typical Non-Burst Cycle. $\overline{\mathrm{AW}}=$ Low

Figure 6. Burst Read Cycle


NOTE : $\overline{\mathrm{G}}=\mathrm{HIGH}$

Figure 7. Burst Write Cycle
(

Figure 8. Combined Burst Read/Write Cycle


Note: $\mathrm{SO}=\mathrm{High}, \overline{\mathrm{S} 1}=\overline{\mathrm{G}}=$ Low

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## FIFO MEMORIES

## VERY FAST CMOS 1K x 5 CLOCKED FIFO

- FIRST-IN-FIRST-OUT MEMORY BASED ARCHITECTURE
- $1024 \times 5$ ORGANIZATION
- RISING EDGE TRIGGERED CLOCK INPUTS
- SUPPORTS FREE-RUNNING $40 \%$ TO 60\% DUTY CYCLE CLOCK INPUTS
- SEPARATE READ AND WRITE ENABLE INPUTS
- BiPORT RAM ARCHITECTURE ALLOWS FULLY ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE OPERATION
- CASCADABLE TO ANY DEPTH WITH NO ADDITIONAL LOGIC
- WIDTH EXPANDABLE TO MORE THAN 40 BITS WITH NO ADDITIONAL LOGIC
- HALF FULL STATUS FLAG
- FULL AND EMPTY FLAGS, ALMOST FULL, ALMOST EMPTY, INPUT READY, OUTPUT VALID STATUS FLAGS (4505M)


## DESCRIPTION

The MK4505 is a Very High Speed $1 \mathrm{~K} \times 5$ Clocked FIFO memory. It achieves its high performance through the use of a pipelined architecture, a $1.2 \mu$ full CMOS, single poly, double level metal process, and a memory array constructed using SGSTHOMSON's 8 transistor BiPORTTM memory cell.
The device is designed for use in applications where data is moving through a system on a square wave clock ; applications such as digitized video and audio, image processing, A-to-D and D-to-A conversions, high speed data links, Radar return sampling or data tracing.

## PIN NAMES

| D0 - D4 | Data Inputs |
| :--- | :--- |
| Q0-Q4 | Data Outputs |
| CKW, CKR | Write and Read Clock |
| WE1 | Write Enable Input 1 |
| RE1 | Read Enable Input 1 |
| $\overline{\text { RS }}$ | Reset (active low) |
| $H F$ | Half Full Flag |
| $V_{C C}$, GND | 5 Volts, Ground |



Figure 1. Pin Connections.


Figure 2 . Block Diagram.


## DESCRIPTION (Continued)

The device is available in two versions; a Master, the MK4505M, and a Slave, the MK4505S. The Master provides all of the control signals necessary for reliable, full speed, fully asynchronous width expansion and/or depth expansion. The Master also provides a full compliment of status flags, including Output Valid, Empty, Almost Empty, Half Full, Almost Full, Full, and Input Ready. The Master cannot be written while Full or read while Empty. The Slave, in contrast, can be forced to write and/or read continuously regardless of device status ; a feature useful in triggered data acquisitions, or for retransmit (repeat reading) applications.

4505M only

| $\overline{\mathrm{FF}}, \overline{\mathrm{EF}}$ | Full and Empty Flags (active low) |
| :--- | :--- |
| $\mathrm{AF}, \mathrm{AE}$ | Almost, Full, Almost Empty Flags |
| $\mathrm{DR}, \mathrm{QV}$ | Input Ready, Output Valid |

4505S only

| WE2 | Write Enable Input 2 <br> Read Enable Input 2 (rising edge <br> RE2 |
| :--- | :--- |

## ASBOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $V_{\text {I }}$ | Voltage on any Pin Relative to Ground | -1.0 to 70 | V |
| $T_{A}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Ambient Storage Temperature (plastic) | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| louT | Output Current per Pin | 25 | mA |

Note : Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress ratıng only and functional operation of the device at these or other conditions beyond those indicated in the operational section of this specification is not implied. Exposure to absolute maxımum ratıng conditions for extended perıods of time may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol Parameter | Value |  |  | Unit | Note |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 input | 2.2 |  | $\mathrm{~V}_{\mathrm{CC}}+1.0$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 input | -0.3 |  | 0.8 | V | 1 |

Note: 1. All voltages referenced to GND.

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | 4505-25 |  |  | 4505-33 |  |  | 4505-50 |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max | Min. | Typ. | Max | Min. | Typ. | Max |  |  |
| Icc | Average Power Supply Current |  | 115 | 140 |  | 95 | 140 |  | 75 | 140 | mA | 1 |


| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Leakage Current |  | $\pm 1$ | $\mu \mathrm{~A}$ | 2 |
| ICL | Output Leakage Current |  | $\pm 10$ | $\mu \mathrm{~A}$ | 2,3 |
| $\mathrm{~V}_{\text {OH }}$ | Logic 1 Output Voltage (lout $=-4 \mathrm{~mA}$ ) | 2.4 |  | V | 4 |
| $\mathrm{~V}_{\text {OL }}$ | Logic 0 Output Voltage (lout $=8 \mathrm{~mA}$ ) |  | 0.4 | V | 4 |

Notes: 1. Measured with both ports operating at $t_{c \kappa}$ Min, $50 \%$ duty cycle, outputs open, $V_{c c}$ max Typical values reflect tck Min, outputs open, with $V_{c c}=5 \mathrm{~V}, 25^{\circ} \mathrm{C}$, with $50 \%$ duty cycle.
2. Measured with $\mathrm{V}=\mathrm{OV}$ to $\mathrm{V}_{\mathrm{cc}}$.
3. Measured at $\mathrm{QO}-\mathrm{Q} 4$, with QV $=$ Low (4505M) ; after clocking with RE2 $=$ Low (4505S).
4. All voltages referenced to GND.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol Parameter | Value |  |  | Unit | Note |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{C}_{1}$ | Input Capacitance | 4 |  | 5 | pF | 1 |
| $\mathrm{C}_{01}$ | Output Capacitance | 8 |  | 10 | pF | 1,2 |
| $\mathrm{C}_{02}$ | Output Capacitance | 12 |  | 15 | pF | 1,3 |

Notes : 1. Sampled, not $100 \%$ tested. Measured at 1 MHz .
2. Measured at all data and flag outputs except $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$.
3. Measured at EF and $\overline{F F}$.

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Times | 5 | ns |
| Input and Output Timing Reference Levels | 1.5 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $V_{C C}$ | $5 \pm 10 \%$ | V |

Figure 3. Output Load Circuits.


Note : * Includes scope and test fixture.

## READ AND HOLD OPERATIONS

The device will perform a Read on the next rising edge of the Read Clock (CKR) whenever (see Figure 4) :

- (4505S) RE1 and RE2 are high at the rising edge of the clock.
- (4505M) RE1 and $\overline{\mathrm{EF}}$ are high at the rising edge of the clock.
Because the device only re-evaluates and updates the Empty Flag ( $\overline{\mathrm{EF}}$ ) on the rising edge of CKR, the appearance of an active Empty Flag at valid flag access time, $\mathrm{t}_{\text {F1A }}$, assures the user that the next rising edge of CKR will generate an inhibit condition. All Q outputs will be High $Z$ at toz from the rising edge of CKR. $\overline{E F}$ is latched between subsequent read clocks.
The device will perform a Hold Cycle (hold over previous data) if RE1 is low at the rising edge of the clock (CKR). If EF (4505M) or RE2 (4505S) is low at the rising edge of the clock, then the outputs will go to High-Z.


## WRITE OPERATIONS

The device will perform a Write on the next rising edge of the Write Clock (CKW) whenever (see Figure 5) :

- (4505S) WE1 and WE2 are high at the rising edge of the clock.
- (4505M) WE1 and $\overline{\mathrm{FF}}$ are high at the rising edge of the clock.
Because the device only re-evaluates and updates the Full Flag ( $\overline{\mathrm{FF}}$ ) on the rising edge of CKW, the appearance of an active Full Flag at valid flag access time, $\mathrm{t}_{\text {F1A }}$, assures the user that the next rising edge of CKW will generate a No-Op condition. $\overline{\mathrm{FF}}$ is latched between subsequent write clocks.

MK4505M (Master) WRITE TRUTH TABLE

| CKW | Present State |  |  | Operation | Next State |  |
| :---: | :---: | :---: | :---: | :--- | :--- | :--- |
|  | $\overline{\mathbf{R S}}$ | WE1 | $\overline{\mathrm{FF}}$ |  | $\overline{\mathrm{FF}}$ | Data in |
| X | 0 | X | X | Reset | 1 | Don't Care |
| $\uparrow$ | 1 | 0 | 0 | No-Op | $?$ | Don't Care |
| $\uparrow$ | 1 | 0 | 1 | No-Op | 1 | Don't Care |
| $\uparrow$ | 1 | 1 | 0 | No-Op | $?$ | Don't Care |
| $\uparrow$ | 1 | 1 | 1 | Write | $?$ | Data in |

? = Device Status is referenced to the "next state" logic conditions.
The "next state" flag logic level is unknown due to the possible occurence of a read operation.

MK4505M (Master) READ TRUTH TABLE

| CKR | Present State |  |  | Operation | Next State |  |
| :--- | :---: | :---: | :---: | :--- | :--- | :--- |
|  | $\overline{\mathbf{R S}}$ | RE1 | $\overline{\mathrm{EF}}$ |  | $\overline{\mathrm{EF}}$ | Qout |
| X | 0 | X | X | Reset | 0 | Hi Z |
| $\uparrow$ | 1 | 0 | 0 | Inhibit | $?$ | HiZ |
| $\uparrow$ | 1 | 0 | 1 | Hold | 1 | Previous Q |
| $\uparrow$ | 1 | 1 | 0 | Inhibit | $?$ | Hi Z |
| $\uparrow$ | 1 | 1 | 1 | Read | $?$ | Data Out |

? = Device Status is referenced to the "next state" flag logic and Qout conditions.
The "next state" flag logic level is unknown due to the possible occurrence of a write operation.

MK4505S (Slave) WRITE TRUTH TABLE

| CKW | Present State |  |  | Operation | Next State |
| :---: | :---: | :---: | :---: | :--- | :--- |
|  | $\overline{\text { RS }}$ | WE1 | WE2 |  | Data |
| $X$ | 0 | $X$ | $X$ | Reset | Don't Care |
| $\uparrow$ | 1 | 0 | 0 | No-Op | Don't Care |
| $\uparrow$ | 1 | 0 | 1 | No-Op | Don't Care |
| $\uparrow$ | 1 | 1 | 0 | No-Op | Don't Care |
| $\uparrow$ | 1 | 1 | 1 | Write | Data in |

MK4505S (Slave) READ TRUTH TABLE

| CKR | Present State |  |  | Operation | Next State |
| :--- | :---: | :---: | :---: | :--- | :--- |
|  | $\overline{\text { RS }}$ | RE1 | RE2 |  | Qout |
| $X$ | 0 | $X$ | $X$ | Reset | Hi Z |
| $\uparrow$ | 1 | 0 | 0 | Inhibit | Hi Z |
| $\uparrow$ | 1 | 0 | 1 | Hold | Previous Q |
| $\uparrow$ | 1 | 1 | 0 | Inhibit | Hi Z |
| $\uparrow$ | 1 | 1 | 1 | Read | Data Out |

## RESET

$\overline{\mathrm{RS}}$ is an asynchronous master reset input. A Reset is required after power-up, before first write. Reset commences on the falling edge of $\overline{\mathrm{RS}}$ irrespective of the state of any other input or output. The user is required to observe Reset Set Up Time (trss) only if the device is enabled (see Figure 7). The trss specification is a don't care if the device remains dis-
abled (WE1 = RE1 = LOW). All status flag outputs will be valid tRSA from the falling edge of $\overline{R S}$, and all $Q$ data outputs will be high impedance trsQz from the same falling edge.
After Reset, if no valid Read operations have been performed since Reset, the "previous data" that will be output when executing the first Hold cycle will be all zeros (see Figure 8).

AC ELECTRICAL CHARACTERISTICS $\left(T_{A}=0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{C}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | 4505-25 |  | 4505-33 |  | 4505-50 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max | Min. | Max | Min. | Max. |  |  |
| tck | Clock Cycle Time | 25 |  | 33 |  | 50 |  | ns | 1 |
| tCKH | Clock High Time | 10 |  | 13 |  | 20 |  | ns | 1 |
| tCKL | Clock Low Time | 10 |  | 13 |  | 20 |  | ns | 1 |
| ts | Set Up Time | 10 |  | 13 |  | 16 |  | ns | 1 |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{A}$ | Output (Q) Access Time |  | 15 |  | 20 |  | 25 | ns | 1,2 |
| $t_{\text {F1A }}$ | Flag 1 Access Time ${ }^{(7)}$ |  | 15 |  | 20 |  | 25 | ns | 1, 2 |
| tF2A | Flag 2 Access Time ${ }^{(8)}$ |  | 20 |  | 25 |  | 30 | ns | 1,2 |
| toh | Output Hold Time | 5 |  | 5 |  | 5 |  | ns | 1, 2 |
| taz | Clock to Outputs High-Z |  | 15 |  | 20 |  | 25 | ns | 1,3 |
| tol | Clock to Outputs Low-Z | 5 |  | 5 |  | 5 |  | ns | 1,3 |
| $t_{\text {RSS }}$ | Reset Set Up Time | 12 |  | 16 |  | 25 |  | nS | 1,4 |
| $t_{\text {RS }}$ | Reset Pulse Width | 25 |  | 33 |  | 50 |  | ns |  |
| $t_{\text {RSA }}$ | Reset Flag Access Time |  | 50 |  | 66 |  | 100 | ns | 1,3 |
| trsQz | Reset to Outputs High-Z |  | 25 |  | 33 |  | 50 | ns | 1, 3 |
| $t_{\text {FRL }}$ | First Read Latency | 50 |  | 66 |  | 100 |  | ns | 1,5 |
| $\mathrm{t}_{\text {FFL }}$ | First Flag Cycle Latency | 25 |  | 33 |  | 50 |  | ns | 1, 6 |

Notes : 1 All AC Electrical Characteristics measured under conditıons specified in "AC Test Conditıons".
2. Measured w/40pf Output Load (Figure 3A).
3. Measured w/5pf Output Load (Figure 3B).
4. Need not be met unless device is Read and/or Write Enabled.
5. Mınımum first Write to first Read delay required to assure valid first Read.
6. Minımum first Write to first Read Clock delay required to assure clearing the Empty Flag.
7. Flag $1=\overline{E F}, \overline{F F}, Q V, D R$.
8. Flag $2=A E, A F, H F$.

Figure 4. Read Cycle Timing.


Note : For this partıcular diagram the $\overline{E F}$ changes logic states presuming that a valıd WRITE operation has occured prior to the rising edge of CKR at $t_{2}$.

Figure 5. Write Cycle Timing.


Note : For this particular diagram the $\overline{F F}$ changes logic states presuming that a valid READ operation has occured prior to the rising edge of CKW at $\mathrm{t}_{3}$.

Figure 6 . Hold Cycle Timing.


Note : $\overline{\mathrm{EF}}=\mathrm{HIGH}$ (master)
RE2 $=$ HIGH (slave)
Figure 7. Reset Cycle Timing.


Note : trass must be met if the device is read AND/OR write enabled (WE1, RE1 = Hıgh).

Figure 8. First Hold After Reset.


Note : A valid write operation is presumed between $t_{1}$ and $t_{2}$.
Figure 9. Almost Empty Flag Timing (4505M only).
(

Note : 1. This example does not show the hysterısis in the ALMOST FLAGS.

Figure 10. Almost Full, Half Full Flag Timing.


Notes : 1. Q outputs in Master/Slave Width Expansion (RE2 = $\overline{\mathrm{EF}}$ ), or when using MK4505S Slave separately.
2. Q outputs in Master-to-Master Depth Expansion (RE1 with $\overline{E F}=$ HIGH), or when using the MK4505M separately.
3. This example does not show the hysterisis in the ALMOST FLAGS.

| Gating Clock |  | Gating Operation | $\begin{gathered} \text { Flag } \\ \text { Affected } \end{gathered}$ | Flag Transition | Read Locations Remaining to Empty | Write Locations Available to Full |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CKR | CKW |  |  |  |  |  |
| $\uparrow$ | - | READ | AE | $\lambda$ | 8* | 1016 |
| - | $\uparrow$ | WRITE | AE | * | 10 | 1014 |
| $\uparrow$ | - | READ | AE | $\geqslant$ | 9 | 1015 |
| - | $\uparrow$ | WRITE | AE | $\rangle$ | 11 | 1013 |
| $\uparrow$ | - | READ | AF | * | 1014 | 10 |
| $\uparrow$ | $\uparrow$ | WRITE | AF | * | 1016 | $8 *$ |
| $\uparrow$ | - | READ | AF | $x$ | 1013 | 11 |
| - | $\uparrow$ | WRITE | AF | $\rangle$ | 1015 | 9 |
| $\uparrow$ | - | READ | HF | - | 510 | 514 |
| - | $\uparrow$ | WRITE | HF | $\star$ | 512 | 512* |
| $\uparrow$ | - | READ | HF | $\rangle$ | 509 | 515 |
| + | $\uparrow$ | WRITE | HF | $\times$ | 511 | 513 |

Notes : *. Flag definition to the respective operation and clock.

1. All examples are given in reference to the flag transition point, in the direction shown, for the given clock edge and operation. The flag remains stable as long as the condition that set or cleared the flag exists in the device.
2. The table describes the number of the cycles that can be performed, including the next rising edge.
3. Remaining Read or Available Write locations at the flag transition point reflects the hysterisis inherent to the internal scheme that detects the flag status.
4. Asynchronous or simultaneous dual port operations at the flag transition point may result in a false flag status. When this occurs, the flag is evaluated and updated on the subsequent clock.

Figure 11. Simultaneous Write/Read Timing (4505M only).


Figure 12.. Simultaneous Write/Read Timing (4505S only).
(

## SIMULTANEOUS WRITE/READ TIMING

The Empty Flag ( $\overline{\mathrm{EF}}$ ) is guaranteed to clear (go HIGH) in response to the first rising edge of the read clock (CKR) to occur tFFL (First Flag Latency) after a valid First Write (from the rising edge of CKW). Read clocks occurring less than tffl after a First Write may clear the EF, but are not guaranteed (see Figure 10). As always, reads attempted in conjunction with an active Empty Flag are inhibited. Therefore, the next rising edge of CKR following tffL will produce the first valid read. This is the tfrL (First Read Latency) pa-rameter, and must be observed for proper system operation with the latched $\overline{E F}$. Coming from an empty condition, the First Read operation should be accomplished by enabling RE1 no less than ts before the rising edge of CKR at trRL. The $Q$ outputs will present valid data $t_{A}$ from the rising edge of CKR.
When using the MK4505S (Slave) separately, the user must observe the tfrl (First Read Latency) parameter to ensure first-write-to-first-read valid data. Referring to Figure 12, the first rising edge of CKR to occur trrl after a First Write clock will guarantee valid data $t_{A}$ from the rising edge of CKR. Read operations attempted before tfrL is satisfied may result in reading RAM locations not yet written. Careful observance of tfris by the user is a must when using free running asynchronous read/write clocks on the MK4505S ; there is no automatic read and write protection circuitry in the Slave.
It should also be noted that the MK4505M/S has an expected "fall-through delay time" described as First Write data presented to the FIFO and clocked out to the outside world. This can be calculated as :
$t_{s}+t_{\text {FRL }}+t_{A}$ (from Figure 11 or 12). Further occurring valid read clocks will present data to the Q outputs $t_{A}$ from the rising edge of CKR.

## WIDTH AND DEPTH EXPANSION

A single Master (MK4505M) is required for each 1 K of depth configured. The number of Slaves that can be driven by a single Master is limited only by the effects of adding extra load capacitance (Write and Read Enable Input Capacitance) onto the Input Ready (DR), Output Valid (QV), Full Flag ( $\overline{\mathrm{FF}}$ ) and Empty Flag ( $\overline{\mathrm{EF}}$ ) outputs. However, even 40 bits of width (8 devices) results in only 40pf of loading, which corresponds to the amount of load called out in the AC Test Conditions. Additional loading will slow the flags down, but as long as Enable Set Up time ( ts ) is met, slowing the flags has no negative consequences.

## DEPTH EXPANSION HANDSHAKE PROTOCOL

The depth expansion handshake device connections are shown in Figure 13. The expansion interface signals can be considered transparent to the user, as long as the expansion clock continues to run. The Output Ready (QV) flag, and the Data Ready (DR) flag logic descriptions are detailed in the following charts. Since the expansion clock is the read clock for the sending FIFO, as well as the write clock for the receiving FIFO, these two signals prevent data loss during depth expansion applications where the receiving bank (bank B, Figure 13) goes full simultaneously as the sending bank goes empty (bank A, Figure 13).

| Before Read Clock |  |  |  | Operation at CKR | After Read Clock |  | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RE1 | EF | QV | Reads Remaining |  | QV | Status |  |
| X | 0 | X | 0 | Inhibit | 0 | Empty | 1 |
| 0 | 1 | 1 | $\geq 1$ | Hold | 0 | Active | 2 |
| 1 | 1 | 0 | 1 | Read | 1 | Empty | 3 |
| 1 | 1 | X | $\geq 2$ | Read | 1 | Active | 4 |

Notes: 1. Whenever EF is active low, further attempted read cycles are inhibited
2. QV is gated by RE1 such that the QV flag will be latched low $t_{F 1 A}$ from the rising edge of CKR when RE1 is low. The RE1 input must meet the set-up tıme (ts) prior to the read clock edge QV does not logically allow or prevent a read operatıon.
3. Whenever RE1 is active high, QV will always follows the EF signal by one read clock cycle.
4. This condition displays a typical read operation when remaining memory locations (prior to the read operation) are from 2 to 1024 . EF and QV contınue to acknowledge that the FIFO has more data avalable.

| Before Write Clock |  |  | Operation at CKW | After Write Clock |  | Note |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WE1 | $\overline{\text { FF }}$ | DR |  |  | DR |  |  |
| X | 0 | 0 | 0 | No-Op | 0 | Full | 1 |
| 0 | 1 | 0 | 1 | No-Op | 1 | Full-1 | 2 |
| 0 | 1 | 1 | 1 | No-Op | 0 | Full-1 | 2 |
| 1 | 1 | $X$ | 1 | Write | 0 | Full | 1 |
| 0 | 1 | $X$ | 2 | No-Op | 1 | Active | 3 |
| 1 | 1 | 1 | 2 | Write | 0 | Full-1 | 4 |
| 0 | 1 | 1 | $\geq 3$ | No-Op | 1 | Active |  |
| 1 | 1 | 1 | $\geq 3$ | Write | 1 | Active | 5 |

Notes : 1. DR can be low only when the MK4505M is full or (full-1). Whenever the device goes full ( $\overline{F F}=$ low), then DR will be latched low $\mathrm{t}_{\text {F1A }}$ from the same write clock edge (CKW) regardless of the logic state of the DR flag at the clock transition. Further attempted write operations are blocked since FF is low.
2. If DR changes logic states after the write clock, then this example reflects the condition when the MK4505M has one (1) memory locatıon available (full-1) DR will presume the opposite logic state of the previous cycle for subsequent write clocks If WE1 is disabled (low) and one memory location is available. Whenever the MK4505M goes full ( $\overline{\mathrm{FF}}=\mathrm{low}$ ), DR will be latched low in the same clock cycle. (This is part of the Depth Expansion Protocol, and acts to notify the sending unit that space is available.) The DR flag does not logically allow or prevent a write operation.
3. If DR is a logic 1 before and after the write clock, then this example signifies that the available memory locations in the MK4505M are greater than or equal to 2 , after the completed write operation.
4. During a valid write cycle, the DR flag will go inactive low $t_{F 1 A}$ from the rising edge of $C K_{w}$ if the write counter is (full-2) at the clock transition. This results is a (full-1) condition. (Refer to notes 1 and 2.)
5. This condition displays a typical write cycle, where avalable memory locations (prior to the write operation) are from 3 to 1024. DR and $\overline{\mathrm{FF}}$ contınue to acknowledge that the FIFO is ready to accept more data.

In summary, the QV flag follows the $\overline{E F}$ signal by one read clock cycle (in all instances) when RE1 is active high at the rising edge of CKR. Whenever RE1 is disabled (low), the QV flag will go low $\mathrm{t}_{\mathrm{F} 1 \mathrm{~A}}$ from the rising edge of CKR. Of course, the RE1 input must satisfy the set-up time (ts) prior to CKR. The QV flag does not enable or inhibit read operations. Read protection is provided by the EF signal.
The DR flag will go low one cycle prior to a full condition (full-1), or DR will go high at (full-2) from the rising edge of CKW. However, if WE1 is disabled (low), and the device has one location available, then DR will toggle each subsequent write cycle until full. This way the device notifies the sending unit that at least one more byte of data can be accepted. When the device goes full, the DR flag will be latched low $t_{\text {F1A }}$ from the clock edge (during the same write cycle), regardless of its previous logic state. As with all valid write cycles, the WE1 input must satisfy the set-up time ( t s) prior to CKW. The DR flag does not enable or inhibit write operations. Write protection is provided by the $\overline{\mathrm{FF}}$ signal.

## WIDTH AND DEPTH EXPANSION EXAMPLES

The width and depth expansion interface timing diagrams (Figures 14 and 15) are in reference to the width and depth expansion schematic in Figure 13
(For simplicity all clocks have the same frequency and transition rate).
Example 1 - First Write Since Empty - Reading the timing diagram from the top left to bottom right, one can determine that figure 13 illustrates the effects of the first WRITE/READ cycles from an EMPTY array of FIFOs. Both of the $\overline{E F}$ pins are initially low ( $\overline{E F} \times$, EF and RE2). As data is written into Bank A, the expansion clock reads data from Bank $A$ and writes it to Bank $B$, the interface $\overline{E F}$ ( $\overline{E F}$ and RE2) and the external $\overline{\mathrm{EF}}(\overline{\mathrm{EF}} \mathrm{X})$ go inactive (logic 1) while data is shifted through the FIFO array from Bank A through Bank B to the external output (Q0-Q4). The EF logic goes valid (logic 0) once data is shifted out of its respective bank.
Example 2 - First Read Since Full - Reading the timing diagram from the bottom left to top right, one can determine that figure 15 illustrates the effects of the first READs from a FULL array of FIFOs. As data is read out of the system (Q0-Q4), it allows Bank B to receive data (Qexp) shifted from Bank A. As Bank B shifts data out via Q0-Q4, allowing Bank A to shift data into Bank $B$, both banks will show a cleared $\overline{\mathrm{FF}}$ status (logic 1) on the expansion $\overline{\mathrm{FF}}$ ( $\overline{\mathrm{FF}}$ and WE2) as well as the internal $\overline{\mathrm{FF}}$ ( $\overline{\mathrm{FF}} \mathrm{X}$ ). When Bank $A$ is no longer considered FULL, Data In from the system ( $D 0-\mathrm{D} 4$ ) is now written into Bank $A$. The FIFO array is again completely Full.

## APPLICATION

The MK4505 operates from a 5 V supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaced with it, particularly TTL devices. Additionally, because the outputs can drive rail-to-rail into high impedance loads, the MK4505 can also interface to 5 V CMOS on all inputs and outputs.
Since very high frequency current transients will be associated with the operation of the MK4505, power line inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding or separate power planes can be employed to reduce line inductance. A high frequency decoupling capacitor should be placed next
to each FIFO. The capacitor should be $0.1 \mu \mathrm{~F}$ or larger. Also, a pull-up resistor in the range of $1 \mathrm{~K} \Omega$ is recommended for the RESET input pin to improve proper operation.
Though often times not thought of as such, the traces on a memory board are basically unterminated, low impedance transmission lines. As such they are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination in close proximity to the TTL drivers can improve driver/signal path impedance matching. While experimentation most often proves to be the only practical approach to selection of series resistors, values in the range of $10 \Omega$ to $33 \Omega$ often prove most suitable.


## MK4505M - MK4505S

Figure 14. Example 1 - Width and Depth Expansion Interface Timing.


Note : *. Example begins with both banks empty, as status flags indicate.

Figure 15. Example 2 - Width and Depth Expansion Interface Timing.


## ORDERING INFORMATION



In a System using both M4505M and M4505S, parts should be ordered individually.
For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS $512 \times 9$ BiPORT FIFO

- FIRST-IN, FIRST-OUT MEMORY BASED ARCHITECTURE
- FLEXIBLE $512 \times 9$ ORGANIZATION
- LOW POWER HCMOS TECHNOLOGY
- ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE
- BIDIRECTIONAL APPLICATIONS
- FULLY EXPANDABLE BY WORD WIDTH OR DEPTH
- EMPTY AND FULL WARNING FLAGS
- RETRANSMIT CAPABILITY
- HIGH PERFORMANCE


## DESCRIPTION

The MK4501 is a BiPORT ${ }^{\text {TM }}$ FIFO memory, which utilizes special two-port cell tech- niques. Specifically, this device implements a First-In, First-Out algorithm, featuring asynchronous read/write operations, full and empty flags, and unlimited expansion capability in both word size and depth. The main application of the MK4501 is as a rate buffer, sourcing and absorbing data at different rates, (e.g., interfacing fast processors and slow peripherals). The full and empty flags are provided to

PIN NAMES

| $\bar{W}$ | Write |
| :--- | :--- |
| $\overline{\mathrm{R}}$ | Read |
| $\overline{\mathrm{RS}}$ | Reset |
| D0-D8 | Data Inputs |
| Q0-Q8 | Data Outputs |
| GND | Ground |
| $\overline{\mathrm{XI}}$ | Expansion Input |
| $\overline{\mathrm{XO}}$ | Expansion Output |
| $\overline{\mathrm{FF}}$ | Full Flag |
| $\overline{\mathrm{EF}}$ | Empty Flag |
| FL/RT | First Load / Retransmit |
| VCc/GND | 5 Volts/Ground |
| NC | Not Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


## INTRODUCTION (Continued)

prevent data overflow and underflow. The data is loaded and emptied on a First-In, First-Out (FIFO) basis, and the latency for the retrieval of data is approximately one load cycle (write). Since the writes and reads are internally sequential, thereby requiring no address information, the pinout definition will serve this and future high-density devices. The ninth bit is provided to support control or parity functions.

## FUNCTIONAL DESCRIPTION

Unlike conventional shift register based FIFOs, the MK4501 employs a memory-based architecture wherein a byte written into the device does not "ripple-through". Instead, a byte written into the MK4501 is stored at a specific location, where it remains until over-written. The byte can be read and re-read as often as desired.
Twin address pointers (ring counters) automatically generate the addresses required for each write and read operation. The empty/full flag circuit prevents illogical operations, such as reading un-written bytes (reading while empty) or over-writing un-read bytes (writing while full). Once a byte stored at a given address has been read, it can be over-written.

Address pointers automatically loop back to address zero after reaching address 511. The empty/full status of the FIFO is therefore a function of the distance between the pointers, not of their absolute location. As long as the pointers do not catch one another, the FIFO can be written and read continuously without ever becoming full or empty.
Resetting the FIFO simply resets the address pointers to address zero. Pulsing retransmit resets the read address pointer without affecting the write address pointer.
With conventional FIFOs, implementation of a larger FIFO is accomplished by cascading the indi-vidual FIFOs. The penalty of cascading is often unacceptable ripple-through delays. The 4501 allows implementation of very large FIFOs with no timing penalties. The memory-based architecture of the MK4501 allows connecting the read, write, data in, and data out lines of the MK4501s in parallel. The write and read control circuits of the individual FIFOs are then automatically enabled and disabled through the expansion-in and expansion-out pins as appropriate (see the Expansion Timing section for a more complete discussion).

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5 | 5.5 | V | 3 |
| GND | Ground | 0 | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" All Inputs | 2.0 |  | $\mathrm{~V}_{\mathrm{CC}}+1$ | V | 3 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" All Inputs | -0.3 |  | 0.8 | V | 3,4 |

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 /$. | Input Leakage Current (Any Input) |  |  | $\pm 1$ | $\mu \mathrm{A}$ | 5 |
| lot | Output Leakage Current |  |  | $\pm 10$ | $\mu \mathrm{A}$ | 6 |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic 1 Voltage (lout $=-1 \mathrm{~mA}$ ) | 2.4 |  |  | V | 3 |
| VoL | Output Logic 0 Voltage (lout $=4 \mathrm{~mA}$ ) |  |  | 0.4 | V | 3 |
| $\mathrm{lcC1}$ | Average V cc Power Supply Current |  |  | 80 | mA | 7 |
| 1 cc 2 | Average Standby Current $\left(\bar{R}=\bar{W}=\overline{R S}=\overline{F L} / \overline{R T}=V_{I H}\right)$ |  |  | 8 | mA | 7 |
| Icca | Power Down Current (all Inputs $\geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ ) |  |  | 500 | $\mu \mathrm{A}$ | 7 |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol | Parameter |  | Value |  |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{C}_{1}$ | Capacitance on Input Pins |  |  | 7 | pF |  |
| $\mathrm{C}_{Q}$ | Capacitance on Output Pins |  |  | 12 | pF | 8 |

## Notes:

1. Pulse widths of less than mınımum values are not valid.
2. Measured using output load shown in figure Output Load Circuit.
3. All voltages are referenced to ground.
4. $\quad 1.5$ volt negativeundershoots are allowed for 10 ns , once per cycle.

5 Measured with $0.4 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I}} \leq \mathrm{V}_{\mathrm{CC}}$.
6. $\overline{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}, 0.4 \mathrm{~V} \geq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$.
7. Icc measurements are made with outputs open
8. With output buffer deselected.

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathbf{I}}$ | Voltage on any Pin Relative to Ground | -0.5 to +7 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature $\mathrm{T}_{\mathrm{A}}$ (ambient) | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| lout | Output Current per Pin | 20 | mA |

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these, or any other conditions above those indicated in the operational sections of this specification, is not implied. Exposure to absolute maximum ratıngs for extended periods may affect device reliability.

## AC TEST CONDITIONS

| Input Levels | GND to 3 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input Signal Timing <br> Reference Level | 1.5 V |
| Output Signal Timing <br> Reference Level | 0.8 V and 2.2 V |
| Ambient Temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Vcc | $5 \mathrm{~V} \pm 10 \%$ |

## READ MODE

The MK4501 initiates a Read Cycle (see Figure 4a) on the falling edge of Read Enable control input ( $\overline{\mathrm{R}}$ ), provided that the Empty Flag (EF) is not set. In the Read mode of operation, the MK4501 provides a fast access to data from 9 of 4608 locations in the static storage array. The data is accessed on a FIFO basis independent of any ongoing WRITE operations. After $\overline{\mathrm{R}}$ goes high, data outputs will return to a high impedance condition until the next Read operation.
In the event that all data has been read from the

Figure 3. Equivalent Output Load Circuit


FIFO, the $\overline{\mathrm{EF}}$ will go low, and further Read operations will be inhibited (the data outputs will remain in high impedance). EF will go high twer after completion of a valid Write operation. EF will again go low tref from the beginning a subsequent READ operation, provided that a second WRITE has not been completed (see figure 4B). Reads beginning tefr after EF goes high are valid. Reads begun after $\overline{E F}$ goes low and more than trpi before EF goes high are invalid (ignored). Reads beginning less than trpi before $\overline{E F}$ goes high and less than tEFR later may or may not occur (be valid) depending on internal flag status.

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{VCC}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $t_{A}$ | Access Time |  | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 | ns | 2 |
| $t_{\text {RR }}$ | Read Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| $t_{\text {RPW }}$ | Read Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| $t_{\text {RL }}$ | $\overline{\mathrm{R}}$ Low to Low Z | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| tov | Data Valid from High $\overline{\mathrm{R}}$ | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | ns | 2 |
| $\mathrm{t}_{\mathrm{RHZ}}$ | $\overline{\mathrm{R}}$ High to High Z |  | 25 |  | 25 |  | 25 |  | 35 |  | 50 |  | 60 | ns | 2 |
| $t_{\text {REF }}$ | $\overline{\mathrm{R}}$ Low to $\overline{\mathrm{EF}}$ Low |  | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 | ns | 2 |
| tefr | $\overline{\mathrm{EF}}$ High to Valid Read | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |
| twef | $\bar{W}$ High to $\overline{\mathrm{EF}}$ High |  | 60 |  | 75 |  | 95 |  | 110 |  | 140 |  | 190 | ns | 2 |
| $t_{\text {RPI }}$ | Read Protect Indeterminant |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 | ns | 2 |

Figure 4A. Read and Empty Flag Waveforms


## WRITE MODE

The MK4501 initiates a Write Cycle (see Figure 4B) on the falling edge of the Write Enable control input $(\overline{\mathrm{W}})$, provided that the Full Flag ( $\overline{\mathrm{FF}}$ ) is not set. Data set-up and hold-time requirements must be satisfied with respect to the rising edge of $\bar{W}$. The data is stored sequentially and independent of any ongoing Read operations. $\overline{\text { FF }}$ is asserted during the last valid write as the MK4501 becomes full. Write operations begun with $\overline{\mathrm{FF}}$ low are inhibited. $\overline{\mathrm{FF}}$ will go high trff after completion of a valid READ
operation. $\overline{\mathrm{FF}}$ will again go low twff from the beginning of a subsequent WRITE operation, provided that a second READ has not been completed (see Figure 4A). Writes beginning tffw after FF goes high are valid. Writes beginning after FF goes low and more than twpi before $\overline{\mathrm{FF}}$ goes high are invalid (ignored). Writes beginning less than twpi before FF goes high and less than tfFw later may or may not occur (be valid), depending on internal flag status.

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| twpw | Write Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| twr | Write Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| tDS | Data Set Up Time | 20 |  | 25 |  | 35 |  | 40 |  | 50 |  | 65 |  | ns |  |
| $t_{\text {DH }}$ | Data Hold Time | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| twFF | $\bar{W}$ Low to $\overline{\mathrm{FF}}$ Low |  | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 | ns | 2 |
| tfFw | $\overline{\text { FF }}$ High to Valid Write | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |
| traF | $\overline{\mathrm{R}}$ High to $\overline{\mathrm{FF}}$ High |  | 60 |  | 75 |  | 95 |  | 110 |  | 140 |  | 190 | ns | 2 |

Figure 4B. Write and Full Flag Waveforms


Figure 5B. Write/Read to Empty Flag Waveforms


Figure 5B. Read/Write to Full Flag Waveforms


## RESET

The MK4501 is reset (see Figure 6) whenever the Reset pin ( $\overline{\mathrm{RS}}$ ) is in the low state. During a Reset, both the internal read and write pointers are set to the first location. Reset is required after power up, before a Write operation can begin.

Although neither $\bar{W}$ or $\bar{R}$ need be high when $\overline{R S}$ goes low, both $\bar{W}$ and $\overline{\mathrm{R}}$ must be high trss before $\overline{R S}$ goes high, and must remain high trSR afterwards. Refer to the following discussion for the required state of $\overline{\mathrm{FL}} / \mathrm{RT}$ and $\overline{\mathrm{XI}}$ during Reset.

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\text {RSC }}$ | Reset Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $t_{\text {RS }}$ | Reset Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| $t_{\text {RSR }}$ | Reset Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| trss | Reset Set Up Time | 45 |  | 60 |  | 80 |  | 100 |  | 130 |  | 180 |  | ns |  |

Figure 6. Reset Waveforms


Note : $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valid at trsc.

## RETRANSMIT

The MK4501 can be made to retransmit (re-read previously read data) after the Retransmit pin (RT) is pulsed low. (see Figure 7).
A Retransmit operation sets the internal read pointer to the first physical location in the array, but
will not affect the position of the write pointer. $\overline{\mathrm{R}}$ must be inactive trTs before RT goes high, and must remain high for trTR afterwards.

The Retransmit function is particularly useful when blocks of less than 512 Writes are performed between Resets. The Retransmit feature is not compatible with Depth Expansion.

Figure 7. Retransmit Waveforms


Note : $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Retransmit, but flags will be valid at tRTc.

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| trTC | Retransmit Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $t_{\text {RT }}$ | Retransmit Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |

## SINGLE DEVICE CONFIGURATION

A single MK4501 may be used when application requirements are for 512 words or less. The MK4501 is placed in Single Device Configuration mode when the chip is Reset with the Expansion In pin ( $\overline{\mathrm{XI}}$ ) grounded (see Figure 8).

## WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status Flags (EF and FF) can be detected from any one device. Figure 9 demonstrates an 18 -bit word width by using two MK4501s. Any word width can be attained by adding additional MK4501s.

Figure 8. A Single $512 \times 9$ FIFO Configuration


Figure 9. A $512 \times 18$ FIFO Configuration (Width Expansion)


Note : Flag detection is accomplished by monitoring the $\overline{\mathrm{FF}}$ and $\overline{\mathrm{EF}}$ signals on either (any) device used in the width expansion configuration. Do not connect flag output signals together.

## DEPTH EXPANSION (Daisy Chain)

The MK4501 can easily be adapted to applications when the requirements are for greater than 512 words. Figure 10 demonstrates Depth Expansion using three MK4501s. Any depth can be attained by adding additional MK4501s.
External logic is needed to generate a composite Full Flag and Empty Flag. This requires the ORing of all EFs and the ORing of all FFs (i.e., all must be set to generate the correct composite FF or EF).

The MK4501 operates in the Depth Expansion configuration after the chip is Reset under the below listed conditions.

1. The first device must be designated by grounding the First Load pin (FL). The Retransmit function is not valid in the Depth Expansion Mode.
2. All other devices must have $\overline{F L}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}}$ ) pin of each device must be tied to the Expansion $\operatorname{In}(\overline{\mathrm{XI}})$ pin of the next device.

Figure 10. A $1536 \times 9$ FIFO Configuration (depth expansion)


## EXPANSION TIMING

Figures 11 and 12 illustrate the timing of the Expansion Out and Expansion In signals. Discussion of Expansion Out/Expansion In timing is provided to clarify how Depth Expansion works. In as much as Expansion Out pins are generally connected only to Expansion In pins, the user need not be concerned with actual timing in a normal Depth Expanded application unless extreme propagation
delays exist between the $\overline{X O} / \overline{X I}$ pin pairs.
Expansion Out pulses are the image of the WRITE and READ signals that cause them ; delayed in time by txol and tхон. The Expansion Out signal is propagated when the last physical location in the memory array is written and again when it is read (Last Read). This is in contrast to when the Full and Empty Flags are activated, which is in response to writing and reading a last available location.

Figure 11. Expansion Out Timing Waveforms


AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txol | Expansion Out Low |  | 55 |  | 70 |  | 75 |  | 90 |  | 115 |  | 150 | ns |  |
| txoh | Expansion Out High |  | 60 |  | 80 |  | 90 |  | 100 |  | 125 |  | 155 | ns |  |

When in Depth Expansion mode, a given MK4501 will begin writing and reading as soon as valid WRITE and READ signals begin, provided FL was grounded at RESET time. A MK4501 in Depth Expansion mode with $\overline{F L}$ high at RESET will not begin writing until after an Expansion In pulse occurs. It will not begin reading until a second

Expansion In pulse occurs and the Empty Flag has gone high. Expansion In pulses must occur txis before the WRITE and READ signals they are intended to enable. Minimum Expansion In pulse width, txi, and recovery time, txir, must be observed.

Figure 12. Expansion In Timing Waveforms


VRooogso

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {x }}$ | Expansion in Pulse Width | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 |  | ns | 1 |
| txIR | Expansion In Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| txis | Expansion In Setup Time | 25 |  | 30 |  | 45 |  | 50 |  | 60 |  | 85 |  | ns |  |

## COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straight forward manner to achieve large FIFO arrays (see Figure 13).

## BIDIRECTIONAL APPLICATIONS

Applications, which require data buffering between two systems (each system capable of READ and WRITE operations), can be achieved by pairing MK4501s, as shown in Figure 14. Care must be taken to ensure that the appropriate flag is monitored by each system. (i.e., FF is monitored on the device where $\bar{W}$ is used; $\overline{E F}$ is monitored on the device where $\bar{R}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

Figure 13. Compound FIFO Expansion Configuration


Notes:

1. For depth expansion block see DEPTH EXPANSION Section and Figure 10.
2. For Flag operation see WIDTH EXPANSION Section and Figure 9.

Figure 14. Bidirectional FIFO Application


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

MK4503

## CMOS 2K x 9 BiPORT FIFO

- FIRST-IN, FIRST-OUT MEMORY BASED ARCHITECTURE
- FLEXIBLE $2048 \times 9$ ORGANIZATION
- LOW POWER HCMOS TECHNOLOGY
- ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE
- BI-DIRECTIONAL APPLICATIONS
- FULLY EXPANDABLE BY WORD WIDTH OR DEPTH
- EMPTY AND FULL WARNING FLAGS
- RETRANSMIT CAPABILITY
- HIGH PERFORMANCE
- HALF FULL FLAG IN SINGLE DEVICE MODE


## DESCRIPTION

The MK4503 is a BiPORT ${ }^{\text {TM }}$ FIFO memory, which utilizes special two-port cell techniques. Specifically, this device implements a First-In, First-Out algorithm, featuring asyn-chronous Read/Write operations, full, half full and empty flags, and unlimited expansion capability in both word size and depth. The main application of the MK4503 is as a rate buffer, sourcing and absorbing data at different rates, (e.g., interfacing fast processors and slow peripherals).

## PIN NAMES

| $\bar{W}$ | Write |
| :--- | :--- |
| $\overline{\mathrm{R}}$ | Read |
| $\overline{\mathrm{RS}}$ | Reset |
| $\overline{\mathrm{FL} / \overline{\mathrm{RT}}}$ | First Load / Retransmit |
| D0-D8 | Data Inputs |
| Q0-Q8 | Data Outputs |
| $\overline{\mathrm{XI}}$ | Expansion Input |
| $\overline{\mathrm{XO} / \overline{\mathrm{HF}}}$ | Expansion Output / Half Full Flag |
| $\overline{\mathrm{FF}}$ | Full Flag |
| $\overline{\mathrm{EF}}$ | Empty Flag |
| VCC | 5 Volts |
| GND | Ground |
| NC | Not Connected |



Figure 1. Pin Connection


Figure 2. Block Diagram


## DESCRIPTION (Continued)

The full, half full and empty flags are provided to prevent data overflow and underflow. The data is loaded and emptied on a First-In, First-Out (FIFO) basis, and the latency for the retrieval of data is approximately one load cycle (write). Since the writes and reads are internally sequential, thereby requiring no address information, the pinout definition will serve this and future high-density devices. The ninth bit is provided to support control or parity functions.

## FUNCTIONAL DESCRIPTION

Unlike conventional shift register based FIFOs, the MK4503 employs a memory-based architecture wherein a byte written into the device does not "Ripple-Through". Instead, a byte written into the MK4503 is stored at a specific location, where it remains until over-written. The byte can be read and re-read as often as desired in the single device configuration.
Twin internal pointers (ring counters) automatically generate the addresses required for each write and read operation. The empty/full flag circuit prevents illogical operations, such as reading un-written bytes (reading while empty) or over-writing un-read
bytes (writing while full). Once a byte stored at a given address has been read, it can be over-written.
The address pointers automatically loop back to address zero after reaching address 2047. The empty/half full and full status of the FIFO is therefore a function of the distance between the pointers, not of their absolute location. As long as the pointers do not catch one another, the FIFO can be written and read continuously without ever becoming full or empty.
Resetting the FIFO simply resets the write and read pointers to location zero. Pulsing retransmit resets the read address pointer without affecting the write address pointer.
With conventional FIFOs, implementation of a larger FIFO is accomplished by cascading the individual FIFOs. The penalty of cascading is often unacceptable ripple-through delays. The 4503 allows implementation of very large FIFOs with no timing penalties. The memory-based architecture of the MK4503 allows connecting the read, write, data in, and data out lines of the MK4503s in parallel. The write and read control circuits of the individual FIFOs are then automatically enabled and disabled through the expansion-in and expansion-out pins.

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to GND | -0.5 to +7 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambiant Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| IouT | Output Current per Pin | 20 | mA |

Note : Stresses above those listed under "Absolute Maximum Ratings" may be cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these, or any other conditions above those indicated in the operational sections of this specification, is not implıed. Exposure to absolute maximum ratıngs for extended perıods may affect device.

## RECOMMENDED DC OPERATING CONDITIONS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Value |  |  | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5 | 5.5 | V | 3 |
| GND | Ground | 0 | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage all Inputs | 2.2 |  | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 3,9 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage all Inputs | -0.3 |  | 0.8 | V | $3,4,9$ |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Value |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| IIL | Input Leakage Current (any input) |  |  | $\pm 1$ | $\mu \mathrm{A}$ | 5 |
| lot | Output Leakage Current |  |  | $\pm 10$ | $\mu \mathrm{A}$ | 6 |
| V OH | Output Logic "1" Voltage lout $=-1 \mathrm{~mA}$ | 2.4 |  |  | V | 3 |
| Vol | Output Logic " 0 " Voltage lout $=4 \mathrm{~mA}$ |  |  | 0.4 | V | 3 |
| Icc1 | Average Vcc Power Supply Current |  |  | 120 | mA | 7 |
| lcc2 | Average Standby Current $\left(\overline{\mathrm{R}}=\overline{\mathrm{W}}=\overline{\mathrm{RS}}=\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=\mathrm{V}_{\mathrm{H}}\right)$ |  |  | 12 | mA | 7 |
| Icc3 | Power Down Current (all inputs $\geq \mathrm{V}$ cc -0.2 V ) |  |  | 4 | $\mu \mathrm{A}$ | 7 |

CAPACITANCE
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHZ}$ )

| Symbol | Parameter |  | Value |  |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $\mathrm{Cl}_{\mathrm{l}}$ | Capacitance on Input Pins |  |  | 7 | pF |  |
| $\mathrm{C}_{0}$ | Capacitance on Output Pins |  |  | 12 | pF | 8 |

## Notes:

1. Pulse widths less than minımum values are not allowed.
2. Measured using output load shown in Output Load Circuit.
3. All voltages are referenced to ground.
4. -1.5 volt undershoots are allowed for 10 ns once per cycle.

## AC TEST CONDITIONS

| Input Levels | GND to 3V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input Signal Timing <br> Reference Level | 5 V |
| Output Signal Timing <br> Reference Level | 0.8 V and 2.2 V |
| Ambient Temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{Cc}}$ | $5 \mathrm{~V} \pm 10 \%$ |

5. Measured with $0.0 \leq \mathrm{V}_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{Cc}}$.
6. $\overline{\mathrm{R}} \geq \mathrm{V}_{\mathrm{H}}, 0.0 \geq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\mathrm{Cc}}$.
7. Icc measurements are made with outputs open.
8. With output buffer deselected.
9. Input levels tested at 500 ns cycle time.

Figure 3. Equivalent Output Load Circuit


## READ MODE

The MK4503 initiates a Read Cycle (see Figure 4) on the falling edge of Read Enable control input ( $\overline{\mathrm{R}}$ ), provided that the Empty Flag (EF) is not asserted. In the Read mode of operation, the MK4503 provides a fast access to data from 9 of 18432 locations in the static storage array. The data is accessed on a FIFO basis independent of any on-going WRITE operations. After $\overline{\mathrm{R}}$ goes high, data outputs will return to a high impedance condition until the next Read operation.
In the event that all data has been read from the

FIFO, the $\overline{\mathrm{EF}}$ will go low, and further Read operations will be inhibited (the data outputs will remain in high impedance). EF will go high twer after completion of a valid Write operation. EF will again go low tref from the beginning a subsequent READ operation, provided that a second WRITE has not been completed (see Figure 6B). Reads beginning tefr after EF goes high are valid. Reads begun after $\overline{\mathrm{EF}}$ goes low and more than $t_{\text {RPI }}$ before $\overline{\mathrm{EF}}$ goes high are invalid (ignored). Reads beginning less than trpi before EF goes high and less than tefr later may or may not occur (be valid) depending on internal flag status.

Figure 4. Read And Empty Flag Waveforms


## AC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $t_{A}$ | Access Time |  | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 | ns | 2 |
| $t_{\text {RR }}$ | Read Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| trpw | Read Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| trL | $\overline{\mathrm{R}}$ Low to Low Z | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| tov | Data Valid from $\overline{\mathrm{R}}$ High | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | ns | 2 |
| $\mathrm{t}_{\text {RHz }}$ | $\overline{\mathrm{R}}$ High to High Z |  | 25 |  | 25 |  | 25 |  | 35 |  | 50 |  | 60 | ns | 2 |
| tref | $\overline{\mathrm{R}}$ Low to EF Low |  | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 | ns | 2 |
| tefr | $\overline{\mathrm{EF}}$ High to Valid Read | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |
| twef | $\bar{W}$ High to EF High |  | 60 |  | 75 |  | 95 |  | 110 |  | 140 |  | 190 | ns | 2 |
| $\mathrm{t}_{\mathrm{RPI}}$ | Read Protect Indeterminant |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 | ns | 2 |

## WRITE MODE

The MK4503 initiates a Write Cycle (see Figure 5) on the falling edge of the Write Enable control input $(\overline{\mathrm{W}})$, provided that the Full Flag $(\overline{\mathrm{FF}})$ is not asserted. Data set-up and hold-time requirements must be satisfied with respect to the rising edge of $\bar{W}$. The data is stored sequentially and independent of any ongoing Read operations. FF is asserted during the last valid write as the MK4503 becomes full. Write operations begun with $\overline{\mathrm{FF}}$ low are inhibited. $\overline{\mathrm{FF}}$ will go high trfF after completion of a valid READ
operation. $\overline{\mathrm{FF}}$ will again go low twFF from the beginning of a subsequent WRITE operation, provided that a second READ has not been completed (see Figure 6A). Writes beginning tFFw after FF goes high are valid. Writes beginning after FF goes low and more than twpi before $\overline{\mathrm{FF}}$ goes high are invalid (ignored). Writes beginning less than twpi before FF goes high and less than tffw later may or may not occur (be valid), depending on internal flag status.

Figure 5. Write And Full Flag Waveforms


AC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}_{C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| twPW | Write Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| twr | Write Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| tDs | Data Set-Up Time | 30 |  | 40 |  | 40 |  | 40 |  | 50 |  | 65 |  | ns |  |
| tDH | Data Hold Time | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| twFF | $\overline{\mathrm{W}}$ Low to $\overline{\mathrm{FF}}$ Low |  | 60 |  | 70 |  | 95 |  | 115 |  | 145 |  | 195 | ns | 2 |
| $\mathrm{t}_{\text {FFW }}$ | $\overline{\text { FF }}$ High to Valid Write | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |
| $t_{\text {RFF }}$ | $\overline{\mathrm{R}}$ High to $\overline{\mathrm{FF}}$ High |  | 60 |  | 70 |  | 95 |  | 110 |  | 140 |  | 190 | ns | 2 |
| twpl | Write Protect Indeterminant |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 |  | 35 | ns | 2 |

Figure 6A. Read/Write To Full Flag Waveforms


Figure 6B. Write/Read To Empty Flag Waveforms


## RESET

The MK4503 is reset (see Figure 7) whenever the Reset pin ( $\overline{\mathrm{RS}}$ ) is in the low state. During a Reset, both the internal read and write pointers are set to the first location. Reset is required after power up, before a Write operation can begin.

Although neither $\bar{W}$ or $\bar{R}$ need be high when $\overline{\mathrm{RS}}$ goes low, both $\bar{W}$ and $\overline{\mathrm{R}}$ must be high trss before RS goes high, and must remain high trSR afterwards. Refer to the following discussion for the required state of $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ and $\overline{\mathrm{XI}}$ during Reset.

Figure 7. Reset Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valld at tasc.

AC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| trsc | Reset Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| $\mathrm{t}_{\mathrm{RS}}$ | Reset Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| trsR | Reset Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| trss | Reset Set-Up Time | 45 |  | 60 |  | 80 |  | 100 |  | 130 |  | 180 |  | ns |  |

## RETRANSMIT

The MK4503 can be made to retransmit (re-read previously read data) after the Retransmit pin (RT) is pulsed low. (See Figure 8).
A Retransmit operation sets the internal read pointer to the first physical location in the array, but will not affect the position of the write pointer. $\bar{R}$
must be inactive tris before $\overline{R T}$ goes high, and must remain high for trita afterwards.

The Retransmit function is particularly useful when blocks of less than 2048 Writes are performed between Resets. The Retransmit feature is not compatible with Depth Expansion.

Figure 8. Retransmit Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Retransmit, but flags will be valid at tric.

AC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RTC }}$ | Retransmit Cycle Time | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 |  | ns |  |
| tts | Retransmit Pulse Width | 65 |  | 80 |  | 100 |  | 120 |  | 150 |  | 200 |  | ns | 1 |
| tRTR | Retransmit Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| $t_{\text {RTS }}$ | Retransmit Set-Up Time | 45 |  | 60 |  | 80 |  | 100 |  | 130 |  | 180 |  | ns |  |

## SINGLE DEVICE CONFIGURATION

A single MK4503 may be used when application requirements are for 2048 words or less. The MK4503 is placed in Single Device Configuration mode when the chip is Reset with the Expansion In pin ( $\overline{\mathrm{XI}})$ grounded (see Figure 9).

## WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status Flags ( $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ ) can be detected from any one device. Figure 10 demonstrates an 18 -bit word width by using two MK4503s. Any word width can be attained by adding additional MK4503s. The half full flag (HF) operates the same as in the single device configuration.

Figure 9. A Single $2047 \times 9$ FIFO Configuration


Figure 10. A $2048 \times 18$ FIFO Configuration (width expansion)


Note : Flag detection is accomplished by monitoring the $\overline{\mathrm{FF}}$ and $\overline{\mathrm{EF}}$ signals on either (any) device used in the width expansion configuration. Do not connect flag output signals together.

## HALF FULL FLAG LOGIC

When in single device configuration, the ( $\overline{\mathrm{HF}}$ ) output acts as an indication of a half full memory. After half of the memory is filled, and at the falling edge of the next write operation, the half full flag (HF) will be set low and remain low until the difference
between the write pointer and read pointer is less than or equal to one half the total memory. The half full flag (HF) is then reset by the rising edge of the read operation (see Figure 11).

Figure 11. Half Full Flag Waveforms


## AC CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| twhf | Write Low to Half Full Flag Low |  | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 | ns |
| $\mathrm{t}_{\text {RHF }}$ | Read High to Half Full Flag High |  | 80 |  | 100 |  | 120 |  | 140 |  | 175 |  | 235 | ns |

## DEPTH EXPANSION (Daisy Chain)

The MK4503 can easily be adapted to applications when the requirements are for greater than 2048 words. Figure 12 demonstrates Depth Expansion using the MK4503s. Any depth can be attained by adding additional MK4503s.
External logic is needed to generate a composite Full Flag and Empty Flag. This requires the ORing of all $\overline{E F s}$ and the ORing of all FFs (i.e., all must be set to generate the correct composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}})$.

The MK4503 operates in the Depth Expansion configuration after the chip is Reset under the below listed conditions.

1. The first device must be designated by grounding the First Load pin (FL). The Retransmit function is not allowed in the Depth Expansion Mode.
2. All other devices must have $\overline{F L}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}})$ pin of each device must be tied to the Expansion $\ln (\overline{\mathrm{XI}})$ pin of the next device. The Half Full Flag ( $\overline{\mathrm{HF}}$ ) is disabled in this mode.

Figure 12. A 4K x 9 FIFO Configuration (Depth Expansion)


## EXPANSION TIMING

Figures 13 and 14 illustrate the timing of the Expansion Out and Expansion In signals. Discussion of Expansion Out/Expansion In timing is provided to clarify how Depth Expansion works. In as much as Expansion Out pins are generally connected only to Expansion In pins, the user need not be concerned with actual timing in a normal Depth Expanded application unless extreme propagation delays exist between the $\overline{X O} / \overline{X I}$ pin pairs.
Expansion Out pulses are the image of the WRITE and READ signals that cause them ; delayed in time by txol and tхон. The Expansion Out signal is propagated when the last physical location in the memory array is written and again when it is read (Last Read). This is in contrast to when the Full and

Empty Flags are activated, which is in response to writing and reading a last available location.
When in Depth Expansion mode, a given MK4503 will begin writing and reading as soon as valid WRITE and READ signals begin, provided FL was grounded at RESET time. A MK4503 in Depth Expansion mode with FL high at RESET will not begin writing until after an Expansion In pulse occurs.
It will not begin reading until a second Expansion In pulse occurs and the Empty Flag has gone high. Expansion In pulses must occur txis before the WRITE and READ signals they are intended to enable. Minimum Expansion In pulse width, tx I, and recovery time, txir, must be observed.

Figure 13. Expansion Out Waveforms


AC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

|  | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| txol | Expansion Out Low |  | 55 |  | 70 |  | 75 |  | 90 |  | 115 |  | 150 | ns |
| tхOH | Expansıon Out High |  | 60 |  | 80 |  | 90 |  | 100 |  | 125 |  | 155 | ns |

Figure 14. Expansion In Waveforms


AC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{VCC}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -65 |  | -80 |  | -10 |  | -12 |  | -15 |  | -20 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txI | Expansion in Pulse Width | 60 |  | 75 |  | 95 |  | 115 |  | 145 |  | 195 |  | ns | 1 |
| txir | Expansion in Recovery Time | 15 |  | 20 |  | 20 |  | 20 |  | 25 |  | 35 |  | ns |  |
| txis | Expansion in Set-up Tıme | 25 |  | 30 |  | 45 |  | 50 |  | 60 |  | 85 |  | ns |  |

## COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straight forward manner to achieve large FIFO arrays (see Figure 15).

## BIDIRECTIONAL APPLICATIONS

Applications, which require data buffering between two systems (each system capable of READ and WRITE operations), can be achieved by pairing MK4503s, as shown in Figure 16. Care must be taken to assure that the appropriate flag is monitored by each system. (i.e., FF is monitored on the device where $\frac{W}{R}$ is used ; $\overline{E F}$ is monitored on the device where $\bar{R}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

Figure 15. Compound FIFO Expansion Configuration


Notes:

1. For depth expansion block see DEPTH EXPANSION Sectıon and Figure 12.
2. For Flag operatıon see WIDTH EXPANSION Section and Figure 10.

Figure 16. Bidirectional FIFO Application


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## VERY FAST CMOS 512 / 1K / 2K x 9 BiPORT FIFO

- FIRST-IN-FIRST-OUT MEMORY BASED ARCHITECTURE
- FLEXIBLE x 9 ORGANIZATIONS:
- MK45H01,11 (512 x9)
- MK45H02,12 (1K x 9)
- MK45H03,13 (2K x9)
- LOW POWER, HIGH SPEED HCMOS TECHNOLOGY
- ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE
- FULLY EXPANDABLE IN WORD WIDTH AND DEPTH
- EMPTY AND FULL WARNING FLAGS
- RETRANSMIT CAPABILITY
- HALF-FULL FLAG IN SINGLE DEVICE MODE


## DESCRIPTION

The MK45H01,11,02,12,03,13 are BiPORT ${ }^{\text {TM }}$ FIFO memories from SGS-THOMSON Microelectronics, which utilize special two-port memory cell techniques. Specifically, these devices implement a First-In-First-Out (FIFO) algorithm, featuring asynchronous read/write operations, full, empty, and half full status flags, and unlimited expansion capability in both word size and depth. The full and empty flags are provided to prevent data overflow and underflow.

## PIN NAMES

| $\bar{W}$ | Write |
| :--- | :--- |
| $\bar{R}$ | Read |
| $\overline{\mathrm{RS}}$ | Reset |
| $\mathrm{D} 0-\mathrm{D} 8$ | Data Inputs |
| $\mathrm{Q} 0-\mathrm{Q8}$ | Data Outputs |
| $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ | First Load / Retransmit |
| $\overline{\mathrm{XI}}$ | Expansion Input |
| $\overline{\mathrm{XO}} / \overline{\mathrm{HF}}$ | Expansion Output / Half-full Flag |
| $\overline{\mathrm{FF}}$ | Full Flag |
| $\overline{\mathrm{EF}}$ | Empty Flag |
| V | 5 Volts, Ground |
| NC | Not Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


## DESCRIPTION (Continued)

The data is loaded and emptied on a first-in-first-out basis, and the latency for retrieval of data is approximately one load (write) cycle. These devices feature a read/write cycle time of only 35 ns ( 28.5 MHz ).
The reads and writes are internally sequential through the use of separate read and write pointers in a ring counter fashion. Therefore, no address information is required to load or unload data. Data is loaded and unloaded with the use of $\bar{W}$ (write), and $\overline{\mathrm{R}}$ (read) input pins. Separate data in (DO-D8) and data out (Q0-Q8) pins allow simultaneous and asynchronous read/write operations, provided the status flags are not protecting against data underflow or overflow.

The main application of these devices is a buffer for sourcing and absorbing data at different rates (e.g., interfacing fast processors and slow peripherals). The MK45HX1, MK45HX2, and MK45HX3 incorporate 9 -bit wide data arrays that provide for support control or parity bit functions. This feature is helpful in data communications where the extra parity bit is used for transmission and reception error checking. These devices also offer retransmit ( RT ) and half-full features in single device or width expansion modes. The retransmit function allows
data to be re-read by resetting the read pointer while not disturbing the write pointer. This is for applications where the FIFO is not full, or is written with less than 512, 1024, or 2048 words.

## FUNCTIONAL DESCRIPTION

Unlike conventional shift register based FIFOs, the MK45HX1, MK45HX2, and MK45HX3 employ a memory-based architecture wherein a byte written into the device does not "ripple through". Instead, a byte written into the device is stored in a specific location, where it remains until over-written. The byte can be read and re-read as often as desired in the single device configuration.
Two internal pointers (ring counters) automatically generate the addresses required for each write and read operation. The empty/full flag circuit prevents illogical operations, such as reading un-written bytes (reading while empty) or over-writing un-read bytes (writing while full). Once a byte stored at a given address has been read, it can be over-written. The address pointers automatically loop back to address zero after reaching the final address in the FIFO (512, 1024, or 2048). The empty, half full, and full status of the FIFO is therefore a function of the distance between the pointers, not of their absolute location.

## FUNCTIONAL DESCRIPTION (Continued)

As long as the pointers do not catch one another, the FIFO can be written and read continuously without ever becoming full or empty.
Resetting the FIFO simply resets the write and read pointers to location zero. Pulsing retransmit resets the read address pointer without effecting the write address pointer.
With conventional FIFOs, implementation of a larger FIFO is accomplished by cascading individual FIFOs. The penalty of cascading is often unacceptable ripple through delays. The MK45HX1, MK45HX2, and MK45HX3 allow implementation of very large FIFOs with no timing penalties. The memory-based architecture of the device allows the connection of the read, write, data in, and data out lines of the device in parallel. The write and read control circuits of the individual FIFOs are then automatically enabled and disabled through the expansion-in and expansion-out pins.

## WRITE MODE

The MK45HXX initiates a Write Cycle (see Figure 3) on the falling edge of the Write Enable control input $(\bar{W})$, provided that the Full Flag $(\overline{\mathrm{FF}})$ is not set. Data set-up and hold-time requirements must be satisfied with respect to the rising edge of $\bar{W}$. The data is stored sequentially and independent of any ongoing Read operations. $\overline{\mathrm{FF}}$ is set during the last valid write as the MK45H03 becomes full. Write operations begun with $\overline{\mathrm{FF}}$ low are inhibited. $\overline{\mathrm{FF}}$ will go high tRFF after completion of a valid READ operation. FF will again go low twFF from the beginning of a subsequent WRITE operation, provided that a second READ has not been completed (see Figure 5). Writes beginning tfFw after FF goes high are valid. Writes beginning after FF goes low and more than twpi before $\overline{\mathrm{FF}}$ goes high are invalid (ignored). Writes beginning less than twpi before FF goes high and less than tFFw later may or may not occur (be valid), depending on the internal flag status.

Figure 3. Write and Full Flag Waveforms


## Write and Full Flag AC Operating Conditions

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| twpw | Write Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| twr | Write Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tos | Data Set Up Time | 15 |  | 18 |  | 30 |  | 30 |  | 40 |  | ns |  |
| tbH | Data Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| twFF | $\bar{W}$ Low to $\overline{\mathrm{FF}}$ Low |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| trfw | $\overline{\text { FF }}$ High to Valid Write |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 | ns | 2 |
| trfF | $\overline{\mathrm{R}}$ High to $\overline{\mathrm{FF}}$ High |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| twpl | Write Protect Indeterminant | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |

Notes: 1. Pulse widths less than minimum values are not allowed 2. Measured using equivalent output load circuit

## READ MODE

The MK45HXX initiates a Read Cycle (see Figure 4) on the falling edge of Read Enable control input ( $\overline{\mathrm{R}}$ ), provided that the Empty Flag ( $\overline{\mathrm{EF}}$ ) is not set. In the read mode of operation, the MK45H0X provides fast access to data from 9 of the locations in the static storage array. The data is accessed on a FIFO basis independent of any on-going WRITE operations. After $\bar{R}$ goes high, data outputs will return to a high impedance condition until the next read operation. In the event that all data has been read from the FIFO, the $\overline{E F}$ will go low, and further

READoperationswillbeinhibited(the datainputs will remain in high impedance). EF will go high twEF after completion of a valid WRITE operation. EF will again go low tref from the beginning a subsequent read operation, provided that a second WRITE has not been completed (see Figure 6). Reads beginning tEFR after EF goes high are valid. Reads begun after $\overline{E F}$ goes low and more that trpi before $\overline{E F}$ goes high are invalid (ignored). Reads beginning less than trpi before EF goes high and less then tefr later may or may not occur (be valid) depending on internal flag status.

Figure 4. Read and Empty Flag Waveforms


Read and Empty Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {A }}$ | Access Time |  | 25 |  | 35 |  | 50 |  | 65 |  | 120 | ns | 2 |
| $t_{\text {RR }}$ | Read Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| trPW | Read Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RL }}$ | $\overline{\mathrm{R}}$ Low to Low Z | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| tDV | Data Valid from $\overline{\mathrm{R}}$ High | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | ns | 2 |
| $t_{\text {RHZ }}$ | $\overline{\mathrm{R}}$ High to High Z |  | 18 |  | 20 |  | 25 |  | 25 |  | 35 | ns | 2 |
| $t_{\text {ReF }}$ | $\overline{\mathrm{R}}$ Low to EF Low |  | 25 |  | 35 |  | 40 |  | 60 |  | 60 | ns | 2 |
| tefr | $\overline{\mathrm{EF}}$ High to Valid Read |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 | ns | 2 |
| twef | $\bar{W}$ High to $\overline{\mathrm{EF}}$ High |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| $t_{\text {RPI }}$ | Read Protect Indeterminant | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |

Notes: 1. Pulse widths less than minimum values are not allowed
2. Measured using equivalent output load circuit

Figure 5. Read/Write to Full Flag Waveforms


Figure 6. Write/Read to Empty Flag Waveforms


## RESET

The MK45HXX is reset (see Figure 7) whenever the Reset pin ( $\overline{\mathrm{RS}}$ ) is in the low state. During a reset, both the internal read and write pointers are set to the first location. Reset is required after power up, before a WRITE operation can begin.

Although neither $\bar{W}$ or $\bar{R}$ need be high when $\overline{R S}$ goes low, both $\bar{R}$ and $\bar{W}$ must be high trss before RS goes high, and must remain high trse afterwards. Refer to the following discussion for the required state of $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ and $\overline{\mathrm{XI}}$ during Reset.

Figure 7. Reset Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valid at trsc.

Reset AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V} C \mathrm{C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\text {RSC }}$ | Reset Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $\mathrm{t}_{\mathrm{RS}}$ | Reset Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RSR }}$ | Reset Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| $t_{\text {RSS }}$ | Reset Set Up Time | 25 |  | 30 |  | 30 |  | 45 |  | 100 |  | ns |  |

Note: 1. Pulse widths less than minımum values are not allowed

## RETRANSMIT

The MK45HXX can be made to retransmit (re-read previously read data) after the Retransmit pin (RT) is pulsed low (see Figure 8). A Retransmit operation sets the internal read pointer to the first location in the array, but will not affect the position of the write
pointer. $\overline{\mathrm{R}}$ must be inactive trTs before $\overline{\mathrm{RT}}$ goes high, and must remain high for trTR afterwards.
The Retransmit function is particularly useful when blocks of less than the total FIFO depth are performed between Resets. The Retransmit feature is not compatible with Depth Expansion.

Figure 8. Retransmit Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Retransmit, but flags will be valid at tric.
Retransmit AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RTC }}$ | Retransmit Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {RT }}$ | Retransmit Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tris | Retransmit Set Up Time | 25 |  | 30 |  | 30 |  | 45 |  | 100 |  | ns |  |

Note: 1. Pulse widths less that minimum values are not allowed

## SINGLE DEVICE CONFIGURATION

A single MK45HXX may be used when application requirements are for a depth of the device depth or less. The MK45HXX is placed in the Single Device Configuration mode when the chip is Reset with the Expansion In pin ( $\overline{\mathrm{XI}})$ grounded (see Figure 9).

## WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status Flags (EF and FF) can be detected from any one device. Figure 10 demonstrates an 18-bit word width by using two MK45HXXs. Any word width can be attained by adding additional MK45HXXs. The half full flag ( $\overline{\mathrm{HF}}$ ) operates the same as in single device configuration.

Figure 9. A Single MK45HXX FIFO Configuration


Figure 10. A Two Device Width Expansion FIFO Configuration


Note : Flag detection is accomplished by monitoring the FF and EF signals on either (any) device used in the width expansion configuration. Do not connect flag output signals together.

## HALF FULL FLAG LOGIC

When in single device configuration, the ( $\overline{\mathrm{FF}}$ ) output acts as an indication of a half full memory. After half of the memory is filled, and at the falling edge of the next write operation, the half full flag ( HF ) will be set low and remain low until the difference between the write pointer and read pointer is less than or equal to one half the total memory. The half full flag ( $\overline{\mathrm{HF}})$ is then reset by the rising edge of the read operation (see Figure 11).

## DEPTH EXPANSION (Daisy Chain)

The MK45HXX can be easily adapted to applications when the requirements are greater than the individual device word depth. Figure 12 demonstrates Depth Expansion using two MK45HXXs. Any depth can be attained by adding additional MK45HXXs.

External logic is needed to generate a composite Full and Empty Flag. This requires the ORing of all the EFs and the ORing of all the FFs (i.e., all must be set to generate the composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}}$ ).

Figure 11. Half Full Flag Waveforms


## Half Full Flag AC Operating Conditions

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twhF | Write Low to Half Full Flag Low |  | 30 |  | 35 |  | 45 |  | 60 |  | 60 | ns |  |
| $t_{\text {RHF }}$ | Read High to Half Full Flag High |  | 30 |  | 35 |  | 45 |  | 60 |  | 60 | ns |  |

The MK45HXX operates in the Depth Expansion configuration after the chip is Reset under the below listed conditions:

1. The first device must be designated by grounding the First Load pin (FL). The Retransmit function is not available in the Depth Expansion Mode.
2. All other devices must have $\overline{\mathrm{FL}}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO})}$ pin of each device must be tied to the Expansion $\ln (\overline{\mathrm{XI}})$ pin of the next device. The Half Full Flag ( $\overline{\mathrm{HF}}$ ) is disabled in this mode.

## EXPANSION TIMING

Figures 13 and 14 illustrate the timing of the Ex-
pansion Out and Expansion In signals. Discussion of Expansion Out/Expansion In timing is provided to clarify how Depth Expansion works. Due to the fact that Expansion Out pins are generally connected only to Expansion In pins, the user does not need to be concerned with the actual timing in a normal Depth Expanded application unless extreme propagation delays exist between the $\overline{X O} / \overline{X I}$ pin pairs.
Expansion Out pulses are the identical to the WRITE and READ signals but ; delayed in time by txol and tхон. The Expansion Out signal is propagated when the last physical location in the memory array is written and again when it is read (Last Read). This is in contrast to when the Full and Empty Flags are activated, which is in response to writing and reading a last available location.

Figure 12. A Two Device Depth Expansion Configuration


When in Depth Expansion mode, a given MK45HXX will begin writing and reading as soon as valid WRITE and READ signals begin, provided FL was grounded at RESET time. A MK45HXX in Depth Expansion mode with FL high at RESET will not begin writing until after an Expansion In pulse occurs.

It will not begin reading until a second Expansion In pulse and the Empty Flag has gone high. Expansion In pulses must occur txis before the WRITE and READ signals are intended to enable. Minimum Expansion In pulse width, txı, and recovery time, txiR, must be observed.

Figure 13. Expansion Out Waveforms


## Expansion Out AC Operating Conditions

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{VCC}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txol | Expansion Out Low |  | 25 |  | 35 |  | 40 |  | 55 |  | 90 | ns |  |
| txOH | Expansion Out High |  | 25 |  | 35 |  | 40 |  | 55 |  | 90 | ns |  |

Figure 14. Expansion In Waveforms


## Expansion In AC Operating Conditions

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txı | Expansion in Pulse Width | 25 |  | 35 |  | 45 |  | 60 |  | 115 |  | ns | 1 |
| txin | Expansion In Recovery Time | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| txis | Expansion In Setup Time | 15 |  | 15 |  | 15 |  | 15 |  | 15 |  | ns |  |

Note: 1. Pulse widths less than minimum values are not allowed

## COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straight forward manner to achieve large FIFO arrays (see Figure 15).

## BIDIRECTIONAL APPLICATIONS

Applications, which require data buffering between
two systems (each system capable of READ and WRITE operations), can be achieved by pairing MK45HXXs, as shown in Figure 16. Care must be taken to ensure that the appropriate flag is monitored by each system. (i.e., FF is monitored on the device where $\bar{W}$ is used ; $\overline{E F}$ is monitored on the device where $\overline{\mathrm{R}}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

Figure 15. Compound FIFO Expansion Configuration


Figure 16. Bidirectional FIFO Application


## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.3 to +7 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {sTG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| lout | Output Current | 20 | mA |

Note: This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operatıon sections of this spefication in not implied. Exposure to absolute maximum ratıngs for extended periods of tıme may affect device reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 All Inputs | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 1,2 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.8 | V | 1 |

Notes: 1. All Voltages are referenced to ground
2. $\mathrm{V}_{\mathrm{IH}}=25 \mathrm{~V}$ on the RS pin for MK45H01,11, 02,12

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{ICC1}^{\|c\|}$ | Average VCC Power Supply Current |  | 120 | mA | 1 |
| ICC2 | Average Standby Current <br> $\left(\overline{\mathrm{R}}=\overline{\mathrm{W}}=\overline{\mathrm{RS}}=\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=\mathrm{V}_{\mathrm{IH}}\right)$ | 12 | mA | 1 |  |
| ICC3 | Power Down Current <br> (Inputs $\left.\geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$ |  | 2 | mA | 1 |
| IIL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{~A}$ | 2 |
| loL | Output Leakage Current | -10 | 10 | $\mu \mathrm{~A}$ | 3 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output Logic 1 Voltage (lout $=-4.0 \mathrm{~mA})$ | 2.4 |  | V | 4 |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Logic 0 Voltage (lout $=8.0 \mathrm{~mA})$ |  | 0.4 | V | 4 |

Notes :1. Icc measurements are made with outputs open.
2. Measured with $0.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{Cc}}$.
3. $\bar{R} \geq V_{I H}, 0.4 \geq V_{\text {OUT }} \leq V_{C c}$.
4. All voltages are referenced to ground.

CAPACITANCE $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| Symbol | Parameter | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Capacitance on Input Pins |  | 8 | pF | 1 |
| $\mathrm{C}_{0}$ | Capacitance on Output Pins |  | 12 | pF | 1,2 |

Notes: 1. This parameter is only sampled and not $100 \%$ tested
2. Output buffer deselected

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 5 | ns |
| Input Signal Timing Reference Level | 1.5 | V |
| Output Signal Timing Reference Levels | 1.5 and 1.9 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 10 \%$ | V |

Figure 17. Equivalent Output Load Circuit


## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

MK45H04,14 MK45H08

## VERY FAST CMOS 4K / 8K x 9 BiPORT FIFO

- FIRST-IN-FIRST-OUT MEMORY BASED ARCHITECTURE
- FLEXIBLE x 9 ORGANIZATIONS:
- MK45H04,14 (4K x 9)
- MK45H08 (8K x 9)
- LOW POWER, HIGH SPEED HCMOS TECHNOLOGY
- ASYNCHRONOUS AND SIMULTANEOUS READ/WRITE
- FULLY EXPANDABLE IN WORD WIDTH AND DEPTH
- EMPTY AND FULL WARNING FLAGS
- RETRANSMIT CAPABILITY
- HALF-FULL FLAG IN SINGLE DEVICE MODE


## DESCRIPTION

The MK45HX4 and MK45H08 are BiPORTTM FIFO memories from SGSTHOMSON Microelectronics, which utilize special two-port mem-ory cell techniques. Specifically, these devices implement a First-In-First-Out (FIFO) algorithm, featuring asynchronous read/write operations, full, empty, and half full status flags, and unlimited expansion capability in both word size and depth. The full and empty flags are provided to prevent data overflow and underflow.

PIN NAMES

| $\bar{W}$ | Write |
| :--- | :--- |
| $\overline{\mathrm{R}}$ | Read |
| $\overline{\mathrm{RS}}$ | Reset |
| D0-D8 | Data Input |
| Q0-Q8 | Data Output |
| $\overline{\mathrm{FL} / \overline{\mathrm{RT}}}$ | First Load / Retransmit |
| $\overline{\mathrm{XI}}$ | Expansion Input |
| $\overline{\mathrm{XO} / \overline{\mathrm{HF}}}$ | Expansion Output / Half-full Flag |
| $\overline{\mathrm{FF}}$ | Full Flag |
| $\overline{\mathrm{EF}}$ | Empty Flag |
| V Cc, GND | 5 Volts, Ground |
| NC | Not Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


## DESCRIPTION (Continued)

The data is loaded and emptied on a first-in-first-out basis, and the latency for retrieval of data is approximately one load (write) cycle. These devices feature a read/write cycle time of only 35 ns (28.5MHz).

The reads and writes are internally sequential through the use of separate read and write pointers in a ring counter fashion. Therefore, no address information is required to load or unload data. Data is loaded and unloaded with the use of $\bar{W}$ (write), and $\bar{R}$ (read) input pins. Separate data in (D0-D8) and data out (Q0-Q8) pins allow simultaneous and asynchronous read/write operations, provided the status flags are not protecting against data underflow or overflow.

The main application of these devices is a buffer for sourcing and absorbing data at different rates (e.g., interfacing fast processors and slow peripherals). The MK45HX4 and MK45H08 incorporate 9 -bit wide data arrays that provide for support control or parity bit functions. This feature is helpful in data communications where the extra parity bit is used for transmission and reception error checking. These devices also offer retransmit ( $\overline{\mathrm{RT}}$ ) and half-full features in single device or width expansion modes. The retransmit function allows data to be
re-read by resetting the read pointer while not disturbing the write pointer. This is for applications where the FIFO is not full, or is written with less than 4096 or 8192 words.

## FUNCTIONAL DESCRIPTION

Unlike conventional shift register based FIFOs, the MK45HX4 and MK45H08 employ a memory-based architecture wherein a byte written into the device does not "ripple through". Instead, a byte written into the device is stored in a specific location, where it remains until over-written. The byte can be read and re-read as often as desired in the single device configuration.

Two internal pointers (ring counters) automatically generate the addresses required for each write and read operation. The empty/full flag circuit prevents illogical operations, such as reading un-written bytes (reading while empty) or over-writing un-read bytes (writing while full). Once a byte stored at a given address has been read, it can be over-written. The address pointers automatically loop back to address zero after reaching the final address in the FIFO (4096 or 8192). The empty, half full, and full status of the FIFO is therefore a function of the distance between the pointers, not of their absolute location.

## FUNCTIONAL DESCRIPTION (Continued)

As long as the pointers do not catch one another, the FIFO can be written and read continuously without ever becoming full or empty.

Resetting the FIFO simply resets the write and read pointers to location zero. Pulsing retransmit resets the read address pointer without effecting the write address pointer.
With conventional FIFOs, implementation of a larger FIFO is accomplished by cascading individual FIFOs. The penalty of cascading is often unacceptable ripple through delays. The MK45HX4, and MK45H08 allow implementation of very large FIFOs with no timing penalties. The memory-based architecture of the device allows the connection of the read, write, data in, and data out lines of the device in parallel. The write and read control circuits of the individual FIFOs are then automatically enabled and disabled through the expansion-in and expansion-out pins.

## WRITE MODE

The MK45HXX initiates a Write Cycle (see Figure 3) on the falling edge of the Write Enable control input $(\overline{\mathrm{W}})$, provided that the Full Flag ( $\overline{\mathrm{FF}})$ is not set. Data set-up and hold-time requirements must be satisfied with respect to the rising edge of $\bar{W}$. The data is stored sequentially and independent of any ongoing Read operations. FF is set during the last valid write as the MK45HXX becomes full. Write operations begun with $\overline{\mathrm{FF}}$ low are inhibited. $\overline{\mathrm{FF}}$ will go high theF after completion of a valid READ operation. FF will again go low twFF from the beginning of a subsequent WRITE operation, provided that a second READ has not been completed (see Figure 5). Writes beginning tffw after FF goes high are valid. Writes beginning after FF goes low and more than twpl before FF goes high are invalid (ignored). Writes beginning less than twpi before FF goes high and less than tFFw later may or may not occur (be valid), depending on the internal flag status.

Figure 3. Write and Full Flag Waveforms


Write and Full Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| twPW | Write Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| twr | Write Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| tos | Data Set Up Time | 15 |  | 18 |  | 30 |  | 30 |  | 40 |  | ns |  |
| $t_{\text {DH }}$ | Data Hold Time | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| twFF | $\bar{W}$ Low to FFF Low |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| tFFW | $\overline{\text { FF }}$ High to Valid Write |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 | ns | 2 |
| $t_{\text {RFF }}$ | $\overline{\mathrm{R}}$ High to $\overline{\mathrm{FF}}$ High |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| twpl | Write Protect Indeterminant | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |

Notes: 1. Pulse widths less than mınımum values are not allowed

2 Measured using equivalent output load circuit

## READ MODE

The MK45HXX initiates a Read Cycle (see Figure 4) on the falling edge of Read Enable control input ( $\overline{\mathrm{R}}$ ), provided that the Empty Flag ( $\overline{\mathrm{EF}}$ ) is not set. In the read mode of operation, the MK45HXX provides fast access to data from 9 of the locations in the static storage array. The data is accessed on a FIFO basis independent of any on-going WRITE operations. After $\overline{\mathrm{R}}$ goes high, data outputs will return to a high impedance condition until the next read operation. In the event that all data has been read from the FIFO, the EF will go low, and further

READ operations will be inhibited (the data outputs will remain in high impedance). $\overline{E F}$ will go high twer after completion of a valid WRITE operation. EF will again go low tref from the beginning a subsequent read operation, provided that a second WRITE has not been completed (see Figure 6). Reads beginning tEFR after EF goes high are valid. Reads begun after EF goes low and more that tRPI before $\overline{E F}$ goes high are invalid (ignored). Reads beginning less than trpi before EF goes high and less then tefr later may or may not occur (be valid) depending on internal flag status.

Figure 4. Read and Empty Flag Waveforms


Read and Empty Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{A}$ | Access Time |  | 25 |  | 35 |  | 50 |  | 65 |  | 120 | ns | 2 |
| $t_{\text {RR }}$ | Read Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| trpW | Read Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RL }}$ | $\overline{\mathrm{R}}$ Low to Low Z | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns | 2 |
| tov | Data Valid from $\overline{\mathrm{R}}$ High | 5 |  | 5 |  | 5 |  | 5 |  | 5 |  | ns | 2 |
| $t_{\text {RHZ }}$ | $\overline{\mathrm{R}}$ High to High Z |  | 18 |  | 20 |  | 25 |  | 25 |  | 35 | ns | 2 |
| $t_{\text {REF }}$ | $\overline{\mathrm{R}}$ Low to EF Low |  | 25 |  | 35 |  | 40 |  | 60 |  | 60 | ns | 2 |
| $t_{\text {EFR }}$ | $\overline{\mathrm{EF}}$ High to Valid Read |  | 10 |  | 10 |  | 10 |  | 10 |  | 10 | ns | 2 |
| twef | $\bar{W}$ High to EF High |  | 25 |  | 35 |  | 45 |  | 60 |  | 60 | ns | 2 |
| $t_{\text {RPI }}$ | Read Protect Indeterminant | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns | 2 |

Notes: 1. Pulse widths less than minimum values are not allowed
2. Measured using equivalent output load circuit

Figure 5. Read/Write to Full Flag Waveforms


Figure 6. Write/Read to Empty Flag Waveforms


## RESET

The MK45HXX is reset (see Figure 7) whenever the Reset pin ( $\overline{\mathrm{RS}}$ ) is in the low state. During a reset, both the internal read and write pointers are set to the first location. Reset is required after power up, before a WRITE operation can begin.

Although neither $\bar{W}$ or $\overline{\mathrm{R}}$ need be high when $\overline{\mathrm{RS}}$ goes low, both $\overline{\mathrm{R}}$ and $\overline{\mathrm{W}}$ must be high tress before RS goes high, and must remain high tRSR afterwards. Refer to the following discussion for the required state of $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ and $\overline{\mathrm{XI}}$ during Reset.

Figure 7. Reset Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valid at trasc.
Reset AC Operating Conditions $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V} \mathrm{CC}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RSC }}$ | Reset Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {RS }}$ | Reset Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RSR }}$ | Reset Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| trss | Reset Set Up. Time | 25 |  | 30 |  | 30 |  | 45 |  | 100 |  | ns |  |

Note: 1. Pulse widths less than minimum values are not allowed

## RETRANSMIT

The MK45HXX can be made to retransmit (re-read previously read data) after the Retransmit pin (RT) is pulsed low (see Figure 8). A Retransmit operation sets the internal read pointer to the first location in the array, but will not affect the position of the write
pointer. $\overline{\mathrm{R}}$ must be inactive $\mathrm{t}_{\text {RTS }}$ before $\overline{\mathrm{RT}}$ goes high, and must remain high for trTR afterwards.
The Retransmit function is particularly useful when blocks of less than the total FIFO depth are performed between Resets. The Retransmit feature is not compatible with Depth Expansion.

Figure 8. Retransmit Waveforms


Note : $\overline{\mathrm{HF}}, \overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ may change status during Retransmit, but flags will be valid at tric.
Retransmit AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RTC }}$ | Retransmit Cycle Time | 35 |  | 45 |  | 65 |  | 80 |  | 140 |  | ns |  |
| $t_{\text {RT }}$ | Retransmit Pulse Width | 25 |  | 35 |  | 50 |  | 65 |  | 120 |  | ns | 1 |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 10 |  | 10 |  | 15 |  | 15 |  | 20 |  | ns |  |
| trTs | Retransmit Set Up Time | 25 |  | 30 |  | 30 |  | 45 |  | 100 |  | ns |  |

Note: 1. Pulse widths less that minimum values are not allowed

## SINGLE DEVICE CONFIGURATION

A single MK45HXX may be used when application requirements are for a depth of the device depth or less. The MK45HXX is placed in the Single Device Configuration mode when the chip is Reset with the Expansion In pin ( $\overline{\mathrm{XI})}$ grounded (see Figure 9).

## WIDTH EXPANSION

Word width may be increased simply by connecting the corresponding input control signals of muiltiple devices. Status Flags ( $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ ) can be detected from any one device. Figure 10 demonstrates an 18 -bit word width by using two MK45HXXs. Any word width can be attained by adding additional MK45HXXs. The half full flag (HF) operates the same as in single device configuration.

Figure 9. A Single MK45HXX FIFO Configuration


Figure 10. A Two Device Width Expansion FIFO Configuration


Note: Flag detection is accomplished by monitoring the FF and EF signals on either (any) device used in the width expansion configuration.
Do not connect flag output signals together.

## HALF FULL FLAG LOGIC

When in single device configuration, the ( $\overline{\mathrm{HF}) \text { out- }}$ put acts as an indication of a half full memory. After half of the memory is filled, and at the falling edge of the next write operation, the half full flag ( $\overline{\mathrm{HF}}$ ) will be set low and remain low until the difference between the write pointer and read pointer is less than or equal to one half the total memory. The half full flag ( $\overline{\mathrm{HF}})$ is then reset by the rising edge of the read operation (see Figure 11).

## DEPTH EXPANSION (Daisy Chain)

The MK45HXX can be easily adapted to applications when the requirements are greater than the individual device word depth. Figure 12 demonstrates Depth Expansion using two MK45HXXs. Any depth can be attained by adding additional MK45HXXs.

External logic is needed to generate a composite Full and Empty Flag. This requires the ORing of all the EFs and the ORing of all the FFs (i.e., all must be set to generate the composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}}$ ).

Figure 11. Half Full Flag Waveforms


Half Full Flag AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twhF | Write Low to Half Full Flag Low |  | 30 |  | 35 |  | 45 |  | 60 |  | 60 | ns |  |
| $t_{\text {RHF }}$ | Read High to Half Full Flag High |  | 30 |  | 35 |  | 45 |  | 60 |  | 60 | ns |  |

The MK45HXX operates in the Depth Expansion configuration after the chip is Reset under the below listed conditions :

1. The first device must be designated by grounding the First Load pin (FL). The Retransmit function is not available in the Depth Expansion Mode.
2. All other devices must have $\overline{F L}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}}$ ) pin of each device must be tied to the Expansion $\ln (\overline{\text { XII }}$ ) pin of the next device. The Half Full Flag ( $\overline{\mathrm{HF}}$ ) is disabled in this mode.

## EXPANSION TIMING

Figures 13 and 14 illustrate the timing of the Expansion Out and Expansion In signals. Discussion
of Expansion Out/Expansion In timing is provided to clarify how Depth Expansion works. Due to the fact that Expansion Out pins are generally connected only to Expansion In pins, the user does not need to be concerned with the actual timing in a normal Depth Expanded application unless extreme propagation delays exist between the $\overline{\mathrm{XO}} / \overline{\mathrm{XI}}$ pin pairs.
Expansion Out pulses are the identical to the WRITE and READ signals but ; delayed in time by txol and tхон. The Expansion Out signal is propagated when the last physical location in the memory array is written and again when it is read (Last Read). This is in contrast to when the Full and Empty Flags are activated, which is in response to writing and reading a last available location.

Figure 12. A Two Device Depth Expansion Configuration


10/16

When in Depth Expansion mode, a given MK45HXX will begin writing and reading as soon as valid WRITE and READ signals begin, provided FL was grounded at RESET time. A MK45HXX in Depth Expansion mode with FL high at RESET will not begin writing until after an Expansion In pulse occurs.

It will not begin reading until a second Expansion In pulse and the Empty Flag has gone high. Expansion In pulses must occur txis before the WRITE and READ signals are intended to enable. Minimum Expansion In pulse width, txl, and recovery time, txir, must be observed.

Figure 13. Expansion Out Waveforms


## Expansion Out AC Operating Conditions

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right.$ )

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txol | Expansion Out Low |  | 25 |  | 35 |  | 40 |  | 55 |  | 90 | ns |  |
| txOH | Expansion Out High |  | 25 |  | 35 |  | 40 |  | 55 |  | 90 | ns |  |

Figure 14. Expansion In Waveforms


Expansion In AC Operating Conditions
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right.$ )

| Symbol | Parameter | -25 |  | -35 |  | -50 |  | -65 |  | -12 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| txI | Expansion in Pulse Width | 25 |  | 35 |  | 45 |  | 60 |  | 115 |  | ns | 1 |
| txir | Expansion In Recovery Time | 10 |  | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| txIS | Expansion In Setup Time | 15 |  | 15 |  | 15 |  | 15 |  | 15 |  | ns |  |

Note: 1. Pulse widths less than mınımum values are not allowed

## COMPOUND EXPANSION

The two expansion techniques described above can be applied together in a straight forward manner to achieve large FIFO arrays (see Figure 15).

BIDIRECTIONAL APPLICATIONS
Applications, which require data buffering between
two systems (each system capable of READ and WRITE operations), can be achieved by pairing MK45HXXs, as shown in Figure 16. Care must be taken to ensure that the appropriate flag is monitored by each system. (i.e., FF is monitored on the device where $\frac{W}{R}$ is used; $E F$ is monitored on the device where $\bar{R}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

Figure 15. Compound FIFO Expansion Configuration


Figure 16. Bidirectional FIFO Application


ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $V_{I}$ | Voltage on any Pin Relative to Ground | -0.3 to +7 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1 | W |
| lout | Output Current | 20 | mA |

Note: This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this spefication in not implied. Exposure to absolute maximum ratings for extended periods of time may affect device reliability.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic 1 All Inputs | 2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic 0 All Inputs | -0.3 | 0.8 | V | 1 |

Note: 1. All Voltages are referenced to ground

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right)$

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lcC1 | Average Vcc Power Supply Current |  | 120 | mA | 1 |
| Icc2 | Average Standby Current $\left(\overline{\mathrm{R}}=\overline{\mathrm{W}}=\overline{\mathrm{RS}}=\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=\mathrm{V}_{\mathrm{IH}}\right)$ |  | 12 | mA | 1 |
| Icc3 | Power Down Current (Inputs $\geq \mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$ ) |  | 2 | mA | 1 |
| IIL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 2 |
| loL | Output Leakage Current | -10 | 10 | $\mu \mathrm{A}$ | 3 |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic 1 Voltage (lout $=-4.0 \mathrm{~mA}$ ) | 2.4 |  | V | 4 |
| VOL | Output Logic 0 Voltage (lout $=8.0 \mathrm{~mA}$ ) |  | 0.4 | V | 4 |

Notes:1. Icc measurements are made with outputs open.
2. Measured with $0.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{Cc}}$.
3. $\overline{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}, 0.4 \geq \mathrm{V}_{\text {out }} \leq \mathrm{V}_{\mathrm{cc}}$.
4. All voltages are referenced to ground.

CAPACITANCE $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right.$ )

| Symbol | Parameter | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Capacitance on Input Pins |  | 8 | pF | 1 |
| $\mathrm{C}_{0}$ | Capacitance on Output Pins |  | 12 | pF | 1,2 |

Notes: 1. This parameter is only sampled and not $100 \%$ tested
2. Output buffer deselected

## AC TEST CONDITIONS

| Parameter | Value | Unit |
| :--- | :---: | :---: |
| Input Levels | 0 to 3 | V |
| Transition Time | 5 | ns |
| Input Signal Timing Reference Level | 1.5 | V |
| Output Signal Timing Reference Levels | 1.5 and 1.9 | V |
| Ambient Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Supply Voltage | $5 \pm 10 \%$ | V |

Figure 17. Equivalent Output Load Circuit


## ORDERING INFORMATION



For a list of available options of Package and Speed, refer to the Selector Guide in this Data Book or to the current Memory Shortform Catalogue.
For further information on any aspect of this device, please contact our Sales Office nearest you.

## ZEROPOWER MEMORIES

## CMOS 2K x 8 ZEROPOWER SRAM

- LOW CURRENT (1 $\mu \mathrm{A}$ @ $70^{\circ} \mathrm{C}$ ) BATTERY INPUT FOR DATA RETENTION IN THE ABSENCE OF POWER
- DATA SECURITY PROVIDED BY AUTOMATIC WRITE PROTECTION DURING POWER FAILURE
-     + 5 VOLT ONLY READ/WRITE
- CONVENTIONAL SRAM WRITE CYCLES
- LOW POWER 440mW ACTIVE ; 5.5 mW STANDBY
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME
- LOW-BATTERY WARNING
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE:
- MK48C02A $4.75 \mathrm{~V} \geq$ VPFD $\geq 4.50 \mathrm{~V}$
- MK48C12A $4.50 \mathrm{~V} \geq$ VPFD $\geq 4.20 \mathrm{~V}$
- POWER FAIL INTERRUPT OUTPUT


## DESCRIPTION

The MK48C02A/12A ZEROPOWER ${ }^{\text {TM }}$ are CMOS RAM memories with internal power fail support circuitry for battery backup applications. The fully static RAM uses an HCMOS six transistor cell and is organized $2 \mathrm{~K} \times 8$. Included in the device is a feature to conserve battery energy and a method of providing data security during VCc transients. A precision voltage detector write-protects the RAM to prevent inadvertent loss of data when Vcc falls
PIN NAMES

| A0-A10 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Inputs/Outputs |
| GND | Ground |
| V $_{\text {CC }}$ | 5 Volts |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $\mathrm{V}_{\mathrm{B}}$ | Battery Input |
| $\overline{\mathrm{NT}}$ | Power Fail Interrupt (Open Drain Type) |
| NC | No Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


## DESCRIPTION (Continued)

out of tolerance. In this way, all input and output pins (including $\bar{E}$ and $\bar{W}$ ) become "don't care". The device permits full functional ability of the RAM for $V_{c c}$ above 4.75V (MK48C02A) and 4.5V (MK48C12A). Data protection is provided for $V_{c c}$ below 4.5V (MK48C02A) and 4.2V (MK48C12A),
and maintains data in the absence of $\mathrm{V}_{\mathrm{cc}}$ with no additional support circuitry other than a primary cell. The current supplied by the battery during data retention is for junction leakage only (typically less than 5 nA ) because all power-consuming circuitry is turned off. The low battery drain allows use of a long life Lithium primary cell.

TRUTH TABLE

| Vcc | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\bar{W}$ | Mode | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $<V_{c c}$ (max) <br> $>\mathrm{V}_{\mathrm{cc}}$ (min) | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $\begin{gathered} X \\ X \\ \mathrm{~V}_{\mathrm{IL}} \\ \mathrm{~V}_{1 H} \end{gathered}$ | $\begin{gathered} x \\ V_{I L} \\ V_{I H} \\ V_{I H} \end{gathered}$ | Deselect Write Read Read | $\begin{gathered} \text { High-Z } \\ \text { DIN } \\ \text { Dout } \\ \text { High-Z } \end{gathered}$ |
| $<V_{\text {PFD }}$ (min) $>_{\text {S }}$ SO | X | X | X | Power-Fail Deselect | High-Z |
| $\leq \mathrm{V}_{\text {so }}$ | X | X | X | Battery Back-up | High-Z |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage ( $\mathrm{V}_{\text {CC }}$ Off) Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| PD | Total Device Power Dissipation | 1 | W |
| lout | Output Current Per Pin | 20 | mA |

Notes: Stresses greater than those listed under "Absolute Maxımum Ratıngs" may cause permanent damage to the device. This is a stress ratıng only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended perıods of time may affect reliability.
CAUTION : Under no conditions can the "Absolute Maximum Ratings" for the voltage on any pin be exceeded since it will cause permanent damage. Specifically, do not perform the "standard" continuity test on any input or output pin, i.e. do not force these pins below - $03 \mathrm{~V} D C$.

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage (MK48C02A) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MK48C12A) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |
| $\mathrm{~V}_{\mathrm{B}}$ | Battery Voltage | 1.8 | 4.0 | V | 1 |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C} V_{C C}\right.$ max $\geq V_{C C} \geq V_{C C}$ min)

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcC1}^{\text {c }}$ | Average V ${ }_{\text {cc }}$ Power Supply Current |  | 80 | mA | 3 |
| Icc2 | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ ) |  | 3 | mA |  |
| Icc3 | CMOS Standby Current ( $\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ ) |  | 1 | mA |  |
| IL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 4 |
| loL | Output Leakage Current | -5 | 5 | $\mu \mathrm{A}$ | 4 |
| VOH | Output Logic "1" Voltage (lout $=-1.0 \mathrm{~mA}$ ) | 2.4 |  | V |  |
| $\mathrm{V}_{\text {OL }}$ | Output Logic "0" Voltage (lout $=2.1 \mathrm{~mA}$ ) |  | 0.4 | V |  |
| $\mathrm{V}_{\text {PFL }}$ | INT Logic "0" Voltage (lout $=0.5 \mathrm{~mA}$ ) |  | 0.4 | V |  |
| l batt | Battery Backup Current $\mathrm{V}_{\mathrm{B}}=4.0 \mathrm{~V}$ |  | 1 | $\mu \mathrm{A}$ |  |
| Існg | Battery Charging Current $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | -5 | 5 | nA |  |
| $V_{\text {LB }}$ | Battery OK Flag | 1.8 | 2.6 | V |  |

## AC TEST CONDITIONS

| Input Levels | 0.6 V to 2.4 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 0.8 V or 2.2 V |

OUTPUT LOAD DIAGRAM


## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Notes |
| :---: | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Capacitance on all pins (except $\mathrm{D} / \mathrm{Q})$ | 7 pF | 5 |
| $\mathrm{C}_{\mathrm{D} / \mathrm{Q}}$ | Capacitance on D/Q pins and $\overline{\mathrm{NT}}$ | 10 pF | 4,5 |

## Notes:

1. All voltages referenced to GND
2. Negative spikes of -1.0 volts allowed for up to 10 ns once per cycle.
3. Icci measured with outputs open.
4. Measured with $G N D \leq V_{1} \leq V_{c c}$ and outputs deselected.
5. Effective capacitance calculated from the equation $\mathrm{C}=i \Delta t / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3$ volts and power supply at nominal level.

## OPERATION

## Read Mode

The MK48C02A/12A is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low, providing a ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs ( $A_{n}$ ) defines which one of 2,048 bytes of data is to be accessed.

Valid data will be available to the eight data Output Drivers within $t_{A A}$ after the last address input signal is stable, providing that the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ access times are satisfied. If $\overline{\mathrm{E}}$ or $\overline{\mathrm{G}}$ access times are not met, data access will be measured from the limiting parameter (tcea or toea), rather than the address. The state of the eight Data I/O signals is controlled by the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ control signals. The data lines may be in an indeterminate state between toн and $t_{\mathrm{AA}}$, but the data lines will always have valid data at $t_{\mathrm{AA}}$.

Figure 3. Read-Read-Write Timing


## AC ELECTRICAL CHARACTERISTICS (Read Cycle Timing)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}\right.$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{C C}$ min )

| Symbol | Parameter | 48CX2A-15 |  | 48CX2A-20 |  | 48CX2A-25 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AA }}$ | Address Access Time |  | 150 |  | 200 |  | 250 | ns | 1 |
| tcea | Chip Enable Access Time |  | 150 |  | 200 |  | 250 | ns | 1 |
| toea | Output Enable Access Time |  | 75 |  | 80 |  | 90 | ns | 1 |
| tcez | Chip Enable Hi to High-Z |  | 35 |  | 40 |  | 50 | ns |  |
| toez | Output Enable Hi to High-Z |  | 35 |  | 40 |  | 50 | ns |  |
| toh | Valid Data Out Hold Time | 15 |  | 15 |  | 15 |  | ns | 1 |

Note: Measured using the Output Load Diagram shown page 4.

## WRITE MODE

The MK48C02A/12A is in Write Mode whenever the $\bar{W}$ and $\bar{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\bar{W}$ or $\bar{E}$. A Write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{W}$ or $\overline{\mathrm{E}}$ must return high, for a minimum of twr prior to the initiation of another Read or Write Cycle. Data-in must be valid for tos prior to the End of Write and remain valid for tDH afterwards.

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\bar{W}$ or $\bar{E}$ high during power-up to protect memory after Vcc reaches $\mathrm{V}_{\mathrm{CC}}(\mathrm{min})$ but before the processor stabilizes.

The MK48C02A/12A $\bar{G}$ input is a DON'T CARE in the write mode. $\overline{\mathrm{G}}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs twez after $\bar{W}$ falls. Take care to avoid bus contention when operating with two-wire control.

Figure 4. Write-Write-Read Timing


AC ELECTRICAL CHARACTERISTICS (Write Cycle Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}$ min)

| Symbol | Parameter | 48CX2A-15 |  | 48CX2A-20 |  | 48CX2A-25 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| twc | Write Cycle Time | 150 |  | 200 |  | 250 |  | ns |
| $t_{\text {AS }}$ | Address Setup Time | 0 |  | 0 |  | 0 |  | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 120 |  | 140 |  | 180 |  | ns |
| tcew | Chip Enable to End of Write | 90 |  | 120 |  | 160 |  | ns |
| twew | Write Enable to End of Write | 90 |  | 120 |  | 160 |  | ns |
| twr | Write Recovery Time | 10 |  | 10 |  | 10 |  | ns |
| tos | Data Setup Time | 40 |  | 60 |  | 100 |  | ns |
| $t_{\text {DH }}$ | Data Hold Time | 5 |  | 5 |  | 5 |  | ns |
| twez | Write Enable Low to High-Z |  | 50 |  | 60 |  | 80 | ns |

## DATA RETENTION MODE

With Vcc applied, the MK48C02A/12A operates as a conventional BYTEWIDE static RAM. However, $V_{\mathrm{cc}}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when Vcc falls within the VPFD (max), VPFD (min) window. The MK48C02A has a VPFD (max) - VPFD (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus $10 \%$. The MK48C12A has a VPFD (max) $V_{\text {PFD }}(\mathrm{min})$ window of 4.5 volts to 4.2 volts, allowing users constrained to a $10 \%$ power supply specification to use the device.

Note : A mid-write cycle power failure may corrupt data at the current address location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD (min), the user can be assured the memory will be in a write protected state, provided the $\mathrm{V}_{\mathrm{Cc}}$ fall time does not exceed $\mathrm{t}_{\mathrm{F}}$. The MK48C02A/12A may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling $\mathrm{V}_{\mathrm{cc}}$. Therefore decoupling of power supply lines is recommended.

The power switching circuit connects external Vcc to the RAM and disconnects the battery when $\mathrm{V}_{\mathrm{cc}}$ rises above $V_{s o}$. As $V_{c c}$ rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{\mathrm{BOK}}$ ) flag will be set. The $\overline{\mathrm{BOK}}$ flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 5 illustrates how a $\overline{\mathrm{BOK}}$ check routine could be structured.

Normal RAM operation can resume trec after $V_{C C}$ exceeds VPFD (Max). Caution should be taken to keep $\bar{E}$ or $\bar{W}$ high as VCc rises past VPFD (Min) as some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins.

## INTERRUPT FUNCTION

The MK48C02A/12A provides a power-fail interrupt output labeled INT. The INT pin eliminates the need for external power sensing components in applications where an orderly shut down of the system is necessary. The INT pin is open drain for "wire or" applications and provides the user with $10 \mu \mathrm{~s}$ to $40 \mu \mathrm{~s}$ advanced warning of an impending power-fail write protect.

Figure 5. Checking the $\overline{\mathrm{BOK}}$ Flag Status


AC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{F}}$ | $\mathrm{V}_{\text {PFD }}\left(\max\right.$ ) to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  |  | $\mu \mathrm{S}$ | 2 |
| $t_{\text {fB }}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  |  | $\mu \mathrm{s}$ | 3 |
| $\mathrm{t}_{\text {RB }}$ | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Rise Time | 1 |  |  | $\mu \mathrm{s}$ |  |
| $t_{R}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {REC }}$ | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{IH}}$ after $\mathrm{V}_{\text {PFD }}$ (max) | 120 |  |  | $\mu \mathrm{s}$ |  |
| tpFX | INT Low to Auto Deselect | 10 |  | 40 | $\mu \mathrm{s}$ |  |
| tpFH | VPFD (max) to INT High |  |  | 120 | $\mu s$ | 4 |

DC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Trip Point Voltages) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V PFD $^{\prime \mid}$ | Power-Fail Deselect Voltage (MK48C02A) | 4.50 | 4.6 | 4.75 | V | 1 |
| V $_{\text {PFD }}$ | Power-Fail Deselect Voltage (MK48C12A) | 4.20 | 4.3 | 4.50 | V | 1 |
| V $_{\text {so }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1 |

## Notes:

1. All voltages referenced to GND.
$2 V_{P F D}(M a x)$ to $V_{\text {PFD }}(M ı n)$ fall times of less tF may result in deselection/write protection not occurrıng untıl $40 \mu s$ after $V_{C C}$ passes $V_{\text {PFD }}$ (Min).
2. $V_{\text {PFD }}(\mathrm{Min})$ to $\mathrm{V}_{\text {so }}$ fall tımes of less than tFB may cause corruptıon of RAM data.
3. $\overline{\mathrm{NT}}$ may go high anytime after $\mathrm{V}_{C C}$ exceeds $V_{\text {PFD }}(\min )$ and is guaranteed to go high tpFH after $V_{C C}$ exceeds $V_{P F D}$ (max).

CAUTION: Negative Undershoots Below -0.3V are not allowed on any pin while in Battery Back-up mode .

Figure 6. Power-Down/Power-Up Timing


## Notes :

1. Inputs may or may not be recognized at this time.
2. Caution should be taken to keep $\bar{E}$ or $\bar{W}$ in the high state $V_{C c}$ rises past $V_{\text {PFD }}$ ( $\min$ ). Some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 2K x 8 ZEROPOWER SRAM

- PREDICTED WORST CASE BATTERY LIFE OF 11 YEARS @ $70^{\circ} \mathrm{C}$
- DATA RETENTION IN THE ABSENCE OF POWER
- DATA SECURITY PROVIDED BY AUTOMATIC WRITE PROTECTION DURING POWER FAILURE
-     + 5 VOLT ONLY READMWRITE
- CONVENTIONAL SRAM WRITE CYCLES
- FULL CMOS-440mW ACTIVE ; 5.5 mW STANDBY
- 24-PIN DUAL IN LINE PACKAGE, JEDEC PINOUTS
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME
- LOW-BATTERY WARNING
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE:
- MK48802 $4.75 \mathrm{~V} \geq$ VPFD $\geq 4.50 \mathrm{~V}$
- MK48Z12 4.50V $\geq$ VPFD $\geq 4.20 \mathrm{~V}$


## DESCRIPTION

The MK48Z02/12 is a 16,384 -bit, Non-Volatile Static RAM, organized $2 \mathrm{~K} \times 8$ using CMOS and an integral Lithium energy source. The ZEROPOWER ${ }^{\text {TM }}$ RAM has the characteristics of a CMOS static RAM, with the important added benefit of data being retained in the absence of power. Data retention current is so small that a miniature Lithium cell contained within the package provides an en-ergy source to preserve data. Low current drain has been attained by the use of a full CMOS memory cell, novel analog support circuitry, and carefully controlled junction leakage by an all implanted CMOS process. Safeguards against inadvertent data loss have been incorporated to maintain data integrity in the uncertain operating environment associated with power-up and powerdown transients. The ZEROPOWER RAM can replace existing $2 \mathrm{~K} \times 8$ static RAM, directly conforming to the popular Byte Wide 24-pin DIP package (JEDEC). MK48ZO2/12 also matches the pinning of 2716 EPROM and 2K x 8 EEPROM. Like other static RAMs, there is no limit to the number of write cycles that can be performed. Since the access time, read cycle, and write cycle are less than 250 ns and require only +5 volts, no additional support circuitry is needed for interface to a microprocessor.


Figure 1. Pin Connection


PIN NAMES

| A0-A10 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable |
| GND | Ground |
| $V_{c c}$ | 5 Volts |
| $\bar{W}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| DQ0-DQ7 | Data Inputs/Outputs |

Figure 2. Block Diagram


TRUTH TABLE

| Vcc | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | W | Mode | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $<\mathrm{V}_{\mathrm{CC}}$ (max) <br> $>V_{C C}$ (min) | $\begin{aligned} & V_{\text {IH }} \\ & V_{\mathrm{IL}} \\ & V_{\mathrm{IL}} \\ & V_{\mathrm{IL}} \end{aligned}$ | $\begin{gathered} X \\ X \\ V_{I L} \\ V_{I H} \end{gathered}$ | $\begin{gathered} X \\ V_{I L} \\ V_{I H} \\ V_{I H} \end{gathered}$ | Deselect Write Read Read | High-Z DIN Dout High-Z |
| $\begin{gathered} <V_{\text {PFD }}(\mathrm{min}) \\ >V_{\text {SO }} \end{gathered}$ | X | X | X | Power-Fail Deselect | High-Z |
| $\leq \mathrm{V}_{\text {SO }}$ | X | X | X | Battery <br> Back-up | High-Z |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCC Off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| lout | Output Current Per Pin | 20 | mA |

NOTE: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condtions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended perıods of time may affect reliability.
CAUTION : Under no conditions can the "Absolute Maximum Rating" for the voltage on any pin be exceeded since it will cause permanent damage. Specifically, do not perform the "standard" continuity test on any input or output pin, i.e. do not force these pins below -0.3V DC.

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {CC }}$ | Supply Voltage (MK48Z02) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MK48Z12) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\text {IL }}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}$ min $)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| ICC1 | Average V ${ }_{\text {CC }}$ Power Supply Current |  | 80 | mA | 3 |
| ICC2 | TTL Standby Current $\left(\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}\right)$ |  | 3 | mA |  |
| ICC3 | CMOS Standby Current $\left(\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$ |  | 1 | mA |  |
| IIL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{~A}$ | 4 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 4 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output Logic "1" Voltage (lout $=-1.0 \mathrm{~mA})$ | 2.4 |  | V |  |
| $\mathrm{~V}_{\text {OL }}$ | Output Logic "0" Voltage (lout $=2.1 \mathrm{~mA})$ |  | 0.4 | V |  |

EQUIVALENT OUTPUT LOAD DIAGRAM

## AC TEST CONDITIONS

| Input Levels | 0.6 V to 2.4 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 0.8 V or 2.2 V |



## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Notes |
| :---: | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Capacitance on all pins (except $\mathrm{D} / \mathrm{Q}$ ) | 7 pF | 4 |
| $\mathrm{C}_{\mathrm{D} / \mathrm{Q}}$ | Capacitance on D/Q pins | 10 pF | 4,5 |

## Notes:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per cycle.
3. $\mathrm{I}_{\mathrm{c} 1}$ measured with outputs open.
4. Measured with $V_{C C} \geq V_{1} \geq G N D$ and outputs deselected.
5. Effective capacitance calculated from the equation $C=I \Delta t \Delta V$ with $\Delta V=3$ volts and power supply at 5.0 V .

## OPERATION

## READ MODE

The MK48Z02/12 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low, providing a ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs ( $A_{n}$ ) defines which one of 2,048 bytes of data is to be accessed.
Valid data will be available to the eight data Output

Drivers within $t_{A A}$ after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ access times are satisfied. If $\bar{E}$ or $\bar{G}$ access times are not met, data access will be measured from the limiting parameter (tcea or toea), rather than the address. The state of the eight Data I/O signals is controlled by the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ control signals. The data lines may be in an indeterminate state between tor and $t_{A A}$, but the data lines will always have valid data at $\mathrm{t}_{\mathrm{AA}}$.

Figure 3. Read-Read-Write Timing


AC ELECTRICAL CHARACTERISTICS (Read Cycle Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\text {CC }}\right.$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}} \mathrm{min}$ )

| Symbol | Parameter | 48Z02-12 |  | 48Zx2-15 |  | 48Zx2-20 |  | 48Zx2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 120 |  | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AA }}$ | Address Access Time |  | 120 |  | 150 |  | 200 |  | 250 | ns | 1 |
| tcea | Chip Enable Access Time |  | 120 |  | 150 |  | 200 |  | 250 | ns | 1 |
| toea | Output Enable Access Time |  | 75 |  | 75 |  | 80 |  | 90 | ns | 1 |
| tcez | Chip Enable Hi to High-Z |  | 30 |  | 35 |  | 40 |  | 50 | ns |  |
| toez | Output Enable Hi to High-Z |  | 30 |  | 35 |  | 40 |  | 50 | ns |  |
| toh | Valid Data Out Hold Time | 15 |  | 15 |  | 15 |  | 15 |  | ns | 1 |

[^7]
## WRITE MODE

The MK48Z02/12 is in Write Mode whenever the $\bar{W}$ and $\bar{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\bar{W}$ or $\bar{E}$. A Write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{W}$ or $\bar{E}$ must return high for a minimum of twr prior to the initiation of another Read or Write Cycle. Data-in must be valid for tos prior to the End of Write and remain valid for toh afterward.

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\bar{W}$ or $\bar{E}$ high during power-up to protect memory after VCC reaches $V_{C C}(\mathrm{~min})$ but before the processor stabilizes.
The MK48Z02/12 $\bar{G}$ input is a DON'T CARE in the write mode, $\overline{\mathrm{G}}$ can be tied low and two-wire RAM control can be implemented. Alow on $\bar{W}$ will disable the outputs twez after $\bar{W}$ falls. Take care to avoid bus contention when operating with two-wire control.

Figure 4. Write-Write-Read Timing


AC ELECTRICAL CHARACTERISTICS (Write Cycle Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\text {cC }}$ min $)$

| Symbol | Parameter | 48Z02-12 |  | 48Zx2-15 |  | 48Zx2-20 |  | 48Zx2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 120 |  | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AS }}$ | Address Setup Time | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{\text {AW }}$ | Address Valid to End of Write | 90 |  | 120 |  | 140 |  | 180 |  | ns |  |
| tcew | Chip Enable to End of Write | 75 |  | 90 |  | 120 |  | 160 |  | ns |  |
| twew | Write Enable to End of Write | 75 |  | 90 |  | 120 |  | 160 |  | ns |  |
| twr | Write Recovery Time | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| tbs | Data Setup Time | 35 |  | 40 |  | 60 |  | 100 |  | ns |  |
| $t_{\text {DH }}$ | Data Hold Time | 5 |  | 5 |  | 5 |  | 5 |  | ns |  |
| twez | Write Enable Low to High-Z |  | 40 |  | 50 |  | 60 |  | 80 | ns |  |

## DATA RETENTION MODE

With Vcc applied, the MK48Z02/12 operates as a conventional BYTEWIDE static RAM. However, $\mathrm{V}_{\mathrm{Cc}}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $\mathrm{V}_{\mathrm{cc}}$ falls within the VPFD (max), VPFD (min) window. The MK48Z02 has a VPFD (max) - VPFD (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus $10 \%$. The MK48Z12 has a VPFD (max) - VPFD ( min ) window of 4.5 volts to 4.2 volts, allowing users constrained to a $10 \%$ power supply specification to use the device.
Note: A mid-write cycle power failure may corrupt data at the current address location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD (min), the user can be assured the memory will be in a write protected state, provided the Vcc fall time does not exceed tr. The MK48Z02/12 may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling V cc. Therefore decoupling of power supply lines is recommended.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when Vcc rises above $\mathrm{V}_{\mathrm{so}}$. As Vcc rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{\mathrm{BOK}}$ ) flag will be set. The $\overline{\mathrm{BOK}}$ flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 5 illustrates how a BOK check routine could be structured.
Normal RAM operation can resume trec after VCC exceeds VPFD (max). Caution should be taken to keep $\bar{E}$ or $\bar{W}$ high as $V_{C C}$ rises past $V_{\text {PFD }}$ (min) as some systems may perform inadvertent write cycles after $V_{c c}$ rises but before normal system operation begins.

Figure 5. Checking the BOK Flag Status


Figure 6. Power-Down/Power-Up Timing


DC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Trip Point Voltages) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V PFD | Power-Fail Deselect Voltage (MK48Z02) | 4.50 | 4.6 | 4.75 | V | 1 |
| V $_{\text {PFD }}$ | Power-Fail Deselect Voltage (MK48Z12) | 4.20 | 4.3 | 4.50 | V | 1 |
| V SO | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1 |

AC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PD }}$ | $\bar{E}$ or $\bar{W}$ at $V_{\text {IH }}$ before Power Down | 0 |  |  | ns |  |
| $t_{F}$ | $V_{\text {PFD }}(\max )$ to $V_{\text {PFD }}(\min ) V_{C C}$ Fall Time | 300 |  |  | $\mu \mathrm{~s}$ | 2 |
| $t_{\text {FB }}$ | $V_{\text {PFD }}(\min )$ to $V_{S O} V_{C C}$ Fall Time | 10 |  |  | $\mu \mathrm{~s}$ | 3 |
| $t_{\text {RB }}$ | $V_{\text {SO }}$ to $V_{\text {PFD }}(\min ) V_{C C}$ Rise Time | 1 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{R}$ | $V_{\text {PFD }}(\min )$ to $V_{\text {PFD }}(\max ) V_{C C}$ Rise Time | 0 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{\text {REC }}$ | $\bar{E}$ or $\bar{W}$ at $V_{\text {IH }}$ after Power Up | 2 |  |  | ms |  |

## Notes:

1. All voltages referenced to GND.
2. $\begin{aligned} & V_{P F D}(\max ) \text { to } V_{\text {PFD }}(m ı n) \text { fall tımes of less } t_{F} \text { may result in deselectıon/write protection not occurring until } 50 \mu \mathrm{~s} \text { after } \mathrm{V}_{\mathrm{CC}} \text { passes } \\ & \mathrm{V}_{\text {PFD }}(\mathrm{min}) \text {. }\end{aligned}$ VPFD (min).
3. $V_{\text {PFD }}(\min )$ to $V_{\text {so }}$ fall times of less than tFB may cause corruption of RAM data

## DATA RETENTION TIME

## About Figure 7

Figure 7 illustrates how expected MK48Z02/12 battery life is influenced by temperature. The life of the battery is controlled by temperature and is virtually independent of the percentage of time the MK48Z02/12 spends in battery back-up mode.
Battery life predictions presented in Figure 7 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-tem-perature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's ongoing battery testing since it began in 1982, we believe the likelihood of such failure mechanisms surfacing is extremely poor. For the purpose of this testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 volt closedcircuit voltage across a 250 K ohm load resistance.
A Special Note : The summary presented in Figure 7 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final ; they can be expected to change as yet more data becomes available. We believe that future read-points of life tests presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures.
Two end of life curves are presented in Figure 7. They are labeled "Average ( $\mathrm{t}_{50 \%}$ )" and " $\left(\mathrm{t}_{1} \%\right.$ )". These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected
life at $70^{\circ} \mathrm{C}$ is at issue, Figure 7 indicates that a particular MK48Z02/12 has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience battery failure within 11 years; $50 \%$ of them can be expected to fail within 20 years.
The $\mathrm{t}_{1 \%}$ figure represents the practical onset of wear-out, and is therefore suitable for use in what would normally be though of as a worst-case ana-lysis. The $\mathrm{t}_{50 \%}$ figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last " $\mathrm{t} 0 \%$ ".
Battery life is defined as beginning on the date of manufacture. Each MK48ZO2/12 is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is Hfabricated in Carrollton, TX; 9- assembled in Muar, Malaysia; 9 -tested in Muar, Malaysia; 5B-lot designator; 9231-assembled in the year 1992, work week 31.

## CALCULATING PREDICTED BATTERY LIFE

As Figure 7 indicates, the predicted life of the battery in the MK48Z02/12 is a function of temperature. The back-up current required by the memory matrix in the MK48Z02/12 is so low that it has negligible influence on battery life.
Because predicted battery life is dependent upon application controlled variables, only the user can estimate predicted battery life in a given design. As long as ambient temperature is held reasonably constant, expected life can be read directly from Figure 7. If the MK48Z02/12 spends an appreciable amount of time at a variety of temperatures, the following equations should be used to estimate battery life.

Predicted Battery Life $=$

$$
\left.\left.\left[\left(T A_{1} / T T\right) / B L_{1}\right)\right]+\left[\left(T A_{2} / T T\right) / B L_{2}\right]+\ldots+\left[\left(T A_{n} / T T\right) / B L_{n}\right)\right]
$$

Where: $\mathrm{TA}_{1}, T \mathrm{~A}_{2}, T \mathrm{~A}_{\mathrm{n}}=$ Time at Ambient Temperature 1, 2, etc.
$\mathrm{TT}=$ Total Time $=T A_{1}+\mathrm{TA} 2+\ldots+\mathrm{T} A_{n}$
$B L_{1}, B L_{2}, B L_{n}=$ Predicted Battery Lifetime at Temp 1, Temp 2, etc (see Figure 7).

## EXAMPLE PREDICTED BATTERY LIFE CALCULATION

A cash register/terminal operates in an environment where the MK48Z02/12 is exposed to tem
peratures of $30^{\circ} \mathrm{C}$ or less for $3066 \mathrm{hrs} / \mathrm{yr}$; temperatures greater than $25^{\circ} \mathrm{C}$, but less than $40^{\circ} \mathrm{C}$ for $5256 \mathrm{hrs} / \mathrm{yr}$; and temperatures greater than $40^{\circ} \mathrm{C}$, but less than $70^{\circ} \mathrm{C}$ for the remaining 438 hrs/yr.

Reading predicted typical life values from Figure 7 ; $\mathrm{BL}_{1}=456 \mathrm{yrs}$., $\mathrm{BL}_{2}=175 \mathrm{yrs}$., $\mathrm{BL}_{3}=11.4 \mathrm{yrs}$. Total Time $(\mathrm{TT})=8760 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{1}=3066 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{2}=5256 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{3}=438 \mathrm{hrs} . / \mathrm{yr}$.
Predicted Typical Battery Life $\geq \quad \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum \sum-$
$[(3066 / 8760) / 456]+[(5256 / 8760) / 175]+[(438 / 8760) / 11.4]$
$\geq 116.5 \mathrm{yrs}$.

Figure 7. Predicted Battery Storage Life Versus Temperature


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.
. MKI48Z02 MKI48Z12

## CMOS 2K x 8 ZEROPOWER SRAM

- INDUSTRIAL TEMPERATURE RANGE $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
- PREDICTED WORST CASE BATTERY LIFE OF 6 YEARS @ $85^{\circ} \mathrm{C}$.
- DATA RETENTION IN THE ABSENCE OF POWER.
- DATA SECURITY PROVIDED BY AUTOMATIC WRITE PROTECTION DURING POWER FAILURE.
- +5 VOLT ONLY READ/WRITE.
- CONVENTIONAL SRAM WRITE CYCLES.
- LOW POWER-440mW ACTIVE ; 5.5mW STANDBY.
- 24-PIN DUAL IN LINE PACKAGE, JEDEC 24 PIN MEMORY PINOUT.
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME.
- ON BOARD LOW-BATTERY WARNING CIRCUITRY.
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE :
- MKI48Z02 $4.75 \mathrm{~V} \geq$ VPFD $\geq 4.50 \mathrm{~V}$
- MKI48Z12 $4.50 \mathrm{~V} \geq$ VPFD $\geq 4.20 \mathrm{~V}$


## DESCRIPTION

The MKI48Z02/12 is a 16,384-bit, Non-Volatile Static RAM, organized $2 \mathrm{~K} \times 8$ using CMOS and an integral Lithium energy source. The ZEROPOWER ${ }^{\text {TM }}$ RAM has the characteristics of a CMOS static RAM, with the important added benefit of data being retained in the absence of power. Data retention current is so small that a miniature Lithium cell contained within the package provides an en-ergy source to preserve data. Low current drain has been attained by the use of a full CMOS memory cell, novel analog support circuitry, and carefully controlled junction leakage by an all implanted CMOS process. Safeguards against inadvertent data loss have been incorporated to maintain data integrity in the uncertain operating environment associated with power-up and power-down transients. The ZEROPOWER RAM can replace exist-ing $2 \mathrm{~K} \times 8$ static RAM, directly conforming to the popular Byte Wide 24-pin DIP package (JEDEC).

Figure 2. Block Diagram


DESCRIPTION (Continued)
MKI48Z02/12 also matches the pinning of 2716 EPROM and $2 \mathrm{~K} \times 8$ EEPROM. Like other static RAMs, there is no limit to the number of write cycles
that can be performed. Since the access time, read cycle, and write cycle are less than 250 ns and require only +5 volts, no additional support circuitry is needed for interface to a microprocessor.

TRUTH TABLE

| VCC | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | W | Mode | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $<\mathrm{VCC}_{\text {(max }}$ <br> $>\mathrm{VCC}_{\text {(min) }}$ | $\begin{aligned} & V_{\text {IH }} \\ & V_{\text {IL }} \\ & V_{\text {III }} \\ & V_{\text {IL }} \end{aligned}$ | $\begin{gathered} X \\ X \\ X \\ V_{I L} \\ V_{I H} \end{gathered}$ | $\begin{gathered} X \\ V_{I L} \\ V_{I H} \\ V_{I H} \end{gathered}$ | Deselect Write Read Read | High-Z <br> DIN <br> Dout <br> High-Z |
| $\begin{gathered} <V_{\text {PFD(min) }} \\ >V_{\text {SO }} \end{gathered}$ | X | X | X | Power-Fail Deselect | High-Z |
| $\leq \mathrm{V}_{\text {SO }}$ | X | X | X | Battery Back-up | High-Z |

MKI48Z02, MKI48Z12

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCC Off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| Iout | Output Current Per Pin | 20 | mA |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specificatıon is not implied. Exposure to the absolute maximum ratıngs conditıons for extended periods of time may affect reliability.

CAUTION : Under no conditions can the "Absolute Maximum Rating" for the voltage on any pin be exceeded since it will cause permanent damage. Specifically, do not perform the "standard" continuity test on any input or output pin, i.e. do not force these pins below - $0.3 V$ DC.

RECOMMENDED DC OPERATING CONDITIONS
$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage (MKI48Z02) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MKI48Z12) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

## DC ELECTRICAL CHARACTERISTICS

$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}$ min $)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| lcc1 | Average V Cc Power Supply Current |  | 80 | mA | 3 |
| Icc2 | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ ) |  | 3 | mA |  |
| Icc3 | CMOS Standby Current ( $\overline{\mathrm{E}} \geq \mathrm{V}_{\text {cc }}-0.2 \mathrm{~V}$ ) |  | 1 | mA |  |
| $1 / 1$ | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 4 |
| loL | Output Leakage Current | -5 | 5 | $\mu \mathrm{A}$ | 4 |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic "1" Voltage (lout = -1.0mA) | 2.4 |  | V |  |
| VoL | Output Logic "0" Voltage (lout = 2.1mA) |  | 0.4 | v |  |

## EQUIVALENT OUTPUT LOAD DIAGRAM

## AC TEST CONDITIONS

Input Levels
Transition Times
Input and Output Timing
Reference Levels
Ambient Temperature -40 to $85^{\circ} \mathrm{C}$

VCC (MKI48Z02)
VCC (MKI48Z12)
0.6 V to 2.4 V

5ns
0.8 V or 2.2 V
4.75 to 5.5 V
4.5 to 5.5 V

## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Notes |
| :---: | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Capacitance on all pins (except D/Q) | 7 pF | 4 |
| $\mathrm{C}_{\mathrm{D} / \mathrm{Q}}$ | Capacitance on D/Q pins | 10 pF | 4,5 |

## Notes:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per cycle.
3. Icc1 measured with outputs open

4 Measured with $V_{c c} \geq V_{1} \geq$ GND and outputs deselected
5. Effective capacitance calculated from the equation $C=I \Delta t / \Delta V$ with $\Delta V=3$ volts and power supply at 5.0 V .

## OPERATION

## READ MODE

The MKI48Z02/12 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low, providing a ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs ( $A_{n}$ ) defines which one of 2,048 bytes of data is to be accessed.

Valid data will be available to the eight data Output Drivers within $t_{A A}$ after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ access times are satisfied. If $\bar{E}$ or $\bar{G}$ access times are not met, data access will be measured from the limiting parameter (tcea or toea), rather than the address. The state of the eight Data I/O signals is controlled by the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ control signals. The data lines may be in an indeterminate state between tor and $t_{A A}$, but the data lines will always have valid data at taA.

Figure 3. Read-Read-Write Timing


AC ELECTRICAL CHARACTERISTICS (Read Cycle Timing)
$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{Cc}} \max \geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{Cc}} \mathrm{min}\right)$

| Symbol | Parameter | MKI48ZX2-15 |  | MKI48ZX2-20 |  | MK148ZX2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AA }}$ | Address Access Time |  | 150 |  | 200 |  | 250 | ns | 1 |
| tcea | Chip Enable Access Time |  | 150 |  | 200 |  | 250 | ns | 1 |
| toea | Output Enable Access Time |  | 75 |  | 80 |  | 90 | ns | 1 |
| tcez | Chip Enable Hi to High-Z |  | 35 |  | 40 |  | 50 | ns |  |
| toez | Output Enable Hi to High-Z |  | 35 |  | 40 |  | 50 | ns |  |
| tor | Valid Data Out Hold Time | 15 |  | 15 |  | 15 |  | ns | 1 |

Note : Measured using the Output Load Diagram shown Page 4.

## WRITE MODE

The MKI48Z02/12 is in Write Mode whenever the $\bar{W}$ and $\bar{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\bar{W}$ or $\bar{E}$. A Write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{W}$ or $\bar{E}$ must return high for a minimum of twr prior to the initiation of another Read or Write Cycle. Data-in must be valid for tos prior to the End of Write and remain valid for tDH afterwards.

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\bar{W}$ or $\bar{E}$ high during power-up to protect memory after Vcc reaches $\mathrm{V}_{\mathrm{cc}}(\mathrm{min})$ but before the processor stabilizes.
The MKI48Z02/12 $\bar{G}$ input is a don't care in the write mode. $\bar{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs twez after $\bar{W}$ falls. Take care to avoid bus contention when operating with two-wire control.

Figure 4. Write-Write-Read Timing


AC ELECTRICAL CHARACTERISTICS (Write Cycle Timing)
$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}} \max \geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}} \min \right)$

| Symbol | Parameter | MKI48ZX2-15 |  | MKI48ZX2-20 |  | MK148ZX2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AS }}$ | Address Setup Time | 0 |  | 0 |  | 0 |  | ns |  |
| taw | Address Valid to End of Write | 120 |  | 140 |  | 180 |  | ns |  |
| tcew | Chip Enable to End of Write | 90 |  | 120 |  | 160 |  | ns |  |
| twew | Write Enable to End of Write | 90 |  | 120 |  | 160 |  | ns |  |
| twr | Write Recovery Time | 10 |  | 10 |  | 10 |  | ns |  |
| tDs | Data Setup Time | 40 |  | 60 |  | 100 |  | ns |  |
| $t_{\text {DH }}$ | Data Hold Time | 0 |  | 0 |  | 0 |  | ns |  |
| twez | Write Enable Low to High-Z |  | 50 |  | 60 |  | 80 | ns |  |

## DATA RETENTION MODE

With Vcc applied, the MKI48Z02/12 operates as a conventional BYTEWIDE static RAM. However, $V_{c c}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when VCC falls within the VPFD (max), VPFD (min) window. The MKI48Z02 has a VPFD (max) to VPFD (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus $10 \%$. The MKI48Z12 has a VPFD (max) to $V_{\text {PFD }}(\mathrm{min})$ window of 4.5 volts to 4.2 volts, allowing users constrained to a $10 \%$ power supply specification to use the device.
Note : A mid-write cycle power failure may corrupt data at the current address location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD (min), the user can be assured the memory will be in a write protected state, provided the $V_{c c}$ fall time does not exceed $t_{F}$. The MKI48Z02/12 may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling Vcc. Therefore decoupling of power supply lines is recommended.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when VCC rises above $V_{\text {so }}$. As $V_{c c}$ rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{\mathrm{BOK}})$ flag will be set. The $\overline{\mathrm{BOK}}$ flag can be checked after power up. If the $\overline{\mathrm{BOK}}$ flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 5 illustrates how a BOK check routine could be structured.
Normal RAM operation can resume trec after VCC exceeds VPFD (Max). Caution should be taken to keep $\bar{E}$ or $W$ high as Vcc rises past VPFD (Min) as some systems may perform inadvertent write cycles after $V_{C c}$ rises but before normal system operation begins.

Figure 5. Checking the $\overline{\mathrm{BOK}}$ Flag Status


Figure 6. Power-Down/Power-Up Timing


DC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Trip Point Voltages) $\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V PFD $^{\|c\|}$ | Power-Fail Deselect Voltage (MKI48Z02) | 4.50 | 4.6 | 4.75 | V | 1 |
| V $_{\text {PFD }}$ | Power-Fail Deselect Voltage (MKI48Z12) | 4.20 | 4.3 | 4.50 | V | 1 |
| V $_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1 |

AC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Timing)
$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpD | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\text {IH }}$ before Power Down | 0 |  |  | ns |  |
| $\mathrm{t}_{\mathrm{F}}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{max})$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  |  | $\mu \mathrm{s}$ | 2 |
| $\mathrm{t}_{\text {fr }}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {SO }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  |  | $\mu \mathrm{s}$ | 3 |
| trB | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}$ (min) $\mathrm{V}_{\text {cc }}$ Rise Time | 1 |  |  | $\mu \mathrm{s}$ |  |
| tR | $V_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  |  | $\mu \mathrm{s}$ |  |
| trec | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{IH}}$ after Power Up | 2 |  |  | ms |  |

## Notes:

1. All voltages referenced to GND.
2. $\mathrm{V}_{\text {PFD }}(\mathrm{max})$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ fall times of less $\mathrm{t}_{\mathrm{F}}$ may result in deselection/write protection not occurring until $50 \mu \mathrm{~s}$ after $\mathrm{V}_{\mathrm{CC}}$ passes $V_{\text {PFD }}$ (min).
3. $V_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {SO }}$ fall times of less than $\mathrm{t}_{\text {FB }}$ may cause corruption of RAM data.

## DATA RETENTION TIME

## About Figure 7

Figure 7 illustrates how expected MKI48ZO2/12 battery life is influenced by temperature. The life of the battery is controlled by temperature and is virtually independent of the percentage of time the MKI48Z02/12 spends in battery back-up mode.

Battery life predictions presented in Figure 7 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's ongoing battery testing since it began in 1982, we believe the likelihood of such failure mechanisms surfacing is extremely poor. For the purpose of this testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.0 volt closedcircuit voltage across a 250 K ohm load resistance.
A Special Note : The summary presented in Figure 7 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final ; they can be expected to change as yet more data becomes available. We believe that future read-points of life tests presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures.
Two end of life curves are presented in Figure 7. They are labeled "Average ( $\mathrm{t}_{50 \%}$ )" and " $(\mathrm{t} 1 \%$ )". These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected
life at $80^{\circ} \mathrm{C}$ is at issue, Figure 7 indicates that a particular MKI48Z02/12 has a $1 \%$ chance of having a battery failure 10 years into its life and a $50 \%$ chance of failure at the 17 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience battery failure within 10 years; $50 \%$ of them can be expected to fail within 17 years.

The $\mathrm{t}_{1} \%$ figure represents the practical onset of wear-out, and is therefore suitable for use in what would normally be though of as a worst-case analysis. The $\mathrm{t}_{50 \%}$ figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last " $150 \%$ ".

Battery life is defined as beginning on the date of manufacture. Each MKI48Z02/12 is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is H -fabricated in Carrollton, TX; 9 -assembled in Muar, Malaysia; 9 -tested in Muar, Malaysia; 58 -lot designator; 9231 -assembled in the year 1992, work week 31.

## CALCULATING PREDICTED BATTERY LIFE

As Figure 7 indicates, the predicted life of the battery in the MKI48ZO2/12 is a function of temperature. The back-up current required by the memory matrix in the MKI48Z02/12 is so low that it has negligible influence on battery life.
Because predicted battery life is dependent upon application controlled variables, only the user can estimate predicted battery life in a given design. As long as ambient temperature is held reasonably constant, expected life can be read directly from Figure 7. If the MKI48Z02/12 spends an appreciable amount of time at a variety of temperatures, the following equations should be used to estimate battery life.

1


Where: $\mathrm{TA}_{1}, T \mathrm{TA}_{2}, T \mathrm{~A}_{n}=$ Time at Ambient Temperature 1, 2, etc.
$T \mathrm{~T}=$ Total Time $=T A_{1}+T A_{2}+\ldots+T A_{n}$
$B L_{1}, B L_{2}, B L_{n}=$ Predicted Battery Lifetime at Temp 1, Temp 2, etc (see Figure 7).

EXAMPLE PREDICTED BATTERY LIFE CALCULATION
A process control computer operates in an environment where the MKI48Z02/12 is exposed to tem-
peratures of $50^{\circ} \mathrm{C}$ or less for $3066 \mathrm{hrs} / \mathrm{yr}$; temperatures greater than $25^{\circ} \mathrm{C}$, but less than $60^{\circ} \mathrm{C}$ for $5256 \mathrm{hrs} / \mathrm{yr}$; and temperatures greater than $40^{\circ} \mathrm{C}$, but less than $85^{\circ} \mathrm{C}$ for the remaining $438 \mathrm{hrs} / \mathrm{yr}$.

Reading predicted typical life values from Figure 7 ; $\mathrm{BL}_{1}=275$ yrs., $\mathrm{BL}_{2}=95 \mathrm{yrs}$., $\mathrm{BL}_{3}=6$ yrs. Total Time $(\mathrm{TT})=8760 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{1}=3066 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{2}=5256 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{3}=438 \mathrm{hrs} . / \mathrm{yr}$.

Predicted Typical Battery Life $\geq$
$[(3066 / 8760) / 275]+[(5256 / 8760) / 95]+[(438 / 8760) / 6]$

$$
\geq 62.8 \text { yrs. }
$$

Figure 7. Predicted Battery Storage Life Versus Temperature


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

# F SCS-THOMSON MK48Z08,18 MK48Z09, 19 

## CMOS 8K x 8 ZEROPOWER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT AND BATTERY.
- UNLIMITED WRITE-CYCLES.
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME.
- PREDICTED WORST CASE BATTERY LIFE OF 11 YEARS @ $70^{\circ} \mathrm{C}$.
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 8K X 8 SRAMS.
- AUTOMATIC POWER-FAIL CHIP DESELECTMRITEPROTECTION.
- CHOICE OF TWO WRITE PROTECT VOLTAGES :
- MK48Z08/09-4.50V $\leq$ VPFD $\leq 4.75 \mathrm{~V}$
- MK48Z18/19-4.20V $\leq$ VPFD $\leq 4.50 \mathrm{~V}$


## DESCRIPTION

The MK48Z08/18/09/19 ZEROPOWER ${ }^{\text {M }}$ RAM combines an $8 \mathrm{~K} \times 8$ full CMOS SRAM and a long life lithium carbon mono-fluoride battery in a single plastic DIP package. The MK48Z08/18/09/19 is a Non Volatile, pin and function equivalent to any JEDEC standard $8 \mathrm{~K} \times 8$ SRAM. It also easily fits into many EPROM and EEPROM sockets, providing the non-volatility of the PROMs without any requirement for special write timing, or limitations on the number of writes that can be performed.
In addition, the MK48Z08/18/09/19 has its own Power-fail Detect circuit. The circuit deselects the device whenever $V_{C c}$ is below tolerance, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc.

## PIN NAMES

| A0-A12 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}_{1}, \mathrm{E}_{2}$ | Chip Enables |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| DQ0-DQ7 | Data Inputs/Outputs |
| $\overline{\text { INT }}$ | Power Fail Interrupt |
| Vcc / GND | 5 Volts / Ground |
| NC | Not Connected |



Figure 1. Pin Connections


Figure 2. Block Diagram


VR000836

## TRUTH TABLE (MK48Z08/18)

| $\mathrm{V}_{\mathrm{cc}}$ | E | G | W | Mode | DQ | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & <V_{c c}(\max ) \\ & >V_{c c}(\text { min }) \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\text {IL }}$ | Write | Din | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | Dout | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1 H}$ | $\mathrm{V}_{\text {IH }}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\min ) \\ >V_{S O} \end{gathered}$ | X | X | X | Deselect | High Z | CMOS Standby |
| $\leq V_{\text {so }}$ | X | X | X | Deselect | High Z | Battery Back-up |

TRUTH TABLE (MK48Z09/19)

| $V_{\text {cc }}$ | $\mathrm{E}_{1}$ | $\mathrm{E}_{2}$ | $\overline{\mathrm{G}}$ | $\overline{\text { W }}$ | Mode | DQ | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $<\mathrm{V}_{\text {cc }}($ max $)$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Deselect | High Z | Standby |
|  | X | $\mathrm{V}_{\mathrm{IL}}$ | X | X | Deselect | High Z | Standby |
| > $\mathrm{V}_{\mathrm{cc}}($ min $)$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\text {IL }}$ | Write | DIN | Active |
|  | $\mathrm{V}_{\mathrm{LL}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{L}}$ | $\mathrm{V}_{\mathrm{H}}$ | Read | Dout | Active |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\min ) \\ >V_{S O} \end{gathered}$ | X | X | X | X | Deselect | High Z | CMOS Standby |
| $\leq \mathrm{V}_{\text {so }}$ | X | X | X | X | Deselect | High Z | Battery Back-up |

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $P_{D}$ | Total Power Dissipation | 1.0 | W |
| lout | Output Current per Pin | 20 | mA |
| $\mathrm{~V}_{\text {DD }}$ | Voltage on any Pin Relative to GND | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\text {STG }}$ | Ambient Storage (VCC Off) Temperature | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |

Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratıng conditıons for extended periods of tıme may affect reliability.
CAUTION : Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage (MK48Z08/09) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MK48Z18/19) | 4.5 | 5.5 | V | 1 |
| GND | Supply Voltage | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{HH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}\right.$ min $\leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}$ max $)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcCl}_{1}$ | Average VCC Power Supply Current |  | 80, 125 | mA | 3,6 |
| Icce | TTL Standby Current ( $\bar{E}_{1}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{E}_{2}=\mathrm{V}_{\mathrm{LL}}$ ) |  | 3 | mA |  |
| Icc3 | CMOS Standby Current ( $\bar{E}_{1}=\mathrm{V}_{\text {cc }}-0.2 \mathrm{~V}$ ) |  | 3 | mA | 4 |
| ILL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 5 |
| lob | Output Leakage Current | -5 | 5 | $\mu \mathrm{A}$ | 5 |
| VOH | Output Logic "1" Voltage (lout $=-1.0 \mathrm{~mA}$ ) | 2.4 |  | V |  |
| VoL | Output Logic "0" Voltage (lout $=+2.1 \mathrm{~mA}$ ) |  | 0.4 | V |  |
| VINT | $\overline{\mathrm{INT}}$ Logic "0" Voltage ( ( $\mathrm{lout}=+0.5 \mathrm{~mA}$ ) |  | 0.4 | v |  |

## AC TEST CONDITIONS

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 1.5 V |

OUTPUT LOAD DIAGRAM
MK48Z08-70
MK48Z08,18,09,19


VR000837
VR000823

## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\boldsymbol{l}}$ | Capacitance On All Pins (except DQ) | 10.0 | pF | 7 |
| $\mathrm{C}_{\mathrm{Q}}$ | Capacitance On DQ Pins | 10.0 | pF | 7,8 |

## Notes :

1. All voltages referenced to GND.
2. Negative spikes of $\mathbf{- 1 . 0}$ volt allowed for up to 10 ns once per Cycle.
3. Icci measured with outputs open.
4. 1 mA typical.
5. Measured with $\mathrm{V}_{\mathrm{cc}} \geq \mathrm{V}_{1} \geq \mathrm{GND}$ and outpus deselected.
6. $80 \mathrm{~mA} @ 100 \mathrm{~ns}$, \& $125 \mathrm{~mA} @ 70 \mathrm{~ns}$.
7. Effective capacitance calculated from the equation $C=I \Delta t / \Delta V$ with $\Delta V=3$ volts and power supply at 5.0 V .
8. Measured with outputs deselected.

Figure 3. Power Down/Up Timing


Note: Inputs may not be recognized at this time. Caution should be taken to keep $\overline{\mathrm{E}}_{1}$ high or $\mathrm{E}_{2}$ low as $\mathrm{V}_{\mathrm{cc}}$ rises past $\mathrm{V}_{\text {PFD }}(m i n)$. Some systems may perform inadvertent write cycles after $V_{c c}$ rises above $V_{\text {PFD }}(\mathrm{min})$ but before normal system operations begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running.

## AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min. | Max. | Units | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPD | $\bar{E}_{1}$ or $\bar{W}$ at $V_{\text {IH }}$ or $\mathrm{E}_{2}$ at $\mathrm{V}_{\text {IL }}$ before Power Down | 0 |  | $\mu \mathrm{s}$ |  |
| $t_{F}$ | $V_{\text {PFD }}\left(\mathrm{max}\right.$ ) to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ | 2 |
| $t_{\text {FB }}$ | $V_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ | 3 |
| $t_{R}$ | $V_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{\text {RB }}$ | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Rise Time | 1 |  | $\mu \mathrm{s}$ |  |
| $t_{\text {REC }}$ | $\bar{E}_{1}$ or $\bar{W}$ at $V_{\text {IH }}$ or $\mathrm{E}_{2}$ at $\mathrm{V}_{\text {IL }}$ after Power Up | 1 |  | ms |  |
| tpFX | $\overline{\text { INT Low to Auto Deselect }}$ | 10 | 40 | $\mu \mathrm{s}$ |  |
| tPFH | $V_{\text {PFD }}$ (max) to INT High |  | 120 | $\mu \mathrm{s}$ | 4 |

## DC ELECTRICAL CHARACTERISTICS (Power Up/Down Trip Points)

 $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$| Symbol | Parameter | Values |  |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| VPFD | Power-fail Deselect Voltage (MK48Z08/09) | 4.5 | 4.6 | 4.75 | V | 1 |
| $V_{\text {PFD }}$ | Power-fail Deselect Voltage (MK48Z18/19) | 4.2 | 4.3 | 4.5 | V | 1 |
| $\mathrm{V}_{\text {so }}$ | Battery Back-up Switchover Voltage |  | 3.0 |  | V | 1 |
| tbr | Expected Data Retention Time | 11 |  |  | YEARS |  |

Notes: 1. All voltages referenced to GND.
2. $V_{\text {PFD }}$ (max) to $V_{\text {PFD }}$ ( min ) fall time of less than $t_{F}$ may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $V_{C c}$ passesV PFD (min).
3. $\mathrm{V}_{\text {PED }}$ (min) to $\mathrm{V}_{\text {so }}$ fall time of less than $\mathrm{t}_{\text {fB }}$ may cause corruption of RAM data.
4. INT may go high anytime after $V_{C c}$ exceeds $V_{\text {PFD }}$ ( min ) and is guaranteed to go high tpFH after $\mathrm{V}_{\mathrm{cc}}$ exceeds $\mathrm{V}_{\text {PFD }}$ (max).

## READ MODE

The MK48Z08/18/09/19 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high, $\mathrm{E}_{1}$ (Chip Enable 1) is low, and $\mathrm{E}_{2}$ (Chip Enable 2) is high (MK48Z09/19). The device architecture allows ripple-through access of data from eight of 65,536 locations in the static storage array. Thus, the unique address specified by the 13 Address Inputs defines which one of the 8,192 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within $t_{\text {AVQv }}$ after the last address input signal is stable, providing that the Chip Enable and Output Enable access times are satisfied.

If Chip Enable or Output Enable access times are not yet met, valid data will be available at the latter of Chip Enable Access Time (telqv) or at Output Enable Access Time (tglov). The state of the eight three-state Data I/O signals is controlled by Chip Enable and Output Enable. If the Outputs are activated before tavQv, the data lines will be driven to an indeterminate state until tavQv. If the Address Inputs are changed while Chip Enable and Output Enable remain low, output data will remain valid for Output Hold from Address (taxax) but will go indeterminate until the next Address Access.

## AC ELECTRICAL CHARACTERISTICS (Read Cycle)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC} \text { min }} \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}} \max \right)$

| Symbol | Parameter | MK48Z08-70 |  | MK48Zxx-10 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tellax | Chip Enable 1 to Q Low-Z | 10 |  | 10 |  | ns |  |
| tezhax | Chip Enable 2 to Q Low-Z | 10 |  | 10 |  | ns |  |
| taxax | Output Hold from Address | 5 |  | 5 |  | ns |  |
| tglax | Output Enable to Q Low-Z | 5 |  | 5 |  | ns |  |
| tavav | Read Cycle Time | 70 |  | 100 |  | ns |  |
| $\mathrm{tavav}^{\text {a }}$ | Address Access Time |  | 70 |  | 100 | ns |  |
| teilqv | Chip Enable 1 Access Time |  | 70 |  | 100 | ns |  |
| tezhav | Chip Enable 2 Access Time |  | 70 |  | 100 | ns |  |
| tglav | Output Enable Access Time |  | 20 |  | 50 | ns |  |
| $\mathrm{t}_{\text {E1HQZ }}$ | Chip Enable 1 to Q High-Z |  | 20 |  | 50 | ns |  |
| tealoz | Chip Enable 2 to Q High-Z |  | 20 |  | 50 | ns |  |
| tGHQZ | Output Disable to Q High-Z |  | 15 |  | 40 | ns |  |

Figure 4. Read Timing $\mathrm{n}^{\circ} 1$ (Address Access)


Figure 5. Read Timing $\mathbf{n}^{\circ} 2$


## WRITE MODE

The MK48Z08/18/09/19 is in the Write Mode whenever Write Enable and Chip Enable are active. The start of a write is referenced to the latter occurring falling edge of $\bar{W}$ or $\bar{E}_{1}$ or rising edge of $E_{2}$ (MK48Z09/19). A write is terminated by the earlier rising edge of $\bar{W}$ or $E_{1}$, or the falling edge of $E_{2}$ (MK48Z09/19). The addresses must be held valid throughout the cycle. $\overline{\mathrm{E}}_{1}$ or $\overline{\mathrm{W}}$ must return high or $\mathrm{E}_{2}$ low for minimum of te1hax or tealax prior to the
initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twHDX afterwards.
Because $\overline{\mathrm{G}}$ is a Don't Care in the Write Mode and a low on $\bar{W}$ will return the outputs to High-Z, $\bar{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs twloz after $\bar{W}$ goes low. Take care to avoid bus contention when operating with two-wire control.

## AC ELECTRICAL CHARACTERISTICS (Write Cycle)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ min $\leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}$ max $)$

| Symbol | Parameter | MK48Z08-70 |  | MK48Zxx-10 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tavwl | Address Set-Up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| taveil | Address Set-Up Time to Chip Enable Active | 0 |  | 0 |  | ns |  |
| $\mathrm{taver}^{\text {H }}$ |  | 0 |  | 0 |  | ns |  |
| tEl Hax | Write Recovery from Chip Enable (Address Hold Time) | 10 |  | 10 |  | ns | 2 |
| te2LAx |  | 10 |  | 10 |  | ns | 2 |
| twhdx | Data Hold Time | 5 |  | 5 |  | ns | 1,2 |
| $t_{\text {avav }}$ | Write Cycle Time | 70 |  | 100 |  | ns |  |
| tawn | Address Valid to $\bar{W}$ High | 50 |  | 80 |  | ns |  |
| twLwh | Write Pulse Width | 50 |  | 80 |  | ns |  |
| twhax | Address Hold after End of Write | 10 |  | 10 |  | ns | 1 |
| telleih | Chip Enable Active to End of Write | 50 |  | 80 |  | ns | 2 |
| te2HE2L |  | 50 |  | 80 |  | ns | 2 |
| tovwh | Data Valid to End of Write | 40 |  | 50 |  | ns | 1,2 |
| twhax | End of Write to Q Low-Z | 10 |  | 10 |  | ns |  |
| twlaz | $\bar{W}$ Low to Q High-Z |  | 40 |  | 50 | ns |  |

## Notes:

1. In a $\bar{W}$ Controlled Cycle.
2. In $\mathrm{a} \overline{\mathrm{E}}_{1}, \mathrm{E}_{2}$ Controlled Cycle.

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## DATA RETENTION MODE

With Vcc applied, the MK48Z08/18/09/19 operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ Static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when Vcc falls within the VPFD(max), $V_{\text {PFD }}(\min )$ window.
Note : A mid-write cycle power failure may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below $\mathrm{V}_{\text {PFD }}(\mathrm{Min})$, the user can be assured the memory will be in a write protected state, provided the $\mathrm{V}_{\mathrm{Cc}}$ fall time is not less than $\mathrm{t}_{\mathrm{F}}$. The MK48Z08/18/09/19 may respond to transient noise spikes that reach into the deselect window if this should occur during the time the device is sampling $\mathrm{V}_{\mathrm{cc}}$. Therefore decoupling of the power supply lines is recommended.
The power switching circuit connects external $\mathrm{V}_{\mathrm{cc}}$ to the RAM and disconnects the battery when Vcc rises above $\mathrm{V}_{\text {so }}$. Normal RAM operation can resume trec after $V_{c c}$ exceeds Vpfd (max). Caution should be taken to keep $\bar{E}_{1}$ high (MK48Z08/18) or $\mathrm{E}_{2}$ low (MK48Z09/19) as $\mathrm{V}_{\mathrm{CC}}$ rises past $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ as some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins.

## POWER FAIL INTERRUPT

The MK48Z09/19 continuously monitors Vcc. When Vcc falls to the power fail detect trip point of the MK48Z09/19 an interrupt is immediately generated. An internal clock provides a delay no less than $10 \mu \mathrm{~s}$ but no greater than $40 \mu \mathrm{~s}$ before automatically deselecting the MK48Z09/19. The INT pin is an open drain output and requires an external pull up resistor.

## PREDICTING BACK-UP SYSTEM LIFE

The useful life of the battery in the MK48Z08/18/ 09/19 is expected to ultimately come to an end for one of two reasons : either because it has been discharged while providing current to an external load ; or because the effects of aging render the cell useless before it can actually be discharged. Fortunately, these two effects are virtually unrelated, allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous mechanisms, the earlier of which defines Back-up System life.
With $V_{c c}$ on, the battery is disconnected from the RAM and aging effects become the determining factor in battery life. With $V_{C C}$ off, leakage currents in the RAM provide the only load on the Battery during battery back-up. For the MK48Z08/18/09/19, the leakage currents are so low that the Back-up System Life of the device is simply the Storage Life of the cell. The Storage Life of the cell is a function of temperature.

## PREDICTING STORAGE LIFE

Figure 8 illustrates how temperature affects Storage Life of the MK48Z08/18/09/19 battery. The life of the battery is controlled by temperature and is virtually unaffected by leakage currents drawn by the MK48Z08/18/09/19.
Storage Life predictions presented in Figure 8 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's on going battery testing since it began in 1982, we believe the chance of such failure mechanisms surfacing is extremely small. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 volt closed-circuit voltage across a 250 K load resistance.
A Special Note: The summary presented in Figure 8 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final ; they can be expected to change as yet more data becomes available. We believe that future read points of life test presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures.
Two end of life curves are presented in Figure 8. They are labeled "Average" ( $\mathrm{t}_{50 \%}$ ) and ( $\mathrm{t}_{\mathrm{t}} \%$ ). These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at $70^{\circ} \mathrm{C}$ is at issue, Figure 8 indicates that a particular MK48Z08/18/09/19 has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience a battery failure within 11 years; $50 \%$ of them can be expected to experience a failure within 20 years.
The $t_{1} \%$ figure represents the practical onset of wear out, and is therefore suitable for use in what would normally be thought of as a worst-case analysis. The t50\% figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last " $50 \%$ ".
Battery life is defined as beginning at the date of manufacture. Each MK48Z08/18/09/19 is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is H -fabricated in Carrollton, TX; 9 - assembled in Muar, Malaysia; 9tested in Muar, Malaysia; 5B - lot designator; 9231 - assembled in the year 1992, work week 31.

## Calculating Predicted Storage Life of the Battery

As Figure 8 indicates, the predicted Storage Life of the battery in the MK48Z08/18/09/19 is a function of temperature.
Because the ambient temperature profile is dependent upon application controlled variables, only the user can estimate predicted

Storage Life in a given design. As long as ambient temperature is held reasonably constant, expected Storage Life can be read directly from Figure 8. If the MK48Z08/18/09/19 spends an appreciable amount of time at a variety of temperatures, the following equation should be used to estimate Storage Life.

## Example Predicted Storage Life Calculation

Predicted Storage Life $=1 /\left\{\left[\left(\mathrm{TA}_{1} / \mathrm{TT}\right) / \mathrm{SL}_{1}\right]+\left[\left(\mathrm{TA}_{2} / \mathrm{TT}\right) / \mathrm{SL}_{2}\right]+\ldots+\left[\left(\mathrm{TA}_{N} / T \mathrm{~T}\right) / \mathrm{SL}_{N}\right]\right\}$
Where $\mathrm{TA}_{1}, \mathrm{TA}_{2}, \mathrm{TA} \mathrm{A}_{1},=$ Time at Ambient Temperature 1, 2, etc.

$$
T T=\text { Total Time }=T A_{1}+T A_{2}+\ldots+T A_{N}
$$

$S_{1}, S_{2}, S L_{N}=$ Predicted Storage Life at Temp. 1, Temp. 2, etc. (See Figure 8)

## Example Predicted Storage Life Calculation

A cash register/terminal operates in an environment where the MK48Z08/18/09/19 is exposed to
temperatures of $55^{\circ} \mathrm{C}$ or less for $8322 \mathrm{hrs} . / \mathrm{yr}$.; and temperatures greater than $60^{\circ} \mathrm{C}$, but less than $70^{\circ} \mathrm{C}$, for the remaining 438 hrs ./yr.

Reading Predicted $\mathrm{t}_{1} \%$ values from Figure 8; $\mathrm{SL}_{1}=41$ yrs., $\mathrm{SL}_{2}=11.4$ yrs., Total Time $(T T)=8760 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{1}=8322 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{2}=438 \mathrm{hrs} . / \mathrm{yr} . ~$.
Predicted Typical Storage Life $\geq 1 /\{[(8322 / 8760) / 41]+[(438 / 8760) / 11.4]$
Predicted Typical Storage Life $\geq 36$ years

Figure 8. Predicted Battery Storage Life Versus Temperature


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

MKI48Z18

## CMOS 8K x 8 ZEROPOWER SRAM

ADVANCE DATA

- INDUSTRIAL TEMPERATURE RANGE $-40^{\circ} \mathrm{C}$ $\mathrm{TO}+85^{\circ} \mathrm{C}$
- INTEGRATED LOW POWER SRAM, POWERFAIL CONTROL CIRCUIT AND ENERGY SOURCE
- UNLIMITED WRITE-CYCLES.
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME.
- PREDICTED WORST CASE BATTERY LIFE OF 6 YEARS @ $85^{\circ} \mathrm{C}$
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 8K X 8 SRAMS.
- AUTOMATIC POWER-FAIL CHIP DESELECT WRITE PROTECTION.


## DESCRIPTION

The MKI48Z18 $8 \mathrm{~K} \times 8$ ZEROPOWER ${ }^{\text {TM }}$ RAM is a nonvolatile 65,536 bit SRAM organized as 8192 words by 8 bits. The device combines an internal long life lithium battery and a full CMOS SRAM in a plastic 28 pin DIP. The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The MKI48Z18 has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $V_{c c}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $V_{c c}$. As $V_{c c}$ falls below approximately 3 V , the control circuitry connects the battery which sustains data until valid power returns.
The MKI48Z18 is offered with an access time of 100 ns . The device is operational over a temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. For a complete description of electrical characteristics and bus timing, refer to the MK48Z18B10 specifications contained within the MK48Z08,18 data sheet.


Figure 1. Pin Connection


## PIN NAMES

| A0-A12 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable |
| GND | Ground |
| Vcc | 5 Volts |
| $\bar{W}$ | Write Enable |
| $\bar{G}$ | Output Enable |
| DQ0-DQ7 | Data In/Data Out |

ABSOLUTE MAXIMUM RATINGS

| Symbol | PARAMETER | VALUES | UNITS |
| :---: | :--- | :---: | :---: |
| PD $^{\text {IouT }}$ | Total Device Power Dissipation | Output Current Per Pin | 1.0 |
| W |  |  |  |
| $\mathrm{~V}_{1}$ | Voltage on any Pin Relative to Ground | -0.3 to +7.0 | mA |
| TSTG | Ambient Storage $\left(\mathrm{V}_{\text {cc }}\right.$ Off) Temperature | -40 to +85 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below - 0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS $\left(-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage All Inputs | 2.2 | Vcc +0.3 V | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

## DC ELECTRICAL CHARACTERISTICS

$\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$; Vcc $\left.\min \leq \mathrm{Vcc} \leq \mathrm{Vcc} \max \right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $l_{\text {cc1 }}$ | Average Vcc Power Supply Current |  | 80 | mA | 3 |
| 1 cc 2 | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\text {IH }}$ ) |  | 3 | mA |  |
| $\mathrm{lcc3}$ | CMOS Standby Current ( $\overline{\mathrm{E}}=\mathrm{Vcc}-0.2 \mathrm{~V}$ ) |  | 3 | mA | 4 |
| ILL | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 5 |
| lob | Output Leakage Current | -5 | 5 | $\mu \mathrm{A}$ | 5 |
| VOH | Output Logic "1" Voltage ( lout $=-1.0 \mathrm{~mA}$ ) | 2.4 |  | V |  |
| Vol | Output Logic "0" Voltage (lout $=+2.1 \mathrm{~mA}$ ) |  | 0.4 | V |  |

## NOTES:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volts allowed for up to 10 ns once per Cycle.
3. $\mathrm{l}_{\mathrm{cc} 1}$ measured with outputs open.
4. 1 mA typical.
5. Measured with Vcc $\geq \mathrm{V}_{1} \geq$ GND and outputs deselected.

## PREDICTING BATTERY LIFE

Figure 2 illustrates how temperature affects Battery Storage Life of the MKI48Z18. Since the leakage currents of the MKI48Z18 are so low, Storage Life of the battery is the limiting factor in defining the Battery Lifetime of the device. Thus, Battery Lifetime is controlled by temperature and is virtually unaffected by the current requirements of the MKI48Z18 RAM.
Storage Life predictions presented in Figure 2 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. For the purpose of the testing, a cell failure is defined as the inability of a
cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.0 volt closedcircuit voltage across a 250 K load resistance.

Two end of life curves are presented in Figure 2. They are labeled "Average" ( $\mathrm{t}_{50 \%}$ ) and ( $\mathrm{t}_{1} \%$ ). These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at $85^{\circ} \mathrm{C}$ is at issue, Figure 2 indicates that a particular MKI48Z18 has a $1 \%$ chance of having a battery failure 6.5 years into its life and a $50 \%$ chance of failure at the 10 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience a battery failure within 6.5 years; $50 \%$ of them can be expected to experience a failure within 10 years.

Figure 2. Predicted Battery Storage Life Versus Temperature


## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 32K x 8 ZEROPOWER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT AND BATTERY.
- UNLIMITED WRITE-CYCLES.
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME.
- MINIMUM BATTERY BACK-UP OF 10 YEARS @ $25^{\circ} \mathrm{C}$.
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 32K X 8 SRAMS.
- AUTOMATIC POWER-FAIL CHIP DESELECT/ WRITE PROTECTION.
- DUAL WRITE PROTECT VOLTAGES:

MK48Z30 $-4.50 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PFD}} \leq 4.75 \mathrm{~V}$
MK48Z30Y-4.20V $\leq$ VPFD $\leq 4.50 \mathrm{~V}$

## DESCRIPTION

The MK48Z30/30Y ZEROPOWER ${ }^{\text {TM }}$ RAM combines a $32 \mathrm{~K} \times 8$ full CMOS SRAM and a long life lithium carbon mono-fluoride battery in a single plastic DIP package. The MK48Z30/30Y is a nonvolatile pin and function equivalent to any JEDEC standard $32 \mathrm{~K} \times 8$ SRAM. It also easily fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing, or limitations on the number of writes that can be performed.
In addition, the MK48Z30/30Y has its own Powerfail Detect Circuit. The circuit deselects the device whenever Vcc is below tolerance, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc.


PHDIP28 WITH BATTERY TOP HAT (B)
Figure 1. Pin Connection


## PIN NAMES

| A0-A14 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| DQ0-DQ7 | Data Inputs/Outputs |
| V $_{\text {cc }}$, GND | 5 Volts, Ground |

Figure 2. Block Diagram


## TRUTH TABLE

| $\mathrm{V}_{\mathrm{CC}}$ | $\mathbf{E}$ | $\overline{\mathrm{G}}$ | $\mathbf{W}$ | Mode | DQ | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $<\mathrm{V}_{\mathrm{CC}}$ (max) | $\mathrm{V}_{\mathrm{HH}}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{IL}}$ (min) | Write | DIN | Active |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{H}}$ | Read | Dout | Active |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | High Z | Active |
| $<\mathrm{V}_{\text {PFD }}$ (min) <br> $>\mathrm{V}_{\text {SO }}$ | X | X | X | Deselect | High Z | CMOS <br> Standby |
| $\leq \mathrm{V}_{\text {SO }}$ | X | X | X | Deselect | High Z | Battery <br> Back-up |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{P}_{\mathrm{D}}$ | Total Power Dissipation | 1.0 | W |
| lout | Output Current per Pin | 50 | mA |
| $\mathrm{~V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\text {STG }}$ | Ambient Storage $\left(\mathrm{V}_{\text {CC }}\right.$ Off) Temperature | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| VCC $^{\|c\|}$ | Supply Voltage (MK48Z30) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\text {CC }}$ | Supply Voltage (MK48Z30Y) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\text {IL }}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{Cc}} \min \leq \mathrm{V}_{\mathrm{Cc}} \leq \mathrm{V}_{\mathrm{Cc}}$ max)

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcCl}_{1}$ | Average Vcc Power Supply Current (70ns) |  | 85 | mA | 3 |
| $\mathrm{lcC1}_{1}$ | Average Vcc Power Supply Current (120ns) |  | 70 | mA | 3 |
| 1 cc 2 | TTL Standby Current ( $\bar{E}_{=} \mathrm{V}_{\mathbf{H}}$ ) |  | 3 | mA |  |
| Iccc | CMOS Standby Current (VCC max $\geq \bar{E} \geq$ $\mathrm{V}_{\mathrm{cc}}-0.3 \mathrm{~V}$ ) |  | 2 | mA |  |
| IL. | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{A}$ | 4 |
| lot | Output Leakage Current | -2 | 2 | $\mu \mathrm{A}$ | 4 |
| V OH | Output Logic "1" Voltage (lout $=-4.0 \mathrm{~mA}$ ) | 2.4 |  | V | 1 |
| Vol | Output Logic "0" Voltage (lout $=+8.0 \mathrm{~mA}$ ) |  | 0.4 | V | 1 |

## Notes:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per Cycle.
3. Icc1 measured with outputs open.
4. Measured with $\mathrm{V}_{\mathrm{cc}} \geq \mathrm{V}_{1} \geq \mathrm{GND}$ and outputs deselected.

MK48Z30, MK48Z30Y

## AC TEST CONDITIONS

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 1.5 ns |
| Input and Output Timing <br> Reference Levels | 1.5 V |

## OUTPUT LOAD DIAGRAMS



* Includes Scope and Test Jig


## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{l}}$ | Capacitance On All Pins (except DQ) | 10.0 | pF | 1 |
| $\mathrm{C}_{\mathrm{DQ}}$ | Capacitance On DQ Pins | 10.0 | pF | 1,2 |

## Notes:

1. Effective capacitance calculated from the equation $\mathrm{C}=\mid \Delta t / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3$ volts and power supply at 5.0 V .
2. Measured with outputs deselected.

Figure 3. Power Up/Down Waveform


REFERENCE : Inputs may not be recognized at this time. Caution should be taken to keep $\bar{E}$ high as $V_{c c}$ rises past VpDF(min). Some systems may perform inadvertent write cycles after $V_{c c}$ rises above $V_{\text {pdF }}($ min) but before normal system operations begins. Even though a power on
reset is being applied to the processor a reset condition may not occur until after the system clock is running. reset is being applied to the processor a reset condition may not occur until after the system clock is running.

## AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min. | Max. | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPD | $\bar{E}$ or $\bar{W}$ at $\mathrm{V}_{\text {IH }}$ before Power Down | 0 |  | ns |  |
| $\mathrm{t}_{\mathrm{F}}$ | $\mathrm{V}_{\text {PFD }}$ (max) to $\mathrm{V}_{\text {PFD }}$ (min) $\mathrm{V}_{\text {cC }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ | 2 |
| $t_{\text {Fb }}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ | 3 |
| $t_{\text {fi }}$ | $\mathrm{V}_{\text {So }}$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Rise Time | 1 |  | $\mu \mathrm{s}$ |  |
| $t_{R}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |  |
| trec | $\bar{E}$ or $\bar{W}$ at $V_{1 H}$ after Power Up | 5 |  | ms |  |

## DC ELECTRICAL CHARACTERISTICS (Power Up/Down Trip Points)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter |  | Value |  |  | Units |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
|  |  | Min. | Typ. | Max. |  |  |
| V $_{\text {PFD }}$ | Power-fail Deselect Voltage (MK48Z30) | 4.5 | 4.6 | 4.75 | V | 1 |
| V $_{\text {PFD }}$ | Power-fail Deselect Voltage (MK48Z30Y) | 4.2 | 4.3 | 4.5 | V | 1 |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 2.5 |  | V | 1 |
| tDR | Expected Data Retention Time | 10 |  |  | YEARS | 4 |

Notes: 1. All voltages referenced to GND.
2. $V_{\text {PFD }}(\max )$ to $V_{\text {PFD }}(\min )$ fall time of less than $t_{F}$ may result in deselection/write protection not occurring until $200 \mu \mathrm{~s}$ after $V_{\text {cc }}$ passes $V_{\text {PFD }}$ (min).
3. VPFD ( min ) to $\mathrm{V}_{\text {SO }}$ fall time of less than $\mathrm{t}_{\text {FB }}$ may cause corruption of RAM data.
4.@ $25^{\circ} \mathrm{C}$

## READ MODE

The MK48Z30/30Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 262,144 locations in the static storage array. Thus, the unique address specified by the 15 Address Inputs defines which one of the 32,768 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within $\mathrm{t}_{\mathrm{AVQV}}$ after the last address input signal is stable, providing that the Chip Enable and Output Enable access times are satisfied. If Chip Enable or Output Enable access times are not met, valid
data will be available at the Chip Enable Access Time (telqv) or at Output Enable Access Time (tGLQV).
The state of the eight three-state Data I/O signals is controlled by Chip Enable and Output Enable. If the Outputs are activated before tavav, the data lines will be driven to an indeterminate state until tAVQv. If the Address Inputs are changed while Chip Enable and Output Enable remain low, output data will remain valid for Output Data Hold Time (taxqx) but will go indeterminate until the next Address Access.

AC ELECTRICAL CHARACTERISTICS (Read Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}}$ min $\leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}$ max)

| Symbol | Parameter | MK48Z30/30Y-70 |  | MK48Z30/30Y-12 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {avav }}$ | Read Cycle Time | 70 |  | 120 |  | ns |  |
| $\mathrm{t}_{\text {AVQV }}$ | Address Access Time |  | 70 |  | 120 | ns | 1 |
| telov | Chip Enable Access Time |  | 70 |  | 120 | ns | 1 |
| tglov | Output Enable Access Time |  | 35 |  | 60 | ns | 1 |
| telax | Chip Enable to Q Low-Z | 10 |  | 10 |  | ns | 2 |
| tglax | Output Enable to Q Low-Z | 5 |  | 5 |  | ns | 2 |
| tehqz | Chip Disable (E) High to Q High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| tGHQZ | Output Disable ( $\overline{\mathrm{G}}$ ) High to Q High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| $t_{\text {AXQX }}$ | Output Hold From Address Change | 10 |  | 10 |  | ns | 1 |

## Notes:

1. Measured with load as shown in Figure A page 4.
2. Measured with load as shown in Figure B page 4.

Figure 4. Read Timing $\mathrm{n}^{\circ} 1$ (Address Access)


Note: $\overline{\mathrm{E}}=\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High

Figure 5. Read Timing $\mathbf{n}^{\circ} 2$


## WRITE MODE

The MK48Z30/30Y is in the Write Mode whenever Write Enable and Chip Enable are active. The start of a write is referenced to the latter occurring falling edge of Write Enable or Chip Enable. A write is terminated by the earlier rising edge of Write Enable or Chip Enable. The addresses must be held valid throughout the cycle. Chip Enable or Write Enable must return high or for minimum of twhax prior to the initiation of another read or write
cycle. Data-in must be valid tDvwh prior to the end of write and remain valid for twhDx afterward.
Because Output Enable is a Don't Care in the Write Mode and a low on Write Enable will return the outputs to High-Z, Output Enable can be tied low and two-wire RAM control can be implemented. A low on Write Enable will disable the outputs twloz after Write Enable falls. Take care to avoid bus contention when operating with two-wire control.

AC ELECTRICAL CHARACTERISTICS (Write Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{CC}} \min \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}} \max \right)$

| Symbol | Parameter | MK48Z30/30Y-70 |  | MK48Z30/30Y-12 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tavav | Write Cycle Time | 70 |  | 120 |  | ns |  |
| $t_{\text {AVWL }}$ | Address Set-Up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| $\mathrm{tavel}^{\text {a }}$ | Address Set-Up Time to $\overline{\mathrm{E}}$ Low | 0 |  | 0 |  | ns |  |
| $t_{\text {AVW }}$ | Address Valid to $\bar{W}$ High | 60 |  | 85 |  | ns |  |
| twLWH | Write Pulse Width | 50 |  | 65 |  | ns |  |
| twhax | Address Hold after End of Write | 0 |  | 0 |  | ns |  |
| teleh | Chip Enable Active to End of Write | 55 |  | 85 |  | ns |  |
| tehax | Address Hold Time from Chip Enable | 0 |  | 0 |  | ns |  |
| tovwh | Data Valid to End of Write | 30 |  | 40 |  | ns |  |
| twhDx | Data Hold Time | 0 |  | 0 |  | ns |  |
| twhax | $\bar{W}$ High to Q Active | 5 |  | 5 |  | ns | 1 |
| twLQz | $\bar{W}$ Low to Q High-Z | 0 | 25 | 0 | 35 | ns | 1 |

## Notes:

1. Measured with load as shown in Figure B page 4.

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


VR000831

## DATA RETENTION MODE

With VCc applied, the MK48Z30/30Y operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{c c}$ falls within the $V_{P F D}(\max )$, $V_{\text {PFD }}(m i n)$ window.
A mid-write cycle power failure may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below VPFD(min), the user can be assured the memory will be in a write protected state, provided the $V_{c c}$ fall time is not less than $t_{F}$.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when Vcc rises above $V_{\text {so. }}$. Normal RAM operation can resume trec after Vcc exceeds $\mathrm{V}_{\text {PFD }}(\mathrm{max})$. Caution should be taken to keep $\bar{E}$ or $\bar{W}$ high as $V_{c c}$ rises past VPFD(min) as some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins.

## BACK-UP SYSTEM LIFE

The useful life of the battery in the MK48Z30/30Y is expected to ultimately come to an end for one of two reasons: either because the effects of aging render the cells useless before it can actually be
discharged; or because it has have been discharged while providing current to an external load. These two effects are virtually unrelated, allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous battery end-of-life mechanisms.
With $V_{c c}$ on, the battery is disconnected from the RAM and Storage Life becomes the determining factor in battery longevity.
With Vcc off, the MK48Z30/30Y initiates back-up mode by switching power from the Vccinput to the internal battery. In the back-up mode, leakage current drawn by the RAM represents the only load on the battery. The load condition consumes the cell's capacity and is therefore referred to as Capacity Consumption. Capacity Consumption is the primary battery end-of-life mechanism while the MK48Z30/30Y is in the battery back-up mode.
Battery life is defined as beginning on the date of manufacture. Each MK48Z30/30Y is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is H - fabricated in Carrollton, TX; 9-assembled in Muar, Malaysia; 9 - tested in Muar, Malaysia; 5B - lot designator; 9231 - assembled in the year 1992, work week 31 .

Figure 8. Predicted Battery Storage Life Versus Temperature


## Storage Life

Figure 8 illustrates how temperature affects Storage Life of the MK48Z30/30Y battery.

Two End-of- Life curves related to Storage Life are presented in the Figure 8. They are labeled "Average" ( $\mathrm{t}_{1} \%$ ), and "Average" ( $\mathrm{t}_{50 \%}$ ). These terms define the probability that a given number of failures will accumulate by a particular point in time. If, for example, a battery's expected life at $70^{\circ} \mathrm{C}$ is an issue, Figure 8 indicates that an MK48Z30/30Y has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year time. Conversely, given a sample of de-
vices, $1 \%$ of them can be expected to experience a battery failure within 11 years and $50 \%$ of them within 20 years.

## Calculating Predicted Storage Life of the Battery

As Figure 8 indicates, the predicted Storage Life of the MK48Z30/30Y battery is a function of temperature. As long as the ambient temperature is held reasonably constant, expected Storage Life can be read directly from Figure 8. If the MK48Z30/30Y spends an appreciable amount of time at a variety of temperatures, the following equation can be used to estimate Storage Life.

## Predicted Storage Life $\geq$

$$
\left[\left(\mathrm{TA}_{1} / T \mathrm{~T} / \mathrm{SL}_{1}\right)+\left(\mathrm{TA}_{2} / T \mathrm{~T} / \mathrm{SL}_{2}\right)+\left(\mathrm{TA}_{N} / T \mathrm{TT} / \mathrm{SL}_{N}\right)\right]
$$

Where $\mathrm{TA}_{1}, \mathrm{TA}_{2}, T A_{N},=$ Time at Ambient Temperature 1, 2, etc....
$T \mathrm{~T}=$ Total Time $=T A_{1}+T A_{2}+\ldots+T A_{N}$
$\mathrm{SL}_{1}, \mathrm{SL}_{2}, \mathrm{SL}_{\mathrm{N}}=$ Storage Life at Temp.1, Temp.2, etc... (See Figure 8)

## Example Storage Life Calculation

A terminal operates in an environment where the MK48Z30/30A is exposed to temperatures of $40^{\circ} \mathrm{C}$ or less for $4380 \mathrm{hrs} / \mathrm{yr}$; temperatures greater than $25^{\circ} \mathrm{C}$ but less $50^{\circ} \mathrm{C}$ for $3504 \mathrm{hrs} / \mathrm{yr}$; and tempera-
tures greater $50^{\circ} \mathrm{C}$ but less than $70^{\circ} \mathrm{C}$ for the remaining 876 hrs/yr.
Reading Predicted $\mathrm{t}_{1} \%$ Storage Life values from Figure 8:

$$
\begin{gathered}
\mathrm{SL}_{1}=175 \mathrm{yrs}, \mathrm{SL}_{2}=70 \mathrm{yrs}, \mathrm{SL}_{3}=11 \mathrm{yrs} . \\
\text { Total Time }(\mathrm{TT})=8760 \mathrm{hrs} / \mathrm{yr} \\
\mathrm{TA}_{1}=4380 \mathrm{hrs} / \mathrm{yr}, \mathrm{TA}_{2}=3504 \mathrm{hrs} / \mathrm{yr}, \mathrm{TA}_{3}=876 \mathrm{hrs} / \mathrm{yr} .
\end{gathered}
$$

1
Predicted Storage Life

$$
[(4380 / 8760 / 175)+(3504 / 8760 / 70)+(876 / 8760 / 11)]
$$

## $\geq 56.7$ yrs.

## Predicting Capacity Consumption Life

The MK48Z30/30Y battery cell has a minimum rated capacity of 39 mAh . The RAM, in batterybacked mode, places a nominal load of 445 nA at $25^{\circ} \mathrm{C}$. At this rate, the MK48Z30/30Y will consume the capacity of the battery cell in 87,600 hours or about 10 years.
Figure 8 also shows how Capacity Consumption varies with temperature. Because the ambient temperature profile is dependent upon application controlled variables, only the user can estimate consumption rates in a given design. As long as ambient temperature is held reasonably constant,
expected Capacity Consumption Life can be estimated directly from the curve in Figure 8. At $30^{\circ} \mathrm{C}$ and 0\% Vcc Duty Cycle, the Capacity Consumption Life is 7 years. As Vcc Duty Cycle increases, though, so does Capacity Consumption Life. At $30^{\circ} \mathrm{C}$ and $40 \%$ power on Duty Cycle, the Capacity Consumption Life is

$$
7 /(1-0.40)=11.7 \text { years. }
$$

If the MK48Z30/30Y spends an appreciable amount of time at a variety of temperatures, the same equation used to estimate Storage Life can be used to estimate Capacity Consumption Life.

## Example Consumption Life Calculation

Using the same terminal example described earlier, assume the terminal is turned off for 14 hours a day. During these 14 hours the MK48Z30/30Y is in the battery back-up mode and is exposed to $35^{\circ} \mathrm{C}$ for 5 hrs and $25^{\circ} \mathrm{C}$ for the remaining 9 hrs . The two
points of interest on the Capacity Consumption curve of Figure 8 are at the $35^{\circ} \mathrm{C}$ and the $25^{\circ} \mathrm{C}$ temperatures.
Reading the Capacity Consumption values from Figure 8 :

$$
\begin{gathered}
\mathrm{CL}_{1}=5 \mathrm{yrs}, \mathrm{CL}_{2}=10 \mathrm{yrs} \\
\text { Total Time }(\mathrm{TT})=8760 \mathrm{hrs} / \mathrm{yr} \\
\mathrm{TA}_{1}=1825 \mathrm{hrs} / \mathrm{yr}, \mathrm{TA}_{2}=3285 \mathrm{hrs} / \mathrm{yr} .
\end{gathered}
$$

1
Predicted Storage Life $\geq$

$$
[(1825 / 8760 / 5)+(3285 / 8760 / 10)]
$$

$$
\geq 12.6 \text { yrs. }
$$

## Estimating Back-up System Life

Either Storage or Capacity Consumption can end the System Life of the MK48Z30/30Y. Since these mechanisms are independent, the lower of the two
estimated lifetimes defines the Battery Life. In the previous examples, the System Life of the MK48Z30/30Y would be at least 12.6 years.

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 32K x 8 ZEROPOWER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT AND BATTERY.
- UNLIMITED WRITE-CYCLES.
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME.
- MINIMUM BATTERY BACK-UP OF 10 YEARS @ $70^{\circ} \mathrm{C}$.
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 32K x 8 SRAMS.
- AUTOMATIC POWER-FAIL CHIP DESELECT/ WRITE PROTECTION.
- DUAL WRITE PROTECT VOLTAGE:
- MK48Z32 $-4.50 \mathrm{~V} \leq \mathrm{VPFD} \leq 4.75 \mathrm{~V}$
$-\mathrm{MK} 48 \mathrm{Z} 32 \mathrm{Y}-4.20 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.50 \mathrm{~V}$


## DESCRIPTION

The MK48Z32/32Y ZEROPOWER ${ }^{\text {TM }}$ RAM combines an 32K $x 8$ full CMOS SRAM and a long life lithium carbon mono-fluoride battery in a single plastic DIP package. The MK48Z32/32Y is a nonvolatile pin and function equivalent to any JEDEC standard $32 \mathrm{~K} \times 8$ SRAM. It also easily fits into may EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing, or limitations on the number of writes that can be performed.
In addition, the MK48Z32/32Y has its own Powerfail Detect Circuit. The circuit deselects the device whenever $\mathrm{V}_{c c}$ is below tolerance, providing a high degree of data security in the midst of unpredictable system operations brought on by low $\mathrm{V}_{\mathrm{cc}}$.


Figure 1. Pin Connection


PIN NAMES

| A0-A14 | Address Inputs |
| :--- | :--- |
| $\overline{\bar{E}}$ | Chip Enable |
| $\bar{W}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| DQ0-DQ7 | Data Inputs/Outputs |
| VCC , GND | 5 Volts, Ground |

Figure 2. Block Diagram


TRUTH TABLE

| Vcc | E | G | W | Mode | DQ | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & <V_{c c}(\max ) \\ & >V_{c c}(\min ) \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Deselect | High Z | Standby |
|  | VIL | X | VIL | Write | DIN | Active |
|  | VIL | VIL | VIH | Read | Dout | Active |
|  | VIL | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\min ) \\ >V_{S O} \end{gathered}$ | X | X | X | Deselect | High Z | CMOS <br> Standby |
| $\leq \mathrm{V}_{\text {So }}$ | X | X | X | Deselect | High Z | Battery <br> Back-up |

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{P}_{\mathrm{D}}$ | Total Power Dissipation | 1.0 | W |
| lout | Output Current per Pin | 50 | mA |
| $\mathrm{~V}_{\mathrm{I}}$ | Voltage on any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\text {STG }}$ | Ambient Storage (VCC Off) Temperature | -40 to 70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specificatıon is not implied Exposure to the absolute maximum ratings conditions for extended periods of time may affect relıability.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.

## RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage (MK48Z32) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MK48Z32Y) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{Cc}} \min \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}$ max)

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ICC1 | Average Vcc Power Supply Current (70ns) |  | 85 | mA | 3 |
| Iccı | Average V Cc Power Supply Current (120ns) |  | 70 | mA | 3 |
| ICC2 | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ ) |  | 3 | mA |  |
| Ісс3 | CMOS Standby Current ( $\mathrm{V}_{\mathrm{CC}} \max \geq \overline{\mathrm{E}} \geq$ VCc -0.3V) |  | 2 | mA |  |
| IIL | Input Leakage Current (Any Input) | -1 | +1 | $\mu \mathrm{A}$ | 4 |
| loL | Output Leakage Current | -2 | +2 | $\mu \mathrm{A}$ | 4 |
| V OH | Output Logic "1" Voltage (lout $=-4.0 \mathrm{~mA}$ ) | 2.4 |  | V | 1 |
| VOL | Output Logic "0" Voltage (lout $=+8.0 \mathrm{~mA}$ ) |  | 0.4 | V | 1 |

## Notes:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per Cycle.

3 loci measured with outputs open.
4 Measured with $V_{c c} \geq V_{1} \geq$ GND and outputs deselected

## AC TEST CONDITIONS

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 1.5 ns |
| Input and Output Timing <br> Reference Levels | 1.5 V |

OUTPUT LOAD DIAGRAMS


* Includes Scope and Test Jıg


## CAPACITANCE

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Capacitance On All Pins (except DQ) | 10.0 | pF | 1 |
| $\mathrm{C}_{D Q}$ | Capacitance On DQ Pins | 10.0 | pF | 1,2 |

Notes:

1. Effective capacitance calculated from the equation $\mathrm{C}=\mathrm{I} \Delta \mathrm{t} / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3$ volts and power supply at 5.0 V .
2. Measured with outputs deselected.

Figure 3. Power Up/Down Waveform


NOTE : Inputs may not be recognized at this time Cautıon should be taken to keep $\bar{E}$ high as $V_{c c}$ rises past $V_{\text {pfo }}(m i n)$. Some systems may perform inadvertent write cycles after $V_{c c}$ rises above $V_{\text {PFD }}(m ı n)$ but before normal system operatıons begıns. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running.

## AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpo | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{1 H}$ before Power Down | 0 |  | ns |  |
| $t_{\text {F }}$ | $\mathrm{V}_{\text {PFD }}$ (max) to $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) $\mathrm{V}_{\text {cc }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ | 2 |
| $\mathrm{t}_{\text {FB }}$ | $V_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ | 3 |
| $t_{\text {RB }}$ | $V_{\text {So }}$ to $V_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {CC }}$ Rise Tıme | 1 |  | $\mu \mathrm{s}$ |  |
| $t_{R}$ | $\mathrm{V}_{\text {PFD }}\left(\mathrm{min}\right.$ ) to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |  |
| $t_{\text {REC }}$ | $\overline{\mathrm{E}}$ or $\bar{W}$ at $\mathrm{V}_{\mathrm{iH}}$ after Power Up | 5 |  | ms |  |

## DC ELECTRICAL CHARACTERISTICS (Power Up/Down Trip Points)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Value |  |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| VPFD | Power-fail Deselect Voltage (MK48Z32) | 4.5 | 4.6 | 4.75 | V | 1 |
| VPFD | Power-fail Deselect Voltage (MK48Z32Y) | 4.2 | 4.3 | 4.5 | V | 1 |
| V ${ }_{\text {So }}$ | Battery Back-up Switchover Voltage |  | 2.5 |  | V | 1 |
| tDR | Expected Data Retention Time | 10 |  |  | YEARS |  |

Notes: 1. All voltages referenced to GND.
2. $V_{P F D}$ (max) to $V_{\text {PFD }}(\min )$ fall tıme of less than $t_{F}$ may result in deselection/write protection not occurring untıl $200 \mu \mathrm{~s}$ after VCc passes VPFD (min).
$3 \mathrm{~V}_{\text {PFD }}$ (min) to $\mathrm{V}_{\text {SO }}$ fall time of less than $\mathrm{t}_{\text {FB }}$ may cause corruption of RAM data

## READ MODE

The MK48Z32/32Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 262,144 locations in the static storage array. Thus, the unique address specified by the 15 Address Inputs defines which one of the 32,768 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within $t_{\text {tavav }}$ after the last address input signal is stable, providing that the Chip Enable and Output Enable access times are satisfied. If Chip Enable or Output Enable access times are not met, valid data will be
available at the Chip Enable Access Time (telqv) or at Output Enable Access Time (tglqv).
The state of the eight three-state Data I/O signals is controlled by Chip Enable and Output Enable. If the Outputs are activated before tavqv, the data lines will be driven to an indeterminate state until tavqu. If the Address Inputs are changed while Chip Enable and Output Enable remain low, output data will remain valid for Output Data Hold Time (taxqx) but will go indeterminate until the next Address Access.

AC ELECTRICAL CHARACTERISTICS (Read Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}} \min \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}$ max)

| Symbol | Parameter | MK48Z32/32Y-70 |  | MK48Z32/32Y-12 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tavav | Read Cycle Time | 70 |  | 120 |  | ns |  |
| $\mathrm{tavQV}^{\text {a }}$ | Address Access Time |  | 70 |  | 120 | ns | 1 |
| telqv | Chıp Enable Access Time |  | 70 |  | 120 | ns | 1 |
| tglqv | Output Enable Access Time |  | 35 |  | 60 | ns | 1 |
| telax | Chip Enable to Q Low-Z | 10 |  | 10 |  | ns | 2 |
| tglax | Output Enable to Q Low-Z | 5 |  | 5 |  | ns | 2 |
| tehoz | Chip Disable (E) High to Q High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| $t_{\text {GHoz }}$ | Output Disable ( $\overline{\mathrm{G}}$ ) High to Q High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| $t_{\text {AXQX }}$ | Output Hold From Address Change | 10 |  | 10 |  | ns | 1 |

## Notes:

1 Measured with load as shown in Figure A page 4.
2. Measured with load as shown in Figure B page 4.

Figure 4. Read Timing $\mathrm{n}^{\circ} 1$ (Address Access)


Note: $\overline{\mathrm{E}}=\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=\mathrm{High}$

Figure 5. Read Timing n ${ }^{\circ} 2$


## WRITE MODE

The MK48Z32/32Y is in the Write Mode whenever Write Enable and Chip Enable are active. The start of a write is referenced to the latter occurring falling edge of Write Enable or Chip Enable. A write is terminated by the earlier rising edge of Write Enable or Chip Enable. The addresses must be held valid throughout the cycle. Chip Enable or Write Enable must return high or for minimum of twhax prior to the initiation of another read or write
cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twHDX afterward.
Because Output Enable is a Don't Care in the Write Mode and a low on Write Enable will return the outputs to High-Z, Output Enable can be tied low and two-wire RAM control can be implemented. A low on Write Enable will disable the outputs twLoz after Write Enable falls. Take care to avoid bus contention when operating with two-wire control.

## AC ELECTRICAL CHARACTERISTICS (Write Cycle)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{cc}} \min \leq \mathrm{V}_{\mathrm{Cc}} \leq \mathrm{V}_{\mathrm{Cc}} \max \right)$

| Symbol | Parameter | MK48Z32/32Y-70 |  | MK48Z32/32Y-12 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tavav | Write Cycle Time | 70 |  | 120 |  | ns |  |
| $t_{\text {AVWL }}$ | Address Set-Up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| $t_{\text {AVEL }}$ | Address Set-Up Time to $\overline{\mathrm{E}}$ Low | 0 |  | 0 |  | ns |  |
| $\mathrm{tavWh}^{\text {a }}$ | Address Valid to $\bar{W}$ High | 60 |  | 85 |  | ns |  |
| twLwh | Write Pulse Width | 50 |  | 65 |  | ns |  |
| twhax | Address Hold after End of Write | 0 |  | 0 |  | ns |  |
| teleh | Chip Enable Active to End of Write | 55 |  | 85 |  | ns |  |
| tehax | Address Hold Time from Chip Enable | 0 |  | 0 |  | ns |  |
| tovwh | Data Valid to End of Write | 30 |  | 40 |  | ns |  |
| twhDx | Data Hold Time | 0 |  | 0 |  | ns |  |
| twhox | $\bar{W}$ High to Q Active | 5 |  | 5 |  | ns | 1 |
| twlaz | $\bar{W}$ Low to Q High-Z | 0 | 25 | 0 | 35 | ns | 1 |

## Notes:

1. Measured with load as shown in Figure B page 4.

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## DATA RETENTION MODE

With Vcc applied, the MK48Z32/32Y operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{C C}$ falls within the VPFD (max), VPFD (min) window.
A mid-cycle power fail may corrupt data at the currently addressed location, but does not jeopar-dize the rest of the RAM's content. At voltages below VPFD ( min ), the user can be assured the memory will be in a write protected state, providing the $V_{c c}$ fall time is not less than tF .
The power switching circuit connects external $\mathrm{V}_{\mathrm{cc}}$ to the RAM and disconnects the battery when $\mathrm{V}_{\mathrm{cc}}$ rises above $V_{\text {so }}$. Normal RAM operation can resume trec after Vcc exceeds VPFD (max). Caution should be taken to keep $\bar{E}$ or $\bar{W}$ high as $V_{c c}$ rises past VPFD (min) as some systems may perform inadvertent write cycles after Vcc rises but before normal system operation begins.

## BACK-UP SYSTEM LIFE

The useful life of the battery in the MK48Z32/32Y is expected to ultimately come to an end for one of two reasons: either because the effects of aging render the cell useless before it can actually be discharged; or because it has been discharged while provid-
ing current to an externalload.
These two effects are virtually unrelated, allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous battery end-of-life mechanisms.
With $V_{c c}$ on, the battery is disconnected from the RAM and Storage Life becomes the determining factor in battery longevity.
With Vcc off, the MK48Z32/32Y initiates backup mode by switching power from the $V_{c c}$ input to the internal battery. In the back-up mode, leakage current drawn by the RAM represents the only load on the battery. The load condition consumes the cell's capacity and is therefore referred to as Capacity Consumption. Capacity Consumption is the primary battery end-oflife mechanism while the MK48Z32/32Y is in the battery back-up mode.
Battery life is defined as beginning on the date of manufacture. Each MK48Z32/32Y is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is H-fabricated in Carrollton, TX; 9-assembled in Muar, Malaysia; 9 -tested in Muar, Malaysia; 5B - lot designator; 9231 - assembled in the year 1992, work week 31.

Figure 8. Predicted Battery Storage Life Versus Temperature


## Storage Life

Figure 8 illustrates how temperature affects Storage Life of the MK48Z32/32Y battery.
Two End-of- Life curves related to Storage Life are presented in the Figure 8. They are labeled "Average" ( $\mathrm{t}_{1} \%$ ), and "Average" ( $\mathrm{t}_{50 \%}$ ). These terms define the probability that a given number of failures will accumulate by a particular point in time. If, for example, a battery's expected life at $70^{\circ} \mathrm{C}$ is an issue, Figure 8 indicates that an MK48Z32/32Y has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year time. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience a battery failure within 11 years and $50 \%$ of them within 20 years.

## Capacity Consumption Life

Figure 8 also shows how Capacity Consumption varies with temperature.
The MK48Z32/32Y battery cell has a minimum rated capacity of 39 mAh . The RAM, in batterybacked mode, places a nominal load of 445 nA at $70^{\circ} \mathrm{C}$. At this rate, the MK48Z32/32 Y will consume the capacity of the battery cell in 87,600 hours or about 10 years.
As long as ambient temperature is held reasonably constant, expected Capacity Consumption Life can be estimated directly from the curve in Figure 8. As Vcc Duty Cycle increases, though, so does Capacity Consumption Life. At $70^{\circ} \mathrm{C}$ and $20 \%$ power on Duty Cycle, the Capacity Consumption Life is:

$$
10 /(1-0.20)=12.5 \text { years. }
$$

## Estimating Back-up System Life

Either Storage or Capacity Consumption can end the System Life of the MK48Z32/32Y. Since these mechanisms are independent, the lower of the two estimated lifetimes defines the Battery Life. At $70^{\circ} \mathrm{C}$ the System Life of the MK48Z32/32Y would be at least 10 years.

## MK48Z32, MK48Z32Y

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 128K x 8 ZEROPOWER SRAM

PRELIMINARY DATA

- INTEGRATED LOW POWER SRAM, POWERFAIL CONTROL CIRCUIT AND BATTERY
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 10 YEAR MINIMUM DATA RETENTION IN THE ABSENCE OF POWER
- COMPATIBLE WITH INDUSTRY STANDARD 128K x 8 SRAMS
- AUTOMATIC POWER-FAIL CHIP DESELECT AND WRITE PROTECTION
- DUAL WRITE PROTECT VOLTAGES:
$-\mathrm{M} 48 \mathrm{Z} 128 \quad 4.55 \mathrm{~V} \leq \mathrm{V}$ PFD $\leq 4.75 \mathrm{~V}$
- M48Z128Y $4.30 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.50 \mathrm{~V}$
- BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED


## DESCRIPTION

The M48Z128/128Y 128K x 8 ZEROPOWER ${ }^{\text {TM }}$ RAM is a non-volatile $1,048,576$ bit SRAM organized as 131,072 words by 8 bits. The device combines an internal lithium battery and a full CMOS SRAM in a plastic 32 pin DIP. The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.

The M48Z128/128Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $\mathrm{V}_{\mathrm{cc}}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low VCc. As VCC falls below approximately 3 V , the control circuitry connects the battery which sustains data until valid power returns.


Figure 1. Pin Connections


PIN NAMES

| A0-A16 | Address Input | Vcc | +5 Volts |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable | $\overline{\mathrm{W}}$ | Write Enable |
|  |  | $\overline{\mathrm{G}}$ | Output Enable |
|  | Ground | DQ0-DQ7 | Data InData Out |

Figure 2. Block Diagram


TRUTH TABLE

| Vcc | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\text { w }}$ | MODE | DQ | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & <\operatorname{Vcc}(\text { Max }) \\ & >\operatorname{Vcc}(\text { Min }) \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\text {IL }}$ | Write | Din | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | Read | Dout | Active |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IH }}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\text { Min }) \\ >V_{S O} \end{gathered}$ | X | X | X | Deselect | High Z | CMOS <br> Standby |
| $\leq V_{\text {so }}$ | X | X | X | Deselect | High Z | Battery Back-up Mode |

ABSOLUTE MAXIMUM RATINGS *

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{D D}$ | Voltage on $\mathrm{V}_{C C}$ Pin Relative to GND | -0.3 to 7.0 | V |
| $\mathrm{~V}_{T}$ | Voltage on any Pin excluding $\mathrm{V}_{C C}$ <br> Relative to GND $\left(\mathrm{V}_{T} \leq \mathrm{V}_{C C}+0.3\right)$ | -0.3 to 7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage Temperature | -40 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Soldering Temperature for 10 Seconds | 260 | ${ }^{\circ} \mathrm{C}$ |

Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specificatıon is not implied. Exposure to the absolute maximum ratings conditıons for extended periods of tıme may affect reliability.
CAUTION: Negative undershoots below - 0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter | Min | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage (M48Z128) | 4.75 | 5.5 | V | 1 |
| Vcc | Supply Voltage (M48Z128Y) | 4.5 | 5.5 | V | 1 |
| GND | Supply Voltage | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | Vcc +0.3 V | V | 1 |
| $\mathrm{~V}_{\text {IL }}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1 |

DC ELECTRICAL CHARACTERISTICS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC}} \min \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}} \max$ )

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcC1}$ | Average Vcc Power Supply Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ ) |  | 75 | 105 | mA | 2,5 |
| Icc2 | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}$ ) |  | 4 | 7 | mA | 5 |
| Icc3 | CMOS Standby Current ( $\bar{E} \geq$ Vcc -0.2 V ) |  | 2.5 | 4 | mA | 3,5 |
| IIL | Input Leakage Current (Any Input) | -1 |  | +1 | $\mu \mathrm{A}$ | 4 |
| loL | Output Leakage Current | -1 |  | +1 | $\mu \mathrm{A}$ | 4 |
| V OH | Output Logic "1" Voltage ( lout =-1.0 mA) | 2.4 |  |  | V | 1 |
| VOL | Output Logic "0" Voltage (lout = +2.1 mA) |  |  | 0.4 | V | 1 |

Notes: 1. All voltages referenced to GND.
2. Icci measured with outputs open.

3 Measured with $0 \mathrm{~V} \leq \mathrm{V}_{1} \leq 02 \mathrm{~V}$ or $\mathrm{V}_{1} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$
4. Measured with $V_{c c} \geq V_{1} \geq$ GND and outputs deselected
5. Typical values indicate operation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.

## AC TEST CONDITION

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 5 ns |
| Input and Output Reference <br> Levels | 1.5 V |

## OUTPUT LOAD DIAGRAMS


(A)

* Includes Scope and Test Jig.

(B)

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Capacitance on All Pins (except DQ) | 10.0 | pF | 1,2 |
| $\mathrm{C}_{\mathrm{DQ}}$ | Capacitance on DQ Pins | 10.0 | pF | $1,2,3$ |

Notes: 1. Effective capacitance measured with power supply at 50 V .
2. These parameters are sampled and not $100 \%$ tested
3. Measured with outputs deselected.

Figure 3. Power Down/Up Timing


AC ELECTRICAL CHARACTERISTICS (Power down/up Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $t_{F}$ | 4.75 to $4.25 V V_{C C}$ Fall Time | 300 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{F B}$ | 4.25 to $V_{\text {so }} V_{C C}$ Fall Time | 10 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{\text {WP }}$ | Write Protect Time from $V_{C C}=V_{\text {PFD }}$ | 40 | 100 | 150 | $\mu \mathrm{~s}$ | 1 |
| $t_{R}$ | $V_{\text {So to }} V_{\text {PFD }}(M a x) V_{C C}$ Rise Time | 0 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{E R}$ | $\bar{E}$ Recovery Time | 40 | 80 | 120 | ms | 1 |

DC ELECTRICAL CHARACTERISTICS (Power down/up Trip Points)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V PFD | Power- Fail Deselect Voltage (M48Z128) | 4.55 | 4.62 | 4.75 | V | 1,2 |
| $\mathrm{~V}_{\text {PFD }}$ | Power- Fail Deselect Voltage (M48Z128Y) | 4.30 | 4.37 | 4.50 | V | 1,2 |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1,2 |
| $\mathrm{t}_{\mathrm{DR}}$ | Data Retention Time in Absence of $\mathrm{V}_{\mathrm{CC}}$ | 10 |  |  | YEARS | 3 |

Notes: 1. Typical values indicate operation at $T_{A}=25 \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
2. All voltages referenced to GND.
3. tor is the accumulated time in absence of power from the time $\mathrm{V}_{C C}$ is first applied. tDR is specified @ $25^{\circ} \mathrm{C}$.

## DATA RETENTION MODE

With valid Vcc applied, the M48Z128/128Y operates as a conventional BYTEWIDE ${ }^{\text {TM }}$ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself twp after $V_{C c}$ falls below VPFD. All outputs become high impedance, and all inputs are treated as "don't care."

If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp,
write protection takes place. When Vcc drops below $V_{\text {so }}$, the control circuit switches power to the internal energy source which preserves data. The internal coin cell will maintain data in the M48Z128/128Y after the initial application of Vcc for an accumulated period of at least 10 years when $\mathrm{V}_{\mathrm{cc}}$ is less than $\mathrm{V}_{\text {so }}$. As system power returns and Vcc rises above Vso, the battery is disconnected, and the power supply is switched to external Vcc. Write protection continues for ter after $V_{c c}$ reaches VPFD to allow for processor stabilization. After ter, normal RAM operation can resume.

## READ MODE

The M48Z128/128Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of $1,048,576$ locations in the static storage array. Thus, the unique address specified by the 17 Address Inputs defines which one of the 131,072 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tavav (Address Access Tıme) after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ (Output Enable) access times are also sat-
isfied. If the $\bar{E}$ and $\overline{\mathrm{G}}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telqv) or Output Enable Access Time (tglav).
The state of the eight three-state Data I/O signals is controlled by $\bar{E}$ and $\overline{\mathrm{G}}$. If the outputs are activated before tavqv, the data lines will be driven to an indeterminate state until tavqu. If the Address Inputs are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for taxQx (Output Data Hold Time) but will go indeterminate until the next Address Access.

AC ELECTRICAL CHARACTERISTICS (Read Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{C C} \min \leq V_{C C} \leq V_{C C} \max \right)$

| Symbol | Parameter | 48Z128/128Y-85 |  | 48Z128/128Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| tavav | Read Cycle Time | 85 |  | 120 |  | ns |  |
| tavav | Address Access Time |  | 85 |  | 120 | ns | 1 |
| telqv | Chip Enable Access Time |  | 85 |  | 120 | ns | 1 |
| tglov | Output Enable Access Time |  | 45 |  | 60 | ns | 1 |
| telox | Chip Enable to Q Low-Z | 5 |  | 5 |  | ns | 2 |
| tglax | Output Enable to Q Low-Z | 0 |  | 0 |  | ns | 2 |
| tehqz | Chip Enable High to Q High-Z | 0 | 35 | 0 | 45 | ns | 2 |
| $\mathrm{t}_{\text {GHQZ }}$ | Output Enable High to High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| $t_{\text {AXQX }}$ | Output Hold From Address Change | 10 |  | 10 |  | ns | 1 |

Notes: 1. Measured with load as shown in Figure A page 4.
2 Measured with load as shown in Figure B page 4

Figure 4. Read Timing $\mathrm{n}^{0} 1$ (Address Access)


Figure 5. Read Timing $\mathrm{n}^{\circ} 2$


Note: $\bar{W}=$ High

## WRITE MODE

The M48Z128/128Y is in the Write Mode whenever $\bar{W}$ and $\overline{\mathrm{E}}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $\overline{\mathrm{E}}$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\overline{\mathrm{E}}$ or $\overline{\mathrm{W}}$ must return high for minimum of tehax from $\bar{E}$ or twhax from $\bar{W}$ prior
to the initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twhDx or tehdx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\bar{E}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twloz after $\bar{W}$ falls.

AC ELECTRICAL CHARACTERISTICS (Write Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; Vcc min $\leq \mathrm{V}_{\mathrm{cc}} \leq \mathrm{V}_{\mathrm{cc}}$ max)

| Symbol | Parameter | 48Z128/128Y-85 |  | 48Z128/128Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |  |
| $\mathrm{t}_{\text {AVWL }}$ | Address Set-up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVEL }}$ | Address Set-up Time to $\overline{\mathrm{E}}$ Low | 0 |  | 0 |  | ns |  |
| $t_{\text {AVW }}$ | Address Valid to End of Write | 75 |  | 100 |  | ns |  |
| twLWH | Write Pulse Width | 65 |  | 85 |  | ns |  |
| twhax | Address Hold after End of Write | 5 |  | 5 |  | ns |  |
| tehax | Address Hold Time from Chip Enable | 15 |  | 15 |  | ns |  |
| teleh | Chip Enable Active to End of Write | 75 |  | 100 |  | ns |  |
| tovwh | Data Valid to End of Write | 35 |  | 45 |  | ns |  |
| twhDx | Data Hold Time from Write Enable | 0 |  | 0 |  | ns |  |
| tehdx | Data Hold Time from Chip Enable | 10 |  | 10 |  | ns |  |
| twhax | $\bar{W}$ High to Q Active | 0 |  | 0 |  | ns | 1,2 |
| twloz | $\bar{W}$ Low to Q High-Z | 0 | 30 | 0 | 40 | ns | 1,2 |

Notes: 1. Measured with load as shown in Figure B page 4
2. If $E$ goes low simultaneously with $\bar{W}$ going low or after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 128K x 16 ZEROPOWER SRAM

PRELIMINARY DATA

- INTEGRATED LOW POWER SRAM, POWERFAIL CONTROL CIRCUIT AND BATTERY
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 10 YEAR MINIMUM DATA RETENTION IN THE ABSENCE OF POWER
- COMPATIBLE WITH INDUSTRY STANDARD 128K x 16 SRAMS
- AUTOMATIC POWER-FAIL CHIP DESELECT AND WRITE PROTECTION
- DUAL WRITE PROTECT VOLTAGES:
- M46Z128 $4.55 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M46Z128Y $4.30 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PFD}} \leq 4.50 \mathrm{~V}$
- BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED.


## DESCRIPTION

The M46Z128/128Y 128K x 16 ZEROPOWER ${ }^{\text {TM }}$ RAM is a non-volatile $2,097,152$ bit SRAM organized as 131,072 words by 16 bits. The device combines internal lithium batteries and full CMOS SRAMs in a plastic 40 pin DIP. The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The M46Z128/128Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $\mathrm{V}_{\mathrm{cc}}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $\mathrm{Vcc}_{c}$. As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately 3 V , the control circuitry connects the batteries which sustain data until valid power returns.


Figure 1. Pin Connections


## PIN NAMES

| A0-A16 | Address Input | Vcc | +5 Volts |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable | $\overline{\mathrm{W}}$ | Write Enable |
|  |  | $\overline{\mathrm{G}}$ | Output Enable |
|  |  | DQ0-DQ15 | Data InVata Out |

Figure 2. Block Diagram


TRUTH TABLE

| Vcc | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\text { w }}$ | MODE | DQ | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & <\operatorname{Vcc}(\text { Max }) \\ & >\operatorname{Vcc}(\text { Min }) \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\text {IL }}$ | Write | DIN | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1}$ | Read | Dout | Active |
|  | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\text { Min }) \\ >V_{S O} \end{gathered}$ | X | X | X | Deselect | High Z | CMOS <br> Standby |
| $\leq V_{\text {so }}$ | X | X | X | Deselect | High Z | Battery <br> Back-up <br> Mode |

## ABSOLUTE MAXIMUM RATINGS *

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Voltage on $\mathrm{V}_{\mathrm{CC}}$ Pin Relative to GND | -0.3 to 7.0 | V |
| $\mathrm{~V}_{T}$ | Voltage on any Pin excluding $\mathrm{V}_{\mathrm{CC}}$ <br> Relative to $\mathrm{GND}\left(\mathrm{V}_{T} \leq \mathrm{V}_{\mathrm{CC}}+0.3\right)$ | -0.3 to 7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage Temperature | -40 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Soldering Temperature for 10 Seconds | 260 | ${ }^{\circ} \mathrm{C}$ |

"Stresses greater than those listed under "Absolute Maxımum Ratıngs" may cause permanent damage to the device. This is a stress ratıng only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implıed. Exposure to the absolute maxımum ratings conditions for extended periods of tıme may affect relıability
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.

## RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter | Min | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage (M46Z128) | 4.75 | 5.5 | V | 1 |
| Vcc | Supply Voltage (M46Z128Y) | 4.5 | 5.5 | V | 1 |
| GND | Supply Voltage | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | LogIc "1" Voltage All Inputs | 2.2 | Vcc +0.3 V | V | 1 |
| $\mathrm{~V}_{\text {IL }}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1 |

## DC ELECTRICAL CHARACTERISTICS

## ( $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$; Vcc min $\leq \mathrm{Vcc} \leq \mathrm{Vcc}$ max)

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {cc1 }}$ | Average Vcc Power Supply Current ( $\bar{E}=\mathrm{V}_{\mathrm{LL}}$ ) |  | 95 | 200 | mA | 2,5 |
| $\mathrm{I}_{\mathrm{cc} 2}$ | TL Standby Current ( $\bar{E}=\mathrm{V}_{1}$ ) |  | 5 | 11 | mA | 5 |
| $\mathrm{I}_{\mathrm{cc} 3}$ | CMOS Standby Current ( $\bar{E} \geq \mathrm{Vcc}-0.2 \mathrm{~V}$ ) |  | 2.5 | 5 | mA | 3,5 |
| $1 /$. | Input Leakage Current (Any Input) | -2 |  | +2 | $\mu \mathrm{A}$ | 4 |
| lob | Output Leakage Current | -1 |  | +1 | $\mu \mathrm{A}$ | 4 |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic "1" Voltage ( lout =-1.0 mA) | 2.4 |  |  | V | 1 |
| V OL | Output Logic "0" Voltage ( $\mathrm{lout}=+2.1 \mathrm{~mA}$ ) |  |  | 0.4 | V | 1 |

Notes: 1. All voltages referenced to GND
2. Icct measured with outputs open

3 Measured with $0 \mathrm{~V} \leq \mathrm{V}_{1} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{1} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$.
4 Measured with $V_{c c} \geq V_{I} \geq G N D$ and outputs deselected
5. Typical values indicate operation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}$.

## AC TEST CONDITION

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 5 ns |
| Input and Output Reference <br> Levels | 1.5 V |

## OUTPUT LOAD DIAGRAMS



CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{F}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Capacitance on All Pins (except DQ) | 20.0 | pF | 1,2 |
| $\mathrm{C}_{\mathrm{DQ}}$ | Capacitance on DQ Pins | 10.0 | pF | $1,2,3$ |

Notes: 1. Effective capacitance measured with power supply at 5.0 V .
2. These parameters are sampled and not $100 \%$ tested.
3. Measured with outputs deselected.

Figure 3. Power Down/Up Timing


AC ELECTRICAL CHARACTERISTICS (Power down/up Timing)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{F}}$ | 4.75 to 4.25 V Vcc Fall Time | 300 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {fB }}$ | 4.25 to $V_{\text {So }} V_{\text {CC }}$ Fall Time | 10 |  |  | $\mu \mathrm{s}$ |  |
| twp | Write Protect Time from $\mathrm{V}_{\text {cc }}=\mathrm{V}_{\text {PFD }}$ | 40 | 100 | 150 | $\mu \mathrm{S}$ | 1 |
| $t_{R}$ | $V_{\text {so }}$ to $V_{\text {PFD }}\left(\mathrm{Max}\right.$ ) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  |  | $\mu s$ |  |
| ter | $\overline{\text { E R Recovery Time }}$ | 40 | 80 | 120 | ms | 1 |

DC ELECTRICAL CHARACTERISTICS (Power down/up Trip Points)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V PFD $^{\|c\|}$ | Power- Fail Deselect Voltage (M46Z128) | 4.55 | 4.62 | 4.75 | V | 1,2 |
| VPFD | Power- Fall Deselect Voltage (M46Z128Y) | 4.30 | 4.37 | 4.50 | V | 1,2 |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1,2 |
| $\mathrm{t}_{\text {DR }}$ | Data Retention Time in Absence of $\mathrm{V}_{\mathrm{CC}}$ | 10 |  |  | YEARS | 3 |

Notes: 1. Typical values indicate operation at $T_{A}=25 \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
2. All voltages referenced to GND.
3. tor is the accumulated tıme in absence of power from the tıme $V_{C C}$ is first applied. tDR is specified @ $25^{\circ} \mathrm{C}$

## DATA RETENTION MODE

With valid Vcc applied, the M46Z128/128Y operates as a conventional static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself twp after $V_{c c}$ falls below VPFD. All outputs become high impedance, and all inputs are treated as "don't care."

If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp,
write protection takes place. When Vcc drops below $\mathrm{V}_{\text {so }}$, the control circuit switches power to the internal energy source which preserves data. The internal coin cells will maintain data in the M46Z128/128Y after the initial application of Vcc for an accumulated period of at least 10 years when $\mathrm{V}_{\mathrm{cc}}$ is less than $\mathrm{V}_{\text {so }}$. As system power returns and Vcc rises above $V_{s o}$, the batteries are disconnected, and the power supply is switched to external Vcc. Write protection continues for ter after Vcc reaches VPFD to allow for processor stabilization. After ter, normal RAM operation can resume.

## READ MODE

The M46Z128/128Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from sixteen of 2,097,152 locations in the static storage array. Thus, the unique address specified by the 17 Address Inputs defines which one of the 131,072 words of data is to be accessed. Valid data will be available at the Data I/O pins within tavqv (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ (Output Enable) access times are also sat-
isfied. If the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ access times are not met, valid data will be available after the latter of Chip Enable Access Time (telqv) or Output Enable Access Time (tglov).
The state of the eight three-state Data I/O signals is controlled by $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$. If the outputs are activated before $\mathrm{t}_{\mathrm{AVQV}}$, the data lines will be driven to an indeterminate state until tavqv. If the Address Inputs are changed while E and G remain low, output data will remain valid for $\mathrm{t}_{\mathrm{Axax}}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

AC ELECTRICAL CHARACTERISTICS (Read Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$, $\mathrm{Vcc} \min \leq \mathrm{Vcc}_{\mathrm{cc}} \leq \mathrm{Vcc}_{\mathrm{max}}$ )

| Symbol | Parameter | 46Z128/128Y-85 |  | 46Z128/128Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {AVAV }}$ | Read Cycle Time | 85 |  | 120 |  | ns |  |
| tavqv | Address Access Time |  | 85 |  | 120 | ns | 1 |
| telqv | Chip Enable Access Time |  | 85 |  | 120 | ns | 1 |
| tglov | Output Enable Access Time |  | 45 |  | 60 | ns | 1 |
| telox | Chip Enable to Q Low-Z | 5 |  | 5 |  | ns | 2 |
| tglax | Output Enable to Q Low-Z | 0 |  | 0 |  | ns | 2 |
| tehQz | Chip Enable High to Q High-Z | 0 | 35 | 0 | 45 | ns | 2 |
| $\mathrm{t}_{\text {GHQZ }}$ | Output Enable High to High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| $t_{\text {AXQX }}$ | Output Hold From Address Change | 10 |  | 10 |  | ns | 1 |

Notes: 1 Measured with load as shown in Figure A page 4.
2. Measured with load as shown in Figure B page 4.

Figure 4. Read Timing $n^{\circ} 1$ (Address Access)


Figure 5. Read Timing $\mathrm{n}^{\circ} 2$


Note: $\bar{W}=\mathrm{High}$

## WRITE MODE

The M46Z128/128Y is in the Write Mode whenever $\bar{W}$ and $\bar{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $\bar{E}$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\overline{\mathrm{E}}$ or $\overline{\mathrm{W}}$ must return high for minimum of tehax from $\bar{E}$ or twhax from $\bar{W}$ prior
to the initiation of another read or write cycle. Data-in must be valid tDVwH prior to the end of write and remain valid for twhdx or tEhDx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\bar{E}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twloz after $\bar{W}$ falls.

AC ELECTRICAL CHARACTERISTICS (Write Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}} \mathrm{min} \leq \mathrm{V}_{\mathrm{cc}} \leq \mathrm{V}_{\mathrm{cc}} \max\right.$ )

| Symbol | Parameter | 46Z128/128Y-85 |  | 46Z128/128Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |  |
| $t_{\text {AVWL }}$ | Address Set-up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| $t_{\text {AVEL }}$ | Address Set-up Time to $\overline{\mathrm{E}}$ Low | 0 |  | 0 |  | ns |  |
| $t_{\text {AVWH }}$ | Address Valid to End of Write | 75 |  | 100 |  | ns |  |
| twLwh | Write Pulse Width | 65 |  | 85 |  | ns |  |
| twhax | Address Hold after End of Write | 5 |  | 5 |  | ns |  |
| tehax | Address Hold Time from Chip Enable | 15 |  | 15 |  | ns |  |
| teleh | Chip Enable Active to End of Write | 75 |  | 100 |  | ns |  |
| tovwh | Data Valid to End of Write | 35 |  | 45 |  | ns |  |
| twhDx | Data Hold Time from Write Enable | 0 |  | 0 |  | ns |  |
| tehdx | Data Hold Time from Chip Enable | 10 |  | 10 |  | ns |  |
| twhax | $\bar{W}$ High to Q Active | 0 |  | 0 |  | ns | 1,2 |
| twLQz | $\bar{W}$ Low to Q High-Z | 0 | 30 | 0 | 40 | ns | 1,2 |

Notes: 1. Measured with load as shown in Figure B page 4.
2 if $E$ goes low sımultaneously with $\bar{W}$ going low or after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 256K x 16 ZEROPOWER SRAM

PRELIMINARY DATA

- INTEGRATED LOW POWER SRAM, POWERFAIL CONTROL CIRCUIT AND BATTERY
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 5 YEAR MINIMUM DATA RETENTION IN THE ABSENCE OF POWER
- COMPATIBLE WITH INDUSTRY STANDARD 256K x 16 SRAMS
- AUTOMATIC POWER-FAIL CHIP DESELECT AND WRITE PROTECTION
- DUAL WRITE PROTECT VOLTAGES:
- M46Z256
$4.55 \mathrm{~V} \leq \mathrm{VPFD} \leq 4.75 \mathrm{~V}$
- M46Z256Y
$4.30 \mathrm{~V} \leq \mathrm{VPFD} \leq 4.50 \mathrm{~V}$
- BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED.


## DESCRIPTION

The M46Z256/256Y 256K x 16 ZEROPOWER ${ }^{\text {TM }}$ RAM is a non-volatile $4,194,304$ bit SRAM organized as 262,144 words by 16 bits. The device combines internal lithium batteries and full CMOS SRAMs in a plastic 40 pin DIP. The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The M46Z256/256Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When Vcc is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc. As Vcc falls below approximately 3 V , the control circuitry connects the batteries which sustain data until valid power returns.


Figure 1. Pin Connections


PIN NAMES

| A0-A17 | Address Input | Vcc | +5 Volts |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable | $\overline{\mathrm{W}}$ | Write Enable |
|  |  | $\overline{\mathrm{G}}$ | Output Enable |
| GND | Ground | DQ0-DQ15 | Data InData Out |

Figure 2. Block Diagram


TRUTH TABLE

| Vcc | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | W | MODE | DQ | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & <\operatorname{Vcc}(\text { Max }) \\ & >\operatorname{Vcc}(\text { Min }) \end{aligned}$ | $\mathrm{V}_{1 \mathrm{H}}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\text {IL }}$ | Write | Din | Active |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{lL}}$ | $\mathrm{V}_{\text {IH }}$ | Read | Dout | Active |
|  | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\text { Min }) \\ >V_{S O} \end{gathered}$ | X | X | X | Deselect | High Z | CMOS <br> Standby |
| $\leq \mathrm{V}_{\text {so }}$ | X | X | X | Deselect | High Z | Battery <br> Back-up <br> Mode |

ABSOLUTE MAXIMUM RATINGS*

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $V_{D D}$ | Voltage on $V_{C C}$ PIn Relative to GND | -0.3 to 7.0 | V |
| $\mathrm{~V}_{T}$ | Voltage on any Pin excluding $V_{C C}$ <br> Relative to GND $\left(V_{T} \leq V_{C C}+0.3\right)$ | -0.3 to 7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage Temperature | -40 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Soldering Temperature for 10 Seconds | 260 | ${ }^{\circ} \mathrm{C}$ |

'Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliabilty.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter | Min | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage (M46Z256) | 4.75 | 5.5 | V | 1 |
| Vcc | Supply Voltage (M46Z256Y) | 4.5 | 5.5 | V | 1 |
| GND | Supply Voltage | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{Vcc}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\text {IL }}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1 |

## DC ELECTRICAL CHARACTERISTICS

( $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$; Vcc min $\leq \mathrm{Vcc} \leq \mathrm{Vcc} \max$ )

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 \mathrm{cc1}$ | Average Vcc Power Supply Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IL}}$ ) |  | 95 | 200 | mA | 2,5 |
| Icc 2 | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{1 H}$ ) |  | 7 | 18 | mA | 5 |
| lcas | CMOS Standby Current ( $\overline{\mathrm{E}} \geq \mathrm{Vcc}-0.2 \mathrm{~V}$ ) |  | 2.5 | 5 | mA | 3,5 |
| IIL | Input Leakage Current (Any Input) | -4 |  | +4 | $\mu \mathrm{A}$ | 4 |
| los | Output Leakage Current | -2 |  | +2 | $\mu \mathrm{A}$ | 4 |
| V OH | Output Logic "1" Voltage ( lout =-1.0 mA) | 2.4 |  |  | V | 1 |
| Vol | Output Logic " 0 " Voltage (lout $=+2.1 \mathrm{~mA}$ ) |  |  | 0.4 | V | 1 |

Notes: 1. All voltages referenced to GND.
2 Icci measured with outputs open.
3 Measured with $0 \mathrm{~V} \leq \mathrm{V}_{1} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{1} \geq \mathrm{V}_{\mathrm{cc}}-02 \mathrm{~V}$.
4. Measured with $V_{c c} \geq V_{1} \geq$ GND and outputs deselected
5. Typical values indicate operation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.

## AC TEST CONDITION

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 5 ns |
| Input and Output Reference <br> Levels | 1.5 V |

## OUTPUT LOAD DIAGRAMS


(A)

(B)

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{F}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Capacitance on All Pins (except DQ) | 40.0 | pF | 1,2 |
| $\mathrm{CDO}_{\mathrm{DQ}}$ | Capacitance on DQ Pins | 20.0 | pF | $1,2,3$ |

Note: 1. Effective capacitance measured with power supply at 5.0 V .
2. These parameters are sampled and not $100 \%$ tested.
3. Measured with outputs deselected.

Figure 3. Power Down/Up Timing


AC ELECTRICAL CHARACTERISTICS (Power down/up Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $t_{F}$ | 4.75 to $4.25 \mathrm{~V} V_{C C}$ Fall Time | 300 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{F B}$ | 4.25 to $V_{\text {SO }} V_{C C}$ Fall Time | 10 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{\text {WP }}$ | Write Protect Time from $V_{C C}=V_{\text {PFD }}$ | 40 | 100 | 150 | $\mu \mathrm{~s}$ | 1 |
| $t_{R}$ | $V_{\text {So to }} V_{\text {PFD }}(M a x) V_{C C}$ Rise Time | 0 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{E R}$ | $\bar{E}$ Recovery Time | 40 | 80 | 120 | ms | 1 |

DC ELECTRICAL CHARACTERISTICS (Power down/up Trip Points)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V $_{\text {PFD }}$ | Power- Fail Deselect Voltage (M46Z256) | 4.55 | 4.62 | 4.75 | V | 1,2 |
| V PFD | Power- Fail Deselect Voltage (M46Z256Y) | 4.30 | 4.37 | 4.50 | V | 1,2 |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1,2 |
| $\mathrm{t}_{\mathrm{DR}}$ | Data Retention TIme in Absence of $\mathrm{V}_{\mathrm{CC}}$ | 5 |  |  | YEARS | 3 |

Notes: 1. Typical values indicate operation at $\mathrm{T}_{\mathrm{A}}=25 \mathrm{C}$ and $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$
2. All voltages referenced to GND.
3. $t_{D R}$ is the accumulated time in absence of power from the time $V_{C C}$ is first applied tDR is specified @ $25^{\circ} \mathrm{C}$.

## DATA RETENTION MODE

With valid Vcc applied, the M46Z256/256Y operates as a conventional static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself twp after $\mathrm{V}_{\mathrm{cc}}$ falls below Vpfd. All outputs become high impedance, and all inputs are treated as "don't care."
If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp,
write protection takes place. When Vcc drops below $\mathrm{V}_{\text {so }}$, the control circuit switches power to the internal energy source which preserves data. The internal coin cells will maintain data in the M46Z256/256Y after the initial application of Vcc for an accumulated period of at least 5 years when V cc is less than $\mathrm{V}_{\mathrm{so}}$. As system power returns and Vcc rises above $V_{s o}$, the batteries are disconnected, and the power supply is switched to external Vcc. Write protection continues for ter after $V_{c c}$ reaches $V_{\text {PFD }}$ to allow for processor stabilization. After ter, normal RAM operation can resume.

## READ MODE

The M46Z256/256Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from sixteen of 4,194,304 locations in the static storage array. Thus, the unique address specified by the 18 Address Inputs defines which one of the 262,144 words of data is to be accessed. Valid data will be available at the Data I/O pins within tavqu (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ (Output Enable) access times are also sat-
isfied. If the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ access times are not met, valid data will be available after the latter of Chip Enable Access Time (telqv) or Output Enable Access Time (tglqu).
The state of the eight three-state Data I/O signals is controlled by $\bar{E}$ and $\overline{\mathrm{G}}$. If the outputs are activated before tavqv, the data lines will be driven to an indeterminate state until tavqu. If the Address $\ln$ puts are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for $\mathrm{t}_{\mathrm{AXOX}}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

AC ELECTRICAL CHARACTERISTICS (Read Cycle)
( $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$, Vcc min $\leq V_{c c} \leq V_{c c}$ max)

| Symbol | Parameter | 46Z256/256Y-85 |  | 46Z256/256Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {avav }}$ | Read Cycle Time | 85 |  | 120 |  | ns |  |
| tavav | Address Access Time |  | 85 |  | 120 | ns | 1 |
| telov | Chip Enable Access Time |  | 85 |  | 120 | ns | 1 |
| tglav | Output Enable Access Time |  | 45 |  | 60 | ns | 1 |
| telox | Chip Enable to Q Low-Z | 5 |  | 5 |  | ns | 2 |
| tglox | Output Enable to Q Low-Z | 0 |  | 0 |  | ns | 2 |
| tehoz | Chip Enable High to Q High-Z | 0 | 35 | 0 | 45 | ns | 2 |
| $\mathrm{t}_{\text {GHQZ }}$ | Output Enable High to High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| $t_{\text {AXQx }}$ | Output Hold From Address Change | 10 |  | 10 |  | ns | 1 |

Notes: 1. Measured with load as shown in Figure A page 4.
2. Measured with load as shown in Figure B page 4.

Figure 4. Read Timing $\mathrm{n}^{\circ} 1$ (Address Access)


Figure 5. Read Timing $\mathrm{n}^{\circ} 2$


## WRITE MODE

The M46Z256/256Y is in the Write Mode whenever $\bar{W}$ and $\bar{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or $\overline{\mathrm{E}}$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{E}$ or $\bar{W}$ must return high for minimum of tehax from $\bar{E}$ or twhax from $\bar{W}$ prior
to the initiation of another read or write cycle. Data-inmustbevalidtDvwн prior to the end of write and remain valid for twHDX or tEHDX afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\bar{E}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twloz after $\bar{W}$ falls.

AC ELECTRICAL CHARACTERISTICS (Write Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$, $\mathrm{Vcc}_{\mathrm{cc}} \min \leq \mathrm{V}_{\mathrm{cc}} \leq \mathrm{Vcc}_{\mathrm{max}}$ )

| Symbol | Parameter | 46Z256/256Y-85 |  | 46Z256/256Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |  |
| $t_{\text {AVWL }}$ | Address Set-up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVEL }}$ | Address Set-up Time to $\overline{\mathrm{E}}$ Low | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVWH }}$ | Address Valid to End of Write | 75 |  | 100 |  | ns |  |
| twlwh | Write Pulse Width | 65 |  | 85 |  | ns |  |
| twhax | Address Hold after End of Write | 5 |  | 5 |  | ns |  |
| tehax | Address Hold Time from Chip Enable | 15 |  | 15 |  | ns |  |
| teleh | Chip Enable Active to End of Write | 75 |  | 100 |  | ns |  |
| tovwh | Data Valid to End of Write | 35 |  | 45 |  | ns |  |
| twHDX | Data Hold Time from Write Enable | 0 |  | 0 |  | ns |  |
| $t_{\text {EHD }}$ | Data Hold Time from Chip Enable | 10 |  | 10 |  | ns |  |
| twhox | $\bar{W}$ High to Q Active | 0 |  | 0 |  | ns | 1,2 |
| twlaz | $\bar{W}$ Low to Q High-Z | 0 | 30 | 0 | 40 | ns | 1,2 |

Notes: 1 Measured with load as shown in Figure B page 4
2 If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low or after $\bar{W}$ going low, the outputs remain in the high-impedance state

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you. M48Z256 M48Z256Y

## CMOS 256K x 8 ZEROPOWER SRAM

PRELIMINARY DATA

- INTEGRATED LOW POWER SRAM, POWERFAIL CONTROL CIRCUIT AND BATTERY
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 10 YEAR MINIMUM DATA RETENTION IN THE ABSENCE OF POWER
- COMPATIBLE WITH INDUSTRY STANDARD 256K x 8 SRAMS
- AUTOMATIC POWER-FAIL CHIP DESELECT AND WRITE PROTECTION
- DUAL WRITE PROTECT VOLTAGES:
- M48Z256 $4.55 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z256Y 4.30V $\leq$ VPFD $\leq 4.50 \mathrm{~V}$
- BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED.


## DESCRIPTION

The M48Z256/256Y $256 \mathrm{~K} \times 8$ ZEROPOWERTM RAM is a non-volatile 2,097,152 bit SRAM organized as 262,144 words by 8 bits. The device combines internal lithium batteries and full CMOS SRAMs in a plastic 32 pin DIP. The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.
The M48Z256/256Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When Vcc is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low $\mathrm{V}_{\text {cc }}$. As $\mathrm{V}_{\mathrm{cc}}$ falls below approximately 3 V , the control circuitry connects the batteries which sustain data until valid power returns.


Figure 1. Pin Connections

|  |
| :---: |

## PIN NAMES

| A0-A17 | Address Input | Vcc | +5 Volts |
| :--- | :--- | :--- | :--- |
| $\overline{\text { E }}$ | Chip Enable | $\overline{\mathrm{W}}$ | Write Enable |
|  |  | $\overline{\mathrm{G}}$ | Output Enable |
| GND | Ground | DQ0-DQ7 | Data InData Out |

Figure 2. Block Diagram


TRUTH TABLE

| Vcc | $\overline{\mathrm{E}}$ | $\overline{\mathbf{G}}$ | $\overline{\text { w }}$ | MODE | DQ | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & <\operatorname{Vcc}(\operatorname{Max}) \\ & >\operatorname{Vcc}(\text { Min }) \end{aligned}$ | $\mathrm{V}_{1}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\mathrm{IL}}$ | Write | Din | Active |
|  | VIL | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IH }}$ | Read | Dout | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\text { Min }) \\ >V_{S O} \end{gathered}$ | X | X | X | Deselect | High Z | CMOS <br> Standby |
| $\leq V_{\text {so }}$ | X | X | X | Deselect | High Z | Battery Back-up Mode |

## ABSOLUTE MAXIMUM RATINGS*

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Voltage on $\mathrm{V}_{\mathrm{CC}}$ Pin Relative to GND | -0.3 to 7.0 | V |
| $\mathrm{~V}_{T}$ | Voltage on any Pin excluding $\mathrm{V}_{\mathrm{CC}}$ <br> Relative to GND $\left(\mathrm{V}_{T} \leq \mathrm{V}_{\mathrm{CC}}+0.3\right)$ | -0.3 to 7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage Temperature | -40 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Soldering Temperature for 10 Seconds | 260 | ${ }^{\circ} \mathrm{C}$ |

Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability.
CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter | Min | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage (M48Z256) | 4.75 | 5.5 | V | 1 |
| Vcc | Supply Voltage (M48Z256Y) | 4.5 | 5.5 | V | 1 |
| GND | Supply Voltage | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{Vcc}+0.3 \mathrm{v}$ | V | 1 |
| $\mathrm{~V}_{\mathbb{I L}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; Vcc min $\leq \mathrm{Vcc} \leq \mathrm{Vcc} \max$ )

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| lcc1 | Average Vcc Power Supply Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$ ) |  | 75 | 110 | mA | 2,5 |
| IcC2 | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathbb{H}}$ ) |  | 5 | 12 | mA | 5 |
| Icc3 | CMOS Standby Current ( $\overline{\mathrm{E}} \geq \mathrm{Vcc}-0.2 \mathrm{~V}$ ) |  | 2.5 | 4 | mA | 3,5 |
| IIL | Input Leakage Current (Any Input) | -2 |  | +2 | $\mu \mathrm{A}$ | 4 |
| lob | Output Leakage Current | -2 |  | +2 | $\mu \mathrm{A}$ | 4 |
| V OH | Output Logic "1" Voltage ( lout $=-1.0 \mathrm{~mA}$ ) | 2.4 |  |  | V | 1 |
| VOL | Output Logic "0" Voltage ( $\mathrm{lout}=+2.1 \mathrm{~mA}$ ) |  |  | 0.4 | V | 1 |

Notes: 1. All voltages referenced to GND.
2. I ICc1 measured with outputs open.
3. Measured with $0 \mathrm{~V} \leq \mathrm{V}_{1} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{1} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$.
4. Measured with $V_{c c} \geq V_{1} \geq$ GND and outputs deselected.
5. Typical values indicate operation at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}$.

## AC TEST CONDITION

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 5 ns |
| Input and Output Reference <br> Levels | 1.5 V |

## OUTPUT LOAD DIAGRAMS



CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{l}}$ | Capacitance on All Pins (except DQ) | 20.0 | pF | 1,2 |
| $\mathrm{C}_{\mathrm{DQ}}$ | Capacitance on DQ Pıns | 20.0 | pF | $1,2,3$ |

Notes: 1. Effective capacitance measured with power supply at 5.0 V .
2 These parameters are sampled and not $100 \%$ tested.
3 Measured with outputs deselected

Figure 3. Power Down/Up Timing


## AC ELECTRICAL CHARACTERISTICS (Power down/up Timing)

 $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{F}}$ | 4.75 to $4.25 \mathrm{~V} \mathrm{~V}_{\text {cc }}$ Fall Time | 300 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {FB }}$ | 4.25 to $\mathrm{V}_{\text {So }} \mathrm{V}_{\text {cc }}$ Fall Time | 10 |  |  | $\mu \mathrm{s}$ |  |
| twp | Write Protect Time from $\mathrm{V}_{\text {CC }}=\mathrm{V}_{\text {PFD }}$ | 40 | 100 | 150 | $\mu \mathrm{s}$ | 1 |
| $t_{R}$ | $\mathrm{V}_{\text {so }}$ to $\mathrm{V}_{\text {PFD }}$ (Max) $\mathrm{V}_{\text {cc }}$ Rise Time | 0 |  |  | $\mu \mathrm{s}$ |  |
| ter | $\overline{\mathrm{E}}$ Recovery Time | 40 | 80 | 120 | ms | 1 |

## DC ELECTRICAL CHARACTERISTICS (Power down/up Trip Points)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V PFD $^{\|c\|}$ | Power- Fail Deselect Voltage (M48Z256) | 4.55 | 4.62 | 4.75 | V | 1,2 |
| V PFD | Power- Fail Deselect Voltage (M48Z256Y) | 4.30 | 4.37 | 4.50 | V | 1,2 |
| $\mathrm{~V}_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1,2 |
| tDR | Data Retention Time in Absence of $\mathrm{VCC}_{\text {CC }}$ | 10 |  |  | YEARS | 3 |

Notes: 1. Typical values indicate operation at $T_{A}=25 \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
2. All voltages referenced to GND.

3 tor is the accumulated time in absence of power from the time $V_{c c}$ is first applied. tor is specified @ $25^{\circ} \mathrm{C}$.

## DATA RETENTION MODE

With valid Vcc applied, the M48Z256/256Y operates as a conventional BYTEWIDETM static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself twp after Vcc falls below VpFd. All outputs become high impedance, and all inputs are treated as "don't care."

If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp,
write protection takes place. When Vcc drops below $V_{\text {so }}$, the control circuit switches power to the internal energy source which preserves data. The internal coin cells will maintain data in the M48Z256/256Y after the initial application of Vcc for an accumulated period of at least 10 years when $\mathrm{V}_{\mathrm{cc}}$ is less than $\mathrm{V}_{\text {so }}$. As system power returns and Vcc rises above Vso, the batteries are disconnected, and the power supply is switched to external Vcc. Write protection continues for ter after Vcc reaches VpFD to allow for processor stabilization. After ter, normal RAM operation can resume.

## READ MODE

The M48Z256/256Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of $2,097,152$ locations in the static storage array. Thus, the unique address specified by the 18 Address Inputs defines which one of the 262,144 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within $\mathrm{t}_{\mathrm{AVqV}}$ (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ (Output Enable) access times are also sat-
isfied. If the $\bar{E}$ and $\bar{G}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telqv) or Output Enable Access Time (tglov).
The state of the eight three-state Data I/O signals is controlled by $\bar{E}$ and $\bar{G}$. If the outputs are activated before tavav, the data lines will be driven to an indeterminate state until tavQv. If the Address Inputs are changed while E and G remain low, output data will remain valid for $\mathrm{t}_{\mathrm{Ax}} \mathrm{Xx}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

AC ELECTRICAL CHARACTERISTICS (Read Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$, Vcc min $\left.\leq V_{c c} \leq V_{c c} \max \right)$

| Symbol | Parameter | 48Z256/256Y-85 |  | 48Z256/256Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| tavav | Read Cycle Time | 85 |  | 120 |  | ns |  |
| $t_{\text {avav }}$ | Address Access Time |  | 85 |  | 120 | ns | 1 |
| telqv | Chip Enable Access Time |  | 85 |  | 120 | ns | 1 |
| tglav | Output Enable Access Time |  | 45 |  | 60 | ns | 1 |
| telax | Chip Enable to Q Low-Z | 5 |  | 5 |  | ns | 2 |
| tglax | Output Enable to Q Low-Z | 0 |  | 0 |  | ns | 2 |
| tehQz | Chip Enable High to Q High-Z | 0 | 35 | 0 | 45 | ns | 2 |
| tGHQZ | Output Enable High to High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| $t_{\text {AXax }}$ | Output Hold From Address Change | 10 |  | 10 |  | ns | 1 |

Notes: 1. Measured with load as shown in Figure A page 4.
2. Measured with load as shown in Figure B page 4.

Figure 4. Read Timing $\mathrm{n}^{0} 1$ (Address Access)


Note: $\overline{\mathrm{E}}=\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=$ High

Figure 5. Read Timing $\mathrm{n}^{\circ} 2$


Note: $\bar{W}=$ High

## WRITE MODE

The M48Z256/256Y is in the Write Mode whenever $\bar{W}$ and $\overline{\mathrm{E}}$ are active. The start of a write is referenced from the latter occurring falling edge of $\bar{W}$ or E . A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{E}$ or $\bar{W}$ must return high for minimum of tehax from $\bar{E}$ or twhax from $\bar{W}$ prior
to the initiation of another read or write cycle. Data-in must be valid tDVwн prior to the end of write and remain valid for twhDx or tEhDx afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twloz after $\bar{W}$ falls.

## AC ELECTRICAL CHARACTERISTICS (Write Cycle)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$, $\left.\mathrm{Vcc}_{\mathrm{cc}} \min \leq \mathrm{V}_{c c} \leq \mathrm{V}_{\text {cc }} \max \right)$

| Symbol | Parameter | 48Z256/256Y-85 |  | 48Z256/256Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |  |
| $t_{\text {AVWL }}$ | Address Set-up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| $\mathrm{t}_{\text {AVEL }}$ | Address Set-up Time to $\overline{\mathrm{E}}$ Low | 0 |  | 0 |  | ns |  |
| $t_{\text {AVWH }}$ | Address Valid to End of Write | 75 |  | 100 |  | ns |  |
| twLWH | Write Pulse Width | 65 |  | 85 |  | ns |  |
| twhax | Address Hold after End of Write | 5 |  | 5 |  | ns |  |
| tehax | Address Hold Tıme from Chip Enable | 15 |  | 15 |  | ns |  |
| teleh | Chip Enable Active to End of Write | 75 |  | 100 |  | ns |  |
| tovwh | Data Valid to End of Write | 35 |  | 45 |  | ns |  |
| twhDx | Data Hold Time from Write Enable | 0 |  | 0 |  | ns |  |
| $t_{\text {EHD }}$ | Data Hold Time from Chip Enable | 10 |  | 10 |  | ns |  |
| twhax | $\bar{W}$ High to Q Active | 0 |  | 0 |  | ns | 1,2 |
| twloz | $\bar{W}$ Low to Q High-Z | 0 | 30 | 0 | 40 | ns | 1,2 |

Notes: 1. Measured with load as shown in Figure B page 4.
2. If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low or after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 512K x 8 ZEROPOWER SRAM

PRELIMINARY DATA

- INTEGRATED LOW POWER SRAM, POWERFAIL CONTROL CIRCUIT AND BATTERY
- CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES
- 5 YEAR MINIMUM DATA RETENTION IN THE ABSENCE OF POWER
- COMPATIBLE WITH INDUSTRY STANDARD 512K x 8 SRAMS
- AUTOMATIC POWER-FAIL CHIP DESELECT AND WRITE PROTECTION
- DUAL WRITE PROTECT VOLTAGES:
- M48Z512 $4.55 \mathrm{~V} \leq \mathrm{V}_{\text {PFD }} \leq 4.75 \mathrm{~V}$
- M48Z512Y $4.30 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PFD}} \leq 4.50 \mathrm{~V}$
- BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED.


## DESCRIPTION

The M48Z512/512Y 512K $\times 8$ ZEROPOWER ${ }^{\text {TM }}$ RAM is a non-volatile $4,194,304$ bit SRAM organized as 524,288 words by 8 bits. The device combines internal lithium batteries and full CMOS SRAMs in a plastic 32 pin DIP. The ZEROPOWER RAM directly replaces industry standard SRAMs. It also fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.

The M48Z512/512Y has its own Power-fail Detect Circuit. The control circuitry constantly monitors the single 5 V supply for an out of tolerance condition. When $\mathrm{V}_{\mathrm{Cc}}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc. As Vcc falls below approximately 3 V , the control circuitry connects the batteries which sustain data until valid power returns.


Figure 1. Pin Connections


PIN NAMES

| A0-A18 | Address Input | Vcc | +5 Volts |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable | $\bar{W}$ | Write Enable |
|  |  | $\overline{\mathrm{G}}$ | Output Enable |
| GND | Ground | DQO-DQ7 | Data InDataOut |

Figure 2. Block Diagram


TRUTH TABLE

| Vcc | $\overline{\mathrm{E}}$ | $\overline{\mathrm{G}}$ | $\overline{\text { W }}$ | MODE | DQ | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & <\operatorname{Vcc}(\text { Max }) \\ & >\operatorname{Vcc}(\text { Min }) \end{aligned}$ | $\mathrm{V}_{\text {IH }}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\text {IL }}$ | X | $\mathrm{V}_{\text {IL }}$ | Write | Din | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1}$ | Read | Dout | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Read | High Z | Active |
| $\begin{gathered} <V_{\text {PFD }}(\text { Min }) \\ >V_{S O} \end{gathered}$ | X | X | X | Deselect | High Z | CMOS <br> Standby |
| $\leq V_{\text {so }}$ | X | x | X | Deselect | High Z | Battery Back-up Mode |

## ABSOLUTE MAXIMUM RATINGS*

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Voltage on $\mathrm{V}_{\mathrm{CC}}$ Pin Relative to GND | -0.3 to 7.0 | V |
| $\mathrm{~V}_{T}$ | Voltage on any Pin excluding $\mathrm{V}_{\mathrm{CC}}$ <br> Relative to GND $\left(\mathrm{V}_{\mathrm{T}} \leq \mathrm{V}_{\mathrm{CC}}+0.3\right)$ | -0.3 to 7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage Temperature | -40 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SLD }}$ | Soldering Temperature for 10 Seconds | 260 | ${ }^{\circ} \mathrm{C}$ |

"Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maxımum ratıngs conditions for extended periods of tıme may affect reliability.
CAUTION: Negative undershoots below - 0.3 volts are not allowed on any pin while in the Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter | Min | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage (M48Z512) | 4.75 | 5.5 | V | 1 |
| Vcc | Supply Voltage (M48Z512Y) | 4.5 | 5.5 | V | 1 |
| GND | Supply Voltage | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | Vcc +0.3 V | V | 1 |
| $\mathrm{~V}_{\text {IL }}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; Vcc min $\leq \mathrm{Vcc} \leq \mathrm{Vcc}$ max)

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| lcCl | Average Vcc Power Supply Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{LL}}$ ) |  | 75 | 115 | mA | 2,5 |
| Icc2 | TTL Standby Current ( $\overline{\mathrm{E}}=\mathrm{V}_{\mathbf{I H}}$ ) |  | 7 | 17 | mA | 5 |
| lcc3 | CMOS Standby Current ( $\bar{E} \geq \mathrm{Vcc}-0.2 \mathrm{~V}$ ) |  | 2.5 | 5 | mA | 3,5 |
| ILL | Input Leakage Current (Any Input) | -4 |  | +4 | $\mu \mathrm{A}$ | 4 |
| lob | Output Leakage Current | -4 |  | +4 | $\mu \mathrm{A}$ | 4 |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic "1" Voltage ( lout =-1.0 mA) | 2.4 |  |  | V | 1 |
| VoL | Output Logic "0" Voltage (lout $=+2.1 \mathrm{~mA}$ ) |  |  | 0.4 | V | 1 |

Notes: 1. All voltages referenced to GND.
2. Icc1 measured with outputs open.
3. Measured with $0 \mathrm{~V} \leq \mathrm{V}_{1} \leq 0.2 \mathrm{~V}$ or $\mathrm{V}_{1} \geq \mathrm{Vcc}_{\mathrm{cc}}-0.2 \mathrm{~V}$.
4. Measured with $V_{c c} \geq V_{1} \geq$ GND and outputs deselected.
5. Typical values indicate operation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.

## AC TEST CONDITION

| Input Levels | 0.0 V to 3.0 V |
| :--- | :---: |
| Transition Times | 5 ns |
| Input and Output Reference <br> Levels | 1.5 V |

## OUTPUT LOAD DIAGRAMS


(A)

* Includes Scope and Test JIg.

(B)

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ )

| Symbol | Parameter | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Capacitance on All Pins (except DQ) | 40.0 | pF | 1,2 |
| $\mathrm{C}_{\mathrm{DQ}}$ | Capacitance on DQ Pins | 40.0 | pF | $1,2,3$ |

Notes: 1. Effective capacitance measured with power supply at 5.0 V .
2. These parameters are sampled and not $100 \%$ tested.
3. Measured with outputs deselected.

Figure 3. Power Down/Up Timing


## AC ELECTRICAL CHARACTERISTICS (Power down/up Timing)

 $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $t_{F}$ | 4.75 to $4.25 V V_{C C}$ Fall Time | 300 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{F B}$ | 4.25 to $V_{S O} V_{C C}$ Fall Time | 10 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{\text {WP }}$ | Write Protect Time from $V_{C C}=V_{\text {PFD }}$ | 40 | 100 | 150 | $\mu \mathrm{~s}$ | 1 |
| $t_{R}$ | $V_{\text {So }}$ to $V_{\text {PFD }}(M a x) V_{C C}$ Rise Time | 0 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{\text {ER }}$ | $\bar{E}$ Recovery Time | 40 | 80 | 120 | ms | 1 |

DC ELECTRICAL CHARACTERISTICS (Power down/up Trip Points)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min | Typ | Max | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| V $_{\text {PFD }}$ | Power- Fail Deselect Voltage (M48Z512) | 4.55 | 4.62 | 4.75 | V | 1,2 |
| V $_{\text {PFD }}$ | Power- Fail Deselect Voltage (M48Z512Y) | 4.30 | 4.37 | 4.50 | V | 1,2 |
| $\mathrm{~V}_{\text {So }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1,2 |
| tDR | Data Retention Time in Absence of $\mathrm{V}_{\mathrm{CC}}$ | 5 |  |  | YEARS | 3 |

Notes: 1. Typical values indicate operation at $T_{A}=25 \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
2. All voltages referenced to GND.
3. tor is the accumulated time in absence of power from the tıme $V_{C C}$ is first applied. tor is specified @ $25^{\circ} \mathrm{C}$.

## DATA RETENTION MODE

With valid Vcc applied, the M48Z512/512Y operates as a conventional BYTEWIDETM static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself twp after $V_{C c}$ falls below $V_{\text {pFD. }}$ All outputs become high impedance, and all inputs are treated as "don't care."
If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time twp,
write protection takes place. When Vcc drops below V so, the control circuit switches power to the internal energy source which preserves data. The internal coin cells will maintain data in the M48Z512/512Y after the initial application of $\mathrm{V}_{\mathrm{cc}}$ for an accumulated period of at least 5 years when V cc is less than $\mathrm{V}_{\mathrm{so}}$. As system power returns and Vcc rises above $\mathrm{V}_{\mathrm{so}}$, the batteries are disconnected, and the power supply is switched to external Vcc. Write protection continues for ter after $V_{C C}$ reaches $V_{\text {PFD }}$ to allow for processor stabilization. After ter, normal RAM operation can resume.

## READ MODE

The M48Z512/512Y is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 4,194,304 locations in the static storage array. Thus, the unique address specified by the 19 Address Inputs defines which one of the 524,288 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tavqv (Address Access Time) after the last address input signal is stable, providing that the $\bar{E}$ and $\bar{G}$ (Output Enable) access times are also satisfied. If
the $\bar{E}$ and $\bar{G}$ access times are not met, valid data will be available after the later of Chip Enable Access Time (telqv) or Output Enable Access Time (tglav).
The state of the eight three-state Data I/O signals is controlled by $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$. If the outputs are activated before tavqu, the data lines will be driven to an indeterminate state until tavqu. If the Address Inputs are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for $t_{A x Q x}$ (Output Data Hold Time) but will go indeterminate until the next Address Access.

AC ELECTRICAL CHARACTERISTICS (Read Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{Cc}} \min \leq \mathrm{V}_{\mathrm{Cc}} \leq \mathrm{V}_{\mathrm{Cc}} \max \right)$

| Symbol | Parameter | 48Z512/512Y-85 |  | 48Z512/512Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| tavav | Read Cycle Time | 85 |  | 120 |  | ns |  |
| $\mathrm{t}_{\text {AVQV }}$ | Address Access Time |  | 85 |  | 120 | ns | 1 |
| telqv | Chip Enable Access Time |  | 85 |  | 120 | ns | 1 |
| tglqv | Output Enable Access Time |  | 45 |  | 60 | ns | 1 |
| telox | Chip Enable to Q Low-Z | 5 |  | 5 |  | ns | 2 |
| tglax | Output Enable to Q Low-Z | 0 |  | 0 |  | ns | 2 |
| tehaz | Chip Enable High to Q High-Z | 0 | 35 | 0 | 45 | ns | 2 |
| tGhQZ | Output Enable High to High-Z | 0 | 25 | 0 | 35 | ns | 2 |
| $t_{\text {AXQX }}$ | Output Hold From Address Change | 10 |  | 10 |  | ns | 1 |

Notes: 1. Measured with load as shown in Figure A page 4.
2 Measured with load as shown in Figure B page 4.

Figure 4. Read Timing $\mathrm{n}^{0} 1$ (Address Access)


Note: $\overline{\mathrm{E}}=\overline{\mathrm{G}}=$ Low, $\overline{\mathrm{W}}=\mathrm{High}$

Figure 5. Read Timing $\mathrm{n}^{\circ} 2$


Note: $\bar{W}=\mathrm{High}$

## WRITE MODE

The M48Z512/512Y is in the Write Mode whenever $\bar{W}$ and $\bar{E}$ are active. The start of a write is referenced from the later occurring falling edge of $\bar{W}$ or $\bar{E}$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{E}$ or $\bar{W}$ must return high for minimum of tehax from $\bar{E}$ or twhax from $\bar{W}$ prior
to the initiation of another read or write cycle. Data-in must be valid tDvwн prior to the end of write and remain valid for twhDx or tEHDX afterward. $\bar{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$, a low on $\overline{\mathrm{W}}$ will disable the outputs twloz after $\bar{W}$ falls.

AC ELECTRICAL CHARACTERISTICS (Write Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$, $\mathrm{Vcc}_{\mathrm{cc}} \min \leq \mathrm{V}_{\mathrm{Cc}} \leq \mathrm{V}_{\mathrm{Cc}}$ max)

| Symbol | Parameter | 48Z512/512Y-85 |  | 48Z512/512Y-120 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| tavav | Write Cycle Time | 85 |  | 120 |  | ns |  |
| $\mathrm{t}_{\text {AVWL }}$ | Address Set-up Time to $\overline{\mathrm{W}}$ Low | 0 |  | 0 |  | ns |  |
| $t_{\text {avel }}$ | Address Set-up Time to $\overline{\mathrm{E}}$ Low | 0 |  | 0 |  | ns |  |
| tavWH | Address Valid to End of Write | 75 |  | 100 |  | ns |  |
| twLWH | Write Pulse Width | 65 |  | 85 |  | ns |  |
| twhax | Address Hold after End of Write | 5 |  | 5 |  | ns |  |
| tehax | Address Hold Time from Chip Enable | 15 |  | 15 |  | ns |  |
| teleh | Chip Enable Active to End of Write | 75 |  | 100 |  | ns |  |
| tovwh | Data Valid to End of Write | 35 |  | 45 |  | ns |  |
| twhDx | Data Hold Time from Write Enable | 0 |  | 0 |  | ns |  |
| tehdx | Data Hold Time from Chip Enable | 10 |  | 10 |  | ns |  |
| twhax | $\bar{W}$ High to Q Active | 0 |  | 0 |  | ns | 1,2 |
| twLaz | $\bar{W}$ Low to Q High-Z | 0 | 30 | 0 | 40 | ns | 1,2 |

Notes: 1 Measured with load as shown in Figure B page 4
2. If $\bar{E}$ goes low simultaneously with $\bar{W}$ going low or after $\bar{W}$ going low, the outputs remain in the high-impedance state.

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## ORDERING INFORMATION



For a list of available options of Speed, Package and Temperature Range refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.
For further information on any aspect of this device, please contact our Sales Office nearest to you.

## TIMEKEEPER MEMORIES

- 


## CMOS 64 x 8 SERIAL ACCESS TIMEKEEPER SRAM

- COUNTERS FOR SECONDS, MINUTES, HOURS, DAY, DATE, MONTH AND YEARS
- SOFTWARE CALIBRATION
- AUTOMATIC POWER FAIL DETECT AND SWITCH CIRCUITRY
- ${ }^{2} \mathrm{C}$ BUS COMPATIBLE
- 56 BYTES OF GENERAL PURPOSE RAM
- ULTRA-LOW BATTERY SUPPLY CURRENT OF 500nA


Figure 1. Pin Connection


Figure 2. Block Diagram


## OPERATION

The MK41T56 clock operates as a slave device on the serial bus. Access is obtained by implementing a start condition followed by the correct address (D0). The 64 bytes contained in the device can then be accessed sequentially in the following order :

1. Seconds Register
2. Minutes Register
3. Hours Register
4. Day Register
5. Date Register
6. Month Register
7. Years Register
8. Control Register
9.-64. RAM

The MK41T56 clock continually monitors Vcc for an out of tolerance condition. Should Vcc fall below VPFD the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from an out of tolerance system. When Vcc falls below $V_{\text {BAT }}$ the device automatically switches over to the battery and powers down into an ultra low current mode of operation to conserve battery life. Upon power up the device switches from battery to $\mathrm{V}_{\mathrm{CC}}$ at $\mathrm{V}_{\text {BAT }}$ and recognizes inputs when $\mathrm{V}_{\mathrm{CC}}$ goes above VPFD volts.

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative To Ground | -0.3 to +7 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCC Off, Oscillator Off) Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Total Device Power Dissipation | 0.25 | W |
| lout | Output Sink Current | 20 | mA |

Note: Stresses greater than those listed under "Absolute Maximum Ratıngs" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indıcated in the operational section of this specification is not implied. Exposure to absolute maximum ratıng conditions for exended periods of time may affect reliability.
CAUTION: Negative undershoots below - 0.3 volts are not allowedon any pin while in the Battery Back-up mode.

REGISTER MAP

| Address | Data |  |  |  |  |  |  |  | Function/Range <br> BCD Format |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{D}_{7}$ | $\mathrm{D}_{6}$ | $\mathrm{D}_{5}$ | $\mathrm{D}_{4}$ | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | $\mathrm{D}_{0}$ |  |  |
| 0 | ST |  |  |  |  |  |  |  | Seconds | $00-59$ |
| 1 | X |  |  |  |  |  |  |  | Minutes | $00-59$ |
| 2 | X | X |  |  |  |  |  |  | Hour | $00-23$ |
| 3 | X | X | X | X | X |  |  |  | Day | $01-07$ |
| 4 | X | X |  |  |  |  |  |  | Date | $01-31$ |
| 5 | X | X | X |  |  |  |  |  | Month | $01-12$ |
| 6 |  |  |  |  |  |  |  |  | Year | $00-99$ |
| 7 | OUT | FT | S |  |  |  |  |  | Control |  |

$\begin{array}{ll}\text { KEYS : } & \text { S }=\text { SIGN BIT } \\ & \text { ST }=\text { STOP BIT }\end{array}$

FT = FREQUENCY TEST BIT X = DON'T CARE

## CHARACTERISTICS OF THE 2-WIRE BUS

This bus is intended for communication between different ICs. It consists of two lines : one bi-directional for data signals (SDA) and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor.
The following protocol has been defined :
Data transfer may be initiated only when the bus is not busy.
During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as control signals.
Accordingly, the following bus conditions have been defined:

Bus not busy : Both data and clock lines remain HIGH.

Start data transfer : A change in the state of the data line, from HIGH to LOW, while the clock is HIGH, defines the START condition.

Stop data transfer : A change in the state of the data line, from LOW to HIGH, while the clock is HIGH, defines the STOP condition.

Data valid : The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line may be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and stop conditions is not limited. The information is transmitted byte-wise and each receiver acknowledges with a ninth bit.

Within the bus specifications a low speed mode ( 2 kHz clock rate) and a high speed mode ( 100 kHz clock rate) are defined. The MK41T56 clock works in both modes. By definition a device that gives out a message is called "transmitter", the receiving device that gets the message is called "receiver". The device that controls the message is called "master". The devices that are controlled by the master are called "slaves".

Acknowledge : Each byte of eight bits is followed by one acknowledge bit. This acknowledge bit is a low level put on the bus by the receiver whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable LOW during the HIGH period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case the transmitter must leave the data line HIGH to enable the master to generate the STOP condition.

Figure 3A. Data Transfer Sequence of the Serial Bus


Figure 3B. Acknowledgement
SCLK FROM
MASTER

Figure 3C. Bus Timing Requirements


## Write Mode

In this mode the master transmitter transmits to the MK41T56 slave receiver. Bus protocol is shown in Figure 5. Following the START condition and slave address, a logic $0(R / \bar{W}=0)$ is placed on the bus and indicates to the addressed device that word address $A_{n}$ will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next memory location within the RAM on the reception of an acknowledge clock. The MK41T56 slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address and again after it has received the word address and each data byte.

Figure 4. Slave Address Location


## Read Mode

In this mode the master reads the MK41T56 slave after setting the slave address. See Figure 6. Following the write mode control bit $(\mathrm{R} / \overline{\mathrm{W}}=0)$ and the acknowledge bit, the word address $A_{n}$ is written to the on-chip address pointer. Next the START condition and slave address are repeated followed by the READ mode control bit $(R / \bar{W}=1)$. At this point the master transmitter becomes the master receiver. The data byte which was addressed will be transmitted and the master receiver will send an acknowledge bit to the slave transmitter. The address pointer is only incremented on reception of an acknowledge bit. The MK41T56 slave transmitter will now place the data byte at address $A_{n}+1$ on the bus, the master receiver reads and acknowledges the new byte and the address pointer is incremented to $A_{n}+2$.
This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter.

An alternate READ mode may also be implemented whereby the master reads the MK41T56 slave without first writing to the (volatile) address pointer. The first address that is read is the last one stored in the pointer. See Figure 7.

Figure 5. Write Mode


Figure 6. Read Mode


Figure 7. Alternate Read Mode


## Calibration the Clock

The MK41T56 is driven by a quartz controlled oscillator with a nominal frequency of $32,768 \mathrm{~Hz}$. A typical MK41T56 is accurate within $\pm 1$ minute per month at $25^{\circ} \mathrm{C}$ without calibration. The devices are tested not to exceed 35 PPM (parts per million) oscillator frequency error at $25^{\circ} \mathrm{C}$, which equates to about $\pm 1.53$ minutes per month. Of course the oscillation rate of any crystal changes with temperature.
Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The MK41T56 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 128 stage, as shown in Figure 8. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down.

The Calibration byte occupies the five lower order bits in the Control register. This byte can be set to represent any value between 0 and 31 in binary form. The sixth bit is a sign bit; " 1 " indicates positive calibration, " 0 " indicates negative calibration. Calibration occurs within a 64 minutes cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary " 1 " is loaded into the register, only the first 2 minutes in the 64

Figure 8. Divide by 128 Stage

minutes cycle will be modified ; if a binary 6 is loaded, the first 12 will be affected, and so on.
Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every $125,829,120$ actual oscillator cycles, that is + 4.068 or - 2.034 PPM of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32768 Hz , each of the 31 increments in the Calibration byte would represent 10.7 seconds per month.
Two methods are available for ascertaining how much calibration a given MK41T56 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accessed the Calibration byte. The utility could even be menu driven and made foolproof.
The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT.) bit, the seventh-most significant bit in the Control Register, is set to a " 1 ", and the oscillator is running at 32768 Hz , the FT/OUT pin of the device will toggle at 512 Hz . Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.01024 Hz would indicate a +20 PPM oscillator frequency error, requiring a-10(001010) to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency.

## OUTPUT DRIVER PIN

When the FT bit is not set the FT/OUT pin becomes an output driver that reflects the contents of $D_{7}$ of the control register. In other words when $\mathrm{D}_{6}$ of location 7 is a zero and $D_{7}$ of location 7 is a zero and then the FT/OUT pin will be driven low.
Note : The FT/OUT pin is open drain which requires an external pullup resistor.

Figure 9. Power Up/Down Waveforms


## AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpd | SCL and SDA at $\mathrm{V}_{\mathrm{IH}}$ before power down | 0 |  |  | ns |  |
| $\mathrm{t}_{\text {fB }}$ | $V_{\text {PFD }}$ to $V_{S O} V_{\text {DD }}$ fall time | 300 |  |  | $\mu \mathrm{S}$ |  |
| $t_{\text {RB }}$ | $V_{\text {So }}$ to $V_{\text {PFD }} V_{\text {DD }}$ rise time | 100 |  |  | $\mu \mathrm{s}$ |  |
| $t_{\text {fee }}$ | SCL and SDA at $\mathrm{V}^{\text {IH }}$ after power up | 200 |  |  | $\mu \mathrm{s}$ |  |
| VPFD | Power-fail deselect voltage | $1.22 \mathrm{~V}_{\text {BAT }}$ | $1.25 \mathrm{~V}_{\text {bat }}$ | $1.28 \mathrm{~V}_{\text {bat }}$ | V |  |
| Vso | Battery back-up switchover voltage |  | $V_{\text {bat }}$ |  | V |  |

AC ELECTRICAL CHARACTERISTICS

| Symbol | Parameter | Values |  | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. |  |
| fsCL | SCL clock frequency | 0 | 100 | KHz |
| tLow | The LOW period of the clock | 4.7 |  | $\mu \mathrm{s}$ |
| thigh | The HIGH period of the clock | 4 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}}$ | SDA and SCL rise time |  | 1 | $\mu \mathrm{s}$ |
| $\mathrm{tF}_{\text {F }}$ | SDA and SCL fall time |  | 300 | ns |
| thd STA | START condition hold time. After this period the first clock pulse is generated | 4 |  | $\mu \mathrm{s}$ |
| tsu STA | Setup time for start condition (only relevant for a repeated start condition) | 4.7 |  | $\mu \mathrm{s}$ |
| tsu dat | Data setup time | 250 |  | ns |
| thd dat | Data hold time | 0 * |  | $\mu \mathrm{s}$ |
| tsu - sto | STOP condition setup | 4.7 |  | $\mu \mathrm{s}$ |
| tBuF | Time the bus must be free before a new transmission can start | - 4.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{Cl}_{1}$ | Input capacitance on SCL, SDA |  | 7 | pf |
| $T_{1}$ | Noise suppresion time constant at SCL and SDA input | 0.25 | 1 | $\mu \mathrm{s}$ |

* Note that a transmitter must internally provide a hold time to bridge the undefined region ( 300 ns max.) of the falling edge of SCL.

CRYSTAL ELECTRICAL CHARACTERISTICS (externally supplied)

| Symbol | Parameter |  | Values |  |  |
| :---: | :--- | :---: | :---: | :---: | :---: |
|  |  | Units |  |  |  |
|  |  |  | Typ. | Max. |  |
| fo | Resonant frequency |  | 32.768 |  | kHz |
| rs | Series resistance |  |  | 35 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance |  | 12.5 |  | pF |

Note : Load capacitors are internally supplied with the MK41T56. Circuit board layout considerations for the 32.768 kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account.

## DC ELECTRICAL CHARACTERISTICS

| Symbol | Parameter | Test Conditions | Values |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |
| ldD1 | Operating supply current |  |  |  | 3 | mA |
| $\mathrm{ldD2}$ | Standby operating current | $\mathrm{SCL} / \mathrm{SDA}=\mathrm{V} \mathrm{Cc}-0.3 \mathrm{~V}$ |  |  | 1 | mA |
| IL | Input leakage current |  |  |  | 10 | $\mu \mathrm{A}$ |
| IOH | Output leakage current |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{H}}$ | High level input voltage |  | 3 |  | $V_{C C}+0.8$ | V |
| VIL | Low level input voltage |  | -0.3 |  | 1.5 | V |
| VoL | Low level output voltage | $\mathrm{loL}=5 \mathrm{~mA}, \mathrm{~V}$ cc $=4.5 \mathrm{~V}$ |  |  | 0.4 | V |
| V cc | Supply voltage |  | 4.5 |  | 5.5 | V |
| GND | Ground |  |  | 0 |  | V |
| $\mathrm{V}_{\mathrm{BAT}}{ }^{(1)}$ | Battery supply voltage |  | 2.6 | 3 | 3.5 | V |
| lbat | Battery supply current | $\begin{gathered} \mathrm{V} C \mathrm{C}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ \text { Oscillator On, } \\ \mathrm{V}_{\mathrm{BAT}}=3 \mathrm{~V} \end{gathered}$ |  | 450 | 500 | nA |

Note: 1. SGS-THOMSON recommends the RAYOVAC BR1225 or equivalent as the battery supply.

## ORDERING INFORMATION



For a list of available options refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## MK48T85

## CMOS 64 x 8 ADDRESS/DATA MULTIPLEXED TIMEKEEPER SRAM

- DROP-IN REPLACEMENT FOR PC AT COMPUTER CLOCK/CALENDAR
- EXTERNAL BATTERY AND CRYSTAL PINS
- COUNTS SECONDS, MINUTES, HOURS, DAYS, DAY OF THE WEEK, DATE, MONTH and YEAR WITH LEAP YEAR COMPENSATION
- BINARY OR BCD REPRESENTATION OF TIME, CALENDAR AND ALARM
- 12 OR 24 HOUR CLOCK WITH AM AND PM IN 12 HOUR MODE
- SELECTABLE BUS TIMING
- MULTIPLEX BUS FOR PIN EFFICIENCY
- INTERFACED WITH SOFTWARE AS 64 RAM LOCATIONS:
- 14 bytes of clock and control registers
- 50 bytes of general purpose RAM
- PROGRAMMABLE SQUARE WAVE OUTPUT SIGNAL
- BUS COMPATIBLE INTERRUPT SIGNALS (IRQ)
- THREE INTERRUPTS ARE SEPARATELY SOFTWARE-MASKABLE AND TESTABLE:
- Time-of-day alarm once/second to once/day
- Periodic rates from $122 \mu \mathrm{~s}$ to 500 ms
- End of clock update cycle

ADVANCE DATA


Figure 1. Pin Connection


| ADO-AD7 | Address / Data |
| :--- | :--- |
| NF | No Function |
| MOT | Bus Type Selection |
| SQW | Square Wave Out |
| $\overline{\text { RCLR }}$ | RAM Clear |
| $X_{1}, X_{2}$ | $32,768 \mathrm{~Hz}$ Crystal |

NF pin serves no function and may be connected to other signals, within Absolute Maximum Ratings, without affecting device operation. The electrical characteristics are the same as the other inputs pins.

Figure 2. Block Diagram


## DESCRIPTION

The MK48T85 TIMEKEEPER ${ }^{\text {TM }}$ RAM is designed to be a functional replacement for the PC AT Computer clock/calendar. The functions available to the user include a time-of-day clock, an alarm, a one-hundred-year calendar, programmable interrupts, a square wave generator, and 50 bytes of static RAM. The MK48T85 provides connections for a battery and a $32,768 \mathrm{~Hz}$ crystal. The battery connection allows the user to back-up the RAM and clock functions in the absence of system voltage.
Automatic deselection of the device provides insurance that data integrity is not compromised should $V_{c c}$ fall below specified (VPFD) levels. The automatic deselection of the device remains in effect
upon power up for a period of 100 ms after $\mathrm{V}_{\mathrm{cc}}$ rises above VPFD, provided the Real Time Clock is running and the count down chain is not in reset. This allows sufficient time for $V_{c c}$ to stabilize and gives the system clock a wake up period so that a valid system reset can be established.

## OPERATION

The block diagram in Figure 2 shows the pin connections with the major functions of the MK48T85 (Real Time Clock/RAM). For a complete description of operating conditions, electrical characteristics, bus timing, and pin descriptions other than X1, X2, VBAT, and RCRL, see the MK8T87 datasheet.

## SIGNAL DESCRIPTION

$X_{1}, X_{2}$ - The $X 1$ and $X 2$ pins are the connections for a standard $32,768 \mathrm{~Hz}$ quartz crystal having a load capacitance of 6 pF .
$V_{b a t}$ - The $V_{\text {bat pin }}$ is the battery input for any standard 3V lithium cell or other energy source.

RCLR - The $\overline{\text { RCLR }}$ pin is used to clear (set to logic "1") all 50 bytes of the general purpose RAM associated with the Real Time Clock. In order to clear the RAM, $\overline{R C L R}$ must be forced to an input logic " 0 " ( -0.3 to 0.8 volts) for a minimum of 100 ms when $V_{\text {cc }}$ is applied.

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{C C} \min \leq \mathrm{V}_{C C} \leq \mathrm{V}_{C C} \max \right)$

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| lcc1 | Average Vcc Power Supply Current |  | 15 | mA |
| Imot | Input Current | -1 | 500 | $\mu \mathrm{A}$ |
| IIL | Input Leakage Current | -1 | 1 | $\mu \mathrm{A}$ |
| loL | Output Leakage Current | -5 | 5 | $\mu \mathrm{A}$ |
| V OH | Output Logic "1" Voltage (lout = - 1.0 mA ) | 2.4 |  | V |
| VoL | Output Logic "0" Voltage (lout $=4.0 \mathrm{~mA}$ ) |  | 0.4 | V |
| $V_{\text {bat }}$ | Battery Voltage | 2.4 | 3.5 | V |
| $\mathrm{I}_{\text {BAT }}$ | Battery Current (at $\mathrm{V}_{\text {BAT }}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) |  | 455 | nA |

Figure 3. Power Up/Down Conditions


## AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing)

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $t_{F}$ | $V_{\text {PFD }}$ to $V_{S O} V_{C C}$ Fall Time | 310 |  | $\mu \mathrm{~s}$ |
| $t_{R}$ | $V_{S O}$ to $V_{\text {PFD }} V_{C C}$ Rise Time | 100 |  | $\mu \mathrm{~s}$ |

DC ELECTRICAL CHARACTERISTICS (Power Up/Down Trip Points) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Values |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |
| VPFD | Power-fail Deselect Voltage | 1.22 V VAT | 1.25 VBAT | $1.28 \mathrm{~V}_{\text {BAT }}$ | V |
| Vso | Battery Back-up Swithover Voltage |  | $V_{\text {BAT }}$ |  | V |

## ORDERING INFORMATION



For a list of available options refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS $64 \times 8$ ADDRESS/DATA MULTIPLEXED TIMEKEEPER SRAM

- DROP-IN REPLACEMENT FOR PC AT COMPUTER CLOCK/CALENDAR
- TOTALLY NONVOLATILE WITH 10 YEARS OF OPERATION IN THE ABSENCE OF POWER
- SELF-CONTAINED SUBSYSTEM INCLUDES LITHIUM BATTERY, QUARTZ CRYSTAL AND SUPPORT CIRCUITRY
- COUNTS SECONDS, MINUTES, HOURS, DAYS, DAY OF THE WEEK, DATE, MONTH AND YEAR WITH LEAP YEAR COMPENSATION
- BINARY OR BCD REPRESENTATION OF TIME, CALENDAR AND ALARM
- 12 OR 24 HOUR CLOCK WITH AM AND PM IN 12 HOUR MODE
- SELECTABLE BUS TIMING
- MULTIPLEX BUS FOR PIN EFFICIENCY
- INTERFACED WITH SOFTWARE AS 64 RAM LOCATIONS:
- 14 Bytes Of Clock And Control Registers
- 50 Bytes Of General Purpose RAM
- PROGRAMMABLE SQUARE WAVE OUTPUT SIGNAL
- BUS COMPATIBLE INTERRUPT SIGNALS (IRQ)
- THREE INTERRUPTS ARE SEPARATELY SOFTWARE-MASKABLE AND TESTABLE:
- Time-of-day Alarm Once/Second To Once/Day
- Periodic Rates From $122 \mu \mathrm{~s}$ to 500 ms
- End Of Clock Update Cycle


Figure 1. Pin Connection


| $\overline{\mathrm{IRQ}}$ | Interrupt Request |
| :--- | :--- |
| $\overline{\mathrm{RESET}}$ | Reset |
| DS | Data Strobe |
| NF | No Function |

NF pin serves no function and may be connected to other signals, within Absolute Maximum Ratings, without affecting device operation. The electrical charactenstcs are the same as the other inputs pins.

Figure 2. Block Diagram


## DESCRIPTION

The MK48T87 TIMEKEEPER ${ }^{\text {TM }}$ RAM is designed to be a compatible replacement for the MC146818 and the DS1287. A lithium energy source, a quartz crystal and write-protection circuitry are contained within a 24 -pin dual in-line package. The MK48T87 is, therefore, a complete subsystem replacing as many as 16 components in a typical application. The functions available to the user include a nonvolatile time-of-day clock, an alarm, a one-hun-dred-year calendar, programmable interrupt, square wave generator, and 50 bytes of nonvolatile static RAM. The Real Time Clock/RAM is unique in that the time-of-day and memory are maintained even in the absence of power.

Automatic deselection of the device provides insurance that data integrity is not compromised should $V_{C C}$ fall below specified (VPFD) levels. The automatic deselection of the device remains in effect upon power up for a period of 100 ms after $\mathrm{V}_{\mathrm{cc}}$ rises above VPFD, provided the Real Time Clock is running and the count down chain is not in reset. This allows sufficient time for $V_{c c}$ to stabilize and gives the system clock a wake up period so that a valid system reset can be established.
The block diagram in Figure 2 shows the pin connection with the major internal functions of MK48T87 (Real Time Clock/RAM). The following paragraphs describe the function of each pin.

## SIGNAL DESCRIPTIONS

GND, Vcc - D.C. power is provided to the device on these pins. $V_{c c}$ is the +5 volt input. When $V_{C c}$ is applied and is above VPFD, the device is fully accessible and the data can be written and read. When Vcc is below Vpfd, reads and writes are inhibited. However, the timekeeping function continues unaffected by the lower input voltage. As $V_{C C}$ falls below $V_{s o}$, the RAM and timekeeper are switched over to an internal Lithium energy source. The timekeeping function maintains an accuracy of 1 minute per month at $25^{\circ} \mathrm{C}$ regardless of the voltage input on the $V_{c c}$ pin.

MOT (Mode Select) - The MOT pin offers the flexibility to choose between two bus types. When connected to Vcc, Motorola bus timing is selected. When connected to GND or left disconnected, Intel bus timing is selected. The pin has an internal pull-down resistance of approximately $20 \mathrm{~K} \Omega$.
SQW (Square Wave Output) - The SQW pin can output a signal from one of 13 taps provided by the 15 internal divider stages of the Real Time Clock. The frequency of the SQW pin may be changed by programming Register A. As shown in Table 1, the SQW signal may be turned on and off using the SQWE bit in Register B. The SQW signal is not available when Vcc is less than VPFD.

Table 1. Periodic Interrupt Rate and Square Wave Frequency

| Select Bits Register A |  |  |  | $t_{\text {tI }}$ Periodic Interrupt Rate | SQW Output Frequency |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RS3 | RS2 | RS1 | RSo |  |  |
| 0 | 0 | 0 | 0 | None | None |
| 0 | 0 | 0 | 1 | 3.90625 ms | 256 Hz |
| 0 | 0 | 1 | 0 | 7.8125 ms | 128 Hz |
| 0 | 0 | 1 | 1 | $122.070 \mu \mathrm{~s}$ | 8.192 KHz |
| 0 | 1 | 0 | 0 | 244.141 нs | 4.096 KHz |
| 0 | 1 | 0 | 1 | 488.281 нs | 2.048 KHz |
| 0 | 1 | 1 | 0 | $976.5625 \mu \mathrm{~s}$ | 1.024 KHz |
| 0 | 1 | 1 | 1 | 1.953125 ms | 512 Hz |
| 1 | 0 | 0 | 0 | 3.90625 ms | 256 Hz |
| 1 | 0 | 0 | 1 | 7.8125 ms | 128 Hz |
| 1 | 0 | 1 | 0 | 15.625 ms | 64 Hz |
| 1 | 0 | 1 | 1 | 31.25 ms | 32 Hz |
| 1 | 1 | 0 | 0 | 62.5 ms | 16 Hz |
| 1 | 1 | 0 | 1 | 125 ms | 8 Hz |
| 1 | 1 | 1 | 0 | 250 ms | 4 Hz |
| 1 | 1 | 1 | 1 | 500 ms | 2 Hz |

ADO-AD7 (Multiplexed Bi-Directional Address/Data Bus) - Multiplexing the bus reduces the device pin count because address information and data information time share the same signal paths. The addresses are presented during the first portion of the bus cycle and the same pins and signal paths are used for data transfer during the second portion of the cycle. Address/data multiplexing does not slow the access time of the MK48T87 since the bus change from address to
data occurs during the internal RAM access time. Addresses must be valid prior to the falling edge of AS/ALE, at which time the MK48T87 latches the address from AD0 to AD5. Valid write data must be present and held stable during the latter portion of the DS or RD pulses. The read cycle is terminated and the bus returns to a high impedance state as DS transitions low in the case of Motorola timing or as RD transitions high in the case of Intel timing.

AS (Address Strobe Input) - A positive going address strobe pulse serves to demultiplex the bus. The falling edge of AS/ALE causes the address to be latched within the MK48T87.

DS (Data Strobe or Read Input) - The DS/RD pin has two modes of operation depending on the level of the MOT pin. When the MOT pin is connected to Vcc , Motorola bus timing is selected. In this mode DS is a positive pulse during the latter portion of the bus cycle and is called Data Strobe. During read cycles, DS signifies the time that the MK48T87 is to drive the bi-directional bus. In write cycles the trailing edge of DS causes the MK48T87 to latch the written data. When the MOT pin is connected to GND, Intel bus timing is selected. In this mode the DS pin is called Read (RD). RD identifies the time period when the MK48T87 drives the bus with read data. The RD signal is the same definition as the Output Enable (G) signal on a typical memory.

W (Read/Write Input) - The $\bar{W}$ pin also has two modes of operation. When the MOT pin is connected to Vcc for Motorola timing, $\bar{W}$ is a level which indicates whether the current cycle is a read or write. A read cycle is indicated with a high level on $\bar{W}$ while DS is high. A write cycle is indicated when $\bar{W}$ is low during DS. When the MOT pin is connected to GND for Intel timing, the $\bar{W}$ signal is an active low signal called WR. In this mode the W pin has the same meaning as the Write Enable signal $(\bar{W})$ on generic RAMs.
E (Chip Select Input) - The Chip Select signal ( $\overline{\mathrm{E}}$ ) must be asserted low for a bus cycle in which the MK48T87 is to be accessed. $\overline{\text { E }}$ must be kept in the active state during DS and AS for Motorola timing and during RD and $\bar{W}$ for Intel timing. Bus cycles which take place without asserting $\bar{E}$ will latch addresses but no access will occur. When $V_{c c}$ is below VPFD, the MK48T87 internally inhibits access cycles by internally disabling the $\bar{E}$ input. This action protects both the Real Time Clock data and RAM data during power outages.

IRQ (Interrupt Request Output) - The $\overline{\mathrm{IRQ}}$ pin is an active low output of the MK48T87 that may be used as an interrupt input to a processor. The IRQ output remains low as long as the status bit causing the interrupt is present and the corresponding interrupt- enable bit is set. To clear the $\overline{\mathrm{RQ}}$ pin the processor program normally reads the C register. The RESET pin also clears pending interrupts. When no interrupt conditions are present, the IRQ level is in the high impedance state. Multiple interrupt devices may be connected to an $\overline{\mathrm{RQ}}$ bus. The $\overline{\mathrm{IRQ}}$ bus is an open drain output and requires an external pull-up resistor.
RESET (Reset Input) - The RESET pin has no effect on the clock, calendar, or RAM. On power-up the RESET pin may be held low for a time in order to allow the power supply to stabilize. The amount of time that RESET is held low is dependent on the application. However, if RESET is used on power up, the time RESET is low should exceed 200 ms to make sure that the internal timer which controls the MK48T87 on power-up has timed out. When RESET is low and $V_{\text {cc }}$ is above $V_{\text {PFD }}$, the following occurs:
A. Periodic Interrupt Enable (PIE) bit is cleared to zero.
B. Alarm Interrupt Enable (AIE) bit is cleared to zero.
C. Update Ended Interrupt Flag (UF) bit is cleared to zero.
D. Interrupt Request Status Flag (IRQF) bit is cleared to zero.
E. Periodic Interrupt Flag (PF) bit is cleared to zero.
$F$. The device is not accessible until $\overline{\text { RESET }}$ is returned high.
G. Alarm Interrupt Flag (AF) bit is cleared to zero.
H. $\overline{\mathrm{IRQ}}$ pin is in the high impedance state.
I. Square Wave Output Enable (SQWE) bit is cleared to zero.
J. Updated Ended Interrupt Is Cleared To Zero.

In a typical application $\overline{\text { RESET }}$ may be connected to Vcc. This connection will allow the MK48T87 to go in and out of power fail without affecting any of the control registers.

## ADDRESS MAP

The Address Map of the MK48T87 is shown in Figure 3. The address map consists of 50 bytes of user RAM, 10 bytes of RAM which contain the RTC time, calendar and alarm data, and 4 bytes which are used for control and status. All 64 bytes can be directly written or read except for the following:

1. Registers $C$ and $D$ are read-only.
2. Bit 7 of Register $A$ is read-only.
3. The high order bit of the seconds byte is readonly.
The contents of four control registers (A,B,C,D) are described in the "Register" section.

Figure 3. Address Map

| 14 BYTES | 00 | 00 | SECONDS |
| :---: | :---: | :---: | :---: |
|  |  | 01 | SECONDS ALARM |
|  |  | 02 | MINUTES |
|  | 13 | 03 | MINUTES ALARM |
| 50 BYTES | 14 | 04 | HOURS |
|  |  | 05 | HOURS ALARM |
|  |  | 06 | day of week |
|  |  | 07 | DAY OF MONTH |
|  |  | 08 | MONTH |
|  |  | 09 | YEAR |
|  |  | 10 | REGISTER A |
|  |  | 11 | REGISTER B |
|  |  | 12 | REGISTER C |
|  |  | 13 | REGISTER D |

## TIME, CALENDAR AND ALARM LOCATIONS

The time and calendar information is obtained by reading the appropriate memory bytes. The time, calendar and alarm are set or initialized by writing the appropriate RAM bytes. The contents of the ten time, calendar and alarm bytes may be either Bi nary or Binary-Coded (BCD) format. Before writing the internal time, calendar, and alarm registers, the SET bit in Register B should be written to a Logic one to prevent updates from occuring while access is being attempted. In addition to writing the ten time, calendar and alarm registers in a selected format (Binary or BCD), the data mode bit (DM) of Register B must be set to the appropriate logic level. All ten time, calendar and alarm bytes must use the same data mode. The set bit in Register B should be cleared after the data mode bit has been written to allow the Real Time Clock to update the time and calendar bytes. Once initialized, the Real

Time Clock makes all updates in the selected mode. The data mode cannot be changed without reinitializing the ten data bytes. Table 2 shows the Binary and BCD formats of the ten time, calendar and alarm locations. The 24/12 bit cannot be changed without reinitializing the hour locations. When the 12 -hour format is selected, the high order bit of the hours byte represents $P M$ when it is a logic one. The time, calendar and alarm bytes are always accessible because they are double buffered. Once per second the ten bytes are advanced by one second and checked for an alarm condition. If a read of the time and calendar data occurs during an update, a problem exits that seconds, minutes, hours, etc., may not correlate. The probability of reading incorrect time and calendar data is low. Several methods of avoiding any possible incorrect time and calendar reads are covered later in this text.

Table 2. Calendar and Alarm Data Modes

| Address <br> Location | Function | Decimal Range | Range |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Binary Data Mode | BCD Data Mode |
| 0 | SECONDS | 00-59 | 00-3B | 00-59 |
| 1 | SECONDS ALARM | 00-59 | 00-3B | 00-59 |
| 2 | MINUTES | 00-59 | 00-3B | 00-59 |
| 3 | MINUTES ALARM | 00-59 | 00-3B | 00-59 |
| 4 | HOURS - 12hrs MODE | 1-12 | 01-0C AM, 81-8C PM | 01-12 AM, 81 -92 PM |
|  | HOURS - 24 hrs MODE | 0-23 | 00-17 | 00-23 |
| 5 | HOURS ALARM - 12 hrs | 1-12 | 01-0C AM, 81-8C PM | 01-12 AM, 81 - 92 PM |
|  | HOURS ALARM - 24 hrs | 0-23 | 00-17 | 00-23 |
| 6 | DAY OF THE WEEK (SUNDAY=1) | 1-7 | 01-07 | 01-07 |
| 7 | DAY OF THE MONTH | 1-31 | 01-1F | 01-31 |
| 8 | MONTH | 1-12 | 01-0C | 01-12 |
| 9 | YEAR | 0-99 | 00-63 | 00-99 |

The three alarm bytes may be used in two ways. First, when the alarm time is written in the appropriate hours, minutes and seconds alarm locations, the alarm interrupt is initiated at the specified time each day if the alarm enable bit is high. The second use condition is to insert a "don't care" state in one or more of the three alarm bytes. The "don't care" code is any hexadecimal value from CO to FF . The two most significant bits of each byte set the "don't care" condition when at Logic 1. An alarm will be generated each hour when the "don't care" bits are set in the hours byte. Similarly, an alarm is generated every minute with "don't care" codes in the hours and minute alarm bytes. The "don't care" codes in all three alarm bytes create an interrupt every second.

## NONVOLATILE RAM

The 50 general purpose non-volatile RAM bytes are not dedicated to any special function within the MK48T87. They can be used by the processor program as non-volatile memory and are fully available during the update cycle.

## INTERRUPTS

The RTC plus RAM includes three separate, fully automatic sources of interrupt for a processor. The alarm interrupt may be programmed to occur at rates from once per second to once per day. The periodic interrupt may be selected for rates from $122 \mu \mathrm{~s}$ to 500 ms . The update-ended interrupt may be used to indicate to the program that an update cycle is complete. Each of these independent interrupt conditions is described in greater detail in other sections of this text.
The processor program can select which interrupts, if any, are going to be used. Three bits in Register $B$ enable the interrupts. Writing a Logic 1 to an interrupt-enable bit permits that interrupt to be initiated when the event occurs. A " 0 " in an interrupt enable bit prohibits the IRQ pin from being asserted from that interrupt condition. If an interrupt flag is already set when an interrupt is enabled, $\overline{\mathrm{RQ}}$ is immediately set at an active level although the interrupt initiating the event may have occurred much earlier. As a result, there are cases where the program should clear such earlier initiated interrupts before first enabling new interrupts.

When an interrupt event occurs, the relating flag bit is set to Logic 1 in Register C. These flag bits are set independent of the state of the corresponding enable bit in Register B. The flag bit can be used in a polling mode without enabling the corresponding enable bits. The interrupt flag bit is a status bit which software can interrogate as necessary.
When a flag is set, an indication is given to software that an interrupt event has occurred since the flag bit was last read; however, care should be taken when using the flag bits as they are cleared each time Register C is read. Double latching is included with Register C so that bits which are set remain stable throughout the read cycle. All bits which are set (high) are cleared when read and new interrupts which are pending during the read cycle are held until after the cycle is completed. One, two or three bits may be set when reading Register C. Each utilized flag bit should be examined when read to insure that no interrupts are lost.
The second flag bit usage method is with fully enabled interrupts. When an interrupt flag bit is set and the corresponding interrupt enable bit is also set, the $\overline{\mathrm{IRQ}}$ pin is asserted low. $\overline{\mathrm{IRQ}}$ is asserted as long as at least one of the three interrupt sources has its flag and enable bits both set. The IRQF bit in Register C is a one whenever the $\overline{\mathrm{RQ}}$ pin is being driven low. Determination that the RTC initiated an interrupt is accomplished by reading Register C. A logic one in Bit 7 (IRQF bit) indicates that one or more interrupts have been initiated by the MK48T87. The act of reading Register C clears all active flag bits and the IRQF bit.

## OSCILLATOR CONTROL BITS

When the MK48T87 is shipped from the factory, the internal oscillator is turned off. This feature prevents the lithium energy cell from being used until it is installed in system. A pattern of 010 in bits 4 through 6 of Register A will turn the oscillator on and enable the countdown chain. A pattern of 11X will turn the oscillator on, but holds the countdown chain of the oscillator in reset. All other combinations of bits 4 through 6 keep the oscillator off.

## SQUARE WAVE OUTPUT SELECTION

Thirteen of the 15 divider taps are made available to a 1 -of-15 selector, as shown in the block diagram of Figure 2. The first purpose of selecting a divider tap is to generate a square wave output signal on the SQW pin. The RSO-RS3 bits in Register A establish the square wave output frequency. These frequencies are listed in Table 1. The SQW frequency selection shares its 1 -of-15 selector with the periodic interrupt generator. Once the frequency is selected, the output of the SQW pin may be turned on and off under program control with the square wave enable bit (SQWE).

## PERIODIC INTERRUPT SELECTION

The periodic interrupt will cause the IRQ pin to go to an active state from once every 500 ms to once every $122 \mu \mathrm{~s}$. This function is separate from the alarm interrupt which may be output from once per second to once per day. The periodic interrupt rate is selected using the same Register A bits which select the square wave frequency (see Table 1). Changing the Register A bits affects both the square wave frequency and the periodic interrupt output. However, each function has a separate enable bit in Register B. The SQWE bit controls the square wave output. Similarly, the periodic interrupt is enabled by the PIE bit in Register B. The periodic interrupt can be used with software counters to measure inputs, create output intervals, or await the next needed software function.

## UPDATE CYCLE

The MK48T87 executes an update cycle once per second regardless of the set bit in Register $B$. When the SET bit in Register B is set to one, the user copy of the double buffered time, calendar and alarm bytes is frozen and will not update as the time increments. However, the time countdown chain continues to update the internal copy of the buffer. This feature allows time to maintain accuracy independent of reading or writing the time, calendar, and alarm buffers and also guarantees that time and calendar information are consistent. The update cycle also compares each alarm byte with the corresponding time byte and issues and alarm if a match or if a "don't care" code is present in all three positions.

There are three methods which can be employed to handle access of the Real Time Clock which avoids any possibility of accessing inconsistent time and calendar data. The first method uses the update-ended interrupt. If enabled, an interrupt occurs after every update cycle which indicates that over 998 ms are available to read valid time and date information. If this interrupt is used, the IRQF bit in Register C should be cleared before leaving the interrupt routine.
A second method uses the update-in-progress bit (UIP) in Register A to determine if the update cycle is in progress. The UIP bit will pulse once per second. After the UIP bit goes high, the update transfer occurs $244 \mu$ s later. If a low is read on the

UIP bit, the user has at least $244 \mu$ s before the time/calendar data will be changed. Therefore, the user should avoid interrupt service routines that would cause the time needed to read valid time/calendar data to exceed $244 \mu \mathrm{~s}$.
The third method uses a periodic interrupt to determine if an update cycle is in progress. The UIP bit in Register A is set high between the setting of the PF bit in Register C (see Figure 4). Periodic interrupts that occur at a rate of greater than tbuc allow valid time and date information to be reached at each occurrence of the periodic interrupt. The reads should be complete within ( $T_{P / 2}+t_{B U C}$ ) to insure that data is not read during the update cycle.

Figure 4. Update Ended and Periodic Interrupt Relationship


Note: $\mathrm{tpI}_{\mathrm{I}}=$ Periodic Interrupt Time interval per table 1.
tBuc $=$ Delay Time Before Update Cycle $=244 \mu \mathrm{~s}$.
$t u c=2 \mathrm{~ms}$.

## REGISTERS

## REGISTER A

MSB

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UIP | DV2 | DV1 | DV0 | RS3 | RS2 | RS1 | RS0 |

## UIP

The Update in Progress (UIP) bit is a status flag that can be monitored. When the UIP bit is one, the update transfer will soon occur. When the UIP is a zero, the update transfer will not occur for at least $244 \mu \mathrm{~s}$. The time, calendar, and alarm information in RAM is fully available for access when the UIP bit is zero. The UIP bit is read only and is not affected by RESET. Writing the SET bit in Register $B$ to a "1" inhibits any update transfer and clears the UIP status bit.

DVO, DV1, DV2
These three bits are used to turn the oscillator on or off and to reset the countdown chain. A pattern of 010 is the only combination of bits which will turn the oscillator on and allow the RTC to keep time. A pattern of 11X will enable the oscillator but holds the countdown chain in reset. The next update will occur at 1 second after a pattern of 010 is written to DV0, DV1 and DV2.

## RS3, RS2, RS1, RS0

These four rate-selection bits select one of the 13 taps on the 15 -stage divider or disable the divider output. The tap selected may be used to generate an output square wave (SQW pin) and/or a periodic interrupt. The user may do one of the following:

1. Enable the interrupt with the PIE bit;
2. Enable the SQW output pin with the SQWE bit;
3. Enable both at the same time and the same rate; or
4. Enable neither.

Table 1 lists the periodic interrupt rates and the square wave frequencies that may be chosen with the RS bits. These four read/write bits are not affected by RESET.

## REGISTER B

MSB LSB

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SET | PIE | AIE | UIE | SQWE | DM | $24 / 12$ | DSE |

## SET

When the SET bit is a zero, the update transfer functions normally by advancing the counts once per second. When the SET bit is written to a one, any update transfer is inhibited and the program may initialize the time and calendar bytes without an update occurring in the midst of initializing. Read cycles can be executed in a similar manner. SET is a read/write bit which is not modified by RESET or internal functions of the MK48T87.

## PIE

The periodic interrupt enable PIE bit is a read/write bit which allows the Periodic Interrupt Flag (PF) bit in Register C to cause the IRQ pin to be driven low. When the PIE bit is set to one, periodic interrupts are generated by driving the IRQ pin low at a rate specified by the RS3 through RSO bits of Register A. A zero in the PIE bit blocks the IRQ output from being driven by a periodic interrupt, but the Periodic Flag (PF) bit is still set at the periodic rate. PIE is not modified by any internal MK48T87 functions, but is cleared to zero on RESET.

## AIE

The Alarm Interrupt Enable (AIE) bit is a read/write bit which when set to a one permits the Alarm Flag (AF) bit in register C to assert $\overline{\mathrm{IRQ}}$. An alarm interrupt occurs for each second that the three time bytes equal the three alarm bytes including a "don't care" alarm code of binary 11 XXXXXX. When the AIE bit is set to zero, the AF bit does not initiate the IRQ signal. The RESET pin clears AIE to zero. The internal functions of the MK48T87 do not affect the AIE bit.

## UIE

The Update Ended Interrupt Enable (UIE) bit is a read/write bit which enables the Update End Flag (UF) bit in Register C to assert IRQ. The RESET pin going low or the SET bit going high clears the UIE bit.

## SQWE

When the Square Wave Enable (SQWE) bit is set to a one, a square wave signal at the frequency set by the rate-selection bits RS3 through RS0 is driven out on the SQW pin. When the SQWE bit is set to zero, the SQW pin is held low; the state of SQWE is cleared by the RESET pin. SQWE is a read/write bit.

## DM

The Data Mode (DM) bit indicates whether time and calendar information are in binary or BCD format. The DM bit is set by the program to the appropriate format and can be read as required. This bit is not modified by internal functions or RESET. A one in DM signifies binary data and a zero in DM specifies Binary Coded Decimal (BCD) data.

## 24/12

The 24/12 control bit establishes the format of the hours byte. A one indicates the 24 -hour mode and a zero indicates the 12 -hour mode. This bit is a read/write and is not affected by internal functions or RESET.

## DSE

The Daylight Savings Enable (DSE) bit is a read/write bit which enables two special updates when DSE is set to one. On the first Sunday in April the time increments from 1:59:59 AM to 3:00:00 AM. On the last Sunday in October when the time first reaches 1:59:59 AM it changes to 1:00:00 AM. These special updates do not occur when the DSE bit is a zero. This bit is not affected by internal functions or RESET.

## REGISTER C

MSB
LSB

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IRQF | PF | AF | UF | 0 | 0 | 0 | 0 |

## IRQF

The Interrupt Request Flag（IRQF）bit is set to a one when one or more of the following are true：
$P F=P I E=1$
$A F=A I E=1$
$U F=U I E=1$
i．e．，IRQF＝PF•PIE＋AF•AIE＋UF•UIE
Any time the IRQF bit is a one the $\overline{\mathrm{RQ}}$ pin is driven low．All flag bits are cleared after Register C is read by the program or when the RESET pin is low．

## PF

The Periodic Interrupt Flag（PF）is a read－only bit which is set to a one when an edge is detected on the selected tap of the divider chain．The RS3 through RSO bits establish the periodic rate．PF is set to a one independent of the state of the PIE bit． When both PF and PIE are one，the IRQ signal is active and will set the IRQF bit．The PF bit is cleared by a RESET or a software read of Register C．

## AF

A one in the AF（Alarm Interrupt Flag）bit indicates that the current time has matched the alarm time． If the AIE bit is also a one，the $\overline{\mathrm{RQ}}$ pin will go low and a one will appear in the IRQF bit．A RESET or a read of Register C will clear AF．

## UF

The Update Ended Interrupt Flag（UF）bit is set after each update cycle．When the UIE bit is set to one，the one in the UF bit causes the IRQF bit to be a one which will assert the $\overline{\mathrm{RQ}}$ pin．UF is cleared by reading Register C or a RESET．

## BIT 0 THROUGH BIT 3

These are unused bits of the status Register C． These bits always read zero and cannot be written．

## REGISTER D

MSB

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VRT | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## VRT

The Valid RAM and Time（VRT）bit is set to the one state by SGS－THOMSON prior to shipment．This bit is not writable and should always be a one when read．If a zero is ever present，an exhausted inter－ nal lithium energy source is indicated and both the contents of the RTC data and RAM data are ques－ tionable．This bit is unaffected by RESET．

## BIT 6 THROUGH BIT 0

The remaining bits of Register D are not usable． They cannot be written and when read，they will always read zero．

## ABSOLUTE MAXIMUM RATINGS*

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCc off, Oscillator off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |

*Stresses greater than those listed under "Absolute Maxımum Ratıngs" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

RECOMMENDED DC OPERATIONING CONDITIONS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| V $_{\text {CC }}$ | Supply Voltage | 4.5 | 5.5 | V |
| GND | Ground | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V |

DC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}} \max \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}} \min \right)$

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| ICC1 | Average VCC Power Supply Current |  | 15 | mA |
| IMOT | Input Current | -1 | 500 | $\mu \mathrm{~A}$ |
| IIL | Input Leakage Current | -1 | 1 | $\mu \mathrm{~A}$ |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ |
| VOH $^{\text {V }}$ | Output Logic "1" Voltage (lout $=1.0 \mathrm{~mA}$ ) | 2.4 |  | V |
|  | Output Logic "0" Voltage (lout $=4.0 \mathrm{~mA})$ |  | 0.4 | V |

CAPACITANCE $\left(T_{A}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Max. | Unit |
| :---: | :--- | :---: | :---: |
| $C_{L}$ | Capacitance on all pins (except D/Q) | 5 | pF |
| $C_{D Q}$ | Capacitance on DQ pins | 7 | pF |

AC ELECTRICAL CHARACTERISTICS $\left(0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V$)$

| $\mathrm{N}^{\circ}$ | Symbol | Parameter | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | toyc | Cycle Time | 953 | D.C. | ns |
| 2 | PWEL | Pulse Width, DS/E Low or $\overline{\mathrm{RD}} / \overline{\text { WR }}$ High | 300 |  | ns |
| 3 | PWEH | Pulse Width, DS/E High or $\overline{\mathrm{RD}} / \overline{\mathrm{WR}}$ Low | 325 |  | ns |
| 4 | $t_{R}, t_{F}$ | Input Rise and Fall Tıme |  | 30 | ns |
| 8 | $t_{\text {RWH }}$ | R/VW Hold Time | 10 |  | ns |
| 13 | trws | R/W Set-up Time Before DS/E | 80 |  | ns |
| 14 | tcs | Chip Select Set-up Time Before DS, $\bar{W}$ or $\overline{\mathrm{RD}}$ | 25 |  | ns |
| 15 | $\mathrm{tcH}^{\text {che }}$ | Chip Select Hold Time | 0 |  | ns |
| 18 | t ${ }_{\text {DHR }}$ | Read Data Hold Time | 10 | 100 | ns |
| 21 | towh | Write Data Hold Time | 0 |  | ns |
| 24 | $t_{\text {ASL }}$ | Muxed Address Valid Time to AS/ALE Fall | 50 |  | ns |
| 25 | $t_{\text {AHL }}$ | Muxed Address Hold Time | 20 |  | ns |
| 26 | $\mathrm{t}_{\text {ASD }}$ | Delay Time DS/E to AS/ALE Fall | 50 |  | ns |
| 27 | PW ${ }_{\text {ASH }}$ | Pulse Width AS/ALE High | 135 |  | ns |
| 28 | $t_{\text {ASED }}$ | Delay Time, AS/ALE to DS/E Rise | 60 |  | ns |
| 30 | tmbr | Output Data Delay Time From DS/E or $\overline{\mathrm{RD}}$ | 20 | 240 | ns |
| 31 | tosw | Data Set-up Time | 200 |  | ns |
| 32 | $t_{\text {RWL }}$ | Reset Pulse Width | 5 |  | $\mu s$ |
| 33 | tiRDS | $\overline{\text { IRQ Release from DS }}$ |  | 2 | $\mu s$ |
| 34 | $t_{\text {IRR }}$ | $\overline{\text { IRQ }}$ Release from $\overline{\text { RESET }}$ |  | 2 | $\mu \mathrm{s}$ |

Figure 5. Bus Timing for Motorola ${ }^{\circledR}$ Interface


Figure 6. Bus Timing for Intel ${ }^{\circledR}$ Interface Read Cycle


Figure 7. Bus Timing for Intel Interface Write Cycle


Figure 8. IRQ Release Timing


Figure 9. Output Load


## Notes:

1. All voltages are referenced to ground.
2. All outputs are open.

3 The MOT pin has an internal pull-down of 20 K
4 Applies to the ADO-AD7 pins, the $\overline{\mathrm{TQ}}$ pin and the SQW pin when each is in the high impedance state
5. The $\overline{\mathrm{IRQ}}$ pin is open draın.
6. Measured with a load as shown in Figure 9.

Figure 10. Power Up/Down Conditions


AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing) ( $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{F}$ | $V_{\text {PFD }}$ to $V_{S O} V_{C C}$ Fall Time | 310 |  | $\mu \mathrm{~S}$ |  |
| $\mathrm{t}_{\mathrm{R}}$ | $V_{\text {SO }}$ to VPFD $V_{C C}$ RIse Time | 100 |  | $\mu \mathrm{~s}$ |  |

DC ELECTRICAL CHARACTERISTICS (Power Up/Down Trip Points) $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| VPFD $^{\|c\|}$ | Power-Fail Deselect Voltage |  | 4.25 | V |  |
| $V_{\text {SO }}$ | Battery Back-up Switchover Voltage |  | 3.2 | V |  |
| tDR | Expected Data Retention Time <br> (Oscillator on) | 10 |  | YEARS | 1 |

## Note:

1. @ $25^{\circ} \mathrm{C}$.

## ORDERING INFORMATION



For a list of available options refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 64 X 8 ADDRESS/DATA MULTIPLEXED TIMEKEEPER SRAM

- DROP-IN REPLACEMENT FOR PC AT COMPUTER CLOCK/CALENDAR
- TOTALLY NONVOLATILE WITH 10 YEARS OF OPERATION IN THE ABSENCE OF POWER
- SELF-CONTAINED SUBSYSTEM INCLUDES LITHIUM BATTERY, QUARTZ CRYSTAL AND SUPPORT CIRCUITRY
- COUNTS SECONDS, MINUTES, HOURS, DAYS, DAY OF THE WEEK, DATE, MONTH AND YEAR WITH LEAP YEAR COMPENSATION
- BINARY OR BCD REPRESENTATION OF TIME, CALENDAR AND ALARM
- 12 OR 24 HOUR CLOCK WITH AM AND PM IN 12 HOUR MODE
- SELECTABLE BUS TIMING
- MULTIPLEX BUS FOR PIN EFFICIENCY
- INTERFACED WITH SOFTWARE AS 64 RAM LOCATIONS:
- 14 Bytes Of Clock And Control Registers
- 50 Bytes Of General Purpose RAM
- PROGRAMMABLE SQUARE WAVE OUTPUT SIGNAL
- BUS COMPATIBLE INTERRUPT SIGNALS (IRQ)
- THREE INTERRUPTS ARE SEPARATELY SOFTWARE-MASKABLE AND TESTABLE:
- Time-of-day Alarm Once/Second To Once/Day
- Periodic Rates From $122 \mu \mathrm{~s}$ To 500 ms
- End Of Clock Update Cycle


Figure 1. Pin Connection


| $\overline{\mathrm{RQ}}$ | Interrupt Request |
| :--- | :--- |
| $\overline{\mathrm{RESET}}$ | Reset |
| DS | Data Strobe |
| $\overline{\text { RCLR }}$ | RAM Clear |
| NF | No Function |

NF pin serves no function and may be connected to other signals within Absolute Maximum Ratings, without affecting device operation. The electrical characteristics are the same as the other inputs pins.

Figure 2. Block Diagram


## DESCRIPTION

The MK48T87A TIMEKEEPER ${ }^{\text {TM }}$ RAM is designed to be a compatible replacement for the MC146818 and the DS1287A. A lithium energy source, a quartz crystal and write-protection circuitry are contained within a 24 -pin dual in-line package. The MK48T87A is, therefore, a complete subsystem replacing as many as 16 components in a typical application. The functions available to the user include a nonvolatile time-of-day clock, an alarm, a one-hundred-year calendar, programmable interrupt, square wave generator, and 50 bytes of nonvolatile static RAM. The Real Time Clock/RAM is unique in that the time-of-day and memory are maintained even in the absence of power.
Automatic deselection of the device provides insurance that data integrity is not compromised should $V_{C c}$ fall below specified (VPFD) levels. The automatic deselection of the device remains in effect upon power up for a period of 100 ms after Vcc rises above VPFD, provided the Real Time Clock is running and the count down chain is not in reset,
allowing sufficient time for $V_{C C}$ to stabilize and giving the system clock a wake up period so that a valid system reset can be established.
The block diagram in Figure 2 shows the pin connection with the major internal functions of MK48T87A (Real Time Clock/RAM). For a complete description of operating conditions, electrical characteristics, bus timing, and pin descriptions other than RCLR, see the MK48T87 datasheet.

## SIGNAL DESCRIPTION

RCLR - The $\overline{\text { RCLR }}$ pin is used to clear (set to logic "1") all 50 bytes of general purpose RAM but does not affect the RAM associated with the Real Time Clock. In order to clear the RAM, RCLR must be forced to an input Logic " 0 " ( -0.3 to 0.8 volts) for a minimun of 100 ms when $\mathrm{V}_{\mathrm{cc}}$ is applied.

## ORDERING INFORMATION



For a list of available options refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 2K x 8 TIMEKEEPER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, REAL TIME CLOCK, CRYSTAL, POWER-FAIL CONTROL CIRCUIT AND BATTERY.
- BYTEWIDE RAM-LIKE CLOCK ACCESS.
- BCD CODED YEAR, MONTH, DAY, DATE, HOURS, MINUTES AND SECONDS.
- SOFTWARE CONTROLLED CLOCK CALIBRATION FOR HIGH ACCURACY APPLICATIONS.
- PREDICTED WORST CASE BATTERY STORAGE LIFE OF 11 YEARS @ $70^{\circ} \mathrm{C}$.
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD $2 \mathrm{~K} \times 8$ SRAMS.
- AUTOMATIC POWER-FAIL CHIP DESELECT/WRITE PROTECTION.
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE :
- MK48T02 $4.75 \mathrm{~V} \geq$ VPFD $\geq 4.50 \mathrm{~V}$
- MK48T12 4.50V $\geq$ VPFD $\geq 4.20 \mathrm{~V}$


## DESCRIPTION

The MK48T02/12 TIMEKEEPER ${ }^{\text {TM }}$ RAM combines a $2 \mathrm{~K} \times 8$ full CMOS SRAM, a BYTEWIDE ${ }^{\text {TM }}$ accessible real time clock, a crystal and a long life lithium carbon mono-fluoride battery, all in a single plastic DIP package. The MK48T02/12 is a non-volatile pin and function equivalent to any JEDEC standard 2K $\times 8$ SRAM, such as the 6116 or 5517 . It also easily fits into many EPROM AND EEPROM sockets, providing the non-volatility of the PROMs without any requirement for special write timing, or limitations on the number of writes that can be performed.

Access to the clock is as simple as conventional BYTEWIDE RAM access because the RAM and the Clock are combined on the same die. As Figure 2 indicates, the TIMEKEEPER registers are located in the upper eight locations of the RAM. The registers contain, beginning at the top: year, month, date, day, hours, minutes, and seconds data in 24 Hour BCD format. Corrections for 28, 29 (Leap Year), 30 and 31 day months are made automatically. The eight location is a Control register. These registers are not the actual clock counters ; they are Bi PORTTM read/write Static RAM memory locations. The MK48T02/12 includes a clock control circuit that, once every second, transfers the counters into the BiPORT RAM.


Figure 1. Pin Connection


## PIN NAMES

| A0-A10 | Address Inputs |
| :--- | :--- |
| $\overline{\mathrm{E}}$ | Chip Enable |
| GND | Ground |
| VCC | 5 Volts |
| $\bar{W}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| DQ0 - DQ7 | Data Inputs/Outputs |

Figure 2. Block Diagram


## DESCRIPTION (Continued)

Because the Clock Registers are constructed using BiPORT memory cells, access to the rest of the RAM proceeds unhindered by updates to the TIMEKEEPER registers, even if the TIMEKEEPER registers are being updated at the very moment another location in the memory array is accessed.

The MK48T02/12 also has its own Power-fail detect circuit. The circuit deselects the device whenever $V_{c c}$ is out of range, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc.

## TRUTH TABLE

| $\mathrm{V}_{\mathrm{cc}}$ | $\overline{\mathrm{E}}$ | G | W | Mode | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $<V_{c C}$ (max) <br> $>\mathrm{VCC}_{\mathrm{Cm}}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{HH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $\begin{gathered} \mathrm{X} \\ \mathrm{X} \\ \mathrm{~V}_{\mathrm{IL}} \\ \mathrm{~V}_{\mathrm{IH}} \end{gathered}$ | $\begin{gathered} \mathrm{X} \\ \mathrm{~V}_{\mathrm{LL}} \\ \mathrm{~V}_{1 H} \\ \mathrm{~V}_{1 H} \end{gathered}$ | Deselect Write Read Read | $\begin{gathered} \text { High-Z } \\ \text { DIN } \\ \text { Dout } \\ \text { High-Z } \end{gathered}$ |
| $\begin{aligned} & <V_{\text {PFD(min) }} \\ & >V_{\text {SO }} \end{aligned}$ | X | X | X | Power-Fail Deselect | High-Z |
| $\leq \mathrm{V}_{\text {so }}$ | X | X | X | Battery Back-up | High-Z |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{I}}$ | Voltage On Any Pin Relative to Ground | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Ambient Storage (VCC Off, Oscillator Off) Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Total Device Power Dissipation | 1 | W |
| louT | Output Current Per Pin | 20 | mA |

Stresses greater than those listed under "Absolute Maxımum Ratings" may cause permanent damage to the device. This is a stress ratıng only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of tıme may affect reliability

CAUTION:Negative undershoots below -0.3 volts are not allowed on any pin while in Battery Back-up mode.

RECOMMENDED DC OPERATING CONDITIONS
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage (MK48T02) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MK48T12) | 4.5 | 5.5 | V | 1 |
| GND | Ground | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\text {IH }}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}\right.$ max $\geq \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}$ min $)$

| Symbol | Parameter | Min. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Average $\mathrm{V}_{\mathrm{CC}}$ Power Supply Current |  | 80 | mA | 3 |
| $\mathrm{I}_{\mathrm{CC} 2}$ | TTL Standby Current $\left(\overline{\mathrm{E}}=\mathrm{V}_{\mathrm{IH}}\right)$ |  | 5 | mA | 4 |
| $\mathrm{I}_{\mathrm{CC} 3}$ | CMOS Standby Current $\left(\overline{\mathrm{E}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$ |  | 3 | mA | 4 |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{~A}$ | 5 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 5 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output Logic "1" Voltage (louT $=-1.0 \mathrm{~mA})$ | 2.4 |  | V |  |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Logic "0" Voltage (louT $=2.1 \mathrm{~mA})$ |  | 0.4 | V |  |

EQUIVALENT OUTPUT LOAD DIAGRAM

## AC TEST CONDITIONS

| Input Levels | 0.6 V to 2.4 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 0.8 V or 2.2 V |



CAPACITANCE
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Notes |
| :---: | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Capacitance on all pins (except $\mathrm{D} / \mathrm{Q})$ | 7 pF | 6 |
| $\mathrm{C}_{\mathrm{D} / \mathrm{Q}}$ | Capacitance on D/Q pins | 10 pF | 6,7 |

## Notes:

1. All voltages referenced to GND.
2. Negative spikes of -1.0 volt allowed for up to 10 ns once per cycle.
3. Icc1 measured with outputs open.
4. Measured with Control Bits set as follows : $\mathrm{R}=1$; $\mathrm{W}, \mathrm{ST}, \mathrm{KS}, \mathrm{FT}=0$.
5. Measured with $V_{c c} \geq V_{1} \geq$ GND and outputs deselected
6. Effective capacitance calculated from the equation $\mathrm{C}=1 \Delta \mathrm{t} / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3$ volts and power supply at 5 OV .
7. Measured with outputs deselected

## OPERATION

## READ MODE

The MK48T02/12 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high and $\bar{E}$ (Chip Enable) is low. The device architecture allows ripple-through access (changing Addresses without removing Chip Enable) to any of the 2048 address locations in the static storage array. Valid data will be available at the Data I/O pins within $t_{A A}$ after the last address input signal is stable, providing that the $\overline{\mathrm{E}}$ and $\overline{\mathrm{G}}$ access times are satisfied.

If $\bar{E}$ or $\bar{G}$ access times are not yet met, valid data will be available at the latter of Chip Enable Access Time (tcea) or at Output Enable Access Time (toea). The state of the eight three-state Data I/O signals is controlled by $\bar{E}$ and $\bar{G}$. If the Outputs are activated before $t_{A A}$, the data lines will be driven to an indeterminate state until $t_{A A}$. If the Address Inputs are changed while $\bar{E}$ and $\bar{G}$ remain low, output data will remain valid for Output Data Hold Time (tон) but will go indeterminant until the next $t_{A A}$.

Figure 3. Read-Read-Write Timing


## AC ELECTRICAL CHARACTERISTICS (Read Cycle Timing)

$\left(0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C} ; \mathrm{VCC}_{\text {max }} \geq V_{C C} \geq V_{C C}\right.$ min $)$

| Symbol | Parameter | 48T02-12 |  | 48Tx2-15 |  | 48Tx2-20 |  | 48Tx2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 120 |  | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AA }}$ | Address Access Time |  | 120 |  | 150 |  | 200 |  | 250 | ns | 1 |
| tcea | Chip Enable Access Time |  | 120 |  | 150 |  | 200 |  | 250 | ns | 1 |
| toea | Output Enable Access Time |  | 75 |  | 75 |  | 80 |  | 90 | ns | 1 |
| tcez | Chip Enable Hi to High-Z |  | 30 |  | 35 |  | 40 |  | 50 | ns |  |
| toez | Output Enable Hi to High-Z |  | 30 |  | 35 |  | 40 |  | 50 | ns |  |
| toh | Valid Data Out Hold Time | 15 |  | 15 |  | 15 |  | 15 |  | ns | 1 |

Note: Measured using the Output Load Diagram shown Page 4.

## WRITE MODE

The MK48T02/12 is in Write Mode whenever the $\bar{W}$ and $\bar{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\bar{W}$ or $\overline{\mathrm{E}}$. A Write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}$. The addresses must be held valid throughout the cycle. $\bar{W}$ or $\bar{E}$ must return high for a minimum of twr prior to the initiation of another Read or Write Cycle. Data-in must be valid for tos prior to the End of Write and remain valid for tDH afterwards.

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\bar{W}$ or $\bar{E}$ high during power-up to protect memory after Vcc reaches $V_{C C}(\mathrm{~min})$ but before the processor stabilizes.
The MK48T02/12 $\overline{\mathrm{G}}$ input is a DON'T CARE in the write mode. $\bar{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs tweZ after $\bar{W}$ falls. Take care to avoid bus contention when operating with two-wire control.

Figure 4. Write-Write-Read Timing


## AC ELECTRICAL CHARACTERISTICS (Write Cycle Timing)

( $0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 70^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}$ max $\geq \mathrm{V}_{C C} \geq \mathrm{V}_{C C}$ min )

| Symbol | Parameter | 48T02-12 |  | 48Tx2-15 |  | 48Tx2-20 |  | 48Tx2-25 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |  |
| twc | Write Cycle Time | 120 |  | 150 |  | 200 |  | 250 |  | ns |  |
| $t_{\text {AS }}$ | Address Setup Time | 0 |  | 0 |  | 0 |  | 0 |  | ns |  |
| $t_{\text {AW }}$ | Address Valid to End of Write | 90 |  | 120 |  | 140 |  | 180 |  | ns |  |
| tcew | Chip Enable to End of Write | 75 |  | 90 |  | 120 |  | 160 |  | ns |  |
| twew | Write Enable to End of Write | 75 |  | 90 |  | 120 |  | 160 |  | ns |  |
| twr | Write Recovery Time | 10 |  | 10 |  | 10 |  | 10 |  | ns |  |
| tos | Data Setup Time | 35 |  | 40 |  | 60 |  | 100 |  | ns |  |
| toh | Data Hold Time | 5 |  | 5 |  | 5 |  | 5 |  | ns |  |
| twez | Write Enable Low to High-Z |  | 40 |  | 50 |  | 60 |  | 80 | ns |  |

## CLOCK OPERATIONS

## Reading The Clock

Updates to the TIMEKEEPER registers should be halted before clock data is read to prevent reading data in transition. Because the BiPORT TIMEKEEPER cells in the RAM array are only data registers, and not the actual counters, updating the registers can be halted without disturbing the clock itself.
Updating is halted when a " 1 " is written into the "Read" bit, the seventh most significant bit in the Control Register. As long as a "1" remains in that position, updating is halted. After a Halt is issued, the registers reflect the count, that is day, date, and time that were current at the moment the Halt command was issued. All of the TIMEKEEPER registers are updated simultaneously. A Halt will not interrupt an update in progress. Updating is within a second after the bit is reset to a " 0 ".

## Setting The Clock

The eighth bit of the Control register is the "Write" bit. Setting the Write bit to a "1", like the Read Bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date and time data in 24 Hour BCD format. Resetting the Write bit to a "0" then transfers those values the actual TIMEKEEPER counters and allows normal operation to resume. The KS bit, FT bit and the bits marked with zeros in Figure 5 must be written with zeros to allow normal TIMEKEEPER and RAM operation.

## Calibrating The Clock

The MK48T02/12 is driven by a quartz crystal controlled oscillator with a nominal frequency of 32768 Hz . The crystal is mounted in the Top Hat along with the battery. A typical MK48T02/12 is accurate within $\pm 1$ minute per month at $25^{\circ} \mathrm{C}$ without calibration. The devices are tested not to exceed $\pm 35 \mathrm{ppm}$ (Parts Per Million) oscillator frequency error at $25^{\circ} \mathrm{C}$, which equates to about 1.53 minute per month. Of course the oscillation rate of any crystal changes with temperature. Figure 6 shows the frequency error that can be expected at various temperatures.
Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The MK48T02/12 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in Figure 7. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control register. Adding counts speeds the clock up, subtracting counts slows the clock down.
The Calibration byte occupies the five lower order bits in the Control register. The byte can be set to represent any value between 0 and 31 in binary form. The sixth bit is a sign bit, "1" indicates positive calibration, " 0 " indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have

Figure 5. The MK48T02/12 Register Map

| ADDRESS | DATA |  |  |  |  |  |  |  |  | FUNCTION |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
|  | $\mathbf{D}_{7}$ | $\mathbf{D}_{6}$ | $\mathbf{D}_{5}$ | $\mathbf{D}_{4}$ | $\mathbf{D}_{3}$ | $\mathbf{D}_{2}$ | $\mathbf{D}_{1}$ | $\mathbf{D}_{0}$ | FU |  |  |
| 7FF | - | - | - | - | - | - | - | - | YEAR | $00-99$ |  |
| 7FE | 0 | 0 | 0 | - | - | - | - | - | MONTH | $01-12$ |  |
| 7FD | 0 | 0 | - | - | - | - | - | - | DATE | $01-31$ |  |
| 7FC | 0 | FT | 0 | 0 | 0 | - | - | - | DAY | $01-07$ |  |
| 7FB | KS | 0 | - | - | - | - | - | - | HOURS | $00-23$ |  |
| 7FA | 0 | - | - | - | - | - | - | - | MINUTES | $00-59$ |  |
| 7F9 | ST | - | - | - | - | - | - | - | SECONDS | $00-59$ |  |
| 7F8 | W | R | S | - | - | - | - | - | CONTROL |  |  |


| KEY | ST | $=$ | STOP BIT | R | $=$ | READ BIT | FT | $=$ | FREQUENCY TEST |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | W | $=$ | WRITE BIT | S | $=$ | SIGN BIT | KS | $=$ | KICK START |

one second either shortened or lengthened by 128 oscillator cycles, that is one tick of the divide by 256 stage. If a binary 1 is loaded into the register, only the first two minutes in the 64 minute cycle will be modified ; if a binary 6 is loaded, the first 12 will be affected, and so on.
Therefore, each calibration step has the effect of adding or subtracting 256 oscillator cycles for every 125,829,120 (32768 x $60 \times 64$ ) actual oscillator cycies, that is 2.034 ppm of adjustment per calibration step ; giving the user a $\pm 63.07 \mathrm{ppm}$ calibration range. Assuming that the oscillator is in fact running at exactly 32768 Hz , each of the 31 increments in the Calibration byte would represent 5.35 seconds per month, which corresponds to a total range of $\pm 2.75$ minutes per month.
Two methods are available for ascertaining how much calibration a given MK48T02/12 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While this may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple untility that accesses the Calibration byte. The utility could even be menu driven and made foolproof.
The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) bit, the seventh-most significant bit in the Day register, is set to a " 1 ", and the oscillator is running at 32768 Hz , the LSB (DQo) of the Seconds register will toggle at a 512 Hz . Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.00512 Hz would indicate a +10 ppm ( 1 - (512/512.00512)) oscillator frequency error, requiring a $-5\left(000101_{2}\right)$ to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency Test output frequency. The device must be selected and addresses must be stable at Address 7F9 when reading the 512 Hz on DQo.
The FT bit must be set using the same method used to set the clock, using the Write bit. The LSB of the Seconds register is monitored by holding the MK48T02/12 in an extended read of the Second register, without having the Read bit set. The FT bit MUST be reset to a " 0 " for normal clock operations to resume.

## STOPPING AND STARTING THE OSCILLATOR

The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain from the battery. The "Stop" bit is the MSB of the Seconds register. Setting it to a "1" stops the oscillator. In order to make the oscillator as stingy with current as possible, the oscillator is designed to require an extra "kick" to begin oscillation again. The extra kick is provided by the Kick Start (KS) bit, the MSB of the Hours register. To start the oscillator, implement the following procedure :

1. Set the Write Bit to " 1 ".
2. Reset the Stop Bit to "0".
3. Set the Kick Start Bit to "1".
4. Reset the Write Bit to "0".
5. Wait 2 seconds.
6. Set the Write Bit to " 1 ".
7. Reset the Kick Start Bit to "0".
8. Set the Correct time and date.
9. Reset the Write Bit to " 0 ".

Note : Leaving the KS bit set will cause the Clock to draw excessive current and will shorten battery life.

Figure 6. Oscillator Frequency VS Temperature


## DATA RETENTION MODE

With Vcc applied, the MK48T02/12 operates as a conventional BYTEWIDE static RAM. However, $V_{c c}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $\mathrm{V}_{\mathrm{cc}}$ falls within the $\mathrm{V}_{\text {PFD }}$ (max), $\mathrm{V}_{\text {PFD }}$ (min) window. The MK48T02 has a VPFD (max) - VPFD (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus $10 \%$. The MK48T12 has a $V_{\text {PFD }}$ (max) - $\mathrm{V}_{\text {PFD }}$ (min) window of 4.5 volts to 4.2 volts, allowing users constrained to a $10 \%$ power supply specification to use the device.
Note : A mid-write cycle power failure may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below $\mathrm{V}_{\text {PFD }}$ (min), the user can be assured the memory will be in a write protected state, provided the $V_{c c}$ fall time does not exceed $t$. The MK48T02/12 may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling V cc . Therefore decoupling of power supply lines is recommended.
The power switching circuit connects external $\mathrm{V}_{\mathrm{cc}}$ to the RAM and disconnects the battery when Vcc rises above $\mathrm{V}_{\mathrm{s}}$. As $\mathrm{V}_{\mathrm{cc}}$ rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{\mathrm{BOK}}$ ) flag will be set. The $\overline{\mathrm{BOK}}$ flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 9 illustrates how a BOK check routine could be structured.
Normal $\overline{R A M}$ operation can resume trec after $V_{c c}$ exceeds $\mathrm{V}_{\text {PFD }}$ (max). Caution should be taken to keep E or W high as $\mathrm{V}_{\text {cc }}$ rises past $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ as some systems may perform inadvertent write cycles after $\mathrm{V}_{\mathrm{cc}}$ rises but before normal system operation begins.

Figure 7. Adjusting the Divide by 256 Pulse Train


## PREDICTING BACK-UP SYSTEM LIFE

The useful life of the battery in the MK48T02/12 is expected to ultimately come to an end for one of two reasons : either because it has been discharged while providing current to an external load ; or because the effects of aging render the cell useless before it can actually be discharged. Fortunately, these two effects are virtually unrelated, allowing discharge, or Capacity Consumption and the effects of aging, or Storage Life to be treated as two independent but simultaneous mechanisms, the earlier of which defines Back-up System life.
The current drain that is responsible for Capacity Consumption can be reduced either by applying Vcc or turning off the oscillator. With the oscillator off, only the leakage currents required to maintain data in the RAM are flowing. With $V_{C C}$ on, the battery is disconnected from the RAM. Because the leakage currents of the MK48T02/12 are so low, they can be neglected in practical Storage Life calculations. Therefore, application of V cc or turning off the oscillator can extend the effective Backup System life.

Figure 8. Power-Down/Power-Up Timing


DC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Trip Point Voltages) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Note |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| VPFD | Power-Fail Deselect Voltage (MK48T02) | 4.50 | 4.6 | 4.75 | V | 1 |
| VPFD | Power-Fail Deselect Voltage (MK48T12) | 4.20 | 4.3 | 4.50 | V | 1 |
| V $_{\text {SO }}$ | Battery Back-Up Switchover Voltage |  | 3 |  | V | 1 |

AC ELECTRICAL CHARACTERISTICS (Power-Down/Power-Up Timing) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PD }}$ | $\bar{E}$ or $\bar{W}$ at $V_{I H}$ before Power Down | 0 |  |  | ns |  |
| $t_{F}$ | $V_{\text {PFD }}(\max )$ to $V_{\text {PFD }}(\min ) V_{C C}$ Fall Time | 300 |  |  | $\mu \mathrm{~s}$ | 2 |
| $t_{F B}$ | $V_{\text {PFD }}(\min )$ to $V_{\text {So }} V_{C C}$ Fall Time | 10 |  |  | $\mu \mathrm{~s}$ | 3 |
| $t_{\text {RB }}$ | $V_{\text {So }}$ to $V_{\text {PFD }}(\min ) V_{C C}$ Rise Time | 1 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{R}$ | $V_{\text {PFD }}(\min )$ to $V_{\text {PFD }}(\max ) V_{C C}$ Rise Time | 0 |  |  | $\mu \mathrm{~s}$ |  |
| $t_{\text {REC }}$ | $\bar{E}$ or $\bar{W}$ at $V_{\text {IH }}$ after Power Up | 2 |  |  | ms |  |

## Notes:

1. All voltages referenced to GND.
2. $\mathrm{V}_{\text {PFD }}$ (max) to $\mathrm{V}_{\text {PFD }}$ ( min ) fall times of less $\mathrm{tF}_{\text {F may }}$ result in deselection/write protection not occurring untıl $50 \mu \mathrm{~s}$ after $\mathrm{V}_{\mathrm{CC}}$ passes $\mathrm{V}_{\text {PFD }}$ (min).
3. $V_{\text {PFD }}(\mathrm{min})$ to $V_{s o}$ fall times of less than tfB may cause corruption of RAM data or stop the clock.

## PREDICTING STORAGE LIFE

Figure 10 illustrates how temperature affects Storage Life of the MK48T02/12 battery. As long as Vcc is applied or the oscillator is turned off, the life of the battery is controlled by temperature and is virtually unaffected by leakage currents drawn by the MK48T02/12.

Storage Life predictions presented in Figure 10 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's on going battery testing since it began in 1982, we believe the chance of such failure mechanisms surfacing is extremely small. For the purpose of this testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 volt closed-circuit voltage across a 250 K ohm load resistance.

A Special Note : The summary presented in Figure 10 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final ; they can be expected to change as yet more data becomes available. We believe that future read-points of life tests presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures.
Two end of life curves are presented in Figure 10. They are labeled "Average" ( $50 \%$ ) and ( $\mathrm{t} 1 \%$ ). These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at $70^{\circ} \mathrm{C}$ is at issue, Figure 10 indicates that a particular MK48T02/12 has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience battery failure within 11 years ; $50 \%$ of them can be expected to fail within 20 years.
The ${ }_{1} \%$ figure represents the practical onset of wear out, and is therefore suitable for use in what would normally be thought of as a worst-case analysis. The $t 50 \%$ figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last " $50 \%$ ".
Battery life is defined as beginning on the date of manufacture. Each MK48T02/12 is marked with a nine digit manufacturing data code in the form H99XXYYZZ, example: H995B9231 is H - fabricated in Carrollton, TX; 9-assembled in Muar, Malaysia; 9 - tested in Muar, Malaysia; 5B - lot designator; 9231 - assembled in the year 1992, work week 31.

Figure 9. Checking the $\overline{\text { BOK }}$ Flag Status


## CALCULATING PREDICTED STORAGE LIFE OF THE BATTERY

As Figure 10 indicates, the predicted Storage Life of the battery in the MK48T02/12 is a function of temperature.
Because the ambient temperature profile is dependent upon application controlled variables, only the user can estimate predicted Storage Life in a given design. As long as ambient temperature is held reasonably constant, expected Storage Life can be read directly from Figure 10. If the MK48T02/12 spends an appreciable amount of time at a variety of temperatures, the following equation should be used to estimate Storage Life.

$$
\begin{gathered}
\text { Predicted Storage Life }=\frac{1}{\left[\left(\mathrm{TA}_{1} / T \mathrm{~T}\right) / \mathrm{SL}_{1}\right]+\left[\left(\mathrm{TA}_{2} / T \mathrm{~T}\right) / \mathrm{SL}_{2}\right]+\ldots+\left[\left(\mathrm{TA}_{n} / T \mathrm{TT}\right) / \mathrm{SL}_{n}\right]} \\
\text { Where } \mathrm{TA}_{1}, \mathrm{TA}_{2}, \mathrm{TA}_{n}=\text { Time at Ambient Temperature 1, 2, etc. } \\
T \mathrm{~T}=\text { Total Time }=\mathrm{TA}_{1}+\mathrm{TA}_{2}+\ldots+\mathrm{TA} A_{n} \\
\mathrm{SL}_{1}, \mathrm{SL}_{2}, \mathrm{SL}_{n}=\text { Predicted Storage Life at Temp 1, Temp 2, etc. (See Figure 10). }
\end{gathered}
$$

## EXAMPLE PREDICTED STORAGE LIFE CALCULATION

A cash register/terminal operates in an environment where the MK48T02/12 is exposed to temperatures of $30^{\circ} \mathrm{C}\left(86^{\circ} \mathrm{F}\right)$ or less for $4672 \mathrm{hrs} / \mathrm{yr}$; temperatures greater than $25^{\circ} \mathrm{C}$, but less than $40^{\circ} \mathrm{C}$
( $104^{\circ} \mathrm{F}$ ), for $3650 \mathrm{hrs} / \mathrm{yr}$; and temperatures greater than $40^{\circ} \mathrm{C}$, but less than $70^{\circ} \mathrm{C}\left(158^{\circ} \mathrm{F}\right)$, for the remaining $438 \mathrm{hrs} / \mathrm{yr}$.

Reading predicted $\mathrm{t}_{1 \%}$ values from Figure $10 ; \mathrm{SL}_{1}=456 \mathrm{yrs} ., \mathrm{SL}_{2}=175 \mathrm{yrs}$., $\mathrm{SL}_{3}=11.4 \mathrm{yrs}$.
Total Time (TT) = $8760 \mathrm{hrs} . / \mathrm{yr}$. $\mathrm{TA}_{1}=4672 \mathrm{hrs} . / \mathrm{yr}$. $\mathrm{TA}_{2}=3650 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{3}=438 \mathrm{hrs} . / \mathrm{yr}$.
1
Predicted Typical Storage $\geq$

$$
[(4672 / 8760) / 456]+[(3650 / 8760) / 175]+[(438 / 8760) / 11.4]
$$

$$
\geq 126 \mathrm{yrs}
$$

## PREDICTING CAPACITY CONSUMPTION LIFE

The MK48T02/12 internal cell has a nominal capacity of 39 mAh . The device places a nominal combined RAM and TIMEKEEPER load of $1.2 \mu \mathrm{~A}$ on the internal battery when the clock is running and the device is in Battery Back-up mode. At that rate, the MK48T02/12 will consume the cell's capacity in 32,500 hours, or about 3.7 years. But, as Figure 11 shows, Capacity Consumption can be spread over a much longer period of time.
Naturally, Back-up current varies with temperature. As Figure 12 indicates, the rate of Current Consumption by the MK48T02/12 with the clock running in Battery Back-up mode is a function of temperature.
Because the ambient temperature profile is dependent upon application controlled variables, only the user can estimate consumption rates in a given design. As long as ambient temperature is held reasonably constant, expected Capacity Con-
sumption life can be estimated by reading $0 \%$ Vcc Duty Cycle Capacity Consumption life directly from Figure 12, and dividing by the expected VCc Duty Cycle (i.e. at $25^{\circ} \mathrm{C}$ with a $66 \%$ Duty Cycle, Capacity Consumption Life $=3.7 /(1-66)=10.9$ years $)$.
If the MK48T02/12 spends an appreciable amount of time at a variety of temperatures, the same equation provided in the previous Storage Life section should be used to estimate Capacity Consumption life.

## Example consumption life calculation

Taking the same cash register/terminal used earlier, let's assume that the high and low temperature periods are the non-operating, Battery Back-up mode periods, and that the register is turned on 10 hours a day seven days per week. The two points of interest on the curves in Figure 12 will be the $25^{\circ} \mathrm{C}$ and the $70^{\circ} \mathrm{C}$ points.

Reading Capacity Life values from Figure $12 ; \mathrm{CL}_{1}=3.7$ yrs., $\mathrm{CL}_{2}=3.96$ yrs.
Total Time $(\mathrm{TT})=8760 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{1}=4672 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{2}=438 \mathrm{hrs} . / \mathrm{yr}$.

1
Capacity Life $\geq$

$$
\begin{aligned}
& \quad[(4672 / 8760) / 3.7]+[(438 / 8760) / 3.96] \\
& \geq 6.38 \text { yrs. }
\end{aligned}
$$

## ESTIMATING BACK-UP SYSTEM LIFE

The procedure for estimating Back-up System Life is simple. Pick the lower of the two numbers. In the case calculated in the examples, that would be 6.38 years. The fact is, since either mechanism, Storage Life or Capacity Consumption, can end the system's life, the end is marked by whichever occurs first.

Figure 11. Typical Capacity Consumption Life at $25^{\circ} \mathrm{C}$ VS. Vcc Duty Cycle


Figure 10. Predicted Battery Storage Life Versus Temperature


Figure 12. Current Consumption Life over Temperature with 0\% Vcc Duty Cycle


## APPLICATION NOTE :

## BINARY TO BCD, AND BCD TO BINARY CONVERSION

The MK48T02/12 presents and accepts TIMEKEEPER data in BCD format. Conversion to or from other formats can be executed in a single line of code, as the following example BASIC program demonstrates.

| 10 | REM | BINARY TO BCD |
| :--- | :--- | :--- |
| 20 | DEF | FNA $(X)=$ INT $(X / 10)^{*} 16+X-$ INT <br> $(X / 10)^{*} 10$ |
| 30 | REM | BCD TO BINARY |
| 40 | DEF | FNB $(X)=$ INT $(X / 16)$ <br>  |
|  |  | $+(X A N D 15)$ |

## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## CMOS 8K x 8 TIMEKEEPER SRAM

- INTEGRATED ULTRA LOW POWER SRAM, REAL TIME CLOCK, CRYSTAL, POWER-FAIL CONTROL CIRCUIT AND BATTERY.
- BYTEWIDE RAM-LIKE CLOCK ACCESS.
- BCD CODED YEAR, MONTH, DAY, DATE, HOURS, MINUTES AND SECONDS.
- SOFTWARE CONTROLLED CLOCK CALIBRATION FOR HIGH ACCURACY APPLICATIONS.
- 10 YEARS OF DATA RETENTION IN THE ABSENCE OF POWER.
- PIN AND FUNCTION COMPATIBLE WITH JEDEC STANDARD 8K x 8 SRAMS.
- AUTOMATIC POWER-FAIL CHIP DESELECTMRRTE PROTECTION.
- CHOICE OF TWO WRITE PROTECT VOLTAGES :
- MK48T08-4.50 $\leq$ VPFD $\leq 4.75 \mathrm{~V}$
- MK48T18-4.20 $\leq$ VPFD $\leq 4.50 \mathrm{~V}$


## DESCRIPTION

The MK48T08/18 TIMEKEEPER ${ }^{\text {TM }}$ RAM combines an $8 \mathrm{~K} \times 8$ full CMOS SRAM, a BYTEWIDE ${ }^{\text {TM }}$ accessible Real Time Clock, a crystal and a long life lithium carbon mono-fluoride battery in a single plastic DIP package. The MK48T08/18 is a nonvolatile pin and function equivalent to any JEDEC standard $8 \mathrm{~K} \times 8$ SRAM. It also easily fits into many EPROM and EEPROM sockets, providing the nonvolatility of PROMs without any requirement for special write timing, or limitations on the number of writes that can be performed.
Access to the clock is as simple as conventional BYTEWIDE RAM access because the RAM and the clock are combined on the same die. As Figure 2 indicates, the TIMEKEEPER registers are Iocated in the upper eight locations of the RAM. The registers contain, beginning at the top: year, month, date, day, hour, minutes, and seconds data in 24 hour BCD format. Corrections for 28, 29 (Leap Year), 30 and 31 day months are made automatically. The eighth location is a control register. These registers are not the actual clock counters; they are BiPORT ${ }^{\text {TM }}$ read/write Static RAM memory locations. The MK48T08/18 includes a clock control circuit that, once every second, transfers the counter information into the BiPORT RAM.


Figure 1. Pin Connections


## PIN NAMES

| A0-A12 | Address Inputs |
| :--- | :--- |
| DQ0-DQ7 | Data Inputs/Outputs |
| $\overline{\text { INT }}$ | Power Fail Interrupt |
| $\overline{\mathrm{E}}_{1}$ | Chip Enable 1 |
| $\mathrm{E}_{2}$ | Chip Enable 2 |
| $\overline{\mathrm{~W}}$ | Write Enable |
| $\overline{\mathrm{G}}$ | Output Enable |
| $V_{\text {cc }}$, GND | 5 Volts, Ground |

Figure 2. Block Diagram


## DESCRIPTION (Continued)

Because the Clock Registers are constructed using BiPORT memory cells, access to the rest of the RAM proceeds unhindered by updates to the TIMEKEEPER registers, even if the TIMEKEEPER registers are being updated at the very moment
another location in the memory array is accessed. The MK48T08/18 also has its own Power-fail Detect circuit. The circuit deselects the device whenever Vcc is below tolerance, providing a high degree of data security in the midst of unpredictable system operations brought on by low Vcc.

## TRUTH TABLE

| Vcc | $\bar{E}_{1}$ | $\mathrm{E}_{2}$ | G | $\overline{\text { w }}$ | Mode | DQ | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $<V_{\text {cc }}$ (max) | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | Deselect | High Z | Standby |
|  | X | $\mathrm{V}_{\mathrm{IL}}$ | X | X | Deselect | High Z | Standby |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{IL}}$ | Write | Din | Active |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | Read | Dout | Active |
| $>\mathrm{V}_{\text {cc }}$ (min) | VIL | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{1}$ | Read | High Z | Active |
| $\begin{gathered} <\mathrm{V}_{\mathrm{PFD}}(\min ) \\ \quad>\mathrm{V}_{\mathrm{sO}} \end{gathered}$ | X | X | X | X | Deselect | High Z | CMOS Standby |
| $\leq \mathrm{V}_{\text {so }}$ | X | X | X | X | Deselect | High Z | Battery Back-up Mode |

## ABSOLUTE MAXIMUM RATINGS*

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $P_{D}$ | Total Power Dissipation | 1.0 | W |
| lout | Output Current per Pin | 20 | mA |
| $\mathrm{~V}_{\mathrm{DD}}$ | Voltage on any Pin Relative to GND | -0.3 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Operating Temperature | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Ambient Storage (VCC Off, Oscillator Off) Temperature | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |

[^8]
## RECOMMENDED DC OPERATING CONDITIONS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ )

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage (MK48T08) | 4.75 | 5.5 | V | 1 |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply Voltage (MK48T18) | 4.5 | 5.5 | V | 1 |
| GND | Supply Voltage | 0 | 0 | V | 1 |
| $\mathrm{~V}_{\mathrm{IH}}$ | Logic "1" Voltage All Inputs | 2.2 | $\mathrm{~V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | V | 1 |
| $\mathrm{~V}_{\mathrm{IL}}$ | Logic "0" Voltage All Inputs | -0.3 | 0.8 | V | 1,2 |

## DC ELECTRICAL CHARACTERISTICS

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{CC} \text { min }} \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}$ max $)$

| Symbol | Parameter | Min. | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: | :---: |
| ICC1 | Average VCC Power Supply Current |  | 80 | mA | 3 |
| ICC2 | TTL Standby Current $\left(\bar{E}_{1}=\mathrm{V}_{\mathrm{IH}}\right.$ or $\left.\mathrm{E}_{2}=\mathrm{V}_{\mathrm{IL}}\right)$ |  | 3 | mA | 6 |
| $\mathrm{ICC3}$ | CMOS Standby Current $\left(\bar{E}_{1}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$ |  | 3 | mA | 4,6 |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Leakage Current (Any Input) | -1 | 1 | $\mu \mathrm{~A}$ | 5 |
| IOL | Output Leakage Current | -5 | 5 | $\mu \mathrm{~A}$ | 5 |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output Logic "1" Voltage (louT $=-1.0 \mathrm{~mA})$ | 2.4 |  | V |  |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Logic "0" Voltage (louT $=+2.1 \mathrm{~mA})$ |  | 0.4 | V |  |
| $\mathrm{~V}_{\text {INT }}$ | $\overline{\text { INT Logic "0" Voltage (louT }=+0.5 \mathrm{~mA})}$ |  | 0.4 | V |  |

## AC TEST CONDITIONS

| Input Levels | 0.0 V to 3.0 V |
| :--- | :--- |
| Transition Times | 5 ns |
| Input and Output Timing <br> Reference Levels | 1.5 V |

## OUTPUT LOAD DIAGRAM



CAPACITANCE
( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Max. | Unit | Notes |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{1}$ | Capacitance On All Pins (except DQ) | 10.0 | pF | 7 |
| $\mathrm{C}_{\mathrm{Q}}$ | Capacitance On DQ Pins | 10.0 | pF | 7,8 |

Notes: 1. All voltages referenced to GND.
2 Negative spikes of -1.0 volt allowed for up to 10 ns once per Cycle.
3. Icci measured with outputs open.
4.1 mA typical.

5 Measured with $V_{c c} \geq V_{1} \geq$ GND and outpus deselected.
6. Measured with Control Bits set as follows : $\mathrm{R}=1, \mathrm{~W}, \mathrm{ST}, \mathrm{FT}=0$
7. Effective capacitance calculated from the equation $\mathrm{C}=1 \Delta \mathrm{t} / \Delta \mathrm{V}$ with $\Delta \mathrm{V}=3$ volts and power supply at 50 V 8. Measured with outputs deselected.

Figure 3. Power Down/Up Timing


Note: Inputs may or may not be recognized at this tıme. Caution should be taken to keep $\bar{E}_{1}$ high or $E_{2}$ low as $V_{c c}$ rises past $V_{\text {PFD }}$ (min). Some systems may performs inadvertent write cycles after $V_{C c}$ rises above $V_{\text {PFD }}(\mathrm{min})$ but before normal system operations begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is runnıng.

AC ELECTRICAL CHARACTERISTICS (Power Up/Down Timing) $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min. | Max. | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpd | $\bar{E}_{1}$ or $\bar{W}$ at $V_{\text {IH }}$ or $\mathrm{E}_{2}$ at $V_{\text {IL }}$ before Power Down | 0 |  | $\mu \mathrm{S}$ |  |
| $\mathrm{tF}_{\text {F }}$ | $V_{\text {PFD }}(\max )$ to $\mathrm{V}_{\text {PFD }}(\mathrm{min}) \mathrm{V}_{\text {cc }}$ Fall Time | 300 |  | $\mu \mathrm{s}$ | 2 |
| ${ }_{\text {tFb }}$ | $V_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {SO }} \mathrm{V}_{\text {CC }}$ Fall Time | 10 |  | $\mu \mathrm{s}$ | 3 |
| $\mathrm{t}_{\mathrm{R}}$ | $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {PFD }}$ (max) $\mathrm{V}_{\text {cC }}$ Rise Time | 0 |  | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{\text {RB }}$ | $V_{\text {so }}$ to $\mathrm{V}_{\text {PFD }}$ (min) $\mathrm{V}_{\text {cc }}$ Rise Time | 1 |  | $\mu \mathrm{s}$ |  |
| $t_{\text {fec }}$ | $\overline{\mathrm{E}}_{1}$ or $\overline{\mathrm{W}}$ at $\mathrm{V}_{\text {IH }}$ or $\mathrm{E}_{2}$ at $\mathrm{V}_{\text {IL }}$ after Power Up | 1 |  | ms |  |
| tpfx | $\overline{\text { INT Low to Auto Deselect }}$ | 10 | 40 | $\mu \mathrm{s}$ |  |
| tpFH | $\mathrm{V}_{\text {PFD }}$ (max) to INT High |  | 120 | $\mu \mathrm{s}$ | 4 |

DC ELECTRICAL CHARACTERISTICS (Power Up/Down Trip Points) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Value |  |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| $V_{\text {PFD }}$ | Power-fail Deselect Voltage (MK48T08) | 4.5 | 4.6 | 4.75 | V | 1 |
| VPFD | Power-fail Deselect Voltage (MK48T18) | 4.2 | 4.3 | 4.5 | V | 1 |
| Vso | Battery Back-up Switchover Voltage |  | 3.0 |  | $V$ | 1 |
| tDR | Expected Data Retention Time | 10 |  |  | YEARS | 5 |

[^9]
## READ MODE

The MK48T08/18 is in the Read Mode whenever $\bar{W}$ (Write Enable) is high, $\bar{E}_{1}$ (Chip Enable 1) is low, and $E_{2}$ (Chip Enable 2) is high. The device architecture allows ripple through access of data from eight of 65,536 locations in the static storage array. Thus, the unique address specified by the 13 Address Inputs defines which one of the 8,192 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tavQv after the last address input signal is stable, providing that the Chip Enable and Output Enable access times are satisfied.

If Chip Enable or Output Enable access times are not yet met, valid data will be available at the latter of Chip Enable Access Time (telqv) or at Output Enable Access Time (tglqv). The state of the eight three-state Data I/O signals is controlled by Chip Enable and Output Enable. If the Outputs are activated before tavqu, the data lines will be driven to an indeterminate state until tavav. If the Address Inputs are changed while Chip Enable and Output Enable remain low, output data will remain valid for Output Hold from Address (taxax) but will go indeterminate until the next Address Access.

## AC ELECTRICAL CHARACTERISTICS (Read Cycle)

$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\left.\mathrm{V}_{\mathrm{Cc}} \min \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}} \max \right)$

| Symbol | Parameter | MK48Tx8-10 |  | MK48Tx8-15 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {E1L }}$ ( ${ }^{\text {a }}$ | Chip Enable 1 to Q Low-Z | 10 |  | 10 |  | ns |  |
| te2HQx | Chip Enable 2 to Q Low-Z | 10 |  | 10 |  | ns |  |
| $t_{\text {AXQ }}$ | Output Hold from Address | 5 |  | 5 |  | ns |  |
| tglox | Output Enable to Q Low-Z | 5 |  | 5 |  | ns |  |
| $t_{\text {aVAV }}$ | Read Cycle Time | 100 |  | 150 |  | ns |  |
| $t_{\text {AVQV }}$ | Address Access Time |  | 100 |  | 150 | ns |  |
| telcqv | Chip Enable 1 Access Time |  | 100 |  | 150 | ns |  |
| te2hav | Chip Enable 2 Access Time |  | 100 |  | 150 | ns |  |
| tglqv | Output Enable Access Time |  | 50 |  | 75 | ns |  |
| tE1HQZ | Chip Enable 1 to Q Hıgh-Z |  | 50 |  | 75 | ns |  |
| tercoz | Chip Enable 2 to Q High-Z |  | 50 |  | 75 | ns |  |
| $\mathrm{t}_{\text {GHQZ }}$ | Output Disable to Q High-Z |  | 40 |  | 60 | ns |  |

Figure 4. Read Timing $\mathrm{n}^{\circ} 1$ (Address Access)


Figure 5. Read Timing n ${ }^{\circ} 2$


7/14

## WRITE MODE

The MK48T08/18 is in the Write Mode whenever Write Enable and Chip Enable are active. The start of a write is referenced to the latter occurring falling edge of $\bar{W}$ or $\bar{E}_{1}$ or rising edge of $E_{2}$. A write is terminated by the earlier rising edge of $\bar{W}$ or $\bar{E}_{1}$, or the falling edge of $E_{2}$. The addresses must be held valid throughout the cycle. $\overline{\mathrm{E}}_{1}$ or $\overline{\mathrm{W}}$ must return high or $\mathrm{E}_{2}$ low for minimum of tethax or tezax prior
to the initiation of another read or write cycle. Data-in must be valid tovwh prior to the end of write and remain valid for twhDx afterward.
Because $\overline{\mathrm{G}}$ is a Don't Care in the Write Mode and a low on $\bar{W}$ will return the outputs to High-Z, $\bar{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\bar{W}$ will disable the outputs twLQz after $\bar{W}$ falls. Take care to avoid bus contention when operating with two-wire control.

AC ELECTRICAL CHARACTERISTICS (Write Cycle)
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$; $\mathrm{V}_{\mathrm{Cc}} \min \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\mathrm{CC}}$ max)

| Symbol | Parameter | MK48Tx8-10 |  | MK48Tx8-15 |  | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| $t_{\text {AVWL }}$ | Address Set-Up Time to $\bar{W}$ Low | 0 |  | 0 |  | ns |  |
| $t_{\text {AVE1L }}$ | Address Set-Up Time to Chip Enable Active | 0 |  | 0 |  | ns |  |
| $\mathrm{taVE2H}$ |  | 0 |  | 0 |  | ns |  |
| $t_{\text {E1 HAX }}$ | Write Recovery from Chip Enable (Address Hold Time) | 10 |  | 10 |  | ns | 2 |
| te2LAX |  | 10 |  | 10 |  | ns | 2 |
| twhDx | Data Hold Time | 5 |  | 5 |  | ns | 1,2 |
| $t_{\text {AVAV }}$ | Write Cycle Time | 100 |  | 150 |  | ns |  |
| $t_{\text {AVW }}$ | Address Valid to $\overline{\mathrm{W}}$ High | 80 |  | 130 |  | ns |  |
| twLwh | Write Pulse Width | 80 |  | 100 |  | ns |  |
| twhax | Address Hold after End of Write | 10 |  | 10 |  | ns | 1 |
| te1LE1H | Chip Enable Active to End of Write | 80 |  | 130 |  | ns | 2 |
| terher |  | 80 |  | 130 |  | ns | 2 |
| tovwh | Data Valid to End of Write | 50 |  | 70 |  | ns | 1, 2 |
| twhax | End of Write to Q Low-Z | 10 |  | 10 |  | ns |  |
| twLQZ | $\bar{W}$ Low to Q High-Z |  | 50 |  | 75 | ns |  |

## Notes:

1 In a $\bar{W}$ Controlled Cyle
2. In a $\bar{E}_{1}, E_{2}$ Controlled Cycle

Figure 6. Write Control Write Cycle Timing


Figure 7. Chip Enable Control Write Cycle Timing


## DATA RETENTION MODE

With Vcc applied, the MK48T08/18 operates as a conventional BYTEWIDE Static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{C C}$ falls within the $\mathrm{V}_{\text {PFD }}(\mathrm{Max})$, $\mathrm{V}_{\text {PFD }}(\mathrm{Min})$ window.
Note: A mid-write cycle power failure may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below $\mathrm{V}_{\text {PFD }}(\mathrm{Min})$, the user can be assured the memory will be in a write protected state, provided the Vcc fall time is not less than $t_{f}$. The MK48T08/18 may respond to transient noise spikes on Vcc that reach into the deselect window if this should occur during the time the device is sampling Vcc. Therefore decoupling of the power supply lines is recommended.
The power switching circuit connects external Vcc to the RAM and disconnects the battery when Vcc rises above $V_{\text {so. }}$. Normal RAM operation can resume trec after $V_{c c}$ exceeds Vprd(Max). Caution should be taken to keep $\mathrm{E}_{1}$ high or $\mathrm{E}_{2}$ low as Vcc rises past VPFD (Min) as some systems may perform inadvertent write cycles after $\mathrm{V}_{\mathrm{cc}}$ rises but before normal system operation begins.

## POWER FAIL INTERRUPT

The MK48T08/18 continuously monitors Vcc. When Vcc falls to the power-fail detect trip point of the MK48T08/18 an interrupt is immediately generated. An internal clock provides a delay no less than $10 \mu \mathrm{~s}$ but no greater than $40 \mu$ s before automatically deselecting the MK48T08/18. The INT pin is an open drain ouput and requires an external pull up resistor.

## PREDICTING BACK-UP SYSTEM LIFE

The useful life of the battery in the MK48T08/18 is expected to ultimately come to an end for one of two reasons: either because it has been discharged while providing current to an external load; or because the effects of aging render the cell useless before it can actually be discharged. Fortunately, these two effects are virtually unrelated, allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous mechanisms, the earlier of which defines Back-up System life.
The current drain that is responsible for Capacity Consumption can be reduced either by applying Vcc or turning off the oscillator. With the oscillator off, only the leakage currents required to maintain data in the RAM are flowing. With Vcc on, the battery is disconnected from the RAM. Because the leakage currents of the MK48T08/18 are so low, they can be neglected in practical Storage Life calculations. Therefore, application of Vcc or turn-
ing off the oscillator can extend the effective Backup System life.

## PREDICTING STORAGE LIFE

Figure 8 illustrates how temperature affects Storage Life of the MK48T08/18 battery. The life of the battery is controlled by temperature and is virtually unaffected by leakage currents drawn by the MK48T08/18.
Storage Life predictions presented in Figure 8 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's on going battery testing since it began in 1982, we believe the chance of such failure mechanisms surfacing is extremely small. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at $25^{\circ} \mathrm{C}$ to produce a 2.4 volt closed-circuit voltage across a 250 K load resistance.
Two end of life curves are presented in Figure 8. The are labeled "Average" ( $\mathrm{t}_{50 \%}$ ) and ( $\mathrm{t}_{1} \%$ ). These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at $70^{\circ} \mathrm{C}$ is at issue, Figure 8 indicates that a particular MK48T08,T18 has a $1 \%$ chance of having a battery failure 11 years into its life and a $50 \%$ chance of failure at the 20 year mark. Conversely, given a sample of devices, $1 \%$ of them can be expected to experience a battery failure within 11 years; $50 \%$ of them can be expected to experience a failure within 20 years.
The $\mathrm{t}_{1} \%$ figure represents the practical onset of wear out, and is therefore suitable for use in what would normally be thought of as a worst-case analysis. The $\mathrm{t}_{50 \%}$ figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last " $550 \%$ ".
Each MK48T08/18 is marked with a nine digit manufacturing date code in the form H99XXYYZZ, example: H995B9231 is H - fabricated in Carrollton, TX; 9 - assembled in Muar, Malaysia;; 9 -tested in Muar, Malaysia; 5B - lot designator; 9231 assembled in the year 1992, work week 31.

## Calculating Predicted Storage Life of the Battery

As Figure 8 indicates, the predicted Storage Life of the battery in the MK48T08/18 is a function of temperature.
Because the ambient temperature profile is dependent upon application controlled variables, only
the user can estimate predicted Storage Life in a given design. As long as ambient temperature is held reasonably constant, expected Storage Life can be read directly from Figure 8. If the MK48T08/18 spends an appreciable amount of time at a variety of temperatures, the following equation should be used to estimate Storage Life.

$$
\begin{gathered}
\text { Predicted Storage Life }=1 /\left\{\left[\left(\mathrm{TA}_{1} / \mathrm{TT}\right) / \mathrm{SL}_{1}\right]+\left[\left(\mathrm{TA}_{2} / \mathrm{TT}\right) / \mathrm{SL}_{2}\right]+\ldots+\left[\left(\mathrm{TA}_{N} / \mathrm{TT}\right) / \mathrm{SL}_{N}\right]\right\} \\
\text { Where } \mathrm{TA}_{1}, \mathrm{TA} \mathrm{~A}_{2}, \mathrm{TA} \mathrm{~A}_{N}=\text { Time at Ambient Temperature } 1,2, \text { etc. } \\
\mathrm{TT}=\text { Total Time }=\mathrm{TA}_{1}+\mathrm{TA}_{2}+\ldots+\mathrm{TA}_{N}
\end{gathered}
$$

$S_{1}, S L_{2}, S L_{N}=$ Predicted Storage Life at Temp. 1, Temp. 2, etc. (See Figure 8)

## Example Predicted Storage Life Calculation

A cash register/terminal operates in an environment where the MK48T08/18 is exposed to tem-per-
atures of $55^{\circ} \mathrm{C}$ or less for 8322 hrs ./yr.; and temperatures greater than $60^{\circ} \mathrm{C}$, but less than $70^{\circ} \mathrm{C}$, for the remaining $438 \mathrm{hrs} . / \mathrm{yr}$.

Reading Predicted $\mathrm{t}_{1} \%$ values from Figure 8; $\mathrm{SL}_{1}=41$ yrs., $\mathrm{SL}_{2}=11.4$ yrs., Total Time $(T T)=8760 \mathrm{hrs} . / \mathrm{yr}$. $\mathrm{TA}_{1}=8322 \mathrm{hrs} . / \mathrm{yr} . \mathrm{TA}_{2}=438 \mathrm{hrs} . / \mathrm{yr}$. .
Predicted Typical Storage Life $\geq 1 /\{[(8322 / 8760) / 41]+[(438 / 8760) / 11.4]$
Predicted Typical Storage Life $\geq 36$ years

Figure 8. Predicted Battery Storage Life Versus Temperature


## Calculating Predicted Capacity Consumption

The MK48T08/18 internal cell has a nominal capacity of 39 mAh . The device places a nominal RAM and TIMEKEEPER load of less than 445nA at room temperature. At this rate, the Capacity Consumption life is $39 \mathrm{E}-3 / 445 \mathrm{E}-9=87640$ hours or about 10 Years.The Capacity Consumption life can be extended by applying Vcc or turning off the oscillator. For example, if the oscillator runs $100 \%$ of the time but Vcc is applied $60 \%$ of the time, the Capacity Consumption life is $10 /(1-.6)=25$ years.

## Estimated Back-up System Life

Since either Storage or Capacity Consumption can end the Battery's life, System Life is marked by which-ever occurs first.

## CLOCK OPERATIONS

## Reading the Clock

Updates to the TIMEKEEPER registers should be halted before clock data is read to prevent reading of data in transition. Because the BiPORT TIMEKEEPER cells in the RAM array are only data registers, and not the actual counter, updating the registers can be halted without disturbing the clock itself.
Updating is halted when a " 1 " is written into the "Read" bit, the seventh bit in the Control Register. As long as a " 1 " remains in that position, updating is halted. After a Halt is issued, the registers reflect the count, that is the day, date, and time that were
current at the moment the Halt command was issued.
All of the TIMEKEEPER registers are updated simultaneously. A Halt will not interrupt an update in progress. Updating is within a second after the bit is reset to a " 0 ".

## Setting the Clock

The eighth bit of the Control register is the "Write" bit. Setting the Write bit to a " 11 ", like the Read bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date and time data in 24 Hour BCD format. Resetting the Write bit to a " 0 " then transfers those values to the actual TIMEKEEPER counters and allows normal operation to resume.

## Stopping and Starting the Oscillator

The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain from the battery. The "Stop" bit is the MSB for the Seconds Register. Setting it to a " 1 " stops the oscillator. The MK48T08/18 is shipped from SGS-Thomson with the "Stop" bit set to a "1". When reset to a " 0 ", the MK48T08/18 oscillator starts within 3 seconds typically. Because of this delay, it is recommended to start the oscillator prior to setting the time.

Figure 9. The MK48T08/18 Register Map

| Address | Data |  |  |  |  |  |  |  | Function/Range BCD Format |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{D}_{7}$ | $\mathrm{D}_{6}$ | $\mathrm{D}_{5}$ | $\mathrm{D}_{4}$ | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | D 1 | $\mathrm{D}_{0}$ |  |  |
| 1FFF |  |  |  |  |  |  |  |  | Year | 00-99 |
| 1FFE | 0 | 0 | 0 |  |  |  |  |  | Month | 01-12 |
| 1FFD | 0 | 0 |  |  |  |  |  |  | Date | 01-31 |
| 1FFC | 0 | FT | 0 | 0 | 0 |  |  |  | Day | 01-07 |
| 1FFB | 0 | 0 |  |  |  |  |  |  | Hour | 00-23 |
| 1FFA | 0 |  |  |  |  |  |  |  | Mınutes | 00-59 |
| 1FF9 | ST |  |  |  |  |  |  |  | Seconds | 00-59 |
| 1FF8 | W | R | S |  |  |  |  |  | Control |  |

[^10]Figure 10.


## Calibrating the Clock

The MK48T08/18 is driven by a quartz controlled oscillator with a nominal frequency of $32,768 \mathrm{~Hz}$. The crystal is mounted in the tophat along with the battery. A typical MK48T08/18 is accurate within $\pm 1$ minute per month at $25^{\circ} \mathrm{C}$ without calibration. The devices are tested not to exceed 35 PPM (parts per million) oscillator frequency error at $25^{\circ} \mathrm{C}$, which equates to about $\pm 1.53$ minutes per month. Of course the oscillation rate of any crystal changes with temperature. Figure 11 shows the frequency error that can be expected at various temperatures. Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The MK48T08/18 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 128 stage, as shown in Figure 10. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down.

The Calibration byte occupies the five lower order bits in the Control register. This byte can be set to represent any value between 0 and 31 in binary form. The sixth bit is a sign bit; " 1 " indicates positive calibration, " 0 " indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary " 1 " is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on.

Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every $125,829,120$ actual oscillator cycles, that is +4.068 or -2.034 PPM of adjustment per calibration step in the calibration register. Assuming that the
oscillator is in fact running at exactly $32,768 \mathrm{~Hz}$, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month.
Two methods are available for ascertaining how much calibration a given MK48T08/18 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accesses the Calibration byte. The utility could even be menu driven and made foolproof.
The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) bit, the seventh-most significant bit in the Day Register, is set to a " 1 ", and the oscillator is running at $32,768 \mathrm{~Hz}$, the LSB (DQ0) of the Seconds Register will toggle at 512 Hz . Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.01024 Hz would indicate a +20 PPM oscillator frequency error, requiring a $-10(001010)$ to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency. The device must be selected and addresses must stable at Address 1FF9 when reading the 512 Hz on DQ0.
The FT bit must be set using the same method used to set the clock, using the Write bit. The LSB of the Seconds Register is monitored by holding the MK48T08/18 in an extended read of the Seconds Register, without having the Read bit set. The FT bit MUST be reset to " 0 " for normal clock operations to resume.

## Figure 11. Frequency Error



## ORDERING INFORMATION



For a list of available options of Package and Speed refer to the Selector Guide in this Data Book or the current Memory Shortform that will be periodically up-dated.

For further information or any aspect of this device, please contact our Sales Office nearest to you.

## APPLICATION NOTES

## APPLICATION NOTE

## REPLACING EEPROM WITH ZEROPOWER

Currently there are two approaches for implementing non-volatile memory that can be electrically altered within the system. The first is EEPROM (electrically erasable programmable read only memory). The second is battery backed-up RAM. Many misconceptions about battery backed-up RAMs have swayed system designers away from this technology into using EEPROMs with lower performance specifications. All is not lost however, the ZEROPOWER ${ }^{\text {TM }}$ technology developed by SGS THOMSON Microelectronics provides a totally integrated approach to battery backed-up RAMs, which in most cases can provide direct replacement of EEPROMs with an added advantage of upgrading system performance.

First let's clear the air about the misconceptions concerning battery backed-up RAM. The integration of a long life lithium cell and the low standby current of CMOS RAMs have made possible data retention times that typically extend beyond ten years. Periodic replacement of batteries or battery
charging circuits are no longer necessary. Power fail detection and switching circuitry can be integrated into the same package along with RAM and a small button lithium cell making a complete battery backed-up system that fits into the same socket as conventional RAM. This system in a DIP (dual in-line package) has been invented and trademarked as ZEROPOWER technology by SGS-THOMSON. Extensive reliability studies of the ZEROPOWER technology have been undertaken at SGS-THOMSON which demonstrate a highly reliable approach to non-volatile memory.
Because microprocessors are designed to interface to RAMs, a ZEROPOWER RAM provides the ideal replacement for conventional RAM. Figure 1 shows a typical output timing and interface of an 8 bit microprocessor (Z80). RAM interface can be made by decoding MREQ and address information for $\overline{\mathrm{E}}$, connecting RD to $\overline{\mathrm{G}}$, and connecting $\overline{\mathrm{WR}}$ to $\overline{\mathrm{R}}$.

Figure 1. Z80 Timing


EEPROMs, on the other hand, require some modification to the write cycle. This modification can be as simple as adding wait cycles until a write to the EEPROM is completed. In this case direct replacement with a ZEROPOWER RAM is possible. The wait cycles can be left in or eliminated to improve performance.
Some early versions of EEPROMs (2816 without any suffix), however, require a 21 volt VPP signal. This type of EEPROM is programmed the same way conventional EPROMS are programmed. The only difference being that both "ones" and "zeros" can be programmed not just "zeros". Figure 2 shows how complicated interface to this type of EEPROM can be. Replacement with a ZEROPOWER RAM can be accomplished by eliminating almost all of the external circuitry. In the example shown in Figure 2 only the inverter E is
required for interface to a ZEROPOWER RAM. For interface to a ZEROPOWER RAM the output of inverter $\bar{E}$ should be connected to $\bar{G}$, and $\overline{W R}$ should be connected directly to $\bar{W}$ on the ZEROPOWER RAM.
In contrast, current technology EEPROMs are 5 volts only. There are two popular types of EEPROMs in production today. The are referred to as latched and timer EEPROMs. Latched EEPROMs latch both data and address on the falling (beginning) edge of the write pulse. Although addresses and data are allowed to change before the completion of a write cycle, write enable must be held active for the complete write cycle. Figure 3 shows latched EEPROM write timing. Timer EEPROMs, however, latch addresses on the falling edge of the write pulse and data on the rising edge. Figure 4 shows timer EEPROM write cycle timing.

Figure 2. 2816 Interface


Figure 3. Latched EEPROM Write Cycle


Figure 4. Timer EEPROM Write Cycle


Latched EEPROMs are interfaced in the system two ways. One, by latching the WE pulse until completion of the write cycle. Two by implementing multiple wait states to complete the write. Replacing latched EEPROM can be done by eliminating the WE latch, allowing the write cycle to follow the microprocessor. Multiple wait states will have no effect on the ZEROPOWER RAM, however for system efficiency they should be eliminated.
Timer EEPROMs are the most popular EEPROMs in use today because their write cycle timing is compatible with microprocessors that have cycle times in the 200 to 500 nanosecond range. The initialization of a timer EEPROM write cycle can be completed in the normal cycle time of the microprocessor and the EEPROM completes the write cycle independent of the system. Some timer EEPROMs will even allow multiple successsive writes (in page mode) before completion of the first write. ZEROPOWER RAMs are directly replaceable for timer EEPROMs in this application and have the
advantage of even faster cycle times with no page mode restrictions. Timer EEPROMs, however, can also allow data and address changes during the write cycle. These data and address changes are not permited on conventional RAM and therefore in this application, data and address must be externally latched before replacement with ZEROPOWER RAM can be done. The later case is not industry standard for memories, and many systems with multiplexed address/data already have address and data latches for this reason.

## Note :

Many EEPROMs require output enable to be high during the write cycle. With RAMs output enable is a "don't case" during write. In the very unlikely event that output enable should be used to gate the write cycle, a change in the circuit needs to be implemented before ZEROPOWER RAM can be used as a replacement.

## PROGRAMMING THE MK48Z02

The MK48Z02 serves many varied applications. It provides the ease of access for both reads and writes that conventional RAMs offer, as well as nonvolatile memory that is associated with read only memories. Because of this nonvolatile characteristic, the MK48Z02 is often utilized as a medium for storage of alterable program code (firmware) as well as parametric data.

This type of data is usually generated on a software development system and then loaded into memory prior to installation of the device into the final product. Most software development systems provide the means of downloading code either directly into an EPROM device or provide a port for transferring this code to an external PROM programmer. The MK48Z02 will of course not work in an EPROM programming circuit because of the high voltages requires for EPROM write cycles.

Figure 1 shows an inexpensive circuit, however, that can be used for transferring code from an EPROM (master) to an MK48Z02 (copy). (If data already exists in an MK48Z02 it also can be used as the master, because read cycles of the MK48Z02 and EPROM devices are similar). This circuit uses an oscillator and counter to step through all address locations in a binary sequence. The first phase of the clock (positive cycle) generates the write pulse. The second phase of the clock (negative edge) is used to clock the counter circuit to the next address. Once all addresses have been accessed, the next cycle will set a latch that resets the circuit and lights a finished light. Pushing the start button resets the latch and starts the sequence from the beginning. A switch going to $V_{c c}$ on the master and copy sockets is provided so that Vcc can be removed when inserting or removing devices to insure maximum data security. Removing Vcc from the MK48Z02 will deselect the device making all other inputs don't care, therefore intermittent contact to the socket when inserting or removing devices will not generate spurious write cycles.
Verification of data should not be a significant issue because the MK48Z02 does not suffer from programming yield problems like EPROM devices do.

However, if a device is suspected of having faulty code, verification can be accomplished on the EPROM programmer IN THE VERIFICATION MODE ONLY (caution : check with the manufacturer of the programmer to make sure no high voltages are applied to the device in the verify only mode).
There is no limit to the number of times the MK48Z02 can be programmed, and the MK48Z02 does not need to be erased before it can be programmed.

## MK48Z02 Inexpensive Programmer

- Power Supply
- 12V, 500mA
- sleeve negative, tip positive input.
- Fuse : 1A, 250V.
- LED Busy indicator.
- Copy time under 5 seconds.
- Test sockets for easy insertion and extraction.


## Operation

1. Plug the AC or DC adapter into the coaxial power input, making sure that the polarity is correct, and plug in the power supply.
2. Make sure that the power switch is in the OFF position before inserting the chips.
3. Raise the levers on the test sockets, and insert both chips with the indicator dots on the same side as the levers.
Securely clamp the levers down all the way.
4. Switch the power ON.
5. Depress and release the start button. The busy light will stay lit for about 4 seconds as the chip is being copied.
6. When the light has turned off, switch the power off before releasing the levers on the test sockets and removing the chips.
7. Store the chips in anti-static foam.

Troubleshooting
If the MK48Z02 Programmer is not functioning properly, take the following steps:
Check the fuse and replace if blown.
Make sure the polarity on the power supply is
correct. (sleeve negative, tip positive).
Follow the operating instructions through step by step.
Remove the bottom of device and make sure all chips are securely in their sockets.

Figure 1. Inexpensive MK48Z02 Programmer


## POWER FAIL INTERRUPT OF THE MK48Z09/19

A frequent dilemma faced by system designers is how to handle a power failure. Because power fail sensing components add real estate and cost to the system, some designers choose not to implement a power fail routine, allowing "the chips to fall where they may". This approach is frequently rationalized given the in-frequency of power failures and the industry drive to minimize circuit board space. It does not however represent an ideal solution. Other designers have gone to great expense to design a power fail sensing circuit only to find it difficult to control voltage trip points and experience timing requirements that are hard to predict.
The MK48Z09/19 provides a solution to the power fail dilemma. While occupying no more board area than conventional memories of the same density, the MK48Z09/19 also offers a power fail interrupt output pin along with nonvolatile memory. Because the voltage trip point of the interrupt signal on the MK48Z09/19 is temperature compensated, the user can be assured that its operation remains
within specifications over the entire temperature range. The MK48Z09/19 also provides predictable timing. The amount of time between an interrupt low and a power fail write protect condition is a function of an internal oscillator within the MK48Z09/19 and therefore is independent of what may be happening at the system level. The only restriction imposed on the user is that a minimum $V_{C C}$ fall time not be exceeded. The minimum VCC fall time is, however, easily within the normal Vcc fall time characteristics of most applications.
The power fail interrupt pin of the MK48Z09/19 is open drain and can be easily implemented by connecting the interrupt signal to a non maskable interrupt input on the microprocessor used, thus initializing a short power fail routine. Because the MK48Z09/19 is battery backed up, the power fail routine can store important data and parameters. Sign off to data communication links and notification of a local power failure to supervisory systems are also applications made possible to the local controller through the use of the power fail interrupt.

Figure 1. Suggested MK48Z09/19 Hook Up


## POWER FAIL CONDITIONS

The MK48Z09/19 continuously monitors Vcc. When $\mathrm{V}_{\mathrm{cc}}$ falls to the power fail detect trip point of the MK48Z09/19 an interrupt is immediately generated. An internal clock provides a delay no less than $10 \mu$ s but no greater than $40 \mu$ s before automatically deselecting the MK48Z09/19.

With Vcc allowed to fall at its maximum rate from 4.75 V to 4.5 V in $300 \mu \mathrm{~s}(833 \mathrm{~V} / \mathrm{sec})$, a delta voltage between when a power fail is detected and the device is deselected will be established. Because the maximum $V_{C C}$ fall rate and maximum delay between power fail detect and deselection are given values, this delta voltage can be easily calculated $40 \mu \mathrm{~s}$ * $833 / \mathrm{V}=48 \mathrm{mV}$ ). Therefore final testing of the MK48Z09/19 at SGS-THOMSON can assure the user that the device will be deselected no lower than the specified Power-Fail Deselect (VPFD min) level, provided that the maximum VCc fall rate is not exceeded.

With Vcc fall times that stretch over a long period of time, the voltage at which an interrupt is generated and the voltage at which the MK48Z09/19
automatically deselects will approach the same value. Once again final testing at SGS-THOMSON can assure the user that a power fail detect or deselection will occur no higher than the specified Power-Fail Deselect (VPFD max) level.

## POWER UP CONDITIONS

The MK48Z09/19, like most NVRAMs, provides automatic write protection under low voltage conditions. Unfortunately, many processors generate spurious cycles during power up, despite $V_{c c}$ being within spec. Some processors even continue to behave erratically though their reset pin is being held low, until the system clock has had time to wake up and produce sufficient cycles to clear the processor. The MK48Z09/19 makes it easy to combat this problem by providing an active high E2 input (chip select). This input when tied to the reset line will lock out the MK48Z09/19 during the power on reset time, protecting the data in memory from being inadvertently over written with erroneous data. Figure 2 illustrates a simple power up reset scheme.

Figure 2. Write Protect Application of E2 Input


## Notes •

1 Although trip points are tested by holding $\mathrm{V}_{\mathrm{cc}}$ to given DC levels, the device is by no means in a static state Address, data lines, and control lines are all toggling. A series of complex patterns are input to the device to ensure that worst case noise conditions generated within the MK48Z09/19 will not affect trip point performance.
2. With even the slowest MK48Z09/19, the 250 ns device, and the minımum $10 \mu \mathrm{~s}$ advanced warning of a deselect condition, there is enough time for 40 memory cycles to take place. The amount of MPU cycles that can take place will of course vary according to the processor used and programming techniques.
3. The MK48Z09/19 can provide an inherent safe guard against a "Brown Out" condition i.e. Vcc that droops or slowly fades below spec. or operational limits and then comes back up Applications requiring the interrupt pin to remain low untll a completion of a sequence of events (within $10 \mu \mathrm{~s}$ ), can relay on the MK48Z09/19 not to interrupt the sequence should power unexpectedly return. Once a power fallure is detected and the interrupt pin goes low, the interrupt pin will remain low for the full $10 \mu \mathrm{~s}$ to $40 \mu \mathrm{~s}$ period and the device will be accessible during this time. Therefore the power fail interrupt application can not be aborted mid cycle. After the interrupt time period the interrupt pin will go high, should $V_{c c}$ rise in the interim, allowing normal operation to resume. The MK48Z09/19, however, waits for a minımum of $30 \mu \mathrm{~s}$ to a maximum of $120 \mu \mathrm{~s}$ from the time interrupt goes high until another power fail can be selected. (Should V cc remain at a level very close to the trip point for an extended period of time, a number of power failures could be detected due to noise on the Vcc line. Interrupt will always follow the above timing however).

## TIMEKEEPER CALIBRATION OF THE MK48T02

The term "quartz accurate" has become a familiar phrase used to describe the accuracy of many time keeping functions. Although quartz oscillators provide an accuracy far superior to other conventional oscillator designs they are, however, not perfect. Quartz crystals are sensitive to temperature variations. Figure 1 shows the relationship between temperature and accuracy of the 32.768 khz crystal oscillator used on the MK48T02 TIMEKEEPER ${ }^{\text {TM }}$. Variations in resonant frequency from one crystal to the next also exist, although these variations typically do not exceed 20ppm (approx. 1 min. per month).
Clocks used in applications requiring a greater accuracy of 1 min . per month or have an ambient temperature that is not centered around room temperature $\left(25^{\circ} \mathrm{C}\right)$ will need a means of calibration.

Typically, most crystal oscillators are calibrated by adjusting the load capacitance of the oscillator. This method, while effective, has several disadvantages.

1. It requires external components.
2. It requires the use of test equipment (fre- quency counter).
3. It can increase oscillator current (an important factor in battery backed-up applications).

At SGS-THOMSON Microelectronics, we believe these disadvantages are unacceptable. The MK48T02 calibrates its clock by adding or subtracting pulses from the clock chain in a predictable manner (periodic counter correction). This method can be employed under software control eliminating the disadvantages of the previously stated method and making it end user friendly.

Figure 1. Typical MK48T02 Oscillator Frequency vs. Temp.


## TWO METHODS FOR CALCULATING CALIBRATION

There are two methods for establishing how much calibration will be required in a given application. The first method can be easily implemented in the user environment allowing the average ambient temperature be taken into consideration. The other method provides a fast means of calibration at the OEM site.

## Empirical In System Method

This method involves setting the clock to a known standard and then comparing at a fixed time later. The longer the time period the greater the accuracy. When setting the clock, all counters in the 32.768 khz to 1 second divider chain start from zero as soon as the write bit is released. Therefore, it is possible to set the clock to the standard within the response time of the system.
How to calculate the amount of calibration necessary.
$\mathrm{N}=$ number of seconds in the time period
$\mathrm{T}=$ number of seconds elapsed on the MK48T02
$X=$ error in parts per million
$X=(T-N) / N^{*} 1 E 6$

## Notes :

1. Setting the sign bit does not indicate a ones complement number. Setting the sign bit speeds up the clock.
2. Each bit in the calibration bits represents a change of 2.034 parts per million.
3. Depending upon when the MK48T02 is read with respect to an update a one second error can occur. Make sure the time period for calculations is long enough so that this error becomes negligible.

## Frequency Test Method

This method is best suited for use at incoming inspection on a sophisticated tester or on a bench set up. It is not practical for in system use unless a means for latching address and control lines can be implemented because the device must be held in a read state for and indefinite period of time.

Procedure for frequency test method.

1. set write bit.
2. set FT bit (DQ6 for day register).
3. reset write bit.
4. set address to seconds register and control lines for a device read.
5. measure 512 hz frequency at DQO.
6. set write bit.
7. reset FT bit.
8. set correct time and calculated calibration.
9. reset write bit.

## Notes:

1. Instruments for measuring frequency should be accurate to 1 ppm for reasonable results.
2. Error in $\mathrm{ppm}=($ frequency measured-512)/512 * 1 E 6 .
3. Falure to reset the FT bit will result in gross tımekeeping errors.

## TIMEKEEPER CONTROL REGISTER

The control register of the MK48T02 serves three separate functions, all within the same byte of data. It allows the user to write time (write bit), read time (read bit) and calibrate the clock. When writing or reading the clock care should be taken not to disturb the calibration data.

When setting the write bit, data contained in the calibration bits will be entered into the calibration circuitry. Care should be taken to ensure this calibration data to be valid.
When setting the read bit, data contained in the calibration bits will be entered into memory only. This may seem harmless, however, it should be noted that the calibration data is not refreshed with a clock update. Therefore any record of valid calibration data will be lost if valid calibration data is not included with the read bit. This is important because valid calibration data is needed when setting the write bit.

## Procedure For Setting And Resetting The Read And Write Bits

## Set Write bit.

1. Read contents of Control Register.

00XXXXXX
2. Logical OR contents with the number 128.

OR 10000000
3. Load results into Control Register.

10XXXXXX

## Reset Write Bit.

1. Read contents of Control Register.
2. Logical AND contents with the number 127.
3. Load results into Control Register.

10XXXXXX

Set Read Bit.

1. Read contents of Control Register.

00XXXXXX
2. Logical OR contents with the number 64.
3. Load results into Control Register.

OR 01000000

## Reset Read Bit.

1. Read contents of Control Register.

01XXXXXX
2. Logical AND contents with the number 191.

AND 10111111
3. Load results into Control Register.

## Example BASIC program.

10 REM CONTROL REGISTER LOCATION
20 A $=2040$
30 REM SET WRITE BIT
40 POKE A, PEEK (A) OR 128
50 REM RESET WRITE BIT
60 POKE A, PEEK (A) AND 127
70 REM SET READ BIT
80 POKE A, PEEK (A) OR 64
90 REM RESET READ BIT
100 POKE A, PEEK (A) AND 191

APPLICATION NOTE
MEMORY MAPPED TIMEKEEPER REGISTERS OF THE MK48T02

Although software is usually thought of as being flexible, there can be applications where the memory management of the system defines how the memory will be utilized. Because the TIMEKEEPER ${ }^{\text {TM }}$ registers of the MK48T02 reside within a predetermined position within the memory map, this may present a problem in these applications. Fortunately there are easy solutions to this problem.

There are several options possible for moving the location of the TIMEKEEPER registers within memory. The first option involves inverting one, all, or any combination of the eight most significant address lines of the MK48T02. Figure 1 shows an example of how inverting address A10 will move the apparent position of the TIMEKEEPER from the top of the device memory to the middle of device memory (from 7F8-7FF to 3F8-3FF).

Another option is to use higher order address lines (above A10) to decode the chip enable input of the MK48T02, therefore moving the apparent location of the entire MK48T02 within memory. Figure 2.
shows an example of how this can be done. With this technique the TIMEKEEPER registers will remain in consecutive locations. Combinting options can place the TIMEKEEPER registers in any block of eight bytes of memory.
Finally, a third option would be to bank select the MK48T02. This method would allow the TIMEKEEPER to become transparent to memory directly accessible from the processor. Implementing a bank select requires generating a pseudo address line or lines that can be decoded with other address information to select the appropriate memory. The most convenient method for creating this pseudo address is to use an output port for this purpose. Microcontrollers have these ports on board while Microprocessors require a PIA chip to accomplish I/O functions. Figure 3 shows a typical Microprocessor to PIA combination that utilizes an I/O port to bank select memory. The I/O port can be programmed high or low by loading a register within the PIA. The PIA chip is selected by decoding IOREQ (//O request). IOREQ also disables main memory and the MK48T02.

Figure 1.
$\square$

Figure 2.


VROO1३2०

Figure 3.


## THE MK45H03 BiPORT FIFO 16-BIT TO 8-BIT CONVERSION

## INTRODUCTION

When SGS-THOMSON Microelectronics introduced the MK4501 in 1983, it was the first high density FIFO with a BiPORT ${ }^{\text {TM }}$ memory cell architecture. The MK4501 quickly became the industry standard with an organization of $512 \times 9$ bits, and included both an Empty and Full status flag. SGSTHOMSON has extended this technology to develop a device with four times the density - the MK45H03. The MK45H03 has a $2 \mathrm{~K} \times 9$-bit organization, and includes the addition of a Half Full (HF) status flag, as well as the Empty and Full status flags. Its BiPORT ${ }^{\text {TM }}$ RAM cell design allows simultaneous and asynchronous Write/Reads, and avoids the added ripple-through delay times of conventional shift register based FIFOs. As with the MK4501, word with and depth expansion is easily achieved by using the $\overline{X I}$ and $\overline{X O}$ pins. The MK45H03 is pin-for-pin compatible with the MK4501 and MK45H01, and thus can be used as a density upgrade in many applications.

## CIRCUIT DESCRIPTION

As shown in Figure 1, the block diagram for this application concept shows an example of how to interface a 16 -bit Microprocessor to an 8 -bit peripheral. Due to the MK45H03's architecture, which provides easy width expansion, we can interface two MK45H03 FIFOs to a 16-bit Microprocessor for collecting and holding our data dumps. By using a small amount of additional logic, we can retrieve this data in consecutive 8 -bit bytes. (The diagram in Figure 2 shows the basic idea in an equivalent circuit). Using the two MK45H03 FIFOs, we start with a $2 \mathrm{~K} \times 16$ memory buffer as our input, and convert it to a $4 \mathrm{~K} \times 8$ memory buffer output. The status flags will keep us updated to let us know when we are Full ( $\overline{\mathrm{FF}}=\mathrm{low}$ ), or Empty ( $\overline{\mathrm{EF}}=$ low). The Half-Full status flag ( $\mathrm{HF}=$ low) will help to avoid those sudden unpredicted halts, for example, should there not be adequate block memory space available. We will also take advantage of the asynchronous and simultaneous Write/Read capability of the MK45H03's BiPORT ${ }^{\text {TM }}$ design.

Figure 1. Block Diagram


## CIRCUIT OPERATION

The schematic diagram in Figure 3, shows that we will be writing 16 -bit words designated as UPPER and LOWER 8 -bit bytes, and then reading first the UPPER 8-bit byte, and then the LOWER 8 -bit byte. As with all FIFO applications, we must start with Reset ( $\overline{\mathrm{RS}}$ ) to initialize the circuit. Remembering that upon reset our $\overline{E F}$ output goes active low, all Read cycles are ignored until the first Write cycle has been completed. Once a succesful Write has been performed, the $\overline{E F}$ output will go inactive high. The ideal operation would allow the Write count to remain at least one cycle ahead of the Read, thus avoiding $\overline{E F}$ from being asserted active. Referring again to Figure 3 , the $\bar{A} / B$ select to the data multiplexers via Q of the D-type flip-flop, alternates at the end (rising edge) of each Read to get ready for the next Read cycle. This avoids additional gate delay time, as well as providing a READ strobe during the full $\bar{R}$ pulse width. Therefore, after Write, and upon the first Read, we access the UPPER byte ( $\mathrm{Q}_{\mathrm{A}} 0-7$ ), and alternate thereafter between the LOWER (Qв 0-7) and UPPER byte with each consecutive Read. The flag status needs only to be taken from the LOWER byte FIFO since it will be Read last, and both are written simultaneously. Of course an (Empty - 1) function could be implemented on the 8 -bit side by using the Empty Flag output from the UPPER FIFO.

In this application we have included data bus control with a fast external Output Enable ( $\overline{\mathrm{G}}$ ) on the multiplexer. The waveform timing diagram is referenced in Figure 4. Since there will be a specific $Q$-valid access time from the enabled FIFO to the data inputs of the multiplexer, the $\bar{G}$ input can be tied to the $\bar{R}$ system input without any penalty. The timing diagram in Figure 5 displays the typical access times to be considered. For example, $\mathrm{t}_{\mathrm{A} 1}$ is the combined access time of the OR gate plus Read access ( $\mathrm{t}_{\mathrm{A}}$ ) of the MK45H03. Further definitions are : $\mathrm{t}_{\mathrm{A} 2}=$ MUX $Q$-Valid access time, $\mathrm{t}_{\mathrm{A} 3}=$ MUX Q-Valid access time from $\overline{\mathrm{R}}$ asserted low, tglov is MUX $\bar{G}$ (Output Enable) access to QValid, toH $=$ Q-Hold time of the FIFO, toH 2 = Q-Hold time of the MUX, and tghoz is output Enable to High $Z$. It should be noted that $\mathrm{t}_{\mathrm{A}}$ is equal to $\left(\mathrm{t}_{\mathrm{A} 1}+\mathrm{t}_{\mathrm{A} 2}\right)$, where the limiting factor is $\mathrm{t}_{\mathrm{A} 1}$ not $\mathrm{t}_{\mathrm{GL}} \mathrm{QV}$, when $\overline{\mathrm{G}}=$ R (see Figure 5).

## CONCLUSION

This implementation presumes that Read strobes will be halted when the lower MK45 H 03 indicates itself empty. In this example, should the lower FIFO become empty, additional Read strobes will continue to toggle the select D-type flip-flop even though the FIFOs will not respond. Should Read-while-Empty compatibility be required, then additional logic will be needed to disable the select flip-flop when the lower FIFO is empty.

Figure 2. Equivalent Circuit


Figure 3. Asynchronous 16-Bit to Asynchronous 8-Bit Schematic


Figure 4. Timing Diagram


AN218

Figure 5. Access Times


## THE MK4505 CLOCKED FIFO INTRODUCTORY CONCEPTS

## DEVICE DESCRIPTION

The MK4505 from SGS-THOMSON Microelectronics was the industry's first asynchronous clocked First-In-First-Out (FIFO) memory. This very fast clocked FIFO supports two independent, asyn-chronous, free running clock inputs, and has an organization of $1 \mathrm{k} \times 5$-bits with FULL, EMPTY, HALF FULL, ALMOST FULL, ALMOST EMPTY, DATA READY, and OUTPUT VALID status flags. As shown in the pin-out diagram in Figure 1, the MK4505 has two configurations : the MK4505M (Master) which features the full compliment of status flags, and the MK4505S (Slave). Either device, however, may be used in a stand-alone mode of operation. The Master features an automatic write protect when FULL, and an automatic read protect when EMPTY.

## PIN NAMES

| D0 - D4 | Data Input |
| :--- | :--- |
| Q0 - Q4 | Data Output |
| CK $_{w}$, CK $_{R}$ | Write and Read Clock |
| WE $_{1}$ | Write Enable Input 1 |
| RE $_{1}$ | Read Enable Input 1 |
| $\overline{R S}$ | Reset (active low) |
| HF | Half Full Flag |
| $V_{C C}, G N D$ | 5 Volts, Ground |

(4505M only)

| $\overline{\mathrm{FF}}, \overline{\mathrm{EF}}$ | Full and Empty Flag (active low) |
| :--- | :--- |
| $\mathrm{AF}, \mathrm{AE}$ | Almost Full, Almost Empty Flag |
| DR , QV | Input Ready, Output Valid |

(4505S only)

| $W E_{2}$ | Write Enable Input 2 |
| :--- | :--- |
| $\mathrm{RE}_{2}$ | Read Enable Input 2 <br> (rising edge triggered 3 state <br> control) |

Figure 1. Pin Connections


## DEVICE DESCRIPTION (Continued)

In contrast, the Slave offers no protect circuitry, but can read and write continuously. Other MK4505 features are separate read and write enable inputs with the ability to enable or disable read/write operations upon command in the presence of a continuous periodic clock train. The MK4505 is available with a cycle rate of 40 MHz , offering a 15 ns access time.

## MK4505M/S CIRCUIT OPERATION

The MK4505 appears to the outside world as a clocked D-type flip-flop with separate enable inputs. For example, each time a D-type flip-flop receives a clock, the Q output responds with the D input after a certain propagation time, provided data and enable set-up times are met prior to the rising edge of the clock. The MK4505 responds in somewhat the same manner, but offers a First-In-First-Out, $1024 \times 5$-bit sized buffer.
Referring to the block diagram schematic in Figure 2, the input stage looks like a rising edge triggered (CKw) D-type flop with a separate enable comprised of a two input AND gate. Obviously, if either input is LOW, then the write operation is disabled. The output stage is similar, clocked by $\mathrm{CK}_{\mathrm{R}}$ with a two input AND gate providing the read enable. If either input is LOW, the read operation is disabled. This provides the automatic read and write protection logic for the Master. The MK4505 FIFO uses the BIPORT ${ }^{\text {TM }}$ RAM architecture, and appears as a dual port SRAM between the two I/O stages (see Figure 3). Internal write and read address pointers or counters automatically provide the RAM with the correct addresses. Figure 4 displays the combined logic symbol derived from the diagrams shown in Figures 2 and 3.
The MK4505 moves data only with each clock edge, as well as updating all status flags with the same clock edges. Each write function latches the input data with the rising edge of the write clock CKw. The latched data is then transferred to a dual port RAM array. The predetermined first-in-first-out read sequence allows the read address counter to reach the stored data and present it to the input of the output latches before it is actually read. The output latches are then clocked on the rising edge of $C K_{R}$, and valid data is available $t_{A}$ after the rising edge of the clock. Should a clock be turned off, as being locked LOW or HIGH, then the previous cycle is latched regardless of any input changes. This is true for the clocked D-type flip-flop, and the MK4505. Since the MK4505 supports asynchronous read/write clock functions, then either the read or write clock can discontinue without affecting the other port's activities.

Even though the MK4505 is designed for systems potentially operating from two asynchronous free running square wave clocks with cycle rates up to 40 MHz , the device can be operated at much slower clock rates. A perfect square wave clock is not essential for proper device functionality. Parameters that must be satisfied are the specified minimum clock high and low times per the data sheet, and the set-up and hold times for enable inputs to the rising edge of the operational clocks. Clock duty cycle is not critical as shown in the example of Figure 5. Remember that the FIFO triggers from the rising edge of the clock, and clock transitions meeting $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ specifications must be obtained.

The MK4505M (Master) cannot be written while FULL, nor read while EMPTY. A FULL condition results only from writing all 1024 bit locations, but an EMPTY condition results from either a RESET or by reading all bit locations previously written. Referring to the MK4505 data sheet, First Read Latency ( $\mathrm{t}_{\mathrm{frL}}$ ) describes the delay from the first write clock after empty, to the first valid rising edge of CKK that is guaranteed to produce the first write data at the Qoutputs. This is the time required from Data In to be latched, presented to the BiPORT RAM array, and flow through to the output latches where it will be clocked to the outside world.

## CONCLUSION

The MK4505M/S from SGS-THOMSON was the industry's first high performance clocked FIFO. The MK4505 supports two independent, asynchronous, free running clock inputs. It has a $1 \mathrm{k} \times 5$-bit architecture, and offers a 15 ns access time with a 40 MHz clock rate. The device features both read and write enable controls in the presence of continuous read and write periodic clock trains.
The MK4505 is available in two versions as a Master or Slave. This provides for easy width and depth expansion FIFO array configurations. The MK4505M Master provides a full compliment of status flags, as well as providing all necessary controls for width and depth expansion. A MK4505M is required for each 1 k of depth, and a MK4505 Slave for each additional 5 bits of width. Either device may be used separately with certain system applications. The MK4505M cannot be written while FULL, or read when EMPTY; whereas, the MK4505S can be forced to read and write continuously regardless of device status. Both devices use SGS-THOMSON BiPORT RAM based memory cell allowing simultaneous read/write operations, and offer full TTL compatibility.

Figure 2. Block Diagram Schematic


Figure 3. Representative Block Diagram


Figure 4a. MK4505M Logic Symbols


Figure 4b. MK4505S Logic Symbols


Figure 5. Possible Valid Clock Examples


## USING THE MK4505 CLOCKED FIFO AS A DIGITAL DELAY

## INTRODUCTION

The MK4505 was the first FIFO to support two independent, asynchronous, free running clock inputs. The MK4505 clocked interface makes high performance designs much simpler, eliminating the need for external registers, buffers, or pulse shaping circuits. The MK4505 is available in two configurations : the MK4505M (Master) and the MK4505S (Slave). This allows very simple width and depth expansion using one MK4505M for each 1024 bits of depth, and one MK4505M with one MK4505S for each additional 5 -bits of width. Because it is BiPORT ${ }^{\text {TM }}$ RAM based, it is not subject to the ripple-through delay times of conventional shift register type FIFOs. The MK4505 is suitable for applications with cycle rates up to 40 MHz .

## CIRCUIT DESCRIPTION

In the block diagram shown in Figure 1, we have displayed a 1 k by 10 configuration that would be typical of a high performance digital video delay application. Of course narrower or wider bit fields can be accomplished just as easily. The MK4505M provides all additional enables to the MK4505S, with WE1 going to both devices, into the counter circuit, and thus generating the Read Port Enable (RE1) once the desired count is reached.

## CIRCUIT OPERATION

For the following application, we have shown an example for digital data delay in a system using one free running clock ( $\varnothing$ clock) for CKW and CKR, and one Write/Read (WE1) control clock, with a programmable counter for determining the desired delay from 2 to 1022 cycles. In this particular example, we have shown the maximum delay allowed to avoid the FF (Full Flag) from being asserted low (see Figure 2). The output of the counter circuit serves a two-fold purpose. First it provides the enable logic to the ENT pin for the first stage of the counter. Presetting the counter to 402 HEX , assures that QC of the counter's third stage is set
high, which sets the ENT enable of the first stage at the beginning of the count sequence. Secondly, the counter circuit provids an active high RE1 to the FIFOs enabling the delayed READ for output data once the count of 1022 (Full -2) has been reached.
After power-up and Reset ( $\overline{\mathrm{RS}}$ ), preset the counter circuit by presenting 402 HEX (010000000010) through the ABCD inputs while strobing LOAD active low. The 74161 4-bit counter to the far left is the first stage. The system clock (Øclock) goes to each of the clock inputs of the counter circuit, WE1 is ENP enable, and RC0 goes to each successive device ENT enable ; with the exception of the first stage which is enabled via the QC output of the final stage (loaded high during preset). Once the counter circuit has reached the count of 800 HEX, which is the delay count of 1022 as (Full -2) for the MK4505, the QD output of the third stage is set which enables the delayed Read Port (RE1 = high) to the MK4505 $1 \mathrm{~K} \times 10$ configuration. At the same time that QD is set, the QC output of the third stage is cleared, inhibiting count of the counter circuit. Since the Read Port Enable (RE1) is latched active high, continuous Write/Reads are allowed on each successive rising edge of $\varnothing$ clock (see Figures 3 and 4). The circuit will maintain a constant 1022 cycle delay until the next asynchronous Reset occurs.

## PROGRAMMING DELAY INTERVAL

In conclusion, we have calculated a digital data delay of 1022 cycles. This is accomplished by realizing that setting QD of the third stage allows our maximum count to be 800 HEX (2048). Preset is determined by subtracting the desired delay nnn HEX from 800. Thus for this example it is (8003FE HEX), which is 402 . The decimal equivalent can also be used where ddd is the desired delay as $(2048$ - ddd) $=$ DDDD. Preset is DDDD. Convert DDDD to nnn HEX. The final step is converting nnn HEX to its BINARY equivalent for the ABCD inputs during preset.

Figure 1. Block Diagram - Data Delay 1K x 10-bits


Figure 2. Write/Read Timing - Latest Possible First Read to Prevent Full Flag Assertion


Note : First read occurs (full -2) to avoid full flag ( $\overline{\mathrm{FF}}$ ) assertion.

Figure 3. Counter Delay Schematic


Figure 4. Delay Timing Diagram


Note : Timing diagram presumes preset of $402_{16}$ (1026) after reset, and full count of 1022 to latch re1 high when reaching $800_{16}$ (2048).

THE MK4505 LATCHED FLAG DESIGN CONSIDERATIONS

## INTRODUCTION

The MK4505M/S (Master/Slave) is a high speed clocked FIFO from SGS-THOMSON Microelectronics. The MK4505 offers high performance, high density First-In-First-Out operation, and supports two asynchronous periodic clock inputs for write/read operations. Using the master/slave concept, the MK4505's $1 \mathrm{~K} \times 5$ architecture is easily width and/or depth expandable, with all control and flag signals provided by the MK4505 Master. This type of organization allows ease of use to the system designer, avoids word skew in width expansion, and provides write protection when Full, and read protection when Empty. In addition to Full and Empty detection, the MK4505 provides three additional status flags for early warning as : AE (Almost Empty), AF (Almost Full), and HF (Half Full). The MK4505 also provides separate write and read enable inputs which allows the write/read operations to be enabled or disabled upon command in the presence of a continuous periodic clock.

The purpose of this application brief to discuss the latch function of the MK4505's EF (Empty Flag) and FF (Full Flag), proper operation, and design considerations. The latched flag function can cause subtle unexpected flag status operations when compared to previous ripple-through FIFO devices. This applies to both asynchronous and simultaneous write/read functions. Understanding how the flags operate and why, will enable the system designer to correctly manipulate the flag logic for proper system operation.

## DEVICE OPERATION

As a brief review, the MK4505 appears to the outside world as a clocked D-type flip-flop with enable inputs. (Refer to the MK4505 application brief Introductory Concepts). Data on the D input is clocked through the flip-flop, and presented to the Q output at some propagation time (access time), and remains stable (data is held valid) until the next rising clock edge. The MK4505 functions in much the same manner, allowing 1024 bits of information to be "clocked through" in a First-In-First-Out fashion. The MK4505 also provides a full compliment of status flags dependent upont the rising edges of the write and read clocks. Figures 1 and 2 display the logic symbols for the MK4505 Master and Slave.

Figure 1. MK4505M Logic Symbols


Figure 2. MK4505S Logic Symbols


## LATCHED FLAGS

The MK4505 can only perform a valid write operation at the rising edge of CKw, or a valid read operation at the rising edge of $\mathrm{CK}_{\mathrm{R}}$. Updates to all status flags are also dependent upon either CKw or CK $_{\text {R }}$, but not both clocks together. The EF (Empty Flag) status can only be updated with the rising edge of CK $_{R}$, while the $\overline{\mathrm{FF}}$ (Full Flag) status can only be updated with the rising edge of CKw. Therefore, using the D-type flip-flop analogy, we conclude that these status flags are latched on a

Figure 3. Latched Flag Logic Diagram

rising clock edge, and cannot change logic states until another clock edge occurs (refer to Figure 3). This is an important concept for design considerations when using status flag logic states to signal a processor or PAL, for example, to initiate or interrupt predefined system operations. It makes the system designer's job easier because it ensures proper set-up and hold times referenced to the rising edge. It also promises that the flag's logic state will remain valid for at least one complete cycle.

## EDGE TRIGGERED STATUS

Let's presume that in our application we want to write the FIFO until Full, then disable write oper-

Figure 4. Clock Control Block Diagram (not suggested)

ations and read until Empty. In addition, we find that it would take fewer logic gates to turn $\mathrm{CK}_{\mathrm{R}}$ and $\mathrm{CK}_{w}$ on or off than gating read ( $R E_{1}$ ) and write $\left(W E_{1}\right)$ enable inputs. (Figures 4 and 5 are simplified block examples for enable or clock control for a write-to-full, read-to-empty sequence). However, this can set the stage for unexpected flag status if both clocks are not active. The MK4505 can be operated in this manner, and deliver correct data in a first-in-first-out manner, but the designer must remember the latched flag philosophy. Specifically, one can write the MK4505 until Full where FF is latched low, and still maintain a valid empty condition with EF active low. This can happen by turning CKw on and $\mathrm{CK}_{R}$ off, as $\mathrm{CK}_{\mathrm{R}}$ updates the EF status. On the other hand, let's presume that we allow both clocks to run until full, and then disable the write clock (CKw). We will find the same type of dilemma with FF remaining active low while clocking $\mathrm{CK}_{\mathrm{R}}$ until the FIFO is empty. This would result again in both flags being set active low. Therefore, to ensure proper flag operation the system designer should use the write and read enable inputs when gating write/read operations.
Previous ripple-through FIFOs, such as the MK4501 and MK4503, allow $\overline{\mathrm{FF}}$ and $\overline{\mathrm{EF}}$ status updates as soon as an operation to clear or set the flag is accomplished. The MK4505, however, must determine the operation that clears or sets the flag, and then receive a rising edge clock (CKw or CKR) to update the flag's status. This is necessary for a clocked system environment, and again ensures set-up and hold times into the next cycle. Referring to the MK4505 data sheet, one will notice that DR (Data Ready) follows FF directly, and QV (Output

Figure 5. Enable Control Block Diagram (suggested)


Figure 6. True Empty Flag Operation


Valid) follows $\overline{E F}$ by one cycle. All to say that these flags are latched with $\overline{\mathrm{EF}}$ and $\overline{\mathrm{FF}}$ as well. Their design function constitutes the handshake control for depth expansion.

## TRUE FLAG OPERATION

As with other FIFOs, the MK4505 requires a reset pulse to initialize all internal counters before normal operation begins. Since the $\overline{\mathrm{EF}}$ is latched active low after reset, two read clocks are needed to gate valid data out of the FIFO. The first rising edge of $\mathrm{CK}_{R}$ to occur tffl (First Flag Latency) after the first write will clear the Empty Flag ( $\overline{\mathrm{EF}}=$ high) within $\mathrm{t}_{\mathrm{F} 1 \mathrm{~A}}$. Read clocks less than tFFL after the first write may clear the EF, but are not guaranteed. The second rising edge of CKR to ocur tfrl (First Read Latency) after the first write will gate valid data onto the outputs provided $R E_{1}$ is active high. This is the expected "fall through" delay time, and is calculated as : $\mathrm{t}_{\mathrm{s}}+\mathrm{t}_{\mathrm{FRL}}+\mathrm{t}_{\mathrm{A}}$. This is true for asynchronous or simultaneous write/read operations. It should be noted that the $\mathrm{RE}_{1}$ input should be held inactive until tpfl has been satisfied, thereby observing the tFRL parameter. This will ensure true EF operation ; see Figure 6. (Although $\mathrm{WE}_{1}$ is clocked in this example, it is not mandatory for proper device operation noted by $\mathrm{RE}_{1}$ ).
If the MK4505 is written to full where $\overline{\mathrm{FF}}$ is latched low, two write clocks are required before more data is written into the FIFO. The rising edge of CKw on the last available byte of data latches the FF low within $t_{F 1 A}$. Once $\overline{\mathrm{FF}}$ is latched low, the first rising edge of CKw to occur after the first valid read will clear the $\overline{\mathrm{FF}}$ status ( $\overline{\mathrm{FF}}=$ high). The second rising
edge of CKw will write data into the FIFO provided $W E_{1}$ is active high. These latched flag functions are a benefit of the MK4505's clocked design, and pipeline architecture. They provide write protection when full, and read protection when empty.

## FALSE FLAG AMBIGUITY

There are certain situations and conditions that can result in improper device operation and probable unexpected status flag results. These conditions can occur with the $\overline{\mathrm{EF}}$ or $\overline{\mathrm{FF}}$ during asynchronous or simultaneous write/read operations. The worse case scenario being simultaneous write/read operations when near or at Empty or Full. Remembering that this is an edge triggered device that latches logic states by using a pipeline architecture, the internal arbiter will give priority to the read operation when a simultaneous write/read cycle occurs on the last byte of data. This results in the $\overline{E F}$ being latched low even though a valid write occurred at the same time. This is the design definition for the EF flag in a pipeline architecture being updated on the rising edge of $\mathrm{CK}_{\mathrm{R}}$. The actual last byte of data must be read without a simultaneous write, as this can "trap" one byte of data in the FIFO until a subsequent valid write is detected, the tFFL parameter is again satisfied to $\mathrm{CK}_{\mathrm{R}}$, and $\overline{\mathrm{EF}}$ is cleared ( $\overline{\mathrm{EF}}=$ high).
This can be best explained by the diagram in Figure 7 . If all operations were truly simultaneous, the false $\overline{E F}$ would not occur. In an actual system, however, the rising edges of $\mathrm{CK}_{w}$ and $\mathrm{CK}_{\mathrm{R}}$ can become slightly skewed by a few nanoseconds in a simultaneous write/read operation. In the False

Figure 7. False Empty Flag


Flag Diagram, the rising edge of $\mathrm{CK}_{\mathrm{R}}$ is presumed to occur slightly after CKw at t1, and slightly before CKw at t3. The EF update circuitry is annulled at t2 because $\overline{E F}$ is high, and waits to determine a valid write while EF is low. This example results in improper device operation as tffl and tral are not satisfied, and an unexpected $\overline{\mathrm{EF}}$ status is displayed. Therefore, if $\mathrm{RE}_{1}$ is kept disabled ts prior to t3 as in the True Flag diagram, or if CK ${ }_{R}$ occurs just before or exactly with CKw at t 1 , then $\mathrm{t}_{\mathrm{fFL}}$ is satisfied at t 2 , t FRL is observed at t 3 , and the unexpected
empty condition will not occur. The $\overline{\mathrm{EF}}$ flag will function as anticipated without "trapping" data by allowing the writes to stay one ahead of the reads. This allows successful data transmission with asynchronous or simultaneous write/read cycles.
Since $\overline{E F}$ and $\overline{F F}$ are both latched flags, the same type of false flag can be encountered with the $\overline{\mathrm{FF}}$. Referring to Figure 8, one can see that a simultaneous write/read on the last available write results in FF being latched low even though a valid read occurred at the same time. Due to the pipeline

Figure 8. False Full Flag

design, the arbiter gives priority to the write, thus latching the FF low. The FF will not be cleared until a subsequent rising edge of CKw occurs after the first valid read. The FF update circuitry is annulled at t2 because $\overline{\mathrm{FF}}$ is high, and waits to determine a read while $\overline{\mathrm{FF}}$ is low. This is the design definition for the latched Full Flag in a pipeline architecture being updated by CKw.

## SUMMARY

The MK4505 clocked FIFO provides latched Empty and Full flags guaranteeing a stable logic state for at least one complete cycle. This allows ease of use in a clocked system environment by ensuring that set-up and hold times are met for a subsequent cycle in reference to the system clock. Since FF and EF provide the MK4505 with automatic write protection when Full, and read protection when Empty, the designer needs to understand their design definition for proper device operation. When compared to previous ripple-through FIFOs, the latched EF and $\overline{F F}$ can result in an unexpected or false flag status. In reference to the latched Empty Flag, should the $\overline{E F}$ logic present a problem of trapping data in a given clocked system as pre-
viously described, the $A E$ signal can be used as an option. By using the Almost Empty condition (Almost Empty by 8 bytes) for Empty, one can detect AE for system logic commands, perform a valid simultaneous write/read operation, and still read the last byte of data written. This will avoid a false flag situation, and allow the system to retrieve all expected data.

## CONCLUSION

In this application brief, we have highlighted some subtle benefits and operations of the MK4505 clocked FIFO in regards to latched status flags. Obviously, the MK4505 demands certain design considerations when compared to previous ripplethrough type FIFOs like the MK4501. By providing latched EF and FF flags, the MK4505 ensures proper operation for set-up and hold times in a clocked system environment. Previous ripplethrough FIFOs cannot within themselves ensure proper set-up and hold times in a clocked system design. Therefore, the MK4505 makes design easier, and takes the worry out of interfacing a FIFO with a system operating on a periodic or free-running clock.

## THE MK4505 MASTER/SLAVE WIDTH EXPANSION

## INTRODUCTION

The MK4505 from SGS-THOMSON offers high performance, high density First-In-First-Out operation, and supports two asynchronous periodic clock inputs for read/write operations. The device is designed for applications where data is moving through a system on the rising edge of a free running clock, and allows simultaneous or asynchronous read/write operations. The basic concepts of the MK4505 clocked FIFO are described in an application note entitled : The MK4505 Clocked FIFO Introductory Concepts", publication number AN219. The ideas described in this brief will help first time users in understanding the different functional concepts with the MK4505 from previous low and high density FIFOs.

The main difference between the MK4505 and other FIFOs is that all operations are initiated on the rising edge of the read or write clocks, CK $_{R}$ and CKw respectively (see Figure 1 for device pinout).

## PIN NAMES

| D0 - D4 | Data Input |
| :--- | :--- |
| Q0 - Q4 | Data Output |
| CKW $_{w}$, CK $_{R}$ | Write and Read Clock |
| WE $_{1}$ | Write Enable Input 1 |
| RE $_{1}$ | Read Enable Input 1 |
| $\overline{R S}$ | Reset (active low) |
| HF | Half Full Flag |
| $V_{C C}$, GND | 5 Volts, Ground |

(4505M only)

| $\overline{\text { FF }}, \overline{\mathrm{EF}}$ | Full and Empty Flag (active low) |
| :--- | :--- |
| AF , AE | Almost Full, Almost Empty Flag |
| DR , QV | Input Ready, Output Valid |

(4505S only)

| $W E_{2}$ | Write Enable Input 2 |
| :--- | :--- |
| $R E_{2}$ | Read Enable Input 2 <br> (rising edge triggered 3 state <br> control) |

Figure 1. Pin Connections


## INTRODUCTION (Continued)

This particular application brief will discuss read and write cycles for the MK4505M (Master), and the MK4505S (Slave) as separate devices, as well as their cascadable application. Width expansion will be reviewed as Master-to-Slave and Slave-toSlave. Master-to-Master width expansion is not allowed. Each device has a $1 \mathrm{~K} \times 5$ bit organization, and is width expandable to at least 40 bits with no additional logic. Cycle times range from 20 to 40 MHz with access times of 15 to 25 ns .

## MK4505M/S (MASTER/SLAVE) CONCEPT

The MK4505M/S (Master/Slave) concept provides for easy width and depth expansion capability by using one MK4505M for each 1024 bits of depth, and one MK4505S for each additional 5 bits of width. For most applications, the Master-to-Slave width expansion configuration offers the best solution. A full set of status flags is offered by the MK4505M, and thereby providing all of the necessary controls signals to the Slave. The MasterSlave width expansion arrangement gives the system designer worry free operation from word skew ambiguities that can be realized due to status flag access times during asynchronous read/write operations. The MK4505M is supplied in a 300 mil , 24 pin plastic DIP, and the MK4505S comes in a $300 \mathrm{mil}, 20$ pin plastic DIP which gives additional savings in printed circuit board space. An example of some simple read and write timing diagrams are shown in Figures 2 and 3 showing the differences of the MK4505M and MK4505S as stand-alone devices. These figures presume that the Master is neither full or empty.

## SLAVE WIDTH EXPANSION

The key difference between the MK4505M and MK4505S is that the Master has on-chip write protection when full, and read protection when empty, whereas the Slave offers no overflow or underflow protect circuitry. The MK4505S can be used as a stand-alone device or in width expansion without the Master, but this forfeits the automatic read/write protect circuitry offered in the MK4505M. Even if no read cycles occur, previously written data will be over-written within 1025 write cycles. Of course data can also be re-read if no write cycles occur within 1025 read operations. A reset operation will also allow the user to re-read data with the MK4505S. However, during reset both the read and write pointers are reset to location (address) zero. Additionally, during reset the half full ( $\overline{\mathrm{HF}}$ ) counters will be initialized.

An example schematic of Slave-to-Slave width expansion is shown in Figure 4. The previous read/write diagrams in Figures 2 and 3 are also examples of the MK4505S (Slave) width expansion timing. Since the MK4505S allows continual read and write cycles, the MK4505S can be used in applications where data underflow and overflow to the FIFO cannot occur, or where data underflow and/or overflow is desired or doesn't matter. Here the Slave will offer high performance with additional board space reductions. The MK4505S also offers a rising edge triggered three state output bus control. Whenever RE2 is LOW at the rising edge of $\mathrm{CK}_{\mathrm{R}}$, the Qs will be high-Z at tQz from the rising edge of CKR.

## MASTER/SLAVE WIDTH EXPANSION

As previously mentioned, the Master/Slave width expansion offers a full compliment of status flags and all necessary control signals for proper operation. The MK4505M provides a high impedance data bus after reset, and whenever the FIFO is empty. An example schematic of MK4505M/S width expansion is shown in Figure 5. This example is presuming a data bus width of 32 bits with an additional 3 bits. The additional bits could be used to pass decode information orothercontrol statusinformation. Mas-ter/Slave width expansion timing is displayed in Figure 6 . This figure shows an initial reset with flag status, and First Read Latency (tFRL) after First Write, and finally write until full with read disabled (RE1 = LOW). Additionally, the read and write clocks are asynchronous at different cycle rates.
The logic state of the DR status flag follows the $\overline{\mathrm{FF}}$ status flag, and is updated with each rising edge of the write clock (CKw). The QV status flag follows EF by one cycle respective to the rising edge of CKR. The DR and QV outputs are latched status flags, with their main function being to incorporate Master-to-Master depth expansion, or Master-toSlave with and depth expansion (refer to the MK4505M/S data sheet). Therefore, DR (Data Ready) and QV (Output Valid) are offered as optional status flags to be monitored by the user in Master-Slave with expansion mode. They are totem-pole outputs, and can be left disconnected in this configuration.

## DESIGN CONSIDERATIONS

As with all FIFO applications, a reset is required to initialize all counters before normal operation begins. Referring again to the MK4505M/S data sheet, the user must take into account the first valid read delay access time from the first valid write operation after reset. This is the expected "fall-
through delay time" calculated as : $\mathrm{t}_{\mathrm{S}}+\mathrm{t}_{\text {FRL }}+\mathrm{t}_{\mathrm{A}}$. The ts parameter being the set-up time to the First Write operation ; tfRL is the First Read Latency as the First Read clock delay after the First Write ; and $t_{A}$ is the $Q$ output access time from the First Valid Read Clock. The MK4505M provides read protect circuitry via the EF status flag, therefore read operations will not be allowed until the EF is cleared. Thus first valid data after reset has a maximum of 75 ns for a 40 MHz cycle.
When using the MK4505S separately, the user must observe the tfRL parameter to ensure First-Write-to-First Read valid data. Once trRL is satisfied, valid data is guaranteed on the Q outputs at $t_{A}$ from the rising edge of CK $_{\text {r }}$. Read operations attempted before trRL is satisfied may result in reading RAM locations not yet written. Since the Slave offers no read or write protect circuitry, the user must observe tFRL, especially when using free running asynchronous read/write clocks on the MK4505S.

## CONCLUSION

The MK4505M/S offers width expansion to any line or word size, and at least 40 bits of width without additional support circuitry. Master-to-Slave width expansion has a full compliment of status flags as well as Slave control logic for proper operation. The MK4505S is also width expandable with certain res-trictions. The MK4505M cannot be written while FULL, or read when EMPTY ; whereas, the MK4505S allows continuous read/write operations. Master-to-Master width expansion is not allowed. Both devicesuse the SGS-THOMSON Microelectronics BiPORT ${ }^{\text {TM }}$ RAM based memory cell allowing simultaneous read/write operations, and a $1 \mathrm{k} \times 5$ pipeline architecture giving the MK4505 an unsurpassed 15 ns access time with a 25 ns cycle time.

Figure 2. Read Timing


Note : Waveforms for master or slave stand-alone operation.
Figure 3. Write Timing


Note : Waveforms for master or slave stand-alone operatıon.

Figure 4. Slave width Expansion


Figure 5. Master/Slave width Expansion


Figure 6. Master-to-Slave width Expansion Timing Write/Read/Write-to-Full


## MICROWIRE EEPROM COMMON I/O OPERATION

Bernard SABY

SGS-THOMSON Microelectronics provides a wide range of serial access EEPROMs. The MICROWI$\mathrm{RE}^{\mathrm{TM}}$ product line is designed for a 4 -wire interface: SK the Clock input, CS the Chip Select Input, DI the Serial Data Input, and DO the Serial Data Output. Some MCUs such as the SGS-THOMSON ST9 or ST7 series include a Serial Peripheral Interface (SPI ) "on-chip", that can fit this MICROWIRE interface, but those EEPROMs can be used with any general purpose microcontroller where the interface wires are hooked to I/O ports or some equivalent circuitry.
Since DO output is in high impedance while instructions, addresses and data are shifted into the DI serial input, it seems attractive to tie DI and DO pins together to provide a common DI/DO bus. The chips can operate correctly in this configuration, provided that appropriate design rules are carefully followed. The possible troublesome situations are limited to the instructions where DO output is activated.
Such instructions include: READ,WRITE, ERASE, WRAL and ERAL.

This note reviews and details the specific points where precautions must be taken in common DI/DO applications. In order to provide the designer with a safe-design guide, all calculations are carried out upon the worst case values as specified in the data sheet of these EEPROM devices.

## READ INSTRUCTION

Let's consider a typical common DI/DO application (as in Figure1). The DI driver and the DO receiver can be discrete logic or part of a microcontroller I/O port or any equivalent circuitry.
DO pin is in high impedance while the READ opcode and the address bits are clocked into the chip upon the rising edge of SK clock. These bits must be kept valid for a minimum hold time of toiн: see data sheet. However, upon the rising edge of SK where the last address bit (AO) is clocked into DI, the DO pin comes out of high impedance and outputs the leading bit (logical 0 ) which precedes the 16 bit data string (see example in Figure 2).

Figure 1. Typical Common DI/DO Application


The maximum delay between the rising edge of SK and the leading " 0 " bit is specified for a maximum of tpDo (between 500 ns and $1 \mu \mathrm{~s}$, depending on the product); nevertheless, typical values of less than 100 ns can be found.
Since the DI driver must remain enabled with the

AO bit for a minimum of tDIH (hold time) before being disabled, a bus conflict will occur if the AO bit is a "1" (odd address registers). The consequences are:

- a low impedance path is created between $\mathrm{V}_{\mathrm{cc}}$ and ground through DI driver and the on-chip DO out-

Figure 2. Read Instruction Example


Figure 3. Short-Circuit between Vcc and Ground

put buffer (see Figure 3); this short-circuit may produce glitches on the power supply which can disturb all the circuits on the board;

- the logical level on the DI/DO bus is not welldefined as it is the result of the relative driving capability of the DI driver and the DO output buf-
fer; the DI pin can even see a logical " 0 " preventing the access of the odd address registers.
This trouble can be solved by inserting a current limiting resistor in the sinking current path. Figure 4 shows some possible locations for this resistor; however, the best location is between the DO out-

Figure 4. Possible Locations for the Current Limiting Resistor


Figure 5. Exponential Charge and Discharge of the Bus Capacitance

put and the DI/DO bus for the following reasons:

- during the overlap time, the logical level on the DI/DO bus will be defined by the DI driver only, allowing the respect of the tDIH hold time specification.
- as we discuss later, the $R$ resistor slows down the propagation time of the DO output signals on the DI/DO bus, but only the 16 bits of data read from the chip are affected. If $R$ were in series with the DI driver, all the input signals for all the instructions would be slowed down in the same way.
The R resistor doesn't have any effect as long as DO is in high impedance. During the execution of a READ instruction, R sinks some current from the DI driver during the short overlap time; then the DI driver is disabled and DO output takes control of the DI/DO bus through the R resistor.
Because of the bus capacitance C , the signals are distorded: the rising and falling edges of DO output are transformed into exponential curves whose shape depends on the time constant RC (see Figure 5 ).
The consequence is: after a rising edge of SK clock, the logical level on the DI/DO bus needs some delay before being considered as steadily established and ready to be sampled by the DO receiver. This
safety delay can be estimated to be at least $3 x R x C$; after sampling, the subsequent rising edge of SK can occur.
When applying the results of Figure 5 to the worst case of DO output levels (see data sheet): $\mathrm{V}_{\text {он }}$ min $=2.4 \mathrm{~V}, \mathrm{~V}$ o $\max =0.4 \mathrm{~V}$, Voltage Swing $=2 \mathrm{~V}$, the DI/DO bus levels will be:
- logical "1" $=2.3 \mathrm{~V}$ minimum for a delay of $3 x$ RC
- logical " 0 " $=0.5 \mathrm{~V}$ maximum after SK rising edge It will be necessary to reduce the SK clock frequency when and only when shifting the 16 bits of data out from the EEPROM. All other operations can be performed at the nominal clock rate.
This reduction is of course directly related to the RC time constant of the DI/DO bus. Figures 6, 7, 8 show some experimental examples replotted from the scope with different values of R and C .
In the last example, the maximum clock frequency is: $1 / 3 \times R C=100 \mathrm{KHz}$, assuming that DI/DO bus is sampled by the DO receiver circuitry just before the rising edge of the SK clock.
In order to avoid an important reduction of the clock frequency, the following techniques can be used which minimize the $R$ and $C$ values:

Figure 6. Oscilloscope Plot, $\mathrm{R}=10 \mathrm{k} \Omega, \mathrm{C}=100 \mathrm{pF}, \mathrm{RC}=1 \mu \mathrm{~s}$


Figure 7. Oscilloscope Plot, $\mathrm{R}=5 \mathrm{k} \Omega, \mathrm{C}=100 \mathrm{pF}, \mathrm{RC}=500 \mathrm{~ns}$


Figure 8. Oscilloscope Plot, $\mathrm{R}=10 \mathrm{k} \Omega, \mathrm{C}=330 \mathrm{pF}, \mathrm{RC}=3.3 \mu \mathrm{~s}$


## APPLICATION NOTE

- to minimize the bus capacitance, it is important to implement the EEPROM device as close as possible to the DI driver/DO receiver circuitry for the shortest connection, and not share too many devices on the same DI/DO bus since the capacitance will be proportionnal to the number of devices connected in parallel to the same DI/DO bus.
- the value of the R resistor can be decreased as long as the DI driver can source the corresponding amount of current during the bus conflict time and as long as the power supply is adequately decoupled to withstand this transient of current. It's up to the designer to decide about the best trade-off based upon his specific application's requirements.


## INTERFACE WITH CMOS CIRCUITS

The MICROWIRE EEPROM devices are specified for TTL compatible input/output levels; when using CMOS circuits to interface these devices, some precautions must be taken to ensure the correct interpretation of the logical levels.
Since the CMOS output-high levels are close to $V_{c c}$ and output-low level close to OV , it is obvious that there are no difficulties in driving the DI, CS and SK inputs of the EEPROM devices.

Concerning the DO output, the minimum outputhigh level is specified to 2.4 V , which is lower than the minimum input high level of CMOS ( 3.5 V for $\mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V}$ ). A common practice is to connect a pull-up resistor Rp between the DO output and $\mathrm{V}_{\mathrm{cc}}$, thus increasing the effective high-level in order to meet the CMOS specs.
Although this configuration suits perfectly to a separate DI and DO , it raises some difficulties in common DI/DO applications.
When DO output is a "zero" level, i.e. $\mathrm{V}_{\mathrm{ol}}=0.4 \mathrm{~V}$, worst case conditions, the R and Rp resistors act together as a voltage divider on the DI/DO bus (see Figure 9); hence, the Rp resistor value must be at least 5 times greater than $R$ value and the "zero" level on the DI/DO bus is:

$$
\begin{aligned}
& 0.4 \mathrm{~V}+(5 \mathrm{~V}-0.4 \mathrm{~V}) \times R /(\mathrm{R}+\mathrm{Rp})=1.17 \mathrm{~V} \\
& \text { when } R p=5 \times R
\end{aligned}
$$

Although this value is 330 mV below the 1.5 V , maximum "zero" input level of CMOS, the wide noise margin traditionally associated with CMOS is then significantly reduced.
For a "1" to "0" transition, the DO output on-chip buffer will have to discharge the bus capacitance through the $R$ resistor and to sink some current from the $\mathrm{V}_{\mathrm{cc}}$ through Rp resistor. In that case, we may

Figure 9. DI/DO Bus Configuration with Pull-up Resistor (Rp)

see that the new time constant is equal to the product of the bus capacitance C with the parallel combination of $R$ and $R p$, which is $17 \%$ smaller than the one without Rp. However, the steady " 0 " level is no more 0.4 V , as we assumed for TTL levels but 1.17 V as calculated above (if $\mathrm{Rp}=5 \times \mathrm{R}$ ). Despite of this smaller time constant, the voltage swing between " 0 " and " 1 " is greater in this case (see later on); hence it is advised before sampling to keep the same "rule of the thumb" delay of $3 \times$ RC after the SK clock rising edge.
The major problem is for the " 0 " to " 1 " transition. During a first step, the bus capacitance is charged through DO output in series with R and the Vcc power supply in series with Rp. These conditions lead to the same time constant as above (i.e. $17 \%$ smaller than the one without Rp).
But once the DI/DO bus voltage reaches the DO output level, the DO on-chip buffer is automatically turned off and the Rp resistor remains the only contributor to the charge of the bus capacitance, resulting into a much higher time constant: $\mathrm{RpxC}=$ $5 x R x C$ (if $R p=5 x R$ ).
If we consider the worst case "1" output level for DO ( $\mathrm{V}_{\text {он }}=2.4 \mathrm{~V}$ ), it lasts a long time to go up to 3.5 V ,
which is the minimum " 1 " input level for CMOS. It will last exactly $0.55 \times R p C$ (if Vcc $=5 \mathrm{~V}$ ) or $2.75 \times R \mathrm{C}$ after the DO output turn off, and we must add a reasonable noise margin ( 300 or 400 mV ).
As a result: the minimum delay between the rising edge of SK and the sampling of the DI/DO bus should be 2 or 3 times longer than the one we've found for the TTL levels (without Rp), and the clock frequency must be reduced as much.
It is possible to avoid this situation by using a TTL level compatible input CMOS device such as the 74HCTXXX devices as DO receiver circuit, or a CMOS microcontroller that provides a "TTL input levels" option on its I/O ports, such as the ST9 series, and thus get rid of this Rp resistor.

## PROGRAMMING MODE: ACKNOWLEDGEMENT OF READY/BUSY STATUS

On the MICROWIRE EEPROM devices, the selftimed programming cycle uses DO output to indicate the ready/busy status of the chip.
The self-timed programming cycle begins with the falling edge of CS at the end of a programming instruction; such instructions include: WRITE, ERASE, WRAL and ERAL.

Figure 10. Oscilloscope Plot, $\mathrm{R}=10 \mathrm{k} \Omega, \mathrm{C}=100 \mathrm{pF}, \mathrm{Rp}=50 \mathrm{k} \Omega$


## APPLICATION NOTE

Figure 11. Acknowledge of the Ready/Busy Signal on DO Output


CS pin must be kept low for a minimum of tcs (see data sheet). DO output remains in high impedance as long as CS is low; if CS is brougth high for clocking a new instruction, DO comes out of high impedance state and indicates the Ready/Busy status of the chip ( $0=$ Busy, $1=$ Ready).
In common DI/DO applications, this may create again a bus conflict; therefore, it is recommended to cancel this status signal: this is very simply done by applying a single clock pulse on SK input while CS is high (see Figure 11).
The operation is scheduled as follows:

- shift into the chip a programming instruction
- bring CS low for tcs minimum
- bring CS high
- monitor DI/DO bus till a "1" level is detected (Ready)
- clock SK once
- bring CS low
- the chip is ready to accept a new instruction

It should also be noted that this Ready/Busy status can be found active after the power-up of the chip; therefore, it is recommended to clock SK once (with $C S=1$ ) prior to any instruction.

## CONCLUSION

This note gives some guidelines for the possibilities and the conditions of a safe operation in common DI/DO applications. The safety of these designs is based on the good safety margins and the worst case data sheet values used in the calculations. These calculations are of course not exhaustive, each designer may adapt them for any given application.

## ENSURING DATA INTEGRITY IN ZEROPOWER AND TIMEKEEPER RAMs

The ZEROPOWER ${ }^{\text {TM }}$ and TIMEKEEPER ${ }^{\text {TM }}$ product families offer a unique non-volatile RAM solution. ZEROPOWER products consist of a single chip containing an ultra low power SRAM, a comparator for power supply voltage detection and battery control logic. TIMEKEEPERs include, in addition, a real time clock which loads clock/calendar information into specific locations of the memory array.
The monolithic ZEROPOWER and TIMEKEEPER chips are packaged in 600 mil wide dual-in-line plastic packages with 24 or 28 pins. The "top-hat" housing attached to the top of the DIP package contains the battery and also a crystal for the TIMEKEEPER products.
The products operate as conventional SRAMs when external power is applied. They have standard SRAM footprints and fast read and write access times. When the applied power supply drops below the specified threshold, the control circuitry write protects the memory. At a lower voltage the internal battery supplies power to maintain the data


ZEROPOWER Main Part Numbers

| Size | Type | Organisation | Vcc Trip | Feature |
| :---: | :---: | :---: | :---: | :--- |
| 16 K | MK48C02 | $2 \mathrm{~K} \times 8$ | 4.75 V | No battery |
|  | MK48Z02 | $2 \mathrm{~K} \times 8$ | 4.75 V |  |
|  | MKI48Z02 | $2 \mathrm{~K} \times 8$ | 4.75 V | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
|  | MK48Z12 | $2 \mathrm{~K} \times 8$ | 4.5 V |  |
|  | MKI48Z12 | $2 \mathrm{~K} \times 8$ | 4.5 V | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| 64 K | MK48Z08 | $8 \mathrm{~K} \times 8$ | 4.75 V | Power Fail Interrupt |
|  | MK48Z09 | $8 \mathrm{~K} \times 8$ | 4.75 V |  |
|  | MK48Z18 | $8 \mathrm{~K} \times 8$ | 4.5 V |  |
|  | MKI48Z18 | $8 \mathrm{~K} \times 8$ | 4.5 V | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
|  | MK48Z19 | $8 \mathrm{~K} \times 8$ | 4.5 V | Power Fail Interrupt |

TIMEKEEPER Main Part Numbers

| Size | Type | Organisation | Vcc Trip | Feature |
| :---: | :---: | :---: | :---: | :---: |
| 16 K | MK48T02 | $2 \mathrm{~K} \times 8$ | 4.75 V |  |
|  | MK48T12 | $2 \mathrm{~K} \times 8$ | 4.5 V |  |
| 64 K | MK48T08 | $8 \mathrm{~K} \times 8$ | 4.75 V | Power Fail Interrupt |
|  | MK48T18 | $8 \mathrm{~K} \times 8$ | 4.5 V | Power Fail Interrupt |

in the SRAM and power the real time clock until the system power becomes valid again.
Correct operation of the ZEROPOWER and TIMEKEEPER products requires the usual design considerations for high speed SRAM systems, however some additional points which sometimes give rise to incorrect operation are discussed below.

## Data Corruption or Loss

Negative Undershoots. Loss or corruption of the data in the entire address space of the RAM can be caused by negative undershoots of more than 0.3 V occurring on the device pins during a power cycle. Negative undershoots are often the result of improper termination of the signal lines. A resistor network can be used to correctly terminate the signal lines and prevent reflections and undershoots.

Figure 1. Gating of the system RESET and memory CHIP ENABLE for MK48Z02, MK48T02 and MK48Z08


Inadvertent Writes. Corruption of data in isolated bytes of the SRAM after a power cycle can be caused by inadvertent write cycles occurring on power up. Inadvertent writes can occur before the system stabilizes but after the ZEROPOWER or TIMEKEEPER is active. The memory should be protected against writing during the start-up phase and the signals are stable, by gating the system RESET with the memory CHIP ENABLE, as shown in Figure 1.
Low or Noisy Power Supplies. ZEROPOWER and TIMEKEEPER products have well specified windows for the power supply voltage within which they deselect or reselect. These windows are specified as either 4.75 V to 4.5 V or 4.5 V to 4.2 V . During normal operation the supply voltage for the products must exceed the maximum window value. If however, during a memory access, the supply volt-

Figure 2. Power on reset using E2 input of the MK48Z08 or MK48Z09
age drops into the deselect window, an invalid read or write to the ZEROPOWER or TIMEKEEPER may occur. Power supply fluctuations caused by current transients can be reduced through the use of a supply bypass capacitor mounted close the memory package. A suggested value is $0.01 \mu \mathrm{~F}$. If the system power supply is low and cannot be modified easily to bring it within specification, a change in the product type from a $5 \%$ to a $10 \%$ tolerance part may cure instances of unwanted deselection and apparent data corruption or loss.

## TIMEKEEPER Clock Errors

Setting Unused Bits in Clock Registers. Within the eight bytes of clock/calendar information, contained in the memory array of the TIMEKEEPER products, are a number of bits which are specified as 'unused', but which must be written to zero. Some of these bits control internal test modes which speed up the clock in order to efficiently test the products at the factory. The bits are always set to zero before shipment, but if an application sets
these bits a test mode may be invoked and the clock may run erratically. In a test mode the clock may run extremely fast or the seconds may not roll over to minutes after 60 counts. Software routines addressing the control registers should specifically set the unused bits to zero.

Immediate Access of Clock Information after a Power Up. During normal operation of the TIMEKEEPER products, the memory locations of the SRAM that contain the clock/calendar information are updated by the internal clock counter once per second. When a TIMEKEEPER is in the battery back-up mode, no updates to the memory locations occur. After a power up, the actual time is transferred to the memory locations one second after the product reselects. Thus access to the clock information in the memory in less than one second after a power up may yield the same information that was present at power down, not the new time.
The precautions described above are the most frequent that many users enquire about, it is hoped that this brief Application Note will provide a fast solution.

## UPGRADED MEMORY CAPABILITY USING ZEROPOWER AND TIMEKEEPER PRODUCTS

Systems that need read/write non-volatile memory have several choices available: EEPROM, SRAM plus battery or the ZEROPOWER ${ }^{\text {TM }}$ and TIMEKEEPER ${ }^{\text {TM }}$ products from SGS-THOMSON. Many microprocessor based systems require a non-volatile memory for storing vital data such as calibration constants, set up parameters, adaptable boot programs or other routines, systems status or clock \& calendar information. Consequently many systems from computer and POS terminals, video games, process controllers, medical equipment, trip computers, PABXs, to TV sets are using non- volatile memories today.
EEPROM memory access times are fast for data reading ( $100-200 \mathrm{~ns}$ ) but relatively slow ( $5-10 \mathrm{~ms}$ ) for writing which means that in many system applications data has to be copied in fast RAM and written to the EEPROM only when neccessary.


#### Abstract

Standard SRAMs can be incorporated directly into the memory map of processors since they have fast, equal read and write speeds. However additional circuitry must be designed to monitor the power supply and switch them over to battery back-up operation to make them non-volatile. A perfect solution to the need for non-volatile RAM is provided by the SGS-THOMSON ZEROPOWER and TIMEKEEPER RAMs which provide an SRAM together with battery back-up and the power supply and switch over circuitry in a single package. In addition the TIMEKEEPER products include a real time clock providing year, month, day, date, hour, minute and second information which may be read from locations in the SRAM address space. System designers can adopt a flexible solution to non-volatile memory by making a PC board layout which will allow users to have an easy upgrade from


Figure 1. Signal definitions for 24 and 28 pin DIP

one solution to another. Three jumpers can be used to select the use of $2 \mathrm{k} \times 8,8 \mathrm{k} \times 8$ or $32 \mathrm{k} \times 8$ EEPROM, standard SRAMs or ZEROPOWER/ TIMEKEEPER products. Product enhancements can be easily made by changing, for example, an EEPROM to a TIMEKEEPER. This would retain the non-volatile memory, but would add the ability for fast reading and writing of the memory and have a real time clock available. Typical benefits from using the TIMEKEEPER would be to timestamp events such as data transfers or files.

The standard pin out for $2 k$ to 32 k memories is based on either a 24 or 28 pin dual-in-line package. Figure 1 shows in the center a 24 or 28 pin package with the signal definitions for the $2 k-x-8$ memory which can be an SRAM, EEPROM or ZEROPOWER product in 24 pin DIP. The difference in the signal definitions for each type and size of memory are show to the left and right.
Table 1 gives the full listing of memory types and the jumper connections corresponding to the circuit of Figure 2. The PC board is provided with 28 connections, but only the lower 24 are used for smaller memory sizes. Pin 2 is jumpered across to either the INT line for the TIMEKEEPER MK48T08, or the A14 address line for the larger 32k x 8 EEPROM, SRAM or MK48Z32 ZEROPOWER products. Pin 26 is jumpered across to one of three signals, the supply Vcc for smaller memories of 2 k
x 8 capacity including the ZEROPOWERMK48Z02, the second chip enable E2 for the TIMEKEEPER MK48T08 or the address line A13 for larger memories of 32k x 8 capacity including the MK48Z32. The third jumper on pin 23 connects to either the write line $\bar{W}$ for $2 k \times 8$ EEPROM, SRAM and ZEROPOWER/TIMEKEEPER products or to A11 for the $8 \mathrm{k} \times 8$ and larger 32k x 8 sizes.

Figure 2. Jumpers for pins 1, 23(21) and 26(24)


Table 1. Jumper positions for each type of memory

| Type | Part Number | Size | J1 | J2 | J3 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| EEPROM |  | $2 \mathrm{~K} \times 8$ | $\mathrm{V}_{\mathrm{CC}}$ |  | $\overline{\text { w }}$ |
|  |  | $8 \mathrm{~K} \times 8$ |  |  | A11 |
|  |  | $32 \mathrm{~K} \times 8$ | A13 | A14 | A11 |
| SRAM |  | $2 \mathrm{~K} \times 8$ | $\mathrm{V}_{\text {CC }}$ |  | $\bar{W}$ |
|  |  | $8 \mathrm{~K} \times 8$ |  |  | A11 |
|  |  | $32 \mathrm{~K} \times 8$ | A13 | A14 | A11 |
| ZEROPOWER | MK48Z02 | $2 \mathrm{~K} \times 8$ | $\mathrm{V}_{\mathrm{CC}}$ |  | $\bar{W}$ |
|  | MK48Z08 | $8 \mathrm{~K} \times 8$ |  |  | A11 |
|  | MK48Z09 | $8 \mathrm{~K} \times 8$ | E2 | $\overline{\text { INT }}$ | A11 |
|  | MK48Z19 | $8 \mathrm{~K} \times 8$ | E2 | $\overline{\text { INT }}$ | A11 |
|  | MK48Z32 | $32 \mathrm{~K} \times 8$ | A13 | A14 | A11 |
| TIMEKEEPER | MK48T02 | $2 \mathrm{~K} \times 8$ |  |  | $\overline{\text { W }}$ |
|  | MK48T08 | $8 \mathrm{~K} \times 8$ | $\overline{\mathrm{E} 2}$ | $\overline{\text { INT }}$ | A11 |
|  | MK48T18 | $32 \mathrm{~K} \times 8$ | E2 | $\overline{\text { INT }}$ | A11 |

## APPLICATON NOTE

## TIMING SPECIFICATIONS

There has been for some years misunderstandings about the definition and specification of memory timing parameters. Many companies have used different timing names and different waveform diagrams. Sometimes parameters are not clearly and unequivically defined.

Timing parameter names have historically tended to describe the functions of the time, for example:

- $t_{\text {AH }} \quad$ Address Hold time
- tDh Data Hold time
- tacc Access time

These names do not describe very well the actual time specified, $\mathrm{t}_{\mathrm{AH}}$ does not say hold time from what, to what. tAcc does not specify whether this is the time from, for example, addresses valid or from chip enable asserted.

A better system is to follow that outlined by JEDEC. This uses both signal names and logic states to define the timing parameters.
The system follows the rules as in the example " t 1234 ", where 1 and 3 specify the signal names

Figure 1. Signal Names

(negative logic signals eg. $\overline{\mathrm{E}}$ are shown without the negation bar), for example:

- Q Data Output
- D Data Input
- E Chip Enable
- G Output Enable
- A Addresses
- W Write Enable
and, 2 and 4 specify the logic level as in Figure 2 and follows:
- H a Low to High transition to above a High level measurement threshold
- L a High to Low transition to below a Low level measurement threshold
- V valid signals, above High or below Low measurement levels
- X transition or invalid signals, signals that are possibly changing and are below a high level or above a low measurement level.

Figure 2. Input Output Waveforms References


Note: High. Low, Valid and Transitıon (X) levels

Some examples of these definitions, with the name it replaces, are in Table 1.

Table 1. Timing Characteristics Example

| Symbol | Alt | Parameter |
| :---: | :---: | :---: |
| tavav | $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time |
| tavav | $t_{\text {Acc }}$ | Address Valid to Output Valid |
| telax | tız | Chip Enable Low to Output Transition |
| telov | tce | Chip Enable Low to Output Valid |
| $\mathrm{t}_{\text {talax }}$ | tolz | Output Enable Low to Output Transition |
| tglov | toe | Output Enable Low to Output Valid |
| tehaz |  | Chip Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |
| tghaz | tof | Output Enable High to Output $\mathrm{Hi}-\mathrm{Z}$ |
| taxax | toh | Address Transition to Output Transition |

Note: These are taken from the FLASH MEMORY data sheets.

## MEASUREMENT CONDITIONS

The signal measurement conditions are also important for the definition of timings, there are three important definitions,
The input signal rise and fall time. Although, in theory, no timings depend on this - that is the definition of parameters is not dependant on the rise or fall time of the input signals - some products may have characteristics which vary with the slew rate of the input.
The levels of the input signal. Both the Low level and High level voltage. These obviously must be at least equal to the specified $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ for the device input signals.

The voltage level at which the timing measurement starts and stops.

For example, for EPROMs the SGS-THOMSON specification states:

- Input Rise and Fall times are 20ns max
- Input and Output signal levels are $0.4 \mathrm{~V}(\mathrm{~min})$ to 2.4V(max)
- Input and Output timing reference levels are 0.8 V (Low) to 2.0 V (High)
and, a signal is defined as Hi-Z (high impedance) when it is not driving or being driven.


## USING THIS SYSTEM

The system then works, for example, like here after described.

A time specification of tavav means a time from the point where the address lines are ALL below 0.8 V for signals at or going to a logic Low level and above 2.0V for those at or going to a High logic level, to a time where the data output signals are ALL either below 0.8 V or above 2.0 V .

A time specification of tehqz means a time from the chip enable input going above 2.0 V to the point where the data output is no longer driving.
A time specification of taxax means a time from the point where any single address line rises above or falls below its stable, valid level ( 0.8 V for Low level or 2.0 V for High level), to the point where any data output line transition passes these levels and is consequently no longer valid.

## TIMING DIAGRAMS

The use of these definitions makes it unneccessary to draw the timing diagrams with times shown from a notional high or low measurement point, as the measurement points are clearly specified by the definition of measurement conditions and the signals and logic are described by the timing parameter description. The diagrams can be simplified for maximum clarity and understanding by indicating, diagrammatically, the timings from the waveform center point.
For example, if the measurement conditions for timing are specified as:

- Input Voltage levels are 0.45 to 2.4 V
- Input and Output reference levels are 0.8 to 2 V and, Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where the signal is no longer driving; then in the diagram:
- tavav is measured from the point where all address lines are either above 2 V or below 0.8 V to the same levels at the end of the cycle.
- telqv is measured from $\bar{E}$ Low, or below 0.8 V to the point where all data lines are either above 2 V or below 0.8 V .
- tehqz is measured from $\bar{E}$ High, or above 2V, to where the data outputs are no longer driving the signal lines.

Note that the telqv timing, for example, is shown diagramatically not from a "low" point on the $\bar{E}$ falling edge, but from the center and is shown not to a "high/low" point on the Data Output but again to the center. This is for clarity of the diagram, as
the actual measurement points are clear from the definitions and timing names.
This system has been, or will be, adopted for all SGS-THOMSON memory products.

Figure 3. Timing Diagram Example


## APPLICATION NOTE

## TAPE AND REEL PACKING

by Antony WATTS

Surface mounting packages can be supplied with Tape and Reel packing. The reels are standard 330 mm diameter and contain between 250 and 2500 devices.

The packages supplied on Tape and Reel are listed in Table 1, with their body width in "mils". This table also shows the Tape Width and Part Pitch used, and the quantity per reel.

The reels used are either plastic antistatic or conductive with a black conductive cavity tape, the cover tape is transparents antistatic or conductive. Devices are orientated in the cavities with the identifying pin (normally pin 1) on the same side as the sprocket holes in the tape.

Table 1. Packages on Tape and Reel

| Package Type | Body Width | Description | Tape Width <br> (W) | Part Pitch <br> (P) | Q.ty per Reel |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PSO8 | 150 mils | Plastic Small Outline | 12 mm | 8 mm | 2500 |
| PSO14 | 150 mils | Plastic Small Outline | 16 mm | 8 mm | 2500 |
| PSO16 | 150 mils | Plastic Small Outline | 16 mm | 8 mm | 2500 |
| PSO14 | 300 mils | Plastic Small Outline | 16 mm | 12 mm | 2000 |
| PSO16 | 300 mils | Plastic Small Outline | 16 mm | 12 mm | 2000 |
| PSO20 | 300 mils | Plastic Small Outline | 24 mm | 12 mm | 1000 |
| PSO24 | 300 mils | Plastic Small Outline | 24 mm | 12 mm | 1000 |
| PSOJ28 | 300 mils | Plastic Small Outline J-lead | 24 mm | 12 mm | 1000 |
| PSOJ28 | 330 mils | Plastic Small Outline J-lead | 24 mm | 12 mm | 1000 |
| PSOJ28 | 340 mils | Plastic Small Outline J-lead | 24 mm | 12 mm | 1000 |
| PLCC20 | - | Plastic Leaded Chip Carrier | 16 mm | 12 mm | 1000 |
| PLCC28 | - | Plastic Leaded Chip Carrier | 24 mm | 16 mm | 500 |
| PLCC32 | - | Plastic Leaded Chip Carrier | 24 mm | 16 mm | 750 |
| PLCC44 | - | Plastic Leaded Chip Carrier | 32 mm | 24 mm | 500 |
| PLCC52 | - | Plastic Leaded Chip Carrier | 32 mm | 24 mm | 500 |
| PLCC68 | - | Plastic Leaded Chip Carrier | 44 mm | 32 mm | 250 |
| PLCC84 | - | Plastic Leaded Chip Carrier | 44 mm | 36 mm | 250 |

Figure 1a. Reel


Figure 1b. Reel Dimensions

| Tape Size | A Max | B Min | C | D Min | N Min | G | T Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 2 ~ m m}$ | 330 | 1.5 | $13 \pm 0.2$ | 20.2 | 50 | $12.4+2 /-0$ | 18.4 | mm |
| $\mathbf{1 6 ~ m m}$ | 330 | 1.5 | $13 \pm 0.2$ | 20.2 | 50 | $16.4+2 /-0$ | 22.4 | mm |
| $\mathbf{2 4 ~ m m}$ | 330 | 1.5 | $13 \pm 0.2$ | 20.2 | 50 | $24.4+2 /-0$ | 30.4 | mm |
| $\mathbf{3 2 ~ m m}$ | 330 | 1.5 | $13 \pm 0.2$ | 20.2 | 50 | $32.4+2 /-0$ |  | mm |
| $\mathbf{4 4} \mathbf{~ m m}$ | 330 | 1.5 | $13 \pm 0.2$ | 20.2 | 50 | $44.4+2 /-0$ |  | mm |

Figure 2. Leader and Trailer


Figure 3. Small Outline Mechanical Polarization


Figure 4. PLCC Mechanical Polarization


Figure 5a. Embossed Carrier for 8, 12, 16, 24 mm Tape


USER DIRECTION OF FEED
VA00652

Figure 5b. Carrier Tape Constant Dimensions

| Tape Size | D | E | Po | T Max | Ao, Bo, Ko | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{8} \mathbf{~ m m}$ <br> $\mathbf{1 2 ~ m m}$ <br> $\mathbf{1 6 m}$ | $1.5+0.1 /-0$ | $1.75 \pm 0.1$ | $4 \pm 0.1$ | 0.4 | see Note | mm |
| $\mathbf{2 4 ~ m m}$ | $1.5+0.1 /-0$ | $1.75 \pm 0.1$ | $4 \pm 0.1$ | 0.4 | see Note | mm |

Note: Ao, Bo, Ko, are determinated by components sizes. The clearance between the component and the cavity must be withina. $0,05 \mathrm{~mm} \mathrm{~min}$. to 0.50 mm max. for 8 mm tape
b. $0,05 \mathrm{~mm} \mathrm{~min}$. to 0.65 mm max for 12 mm tape
c $0,05 \mathrm{~mm}$ min. to 0.90 mm max. for 16 mm tape
d. $0,05 \mathrm{~mm}$ min. to 1.00 mm max. for 24 mm tape

Figure 5c. Carrier Tape Variable Dimensions

| Tape Size | B1 Max | D1 Min | F | K Max | P2 | W | P | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{8 ~ m m}$ | 4.2 | 1 | $3.5 \pm 0.05$ | 2.4 | $2 \pm 0.05$ | $8 \pm 0.3$ | $4 \pm 0.1$ | mm |
| $\mathbf{1 2 ~ m m}$ | 8.2 | 1.5 | $5.5 \pm 0.05$ | 4.5 | $2 \pm 0.05$ | $12 \pm 0.3$ | $4 \pm 0.1$ <br> $8 \pm 0.1$ | mm |
|  |  |  |  |  |  |  |  |  |
| $\mathbf{1 6 m m}$ | 12.1 | 1.5 | $7.5 \pm 0.1$ | 6.5 | $2 \pm 0.1$ | $16 \pm 0.3$ | $4 \pm 0.1$ $8 \pm 0.1$ | mm |
|  |  |  |  |  |  |  |  | $12 \pm 0.1$ |

Figure 6a. Embossed Carrier for 35, 44 mm Tape


Figure 6b. Carrier Tape Constant Dimensions

| Tape Size | D | D1 Min | E | K Max | Ao, Bo, Ko | Po | T Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 32 mm | $1.5+0.1 /-0$ | 2 | $1.75 \pm 0.1$ | 10 | see Note | $4 \pm 0.1$ | 0.5 | mm |
| 44 mm | $1.5+0.1 /-0$ | 2 | $1.75 \pm 0.1$ | 10 | see Note | $4 \pm 0.1$ | 0.5 | mm |

Note: Ao, Bo, Ko, are determinated by components sizes. The clearance between the component and the cavity must be within: $0,05 \mathrm{~mm}$ min to 1.00 mm max. for 32 mm and 44 mm tapes.

Figure 6c. Carrier Tape Variable Dimensions

| Tape Size | B1 Max | F | P3 | S | W | P | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 32 mm | 23 | $14.2 \pm 0.1$ | $2 \pm 0.1$ | $28.4 \pm 0.1$ | $32 \pm 0.3$ | $\begin{aligned} & 16 \pm 0.1 \\ & 20 \pm 0.1 \\ & 24 \pm 0.1 \\ & 28 \pm 0.1 \\ & 32 \pm 0.1 \end{aligned}$ | mm |
| 44 mm | 35 | $20.2 \pm 0.1$ | $2 \pm 0.15$ | $40.4 \pm 0.1$ | $44 \pm 0.3$ | $\begin{aligned} & 24 \pm 0.1 \\ & 28 \pm 0.1 \\ & 32 \pm 0.1 \\ & 36 \pm 0.1 \\ & 40 \pm 0.1 \end{aligned}$ | mm |

## THE MK4202 TAGRAM 32-BIT CACHE DESIGN CONCEPTS

## INTRODUCTION

The MK4202 cache TAGRAM ${ }^{\text {TM }}$ from SGSTHOMSON Microelectronics is a very fast CMOS SRAM based Cache Directory Comparator. The MK4202 offers high performance with a 20 ns cycle time, and a 17 ns address to tag compare access time. It is configured for the new generation 32-bit microprocessors, and implements a $2 \mathrm{~K} \times 20$ architecture (see Figure 1). The device contains a 20-bit on-board comparator with dual compare or match outputs for easy interface to various 32-bit processors. An on-board chip enable decoder is also included to allow both width and/or depth expansion. Depth expansion is allowed up to a 32 K density without speed (propagation time) penalties.

Figure 1. MK4202 TAGRAM Logic Symbol


The MK4202 can enhance both system performance and cost. The high speed compare access time enhances the zero wait state logic to the processor for better system performance. Secondly, the MK4202 has high impedance data bus control inputs $(\overline{\mathrm{S}})(\overline{\mathrm{G}})$, and eliminates separate latch, transceiver, and comparator components. This reduces the required real estate in PC board area, and results in lower system cost with no added gate delays through separate components.

## TAGRAM OPERATION

A TAGRAM is that part of a cache subsystem that determines if data or instructions is retained in the cache memory (data cache). While this may be obvious, it should be noted that typical cache subsystems are designed in three sections: the data cache which stores the data to be used by the microprocessor, the cache tag buffer or cache directory, which stores the upper order address of each cache entry, and the cache control logic for processor interface, and cache read/write operations (see Figure 2). The data is identified by address location, and is stored in the cache directory (the MK4202 serves as the cache directory). If the TAGRAM "sees" a match, meaning that the necessary data is resident in the cache, it determines a hit and initiates a zero wait state operation to the processor. Conversely, a miss (nomatch) condition results in longer cycles for program execution since the cache does not contain the requested information.
During a compare cycle, the MK4202's on-board 20-bit comparator compares the upper address inputs ( $D Q_{0}-\mathrm{DQ}_{19}$ ) with internal RAM data at the specified index address ( $\mathrm{A}_{0}-\mathrm{A}_{10}$ ). (The TAGRAM's architecture is shown in Figure 3). If all bits are equal (match), a hit is determined, and both Compare Outputs ( $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ ) will go HIGH. If at least one bit is different, a miss condition exists, and both $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ will go LOW. The user can optionally force a MISS or HIT on either or both compare outputs by asserting $\overline{\mathrm{M}} \times$ or $\overline{\mathrm{H}} \times$ active LOW. A forced MISS overrides a forced HIT input (note the data sheet Truth Table). The Compare Ouput Enable ( $\overline{\mathrm{CG}} \mathrm{x}$ ) has no affect during a Force Hit or Force Miss operation.

Figure 2. Generalized Cache Block Diagram


## CIRCUIT DESCRIPTION

A Direct Mapped Cache subsystem application using the MK4202 is shown in the schematic block diagram in Figure 4. In this example, we are serving a 32 -bit microprocessor with a 32 -bit address bus and data bus. The 12 lower significant address lines $\left(A_{0}-A_{11}\right)$ are connected to the address inputs of the MK4202, with $A_{11}$ connected to $E_{0}$ of both TAGRAMs as shown.

Figure 3. MK4202 TAGRAM Organization


This input will implement a 4 K address index for the Cache Directory in this example, and a 4 K address for the Cache Data RAM. The upper address bits of the processor ( $\mathrm{A}_{16}-\mathrm{A}_{31}$ ), function as the tag data bits for the MK4202 TAGRAM, with CDQo pulled up to $V_{c c}(+5$ volts) as a valid bit. Therefore, the cache tag buffer, or Cache Directory, consists of 4 K $\times 16$ bits, or 8 K bytes. The Data Cache consists of eight very fast $4 \mathrm{~K} \times 4$ SRAMs with Chip Enable ( $\overline{\mathrm{E}}$ ) for a 32 -bit line width, resulting in a total of 16 K bytes of memory (refer to Figure 5). Cache subsystems studies have shown that a cache design using this mapping scheme and combined memory size can yield a hit rate of better than $80 \%$.
The MK4202 TAGRAM uniquely identifies each cache entry with an address scheme consisting of the index and tag. The upper addresses of a 32-bit microprocessor are considered as the tag, and are connected to the DQ pins ( $D Q_{1}-Q_{16}$ ) of the MK4202 (see Figure 4). The CDQo pin is designated to serve as the valid bit, as it allows the internal RAM to be reset or cleared to all zeros at all locations for the $\mathrm{CDQ}_{0}$ output. The 11 address inputs ( $A_{0}-A_{10}$ ) of the MK4202 function as the address index, and are connected to the lower addresses of the processor. Extra lower order address lines can be connected to the Enable Inputs ( $E_{0}-E_{3}$ ) for on-board chip enable decode for depth expansion. (The $\mathrm{E}_{0}-\mathrm{E}_{3}$ inputs correspond directly to the $\mathrm{P}_{0}$ - $\mathrm{P}_{3}$ inputs as described in the MK4202 data sheet). In this example, $\mathrm{A}_{11}$ is connected to $\mathrm{E}_{0}$ for a depth expansion of 4 K . The $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ Compare Outputs incorporate a CMOS totem-pole 3state design. This high impedance state allows

Figure 4. 16K-Byte Direct Mapped Cache Subsystem


## CIRCUIT DESCRIPTION (Continued)

each output to be tied together in a wired-OR configuration for multiple device applications, as shown in Figures 4 and 6. A pull-up resistor is suggested to enhance proper operation.

Figure 5. Cache Example Organization


All processor address lines do not have to be connected to the TAGRAM, as most systems require designated non-cached addresses. Some address lines may define peripherals from an address vector for various I/O devices, or define DMA operations. Thus, a certain amount of address space is often required for various non-cacheable operations. Therefore, extra address lines from the processor can be used to decode these system operations. Unused addresses from the processor can be left open ; however, unused control and address inputs or tag data inputs to the MK4202 should be tied to be determined as a logic one or logic zero.

## CIRCUIT OPERATION

The basic purpose of our Direct Mapped Cache subsystem is to provide the microprocessor (henceforth CPU) with a quick response for requested data from the data cache to avoid long memory cycles to main memory. Since typical programs spend most of their execution time in loops or nested procedures from a few localized areas of the program, the cache subsystem can maintain a copy of this localized data for faster execution. This will make our system more efficient and provide optimum performance.

Figure 6. Application Block Schematic


## CIRCUIT OPERATION (Continued)

Operation begins by initializing the MK4202 TAGRAM by asserting RS to clear all internal SRAM bits for the CDQo output to a logic zero. This invalidates all entries in the cache directory. When the CPU begins its first read command cycle, the lower address bits select a location in the MK4202. This location in the TAGRAM is compared against the 16 bits of tag along with the single valid bit ( $C D Q_{0}=V_{c c}$ ). The valid bit will determine a miss condition causing $\mathrm{C}_{\mathrm{x}}$ to go LOW since data ones is being compared against data zeros. This is a cache miss, and the CPU will wait for a response from main memory.
In our Direct Mapped Cache subsystem example, we will assume the write-through method for main memory and cache coherency. This means that while the CPU is waiting for data during a read/miss operation, that the cache write/read
control logic is designed to write data from main memory into the data cache SRAMs at the address defined by the index. When this happens, the 16 bits of tag, along with the valid bit, will be written simultaneously into the MK4202 cache directory. This way both the main memory and the cache subsystem contain the same information.
Now the logic one valid bit on the MK4202 TAGRAM can verify that the data in the data cache is a valid copy of main memory, since both the internal data and CDQ 0 (valid) are data ones. Of course, a cache miss will not occur after a reset operation, but every time the lower 12 address index bits select a location where the 17 tag bits ( 16 bits plus valid bit) do not match. However, each time a miss occurs, the most recent data will be written into the cache memory. This maintains cache coherency with main memory by constantly updating the cache with the most recent data.

## CIRCUIT OPERATION (Continued)

After the cache has been written with valid data, and the CPU executes a read command from the same location that has been written into the cache subsystem, then the data tag bits will match, and a cache hit results. During a hit condition, both compare outputs, $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$, will go HIGH. This will cause the CPU to operate in a no-wait state, and data will be gated onto the data bus from the data cache memory. The match/hit operation takes the requested data from the data cache, avoids wait state cycles to main memory, and terminates the cycle with a data acknowledge to the CPU.
It should be noted that even though both $\mathrm{C}_{0}$ and $\mathrm{C}_{1}$ go HIGH during a hit, that both compare/match outputs may not be required for the cache hit/miss control logic. The user could use one match output for determining a miss or hit condition, and use the other compare output to pass inputs through the MK4202 to the CPU. This is illustrated in Figure 6, where $\mathrm{C}_{0}$ is normally HIGH except in an error condition. In this manner, a system error or halt will alert the CPU and invalidate cache execution at the same time. This is another benefit using the MK4202 and can reduce the number of required logic gates, and therefore system components.

## CONCLUSION

We have given a general application and overview of the MK4202 cache TAGRAM in conjunction with a 32-bit data bus Direct Mapped Cache subsystem
concept. System operation allows the cache subsystem to be updated with the most recent data for each access to main memory. The MK4202 allows easier implementation, and reduces the number of devices or components. Of course the MK4202 can also be used to implement a two or more set-associative cache design. In fact, by using the enable and chip select inputs on the MK4202, one can easily implement several cache design arrangements.

There are several features and organizational benefits when using the MK4202 for cache design. The device provides a flash clear (RS) function to invalidate cache entries, which is useful for single processor systems, and for multi-processor systems sharing a cache subsystem. Additionally, the MK4202 is wide enough to provide extra bits for storing other information besides address tag data. One example might be "dirty bit" storage in a multi-processor application using a copy back method for cache coherency. Another example could be identification of non-cached addresses.

With the introduction of SGS-THOMSON's MK4202 TAGRAM, implementing cache subsystem designs for a 32-bit processor has been made easier. Cache subsystem implementation can now be provided for small-to-medium microcomputer systems without a large investment. The MK4202 TAGRAM provides for cost effective, high speed cache memory designs for today's 32-bit microprocessors, and is fully TTL compatible on its inputs and outputs.

# MK45180 BiPORT SnoopTAG SIMPLIFIES CACHE COHERENCY 

## INTRODUCTION

Increased processor performance requirements have traditionally translated into more complex processor implementations, and higher clock frequencies. As the demands on leading edge technology have exceeded the capabilities, system designers have moved to alternate architectures to meet their throughput demands. Among these, cache memories and multi-processing are prominent.
Cache schemes in a multi-processing environment bring with them a whole new set of system concerns. Foremost among them is the maintenance of cache coherency between the remote cache memory subsystems, and the global system memory. Several protocols have evolved to address this issue, and all of them call for monitoring or "snooping" the main system bus. This type of bus monitoring is also known as "bus watching". The bus monitoring logic evaluates transactions on the system bus that may affect local cache storage. If such a transaction is detected, then the local cache subsystem is notified, and a fetch and update operation to obtain the new data will be performed by the local cache the next time it requests information from that specific location.
The current need is for the development of a high performance cost effective method for maintaining cache coherency within a global system where several processors share a common communication bus. One solution is a dual-port (or BiPORTTM) cache tag directory for implementing local and global compare operations utilizing a single storage medium (such as a dual-port SRAM array). A dualport cache tag directory (BiPORT TAGRAM ${ }^{\text {M }}$ ) serves a pervasive need in any shared memory system that utilizes cache storage - that is the need for a cost-effective and simplified method to maintain cache coherency in each of the local processing elements. To decrease system overhead, it would be preferable if this dual-port cache TAGRAM included a bus watch or "snoop" algorithm to self invalidate local cache entries that were overwritten in global memory by other bus masters and system processes sharing the same global data bus.

## CACHE COHERENCY CONCERNS

A simplified block diagram for a uni-processor system is shown in Figure 1. The major elements are the local processor, system main memory, a local cache subsystem (blown up into it's individual elements), and some peripheral and I/O devices that share the system bus.

This can be contrasted with a typical shared memory architecture for a multiprocessing system depicted in Figure 2. Note that each of the local processors has it's own dedicated local cache subsystem, and each of these cache subsystems contains replicas of the data in system main memory that are being utilized by these processors most often. It is conceivable, even likely, that separate local processors will be processing the same system data repeatedly. This precisely, is where the issue of cache coherency in shared memory systems is born.

Although cache coherency concerns may seem more evident with multi-processor designs, even uni-processor designs can have need of special coherency logic. Referring again to Figure 1, should the I/O or peripheral device update main memory, then the local cache must be notified. The local cache must have a means of detecting the update to Main Memory in order to fetch and store the new data in the cache subsystem. Obviously, these cache coherency problems are amplified in a system with more than one processor, with each processor having its own cache subsystem.

## MULTI-PROCESSOR CACHE COHERENCY

A more specific example of the cache coherency problem using a shared bus in a multi-processor system is illustrated in Figures 3 and 4. Here a local cache has data XYO, which is a replica of the data stored at location XY in main memory, stored in it's SRAM cache bank. Another processor (or DMA device, I/O device, or peripheral) writes to main memory location XY with new data XY1 (Figure 4). Unless the local cache subsystem is aware of this write, the data that it has stored will be "stale". In other words, the data that the local cache has stored will not be equivalent to the data resident at the main memory location which it is intending to

Figure 1. Typical Uniprocessor Application


Figure 2. Typical Multiprocessor Application

replicate. This is a major potential source of system errors.
The method for preventing this situation in these systems is to perform system bus watching or "bus snooping". Essentially the local cache subsystem monitors all system writes to main memory, and compares the main memory addresses being
written with the addresses of the data stored in it's local cache. If the main memory location being written by an external source is resident in local cache, the local cache subsystem invalidates the location, effectively informing the local processor that the data is not coherent with the data it is replicating in main memory.

Figure 3. Cache Coherency 1


Figure 4. Cache Coherency 2


Figure 5. Conventional Bus Snooping Solution


## SNOOPTAG CONCEPT

The conventional solution to the cache coherency problem previously discussed is depicted in Figure 5 . In essence, system designers having little choice, use redundant TAGRAM banks each containing exactly the same data as the other. One of the TAGRAM banks is dedicated to the local processor, and the other is dedicated to snooping the system bus. This is an obvious inefficient use of resources. i.e. TAGRAM duplication which constitutes excess cost, demands additional board space, and results in more power consumption. Furthermore, the coherency control logic for the duplicate TAGRAM banks and Main Memory can become so complex that it may jeopardize system throughput. Hence, the dual-port TAGRAM (SnoopTAG ${ }^{\text {TM }}$ ) concept is presented as an alternative method for cache coherency.

## DEVICE DESCRIPTION

As a solution to an efficient method of cache coherency in multi-processor (or uni-processor) designs, SGS-THOMSON introduces a new member to the TAGRAM family: the MK45180 CMOS BiPORT SnoopTAG ${ }^{\text {TM }}$. The MK45180 SnoopTAG is a $4 \mathrm{~K} \times 10$ dual-port cache tag directory with an on-board snoop invalidation protocol. The device is comprised of two ports as: (1) PORT A which is the local processor bus port, and (2) PORT B as the system or "snoop bus port". Both ports have an independent comparator to indicate a hit or miss condition in reference to the cache tag directory during compare cycles. The ports can operate asynchronous to each other using data stored in a common SRAM memory array. Thus, the MK45180 SnoopTAG allows the snoop invalidation process to be transparent to system performance. A simplified block diagram of the
application concept is shown in Figure 6. (A thorough technical description including truth tables and timing edges is given in the MK45180 Data Sheet.)
A complete block diagram of the device concept is presented in Figure 7. The thrust of the idea is to collocate the snoop port and local port into a single device, not only eliminating the need for redundant tag directories, but also vastly simplifying the coherency control logic. Furthermore, the MK45180 has on-board parity generation and checking, allows width expansion to include a 32 -bit address bus in a master/slave configuration, includes a flash clear operation to invalidate or flush the entire cache TAGRAM, has a built-in snoop invalidation protocol, and has several other user mode options that make the device adaptable to many applications.

Figure 6. Block Diagram


Figure 7. MK45180 Block Diagram


## SNOOP INVALIDATION PROTOCOL

As shown in Figure 7, the MK45180 incorporates a hidden Snoop Valid bit (SV) for easier BiPORT operations and fast snoop invalidation during snoop write-hit operations. Figure 8 displays how the SV bit must be valid for either port to detect a valid hit condition, in addition to a valid match of the tag field data bits. It should be noted that Port A (local port) always writes the Snoop Valid bit to a logic 1. Port B on the other hand, always clears the SV bit to a logic 0 when a snoop write-hit occurs. Therefore, a bus snoop hit during system write operations will invalidate the Snoop Valid bit in the SRAM array only at that specific address. This forces a miss and cache fetch-update when the local port accesses the same location at a later time (thus the new data is fetched and stored by local cache). This cache coherency method eliminates the possibility of invalid or stale data being accessed by the local port.

## TAG FIELD WIDTH EXPANSION

The width of the tag field data bits can be increased by implementing a Master/Slave configuration shown in Figure 9. This application example displays a $4 \mathrm{~K} \times 20$ bit tag field with parity to include a 32 -bit address bus. Port A provides a high speed
three state totem-pole match output design for fast match accesss and data off times ( $\mathrm{MTCH}_{\mathrm{A}}$ HighZ). Port B has a two state match output design for fast expansion timing. The $\mathrm{MTCH}_{B}$ output of the Slave is the MXI input of the Master. The MXI pin serves as the "Match Expansion Input" to the Master by providing the handshake for the snoop invalidation protocol. Control signals and index addresses can be bused in parallel to both devices, while the tag data bits are connected to the upper significant bits of the address field.

The Master/Slave combination allows operation cycle times equal to that of the single device. The local port has a cycle time of 20 ns , while the snoop port has a cycle time of 30 ns . The MK45180 allows fast local compare cycle times by ANDing the $\mathrm{MTCH}_{\mathrm{A}}$ outputs, while the system snoop port can determine a hit or miss, and complete the snoop invalidation within the Port B cycle time if a snoop write-hit exists. Only the Master device can execute the snoop invalidation protocol via the snoop port, thus the MXI handshake is required for the occasion where the Master device is a "hit", and must determine if the Slave device is a hit before allowing a snoop invalidation to occur. This ensures a valid compare-hit before the snoop invalidation protocol is executed within the snoop cycle.

Figure 8. Match Comparator Logic


Figure 9. Tag Field Width Expansion


## COMPARE 6 OPTION

The MK45180 has another unique user configuration option for compare operations affecting both ports. The COMP6 input pin is a static input that configures the comparator on both ports (Port A and B) to compare either 6 or 10 external tag data inputs with the internal RAM to determine a match. If the COMP6 input is tied high, then a tag field of 10 bits is provided. This means both ports compare all 10 tag data bits with the internal RAM during a compare cycle to detect a hit or miss condition. If the COMP6 input is tied low, 4 bits are truncated from each port comparator, resulting in a 6 -bit tag field with 4 status bit outputs during a valid compare cycle for either port (refer to the MK45180 Data Sheet). In summary, each port will indicate a hit or miss condition during a compare cycle in addition to providing four cache subsystem status bits simultaneously. Therefore, by using the COMPARE 6 option, an additional SRAM is not required to store and read cache status information. Figure 10 details the Master/Slave expansion combination with the COMP6 input of the Slave device tied low. This provides a cache tag directory of $4 \mathrm{~K} \times 16$ tag bits with $4 \mathrm{~K} \times 4$ status bits.

## APPLICATION EXAMPLE

The next two figures show how a 32-bit bus scheme design using the SnoopTAG reduces part count, board space, and design complexity resulting in reduced design cost. The block diagram in Figure 11 uses the conventional bus snooping approach by duplicating cache TAGRAMs (refer to Figure 5). In this diagram we employ the MK41S80 $4 \mathrm{~K} \times 4$ cache TAGRAM to build a $4 \mathrm{~K} \times 18$ bit (plus valid bit) cache tag directory. This implementation requires ten (10) MK41S80 devices in addition to the complex cache tag coherency and snoop invalidation protocol logic.
In contrast, Figure 12 displays the same basic block logic circuit using the MK45180 SnoopTAG. To summarize, the same $4 \mathrm{~K} \times 18$ bit cache tag directory with valid bit (shown in Figure 11) requires only two MK45180 SnoopTAGs in the master/slave configuration. No off-chip cache tag coherency or snoop invalidation logic is needed. Thus, the SnoopTAG dramatically reduces part count and board space while simplifying design. Additionally, the snoop invalidation protocol is transparent to the system, thereby enhancing system performance.
As another example, should an application call for the cache tag directory to have a 4 K address index,

Figure 10. Compare 6 Option Width Expansion


Figure 11. Duplicate TAGRAM Cache Example


16 bit tag data field, and two to four status bits, the SnoopTAG can reduce design complexity even further. Storage of status bits requires an additional external SRAM within the cache subsystem (optional BiPORT SRAM shown in Figure 11). By using the COMPARE 6 option in the master/slave configuration, the MK45180 SnoopTAG provides the

4K address index, 16 tag data bits, cache tag coherency and snoop invalidation protocol, and the needed SRAM storage for the status bits. Again, the SnoopTAG saves part count, power consumption, board space, simplifies design, and thereby reduces cost.

Figure 12. SnoopTAG Cache Example


## CONCLUSION

The MK45180 SnoopTAG from SGS-THOMSON Microelectronics is an industry first to provide an alternate solution to multi-processor system designs implementing local processor cache storage with a shared global memory and common I/O bus. The SnoopTAG has an on-board snoop invalidation protocol providing a cache coherency method that eliminates the possibility of invalid or stale data being accessed by the local processor. The Master/Slave combination provides the ability to cache a 32 -bit address bus by implementing a 4 K address index and a 20 bit tag field (including parity). In addition, the MK45180 has a Compare 6 option to provide four status bits outputs during compare cycles. The Master/Slave expansion combination with the COMP6 input of the Slave device tied low provides a cache tag directory of $4 \mathrm{~K} \times 16$ tag bits with $4 \mathrm{~K} \times 4$ status bits for both ports.

When compared to the conventional duplicate cache tag directory designs, the MK45180 provides a way to decrease device count and power consumption, while increasing system performance by eliminating duplicate tag storage coherency logic and snoop invalidation overhead. The MK45180 not only simplifies design, but has provisions to cache a 32-bit address bus with only two devices. Application examples include highend workstations, PCs, minicomputers, graphics computers and laser printers.
With the introduction of SGS-THOMSON's $4 \mathrm{~K} \times 10$ SnoopTAG, implementing cache coherency in either uni-processor or multi-processor environments has been simplified. The MK45180 SnoopTAG uses SGS-THOMSON's flagship HCMOS4 process technology implementing a fast match compare access time on both ports. It is TTL compatible on all dynamic inputs and outputs, and is the newest member of the fast TAGRAM family.

## UNDERSTANDING CACHE MEMORY SYSTEMS

## INTRODUCTION

Each new generation of microprocessors on the market has become faster and faster. Today, microprocessors, such as the Intel 486 and the Motorola 68030 have cycle times of 25 ns and plan to go faster in the future. The speed of DRAM main memory in such microprocessor-based systems has not come close to matching these cycle times. For example, it is quite common to use a DRAM with a cycle time of 100 ns with an Intel 486 microprocessor. The resultant difference in cycle times between the microprocessor and DRAM means that the microprocessor cannot operate at full speed, because it must perform "wait states" during memory cycles. Wait states seriously reduce system throughput and performance.
Cache memories are used to increase system throughput by reducing these microprocessor wait states. A cache system is a small, fast access SRAM bank, capable of single cycle accesses, which resides between the microprocessor and DRAM. The cache contains a copy of a block of DRAM memory which is frequently accessed by the microprocessor. By putting frequently accessed memory in the fast cache memory, the microprocessor can receive data from the cache instead of the slow DRAM during memory cycles. The DRAM only supplies data to the microprocessor when the cache memory does not have the needed data. In this way, using a cache subsystem reduces microprocessor wait states.

The theory works because most software code and data is contiguously stored in memory, and accessed repeatedly; therefore, the principals of temporal and spatial locality can be applied. The principal of temporal locality dictates that information currently being used by the microprocessor is likely to be used again in the near future. The principal of spatial locality dictates that the information to be used during the next memory cycle is likely to be close to the addresses of the information previously used by the microprocessor. Thus temporal locality is related to timing and spatial locality is related to actual physical location. According to these principles, there is a greater likelihood the microprocessor will find requested data in the cache memory and avoid wait-states.

## ELEMENTS OF A CACHE SUBSYSTEM

The cache subsystem resides between the microprocessor and main memory and is comprised of three elements: the data cache, the cache tag buffer, and the cache control logic. The data cache contains the copy of prefetched data from the DRAM. The cache tag buffer or TAGRAM ${ }^{\text {™ }}$ stores addresses for each corresponding entry, also called the TAG, in the data cache. The cache control logic interfaces with the microprocessor and controls all read/write operations between the processor, main memory, and cache memory. The block diagram in Figure 1 shows how these ele-

Figure 1: CACHE SUB-SYSTEM Block Diagram

ments interact with one another, the microprocessor, and the DRAM.

## THEORY OF OPERATION

In order to better understand how a typical cache subsystem works, lets look at the operation of a direct mapped cache. In a direct mapped cache, each data cache location is mapped to one main memory location as shown in Figure 2 below.

## Cache Miss

Upon power-up, all locations in the data cache are set to zero. When the microprocessor initiates its first read cycle, the upper bits of the address bus are compared with the address bits stored in the TAGRAM. For this first compare, there will not be a match since the data cache is empty and the TAGRAM has no corresponding addresses. This is called a cache miss, and the MATCH output on the TAGRAM will be a logic zero. In this case, the required data will have to come from DRAM. The cache controller signals the DRAM to provide the requested data and directs the microprocessor to execute wait states until it receives data. When there is a cache miss, the controller also initiates logic which insures the data cache will be updated with a copy of DRAM data.

## Cache Hit

The next time the microprocessor performs a read cycle to the same address, the data cache will

Figure 2: Direct Mapped Cache Organization

contain the needed data since the data cache has been updated to reflect what is in the DRAM. Again, the address inputs to the TAGRAM are compared with the address bits stored in the TAGRAM. If there is a match, this is called a "hit" condition. The comparator inside the TAGRAM will output a logic 1 on the MATCH output for a hit condition. A MATCH output of logic 1 means that the data contained in the data cache at this location is valid. The cache control logic will gate the data immediately onto the data bus and signal the microprocessor to complete its memory cycle. This happens so quickly that the microprocessor never has to execute a wait state.

## An Example ...

Consider your friendly local television repairman. When he is dispatched to your residence, he carries only those parts which are most often required for repair. It would be impractical for him to bring every part that might possibly be needed; that would be tantamount to transporting the entire inventory of parts from the shop to your home!
The repairman checks his list of parts and, if the required part is on the list, he fetches it from the truck. Since most repair jobs can be performed with those parts in the truck, it is likely your television set will be repaired immediately. However, if the required part is not in the truck, it will have to be fetched from warehouse inventory. Since this part broke in your television set, there is a greater chance of it needing to be replaced than previously thought. Hence, when the repairman goes to the warehouse, he selects two of the needed parts: one to repair your television set and the other to put in his truck. This increases the likelihood that you will not have to wait on a part if your television breaks again.

## CACHE SUBSYSTEM PERFORMANCE

The performance of any cache subsystem can be measured by its hit rate. The hit rate is the percentage of memory cycles which can be completed using data from cache instead of data from the slower DRAM. For purposes of this discussion, we will talk about the cache performance of direct mapped caches. A cache hit occurs when the data cache has data requested by the microprocessor during a memory cycle. The microprocessor will receive data from the data cache and will avoid the wait states it would have incurred waiting on the DRAM. Therefore, the higher the hit rate, the more time the microprocessor spends working from fast cache memory and system performance is enhanced.

A hit rate of about $80 \%$ is common for a 64 K byte direct mapped cache in a PC. This means that the microprocessor can operate with no wait states $80 \%$ of the time.

## Hit Rate Versus Organization

Hit rate, for the same size cache memory, can be increased by varying the organization of the cache subsystem. Besides direct mapped, there are set associative cache organizations which achieve higher hit rates. 2-way and 4 -way set associative caches are the most commonly used. The 2 -way set associative cache is divided into two separate banks of memory. The 4-way set associative cache is very similar to the 2-way except that it has four banks. Figure 3 shows a typical 2-way set associative memory. The 2-way set associative system contains two TAGRAM banks, two data cache banks, and the control logic. Also, unlike the direct mapped cache, it has a LRU (Least Recently Used) memory. This is a small memory used by the control logic to determine which of the two memory banks should be updated next after a "miss". The memory bank that was not read last, the least recently used, is updated to match main memory.
As mentioned above, the hit rate for a 64 K byte direct mapped cache in a PC environment is about
$80 \%$. For a 64 K byte system, the 2-way set associative memory has a hit rate of approximately $94 \%$ and the 4-way set associative is only slightly higher with a hit rate of approximately $98 \%$. The performance increase of a set associative cache should be weighed against its higher cost. The increase in performance from the direct mapped organization to the 2-way set associative organization is substantial: from $80 \%$ to $94 \%$. On the other hand, there is a relatively small performance increase of the 4 -way set associative over the 2-way set associative cache ( $94 \%$ to $98 \%$ ). Moreover, 4 -way set associative caches generally are much more expensive than 2-way set associative caches. Figure 4 shows typical hit rates for direct mapped and set associative organizations.

## CACHE EXPANSION

Cache expansion allows the designer to construct wider and deeper caches subsystems while working with readily available and relatively inexpensive parts. There are basically two types of cache expansion: width expansion and depth expansion. Below, Figure 5 shows width expansion and Figure 6 shows depth expansion using SGS-THOMSON parts.

Figure 3: 2-Way Set Associative CACHE Origanization


Figure 4: Hit Rate Versus Set Associativity


## Width Expansion

Width expansion allows the designer to cache a larger section of main memory as shown in Figure 5. The data bus is widened by increasing the number of data cache RAMs; in the figure, four $4 \mathrm{~K} \times 4$ SRAMs are used to increase the width of the data bus from 4 to 16 bits. The correct number of data cache RAMs is determined by dividing the width of the desired data bus by the width of the data cache RAMs. In this instance, 16 divided by 4 yields 4 data cache RAMs. Similarly, the address bus can be expanded to a wider size by increasing the number of TAGRAMs. Figure 5 shows how three MK41S80 4K $\times 4$ TAGRAMs are used to increase the width of the address bus from 16 to 24 bits. By utilizing width expansion, the same devices can be reconfigured to adjust for the different bus widths required by various microprocessors.

## Depth Expansion

Depth expansion differs from width expansion in that it increases the actual depth of the cache. Cache depth expansion is accomplished by duplicating the TAGRAM and the data cache SRAM as shown in Figure 6. In this example, the cache size
was doubled from $8 \mathrm{~K} \times 16$ to $16 \mathrm{~K} \times 16$ by adding copies of the MK48S74 TAGRAM as well as copies of the data caches. The upper bits of the address bus are used to provide chip enable selection for the added components. Notice that adding copies of the TAGRAM and the data cache did not expand the bus width; it only increased the size of the cache as a whole. Increasing depth of the cache improves the hit rate, because you are expanding the address map and increasing the likelihood of finding requested data in the cache.

## SUMMARY

Cache memories provide the means for dramatically improving microprocessor-based system performance in a cost effective way.
Using SGS-THOMSON TAGRAMs and SRAMs gives the designer the tools needed to significantly increase system throughput by minimizing wait states. Several factors, such as cache organization and size, determine cache effectiveness and must be weighed against system objectives to determine the most cost effective solution. SGS-THOMSON features a full line of TAGRAMs of varying organization and size that empowers the designer to design the right cache to fit individual system needs.

Figure 6: Width Expansion for TAGRAMs and Data Caches


Figure 5: Depth Expansion for TAGRAMs and Data Caches


## LIST OF TERMS

Associativity. Cache organization where main memory addresses are mapped to different SETs of SRAM banks.
Cache. Fast, local memory containing a copy of frequently used main memory code and data.
Cache Hit. Microprocessor requested data is found in the cache.
Cache Miss. Microprocessor requested data is not found in the cache.
DRAM. Dynamic Random Access Memory.
Data Cache RAM. Portion of cache that stores copies of main memory data.
Direct Mapped. Type of cache organization in which each data cache location is mapped to one main memory location.
Hit Rate. Percentage of memory requests that are cache hits.

Least Recently Used (LRU). Cache update policy. Used in set associative caches to update the oldest memory bank.
Set Associative. Type of cache organization in which the cache sub-system is divided into memory banks which cache different sections of main memory.
Spatial Locality. Programs usually request data or instructions with main memory addresses close to the address of the data currently being used.
SRAM. Static Random Access Memory
TAGRAM. Portion of cache that stores the main memory addresses of data stored in the data cache RAM.
Temporal Locality. Information currently being used is likely to be used again in the near future.

## QUALITY NOTES

## MEMORY PRODUCTS QUALITY PROGRAM

The Corporate quality program of SGS-THOMSON is published as the SURE (Semiconductor Users Reliability Evaluation) Program. The quality program for memory products follows closely this Program. Described here are the particular controls that apply specifically to memories starting with the Lot Acceptance and AOQ assessment and followed by the program for memory product qualification, an indication of the the manufacturing SPC (Statistical Process Controls) and the Short and Long term reliability tests.

## Lot Acceptance

The role of a final Lot Acceptance sampling has changed from that of lot acceptance - although this still applies - more to the collection of statistical data about the outgoing quality, and the monitoring of the quality to the target defectivity in Parts Per Milion (ppm).
The Average Outgoing Quality (AOQ) is estimated from the results of Lot Acceptance testing. The measure developed by and used by SGS-

THOMSON for the AOQ is known as the Average Outgoing Quality Estimator and is given by:

$$
\text { Total Defective units in sample, with } d \leq c+1
$$

Total inspected units in samples of accepted lots
Where $\mathrm{d}=$ number of defects in sample, $\mathrm{c}=$ accept ance number. The totals are those of ALL lots inspected (1st, 2nd, etc controls).
This AOQE converges towards the real AOQ as the number of sampled lots increases, even though an acceptance number of zero is used.

## Memort Product Qualification/Major Changes

Memory Product qualification is made on new memory products, new die designs and new packages and existing products when there are major changes to the design or manufacturing.
The tests performed depend on the parameters affected by a major change or the qualification of combinations of new die designs and new Plastic or Ceramic packages.
The tests performed are selected as appropriate from those listed in Tables 3 through 6.

Table 1. Finished Product Acceptance

| Subgroup | Parameters | Minimum <br> Sample Size | Acceptance <br> Number |
| :---: | :--- | :---: | :---: |
| A1 | Visual and mechanical inspection | 315 | 0 |
| A2+A3+A4 | Cumulative electrical and inoperative mechanical failures | 315 | 0 |

Table 2. Qualification

| 1 | Wafer Fabrication Major <br> Changes | Tests selected to control the parameters that are affected by the change, <br> varying from the design or mask set to the fabrication plant. |
| :---: | :--- | :--- |
| 2 | Assembly Major Changes | Tests selected to control the parameters that are affected by the change, <br> varying from package material changes to the assembly plant. |
| 3 | Product Qualification | Tests selected to control the parameters depending on the type of <br> package and whether the die is new or already qualified. |

Table 3. Product Qualification, Ceramic Packages - Package Related Tests

| Subgroup | Test Procedure | MIL-STD-883 Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| 1 | Physical Dimensions | 2016 | Published Data |
| 2 | Bond Strength | 2011 |  |
| 3 | Die Attach | 2019 or 2027 |  |
| 4 | Fine Leak <br> Gross Leak | $\begin{aligned} & 1014 \\ & 1014 \end{aligned}$ | Test Condition A1 Test Condition C 1 |
| 5 | Lid Torque | 2024 |  |
| 6 | Internal Water Vapour | 1018 | 5000 ppm (max) |
| 7 | Solderability: <br> - FDIP Package <br> - JLCC, LCCC Packages | $\begin{gathered} 2003 \\ \text { CECC } 90,000 \end{gathered}$ | $245^{\circ} \mathrm{C}, 5 \mathrm{sec}$, Precondition Steam, 1hr <br> $215^{\circ} \mathrm{C}$, 3sec, Precondition Dry Air $150^{\circ} \mathrm{C}$, 16 hrs |
| 8 | Resistance to Solvents | 2015 | 4 Solvent Solutions |
| 9 | Salt Atmosphere | 1009 | Test Condition A, $35^{\circ} \mathrm{C}, 24 \mathrm{hrs}$ |
| 10 | Lead Integrity | 2004 | Test Condition B2 |
| 11 | Resistance to Soldering Heat |  | $260^{\circ} \mathrm{C}, 10 \mathrm{sec}$ |
| 12 | Thermal Shock <br> Temperature Cycling <br> Moisture Resistance <br> Fine Leak <br> Gross Leak | 1011 <br> 1010 <br> 1004 <br> 1014 <br> 1014 | -55 to $125^{\circ} \mathrm{C}, 15$ cycles <br> -65 to $150^{\circ} \mathrm{C}, 100$ cycles $-10 \text { to } 65^{\circ} \mathrm{C}, \mathrm{RH}=90 \%$ <br> Test Condition A1 <br> Test Condition C1 |
| 13 | Mechanical Shock <br> Vibration Variable Frequency <br> Constant Acceleration <br> Fine Leak <br> Gross Leak | 2002 <br> 2007 <br> 2001 <br> 1014 <br> 1014 | Test Condition B <br> Test Condition A <br> Teat Condition E <br> Test Condition A1 <br> Test Condtion C1 |
| 14 | Temperature Cycling <br> Constant Acceleration <br> Fine Leak <br> Gross Leak | $\begin{aligned} & 1010 \\ & 2001 \\ & 1014 \\ & 1014 \end{aligned}$ | -65 to $150^{\circ} \mathrm{C}, 10$ cycles <br> Test Condition E <br> Test Condition A1 <br> Test Condition C1 |

Table 4. Product Qualification, Plastic Packages - Package Related Tests

| Subgroup | Test Procedure | MIL-STD-883 Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| 1 | Physical Dimansions <br> Coplanarity PLCC, PSOJ \& JLCC Packages | 2016 | Published Data <br> Published Data |
| 2 | Bond Strength | 2011 |  |
| 3 | Die Attach | 2019 or 2027 |  |
| 4 | Solderability: <br> - PSO, PSOJ \& PLCC Packages <br> - PDIP package | $\begin{gathered} \text { CECC 90,000 } \\ 2003 \end{gathered}$ | $215^{\circ} \mathrm{C}, 3 \mathrm{sec}$, Precondition Dry Air, $150^{\circ} \mathrm{C}$, 16 hrs <br> $245^{\circ} \mathrm{C}, 5 \mathrm{sec}$, Precondition Steam, 8 hrs |
| 5 | Resitance to Solvents | 2015 | 4 Solvent Solutions |
| 6 | Salt Atmosphere | 1009 | Test Condition $\mathrm{A}, 35^{\circ} \mathrm{C}, 24 \mathrm{hrs}$ |
| 7 | Lead.Integrity | 2004 | Test Condition B2 |
| 8 | Resistance to Soldering Heat: <br> - PSO, PSOJ \& PLCC Packages <br> - PDIP Package |  | $\begin{aligned} & 215^{\circ} \mathrm{C}, 40 \mathrm{sec} \\ & 260^{\circ} \mathrm{C}, 10 \mathrm{sec} \end{aligned}$ |
| 9 | Resistance to Surface Mounting: Temperature Humidity: <br> - PSO Package <br> - PLCC \& PSOJ Packages <br> Solder Dipping: <br> - PSO Package <br> - PLCC \& PSOJ Packages <br> Visual Inspection <br> Pressure Pot |  | $\begin{aligned} & 85^{\circ} \mathrm{C}, \mathrm{RH}=85 \% \\ & 24 \mathrm{hrs} \\ & 48 \mathrm{hrs} \\ & \\ & 260^{\circ} \mathrm{C}, 10 \mathrm{sec} \\ & 215^{\circ} \mathrm{C}, 120 \mathrm{sec} \\ & \text { Body Cracks } \\ & 121^{\circ} \mathrm{C}, 2 \mathrm{Atm}, 168 \mathrm{hrs} \end{aligned}$ |

QN100

Table 5. Product Qualification, Ceramic Packages - Die Related Tests

| Subgroup | Test Procedure | MIL-STD-883 <br> Procedure | Test Conditions |
| :---: | :--- | :---: | :--- |
| 1 | Operating Life Test | 1005 | $140^{\circ} \mathrm{C}, \mathrm{VCC}=5$ to $7 \mathrm{~V}, 500 \mathrm{hrs}$ |
| 2 | Operating Life Test | 1005 | $125^{\circ} \mathrm{C}, \mathrm{VCC}=5.5 \mathrm{~V}, 1000 \mathrm{hrs}$ |
| 3 | Retention Bake (EPROM) | 1008 | $250^{\circ} \mathrm{C}, 500 \mathrm{hrs}$ |
| 4 | Temperature Cycling | 1010 | -65 to $150^{\circ} \mathrm{C}, 1000$ cycles |
| 5 | Thermal Shock | 1011 | -55 to $125^{\circ} \mathrm{C}, 500$ cycles |
| 6 | Electrostatic Discharge | 3015 | $1500 \Omega, 100 \mathrm{pF}, 2000 \mathrm{~V}$ (min) |
| 7 | Electrostatic Discharge | EIAJ IC-121 | $0 \Omega, 200 \mathrm{pF}, 200 \mathrm{~V}$ (min) |
| 8 | Latch-up | JEDEC STD-17 | Current Injection $200 \mathrm{~mA}(\mathrm{~min})$, <br> Overvoltage $14 \mathrm{~V}(\mathrm{~min})$ |

Table 6. Product Qualification, Plastic Packages - Die Related Tests

| Subgroup | Test Procedure | MIL-STD-883 <br> Procedure | Test Conditions |
| :---: | :--- | :---: | :--- |
| 1 | Operating Life Test | 1005 | $140^{\circ} \mathrm{C}, \mathrm{V} \mathrm{VC}=5$ to $7 \mathrm{~V}, 500 \mathrm{hrs}$ |
| 2 | Operating Life Test | 1005 | $125^{\circ} \mathrm{C}, \mathrm{VCC}=5.5 \mathrm{~V}, 1000 \mathrm{hrs}$ |
| 3 | Retention Bake (OTP, EEPROM) | 1008 | $150^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$ |
| 4 | Write/Erase Cycling (EEPROM, <br> FLASH) |  | Published Data |
| 5 | Temperature, Humidity, Bias | CECC 90,000 | $85^{\circ} \mathrm{C}, \mathrm{RH}=85 \%, \mathrm{VCC}=5.5 \mathrm{~V}$, <br> 1000 hrs |
| 6 | Temperature Cycling | 1010 | -40 to $150^{\circ} \mathrm{C}, 1000$ cycles |
| 7 | Thermal Shock | 1011 | -55 to $125^{\circ} \mathrm{C}, 500$ cycles |
| 8 | Pressure Pot | CECC 90,000 | $121^{\circ} \mathrm{C}, 2 \mathrm{Atm}, 168 \mathrm{hrs}$ |
| 9 | HAST | 3015 | $1500 \Omega, 100 \mathrm{pF}, 2000 \mathrm{~V}$ (min) |
| 10 | Electrostatic Discharge | EIAJ IC-121 | $0 \Omega, 200 \mathrm{pF}, 200 \mathrm{~V}$ (min) |
| 11 | Electrostatic Discharge | JEDEC STD-17 | Current Injection $200 \mathrm{~mA} \mathrm{(min)}$, <br> Overvoltage 14 V (min) |
| 12 | Latch-up |  |  |
| 13 | Soft Error Testing (SRAM) |  |  |

## Statistical Process Control

One of the most powerfull tools implemented throughout the production of memory products is SPC. The final goal of the SPC program is to bring each critical step of the process to " 6 Sigma" capability ( $\mathrm{Cp} \geq 2$ ). Current controls are at Cp and Cpk 1.33. For example, in a typical wafer processing line more than 200 variables may be controlled for SPC. Data is gathered and analysed by on-line computers and provides up-to-the minute control charts (eg $\bar{X}, R$ charts). The critical process steps
are defined by FMEA (Failure Mode and Effects Analysis).
A selection of the most important SPC steps and the Cp and Cpk results is regularly available and can help customers to avoid the costly qualification of new products when the products come from a qualified design and a manufacturing process that is demonstrated to be under control.
The Table 7 and Table 8 show some typical SPC results from both wafer fabrication and assembly processes.

Table 7. Statistical Process Control, Wafer Fabrication, CMOS EPROM (1.2 micron)

| $\#$ | Parameter | Dependant Performance | $4 \mathrm{q91}$ |  | $1 \mathrm{q92}$ |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CP | CPK | CP | CPK |
| 1 | VTH Field Minimum <br> P-Channel Transisitor | Latch-up Related | 2.49 | 1.58 | 2.84 | 1.81 |
| 2 | VTH Field Minimum <br> N-Channel Transistor | Latch-up Related | 2.28 | 2.42 | 2.62 | 2.42 |
| 3 | Gate Oxide Thickness | Data Retention \& ESD | 1.60 | 1.55 | 1.68 | 1.65 |
| 4 | Interpoly Oxide Thickness | Data Retention | 1.70 | 1.64 | 1.43 | 1.41 |
| 5 | Intermediate Dielectric | Data Retention | 1.46 | 1.36 | 1.44 | 1.34 |

Table 8. Statistical Process Control, Ceramic Package Assembly EPROM

| $\#$ | Parameter | Dependant Performance | $4 \mathrm{q91}$ |  | 1q92 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CP | CPK | CP | CPK |
| 1 | Shear Test | Die Attach | 1.69 | 1.69 | 2.20 | 2.20 |
| 2 | Bond Strength | Bond Weakness | 2.17 | 2.15 | 2.50 | 2.50 |
| 3 | Torque Test | Hermeticity | 2.40 | 2.19 | 1.70 | 1.70 |
| 4 | Lead Plating Thickness | Solderability | 1.50 | 1.13 | 1.70 | 1.90 |

## Short Term Reliability Testing

In order to provide a rapid feedback on product reliability to manufacturing, a series of Short Term

Reliability tests are performed on a lot-by-lot or weekly basis. These are summarised in Table 9 and Table 10.

Table 9. Short Term Reliability Tests, Ceramic Packages

| Subgroup | Test Procedure | MIL-STD-883 <br> Procedure | Test Conditions |
| :---: | :--- | :---: | :--- |
| 1 | Thermal Shock | 1011 | -55 to $125^{\circ} \mathrm{C}, 60$ cycles |
| 2 | Retention Bake (EPROM) |  | $180^{\circ} \mathrm{C}, 72 \mathrm{hrs}$ |
| 3 | Solderability | 2003 | $245^{\circ} \mathrm{C}, 5 \mathrm{sec}$, Precondition Steam, 1hr |
| 4 | Resistance to Solvents | 2015 | 4 Solvent Solutions |
| 5 | Physical Dimensions | 2016 | Published Data |
| 6 | Lead Integrity | 2004 | Test Condition B2 |
| 7 | Hermeticity: <br> - Fine Leak <br> - Gross Leak | 1014 | Test Condition A1 |
| 8 | Lead Torque | 2024 | Test Condition C1 |

Table 10. Short Term Reliability Tests, Plastic Packages

| Subgroup | Test Procedure | MIL-STD-883 Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| 1 | Temperature Cycling | 1010 | -40 to $150^{\circ} \mathrm{C}, 100$ cycles |
| 2 | Write/Erase Cycles (EEPROM \& FLASH) |  | Published Data |
| 3 | Solderability: <br> - PSO, PSOJ \& PLCC Packages <br> - PDIP Package | $\begin{gathered} \text { CECC } 90,000 \\ 2003 \end{gathered}$ | $215^{\circ} \mathrm{C}$, 3sec, Precondition Dry Air, $150^{\circ} \mathrm{C}$, 16 hrs $245^{\circ} \mathrm{C}$, 5 sec , Precondition Steam, 8 hrs |
| 4 | Resistance to Solvents | 2015 | 4 Solvent Solutions |
| 5 | Physical Dimensions | 2016 | Published Data |
| 6 | Lead Integrity | 2004 | Test Condition B2 |
| 7 | Pressure Pot |  | $121^{\circ} \mathrm{C}, 2 \mathrm{Atm}, 168 \mathrm{hrs}$ |

## Long Term Reliability Testing

Long Term Reliability tests are performed to provide evidence of the life time reliability of memory
products. Sampling is made either monthly, 3 or 6 monthly depending on the tests performed. Table 11 and Table 12 summarise the tests.

Table 11. Long Term Reliability Tests, Ceramic Packages

| Subgroup | Test Procedure | MIL-STD-883 <br> Procedure | Test Conditions |
| :---: | :---: | :---: | :---: |
| $2$ | Operating Life <br> Retention Bake (EPROM) | $\begin{aligned} & 1005 \\ & 1008 \end{aligned}$ | $125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5$ to $6 \mathrm{~V}, 1000 \mathrm{hrs}$ $250^{\circ} \mathrm{C}, 500 \mathrm{hrs}$ |
| 3 | Thermal Shock <br> Temperature Cycling <br> Moisture Resistance <br> Fine Leak <br> Gross Leak | $\begin{aligned} & 1011 \\ & 1010 \\ & 1004 \\ & 1014 \\ & 1014 \\ & \hline \end{aligned}$ | -55 to $125^{\circ} \mathrm{C}, 15$ cycles <br> -65 to $150^{\circ} \mathrm{C}, 100 \mathrm{cyc}$ es <br> -10 to $65^{\circ} \mathrm{C}, \mathrm{RH}=90 \%, 10$ cycles of 24 hrs <br> Test Condition A1 <br> Test Condition C1 |
| 4 | Mechanical Shock <br> Vibration Variable Frequency <br> Constant Acceleration <br> Fine Leak <br> Gross Leak | 2002 <br> 2007 <br> 2001 <br> 1014 <br> 1014 | Test Condition B <br> Test Condition A <br> Test Condition E <br> Test Condition A1 <br> Test Condition C1 |
| 5 | Temperature Cycling <br> Constant Acceleration <br> Fine Leak <br> Gross Leak | 1010 <br> 2001 <br> 1014 <br> 1014 | -65 to $150^{\circ} \mathrm{C}, 10$ cycles <br> Test Condition E <br> Test Condition A1 <br> Test Condition C1 |
| 6 | Electrostatic Discharge | 3015 | 15002, 100pF, 2000V (min) |
| 7 | Salt Atmosphere | 1009 | Test Condition A, $35^{\circ} \mathrm{C}, 24 \mathrm{hrs}$ |
| 8 | Internal Water Vapour | 1018 | 5000 ppm (max) |
| 9 | Temperature Cycling | 1010 | -65 to $150^{\circ} \mathrm{C}, 500$ cycles |

Table 12. Long Term Reliability Tests, Plastic Packages

| Subgroup | Test Procedure | MIL-STD-883 <br> Procedure | Test Conditions |
| :---: | :--- | :---: | :--- |
| 1 | Operating Life | 1005 | $125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5$ to $6 \mathrm{~V}, 1000 \mathrm{hrs}$ |
| 2 | Retention Bake (OTP \& EEPROM) | 1008 | $150^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$ |
| 3 | Temperature, Humidity, Bias | CECC 90,000 | $85^{\circ} \mathrm{C}, \mathrm{RH}=85 \%, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, 1000 \mathrm{hrs}$ |
| 4 | Electrostatıc Dıscharge | 3015 | $1500 \Omega, 100 \mathrm{pF}, 2000 \mathrm{~V}$ (min) |
| 5 | HAST | CECC 90,000 | $130^{\circ} \mathrm{C}, \mathrm{RH}=85 \%, 96 \mathrm{hrs}$ |
| 6 | Temperature Cycling | 1010 | -40 to $150^{\circ} \mathrm{C}, 500$ cycles |

## Conclusion

SGS-THOMSON believes that the extensive attention given to process control and product evalua-
tion, combined with clear design rules and a well designed technology base, give the Company a world class overall quality rating.

## TECHNICAL ARTICLES

## Special cell design gives highest EEPROM endurance

## Antony Watts

## SGS-THOMSON Microelectronics <br> Agrate, Italy

The substantial market that exists for small serial EEPROM memories differs sharply from most other branches of the memory market in that, by definition, neither the access time nor the memory density are particularly important parameters. Instead, designers focus on the endurance and data retention of the products, that is, how many times can a cell be erased and re-written and how long can it store data?
Endurance and data retention are each limited by physical factors inherent in the storage mecha-
nism. In the case of data retention, it is the loss of stored charge through leakage current, while the finite Erase/Write endurance is the result of the physical damage that is actually done to the memory cell whenever new data is written to it. These two aspects of EEPROM products are directly influenced by the manufacturing process, especially the way in which the tunnel oxide layer is formed and subsequently treated.
As shown in Figure 1, the simplest EEPROM cell is essentially an enhancement mode MOSFET with two gates. One gate, known as the control gate, is connected to the Read/Write control circuitry via the usual matrix of address lines. The other, known

Figure 1.

as the floating gate, is located between the control gate and the MOSFET channel and is isolated from both by insulating layers of silicon dioxide. The floating gate is usually made from conducting polysilicon but sometimes an insulating silicon nitride floating gate is used.
When a positive voltage is applied to the control gate, electrons are attracted towards the gate insulation from the body of the device. If the gate voltage is high enough, electrons will outnumber holes in the channel, so that the MOSFET will turn on and conduct current. However, any negative charge stored on the floating gate will tend to repel electrons from the channel, so that a higher positive voltage on the control gate will be required to invert the channel.
In fact, EPROM, EEPROM and FLASH memories all exploit the ability of a charged floating gate to change the threshold voltage of a MOSFET but there are major differences in the way that each type of memory charges and discharges the floating gate. In the case of an EEPROM, electrons are moved to and from the floating gate by tunnelling, a quantum-mechanical phenomenon that depends on a sufficiently high potential difference being applied across a thin insulating barrier. FLASH memories also use tunnelling to discharge the floating gate but, like EPROMs, use hot channel electrons to charge the floating gate.
Obtaining a tunnelling current large enough to charge up the floating gate in an acceptable time requires a thin oxide layer and a high applied voltage; typically, the oxide layer is less than $100 \AA$ thick and the applied voltage is 20 V . Unfortunately, every time a high voltage is applied across the tunnel oxide, some deterioration in the integrity of the oxide layer occurs, with electron traps created within the oxide itself. As the trapped electrons are closer to the channel than those on the floating gate, they have a stronger influence on the threshold voltage. Eventually, the charge trapped in the oxide layer will be sufficient to mask the effect of the charge on the floating gate, making it impossible to clear the memory cell. Depending on the nature, thickness and quality of the insulating layer, typical endurances can range from around 100 to several million cycles.
Perhaps the most obvious way to minimise the damage to the tunnel oxide layer is to reduce the strength of electric field applied across the oxide layer during erasure. Unfortunately, the tunnel current density is an exponential function of the applied field, so a small reduction in applied voltage gives rise to a large increase in the time required to discharge the floating gate. This technique has been used to improve the endurance of flash memories because a cell erase time of, say, one second means a total device erase time of one second. For a 1 K serial EEPROM configured as $128 \times 8$, how-
ever, increasing the typical cell programming time from 10 ms to one second cell erase time gives a device erase time of more than two minutes, which is quite unacceptable. For EEPROM, therefore, there is a trade-off between endurance and erase time and the practical limit for guaranteed endurance has tended to be 100,000 Erase/Write cycles.
There is, of course, no limit on read cycles because a cell is read by sensing channel current rather than moving electrons to or from the floating gate. However, stored charge will inevitably leak away from the floating gate, either to the control gate or to the drain/channel/source area, so the MOSFET threshold will gradually be reduced until the point when the stored data is lost. EEPROM cells are typically able to store data for more than ten years, which is usually substantially longer than the application requires.
The majority of EEPROM manufacturers use the FLOTOX structure, which is derived from Figure 1 by extending the two gates over the drain region, as shown in Figure 2. The oxide thickness is reduced over the drain region to enable tunnelling to take place. To load electrons onto the floating gate, a high positive voltage is applied to the control gate. This induces a high positive voltage on the floating gate and electrons tunnel from the drain to the floating gate. To erase the cell, the applied voltage is reversed and electrons tunnel back to the drain.

This is a relatively simple scheme that yields a compact cell some 3-4 times the size of an EPROM cell, although small cell size is not a particularly important advantage in these products. The relatively thick oxide layer that surrounds most of the floating gate gives good data retention. The problem with this structure is that endurance depends critically on the integrity of the thin tunnel oxide layer which is deposited fairly early in the processing cycle. This means that subsequent processing steps to lay down the polysilicon floating gate, another oxide layer and then the metal or polysilicon control gate can thermally stress the thin tunnel oxide and give rise to electron traps. Typical endurance figures for this structure are 10,000 or 100,000 cycles.
Two alternatives to the FLOTOX structure are currently used. One is the MNOS structure, which is essentially the structure shown in Figure 1 except that the floating gate is made from silicon nitride. Although silicon nitride is an insulator, it contains electron traps and is capable of storing charge. However, because electrons cannot move freely through the floating gate, they must tunnel to specific trap sites dispersed throughout the nitride layer. This effectively increases the thickness of the insulating barrier, which means that the actual oxide layer must be very thin. As with the FLOTOX structure, electron traps in the tunnel oxide layer degrade the storage capability.

Figure 2.

## FLOTOX CELL, OPERATION <br> Program and Erase



Cell Cross Section


Electrical Diagram

Figure 3.


To load the MNOS cell, a high voltage is applied to the control gate and electrons tunnel from the p -well in the substrate to the traps in the floating gate. To erase the cell, the control gate is grounded and the positive voltage is applied to the p-well, causing tunnelling in the reverse direction.

The main problem with MNOS is that it requires an ultra-thin tunnel layer, which makes processing expecially critical and gives relatively high degradation. The main interest in MNOS is due to the simple gate arrangement that offers easier scaling for future high density memories. The second alternative to FLOTOX is the special cell structure developed by SGS-THOMSON and shown schematically in Figure 3. Here, the polysilicon floating gate extends over three separate areas: the program area $(\mathrm{P})$ where the thin tunnel oxide is located, the control area (C) where the floating gate crosses the diffused program line, and the read transistor gate (R). To charge up the floating gate, the program line is taken to 17 V , capacitive coupling causes a voltage of about 12 V to be induced on the floating gate and electrons then tunnel across the oxide layer from the $\mathrm{n}+$ diffusion. To discharge the floating gate, the program line is grounded and the $\mathrm{n}+$ diffusion is taken to 17 V via the select transistor ( S ).
The most important difference between this cell structure and the conventional FLOTOX or MNOS structures is the elimination of the vertically stacked
gates. Instead, the program line, which effectively replaces the control gate, lies alongside the bit line. This diffusion is performed before the thin tunnel oxide layer is formed and the subsequent process steps have a low thermal budget and do not damage this layer.

In addition, the CMOS processes used for EEPROM production at SGS-THOMSON are relatively simple but very reliable 1.5 and 1.2 micron processes that use a single polysilicon layer for the floating gates and a single metal layer for the interconnects. The use of a simple, proven process coupled with the use of lateral control structures makes it easier to achieve a tunnel oxide of consistently high quality. The advantage of this approach is dramatically illustrated by the resulting endurance at least 1,000,000 Erase/Write cycles guaranteed immediately, with $2-3,000,000$ cycles in the near future.

## Redundancy

Like any memory device, an EEPROM is only as reliable as its weakest cell and even the highest quality oxide layers are subject to occasional random defects. If a device fails because of wearout of a random weak cell, it does not matter whether the remaining cells would have withstood another 100 or another $1,000,000$ cycles. To ensure that such random failures do not cancel out the advantages of the lateral control structure, SGS-

Figure 4.


THOMSON's EPROMs employ full dual-cell redundancy.
As shown in Figure 4, two storage transistors are provided for each bit in the memory array. The two transistors, which have independant floating gates, are connected in parallel, with a common control line and a single select transistor.
For sensing, the cell reference current is obtained by connecting in parallel a virgin cell (always unloaded) and a cell with the floating gate connected to the drain, equivalent to a short circuit in the tunnel oxide. This current is compared with the combined current through the two storage transistors in the logical cell. When the two cells are unloaded, the combined current is greater than the reference current. The circuit is designed so that, if one of the memory cells becomes broken (tunnel oxide short circuit), the combined current with the good cell unloaded still exceeds the reference current. In this way, a memory bit can be correctly read even if one of the storage cells is faulty. Note that this technique does not extend the endurance of the cells but rather ensures that the endurance of the whole array is determined by the average cell endurance instead of the weakest cell endurance.

## Accelerated life test results

The superiority of this EEPROM technology has been confirmed by high temperature testing. For
example, Figure 5 shows the results of a high temperature bake test of data retention. the activation energy for the failure mechanism is 0.6 eV , so one hour at $150^{\circ} \mathrm{C}$ is therefore equivalent to 117 hours at $55^{\circ} \mathrm{C}$. A 1000 hours bake is thus equivalent to 13 years continuous operation at $55^{\circ} \mathrm{C}$. No failures were encountered in the 21 lots ( 671 devices) sampled. At a $60 \%$ confidence level, this is equal to a failure rate of 10 FIT at $55^{\circ} \mathrm{C}$.
Even more impressive are the results of the two endurance tests, summarised in Figure 6. The first test was a straightforward sequence of $1,000,000$ Erase/Write cycles and no failures occurred in any of the 36,575 devices tested. The second test consisted of 1,000,000 Erase/Write cycles followed by a 168 hours bake at $150^{\circ} \mathrm{C}$ (equivalent to more than two years operation at $55^{\circ} \mathrm{C}$ ), followed by 2,000,000 further cycles and then another 16 hours bake at $150^{\circ} \mathrm{C}$. On the basis of these tests, a quality level of better than 150ppm can be assured for $1,000,000$ cycles performance with better than $99.5 \%$ confidence level.
To assure this performance, a sample from every lot manufactured is submitted to a $1,000,000$ cycle test. A reserved test instruction allows all memory cells to be erased and written in parallel, so the test is performed very quickly. Lots are cycled at the maximum specified frequency, with a 10 ms wait between write and erase instructions.

Figure 5.

# RETENTION Q \& R Results EEPROM 

1 hour at 150 deg. $C=117$ hours at 55 deg. $C, E a=0.6 \mathrm{eV}$

CMOS MF3-150 deg. C

| Lots | 168 hrs | 504 hrs | 1000 hrs |
| :---: | :---: | :---: | :---: |
| 21 | $0 / 921$ | $0 / 921$ | $0 / 671$ |

Figure 6.

|  | EN | ANCE |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | se/Writ | es, EEPR |  |  |
| TEST | 1,000,000 cy |  |  |  |
| TES | $\begin{aligned} & 1,000,000 \mathrm{cy} \\ & 3,000,000 \mathrm{cy} \end{aligned}$ | s at 150 deg. $C$ (= s at 150 deg. C | at $55 \mathrm{deg} . \mathrm{C})$ |  |
| CMOS-MF3 | TEST 1 | T |  |  |
| Lots | 1M cycles | 1M cycles + Bake | 3M cycles + Bake |  |
| 475 | 0/36575 | 0/1095 | 0/870 |  |
| 1,000,000 Erase/Write cycles GUARANTEED to 150ppm with $99.5 \%$ confidence. |  |  |  |  |
|  |  |  | ers3o |  |

Currently, the range of serial EEPROM devices designed with the new cell structure and built with the high reliability CMOS-MF3 (1.5 $\mu$ ) or CMOSMF4 ( $1.2 \mu$ ) processes covers two quasi-standard bus interfaces ( $\mathrm{I}^{2} \mathrm{C}$ and Microwire) and array sizes up to 4 K , with $8 \mathrm{~K}, 16 \mathrm{~K}$ and 32 K devices in development. In addition to devices that operate from the standard 5 V power supply, there are types (e.g. the 4 K ST25C04) which can operate with supply voltages as low as 2.5 V , making them particularly useful in mobile communications equipment. Operation at 2.5 V is possible because the devices contain a charge pump capable of generating 25 V
from a 2.5 V rail. This is stabilised to 17 V for the memory array, resulting in an actual voltage applied to the tunnel oxide of about 12 V . The charge pump operates almost continuously at 2.5 V ; at higher supply voltages, it operates in bursts sufficient to maintain the required current.
The 1,000,000 cycle performance and future prospects of $2-3,000,000$ cycles, is opening up new potential uses for EEPROMs. For example as number and redial memories in Telephone sets - an application previously met only by SRAMs with battery back-up.

TECHNICAL ARTICLE

## EPROM as a technology leader

## Antony Watts

SGS-THOMSON Microelectronics
Agrate, Italy
Over the last few years EPROMs (Electrically Programmable Read Only Memories) have become the overwhelming technology of choice for those applications requiring non-volatile semiconductor memory. Developments of the EPROM towards FLASH technology - FLASH memories are electrically programmable like EPROM and electrically eraseable - will not detract from the cost effectiveness or adoption of EPROM. Many microprocessor systems have stable code and data storage requirements that are unlikely to need frequent field changes that justify the use of FLASH devices. But manufacturers wish to continue to have the flexibility to implement upgrades during manufacturing and so do not chose the most cost effective solution which is the mask programed ROM.
Recent developments in systems such as workstations using 32 bit microprocessors or printers offering a large choice of fonts and offering Postscript, require higher density and higher speed performance EPROMs.
The trend, shown in Figure 1, shows that the density of EPROMs has quadrupled every three years in the last decade. Improved performances, in particular access time and programming time, have been achieved, even with an increase in chip size for every successive generation. This rapid evolution has been achieved mainly because of the typical self-aligned, stacked cell, shown in the SEM photograph of Figure 2, with its ability to be scaled down, together with the supporting technologies and improvements in photolithography.
An EPROM cell consists of a single transistor whose threshold voltage is modified during programming by the injection of hot channel electrons on to its floating gate. To erase the EPROM, ultraviolet light is used to excite these electrons over the oxide barrier.

In developing higher densities which demand very high performance dielectrics and high voltage architectures, EPROMs have been the technology drivers which have resulted in many other products, for example microprocessors which include on the same chip many types of memory, RAM, ROM and EPROM or EEPROM.
The key points for multi-megabit EPROM technology are:

- Compactness: the possibility to reduce chip dimensions and cost.
- Speed: better device performance including both faster access time and reduced programming and test times.
- Reliability: good retention characteristics.
- Manufacturability: that is an overall valuation of the critical points of the process architecture and technology steps. For example for the process architecture the sensitivity to variations in the process technology parameters, or for the technology steps the suitability to meet defectivity targets.


## Compactness

The EPROM technology trend beyond 1 Megabit size is shown in Table 1. The scaling factor is about 0.75 for each generation. To have some idea of the meaning of squeezing the memory cell area, consider that every three generations the EPROM cell fits in the contact hole area of its great grandfather: contact size was $9 \mu \mathrm{~m}^{2}$ the 64 K bit generation and $4 \mu \mathrm{~m}^{2}$ in the 256 K bit; the 4 Megabit cell, at $9 \mu \mathrm{~m}^{2}$ fits the contact hole area of the 64 K device and the $4 \mu \mathrm{~m}^{2}$ cell of the 16 Megabit fits the contact hole of the 256K. Consequent layout rules have become more and more aggressive, stressing the role of photolithographic development.
Scaling down dimensions, taking into account the high voltage needed for programming, imposes the need for improvements of active and passive parasitic elements. As the process complexity in-
creases the equipment requisites in terms of process control are more severe due also to the adoption of larger wafer sizes.
From an economical point of view, redesign in a new technology of previous memory sizes reduces costs and increases profitability of products that have already reached maturity in the market.

## Speed

It becomes more difficult to achieve higher speeds in terms of access time as memory capacity increases, because an increase in chip size produces an increase in wiring capacitance and wiring resistance. A typical scenario is the technology scaling factor of 0.75 for a new generation, but an increase of complexity by a factor of 4 . Bit line delay is proportional to single bit parasitic capacitance (the bit line resistance is neglected since it is a metal interconnect). This means that increasing the number of bits by 2 and reducing the single bit parasitic capacitance by 0.75 , the bit line delay increases by 1.5 times. In the other direction the word line delay is proportional to the single bit parasitic RC time constant (in this case the resistance cannot be ignored as the interconnect of the
word line is polysilicon covered by silicide) times the square of the number of cells in the minimum decoded array. This means, for the same example, an increase of the word line delay by a factor of 3 .

Despite these inherent difficulties a high speed can be realized, as was shown in Figure 1, mainly by not increasing the size of the decoded array, which means increasing the area occupied by the decoders and as a consequence the overall chip area. Access times will eventually reach a limit as shown by the forecast for the 16 Megabit in Figure 1.

In the future we can expect that EPROM technology will divide so that large memory capacity oriented architectures will co-exist with high speed orientated ones. More aggressive high density EPROM cell designs are being evaluated to allow rectagularization of the array with long bit lines and short word lines.

EPROM cell design also affects speed, high memory cell current in reading and fast programming time are the main issues to trade off against the parasitic effects. In the 4 Megabit generation the typical memory cell in writing conditions ensures more than 3 Volts threshold shift after less than $10 \mu$ s programming time.

Figure 1. Chip size and access time


## Reliability

EPROMs display excellent non-volatile characteristics, with the ability to retain their programed contents for over ten years, typically twenty. This is accomplished by storing electrons on a floating polysilicon gate. Because a typical EPROM has of the order of 100,000 electrons stored on its floating gate, it is sensitive to leakage currents through the oxide as low as $10^{-23} \mathrm{Amps}$, this is equivalent to a leakage of less than 10 electrons per day!
Data retention is not only determined by the leakage mechanism but also by charge sharing by mobile positive charges. A positive charge density of $10^{12}$ ion $/ \mathrm{cm}^{2}$ attracted near the floating gate can destroy the information stored in that bit. This means that only 10 ppb of ionic contamination into the passivation layers could affect data retention.
Other key reliability failure modes, such as electromigration, hot electrons, oxide wearout, etc have to be evaluated in the severe environment of high programming voltage and high temperatures used for the bake tests (at $250^{\circ} \mathrm{C}$ ) used to ensure data retention.
However due to the introduction of new oxide formation steps, device structures such as LDD (Lightly Doped Drain) and other technological innovations, reliability has reached a very high level.
The technological step evolutions for the 1 Megabit EPROM and beyond are shown in Table 2. Each star represents a technology or device innovation with respect to the previous generation. It is important to note that new photolithography has to be introduced in every new generation. Key points in the evolution are the improved interpoly dielectrics
to improve data retention, barrier layer metal to improve contact resistance and reliability, as well as poly-silicide gates and LDD transistors to improve speed and high voltage handling.

## Manufacturability

Four important curves bound a region in which an EPROM cell must operate to give good overall performance over a spread of manufacturing variations. These are shown in Figure 3.
The curve $A$ at the bottom plots the gate length against the drain voltage which achieves a 3 V threshold shift with a writing time of 15 microseconds and a typical applied gate voltage of 11.5 Volts. These values represent the typical good writing performance for a 4 Megabit memory cell.
Curve $B$ is a limitation set by the need to have a reading current high enough to meet the access time speed targets for the memory. Longer gate lengths give lower currents.
Curve C is the limit imposed by the gate breakdown voltage and by an effect known as "drain turn-on" in which the leakage of unselected memory cells on the bit line causes a voltage drop and degradation of the programming characteristics. Remaining below curve C ensures that a cell with 10 nA leakage has a good performance.
Snap back must be avoided because the high substrate currents it causes can lead to latch up in CMOS devices and consequent device damage. A minimum drain voltage is required to avoid snap back, this is shown as curve $D$.

Table 1. EPROM Technology trend

|  | 1 Meg | 4 Meg | 16 Meg | 64 Meg | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Gate Length | 1.2 | 0.8 | 0.6 | 0.4 | $\mu \mathrm{~m}$ |
| Active Area w/s | $1.0 / 2.0$ | $0.8 / 1.6$ | $0.6 / 1.5$ | $0.4 / 1.0$ | $\mu \mathrm{~m}$ |
| Gate Pitch w/s | $1.2 / 1.6$ | $0.8 / 1.4$ | $0.6 / 0.8$ | $0.4 / 0.5$ | $\mu \mathrm{~m}$ |
| Metal Pitch (two contacts) | $2.8 / 1.6$ | $2.0 / 1.0$ | $1.2 / 0,8$ | $0.8 / 0.5$ | $\mu \mathrm{~m}$ |
| Contact Size | $1.4 / 1.6$ | $1.0 / 1.0$ | $0.6 / 0.6$ | $0.4 / 0.4$ | $\mu \mathrm{~m}$ |
| Gate Oxide | 280 | 200 | 160 | 130 | $\AA$ |
| Cell Area | 19 | 9 | 4 | 1.5 | $\mu \mathrm{~m}^{2}$ |
| Die Size | 46 | 90 | 140 | 200 | $\mathrm{~mm}^{2}$ |
| Wafer Diameter | 150 | 150 | $150-200$ | 200 | mm |

Table 2. EPROM Technology evolution

|  | 1 Meg | 4 Meg | 16 Meg | 64 Meg |
| :---: | :---: | :---: | :---: | :---: |
| Min. Feature | $1.2 \mu \mathrm{~m}$ | $0.8 \mu \mathrm{~m}$ | $0.6 \mu \mathrm{~m}$ | $0.4 \mu \mathrm{~m}$ |
| CMOS scheme | * n-well | *Twin-tub | * Twin-tub | * Twin-tub |
| Isolation | LOCOS | LOCOS | * Advanced | * Recessed |
| Interpoly | Oxide | Oxide | * Oxide / ONO | * ONO |
| Gate | *Silicide | *Silicide | * Silicide | *Silicide \& $\mathrm{p}^{*} / \mathrm{n}^{*}$ poly |
| Drain | * LDD nch | *LDD nch/pch | * LDD nch/pch | * 3.3V nch/pch |
| Interlevel | PSG | * BPSG | * BPSG / RTP | * BPSG / RTP |
| Photolito | * G-Line | * I-Line | * I-Line | * Deep UV |
| Contacts | * SA on | * Barrier | * W plug | * W plug |
| Interconnect | 1 metal | 1 metal | 1 metal | * 2 metal |

Note: * indicates a technology or device innovation compared to the previous generation.

Figure 2. 4 Megabit EPROM cell


Figure 3. Cell working area, 4 Megabit EPROM (cell $9 \mu \mathrm{~m}^{2}$ )


Figure 4. Defectivity targets, 1 Megabit to 16 Megabit EPROM


## Manufacturability (cont'd)

These four curves define a region within which good EPROM cell performance may be obtained. Manufacturing neccessities require that the good behavior be guaranteed in spite of spreads in the writing drain voltage and gate length variations. The curves define a rectangular area shown in Figure 3, which represents a cell suitable for manufacturing. For a drain voltage of 6.1 Volts $\pm 300$ millivolts the cell performances are well above the acceptable limits over a wide range of cell gate lengths, centered around 0.8 microns.

In addition there are two other limits shown in Figure 3, curves E and F. These are for soft writing and soft erase. Cells with short gate lengths can be affected by protracted reading operations which cause unwanted writing of the cell. Unwanted erasure can also occur at higher drain voltages.
An issue associated with technology scaling which puts continued pressure on yield and reliability is the technology sensitivity to smaller and smaller defects. As device geometry is scaled, defects that may not have had much impact on manufacturability of earlier chips can now cause yield loss and affect chip reliability.
Defectivity targets for each process step are calculated and technology is tuned to meet these specifications. The defectivity targets for the main
critical layers of the construction are shown in Figure 4. Defects are shown per kilometer, for a 150 mm wafer, for example the average length of the metal interconnect is about 2 Km .
The targets are achieved by improvements in technology steps through the elimination of process excursions as well as continuously tightening the "normal variation". The use of in-line SPC monitors plays a big role in the qualification and manufacturing of new technologies.

## Conclusion

Three main considerations have increased the interest in EPROM technology: first the increase in the use of EPROMs as non-volatile memories, second the need for leading edge submicron processes to meet targets of speed and density, and finally the EPROM technology skill that has resulted in improved process control methodologies, automation and manufacturing science to meet defectivity and reliability targets. For the future these form an excellent basis for the continued development of higher density EPROMs and the newer FLASH MEMORY products.

With acknowledgements to G. CRISENZA, whose inputs were the basis for this article.

# Fast access time non-volatile memory ZEROPOWER solution 

## Antony Watts <br> SGS-THOMSON Microelectronics <br> Agrate, Italy

Memories are one of the most important semiconductor products in the whole spectrum of devices made today, they are fundamental in all systems that process or store information. The variety of memory products produced is very broad, but they can be broken down into two major families volatile and non-volatile memories. Volatile memories are those types that loose their stored contents when the power is removed, while non-volatile memories are able to retain the stored data without external power applied.

## Volatile Memories

Typical of the volatile family are the DRAM and the standard SRAM types, products which have medium to fast access times for both reading and writing (10-200ns) and medium to high storage capacities (in regular production up to 4 Megabit for DRAM or 1 Megabit for SRAM). DRAMs store their information bits by a charge on a small capacitor, which must be continuously refreshed to prevent charge decay with subsequent loss of the data. SRAMs use a simple 'flip-flop' circuit to store data, the state of which will be lost if power is removed, even momentarily, from the circuit.

Figure 1. Family tree of memory types


## Non-volatile memories

There are more varieties of non-volatile mem-ory products. The simplest is the mask pro-gramed ROM which has read access times of 80-200ns but must be "written" at the manufac-turing stage by a custom program mask.
The most widely used non-volatile memory is the EPROM. This memory can be programed electrically, taking $10 \mu$ s to $100 \mu$ s per byte, and erased by exposure to UV light for about 20 minutes. The read access time is however compatible with DRAMs, in addition some high speed EPROM products offer fast $55-80 \mathrm{~ns}$ read access times. EPROMs store the mem-ory content by holding an electron charge on a floating gate in a dual gate transistor cell, devices up to 4 Megabit are in full production.
The EEPROM also stores its contents by charge on a floating gate in the same way as an EPROM, but can be written and erased electrically, byte-bybyte. Access times are similar or a little slower than an EPROM. EEPROMs however are limited in size due to the higher circuit complexity needed for byte erase and the size of the cell in the design, products up to 1 Megabit are available, with smaller sizes up to 16 K having serial I/O bus access.

A relatively new development is the FLASH memory, this is a variation on the EPROM/EEPROM, able to be programed byte-by-byte like an EPROM, but erased electrically in bulk (ie, in a flash). The information is stored as a charge on a floating gate. The mechanism for loading the charge on the
floating gate is like the EPROM (hot electrons) but for charge removal it is like the EEPROM (tunneling). Write and erase times are slow (milliseconds to seconds) but read access times are similar to EPROM. Future developments of the FLASH memory seem likely to take over a part of the ROM and the EPROM markets, and to stimulate new uses for semiconductor memory, for example the replacement of the floppy disk.

## System needs

In many of today's applications, non-volatile memories are required which provide fast read, write and erase access times and retain their contents reliably when the power supply is removed. In addition the memory must be protected from false write operations at times when the system power supply is outside the specification limits. When the supply is completely removed the memory must switch its operation to a non-volatile storage mode.

Non of the traditional non-volatile memories (EPROM-FLASH-EEPROM) offer fast write times, all requiring milliseconds rather than nanoseconds to store a byte of data. FLASH memories have a very slow "in-system" speed as they must be programmed and erased, an operation requiring seconds, before they can be re-written. Memories types like the EPROM, FLASH and EEPROM which use charge storage also have a limited erase/write cycle life, ranging from 100 or so cycles for an EPROM, 1000 to 10,000 for a FLASH and up to $1,000,000$ for the best EEPROMs.

Table 1. Access times of memory types, and data storage method

| Memory | Access Time |  |  | Storage Method |
| :--- | :---: | :---: | :---: | :--- |
|  | Read | Write | Erase |  |
| DRAM | $70-150 \mathrm{~ns}$ | $70-150 \mathrm{~ns}$ | - | Charge on capacitor |
| SRAM | $10-200 \mathrm{~ns}$ | $10-200 \mathrm{~ns}$ | - | "flip flop" circuit |
| EEPROM | $100-200 \mathrm{~ns}$ | $5-20 \mathrm{~ms}$ | $5-20 \mathrm{~ms}$ | Charge on floating gate |
| FLASH | $100-200 \mathrm{~ns}$ | $10-100 \mu \mathrm{~s}$ | $1-5 \mathrm{sec}$. | Charge on floating gate |
| EPROM | $80-250 \mathrm{~ns}$ | $10-100 \mu \mathrm{~s}$ | 20 min. | Charge on floating gate |
| ROM | $<100 \mathrm{~ns}$ | - | - | Masked in production |
| ZEROPOWER | $100-150 \mathrm{~ns}$ | $100-150 \mathrm{~ns}$ | - | SRAM with battery back-up |
| TIMEKEEPER | $100-150 \mathrm{~ns}$ | $100-150 \mathrm{~ns}$ | - | SRAM with battery back-up |

For these reasons designers have frequently resorted to using SRAM products and providing a battery and switch over circuits as a solution. The complexity of the discrete circuits needed to implement these functions reliably can become costly, both in design time, in PC board area and components. Moreover many standard SRAMs are not designed for very low power standby consumption, meaning either that a bigger and more expensive battery must be used, or that a shorter life time between battery replacements must be accepted.

## ZEROPOWER and TIMEKEEPER memories

A solution to the need for long life, non-volatile memory with fast read, write and erase times is the ZEROPOWER range of SGS- THOMSON Microelectronics. These products function exactly like a standard SRAM with $100-150 \mathrm{~ns}$ access time when power is applied. But switch over to battery maintained operation when the external power is removed. They are specially designed to have ultra low standby current consumption to give long battery life.
Incorporated on the same chip as the SRAM is a circuit to detect power failure at an accurate trip voltage, this circuit write protects the memory when the power falls below the system specification level. At a lower voltage it activates a chang-over from external supply to battery back-up for the SRAM.
The construction of the ZEROPOWER prod-ucts is a standard DIP package for the SRAM with a "top-hat" mounted above which contains the bat-
tery. Thus providing a pin compatible, plug in replacement for a standard SRAM. The pin-out is the JEDEC standard for SRAM, closely matching also that of EPROM and EEPROM products.
Two sizes of ZEROPOWER memory are available, the MK48Z02 offering 2K bytes of memory and the MK48Z08 with 8K bytes of SRAM. When external power is applied these memories provide SRAM performance with read and write access times of 100-150 ns.
The external supply is constantly monitored and if it falls below the power fail threshold, the ZEROPOWER will automatically power-fail deselect, thus write protecting itself. The detection window for the power fail deselect (PFD) is accurately controlled, and the prod-ucts are offered in two versions suitable for systems with supplies of an accuracy of $5 \%$ or $10 \%$. The voltages for PFD are $4.75-4.5 \mathrm{~V}$ or $4.5-4.2 \mathrm{~V}$.

At a lower voltage of Vcc , around 3 V , the SRAM is switched over to battery power to maintain its contents. In order to provide a monitor of the battery state, its voltage is checked when external power is re-applied and rises to the switch over point. If the battery voltage was too low a warning flag bit is set and can be checked by the software after power up. This flag therefore indicates that the memory contents could be unreliable.
One of the major concerns in non-volatile memory systems is the retention life of the memory. Typical EPROM or EEPROM products offer 10 year data retention. For a battery backed SRAM the retention

Table 2. Pros and Cons of EPROM, FLASH and EEPROM

| Memory | Advantage | Disadvantage |
| :--- | :--- | :--- |
| EPROM | Low cost | Very slow erase <br> Slow write time <br> 100 cycle endurance |
| FLASH | Electrical erase in circuit | Bulk erase only |
| Slow write time |  |  |
| 10,000 cycle endurance |  |  |
| EEPROM | Electrical erase byte-by-byte | Slow write time |
| $1,000,000$ cycle endurance | High cost |  |

depends on the battery characteristics. The life of the battery is controlled by the temperature and almost independent of the percentage of time the ZEROPOWER device spends in battery back-up mode. From the results obtained in nearly 10 years of testing of battery performance, SGS-THOMSON is able to guarantee a battery life of more than 11 years, worst case, at the maximum operating temperature of 70 deg C . This is equivalent to nearly 200 years at room temperature.

## Memory plus Real Time Clock

Another non-volatile memory product family using the same ZEROPOWER technology are the TIMEKEEPERs. These provide both a battery backed SRAM with power fail deselect and back-up operation, plus a Real Time Clock.
A special, very low power, $32,768 \mathrm{~Hz}$ oscillator is incorporated in the chip design, together with a clock divider chain. The time from the clock is copied once per second into registers which are
part of the SRAM address space. The user can therefore read the time, coded in BCD, as year, month, day, date, hour, minute and second. The clock automatically corrects for months with 28 to 31 days, and for leap years. The crystal for the clock oscillator is built into the "top-hat" mounted above the device dual-in-line package.

The time may be set by software and the calibration of the clock can also be made by software programming, as an 'advance' or 'retard' count of the clock divider chain.

The MK48T02 provides a 2 K byte SRAM and the more advanced MK48T08 an 8K SRAM capacity. The MK48T02 clock crystal has an accuracy of $+/-35 \mathrm{ppm}$, giving an accuracy of $+/-1.53$ minutes per month, worst case, typically it is better than +/-1 $\mathrm{min} / \mathrm{mth}$. Digital calibration can be made up to $+/-63$ ppm or +/-5.35 sec/mth.

The MK48T08 provides a memory capacity of 8 K bytes and has an extended calibration range of +5.5 or -2.7 minutes per month.

Figure 2. Exploded view of TIMEKEEPER construction


## Battery life

The life of the battery for the TIMEKEEPER devices depends on the current consumption of the clock oscillator and divider chain. The MK48T02 requires $1.2 \mu \mathrm{~s}$ but the MK48T08 has an ultra low power circuit consuming only 445 nA . The life expectancy for the battery of the MK48T02 running continuously in battery back-up mode is 3.5 years, and over 10 years for the MK48T08.
The ZEROPOWER and TIMEKEEPER devices have found applications in many areas, from Fax
and Copy machines where they provide time information and store phone numbers or service/usage data, to the recent Paris-Dakar rally where TIMEKEEPER devices were used to provide accurate timing for the navigation computers.
They provide an economic solution to the need for non-volatile memory with SRAM read and write speed performance, saving design time and many discrete components. All the products are single chip designs offering the highest possible reliability.

## TECHNICALARTICLE

# Built-in reliability for 10 FITs performance on EPROM and FLASH MEMORY 

Antony Watts<br>SGS-THOMSON Microelectronics<br>Agrate, Italy

Floating gate memories have better reliability than SRAMs or DRAMs because they are less sensitive both to breakdown of the oxide layers at low voltages and to soft errors. In addition floating gate memories are designed to operate at the high voltages needed for programming and are tested at these voltages during production as a screen to ensure good oxide integrity. Whereas the oxides of SRAM or DRAM products are thinner and cannot be tested with high voltage to screen oxide integrity.
Floating gate memories, with an oxide barrier height of 3.2 eV , have an almost infinite capability for charge storage, even at high temperatures. The number of carriers generated by an alpha particle passing through the thin oxide of the floating gate is very small compared with those generated in the silicon substrate. Thus the effect of an alpha particle on the memory's stored data is small for a floating gate memory compared to that for a volatile memory where the data is stored on a node connected to part of the circuit diffused in the substrate.
Failure rate for floating gate memories is determined mainly by defect density of the technology. Quality of dielectrics is the key issue in their reliability, both for data retention in time and for endurance during repeated programming and erasure. Retention is affected by conduction at low electric fields and endurance by wearout of the oxides due to repeated high field tunneling.

## Device Structure

Both EPROM and FLASH MEMORY use a "stacked gate cell", that is a cell design with a floating gate and a control gate directly above the n-channel of the MOS transistor. Both EPROM and FLASH MEMORY are programmed by channel hot-electron injection, the EPROM is erased by a photoelectric effect caused by exposure to UV light
and the FLASH MEMORY is erased by tunneling through a thin gate oxide.

The memory cell structure is a T-shaped layout, see Figure 1. The cell size is determined horizontally by the metal line pitch and vertically by the source line width, source line to word line space, gate length, gate to contact distance and contact size. The actual dimensions of the latest 4 Megabit EPROM memory are a cell size of $2.0 \times 2.1$ microns. The cross sections of the cell in two directions are also shown in Figure 2 and Figure 3. The arsenic doped source and drain junctions are self aligned to the gate and are symetrical for the EPROM, while a phosphorous diffusion is added to the source of the FLASH MEMORY to create a tunnel region and allow high voltage to be applied for erasure. Aboron dose is usually implanted in the channel to increase programming efficiency by enhancing electron multiplication.
FLASH MEMORY and EPROM cells are programmed by applying positive voltage pulses to the control gate and the drain. EPROM erasure is made by a long period of UV light exposure. FLASH MEMORY cell erasure is made by first programming all cells, then applying a high voltage to the source to cause electrons to tunnel from the floating gate through the thin oxide area overlapping the source. During the erase operation the drain is floating to prevent a large channel current.

When a charge is loaded on the floating gate the threshold voltage of the enhancement mode transistor increases. The threshold increase is equal to the charge loaded divided by the total capacitance of the floating gate (to the control gate, source, substrate and drain). The voltage on the floating gate depends on the charge, the voltages on the other electrodes and the capacitive coupling between the gate and these electrodes. The electric field stresses on the thin oxide and the interpoly oxide depend on the applied voltages and the charge on the floating gate.

Figure 1. Layout of a T-shaped stacked gate cell


Figure 2. Vertical cross-section


## RETENTION

Retention is a measure of the integrity of the stored data, held as a charge on the floating gate. It measures the time between programming and a fault in reading the data value. The data may be lost due to either charge loss or gain and due to intrinsic or defect related mechanisms. In addition during programming some stresses may affect data retention.

## Programming

There are three main stress conditions that can occur when programming the array: DC Erase, Program Disturb and DC Program. These affect memory cells sharing a common gate (word line) or a common drain (bit line) as shown by the section of the memory array circuit in Figure 4. These programming stresses affect both the manufacturers production yield due to failures at programming verification, but also field reliability after prolonged reading cycles. Important design choices of the reading and programming voltages minimize these effects.
Typical programming voltages of 7 V on the bit line $(\mathrm{BL})$ and 12 V on the word line (WL) are shown.

## DC Erase

With the bias conditions shown in Figure 4, the previously programmed cell A is affected by DC Erase due to a high gate stress which results in charge loss from the floating gate. It occurs when another cell (eg B) on the same word line is programmed by applying a high gate voltage to the word line. Cell A sees this high voltage on its second poly word line while its drain bit line is held at 0 V . A high electric field occurs across the interpoly oxide, large enough to cause tunneling, a loss of charge on the floating gate and lowering of the programmed threshold voltage of the cell. A similar effect could occur during reading of the memory array, and so the same defect could be induced by prolonged read cycling. The potential diagram for this condition is shown in Figure 5. As a test screening method the DC Erase can be used to test the quality of the interpoly dielectric.

## Program Disturb

Program Disturb affects cell D of Figure 4 and is due to a high voltage on the drain while the gate and source are at OV . this results in drain stress shown in the potential diagram of Figure 6 when programming bits on the same bit line.

Figure 3. Horizontal cross-section


SGS-THOMSON

Figure 4. Memory array showing stress conditions resulting from programming


Figure 5. Potential diagram for gate stress on a programmed cell


Figure 6. Potential diagrams for drain stress on a programmed cell


Figure 7. Potential diagram for gate stress on an erased cell

## Substrate



In the EPROM the electric field causes holes generated in the substrate to collect on the floating gate. In the FLASH MEMORY it causes electrons to tunnel from the floating gate to the drain. For evaluation purposes this stress may be used to assess the quality of the gate oxide of the EPROM or tunnel oxide of the FLASH MEMORY.

## DC Program

DC Program affects the previously unprogrammed cell C of Figure 4 and is due to a high voltage on the gate with the source and drain at 0 V , causing a gate stress on the erased cell. The potential diagram is shown in Figure 7.
A high voltage on the word line causes electron tunneling from the substrate to the floating gate, mainly on FLASH MEMORY products, and increases the cell threshold voltage. Again a similar effect could occur during extended read cycles.
The effects of these three cell programming factors are a pattern sensitivity which must be checked by proper production screening, and the reduction in $V$ th of stored logic levels which affects overall reliability and which depends on design choices.
Charge Losses
Intrinsic related charge loss. There are two charge loss mechanisms, intrinsic and defect re-
lated. Charge transfer due to intrinsic mechanisms is minimal and the retention time for a defect free cell is thousands of years.
However two conduction processes occur in dielectrics leading to intrinsic leakage current: tunneling and thermionic emission. Because of the very low voltage of the floating gate due to its stored charge and self capacitance, the tunneling leakage current does not produce any significant charge loss in tens of years. At high temperatures the thermionic emission could cause charge loss. The potential diagram for a programmed cell is shown in Figure 8. For a cell with a barrier height of larger than 1 eV , tests at 250 degC show intrinsic retention of many months, equivalent to a huge number of years at normal temperatures.
But some charge loss is observed with 250 degC bake tests as shown by the decrease in the threshold voltage of a cell with time in Figure 9.
The lost charge seems to be a fixed amount which is a small percentage of the stored charge. The charge loss rate decreases with the time of the bake and does not depend on cell layout. One reason for this is the release of electrons trapped in the interpoly and gate oxides during a previous UV erase.

Figure 8. Potential diagram for a programmed cell
Substrate

Another is seen in cells using ONO (Oxide - Nitride - Oxide) dielectric due to carrier movements in the Nitride, electrons moving to the Oxide-Nitride interfaces and leakage through the thin oxides. Three mechanisms correspond to three different phases of the curve of Figure 9.
The fast initial threshold change is due to carrier movement in the Nitride or polarisation effects. The second phase is caused by electrons, injected into the nitride during programming, moving from the bottom O-N to the top N-O interface. The third phase is a long term charge loss of electrons leaking through the top thin Oxide.Improvements in the passivation and the use of gettering are being used to provide a solution to the intrinsic charge losses.

Defect releated charge loss. Defect related charge loss is due to structual or statistical defects. These affect the infant mortality or the wearout of the memory. Burn-in can screen for the structural defects by activating failures which can be subsequently detected by a $100 \%$ electrical test. However random wearout defects limit most the retention of the memory, these are defect related charge losses caused by latent failures degrading, enhanced by temperature.

Two processes cause statistical defects, electrons escaping the floating gate and ionic effects. Electron escape typically causes single bit failure randomly throughout the memory array. Ionic processes, due to contamination, affect spot areas which are not well protected from environmental contamination - for example holes in the final passivation layer.
Single bit charge loss due to electron escape is probably the most important failure mode in an EPROM as shown by life tests. Figure 8 and Figure 9 show the reading current distribution of 4 Megabit EPROM cells after programming and after 1000 hours at $250^{\circ} \mathrm{C}$, with the array specially programmed to easily detect any increase in cell current and so monitor the charge loss. The histogram has very little shift, but a single bit moves away from the distribution and fails.
The defect may be in the interpoly or gate oxide and can be found by making stress tests on programmed or erased cells - a charge gain on an erased cell indicates a gate oxide failure, a charge loss on a programmed cell indicates an interploy dielectric failure.

Figure 9. Threshold shift for an EPROM Cell (ONO) with $250^{\circ} \mathrm{C}$ bake


Figure 10. 4Meg EPROM cell reading current distribution after programming


Figure 11. 4Meg EPROM cell reading current distribution after a bake at $250^{\circ} \mathrm{C}$


The leakage current of gate oxide failures show a linear dependance on electric field, while it shows an exponential relationship for tunnel oxide and interpoly oxide defects. The temperature dependance displays an activation energy of 0.6 eV for gate and interpoly oxides and 0.25 eV or less for tunnel oxide. The activation energy for ONO interpoly dielectric is 0.8 eV . Figure 10 and Figure 11 show the temperature dependance of the failure times for gate oxide and ONO.
The leakage of the gate oxide is due to hopping conduction. The tunnel oxide leakage is very similar to actual tunneling, during erasure, of the FLASH MEMORY. Charge loss when ONO dielectric is used is associated with poor quality of the bottom oxide but is also affected by the relative thicknesses of the oxide and nitride layers. So many mechanisms come into play that the defect related charge loss is not a fixed amount but depends on the nature and position of the defect itself.
lonic processes are mostly due to defects such as pin holes in the final passivation or intermediate dielelectric which allow mobile ions to diffuse into the array. These ions compensate the charge on the floating gate and move the threshold voltage of the cell. Ionic contamination can be detected by a sequence of high temperature bake, programming,

UV erasure and baking again. The charge loss after the first bake due to the electric field of the stored negaitve charge, and the charge gain after the second bake due to ion concentration gradient, cause a localized region around the pin hole defect to rapidly fail. The activation energy of these types of defects is 1.2 to 1.8 eV .

## ENDURANCE

Successive program and erase cycles cause progressive damage to the thin oxide under the floating gate of non-volatile memories. The current in the oxide creates traps and damage proportional to the charge density passing through. The result of the trapped charges is that the stored charge on the floating gate has a reduced effect and the threshold change between a programmed and an erased cell narrows as shown in Figure 14.
The endurance is defined as the maximum number of cycles that the memory can withstand before the threshold shift is so small that the bit(s) fail. The intrinsic wearout is due to charge trapping in the thin oxide, whereas oxide breakdown of the tunnel or gate oxide is caused by a defect related failure. FLASH MEMORY have an additional failure mechanism due to hole trapping in the thin oxide.

Figure 12. Temperature dependence of failure time for bits with gate oxide defects


Figure 13. Temperature dependence of failure time for bits with ONO interpoly defects


Figure14. FLASH MEMORY programmed and erased threshold voltage versus P/E cycles


Intrinsic endurance is due to trapping of a small amount of the charges flowing through the thin oxide, it is proportional to the square of the oxide thickness and affects a textured poly's oxide more than a thin oxide. It has an activation energy of -0.1 eV due to thermal de-trapping during program/erase cycles.
Defect related endurance is an entirely random process of the breakdown of the thin oxide. The breakdown is gradual rather than sudden, and irreversible. Breakdown can occur also in the memory decoding circuits due to the high voltages required for program and erase. Atypical defect seen is row or column failure.
Since the endurance performance is due to the thin oxide defects, the memory endurance is proportional to the memory size. However the construction of the cell, see Figure 1, greatly improves the FLASH MEMORY endurance so allowing high density memories with an endurance of a large number of program/erase cycles. The first reason for this is the smaller area of the tunnel oxide with this construction using floating gate and source overlap, as opposed to a construction where the tunnel oxide is defined by a mask. The second is the better intrinsic quality of the tunnel oxide grown over a region of lighter doping of the source. Finally in the FLASH MEMORY the longer, lower voltage erase pulses give a lower stress to the oxide. Figure 14 shows the performance of the FLASH MEMORY cell up to 100,000 program/erase cycles.

## SCREENING AND LIFE TESTS

Accelerated life tests are used for reliability assessment. The data retention failure mechanisms are temperature dependant and the most important accelerating factors are known. Failure analysis techniques are advanced and can identify the specific failures. Table 1 shows the activation energies for common data loss mechanisms.

## Built-in Reliability

The current approach is to build-in reliability to acheive acceptable failure rates for future floating gate memories. The approach is to understand all the reasons for failure instead of just predicting the time-to-failure. The reliability is assured by control of the manufacturing process and environment.
Effectiveness and cost considerations support this approach: As technological complexity increases and dimensions scale down failure analysis becomes less and less practical. A huge number of

Table 1. Activation energies for common data loss

| Failure Mode | Activation Energy |
| :--- | ---: |
| Oxide Breakdown | 0.3 to 0.36 eV |
| Oxide Defects | 0.6 eV |
| Intrinsic Charge Loss | 1.2 to 1.4 eV |
| Intrinsic Charge Loss <br> for ONO | 0.36 eV |
| lonic Contamination | 1.2 to 1.3 eV |
| Cycling Induced <br> Charge Loss | 1.1 eV |

devices have to be tested to demonstrate a reliability goal of 10 FITs. Longer test times of high density memories are becoming too costly or even not feasible.

All manufacturing aspects have to be controlled, for example the cleanliness of quartzware, the analysis of oxidation ambient or the control of particles due to each process and equipment. In line monitors have to be used to control process variations.
Many process variables can be correlated to each reliability failure mechanism, a fishbone diagram illustrates this dependance. Figure 15 shows a tentative diagram for data retention in EPROM products. The input variables of this diagram can be divided into intrinsic and defect related.
Variation from the target values of parameters, used for the process characterisation, have to be reduced to zero to maintain the intrinsic performance. For example oxide thickness, floating gate doping and stacked gate profile are important for intrinsic data retention.
Defect related failures are improved by modifying, updating or replacing defect generating process steps or equipment. Examples are in-process charging' or oxidation ambient.

Ultimately the control of the process dispersions will yield improvements in quality and production yields with a reduction in reliability failures. Table 2 shows the evolution of EPROM and FLASH MEMORY with also the target reliability FIT and quality AOQL.


Table 2. EPROM \& FLASH MEMORY evolution

| Sector | Years |  |  |  |  | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1990 | 1991 | 1992 | 1993 | 1994 |  |
| Technology | 1.2 | 0.8 | 0.6 | 0.5 | 0.35 | $\mu$ |
| Cell Size | 19 | 9 | 4 | 3.2 | 1.5 | $\mu^{2}$ |
| Memory Density | 1 M | 4 M | 16 M | 16 M | 64 M | bit |
| Die Size | 46 | 87 | 130 | 105 | 200 | $\mathrm{~mm}^{2}$ |
| Equivalent 1M Die | 46 | 27 | 16 | 11 | 7 | $\mathrm{~mm}^{2}$ |
| FITS | 26 | 14 | 10 | 7 | 5 |  |
| AOQL | 65 | 31 | 10 | 5 | 3 | ppm |

## CONCLUSION

EPROM data retention and FLASH MEMORY endurance are the two key reliability factors for these non-volatile memories. Intrinsic retention failure mechanisms make only a small contribution to the failure rate, both from electronic or ionic processes. Floating gate memory retention is most dependant on defect density. The quality of the dielectrics is the key issue: both retention and endurance are features of the same dielectric. FLASH MEMORY endurance is limited by hole trapping and destructive oxide breakdown during program/erase cycling.

A new methodology, building-in reliability, is being implemented to improve reliability by classifying and controlling the variables in the manufacturing process.

Acknowledgement is given to the paper presented by G. CRISENZA, G. GHIDINI and M. TOSI at the ESSREF91 conference in Bordeaux for the source material for this article.

## TECHNICALARTICLE

## Trends in Non-Volatile Memories

## Antony Watts

SGS-THOMSON Microelectronics
Agrate, Italy
The "silicon cycle" showed a dip in the market for memories in 1990 followed by a small recovery in 1991. Forecasts up to 1995 are for a recovery with the total market rising to over $25 \mathrm{~B} \$$.

More than half the market is for DRAM. Non-Volatile memories represent $3.5 \mathrm{~B} \$$ in 1991 or $26 \%$ of the total. The 1991 and 1995 forecasts are shown in Table 1.

The relative share of the market held by ROM and EPROM will be eroded in favour of FLASH MEM-

ORY during the next 4-5 years. But FLASH MEMORY will also grow from new applications and replacement of a part of the DRAM market.
The cost and functionality of the spectrum of NonVolatile memories is shown in Table 2.

The highest functionality is shown by EEPROM devices, both the smaller (1-16k) serial access types and the medium size ( $64 \mathrm{k}-1 \mathrm{M}$ ) parallel products have Byte Rewrite capability. The FLASH MEMORY, using byte programming like EPROM, have only block or bulk erase. The EPROM has only bulk erase by UV light taking minutes to cancel the content of the whole memory. ROMs are permanently programmed at the mask level.

Figure 1. Memory Market 1985-1995, to M\$


## Non-Volatile memory, the Stacked Gate Cell

EPROM and FLASH MEMORY Stacked Gate Cells (SGC) are n-channel transistors with the addition of a floating gate. Both EPROM and FLASH MEMORY are programmed by hot channel electron injection, but they are erased by different mechanisms: the EPROM by a photoelectric effect from exposure to UV light, the FLASH MEMORY by Fowler-Nordheim tunneling through a thin gate oxide. The conventional SGC layout is in the form of a T as shown in Figure 2. A diffused source and drain are covered by two polysilicon layers forming the floating gate and the control gate or word line. The metal bit line runs vertically and makes contact at the drain. The floating gate is isolated from the channel by thin oxide and from the second polysilicon control gate by oxide or Oxide-Nitride-Oxide interpoly dielectric. During the construction the arsenic doped source/drain junctions are self-aligned to the gate. They are symetrical in the EPROM, but a phosphorous doping is added to the source in the FLASH MEMORY cell to create the tunnel region and support the high voltage required. A boron dose is implanted in the channel to prevent punchthrough and to increase programming efficiency by enhancing electron multiplication.
The cell size, in generations up to the 4 Megabit EPROM, is limited in the horizontal direction by the
metal bit line interconnect pitch. In the vertical direction the limit is from the source line width, the source line to word line space, the gate length, the gate to contact distance and the contact size. Technology improvements with self aligned source (SAS) are implemented in the 16 Megabit generations to reduce the cell size.

The operation of the SGC can be understood by the use of a simple equivalent circuit which enables the floating gate voltage Vfg to be calculated. The total floating gate capacitance Ct is,

$$
\mathrm{Ct}=\mathrm{Cpp}+\mathrm{Cd}+\mathrm{Cs}+\mathrm{Cb}
$$

If $C j$ is the capacitance of the floating gate to any electrode ' j ', the coupling ratio $\mathrm{Aj}=\mathrm{Cj} / \mathrm{Ct}$, then,

$$
V f g=A g^{*} V c g+A d^{*} V d+A s^{*} V s+A b^{*} V b+Q / C t
$$

and when the floating gate is loaded with an electron charge Q ,

> Change in threshold voltage = Q/Cpp

When the cell is programmed by loading an electron charge on the floating gate, the transistor threshold voltage goes up from the virgin value (typically $2-3 \mathrm{~V}$ ) to the programmed value ( $6-7 \mathrm{~V}$ ). The values of the coupling ratios are found experimentally, and when known can be used to provide an accurate simulation of the SGC MOS transistor.

Table 1. 1991 and 1995 forecast for Non-Volatile memories

| Memory Type | 1991 | $\%$ | 1995 | $\%$ |
| :--- | :---: | :---: | :---: | :---: |
| ROM | 1311 | 40 | 1847 | 30 |
| EPROM | 1543 | 47 | 2266 | 37 |
| FLASH | 100 | 3 | 1400 | 23 |
| EEPROM | 337 | 10 | 586 | 10 |
| Total | 3291 | 100 | 6099 | 100 |

Table 2. Cost and Functionality

| Memory type | Functionality | Cost (\$/M Byte) |  |
| :--- | :--- | :---: | :---: |
|  |  | 1991 | 1995 |
| EEPROM | Byte Rewrite Lower Density | 1275 | $300-350$ |
| FLASH | Electrical Erase Block or Sector | 100 | $18-25$ |
| EPROM | UV Eraseable Or OTP | 51 | $15-20$ |
| ROM | Not Reprogrammable | 8 | $2.5-3.5$ |

Figure 2A. T-Shaped Stacked Gate Cell


Figure 2B. Cross section along source/drain


Figure 2C. Cross section along poly word line


Figure 2D. Electrical equivalent circuit


## Programming

Hot channel electron injection, which is discouraged in normal transistors, is enhanced in the cell to improve the gate current Ig, or programming efficiency. Programming curves for an SGC are shown in Figure 3. The cell is programmed by applying positive voltage pulses to the control gate (11V) and the drain (6V). Curves are shown without and with source and drain resistances.
The curve of Figure 4 is derived from Figure 3 and shows the gate current versus the floating gate voltage during programming. Two separate regions are present. In the injection limited region Vfg $>\mathrm{Vd}$ the energy distribution of hot electrons is reduced by the low lateral electric field even though the vertical field is suitable for injection. The second region is the electrode limited region $\mathrm{Vfg}<\mathrm{Vd}$. Here the hot electron distribution is confined to the lateral field region where the potential barrier is higher. An important point is the knee of the curve where Vfg $=\mathrm{Vd}$. At this point,

$$
V f g=A g^{\star} V c g+A d^{\star} V d-A g^{*}(V t-V t 0)(t)=V d
$$

where (vt-Vt0)(t) is time dependant and a critical parameter for the cell, ' t ' can be considered to represent the programming speed of the cell. Variations of the device parameters and applied volt-
ages impact on the coupling ratios of the cell and so on the equation. As programming speed is a key issue for EPROM and FLASH MEMORY all effects depending on the array organisation and layout have to be understood. As can be seen from Figure 3 , series resistance in the source and drain can dramatically affect programming.

## Erasure

EPROM erasure is made by exposure to UV light. The electrons stored on the floating gate are excited by incident photons and escape from the potential well. Erase time depends on the tranparency of the dielectrics used, but is several minutes.

FLASH MEMORY erasure is made by applying a high positive voltage pulse to the source. This creates a high electric field across the thin gate oxide and electrons tunnel from the floating gate to the source. During erasure the drain is left floating to prevent a large channel current. Some substrate current occurs due to band- to-band tunneling because of the large electric field induced in the silicon surface, this leakage current can limit the erase speed and affect the endurance reliability. It can be avoided by the correct design organisation of the memory. FLASH MEMORY erase time varies from milliseconds to seconds.

Figure 3. Threshold shift against programming time


Figure 4. Gate current against floating gate voltage during programming


Figure 5. Working area of a 0.8 micron SGC


## Cell working area

The good functionality of a cell is based not only on the writing efficiency, but on the robustness to parasitic effects and programming effects such as,

- Drain turn-on
- Snap back
- Soft programming during reading
- Soft erasure during writing

These effects can be clearly seen in a graph of Drain Voltage versus Gate Length as these are the main variables which determine the cell electric fields.
The cell working area is confined by several forbidden areas of active and parasitic effects as shown in Figure 5:

- 1: Programming speed
- 2: Reading current
- 3: Snap-back effect
- 4: Drain turn-on
- 5: Soft Programming
- 6: Soft erasure

Within these constraints a working area for the cell is defined by the box shown. Manufacturing tolerances must hold the cell within the limits of the box. The wider the box by design, the more the manufacturability of the memory.
A similar diagram can be drawn for FLASH MEMORY where the disturbance of the memory during write is enhanced due to the thinner oxides used. In the FLASH MEMORY the endurance must also be taken into account, EPROM endurance is not a critical parameter and typically ranges around 100 cycles, but FLASH MEMORY endurance must exceed 100,000 cycles. During this life time the memory parameters should remain with a defined operating area without degradation of the electrical characteristics.

## Scaling Down

In semiconductor memory tecnology there is always the constant effort to fit more memory cells on the wafer. EPROM density has quadrupled every three years - see Figure 6.
Through the development of high performance dielectrics and high voltage architectures, the

Figure 6. Evolution of EPROM density, chip size and access time


EPROM has served as a technology driver. The EPROM technologies have been adopted by many other products, like microprocessors with embedded (EPROM, EEPROM) memories on the chip.

To give some idea of what the reduction of chip area means, every three generations the whole EPROM cell size is reduced so that it would fit into the contact area of the original generation. As the process complexity increases, equipment requirements and process control become more severe. Economically however, scaling down is essential and allows redesign in new technologies of all sizes of memories, thus reducing costs and increasing profitability of products that have reached maturity on the market.

## Scaling Down rules

Scaling down the transistor sizes, while maintaining the power supply at 5 V and the capability handle high programming voltages, places greater stresses on the materials. Figure 7 shows the trend for scaling the gate length through the various generations of EPROM.
A scaling strategy between that of constant field and constant voltage could be adopted. Device dimensions and writing voltage follow a constant
field path, while reading voltage follows the constant voltage path. When the programming voltage is properly scaled and oxides fabricated with increased integrity, the reading voltage becomes not so critical. Not scaling the reading voltage increases the reading current available and thus speeds up access time - see Figure 8.
The largest stresses due to electric fields occur in the gate oxides of the row decoder transistors which have to switch the high voltage during writing. In a FLASH MEMORY cell scaling of the gate oxide is limited by direct tunneling, high temperature bake retention and stress induced leakage current increase after repeated program/erase cycles. So a scaling that follows constant electric field across the gate oxide must be adopted.

## Maintaining Reliability

Data retention is typically 20 years for a Non-Volatile memory. A programmed cell has only some tens of thousands of electrons on the floating gate. The oxides surrounding the floating gate must guarantee a leakage current of only a few electrons per day. Both electronic and ionic processes contribute to the leakage current.

Figure 7. Gate length versus memory size


Figure 8. Scaling versus voltage


Figure 9. Charge loss dependance on scaling cell size


Electronic processes include the escape of electrons from the floating gate through oxide defects. This mainly affects single bits, randomly scattered thoughout the memory array. The dependance on temperature indicates an activation energy of a few tenths of an eV , and the leakage current is an exponential function of the electric field.
Ionic processes affect the data retention by screening and compensation effects of the stored charge on the floating gate. Charge loss is also associated with alkali metal contamination. Activation energies found are greater than 1 eV and a drift diffusion transport mechanism controls the mobile ion current.
Scaling down the cell means that the same change in threshold voltage between a programmed and erased cell is achieved by a smaller stored charge on the floating gate. This makes the memory more sensitive to ion contamination. Figure 9 shows the charge loss as a function of the Control Gate Floating Gate overlap, with the same interpoly and gate oxides. Charge loss goes up with reducing dimensions and decreasing phosphorous content of the BPSG interlevel dielectric.

With geometry scaling, the defectivity becomes a dramatic issue. As an example Figure 10 shows the defectivity targets for the main critical layers. To meet these targets the technology has to be constantly tuned and process control tightened.

Reliability failure modes, such as electromigration, hot electrons, etc, must be controlled in the more severe environment of the non-volatile memory: high voltage programming and high temperature $\left(250^{\circ} \mathrm{C}\right)$ bake testing for data retention.

## Improving Speed

With increasing memory density, the bit line (metal interconnect) and the word line (second polysilicon) parasitic capacitance and resistance affect the speed of the memory. The delay times for array matrix access offset the improvement in the transistor driving capacity and cell read current. To achieve high speeds the memory array can be partitioned to reduce the minimum decoded array and the parasitic capacitance effects. Partitioning has to be paid for in terms of die size and a cost/performance trade off found.

Figure 10. Defectivity targets for main critical layers


Improvements in process can also contribute to improved matrix access time, one of these is the use of silicide to reduce resistance of the polysilicon word lines. Circuit design techniques such as Address Transition Detection, generating an internal clock to gate noise effects, are necessary to avoid memory designs with narrow operating Vcc ranges or even oscillation generated by feedback to address inputs from the high output switching currents - see Figure 11 and Figure 12.
An example of two state-of-the-art memory arrays made with the same technology, but one emphasising speed and the other chip size reduction, are shown in Figure 13.

In the future it is likely that we will see a split in the market demand into high density architectures, with speed limitations, and dedicated high speed designs.

## Alternative cells and technologies

As design rules shrink, reliability problems are enhanced and manufacturing latitude is decreased. Many efforts are dedicated to finding new solutions to contain the increase in chips sizes and keep them within manufacturable limits. This can be achieved in two ways: innovative technology and alternative cell architecture.

Figure 11. Memory delays
\% Contribution From

| $40 \%$ | Access time delay of cell matrix |
| :--- | :--- |
| $20 \%$ | Time delay from pad $\longrightarrow$ input buffer $\longrightarrow$ address decode |
| $20 \%$ | Time delay of sense amp $\longrightarrow$ output buffer |

20 \%
External load dependant, specification is 100 pF load
$\square$ Matrix delay reduced by :

- Silicide on poly word lines - reduced resistance
- Repeater amplifier in the word lines
- Matrix of maximum 512 cells per bit line - reduced capacitance
- Address Transition Detection - precharge/equalised bit lines

Figure 12. Address transition detection


Figure 13. Two 4 Megabit EPROMs, for high speed and high density


## SCALING CELL SIZE

Two possible alternatives:

1. use of innovative technologies (double metal, plugs, local interconnections, self alignment, ...)
advantage: no inpact on device organiastion (conventional)
drawback: cost and risk of new complex process steps
2. different cell array organiastion (contactless virtual ground approach)
advantage: less severe technological requirements
drawback: new circuit solutions, unknown characteristics

Improved Stacked Gate Cell designs have been proposed that self- align the source line, and/or the drain contact to the gate. The use of double metal interconnect is also beginning to appear on EPROM and FLASH MEMORY, allowing a chip size reduction in the peripheral circuits and a decrease of the array parasitic RC delays if it is used for array bit or word lines. The use of refractory materials has been proposed for local interconnect, but the drawbacks of these are the cost and risk of increasing the process complexity. Advantages are that the cell concept remains unchanged and array design organisation is easy, keeping the same logic as previous generations.
One alternative cell organisation in the array is known as "virtual ground". The purpose of this is to save space by eliminating many contacts and alignment tolerances - see Figure 14. The array is known as virtual ground because the source is not fixed and connected to ground.

Some other cell examples are the buried bit line cell, the ALDDS cell, the SFOX cell and the FACE FLASH MEMORY cell - see Figure 15.
All these offer the advantage of a small cell size with more relaxed design rules than for a Stacked Gate Cell of the same size. The design modifications introduced however can affect speed performance. Higher resistance and capacitance of diffused bit lines also affect speed, especially on FLASH MEMORY. FLASH MEMORY compatibility is more critical as the same bit line is used alternatively as source and drain.

Concerns About Virtual Ground Architectures

- Design modifications can affect performance, limiting speed.
- Higher resistance and capacitance of diffused bit lines limit the reduction in contact number, and affect speed (particularly on FLASH MEMORY).
- FLASH MEMORY compatibility is more critical, as the same bit line is alternatively used as source and drain.
- Technological saving is questionable, as tight layout rules are required to match decoder pitch with reduced cell size.
- Array reduction obtained by smaller cell size is paritally compensated by larger decoders.
- Programming disturbance to adjacent cells are: careful charge/discharge of array bit lines (circuit solution) and asymetrical cell (technological solution).

The Virtual Ground type of cell design usually results in the cell layout that is square, rather than rectangular. This means it is critical to insert the decoders in the cell pitch or use more aggressive design rules in this sensitive, high voltage part of the circuit.

There is also the problem of programming disturbance to adjacent cells which has to be solved by careful charge and discharge of the bit lines or the use of an asymmetric cell.

Asymmetric cells, such as ALDS (Toshiba 88) and the split gate cell (WSI 88), allow the use of a less complex decoding organisation. But such cells are not FLASH MEMORY compatible without adding extra complexity as the source is not coupled to the floating gate (in the case of the split-gate cell) or is coupled by a region of low doping (in the ALDS cell) which induces a voltage drop during erase.Many alternative cell approaches have been proposed for example Toshiba three poly layer and NAND cells but few have been transferred into true volume production.

Considering speed, cost-per-bit and FLASH MEMORY compatibility, the Stacked Gate Cell with some innovative processing steps and the use of double metal is likely to remain the best in the future and has been adopted for the SGS-THOMSON 16 Megabit EPROM and FLASH MEMORY developments.

Figure 14. Conventional and virtual ground array


Figure 15. Alternative cells


Buried Bit Line Cell (Texas Instruments)
Other proposed virtual ground cells :
ALDS EPROM cell (Toshiba - IEDM 88)
SFOX EPROM cell (SGS-THOMSON - IEDM 89)
FACE FLASH EEPROM cell (Intel - IEDM 90)

## Future emerging trends

The versatility of FLASH MEMORY which combines electrical erase capability with EPROM density raises the question of whether this device will substitute the EPROM. Direct execution of software stored in a FLASH MEMORY makes the replacement of both DRAM and disk storage possible.

The in-system re-programmability of the FLASH MEMORY shortens the time-to-market: code changes can be made in a short time and board updates done without disassembly. Executable software can be loaded and updated directly. This will stimulate a large growth in a number of applications such as the portable, lap top computers where FLASH MEMORY will save both space and power consumption by replacing both disk and DRAM.
A few years ago it seemed that EEPROM may reduce the EPROM market, but tunnel oxide defectivity, manufacturability of large memories, and larger cell sizes have prevented the EEPROM from taking over from the EPROM in cost-per-bit sensitive applications.
FLASH MEMORY are now in a better position to revolutionise memory usage, as high density is achieveable and cheaper plastic packaging - compared to EPROM - can be used. Balanced against this are the technology and manufacturing problems to be overcome, and the higher cost of the process and testing. Another constraint of the FLASH MEMORY is the requests for power supply reduction to single 5 V devices: the electric field needed for tunneling does not scale and the tunnel oxide thickness itself cannot be scaled down because of direct tunneling effects.

The conclusion is that EPROMs will not be entirely superceeded, but that an entirely new market will arise, based on the Stacked Gate Cell to maintain low cost-per-bit and manufacturability, and leading to new computer architectures. Technology development will allow the production of future high density, 16 Megabit and beyond, memories for the future.

## FLASH TREND

In-system reprogrammability:

- useful for storage of software updates

Direct execution of software code (XIP):

- replaces disk storage
- substitutes shadow DRAM

Future computers will potentially use:

- an MPU
- a very fast SRAM cache
- a small amount of DRAM for data storage and buffering
- a large amount of fast FLASH MEMORY
- disks, only for backword compatibility

Aknowledgement is given to the material presented by M. MELANOTTE, R. BEZ and G. CRESENZA in Microelectronic Engineering 15 (1991) which formed the basis for this review.

## EUROPE

## DENMARK

2730 HERLEV
Herlev Torv, 4
Tel (45-42) 948533
Telex 35411
Telefax (45-42) 948694

## FINLAND

LOHJA SF-08150
Karjalankatu, 2
Tel (358-12) 15511
Telefax. (358-12) 15566

## FRANCE

94253 GENTILLY Cedex
7 - avenue Gallienı - BP 93
Tel (33-1) 47407575
Telex 632570 STMHQ
Telefax (33-1) 47407910

## 67000 STRASBOURG

20, Place des Halles
Tel (33) 88755066
Telefax (33) 88222932

## GERMANY

6000 FRANKFURT
Gutleutstrasse 322
Tel. (49-69) 237492-3
Telex 176997689
Telefax (49-69) 231957
Teletex 6997689=STVBP

## 8011 GRASBRUNN

Bretonischer Ring 4
Neukeferloh Technopark
Tel (49-89) 46006-0
Telex-528211
Telefax (49-89) 4605454
Teletex 897107=STDISTR

## 3000 HANNOVER 51

Rotenburger Strasse 28A
Tel (49-511) 615960
Telex 175118418
Teletex 5118418 CSFBEH
Telefax (49-511) 6151243

## 5202 HENNEF

Reuther Strasse 1A-C
Tel (49-2242) 6088
(49-2242) 4019/4010
Telefax (49-2242) 84181

## 8500 NÜRNBERG 20

Erlenstegenstrasse, 72
Tel (49-911) 59893-0
Telex. 626243
Telefax (49-911) 5980701

## 7000 STUTTGART 31

Mittlerer Pfad 2-4
Tel (49-711) 13968-0
Telex 721718
Telefax (49-711) 8661427

## ITALY

20090 ASSAGO (MI)
Vle Milanofiorı - Strada 4 - Palazzo A/4/A
Tel (39-2) 892131 ( 10 linee)
Telex 330131-330141 SGSAGR
Telefax (39-2) 8250449

## 40033 CASALECCHIO DI RENO (BO)

ViaR Fucini, 12
Tel (39-51) 591914
Telex 512442
Telefax (39-51) 591305

## 00161 ROMA

Via A Torlonia, 15
Tel (39-6) 8443341
Telex 620653 SGSATEI
Telefax (39-6) 8444474

## NETHERLANDS

5652 AR EINDHOVEN
Meerenakkerweg 1
Tel (31-40) 550015
Telex. 51186
Telefax. (31-40) 528835

## SPAIN

08021 BARCELONA
Calle Platon, $64^{\text {th }}$ Floor, $5^{\text {th }}$ Door
Tel (34-3) 4143300-4143361
Telefax (34-3) 2021461

## 28027 MADRID

Calle Albacete, 5
Tel (34-1) 4051615
Telex 46033 TCCEE
Telefax (34-1) 4031134

## SWEDEN

## S-16421 KISTA

Borgarfjordsgatan, 13-Box 1094
Tel (46-8) 7939220
Telex. 12078 THSWS
Telefax (46-8) 7504950

## SWITZERLAND

1218 GRAND-SACONNEX (GENEVA)
Chemin Francois-Lehmann, 18/A
Tel (41-22) 7986462
Telex 415493 STM CH
Telefax (41-22) 7984869

## UNITED KINGDOM and EIRE

MARLOW, BUCKS
Planar House, Parkway
Globe Park
Tel.. (44-628) 890800
Telex 847458
Telefax (44-628) 890391

## AMERICAS

## BRAZIL

05413 SÃO PAULO
R Henrique Schaumann 286-CJ33
Tel (55-11) 883-5455
Telex (391)11-37988 "UMBR BR"
Telefax . (55-11) 282-2367

## U.S.A.

NORTH \& SOUTH AMERICAN
MARKETING HEADQUARTERS
1000 East Bell Road
Phoenıx, AZ 85022
(1-602) 867-6100
SALES COVERAGE BY STATE

ALABAMA
Huntsville - (205) 533-5995

## ARIZONA

Phoenix - (602) 867-6217

## CALIFORNIA

Santa Ana - (714) 957-6018
San Jose - (408) 452-8585

## COLORADO

Boulder (303) 449-9000

## ILLINOIS

Schaumburg - (708) 517-1890

## INDIANA

Kokomo - (317) 455-3500
MASSACHUSETTS
Lincoln - (617) 259-0300
MICHIGAN
Livonia - (313) 953-1700

## NEW JERSEY

Voorhees - (609) 772-6222

## NEW YORK

Poughkeepsie - (914) 454-8813

## NORTH CAROLINA

Raleigh - (919) 787-6555

## TEXAS

Carrollton - (214) 466-8844
FOR RF AND MICROWAVE
POWER TRANSISTORS CON-
TACT
THE FOLLOWING REGIONAL
OFFICE IN THE U.S.A.

## PENNSYLVANIA

Montgomeryville - (215) 361-6400

## ASIA / PACIFIC

## AUSTRALIA

NSW 2027 EDGECLIFF
Suite 211, Edgecliff centre
203-233, New South Head Road
Tel. (61-2) 3273922
Telex 071126911 TCAUS
Telefax (61-2) 3276176

## HONG KONG

WANCHAI
22nd Floor - Hopewell centre
183 Queen's Road East
Tel (852) 8615788
Telex 60955 ESGIES HX
Telefax (852) 8656589

## INDIA

NEW DELHI 110001
LiasonOffice
62, Upper Ground Floor
World Trade Centre
Barakhamba Lane
Tel. (91-11) 3715191
Telex 031-66816 STMI IN
Telefax (91-11) 3715192

## MALAYSIA

PULAU PINANG 10400
4th Floor - Suite 4-03
Bangunan FOP-123D Jalan Anson
Tel (04) 379735
Telefax (04) 379816

## KOREA

SEOUL 121
8th floor Shinwon Bulding
823-14, Yuksam-Dong
Kang-Nam-Gu
Tel (82-2) 553-0399
Telex• SGSKOR K29998
Telefax (82-2) 552-1051

## SINGAPORE

SINGAPORE 2056
28 Ang Mo Kio - Industrial Park 2
Tel (65) 4821411
Telex RS 55201 ESGIES
Telefax (65) 4820240

## TAIWAN

TAIPEI
12th Floor
325, Section 1 Tun Hua South Road
Tel (886-2) 755-4111
Telex 10310 ESGIE TW
Telefax (886-2) 755-4008

## JAPAN

## TOKYO 108

Nissekı - Takanawa Bld 4F
2-18-10 Takanawa
Minato-Ku
Tel (81-3) 3280-4121
Telefax (81-3) 3280-4131

Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.
© 1992 SGS-THOMSON Microelectronics - Printed in Italy - All Rights Reserved
TM: PRESTO II, PRESTO F, BiPORT, ZEROPOWER, TIMEKEEPER,
TAGRAM, SnoopTAG, BRAM are Trademarks of SGS-THOMSON Microelectronics.
© MICROWIRE is a registered Trademark of Natıonal Semiconductor Corp.
Purchase of ${ }^{2} \mathrm{C}$ Components of SGS-THOMSON Microelectronics, conveys a license under the Philips $I^{2} C$ Patent. Rights to use these components in an $I^{2} C$ system, provided that the system conforms to the $I^{2} \mathrm{C}$ Standard Specifications as defined by Philips.



[^0]:    * ROM compatible pin-out

[^1]:    * EPROM compatible pin-out - ZZ is a code allocated for each ROM content

[^2]:    Note: $\mathrm{X}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$

[^3]:    DP = Data Pollıng
    $\mathrm{TB}=$ Toggle Bit
    $R=$ Reserved, definition pending
    PLTS = Page Load Tıme Status

[^4]:    Warning: NC = No Connection.

[^5]:    Notes: ASB is determinate only in collision detection
    ${ }^{(1)}$ A low level on MXI (match expansion) will force the Port B match (MTCHB) to be low (miss).
    ${ }^{\dagger}$ MXI must be High for a valid compare snoop-hit operation.

    * Presumes COMP6 is high Truth Table reflects valid port operation for either logic state of COMP6.

    If COMP6 is low, TDQ6-TDQ9 are status bit outputs instead of tag data inputs.

[^6]:    Note: * INCLUDES SCOPE AND TEST JIG

[^7]:    Note: Measured using the Output Load Diagram shown Page 4.

[^8]:    *Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maxımum ratings conditions for extended periods of time may affect reliability.
    CAUTION: Negative undershoots below - 0.3 volts are not allowed on any pin while in the Battery Back-up mode.

[^9]:    Notes: 1.All voltages referenced to GND.
    $2 \mathrm{~V}_{\text {PFD }}$ (max) to $\mathrm{V}_{\text {PFD }}$ (min) fall time of less than $t_{F}$ may result in deselection/write protection not occurning untıl $200 \mu \mathrm{~s}$ after $\mathrm{V}_{\mathrm{CC}}$ passes V PFD (min).
    $3 \mathrm{~V}_{\text {PFD }}(\mathrm{min})$ to $\mathrm{V}_{\text {So }}$ fall time of less than $\mathrm{t}_{\text {FB }}$ may cause corruption of RAM data.
    4. $\overline{\text { INT }}$ may go high anytıme after $\mathrm{V}_{c c}$ exceeds $\mathrm{V}_{\text {PFD }}(\mathrm{min})$ and is guaranteed to go high tPFH after $\mathrm{V}_{c c}$ exceeds $\mathrm{V}_{\text {PFD }}$ (max).
    5.@ $25^{\circ} \mathrm{C}$.

[^10]:    KEYS: $\mathbf{S}=$ SIGN BIT $\mathrm{FT}=$ FREQUENCY TEST BIT R = READ BIT W = WRITE BIT $\mathbf{S T}=$ STOP BIT $0=$ MUST BE WRITTEN TO 0

